blob: 99bb470c7aa050d6e2675d8f2702e43535682d97 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001230 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001231
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001232 computeRegisterProperties();
1233
Evan Cheng05219282011-01-06 06:52:41 +00001234 // On Darwin, -Os means optimize for size without hurting performance,
1235 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001236 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001238 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1240 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1241 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001242 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001243 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001244
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001245 // Predictable cmov don't hurt on atom because it's in-order.
1246 predictableSelectIsExpensive = !Subtarget->isAtom();
1247
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001249}
1250
Scott Michel5b8f82e2008-03-10 15:42:14 +00001251
Duncan Sands28b77e92011-09-06 19:07:46 +00001252EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1253 if (!VT.isVector()) return MVT::i8;
1254 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001255}
1256
1257
Evan Cheng29286502008-01-23 23:17:41 +00001258/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1259/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001260static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001261 if (MaxAlign == 16)
1262 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 if (VTy->getBitWidth() == 128)
1265 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 unsigned EltAlign = 0;
1268 getMaxByValAlign(ATy->getElementType(), EltAlign);
1269 if (EltAlign > MaxAlign)
1270 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001271 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001272 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1273 unsigned EltAlign = 0;
1274 getMaxByValAlign(STy->getElementType(i), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
1277 if (MaxAlign == 16)
1278 break;
1279 }
1280 }
Evan Cheng29286502008-01-23 23:17:41 +00001281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001297 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001331 if (Subtarget->getStackAlignment() >= 32) {
1332 if (Subtarget->hasAVX2())
1333 return MVT::v8i32;
1334 if (Subtarget->hasAVX())
1335 return MVT::v8f32;
1336 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001339 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001342 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001344 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 // Do not use f64 to lower memcpy if source is string constant. It's
1346 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001347 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001349 }
Evan Chengf0df0312008-05-15 08:39:06 +00001350 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 return MVT::i64;
1352 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001353}
1354
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001355/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1356/// current function. The returned value is a member of the
1357/// MachineJumpTableInfo::JTEntryKind enum.
1358unsigned X86TargetLowering::getJumpTableEncoding() const {
1359 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1360 // symbol.
1361 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1362 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001363 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001364
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001365 // Otherwise, use the normal jump table encoding heuristics.
1366 return TargetLowering::getJumpTableEncoding();
1367}
1368
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369const MCExpr *
1370X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1371 const MachineBasicBlock *MBB,
1372 unsigned uid,MCContext &Ctx) const{
1373 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1374 Subtarget->isPICStyleGOT());
1375 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1376 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001377 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1378 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001379}
1380
Evan Chengcc415862007-11-09 01:32:10 +00001381/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1382/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001383SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001384 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001385 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001386 // This doesn't have DebugLoc associated with it, but is not really the
1387 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001388 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001389 return Table;
1390}
1391
Chris Lattner589c6f62010-01-26 06:28:43 +00001392/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1393/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1394/// MCExpr.
1395const MCExpr *X86TargetLowering::
1396getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1397 MCContext &Ctx) const {
1398 // X86-64 uses RIP relative addressing based on the jump table label.
1399 if (Subtarget->isPICStyleRIPRel())
1400 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1401
1402 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001403 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001404}
1405
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001406// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001407std::pair<const TargetRegisterClass*, uint8_t>
1408X86TargetLowering::findRepresentativeClass(EVT VT) const{
1409 const TargetRegisterClass *RRC = 0;
1410 uint8_t Cost = 1;
1411 switch (VT.getSimpleVT().SimpleTy) {
1412 default:
1413 return TargetLowering::findRepresentativeClass(VT);
1414 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001415 RRC = Subtarget->is64Bit() ?
1416 (const TargetRegisterClass*)&X86::GR64RegClass :
1417 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001418 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001419 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001420 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001421 break;
1422 case MVT::f32: case MVT::f64:
1423 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1424 case MVT::v4f32: case MVT::v2f64:
1425 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1426 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001427 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001428 break;
1429 }
1430 return std::make_pair(RRC, Cost);
1431}
1432
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001433bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1434 unsigned &Offset) const {
1435 if (!Subtarget->isTargetLinux())
1436 return false;
1437
1438 if (Subtarget->is64Bit()) {
1439 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1440 Offset = 0x28;
1441 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1442 AddressSpace = 256;
1443 else
1444 AddressSpace = 257;
1445 } else {
1446 // %gs:0x14 on i386
1447 Offset = 0x14;
1448 AddressSpace = 256;
1449 }
1450 return true;
1451}
1452
1453
Chris Lattner2b02a442007-02-25 08:29:00 +00001454//===----------------------------------------------------------------------===//
1455// Return Value Calling Convention Implementation
1456//===----------------------------------------------------------------------===//
1457
Chris Lattner59ed56b2007-02-28 04:55:35 +00001458#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001459
Michael J. Spencerec38de22010-10-10 22:04:20 +00001460bool
Eric Christopher471e4222011-06-08 23:55:35 +00001461X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001462 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001464 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001466 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001467 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001468 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001469}
1470
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471SDValue
1472X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001473 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001475 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001476 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001477 MachineFunction &MF = DAG.getMachineFunction();
1478 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Chris Lattner9774c912007-02-27 05:28:59 +00001480 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001481 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 RVLocs, *DAG.getContext());
1483 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Evan Chengdcea1632010-02-04 02:40:39 +00001485 // Add the regs to the liveout set for the function.
1486 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1487 for (unsigned i = 0; i != RVLocs.size(); ++i)
1488 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1489 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1495 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001496 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1497 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001499 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001500 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1501 CCValAssign &VA = RVLocs[i];
1502 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001503 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001504 EVT ValVT = ValToCopy.getValueType();
1505
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001506 // Promote values to the appropriate types
1507 if (VA.getLocInfo() == CCValAssign::SExt)
1508 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1509 else if (VA.getLocInfo() == CCValAssign::ZExt)
1510 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1511 else if (VA.getLocInfo() == CCValAssign::AExt)
1512 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1513 else if (VA.getLocInfo() == CCValAssign::BCvt)
1514 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1515
Dale Johannesenc4510512010-09-24 19:05:48 +00001516 // If this is x86-64, and we disabled SSE, we can't return FP values,
1517 // or SSE or MMX vectors.
1518 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1519 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001520 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001521 report_fatal_error("SSE register return with SSE disabled");
1522 }
1523 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1524 // llvm-gcc has never done it right and no one has noticed, so this
1525 // should be OK for now.
1526 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001527 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001528 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Chris Lattner447ff682008-03-11 03:23:40 +00001530 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1531 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001532 if (VA.getLocReg() == X86::ST0 ||
1533 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001534 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1535 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001536 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001538 RetOps.push_back(ValToCopy);
1539 // Don't emit a copytoreg.
1540 continue;
1541 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001542
Evan Cheng242b38b2009-02-23 09:03:22 +00001543 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1544 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001546 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001548 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001549 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1550 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001551 // If we don't have SSE2 available, convert to v4f32 so the generated
1552 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001553 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001555 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001556 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001557 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001560 Flag = Chain.getValue(1);
1561 }
Dan Gohman61a92132008-04-21 23:59:07 +00001562
1563 // The x86-64 ABI for returning structs by value requires that we copy
1564 // the sret argument into %rax for the return. We saved the argument into
1565 // a virtual register in the entry block, so now we copy the value out
1566 // and into %rax.
1567 if (Subtarget->is64Bit() &&
1568 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1569 MachineFunction &MF = DAG.getMachineFunction();
1570 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1571 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001572 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001573 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001574 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001575
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001577 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001578
1579 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001580 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001581 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001582
Chris Lattner447ff682008-03-11 03:23:40 +00001583 RetOps[0] = Chain; // Update chain.
1584
1585 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001586 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001587 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
1589 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001591}
1592
Evan Chengbf010eb2012-04-10 01:51:00 +00001593bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 if (N->getNumValues() != 1)
1595 return false;
1596 if (!N->hasNUsesOfValue(1, 0))
1597 return false;
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001601 if (Copy->getOpcode() == ISD::CopyToReg) {
1602 // If the copy has a glue operand, we conservatively assume it isn't safe to
1603 // perform a tail call.
1604 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1605 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001606 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001608 return false;
1609
Evan Cheng1bf891a2010-12-01 22:59:46 +00001610 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001612 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001613 if (UI->getOpcode() != X86ISD::RET_FLAG)
1614 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001615 HasRet = true;
1616 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617
Evan Chengbf010eb2012-04-10 01:51:00 +00001618 if (!HasRet)
1619 return false;
1620
1621 Chain = TCChain;
1622 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623}
1624
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001625EVT
1626X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001627 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001628 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001629 // TODO: Is this also valid on 32-bit?
1630 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631 ReturnMVT = MVT::i8;
1632 else
1633 ReturnMVT = MVT::i32;
1634
1635 EVT MinVT = getRegisterType(Context, ReturnMVT);
1636 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001637}
1638
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639/// LowerCallResult - Lower the result values of a call into the
1640/// appropriate copies out of appropriate physical registers.
1641///
1642SDValue
1643X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001644 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 const SmallVectorImpl<ISD::InputArg> &Ins,
1646 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001647 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001648
Chris Lattnere32bbf62007-02-28 07:09:55 +00001649 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001650 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001651 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001652 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001653 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001655
Chris Lattner3085e152007-02-25 08:59:22 +00001656 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001657 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001658 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001659 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Torok Edwin3f142c32009-02-01 18:15:56 +00001661 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001663 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001664 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001665 }
1666
Evan Cheng79fb3b42009-02-20 20:43:02 +00001667 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001668
1669 // If this is a call to a function that returns an fp value on the floating
1670 // point stack, we must guarantee the the value is popped from the stack, so
1671 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001672 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001673 // instead.
1674 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1675 // If we prefer to use the value in xmm registers, copy it out as f80 and
1676 // use a truncate to move it from fp stack reg to xmm reg.
1677 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001678 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001679 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1680 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001681 Val = Chain.getValue(0);
1682
1683 // Round the f80 to the right size, which also moves it to the appropriate
1684 // xmm register.
1685 if (CopyVT != VA.getValVT())
1686 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1687 // This truncation won't change the value.
1688 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001689 } else {
1690 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1691 CopyVT, InFlag).getValue(1);
1692 Val = Chain.getValue(0);
1693 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001694 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001696 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001697
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001699}
1700
1701
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001702//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001703// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001704//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001705// StdCall calling convention seems to be standard for many Windows' API
1706// routines and around. It differs from C calling convention just a little:
1707// callee should clean up the stack, not caller. Symbols should be also
1708// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// For info on fast calling convention see Fast Calling Convention (tail call)
1710// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1715 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001719}
1720
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001721/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001722/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723static bool
1724ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1725 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001729}
1730
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001731/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1732/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001733/// the specific parameter attribute. The copy will be passed as a byval
1734/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001735static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001736CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1738 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001739 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001740
Dale Johannesendd64c412009-02-04 00:33:20 +00001741 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001742 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001743 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001744}
1745
Chris Lattner29689432010-03-11 00:22:57 +00001746/// IsTailCallConvention - Return true if the calling convention is one that
1747/// supports tail call optimization.
1748static bool IsTailCallConvention(CallingConv::ID CC) {
1749 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1750}
1751
Evan Cheng485fafc2011-03-21 01:19:09 +00001752bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001753 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001754 return false;
1755
1756 CallSite CS(CI);
1757 CallingConv::ID CalleeCC = CS.getCallingConv();
1758 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1759 return false;
1760
1761 return true;
1762}
1763
Evan Cheng0c439eb2010-01-27 00:07:07 +00001764/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1765/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001766static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1767 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001768 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769}
1770
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771SDValue
1772X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001773 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774 const SmallVectorImpl<ISD::InputArg> &Ins,
1775 DebugLoc dl, SelectionDAG &DAG,
1776 const CCValAssign &VA,
1777 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001778 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001779 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001781 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1782 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001783 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001784 EVT ValVT;
1785
1786 // If value is passed by pointer we have address passed instead of the value
1787 // itself.
1788 if (VA.getLocInfo() == CCValAssign::Indirect)
1789 ValVT = VA.getLocVT();
1790 else
1791 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001792
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001793 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001794 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001795 // In case of tail call optimization mark all arguments mutable. Since they
1796 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001797 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001798 unsigned Bytes = Flags.getByValSize();
1799 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1800 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001801 return DAG.getFrameIndex(FI, getPointerTy());
1802 } else {
1803 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001804 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001805 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1806 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001807 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001808 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001809 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001810}
1811
Dan Gohman475871a2008-07-27 21:46:04 +00001812SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001814 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815 bool isVarArg,
1816 const SmallVectorImpl<ISD::InputArg> &Ins,
1817 DebugLoc dl,
1818 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001819 SmallVectorImpl<SDValue> &InVals)
1820 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001821 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001823
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 const Function* Fn = MF.getFunction();
1825 if (Fn->hasExternalLinkage() &&
1826 Subtarget->isTargetCygMing() &&
1827 Fn->getName() == "main")
1828 FuncInfo->setForceFramePointer(true);
1829
Evan Cheng1bc78042006-04-26 01:20:17 +00001830 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001832 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001833 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001834
Chris Lattner29689432010-03-11 00:22:57 +00001835 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1836 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001837
Chris Lattner638402b2007-02-28 07:00:42 +00001838 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001839 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001840 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001842
1843 // Allocate shadow area for Win64
1844 if (IsWin64) {
1845 CCInfo.AllocateStack(32, 8);
1846 }
1847
Duncan Sands45907662010-10-31 13:21:44 +00001848 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1853 CCValAssign &VA = ArgLocs[i];
1854 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1855 // places.
1856 assert(VA.getValNo() != LastVal &&
1857 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001858 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001859 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001862 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001863 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001865 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001867 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001869 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001871 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001872 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001873 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001874 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001875 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001876 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001879 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001880
Devang Patel68e6bee2011-02-21 23:21:26 +00001881 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattnerf39f7712007-02-28 05:46:49 +00001884 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1885 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1886 // right size.
1887 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001888 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 DAG.getValueType(VA.getValVT()));
1890 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001891 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001893 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001897 // Handle MMX values passed in XMM regs.
1898 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001899 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1900 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001901 } else
1902 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001903 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001904 } else {
1905 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001907 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001908
1909 // If value is passed via pointer - do a load.
1910 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001911 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001912 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001915 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916
Dan Gohman61a92132008-04-21 23:59:07 +00001917 // The x86-64 ABI for returning structs by value requires that we copy
1918 // the sret argument into %rax for the return. Save the argument into
1919 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001920 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001921 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1922 unsigned Reg = FuncInfo->getSRetReturnReg();
1923 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001925 FuncInfo->setSRetReturnReg(Reg);
1926 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001929 }
1930
Chris Lattnerf39f7712007-02-28 05:46:49 +00001931 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001932 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001933 if (FuncIsMadeTailCallSafe(CallConv,
1934 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001935 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001936
Evan Cheng1bc78042006-04-26 01:20:17 +00001937 // If the function takes variable number of arguments, make a frame index for
1938 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001939 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001940 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1941 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001942 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 }
1944 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1946
1947 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001948 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001951 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1953 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001954 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1956 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1957 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001958 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001959 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001960
1961 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001962 // The XMM registers which might contain var arg parameters are shadowed
1963 // in their paired GPR. So we only need to save the GPR to their home
1964 // slots.
1965 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 } else {
1968 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1969 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001970
Chad Rosier30450e82011-12-22 22:35:21 +00001971 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1972 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001973 }
1974 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1975 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001976
Devang Patel578efa92009-06-05 21:57:13 +00001977 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001978 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001979 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001980 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1981 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001982 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001983 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001984 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001985 // Kernel mode asks for SSE to be disabled, so don't push them
1986 // on the stack.
1987 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001988
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001989 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001990 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001991 // Get to the caller-allocated home save location. Add 8 to account
1992 // for the return address.
1993 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001995 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001996 // Fixup to set vararg frame on shadow area (4 x i64).
1997 if (NumIntRegs < 4)
1998 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 } else {
2000 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002001 // registers, then we must store them to their spots on the stack so
2002 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002003 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2004 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2005 FuncInfo->setRegSaveFrameIndex(
2006 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002008 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002012 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2013 getPointerTy());
2014 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002015 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2017 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002018 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002019 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002022 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002023 MachinePointerInfo::getFixedStack(
2024 FuncInfo->getRegSaveFrameIndex(), Offset),
2025 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002027 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002029
Dan Gohmanface41a2009-08-16 21:24:25 +00002030 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2031 // Now store the XMM (fp + vector) parameter registers.
2032 SmallVector<SDValue, 11> SaveXMMOps;
2033 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002034
Craig Topperc9099502012-04-20 06:31:50 +00002035 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002036 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2037 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002038
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2040 FuncInfo->getRegSaveFrameIndex()));
2041 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2042 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002043
Dan Gohmanface41a2009-08-16 21:24:25 +00002044 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002045 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002046 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002047 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2048 SaveXMMOps.push_back(Val);
2049 }
2050 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2051 MVT::Other,
2052 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002054
2055 if (!MemOps.empty())
2056 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2057 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002062 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2063 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002064 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002065 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002067 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002068 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2069 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002070 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002071 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002072
Gordon Henriksen86737662008-01-05 16:56:59 +00002073 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002074 // RegSaveFrameIndex is X86-64 only.
2075 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002076 if (CallConv == CallingConv::X86_FastCall ||
2077 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002078 // fastcc functions can't have varargs.
2079 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 }
Evan Cheng25caf632006-05-23 21:06:34 +00002081
Rafael Espindola76927d752011-08-30 19:39:58 +00002082 FuncInfo->setArgumentStackSize(StackSize);
2083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002085}
2086
Dan Gohman475871a2008-07-27 21:46:04 +00002087SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2089 SDValue StackPtr, SDValue Arg,
2090 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002091 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002093 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002095 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002096 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002097 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002098
2099 return DAG.getStore(Chain, dl, Arg, PtrOff,
2100 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002101 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002102}
2103
Bill Wendling64e87322009-01-16 19:25:27 +00002104/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002105/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002106SDValue
2107X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002108 SDValue &OutRetAddr, SDValue Chain,
2109 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002110 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002112 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002114
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002116 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002117 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002118 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119}
2120
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002121/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002122/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002123static SDValue
2124EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002126 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127 // Store the return address to the appropriate stack slot.
2128 if (!FPDiff) return Chain;
2129 // Calculate the new stack slot for the return address.
2130 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002131 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002132 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002134 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002136 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002137 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002138 return Chain;
2139}
2140
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002142X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002143 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002144 SelectionDAG &DAG = CLI.DAG;
2145 DebugLoc &dl = CLI.DL;
2146 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2147 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2148 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2149 SDValue Chain = CLI.Chain;
2150 SDValue Callee = CLI.Callee;
2151 CallingConv::ID CallConv = CLI.CallConv;
2152 bool &isTailCall = CLI.IsTailCall;
2153 bool isVarArg = CLI.IsVarArg;
2154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 MachineFunction &MF = DAG.getMachineFunction();
2156 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002157 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002158 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002160 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
Nick Lewycky22de16d2012-01-19 00:34:10 +00002162 if (MF.getTarget().Options.DisableTailCalls)
2163 isTailCall = false;
2164
Evan Cheng5f941932010-02-05 02:21:12 +00002165 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002166 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002167 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2168 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002169 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002170
2171 // Sibcalls are automatically detected tailcalls which do not require
2172 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002173 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002174 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002175
2176 if (isTailCall)
2177 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002178 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002179
Chris Lattner29689432010-03-11 00:22:57 +00002180 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2181 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002182
Chris Lattner638402b2007-02-28 07:00:42 +00002183 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002184 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002185 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002187
2188 // Allocate shadow area for Win64
2189 if (IsWin64) {
2190 CCInfo.AllocateStack(32, 8);
2191 }
2192
Duncan Sands45907662010-10-31 13:21:44 +00002193 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Chris Lattner423c5f42007-02-28 05:31:48 +00002195 // Get a count of how many bytes are to be pushed on the stack.
2196 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002197 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002198 // This is a sibcall. The memory operands are available in caller's
2199 // own caller's stack.
2200 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002201 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2202 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002204
Gordon Henriksen86737662008-01-05 16:56:59 +00002205 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002206 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002207 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002208 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002209 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2210 FPDiff = NumBytesCallerPushed - NumBytes;
2211
2212 // Set the delta of movement of the returnaddr stackslot.
2213 // But only set if delta is greater than previous delta.
2214 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2215 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2216 }
2217
Evan Chengf22f9b32010-02-06 03:28:46 +00002218 if (!IsSibcall)
2219 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002220
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002222 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002223 if (isTailCall && FPDiff)
2224 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2225 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002226
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2228 SmallVector<SDValue, 8> MemOpChains;
2229 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002230
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231 // Walk the register/memloc assignments, inserting copies/loads. In the case
2232 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002233 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2234 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002236 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002238 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002239
Chris Lattner423c5f42007-02-28 05:31:48 +00002240 // Promote the value if needed.
2241 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002242 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002243 case CCValAssign::Full: break;
2244 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002245 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 break;
2247 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002248 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002249 break;
2250 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002251 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2252 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002253 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2255 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002256 } else
2257 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2258 break;
2259 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002260 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002261 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002262 case CCValAssign::Indirect: {
2263 // Store the argument.
2264 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002265 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002266 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002267 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002268 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002269 Arg = SpillSlot;
2270 break;
2271 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002273
Chris Lattner423c5f42007-02-28 05:31:48 +00002274 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002275 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2276 if (isVarArg && IsWin64) {
2277 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2278 // shadow reg if callee is a varargs function.
2279 unsigned ShadowReg = 0;
2280 switch (VA.getLocReg()) {
2281 case X86::XMM0: ShadowReg = X86::RCX; break;
2282 case X86::XMM1: ShadowReg = X86::RDX; break;
2283 case X86::XMM2: ShadowReg = X86::R8; break;
2284 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002285 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002286 if (ShadowReg)
2287 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002288 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002289 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002290 assert(VA.isMemLoc());
2291 if (StackPtr.getNode() == 0)
2292 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2293 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2294 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002295 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002297
Evan Cheng32fe1032006-05-25 00:59:30 +00002298 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002300 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002301
Evan Cheng347d5f72006-04-28 21:29:37 +00002302 // Build a sequence of copy-to-reg nodes chained together with token chain
2303 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002304 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 // Tail call byval lowering might overwrite argument registers so in case of
2306 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002309 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002310 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 InFlag = Chain.getValue(1);
2312 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002313
Chris Lattner88e1fd52009-07-09 04:24:46 +00002314 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002315 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2316 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002317 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002318 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2319 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002320 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002321 InFlag);
2322 InFlag = Chain.getValue(1);
2323 } else {
2324 // If we are tail calling and generating PIC/GOT style code load the
2325 // address of the callee into ECX. The value in ecx is used as target of
2326 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2327 // for tail calls on PIC/GOT architectures. Normally we would just put the
2328 // address of GOT into ebx and then call target@PLT. But for tail calls
2329 // ebx would be restored (since ebx is callee saved) before jumping to the
2330 // target@PLT.
2331
2332 // Note: The actual moving to ECX is done further down.
2333 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2334 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2335 !G->getGlobal()->hasProtectedVisibility())
2336 Callee = LowerGlobalAddress(Callee, DAG);
2337 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002338 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002339 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002340 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002341
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002342 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 // From AMD64 ABI document:
2344 // For calls that may call functions that use varargs or stdargs
2345 // (prototype-less calls or calls to functions containing ellipsis (...) in
2346 // the declaration) %al is used as hidden argument to specify the number
2347 // of SSE registers used. The contents of %al do not need to match exactly
2348 // the number of registers, but must be an ubound on the number of SSE
2349 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002350
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002352 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2354 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2355 };
2356 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002357 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002358 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002359
Dale Johannesendd64c412009-02-04 00:33:20 +00002360 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 InFlag = Chain.getValue(1);
2363 }
2364
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002365
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002366 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 if (isTailCall) {
2368 // Force all the incoming stack arguments to be loaded from the stack
2369 // before any new outgoing arguments are stored to the stack, because the
2370 // outgoing stack slots may alias the incoming argument stack slots, and
2371 // the alias isn't otherwise explicit. This is slightly more conservative
2372 // than necessary, because it means that each store effectively depends
2373 // on every argument instead of just those arguments it would clobber.
2374 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2375
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SmallVector<SDValue, 8> MemOpChains2;
2377 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002379 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002380 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002381 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002382 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2383 CCValAssign &VA = ArgLocs[i];
2384 if (VA.isRegLoc())
2385 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002386 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002387 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002388 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 // Create frame index.
2390 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002391 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002392 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002393 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002394
Duncan Sands276dcbd2008-03-21 09:14:45 +00002395 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002396 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002398 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002401 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002402
Dan Gohman98ca4f22009-08-05 01:29:28 +00002403 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2404 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002405 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002406 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002407 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002408 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002410 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002411 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002412 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002413 }
2414 }
2415
2416 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002418 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002419
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002420 // Copy arguments to their registers.
2421 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002422 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002423 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 InFlag = Chain.getValue(1);
2425 }
Dan Gohman475871a2008-07-27 21:46:04 +00002426 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002427
Gordon Henriksen86737662008-01-05 16:56:59 +00002428 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002429 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002430 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002431 }
2432
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002433 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2434 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2435 // In the 64-bit large code model, we have to make all calls
2436 // through a register, since the call instruction's 32-bit
2437 // pc-relative offset may not be large enough to hold the whole
2438 // address.
2439 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002440 // If the callee is a GlobalAddress node (quite common, every direct call
2441 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2442 // it.
2443
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002444 // We should use extra load for direct calls to dllimported functions in
2445 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002446 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002447 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002448 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002449 bool ExtraLoad = false;
2450 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002451
Chris Lattner48a7d022009-07-09 05:02:21 +00002452 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2453 // external symbols most go through the PLT in PIC mode. If the symbol
2454 // has hidden or protected visibility, or if it is static or local, then
2455 // we don't need to use the PLT - we can directly call it.
2456 if (Subtarget->isTargetELF() &&
2457 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002458 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002460 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002461 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002462 (!Subtarget->getTargetTriple().isMacOSX() ||
2463 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002464 // PC-relative references to external symbols should go through $stub,
2465 // unless we're building with the leopard linker or later, which
2466 // automatically synthesizes these stubs.
2467 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002468 } else if (Subtarget->isPICStyleRIPRel() &&
2469 isa<Function>(GV) &&
2470 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2471 // If the function is marked as non-lazy, generate an indirect call
2472 // which loads from the GOT directly. This avoids runtime overhead
2473 // at the cost of eager binding (and one extra byte of encoding).
2474 OpFlags = X86II::MO_GOTPCREL;
2475 WrapperKind = X86ISD::WrapperRIP;
2476 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002477 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002478
Devang Patel0d881da2010-07-06 22:08:15 +00002479 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002480 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002481
2482 // Add a wrapper if needed.
2483 if (WrapperKind != ISD::DELETED_NODE)
2484 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2485 // Add extra indirection if needed.
2486 if (ExtraLoad)
2487 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2488 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002489 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002490 }
Bill Wendling056292f2008-09-16 21:48:12 +00002491 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002492 unsigned char OpFlags = 0;
2493
Evan Cheng1bf891a2010-12-01 22:59:46 +00002494 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2495 // external symbols should go through the PLT.
2496 if (Subtarget->isTargetELF() &&
2497 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2498 OpFlags = X86II::MO_PLT;
2499 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002500 (!Subtarget->getTargetTriple().isMacOSX() ||
2501 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002502 // PC-relative references to external symbols should go through $stub,
2503 // unless we're building with the leopard linker or later, which
2504 // automatically synthesizes these stubs.
2505 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002506 }
Eric Christopherfd179292009-08-27 18:07:15 +00002507
Chris Lattner48a7d022009-07-09 05:02:21 +00002508 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2509 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002510 }
2511
Chris Lattnerd96d0722007-02-25 06:40:16 +00002512 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002513 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002515
Evan Chengf22f9b32010-02-06 03:28:46 +00002516 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002517 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2518 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002522 Ops.push_back(Chain);
2523 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002524
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002527
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 // Add argument registers to the end of the list so that they are known live
2529 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002530 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2531 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2532 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002533
Evan Cheng586ccac2008-03-18 23:36:35 +00002534 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002536 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2537
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002538 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002539 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002541
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002542 // Add a register mask operand representing the call-preserved registers.
2543 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2544 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2545 assert(Mask && "Missing call preserved mask for calling convention");
2546 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002547
Gabor Greifba36cb52008-08-28 21:40:38 +00002548 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002549 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002550
Dan Gohman98ca4f22009-08-05 01:29:28 +00002551 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002552 // We used to do:
2553 //// If this is the first return lowered for this function, add the regs
2554 //// to the liveout set for the function.
2555 // This isn't right, although it's probably harmless on x86; liveouts
2556 // should be computed from returns not tail calls. Consider a void
2557 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002558 return DAG.getNode(X86ISD::TC_RETURN, dl,
2559 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 }
2561
Dale Johannesenace16102009-02-03 19:33:06 +00002562 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002563 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002564
Chris Lattner2d297092006-05-23 18:50:38 +00002565 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002566 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002567 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2568 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002569 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002570 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2571 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002572 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002573 // pops the hidden struct pointer, so we have to push it back.
2574 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002575 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002576 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002577 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002578 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002579
Gordon Henriksenae636f82008-01-03 16:47:34 +00002580 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002581 if (!IsSibcall) {
2582 Chain = DAG.getCALLSEQ_END(Chain,
2583 DAG.getIntPtrConstant(NumBytes, true),
2584 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2585 true),
2586 InFlag);
2587 InFlag = Chain.getValue(1);
2588 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002589
Chris Lattner3085e152007-02-25 08:59:22 +00002590 // Handle result values, copying them out of physregs into vregs that we
2591 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002592 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2593 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002594}
2595
Evan Cheng25ab6902006-09-08 06:48:29 +00002596
2597//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// Fast Calling Convention (tail call) implementation
2599//===----------------------------------------------------------------------===//
2600
2601// Like std call, callee cleans arguments, convention except that ECX is
2602// reserved for storing the tail called function address. Only 2 registers are
2603// free for argument passing (inreg). Tail call optimization is performed
2604// provided:
2605// * tailcallopt is enabled
2606// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002607// On X86_64 architecture with GOT-style position independent code only local
2608// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002609// To keep the stack aligned according to platform abi the function
2610// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2611// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002612// If a tail called function callee has more arguments than the caller the
2613// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002614// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002615// original REtADDR, but before the saved framepointer or the spilled registers
2616// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2617// stack layout:
2618// arg1
2619// arg2
2620// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002621// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622// move area ]
2623// (possible EBP)
2624// ESI
2625// EDI
2626// local1 ..
2627
2628/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2629/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002630unsigned
2631X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2632 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 MachineFunction &MF = DAG.getMachineFunction();
2634 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002635 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002636 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002637 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002638 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002639 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002640 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2641 // Number smaller than 12 so just add the difference.
2642 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2643 } else {
2644 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002645 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002646 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002647 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002648 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002649}
2650
Evan Cheng5f941932010-02-05 02:21:12 +00002651/// MatchingStackOffset - Return true if the given stack call argument is
2652/// already available in the same position (relatively) of the caller's
2653/// incoming argument stack.
2654static
2655bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2656 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2657 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2659 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002660 if (Arg.getOpcode() == ISD::CopyFromReg) {
2661 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002662 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002663 return false;
2664 MachineInstr *Def = MRI->getVRegDef(VR);
2665 if (!Def)
2666 return false;
2667 if (!Flags.isByVal()) {
2668 if (!TII->isLoadFromStackSlot(Def, FI))
2669 return false;
2670 } else {
2671 unsigned Opcode = Def->getOpcode();
2672 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2673 Def->getOperand(1).isFI()) {
2674 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002676 } else
2677 return false;
2678 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2680 if (Flags.isByVal())
2681 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002682 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002683 // define @foo(%struct.X* %A) {
2684 // tail call @bar(%struct.X* byval %A)
2685 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002686 return false;
2687 SDValue Ptr = Ld->getBasePtr();
2688 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2689 if (!FINode)
2690 return false;
2691 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002692 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002693 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002694 FI = FINode->getIndex();
2695 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002696 } else
2697 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002698
Evan Cheng4cae1332010-03-05 08:38:04 +00002699 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002700 if (!MFI->isFixedObjectIndex(FI))
2701 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002702 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002703}
2704
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2706/// for tail call optimization. Targets which want to do tail call
2707/// optimization should implement this function.
2708bool
2709X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002710 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002712 bool isCalleeStructRet,
2713 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002714 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002715 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002716 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002718 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002719 CalleeCC != CallingConv::C)
2720 return false;
2721
Evan Cheng7096ae42010-01-29 06:45:59 +00002722 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002723 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002724 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002725 CallingConv::ID CallerCC = CallerF->getCallingConv();
2726 bool CCMatch = CallerCC == CalleeCC;
2727
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002728 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002729 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002730 return true;
2731 return false;
2732 }
2733
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002734 // Look for obvious safe cases to perform tail call optimization that do not
2735 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002736
Evan Cheng2c12cb42010-03-26 16:26:03 +00002737 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2738 // emit a special epilogue.
2739 if (RegInfo->needsStackRealignment(MF))
2740 return false;
2741
Evan Chenga375d472010-03-15 18:54:48 +00002742 // Also avoid sibcall optimization if either caller or callee uses struct
2743 // return semantics.
2744 if (isCalleeStructRet || isCallerStructRet)
2745 return false;
2746
Chad Rosier2416da32011-06-24 21:15:36 +00002747 // An stdcall caller is expected to clean up its arguments; the callee
2748 // isn't going to do that.
2749 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2750 return false;
2751
Chad Rosier871f6642011-05-18 19:59:50 +00002752 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002753 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002754 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002755
2756 // Optimizing for varargs on Win64 is unlikely to be safe without
2757 // additional testing.
2758 if (Subtarget->isTargetWin64())
2759 return false;
2760
Chad Rosier871f6642011-05-18 19:59:50 +00002761 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002763 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002764
Chad Rosier871f6642011-05-18 19:59:50 +00002765 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2766 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2767 if (!ArgLocs[i].isRegLoc())
2768 return false;
2769 }
2770
Chad Rosier30450e82011-12-22 22:35:21 +00002771 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2772 // stack. Therefore, if it's not used by the call it is not safe to optimize
2773 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002774 bool Unused = false;
2775 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2776 if (!Ins[i].Used) {
2777 Unused = true;
2778 break;
2779 }
2780 }
2781 if (Unused) {
2782 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002783 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002784 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002785 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002786 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002787 CCValAssign &VA = RVLocs[i];
2788 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2789 return false;
2790 }
2791 }
2792
Evan Cheng13617962010-04-30 01:12:32 +00002793 // If the calling conventions do not match, then we'd better make sure the
2794 // results are returned in the same way as what the caller expects.
2795 if (!CCMatch) {
2796 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002797 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002798 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002799 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2800
2801 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002803 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002804 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2805
2806 if (RVLocs1.size() != RVLocs2.size())
2807 return false;
2808 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2809 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2810 return false;
2811 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2812 return false;
2813 if (RVLocs1[i].isRegLoc()) {
2814 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2815 return false;
2816 } else {
2817 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2818 return false;
2819 }
2820 }
2821 }
2822
Evan Chenga6bff982010-01-30 01:22:00 +00002823 // If the callee takes no arguments then go on to check the results of the
2824 // call.
2825 if (!Outs.empty()) {
2826 // Check if stack adjustment is needed. For now, do not do this if any
2827 // argument is passed on the stack.
2828 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002829 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002830 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002831
2832 // Allocate shadow area for Win64
2833 if (Subtarget->isTargetWin64()) {
2834 CCInfo.AllocateStack(32, 8);
2835 }
2836
Duncan Sands45907662010-10-31 13:21:44 +00002837 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002838 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002839 MachineFunction &MF = DAG.getMachineFunction();
2840 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2841 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002842
2843 // Check if the arguments are already laid out in the right way as
2844 // the caller's fixed stack objects.
2845 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002846 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2847 const X86InstrInfo *TII =
2848 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2850 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002851 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002852 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002853 if (VA.getLocInfo() == CCValAssign::Indirect)
2854 return false;
2855 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002856 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2857 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002858 return false;
2859 }
2860 }
2861 }
Evan Cheng9c044672010-05-29 01:35:22 +00002862
2863 // If the tailcall address may be in a register, then make sure it's
2864 // possible to register allocate for it. In 32-bit, the call address can
2865 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002866 // callee-saved registers are restored. These happen to be the same
2867 // registers used to pass 'inreg' arguments so watch out for those.
2868 if (!Subtarget->is64Bit() &&
2869 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002870 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002871 unsigned NumInRegs = 0;
2872 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2873 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002874 if (!VA.isRegLoc())
2875 continue;
2876 unsigned Reg = VA.getLocReg();
2877 switch (Reg) {
2878 default: break;
2879 case X86::EAX: case X86::EDX: case X86::ECX:
2880 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002881 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002882 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002883 }
2884 }
2885 }
Evan Chenga6bff982010-01-30 01:22:00 +00002886 }
Evan Chengb1712452010-01-27 06:25:16 +00002887
Evan Cheng86809cc2010-02-03 03:28:02 +00002888 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002889}
2890
Dan Gohman3df24e62008-09-03 23:12:08 +00002891FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002892X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2893 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002894}
2895
2896
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002897//===----------------------------------------------------------------------===//
2898// Other Lowering Hooks
2899//===----------------------------------------------------------------------===//
2900
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002901static bool MayFoldLoad(SDValue Op) {
2902 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2903}
2904
2905static bool MayFoldIntoStore(SDValue Op) {
2906 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2907}
2908
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002909static bool isTargetShuffle(unsigned Opcode) {
2910 switch(Opcode) {
2911 default: return false;
2912 case X86ISD::PSHUFD:
2913 case X86ISD::PSHUFHW:
2914 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002915 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002916 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002917 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002918 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002919 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002920 case X86ISD::MOVLPS:
2921 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002923 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002924 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925 case X86ISD::MOVSS:
2926 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002927 case X86ISD::UNPCKL:
2928 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002929 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002930 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002931 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002932 return true;
2933 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002934}
2935
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002937 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002938 switch(Opc) {
2939 default: llvm_unreachable("Unknown x86 shuffle node");
2940 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002941 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002942 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002943 return DAG.getNode(Opc, dl, VT, V1);
2944 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002945}
2946
2947static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002948 SDValue V1, unsigned TargetMask,
2949 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002950 switch(Opc) {
2951 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002953 case X86ISD::PSHUFHW:
2954 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002955 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002956 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002957 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2958 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002959}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002960
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002961static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002962 SDValue V1, SDValue V2, unsigned TargetMask,
2963 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002964 switch(Opc) {
2965 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002966 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002967 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002968 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969 return DAG.getNode(Opc, dl, VT, V1, V2,
2970 DAG.getConstant(TargetMask, MVT::i8));
2971 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002972}
2973
2974static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2975 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2976 switch(Opc) {
2977 default: llvm_unreachable("Unknown x86 shuffle node");
2978 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002979 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002980 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002981 case X86ISD::MOVLPS:
2982 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002983 case X86ISD::MOVSS:
2984 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002985 case X86ISD::UNPCKL:
2986 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002987 return DAG.getNode(Opc, dl, VT, V1, V2);
2988 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002989}
2990
Dan Gohmand858e902010-04-17 15:26:15 +00002991SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002992 MachineFunction &MF = DAG.getMachineFunction();
2993 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2994 int ReturnAddrIndex = FuncInfo->getRAIndex();
2995
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002996 if (ReturnAddrIndex == 0) {
2997 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002998 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002999 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003000 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003001 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003002 }
3003
Evan Cheng25ab6902006-09-08 06:48:29 +00003004 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003005}
3006
3007
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003008bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3009 bool hasSymbolicDisplacement) {
3010 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003011 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003012 return false;
3013
3014 // If we don't have a symbolic displacement - we don't have any extra
3015 // restrictions.
3016 if (!hasSymbolicDisplacement)
3017 return true;
3018
3019 // FIXME: Some tweaks might be needed for medium code model.
3020 if (M != CodeModel::Small && M != CodeModel::Kernel)
3021 return false;
3022
3023 // For small code model we assume that latest object is 16MB before end of 31
3024 // bits boundary. We may also accept pretty large negative constants knowing
3025 // that all objects are in the positive half of address space.
3026 if (M == CodeModel::Small && Offset < 16*1024*1024)
3027 return true;
3028
3029 // For kernel code model we know that all object resist in the negative half
3030 // of 32bits address space. We may not accept negative offsets, since they may
3031 // be just off and we may accept pretty large positive ones.
3032 if (M == CodeModel::Kernel && Offset > 0)
3033 return true;
3034
3035 return false;
3036}
3037
Evan Chengef41ff62011-06-23 17:54:54 +00003038/// isCalleePop - Determines whether the callee is required to pop its
3039/// own arguments. Callee pop is necessary to support tail calls.
3040bool X86::isCalleePop(CallingConv::ID CallingConv,
3041 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3042 if (IsVarArg)
3043 return false;
3044
3045 switch (CallingConv) {
3046 default:
3047 return false;
3048 case CallingConv::X86_StdCall:
3049 return !is64Bit;
3050 case CallingConv::X86_FastCall:
3051 return !is64Bit;
3052 case CallingConv::X86_ThisCall:
3053 return !is64Bit;
3054 case CallingConv::Fast:
3055 return TailCallOpt;
3056 case CallingConv::GHC:
3057 return TailCallOpt;
3058 }
3059}
3060
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3062/// specific condition code, returning the condition code and the LHS/RHS of the
3063/// comparison to make.
3064static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3065 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003066 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003067 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3068 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3069 // X > -1 -> X == 0, jump !sign.
3070 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003071 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003072 }
3073 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003074 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003075 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003076 }
3077 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003078 // X < 1 -> X <= 0
3079 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003081 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003082 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003083
Evan Chengd9558e02006-01-06 00:43:03 +00003084 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003085 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003086 case ISD::SETEQ: return X86::COND_E;
3087 case ISD::SETGT: return X86::COND_G;
3088 case ISD::SETGE: return X86::COND_GE;
3089 case ISD::SETLT: return X86::COND_L;
3090 case ISD::SETLE: return X86::COND_LE;
3091 case ISD::SETNE: return X86::COND_NE;
3092 case ISD::SETULT: return X86::COND_B;
3093 case ISD::SETUGT: return X86::COND_A;
3094 case ISD::SETULE: return X86::COND_BE;
3095 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003096 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003098
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003100
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003102 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3103 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3105 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003106 }
3107
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 switch (SetCCOpcode) {
3109 default: break;
3110 case ISD::SETOLT:
3111 case ISD::SETOLE:
3112 case ISD::SETUGT:
3113 case ISD::SETUGE:
3114 std::swap(LHS, RHS);
3115 break;
3116 }
3117
3118 // On a floating point condition, the flags are set as follows:
3119 // ZF PF CF op
3120 // 0 | 0 | 0 | X > Y
3121 // 0 | 0 | 1 | X < Y
3122 // 1 | 0 | 0 | X == Y
3123 // 1 | 1 | 1 | unordered
3124 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003125 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 case ISD::SETOLT: // flipped
3129 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003130 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 case ISD::SETOLE: // flipped
3132 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003133 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003134 case ISD::SETUGT: // flipped
3135 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003136 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003137 case ISD::SETUGE: // flipped
3138 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003139 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003140 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003141 case ISD::SETNE: return X86::COND_NE;
3142 case ISD::SETUO: return X86::COND_P;
3143 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003144 case ISD::SETOEQ:
3145 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003146 }
Evan Chengd9558e02006-01-06 00:43:03 +00003147}
3148
Evan Cheng4a460802006-01-11 00:33:36 +00003149/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3150/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003151/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003152static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003153 switch (X86CC) {
3154 default:
3155 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003156 case X86::COND_B:
3157 case X86::COND_BE:
3158 case X86::COND_E:
3159 case X86::COND_P:
3160 case X86::COND_A:
3161 case X86::COND_AE:
3162 case X86::COND_NE:
3163 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003164 return true;
3165 }
3166}
3167
Evan Chengeb2f9692009-10-27 19:56:55 +00003168/// isFPImmLegal - Returns true if the target can instruction select the
3169/// specified FP immediate natively. If false, the legalizer will
3170/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003171bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003172 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3173 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3174 return true;
3175 }
3176 return false;
3177}
3178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3180/// the specified range (L, H].
3181static bool isUndefOrInRange(int Val, int Low, int Hi) {
3182 return (Val < 0) || (Val >= Low && Val < Hi);
3183}
3184
3185/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3186/// specified value.
3187static bool isUndefOrEqual(int Val, int CmpVal) {
3188 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003189 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003191}
3192
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003193/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003194/// from position Pos and ending in Pos+Size, falls within the specified
3195/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003197 unsigned Pos, unsigned Size, int Low) {
3198 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003199 if (!isUndefOrEqual(Mask[i], Low))
3200 return false;
3201 return true;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3205/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3206/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003207static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003208 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 return (Mask[0] < 2 && Mask[1] < 2);
3212 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213}
3214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3216/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003217static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3218 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003222 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3223 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003224
Evan Cheng506d3df2006-03-29 23:07:14 +00003225 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003226 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003227 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Craig Toppera9a568a2012-05-02 08:03:44 +00003230 if (VT == MVT::v16i16) {
3231 // Lower quadword copied in order or undef.
3232 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3233 return false;
3234
3235 // Upper quadword shuffled.
3236 for (unsigned i = 12; i != 16; ++i)
3237 if (!isUndefOrInRange(Mask[i], 12, 16))
3238 return false;
3239 }
3240
Evan Cheng506d3df2006-03-29 23:07:14 +00003241 return true;
3242}
3243
Nate Begeman9008ca62009-04-27 18:41:29 +00003244/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3245/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003246static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3247 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003248 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Rafael Espindola15684b22009-04-24 12:40:33 +00003250 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003251 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3252 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003253
Rafael Espindola15684b22009-04-24 12:40:33 +00003254 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003255 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003256 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003257 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Craig Toppera9a568a2012-05-02 08:03:44 +00003259 if (VT == MVT::v16i16) {
3260 // Upper quadword copied in order.
3261 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3262 return false;
3263
3264 // Lower quadword shuffled.
3265 for (unsigned i = 8; i != 12; ++i)
3266 if (!isUndefOrInRange(Mask[i], 8, 12))
3267 return false;
3268 }
3269
Rafael Espindola15684b22009-04-24 12:40:33 +00003270 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003271}
3272
Nate Begemana09008b2009-10-19 02:17:23 +00003273/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3274/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003275static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3276 const X86Subtarget *Subtarget) {
3277 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3278 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003279 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003280
Craig Topper0e2037b2012-01-20 05:53:00 +00003281 unsigned NumElts = VT.getVectorNumElements();
3282 unsigned NumLanes = VT.getSizeInBits()/128;
3283 unsigned NumLaneElts = NumElts/NumLanes;
3284
3285 // Do not handle 64-bit element shuffles with palignr.
3286 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003287 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003288
Craig Topper0e2037b2012-01-20 05:53:00 +00003289 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3290 unsigned i;
3291 for (i = 0; i != NumLaneElts; ++i) {
3292 if (Mask[i+l] >= 0)
3293 break;
3294 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003295
Craig Topper0e2037b2012-01-20 05:53:00 +00003296 // Lane is all undef, go to next lane
3297 if (i == NumLaneElts)
3298 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003299
Craig Topper0e2037b2012-01-20 05:53:00 +00003300 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003301
Craig Topper0e2037b2012-01-20 05:53:00 +00003302 // Make sure its in this lane in one of the sources
3303 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3304 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003305 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003306
3307 // If not lane 0, then we must match lane 0
3308 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3309 return false;
3310
3311 // Correct second source to be contiguous with first source
3312 if (Start >= (int)NumElts)
3313 Start -= NumElts - NumLaneElts;
3314
3315 // Make sure we're shifting in the right direction.
3316 if (Start <= (int)(i+l))
3317 return false;
3318
3319 Start -= i;
3320
3321 // Check the rest of the elements to see if they are consecutive.
3322 for (++i; i != NumLaneElts; ++i) {
3323 int Idx = Mask[i+l];
3324
3325 // Make sure its in this lane
3326 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3327 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3328 return false;
3329
3330 // If not lane 0, then we must match lane 0
3331 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3332 return false;
3333
3334 if (Idx >= (int)NumElts)
3335 Idx -= NumElts - NumLaneElts;
3336
3337 if (!isUndefOrEqual(Idx, Start+i))
3338 return false;
3339
3340 }
Nate Begemana09008b2009-10-19 02:17:23 +00003341 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003342
Nate Begemana09008b2009-10-19 02:17:23 +00003343 return true;
3344}
3345
Craig Topper1a7700a2012-01-19 08:19:12 +00003346/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3347/// the two vector operands have swapped position.
3348static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3349 unsigned NumElems) {
3350 for (unsigned i = 0; i != NumElems; ++i) {
3351 int idx = Mask[i];
3352 if (idx < 0)
3353 continue;
3354 else if (idx < (int)NumElems)
3355 Mask[i] = idx + NumElems;
3356 else
3357 Mask[i] = idx - NumElems;
3358 }
3359}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003360
Craig Topper1a7700a2012-01-19 08:19:12 +00003361/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3362/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3363/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3364/// reverse of what x86 shuffles want.
3365static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3366 bool Commuted = false) {
3367 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368 return false;
3369
Craig Topper1a7700a2012-01-19 08:19:12 +00003370 unsigned NumElems = VT.getVectorNumElements();
3371 unsigned NumLanes = VT.getSizeInBits()/128;
3372 unsigned NumLaneElems = NumElems/NumLanes;
3373
3374 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003375 return false;
3376
3377 // VSHUFPSY divides the resulting vector into 4 chunks.
3378 // The sources are also splitted into 4 chunks, and each destination
3379 // chunk must come from a different source chunk.
3380 //
3381 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3382 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3383 //
3384 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3385 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3386 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003387 // VSHUFPDY divides the resulting vector into 4 chunks.
3388 // The sources are also splitted into 4 chunks, and each destination
3389 // chunk must come from a different source chunk.
3390 //
3391 // SRC1 => X3 X2 X1 X0
3392 // SRC2 => Y3 Y2 Y1 Y0
3393 //
3394 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3395 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003396 unsigned HalfLaneElems = NumLaneElems/2;
3397 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3398 for (unsigned i = 0; i != NumLaneElems; ++i) {
3399 int Idx = Mask[i+l];
3400 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3401 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3402 return false;
3403 // For VSHUFPSY, the mask of the second half must be the same as the
3404 // first but with the appropriate offsets. This works in the same way as
3405 // VPERMILPS works with masks.
3406 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3407 continue;
3408 if (!isUndefOrEqual(Idx, Mask[i]+l))
3409 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003410 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003411 }
3412
3413 return true;
3414}
3415
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003416/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3417/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003418static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003419 unsigned NumElems = VT.getVectorNumElements();
3420
3421 if (VT.getSizeInBits() != 128)
3422 return false;
3423
3424 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003425 return false;
3426
Evan Cheng2064a2b2006-03-28 06:50:32 +00003427 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003428 return isUndefOrEqual(Mask[0], 6) &&
3429 isUndefOrEqual(Mask[1], 7) &&
3430 isUndefOrEqual(Mask[2], 2) &&
3431 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003432}
3433
Nate Begeman0b10b912009-11-07 23:17:15 +00003434/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3435/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3436/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003437static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003438 unsigned NumElems = VT.getVectorNumElements();
3439
3440 if (VT.getSizeInBits() != 128)
3441 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003442
Nate Begeman0b10b912009-11-07 23:17:15 +00003443 if (NumElems != 4)
3444 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003445
Craig Topperdd637ae2012-02-19 05:41:45 +00003446 return isUndefOrEqual(Mask[0], 2) &&
3447 isUndefOrEqual(Mask[1], 3) &&
3448 isUndefOrEqual(Mask[2], 2) &&
3449 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003450}
3451
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3453/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003454static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003455 if (VT.getSizeInBits() != 128)
3456 return false;
3457
Craig Topperdd637ae2012-02-19 05:41:45 +00003458 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460 if (NumElems != 2 && NumElems != 4)
3461 return false;
3462
Chad Rosier238ae312012-04-30 17:47:15 +00003463 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003464 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
Chad Rosier238ae312012-04-30 17:47:15 +00003467 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003468 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003469 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470
3471 return true;
3472}
3473
Nate Begeman0b10b912009-11-07 23:17:15 +00003474/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3475/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003476static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3477 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
David Greenea20244d2011-03-02 17:23:43 +00003479 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003480 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481 return false;
3482
Chad Rosier238ae312012-04-30 17:47:15 +00003483 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003484 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
Chad Rosier238ae312012-04-30 17:47:15 +00003487 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3488 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003489 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490
3491 return true;
3492}
3493
Evan Cheng0038e592006-03-28 00:39:58 +00003494/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3495/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003496static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003497 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003498 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003499
3500 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3501 "Unsupported vector type for unpckh");
3502
Craig Topper6347e862011-11-21 06:57:39 +00003503 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003504 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003505 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003506
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3508 // independently on 128-bit lanes.
3509 unsigned NumLanes = VT.getSizeInBits()/128;
3510 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003511
Craig Topper94438ba2011-12-16 08:06:31 +00003512 for (unsigned l = 0; l != NumLanes; ++l) {
3513 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3514 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003515 i += 2, ++j) {
3516 int BitI = Mask[i];
3517 int BitI1 = Mask[i+1];
3518 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003519 return false;
David Greenea20244d2011-03-02 17:23:43 +00003520 if (V2IsSplat) {
3521 if (!isUndefOrEqual(BitI1, NumElts))
3522 return false;
3523 } else {
3524 if (!isUndefOrEqual(BitI1, j + NumElts))
3525 return false;
3526 }
Evan Cheng39623da2006-04-20 08:58:49 +00003527 }
Evan Cheng0038e592006-03-28 00:39:58 +00003528 }
David Greenea20244d2011-03-02 17:23:43 +00003529
Evan Cheng0038e592006-03-28 00:39:58 +00003530 return true;
3531}
3532
Evan Cheng4fcb9222006-03-28 02:43:26 +00003533/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3534/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003535static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003536 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003537 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003538
3539 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3540 "Unsupported vector type for unpckh");
3541
Craig Topper6347e862011-11-21 06:57:39 +00003542 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003543 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003544 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003545
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003546 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3547 // independently on 128-bit lanes.
3548 unsigned NumLanes = VT.getSizeInBits()/128;
3549 unsigned NumLaneElts = NumElts/NumLanes;
3550
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003551 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003552 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3553 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003554 int BitI = Mask[i];
3555 int BitI1 = Mask[i+1];
3556 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003557 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003558 if (V2IsSplat) {
3559 if (isUndefOrEqual(BitI1, NumElts))
3560 return false;
3561 } else {
3562 if (!isUndefOrEqual(BitI1, j+NumElts))
3563 return false;
3564 }
Evan Cheng39623da2006-04-20 08:58:49 +00003565 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003566 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003567 return true;
3568}
3569
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003570/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3571/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3572/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003573static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003574 bool HasAVX2) {
3575 unsigned NumElts = VT.getVectorNumElements();
3576
3577 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3578 "Unsupported vector type for unpckh");
3579
3580 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3581 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003582 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003583
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003584 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3585 // FIXME: Need a better way to get rid of this, there's no latency difference
3586 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3587 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003588 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003589 return false;
3590
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003591 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3592 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003593 unsigned NumLanes = VT.getSizeInBits()/128;
3594 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003595
Craig Topper94438ba2011-12-16 08:06:31 +00003596 for (unsigned l = 0; l != NumLanes; ++l) {
3597 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3598 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003599 i += 2, ++j) {
3600 int BitI = Mask[i];
3601 int BitI1 = Mask[i+1];
3602
3603 if (!isUndefOrEqual(BitI, j))
3604 return false;
3605 if (!isUndefOrEqual(BitI1, j))
3606 return false;
3607 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003608 }
David Greenea20244d2011-03-02 17:23:43 +00003609
Rafael Espindola15684b22009-04-24 12:40:33 +00003610 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003611}
3612
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003613/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3614/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3615/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003616static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003617 unsigned NumElts = VT.getVectorNumElements();
3618
3619 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3620 "Unsupported vector type for unpckh");
3621
3622 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3623 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003625
Craig Topper94438ba2011-12-16 08:06:31 +00003626 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3627 // independently on 128-bit lanes.
3628 unsigned NumLanes = VT.getSizeInBits()/128;
3629 unsigned NumLaneElts = NumElts/NumLanes;
3630
3631 for (unsigned l = 0; l != NumLanes; ++l) {
3632 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3633 i != (l+1)*NumLaneElts; i += 2, ++j) {
3634 int BitI = Mask[i];
3635 int BitI1 = Mask[i+1];
3636 if (!isUndefOrEqual(BitI, j))
3637 return false;
3638 if (!isUndefOrEqual(BitI1, j))
3639 return false;
3640 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003641 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003642 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003643}
3644
Evan Cheng017dcc62006-04-21 01:05:10 +00003645/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3646/// specifies a shuffle of elements that is suitable for input to MOVSS,
3647/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003648static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003649 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003650 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003651 if (VT.getSizeInBits() == 256)
3652 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003653
Craig Topperc612d792012-01-02 09:17:37 +00003654 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003655
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003657 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003658
Craig Topperc612d792012-01-02 09:17:37 +00003659 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003661 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003662
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003663 return true;
3664}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003665
Craig Topper70b883b2011-11-28 10:14:51 +00003666/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667/// as permutations between 128-bit chunks or halves. As an example: this
3668/// shuffle bellow:
3669/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3670/// The first half comes from the second half of V1 and the second half from the
3671/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003672static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003673 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003674 return false;
3675
3676 // The shuffle result is divided into half A and half B. In total the two
3677 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3678 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003679 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003680 bool MatchA = false, MatchB = false;
3681
3682 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003683 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003684 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3685 MatchA = true;
3686 break;
3687 }
3688 }
3689
3690 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003691 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3693 MatchB = true;
3694 break;
3695 }
3696 }
3697
3698 return MatchA && MatchB;
3699}
3700
Craig Topper70b883b2011-11-28 10:14:51 +00003701/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3702/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003703static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003704 EVT VT = SVOp->getValueType(0);
3705
Craig Topperc612d792012-01-02 09:17:37 +00003706 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003707
Craig Topperc612d792012-01-02 09:17:37 +00003708 unsigned FstHalf = 0, SndHalf = 0;
3709 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003710 if (SVOp->getMaskElt(i) > 0) {
3711 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3712 break;
3713 }
3714 }
Craig Topperc612d792012-01-02 09:17:37 +00003715 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003716 if (SVOp->getMaskElt(i) > 0) {
3717 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3718 break;
3719 }
3720 }
3721
3722 return (FstHalf | (SndHalf << 4));
3723}
3724
Craig Topper70b883b2011-11-28 10:14:51 +00003725/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003726/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3727/// Note that VPERMIL mask matching is different depending whether theunderlying
3728/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3729/// to the same elements of the low, but to the higher half of the source.
3730/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003731/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003732static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003733 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003734 return false;
3735
Craig Topperc612d792012-01-02 09:17:37 +00003736 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003737 // Only match 256-bit with 32/64-bit types
3738 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740
Craig Topperc612d792012-01-02 09:17:37 +00003741 unsigned NumLanes = VT.getSizeInBits()/128;
3742 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003743 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003744 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003745 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003746 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003747 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003748 continue;
3749 // VPERMILPS handling
3750 if (Mask[i] < 0)
3751 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003752 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003753 return false;
3754 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003755 }
3756
3757 return true;
3758}
3759
Craig Topper5aaffa82012-02-19 02:53:47 +00003760/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003761/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003762/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003763static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003764 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003765 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003766 if (VT.getSizeInBits() == 256)
3767 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003768 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003769 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003770
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003772 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003773
Craig Topperc612d792012-01-02 09:17:37 +00003774 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3776 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3777 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003778 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003779
Evan Cheng39623da2006-04-20 08:58:49 +00003780 return true;
3781}
3782
Evan Chengd9539472006-04-14 21:59:03 +00003783/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3784/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003785/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003786static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003787 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003788 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003789 return false;
3790
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003791 unsigned NumElems = VT.getVectorNumElements();
3792
3793 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3794 (VT.getSizeInBits() == 256 && NumElems != 8))
3795 return false;
3796
3797 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003798 for (unsigned i = 0; i != NumElems; i += 2)
3799 if (!isUndefOrEqual(Mask[i], i+1) ||
3800 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003802
3803 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003804}
3805
3806/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3807/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003808/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003809static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003810 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003811 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003812 return false;
3813
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003814 unsigned NumElems = VT.getVectorNumElements();
3815
3816 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3817 (VT.getSizeInBits() == 256 && NumElems != 8))
3818 return false;
3819
3820 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003821 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003822 if (!isUndefOrEqual(Mask[i], i) ||
3823 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003825
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003826 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003827}
3828
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003829/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3830/// specifies a shuffle of elements that is suitable for input to 256-bit
3831/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003832static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003833 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003834
Craig Topperbeabc6c2011-12-05 06:56:46 +00003835 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003836 return false;
3837
Craig Topperc612d792012-01-02 09:17:37 +00003838 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003839 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003840 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003841 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003842 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003843 return false;
3844 return true;
3845}
3846
Evan Cheng0b457f02008-09-25 20:50:48 +00003847/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003848/// specifies a shuffle of elements that is suitable for input to 128-bit
3849/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003850static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003851 if (VT.getSizeInBits() != 128)
3852 return false;
3853
Craig Topperc612d792012-01-02 09:17:37 +00003854 unsigned e = VT.getVectorNumElements() / 2;
3855 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003856 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003857 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003858 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003859 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003860 return false;
3861 return true;
3862}
3863
David Greenec38a03e2011-02-03 15:50:00 +00003864/// isVEXTRACTF128Index - Return true if the specified
3865/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3866/// suitable for input to VEXTRACTF128.
3867bool X86::isVEXTRACTF128Index(SDNode *N) {
3868 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3869 return false;
3870
3871 // The index should be aligned on a 128-bit boundary.
3872 uint64_t Index =
3873 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3874
3875 unsigned VL = N->getValueType(0).getVectorNumElements();
3876 unsigned VBits = N->getValueType(0).getSizeInBits();
3877 unsigned ElSize = VBits / VL;
3878 bool Result = (Index * ElSize) % 128 == 0;
3879
3880 return Result;
3881}
3882
David Greeneccacdc12011-02-04 16:08:29 +00003883/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3884/// operand specifies a subvector insert that is suitable for input to
3885/// VINSERTF128.
3886bool X86::isVINSERTF128Index(SDNode *N) {
3887 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3888 return false;
3889
3890 // The index should be aligned on a 128-bit boundary.
3891 uint64_t Index =
3892 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3893
3894 unsigned VL = N->getValueType(0).getVectorNumElements();
3895 unsigned VBits = N->getValueType(0).getSizeInBits();
3896 unsigned ElSize = VBits / VL;
3897 bool Result = (Index * ElSize) % 128 == 0;
3898
3899 return Result;
3900}
3901
Evan Cheng63d33002006-03-22 08:01:21 +00003902/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003903/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003904/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003905static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003906 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003907
Craig Topper1a7700a2012-01-19 08:19:12 +00003908 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3909 "Unsupported vector type for PSHUF/SHUFP");
3910
3911 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3912 // independently on 128-bit lanes.
3913 unsigned NumElts = VT.getVectorNumElements();
3914 unsigned NumLanes = VT.getSizeInBits()/128;
3915 unsigned NumLaneElts = NumElts/NumLanes;
3916
3917 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3918 "Only supports 2 or 4 elements per lane");
3919
3920 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003921 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003922 for (unsigned i = 0; i != NumElts; ++i) {
3923 int Elt = N->getMaskElt(i);
3924 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003925 Elt &= NumLaneElts - 1;
3926 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003927 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003928 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003929
Evan Cheng63d33002006-03-22 08:01:21 +00003930 return Mask;
3931}
3932
Evan Cheng506d3df2006-03-29 23:07:14 +00003933/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003934/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003935static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003936 EVT VT = N->getValueType(0);
3937
3938 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3939 "Unsupported vector type for PSHUFHW");
3940
3941 unsigned NumElts = VT.getVectorNumElements();
3942
Evan Cheng506d3df2006-03-29 23:07:14 +00003943 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003944 for (unsigned l = 0; l != NumElts; l += 8) {
3945 // 8 nodes per lane, but we only care about the last 4.
3946 for (unsigned i = 0; i < 4; ++i) {
3947 int Elt = N->getMaskElt(l+i+4);
3948 if (Elt < 0) continue;
3949 Elt &= 0x3; // only 2-bits.
3950 Mask |= Elt << (i * 2);
3951 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003952 }
Craig Topper6b28d352012-05-03 07:12:59 +00003953
Evan Cheng506d3df2006-03-29 23:07:14 +00003954 return Mask;
3955}
3956
3957/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003958/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003959static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003960 EVT VT = N->getValueType(0);
3961
3962 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3963 "Unsupported vector type for PSHUFHW");
3964
3965 unsigned NumElts = VT.getVectorNumElements();
3966
Evan Cheng506d3df2006-03-29 23:07:14 +00003967 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003968 for (unsigned l = 0; l != NumElts; l += 8) {
3969 // 8 nodes per lane, but we only care about the first 4.
3970 for (unsigned i = 0; i < 4; ++i) {
3971 int Elt = N->getMaskElt(l+i);
3972 if (Elt < 0) continue;
3973 Elt &= 0x3; // only 2-bits
3974 Mask |= Elt << (i * 2);
3975 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003976 }
Craig Topper6b28d352012-05-03 07:12:59 +00003977
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 return Mask;
3979}
3980
Nate Begemana09008b2009-10-19 02:17:23 +00003981/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3982/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003983static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3984 EVT VT = SVOp->getValueType(0);
3985 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003986
Craig Topper0e2037b2012-01-20 05:53:00 +00003987 unsigned NumElts = VT.getVectorNumElements();
3988 unsigned NumLanes = VT.getSizeInBits()/128;
3989 unsigned NumLaneElts = NumElts/NumLanes;
3990
3991 int Val = 0;
3992 unsigned i;
3993 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003994 Val = SVOp->getMaskElt(i);
3995 if (Val >= 0)
3996 break;
3997 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003998 if (Val >= (int)NumElts)
3999 Val -= NumElts - NumLaneElts;
4000
Eli Friedman63f8dde2011-07-25 21:36:45 +00004001 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004002 return (Val - i) * EltSize;
4003}
4004
David Greenec38a03e2011-02-03 15:50:00 +00004005/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4006/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4007/// instructions.
4008unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4009 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4010 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4011
4012 uint64_t Index =
4013 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4014
4015 EVT VecVT = N->getOperand(0).getValueType();
4016 EVT ElVT = VecVT.getVectorElementType();
4017
4018 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004019 return Index / NumElemsPerChunk;
4020}
4021
David Greeneccacdc12011-02-04 16:08:29 +00004022/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4023/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4024/// instructions.
4025unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4026 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4027 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4028
4029 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004030 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004031
4032 EVT VecVT = N->getValueType(0);
4033 EVT ElVT = VecVT.getVectorElementType();
4034
4035 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004036 return Index / NumElemsPerChunk;
4037}
4038
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004039/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4040/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4041/// Handles 256-bit.
4042static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4043 EVT VT = N->getValueType(0);
4044
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004045 unsigned NumElts = VT.getVectorNumElements();
4046
Craig Topper095c5282012-04-15 23:48:57 +00004047 assert((VT.is256BitVector() && NumElts == 4) &&
4048 "Unsupported vector type for VPERMQ/VPERMPD");
4049
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004050 unsigned Mask = 0;
4051 for (unsigned i = 0; i != NumElts; ++i) {
4052 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004053 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004054 continue;
4055 Mask |= Elt << (i*2);
4056 }
4057
4058 return Mask;
4059}
Evan Cheng37b73872009-07-30 08:33:02 +00004060/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4061/// constant +0.0.
4062bool X86::isZeroNode(SDValue Elt) {
4063 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004064 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004065 (isa<ConstantFPSDNode>(Elt) &&
4066 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4067}
4068
Nate Begeman9008ca62009-04-27 18:41:29 +00004069/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4070/// their permute mask.
4071static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4072 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004073 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004074 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004076
Nate Begeman5a5ca152009-04-29 05:20:52 +00004077 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004078 int Idx = SVOp->getMaskElt(i);
4079 if (Idx >= 0) {
4080 if (Idx < (int)NumElems)
4081 Idx += NumElems;
4082 else
4083 Idx -= NumElems;
4084 }
4085 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004086 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4088 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004089}
4090
Evan Cheng533a0aa2006-04-19 20:35:22 +00004091/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4092/// match movhlps. The lower half elements should come from upper half of
4093/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004094/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004095static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004096 if (VT.getSizeInBits() != 128)
4097 return false;
4098 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004099 return false;
4100 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004101 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004102 return false;
4103 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004104 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004105 return false;
4106 return true;
4107}
4108
Evan Cheng5ced1d82006-04-06 23:23:56 +00004109/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004110/// is promoted to a vector. It also returns the LoadSDNode by reference if
4111/// required.
4112static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004113 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4114 return false;
4115 N = N->getOperand(0).getNode();
4116 if (!ISD::isNON_EXTLoad(N))
4117 return false;
4118 if (LD)
4119 *LD = cast<LoadSDNode>(N);
4120 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004121}
4122
Dan Gohman65fd6562011-11-03 21:49:52 +00004123// Test whether the given value is a vector value which will be legalized
4124// into a load.
4125static bool WillBeConstantPoolLoad(SDNode *N) {
4126 if (N->getOpcode() != ISD::BUILD_VECTOR)
4127 return false;
4128
4129 // Check for any non-constant elements.
4130 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4131 switch (N->getOperand(i).getNode()->getOpcode()) {
4132 case ISD::UNDEF:
4133 case ISD::ConstantFP:
4134 case ISD::Constant:
4135 break;
4136 default:
4137 return false;
4138 }
4139
4140 // Vectors of all-zeros and all-ones are materialized with special
4141 // instructions rather than being loaded.
4142 return !ISD::isBuildVectorAllZeros(N) &&
4143 !ISD::isBuildVectorAllOnes(N);
4144}
4145
Evan Cheng533a0aa2006-04-19 20:35:22 +00004146/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4147/// match movlp{s|d}. The lower half elements should come from lower half of
4148/// V1 (and in order), and the upper half elements should come from the upper
4149/// half of V2 (and in order). And since V1 will become the source of the
4150/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004151static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004152 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004153 if (VT.getSizeInBits() != 128)
4154 return false;
4155
Evan Cheng466685d2006-10-09 20:57:25 +00004156 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004158 // Is V2 is a vector load, don't do this transformation. We will try to use
4159 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004160 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004161 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004162
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004163 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004164
Evan Cheng533a0aa2006-04-19 20:35:22 +00004165 if (NumElems != 2 && NumElems != 4)
4166 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004167 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004168 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004169 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004170 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004171 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004172 return false;
4173 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004174}
4175
Evan Cheng39623da2006-04-20 08:58:49 +00004176/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4177/// all the same.
4178static bool isSplatVector(SDNode *N) {
4179 if (N->getOpcode() != ISD::BUILD_VECTOR)
4180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181
Dan Gohman475871a2008-07-27 21:46:04 +00004182 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004183 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4184 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004185 return false;
4186 return true;
4187}
4188
Evan Cheng213d2cf2007-05-17 18:45:50 +00004189/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004190/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004192static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004193 SDValue V1 = N->getOperand(0);
4194 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004195 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4196 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004198 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004200 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4201 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004202 if (Opc != ISD::BUILD_VECTOR ||
4203 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 return false;
4205 } else if (Idx >= 0) {
4206 unsigned Opc = V1.getOpcode();
4207 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4208 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004209 if (Opc != ISD::BUILD_VECTOR ||
4210 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004211 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004212 }
4213 }
4214 return true;
4215}
4216
4217/// getZeroVector - Returns a vector of specified type with all zero elements.
4218///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004219static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004220 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004221 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004222 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Dale Johannesen0488fb62010-09-30 23:57:10 +00004224 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004225 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004227 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004228 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004229 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4231 } else { // SSE1
4232 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4234 }
Craig Topper9d352402012-04-23 07:24:41 +00004235 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004236 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004237 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4238 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4240 } else {
4241 // 256-bit logic and arithmetic instructions in AVX are all
4242 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4243 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4244 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4245 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4246 }
Craig Topper9d352402012-04-23 07:24:41 +00004247 } else
4248 llvm_unreachable("Unexpected vector type");
4249
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004250 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004251}
4252
Chris Lattner8a594482007-11-25 00:24:49 +00004253/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004254/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4255/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4256/// Then bitcast to their original type, ensuring they get CSE'd.
4257static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4258 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004259 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004260 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004263 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004264 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004265 if (HasAVX2) { // AVX2
4266 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4267 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4268 } else { // AVX
4269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004270 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004271 }
Craig Topper9d352402012-04-23 07:24:41 +00004272 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004273 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004274 } else
4275 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004276
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004277 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004278}
4279
Evan Cheng39623da2006-04-20 08:58:49 +00004280/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4281/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004282static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004283 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004284 if (Mask[i] > (int)NumElems) {
4285 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004286 }
Evan Cheng39623da2006-04-20 08:58:49 +00004287 }
Evan Cheng39623da2006-04-20 08:58:49 +00004288}
4289
Evan Cheng017dcc62006-04-21 01:05:10 +00004290/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4291/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004292static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 SDValue V2) {
4294 unsigned NumElems = VT.getVectorNumElements();
4295 SmallVector<int, 8> Mask;
4296 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004297 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 Mask.push_back(i);
4299 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004300}
4301
Nate Begeman9008ca62009-04-27 18:41:29 +00004302/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004303static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 SDValue V2) {
4305 unsigned NumElems = VT.getVectorNumElements();
4306 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004307 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 Mask.push_back(i);
4309 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004310 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004312}
4313
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004314/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004315static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 SDValue V2) {
4317 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004319 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 Mask.push_back(i + Half);
4321 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004322 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004324}
4325
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004326// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004327// a generic shuffle instruction because the target has no such instructions.
4328// Generate shuffles which repeat i16 and i8 several times until they can be
4329// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004330static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004331 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 while (NumElems > 4) {
4336 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004337 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 EltNo -= NumElems/2;
4341 }
4342 NumElems >>= 1;
4343 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 return V;
4345}
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4348static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4349 EVT VT = V.getValueType();
4350 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004351 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352
Craig Topper9d352402012-04-23 07:24:41 +00004353 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004354 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004355 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004356 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4357 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004358 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004359 // To use VPERMILPS to splat scalars, the second half of indicies must
4360 // refer to the higher part, which is a duplication of the lower one,
4361 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4363 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004364
4365 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4366 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4367 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004368 } else
4369 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370
4371 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4372}
4373
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004374/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004375static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4376 EVT SrcVT = SV->getValueType(0);
4377 SDValue V1 = SV->getOperand(0);
4378 DebugLoc dl = SV->getDebugLoc();
4379
4380 int EltNo = SV->getSplatIndex();
4381 int NumElems = SrcVT.getVectorNumElements();
4382 unsigned Size = SrcVT.getSizeInBits();
4383
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4385 "Unknown how to promote splat for type");
4386
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 // Extract the 128-bit part containing the splat element and update
4388 // the splat element index when it refers to the higher register.
4389 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004390 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4391 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 EltNo -= NumElems/2;
4393 }
4394
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004395 // All i16 and i8 vector types can't be used directly by a generic shuffle
4396 // instruction because the target has no such instruction. Generate shuffles
4397 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004398 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004399 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004400 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004401 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004402
4403 // Recreate the 256-bit vector and place the same 128-bit vector
4404 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004405 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004407 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408 }
4409
4410 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004411}
4412
Evan Chengba05f722006-04-21 23:03:30 +00004413/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004414/// vector of zero or undef vector. This produces a shuffle where the low
4415/// element of V2 is swizzled into the zero/undef vector, landing at element
4416/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004417static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004418 bool IsZero,
4419 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004420 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004421 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004422 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004423 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 unsigned NumElems = VT.getVectorNumElements();
4425 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004426 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 // If this is the insertion idx, put the low elt of V2 here.
4428 MaskVec.push_back(i == Idx ? NumElems : i);
4429 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004430}
4431
Craig Toppera1ffc682012-03-20 06:42:26 +00004432/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4433/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004434/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004435static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004436 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004437 unsigned NumElems = VT.getVectorNumElements();
4438 SDValue ImmN;
4439
Craig Topper89f4e662012-03-20 07:17:59 +00004440 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004441 switch(N->getOpcode()) {
4442 case X86ISD::SHUFP:
4443 ImmN = N->getOperand(N->getNumOperands()-1);
4444 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4445 break;
4446 case X86ISD::UNPCKH:
4447 DecodeUNPCKHMask(VT, Mask);
4448 break;
4449 case X86ISD::UNPCKL:
4450 DecodeUNPCKLMask(VT, Mask);
4451 break;
4452 case X86ISD::MOVHLPS:
4453 DecodeMOVHLPSMask(NumElems, Mask);
4454 break;
4455 case X86ISD::MOVLHPS:
4456 DecodeMOVLHPSMask(NumElems, Mask);
4457 break;
4458 case X86ISD::PSHUFD:
4459 case X86ISD::VPERMILP:
4460 ImmN = N->getOperand(N->getNumOperands()-1);
4461 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004462 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004463 break;
4464 case X86ISD::PSHUFHW:
4465 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004466 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004467 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004468 break;
4469 case X86ISD::PSHUFLW:
4470 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004471 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004472 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004473 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004474 case X86ISD::VPERMI:
4475 ImmN = N->getOperand(N->getNumOperands()-1);
4476 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4477 IsUnary = true;
4478 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004479 case X86ISD::MOVSS:
4480 case X86ISD::MOVSD: {
4481 // The index 0 always comes from the first element of the second source,
4482 // this is why MOVSS and MOVSD are used in the first place. The other
4483 // elements come from the other positions of the first source vector
4484 Mask.push_back(NumElems);
4485 for (unsigned i = 1; i != NumElems; ++i) {
4486 Mask.push_back(i);
4487 }
4488 break;
4489 }
4490 case X86ISD::VPERM2X128:
4491 ImmN = N->getOperand(N->getNumOperands()-1);
4492 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004493 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004494 break;
4495 case X86ISD::MOVDDUP:
4496 case X86ISD::MOVLHPD:
4497 case X86ISD::MOVLPD:
4498 case X86ISD::MOVLPS:
4499 case X86ISD::MOVSHDUP:
4500 case X86ISD::MOVSLDUP:
4501 case X86ISD::PALIGN:
4502 // Not yet implemented
4503 return false;
4504 default: llvm_unreachable("unknown target shuffle node");
4505 }
4506
4507 return true;
4508}
4509
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004510/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4511/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004512static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004513 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004514 if (Depth == 6)
4515 return SDValue(); // Limit search depth.
4516
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004517 SDValue V = SDValue(N, 0);
4518 EVT VT = V.getValueType();
4519 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520
4521 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4522 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004523 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524
Craig Topper3d092db2012-03-21 02:14:01 +00004525 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 return DAG.getUNDEF(VT.getVectorElementType());
4527
Craig Topperd156dc12012-02-06 07:17:51 +00004528 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004529 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4530 : SV->getOperand(1);
4531 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004532 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533
4534 // Recurse into target specific vector shuffles to find scalars.
4535 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004536 MVT ShufVT = V.getValueType().getSimpleVT();
4537 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004538 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004539 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004540 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004541
Craig Topperd978c542012-05-06 19:46:21 +00004542 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004543 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004544
Craig Topper3d092db2012-03-21 02:14:01 +00004545 int Elt = ShuffleMask[Index];
4546 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004547 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004548
Craig Topper3d092db2012-03-21 02:14:01 +00004549 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004550 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004551 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004552 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553 }
4554
4555 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004556 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004557 V = V.getOperand(0);
4558 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004559 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004560
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004561 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562 return SDValue();
4563 }
4564
4565 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4566 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004567 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568
4569 if (V.getOpcode() == ISD::BUILD_VECTOR)
4570 return V.getOperand(Index);
4571
4572 return SDValue();
4573}
4574
4575/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4576/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004577/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578static
Craig Topper3d092db2012-03-21 02:14:01 +00004579unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004581 unsigned i;
4582 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004583 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004584 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 if (!(Elt.getNode() &&
4586 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4587 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 }
4589
4590 return i;
4591}
4592
Craig Topper3d092db2012-03-21 02:14:01 +00004593/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4594/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004595/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4596static
Craig Topper3d092db2012-03-21 02:14:01 +00004597bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4598 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4599 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004600 bool SeenV1 = false;
4601 bool SeenV2 = false;
4602
Craig Topper3d092db2012-03-21 02:14:01 +00004603 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004604 int Idx = SVOp->getMaskElt(i);
4605 // Ignore undef indicies
4606 if (Idx < 0)
4607 continue;
4608
Craig Topper3d092db2012-03-21 02:14:01 +00004609 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610 SeenV1 = true;
4611 else
4612 SeenV2 = true;
4613
4614 // Only accept consecutive elements from the same vector
4615 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4616 return false;
4617 }
4618
4619 OpNum = SeenV1 ? 0 : 1;
4620 return true;
4621}
4622
4623/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4624/// logical left shift of a vector.
4625static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4626 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4627 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4628 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4629 false /* check zeros from right */, DAG);
4630 unsigned OpSrc;
4631
4632 if (!NumZeros)
4633 return false;
4634
4635 // Considering the elements in the mask that are not consecutive zeros,
4636 // check if they consecutively come from only one of the source vectors.
4637 //
4638 // V1 = {X, A, B, C} 0
4639 // \ \ \ /
4640 // vector_shuffle V1, V2 <1, 2, 3, X>
4641 //
4642 if (!isShuffleMaskConsecutive(SVOp,
4643 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004644 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004645 NumZeros, // Where to start looking in the src vector
4646 NumElems, // Number of elements in vector
4647 OpSrc)) // Which source operand ?
4648 return false;
4649
4650 isLeft = false;
4651 ShAmt = NumZeros;
4652 ShVal = SVOp->getOperand(OpSrc);
4653 return true;
4654}
4655
4656/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4657/// logical left shift of a vector.
4658static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4659 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4660 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4661 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4662 true /* check zeros from left */, DAG);
4663 unsigned OpSrc;
4664
4665 if (!NumZeros)
4666 return false;
4667
4668 // Considering the elements in the mask that are not consecutive zeros,
4669 // check if they consecutively come from only one of the source vectors.
4670 //
4671 // 0 { A, B, X, X } = V2
4672 // / \ / /
4673 // vector_shuffle V1, V2 <X, X, 4, 5>
4674 //
4675 if (!isShuffleMaskConsecutive(SVOp,
4676 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004677 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004678 0, // Where to start looking in the src vector
4679 NumElems, // Number of elements in vector
4680 OpSrc)) // Which source operand ?
4681 return false;
4682
4683 isLeft = true;
4684 ShAmt = NumZeros;
4685 ShVal = SVOp->getOperand(OpSrc);
4686 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004687}
4688
4689/// isVectorShift - Returns true if the shuffle can be implemented as a
4690/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004691static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004692 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004693 // Although the logic below support any bitwidth size, there are no
4694 // shift instructions which handle more than 128-bit vectors.
4695 if (SVOp->getValueType(0).getSizeInBits() > 128)
4696 return false;
4697
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004698 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4699 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4700 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004701
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004702 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004703}
4704
Evan Chengc78d3b42006-04-24 18:01:45 +00004705/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4706///
Dan Gohman475871a2008-07-27 21:46:04 +00004707static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004709 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004710 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004711 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004713 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004714
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004715 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004716 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 bool First = true;
4718 for (unsigned i = 0; i < 16; ++i) {
4719 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4720 if (ThisIsNonZero && First) {
4721 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004722 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 First = false;
4726 }
4727
4728 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4731 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004732 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 }
4735 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4737 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4738 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004739 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 } else
4742 ThisElt = LastElt;
4743
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004746 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004747 }
4748 }
4749
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004750 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751}
4752
Bill Wendlinga348c562007-03-22 18:42:45 +00004753/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004754///
Dan Gohman475871a2008-07-27 21:46:04 +00004755static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004756 unsigned NumNonZero, unsigned NumZero,
4757 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004758 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004759 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004760 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004761 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004762
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004763 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004764 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 bool First = true;
4766 for (unsigned i = 0; i < 8; ++i) {
4767 bool isNonZero = (NonZeros & (1 << i)) != 0;
4768 if (isNonZero) {
4769 if (First) {
4770 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004771 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004772 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 First = false;
4775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004778 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 }
4780 }
4781
4782 return V;
4783}
4784
Evan Chengf26ffe92008-05-29 08:22:04 +00004785/// getVShift - Return a vector logical shift node.
4786///
Owen Andersone50ed302009-08-10 22:56:29 +00004787static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 unsigned NumBits, SelectionDAG &DAG,
4789 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004790 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004791 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004792 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004793 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4794 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004795 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004796 DAG.getConstant(NumBits,
4797 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004798}
4799
Dan Gohman475871a2008-07-27 21:46:04 +00004800SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004801X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004802 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004803
Evan Chengc3630942009-12-09 21:00:30 +00004804 // Check if the scalar load can be widened into a vector load. And if
4805 // the address is "base + cst" see if the cst can be "absorbed" into
4806 // the shuffle mask.
4807 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4808 SDValue Ptr = LD->getBasePtr();
4809 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4810 return SDValue();
4811 EVT PVT = LD->getValueType(0);
4812 if (PVT != MVT::i32 && PVT != MVT::f32)
4813 return SDValue();
4814
4815 int FI = -1;
4816 int64_t Offset = 0;
4817 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4818 FI = FINode->getIndex();
4819 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004820 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004821 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4822 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4823 Offset = Ptr.getConstantOperandVal(1);
4824 Ptr = Ptr.getOperand(0);
4825 } else {
4826 return SDValue();
4827 }
4828
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004829 // FIXME: 256-bit vector instructions don't require a strict alignment,
4830 // improve this code to support it better.
4831 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004832 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004833 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004834 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004835 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004836 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004837 // Can't change the alignment. FIXME: It's possible to compute
4838 // the exact stack offset and reference FI + adjust offset instead.
4839 // If someone *really* cares about this. That's the way to implement it.
4840 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004841 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004843 }
4844 }
4845
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004846 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004847 // Ptr + (Offset & ~15).
4848 if (Offset < 0)
4849 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004851 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004853 if (StartOffset)
4854 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4855 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4856
4857 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004858 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4861 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004862 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004863 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004864
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004865 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004866 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 Mask.push_back(EltNo);
4868
Craig Toppercc3000632012-01-30 07:50:31 +00004869 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004870 }
4871
4872 return SDValue();
4873}
4874
Michael J. Spencerec38de22010-10-10 22:04:20 +00004875/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4876/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004877/// load which has the same value as a build_vector whose operands are 'elts'.
4878///
4879/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004880///
Nate Begeman1449f292010-03-24 22:19:06 +00004881/// FIXME: we'd also like to handle the case where the last elements are zero
4882/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4883/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004884static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004885 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886 EVT EltVT = VT.getVectorElementType();
4887 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004888
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 LoadSDNode *LDBase = NULL;
4890 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004891
Nate Begeman1449f292010-03-24 22:19:06 +00004892 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004893 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004894 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004895 for (unsigned i = 0; i < NumElems; ++i) {
4896 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898 if (!Elt.getNode() ||
4899 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4900 return SDValue();
4901 if (!LDBase) {
4902 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4903 return SDValue();
4904 LDBase = cast<LoadSDNode>(Elt.getNode());
4905 LastLoadedElt = i;
4906 continue;
4907 }
4908 if (Elt.getOpcode() == ISD::UNDEF)
4909 continue;
4910
4911 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4912 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4913 return SDValue();
4914 LastLoadedElt = i;
4915 }
Nate Begeman1449f292010-03-24 22:19:06 +00004916
4917 // If we have found an entire vector of loads and undefs, then return a large
4918 // load of the entire vector width starting at the base pointer. If we found
4919 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004920 if (LastLoadedElt == NumElems - 1) {
4921 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004922 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004923 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004924 LDBase->isVolatile(), LDBase->isNonTemporal(),
4925 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004926 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004927 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004928 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004929 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004930 }
4931 if (NumElems == 4 && LastLoadedElt == 1 &&
4932 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4934 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004935 SDValue ResNode =
4936 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4937 LDBase->getPointerInfo(),
4938 LDBase->getAlignment(),
4939 false/*isVolatile*/, true/*ReadMem*/,
4940 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004941 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004942 }
4943 return SDValue();
4944}
4945
Nadav Rotem9d68b062012-04-08 12:54:54 +00004946/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4947/// to generate a splat value for the following cases:
4948/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004949/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004950/// a scalar load, or a constant.
4951/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004952/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004953SDValue
4954X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004955 if (!Subtarget->hasAVX())
4956 return SDValue();
4957
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004958 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004959 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960
Craig Topper5da8a802012-05-04 05:49:51 +00004961 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4962 "Unsupported vector type for broadcast.");
4963
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004964 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004965 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966
Nadav Rotem9d68b062012-04-08 12:54:54 +00004967 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 default:
4969 // Unknown pattern found.
4970 return SDValue();
4971
4972 case ISD::BUILD_VECTOR: {
4973 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975 return SDValue();
4976
Nadav Rotem9d68b062012-04-08 12:54:54 +00004977 Ld = Op.getOperand(0);
4978 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4979 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004980
4981 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004983 // Constants may have multiple users.
4984 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004986 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 }
4988
4989 case ISD::VECTOR_SHUFFLE: {
4990 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4991
4992 // Shuffles must have a splat mask where the first element is
4993 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004994 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995 return SDValue();
4996
4997 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00004998 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
4999 Sc.getOpcode() != ISD::BUILD_VECTOR)
5000 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001
5002 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005004 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005
5006 // The scalar_to_vector node and the suspected
5007 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 // Constants may have multiple users.
5009 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 return SDValue();
5011 break;
5012 }
5013 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005014
Nadav Rotem9d68b062012-04-08 12:54:54 +00005015 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016
5017 // Handle the broadcasting a single constant scalar from the constant pool
5018 // into a vector. On Sandybridge it is still better to load a constant vector
5019 // from the constant pool and not to broadcast it from a scalar.
5020 if (ConstSplatVal && Subtarget->hasAVX2()) {
5021 EVT CVT = Ld.getValueType();
5022 assert(!CVT.isVector() && "Must not broadcast a vector type");
5023 unsigned ScalarSize = CVT.getSizeInBits();
5024
Craig Topper5da8a802012-05-04 05:49:51 +00005025 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005026 const Constant *C = 0;
5027 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5028 C = CI->getConstantIntValue();
5029 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5030 C = CF->getConstantFPValue();
5031
5032 assert(C && "Invalid constant type");
5033
Nadav Rotem154819d2012-04-09 07:45:58 +00005034 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005035 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005036 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005037 MachinePointerInfo::getConstantPool(),
5038 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005039
Nadav Rotem9d68b062012-04-08 12:54:54 +00005040 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5041 }
5042 }
5043
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005044 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5046
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005047 // Handle AVX2 in-register broadcasts.
5048 if (!IsLoad && Subtarget->hasAVX2() &&
5049 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5050 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5051
5052 // The scalar source must be a normal load.
5053 if (!IsLoad)
5054 return SDValue();
5055
Craig Topper5da8a802012-05-04 05:49:51 +00005056 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005057 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005058
Craig Toppera9376332012-01-10 08:23:59 +00005059 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005060 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005061 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005062 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005063 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005064 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005065
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005066 // Unsupported broadcast.
5067 return SDValue();
5068}
5069
Evan Chengc3630942009-12-09 21:00:30 +00005070SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005071X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005072 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005073
David Greenef125a292011-02-08 19:04:41 +00005074 EVT VT = Op.getValueType();
5075 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005076 unsigned NumElems = Op.getNumOperands();
5077
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005078 // Vectors containing all zeros can be matched by pxor and xorps later
5079 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5080 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5081 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005082 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005083 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005085 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005086 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005088 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005089 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5090 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005091 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005092 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005093 return Op;
5094
Craig Topper07a27622012-01-22 03:07:48 +00005095 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005096 }
5097
Nadav Rotem154819d2012-04-09 07:45:58 +00005098 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005099 if (Broadcast.getNode())
5100 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005101
Owen Andersone50ed302009-08-10 22:56:29 +00005102 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 unsigned NumZero = 0;
5105 unsigned NumNonZero = 0;
5106 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005107 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005108 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005111 if (Elt.getOpcode() == ISD::UNDEF)
5112 continue;
5113 Values.insert(Elt);
5114 if (Elt.getOpcode() != ISD::Constant &&
5115 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005116 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005117 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005118 NumZero++;
5119 else {
5120 NonZeros |= (1 << i);
5121 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 }
5123 }
5124
Chris Lattner97a2a562010-08-26 05:24:29 +00005125 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5126 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005127 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128
Chris Lattner67f453a2008-03-09 05:42:06 +00005129 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005130 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005132 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005133
Chris Lattner62098042008-03-09 01:05:04 +00005134 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5135 // the value are obviously zero, truncate the value to i32 and do the
5136 // insertion that way. Only do this if the value is non-constant or if the
5137 // value is a constant being inserted into element 0. It is cheaper to do
5138 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005140 (!IsAllConstants || Idx == 0)) {
5141 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005142 // Handle SSE only.
5143 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5144 EVT VecVT = MVT::v4i32;
5145 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005146
Chris Lattner62098042008-03-09 01:05:04 +00005147 // Truncate the value (which may itself be a constant) to i32, and
5148 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005150 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005151 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005152
Chris Lattner62098042008-03-09 01:05:04 +00005153 // Now we have our 32-bit value zero extended in the low element of
5154 // a vector. If Idx != 0, swizzle it into place.
5155 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005156 SmallVector<int, 4> Mask;
5157 Mask.push_back(Idx);
5158 for (unsigned i = 1; i != VecElts; ++i)
5159 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005160 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005162 }
Craig Topper07a27622012-01-22 03:07:48 +00005163 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005164 }
5165 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005166
Chris Lattner19f79692008-03-08 22:59:52 +00005167 // If we have a constant or non-constant insertion into the low element of
5168 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5169 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005170 // depending on what the source datatype is.
5171 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005172 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005173 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005174
5175 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005177 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005178 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005179 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5180 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005181 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005182 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005183 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5184 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005185 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005186 }
5187
5188 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005190 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005191 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005192 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005193 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005194 } else {
5195 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005196 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005197 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005198 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005199 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005200 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005201
5202 // Is it a vector logical left shift?
5203 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005204 X86::isZeroNode(Op.getOperand(0)) &&
5205 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005206 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005207 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005208 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005209 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005210 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005213 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005214 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215
Chris Lattner19f79692008-03-08 22:59:52 +00005216 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5217 // is a non-constant being inserted into an element other than the low one,
5218 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5219 // movd/movss) to move this into the low element, then shuffle it into
5220 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005222 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005223
Evan Cheng0db9fe62006-04-25 20:13:52 +00005224 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005225 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005226 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005227 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 MaskVec.push_back(i == Idx ? 0 : 1);
5229 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 }
5231 }
5232
Chris Lattner67f453a2008-03-09 05:42:06 +00005233 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005234 if (Values.size() == 1) {
5235 if (EVTBits == 32) {
5236 // Instead of a shuffle like this:
5237 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5238 // Check if it's possible to issue this instead.
5239 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5240 unsigned Idx = CountTrailingZeros_32(NonZeros);
5241 SDValue Item = Op.getOperand(Idx);
5242 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5243 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5244 }
Dan Gohman475871a2008-07-27 21:46:04 +00005245 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
Dan Gohmana3941172007-07-24 22:55:08 +00005248 // A vector full of immediates; various special cases are already
5249 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005250 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005251 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005252
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005253 // For AVX-length vectors, build the individual 128-bit pieces and use
5254 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005255 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005256 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005257 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005258 V.push_back(Op.getOperand(i));
5259
5260 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5261
5262 // Build both the lower and upper subvector.
5263 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5264 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5265 NumElems/2);
5266
5267 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005268 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005269 }
5270
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005271 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005272 if (EVTBits == 64) {
5273 if (NumNonZero == 1) {
5274 // One half is zero or undef.
5275 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005276 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005277 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005278 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005279 }
Dan Gohman475871a2008-07-27 21:46:04 +00005280 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005281 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282
5283 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005284 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005286 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005287 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 }
5289
Bill Wendling826f36f2007-03-28 00:57:11 +00005290 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005291 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005292 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005293 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 }
5295
5296 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005297 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 if (NumElems == 4 && NumZero > 0) {
5299 for (unsigned i = 0; i < 4; ++i) {
5300 bool isZero = !(NonZeros & (1 << i));
5301 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005302 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 else
Dale Johannesenace16102009-02-03 19:33:06 +00005304 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 }
5306
5307 for (unsigned i = 0; i < 2; ++i) {
5308 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5309 default: break;
5310 case 0:
5311 V[i] = V[i*2]; // Must be a zero vector.
5312 break;
5313 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005314 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 break;
5316 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005317 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 break;
5319 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 break;
5322 }
5323 }
5324
Benjamin Kramer9c683542012-01-30 15:16:21 +00005325 bool Reverse1 = (NonZeros & 0x3) == 2;
5326 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5327 int MaskVec[] = {
5328 Reverse1 ? 1 : 0,
5329 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005330 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5331 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005332 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005333 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334 }
5335
Nate Begemanfdea31a2010-03-24 20:49:50 +00005336 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5337 // Check for a build vector of consecutive loads.
5338 for (unsigned i = 0; i < NumElems; ++i)
5339 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005340
Nate Begemanfdea31a2010-03-24 20:49:50 +00005341 // Check for elements which are consecutive loads.
5342 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5343 if (LD.getNode())
5344 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005345
5346 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005347 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005348 SDValue Result;
5349 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5350 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5351 else
5352 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005353
Chris Lattner24faf612010-08-28 17:59:08 +00005354 for (unsigned i = 1; i < NumElems; ++i) {
5355 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5356 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005357 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005358 }
5359 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005360 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005361
Chris Lattner6e80e442010-08-28 17:15:43 +00005362 // Otherwise, expand into a number of unpckl*, start by extending each of
5363 // our (non-undef) elements to the full vector width with the element in the
5364 // bottom slot of the vector (which generates no code for SSE).
5365 for (unsigned i = 0; i < NumElems; ++i) {
5366 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5367 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5368 else
5369 V[i] = DAG.getUNDEF(VT);
5370 }
5371
5372 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5374 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5375 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005376 unsigned EltStride = NumElems >> 1;
5377 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005378 for (unsigned i = 0; i < EltStride; ++i) {
5379 // If V[i+EltStride] is undef and this is the first round of mixing,
5380 // then it is safe to just drop this shuffle: V[i] is already in the
5381 // right place, the one element (since it's the first round) being
5382 // inserted as undef can be dropped. This isn't safe for successive
5383 // rounds because they will permute elements within both vectors.
5384 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5385 EltStride == NumElems/2)
5386 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005387
Chris Lattner6e80e442010-08-28 17:15:43 +00005388 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005389 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005390 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005391 }
5392 return V[0];
5393 }
Dan Gohman475871a2008-07-27 21:46:04 +00005394 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395}
5396
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005397// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5398// them in a MMX register. This is better than doing a stack convert.
5399static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005400 DebugLoc dl = Op.getDebugLoc();
5401 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005402
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005403 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5404 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5405 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005407 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5408 InVec = Op.getOperand(1);
5409 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5410 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005412 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5413 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5414 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005415 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005416 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5417 Mask[0] = 0; Mask[1] = 2;
5418 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5419 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005420 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005421}
5422
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005423// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5424// to create 256-bit vectors from two other 128-bit ones.
5425static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5426 DebugLoc dl = Op.getDebugLoc();
5427 EVT ResVT = Op.getValueType();
5428
5429 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5430
5431 SDValue V1 = Op.getOperand(0);
5432 SDValue V2 = Op.getOperand(1);
5433 unsigned NumElems = ResVT.getVectorNumElements();
5434
Craig Topper4c7972d2012-04-22 18:15:59 +00005435 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005436}
5437
5438SDValue
5439X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005440 EVT ResVT = Op.getValueType();
5441
5442 assert(Op.getNumOperands() == 2);
5443 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5444 "Unsupported CONCAT_VECTORS for value type");
5445
5446 // We support concatenate two MMX registers and place them in a MMX register.
5447 // This is better than doing a stack convert.
5448 if (ResVT.is128BitVector())
5449 return LowerMMXCONCAT_VECTORS(Op, DAG);
5450
5451 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5452 // from two other 128-bit ones.
5453 return LowerAVXCONCAT_VECTORS(Op, DAG);
5454}
5455
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005456// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005457static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005458 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005459 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005460 SDValue V1 = SVOp->getOperand(0);
5461 SDValue V2 = SVOp->getOperand(1);
5462 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005463 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005464 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005465
Nadav Roteme6113782012-04-11 06:40:27 +00005466 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005467 return SDValue();
5468
Craig Topper1842ba02012-04-23 06:38:28 +00005469 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005470 MVT OpTy;
5471
Craig Topper708e44f2012-04-23 07:36:33 +00005472 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005473 default: return SDValue();
5474 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005475 ISDNo = X86ISD::BLENDPW;
5476 OpTy = MVT::v8i16;
5477 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005478 case MVT::v4i32:
5479 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005480 ISDNo = X86ISD::BLENDPS;
5481 OpTy = MVT::v4f32;
5482 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005483 case MVT::v2i64:
5484 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005485 ISDNo = X86ISD::BLENDPD;
5486 OpTy = MVT::v2f64;
5487 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005488 case MVT::v8i32:
5489 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005490 if (!Subtarget->hasAVX())
5491 return SDValue();
5492 ISDNo = X86ISD::BLENDPS;
5493 OpTy = MVT::v8f32;
5494 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005495 case MVT::v4i64:
5496 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005497 if (!Subtarget->hasAVX())
5498 return SDValue();
5499 ISDNo = X86ISD::BLENDPD;
5500 OpTy = MVT::v4f64;
5501 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005502 }
5503 assert(ISDNo && "Invalid Op Number");
5504
5505 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005506
Craig Topper1842ba02012-04-23 06:38:28 +00005507 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005508 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005509 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005510 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005511 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005512 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005513 else
5514 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005515 }
5516
Nadav Roteme6113782012-04-11 06:40:27 +00005517 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5518 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5519 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5520 DAG.getConstant(MaskVals, MVT::i32));
5521 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005522}
5523
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524// v8i16 shuffles - Prefer shuffles in the following order:
5525// 1. [all] pshuflw, pshufhw, optional move
5526// 2. [ssse3] 1 x pshufb
5527// 3. [ssse3] 2 x pshufb + 1 x por
5528// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005529SDValue
5530X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5531 SelectionDAG &DAG) const {
5532 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 SDValue V1 = SVOp->getOperand(0);
5534 SDValue V2 = SVOp->getOperand(1);
5535 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005537
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 // Determine if more than 1 of the words in each of the low and high quadwords
5539 // of the result come from the same quadword of one of the two inputs. Undef
5540 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005541 unsigned LoQuad[] = { 0, 0, 0, 0 };
5542 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005543 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005545 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 MaskVals.push_back(EltIdx);
5548 if (EltIdx < 0) {
5549 ++Quad[0];
5550 ++Quad[1];
5551 ++Quad[2];
5552 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 }
5555 ++Quad[EltIdx / 4];
5556 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005558
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 unsigned MaxQuad = 1;
5561 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if (LoQuad[i] > MaxQuad) {
5563 BestLoQuad = i;
5564 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005566 }
5567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005569 MaxQuad = 1;
5570 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 if (HiQuad[i] > MaxQuad) {
5572 BestHiQuad = i;
5573 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005574 }
5575 }
5576
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005578 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // single pshufb instruction is necessary. If There are more than 2 input
5580 // quads, disable the next transformation since it does not help SSSE3.
5581 bool V1Used = InputQuads[0] || InputQuads[1];
5582 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005583 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005585 BestLoQuad = InputQuads[0] ? 0 : 1;
5586 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 }
5588 if (InputQuads.count() > 2) {
5589 BestLoQuad = -1;
5590 BestHiQuad = -1;
5591 }
5592 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005593
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5595 // the shuffle mask. If a quad is scored as -1, that means that it contains
5596 // words from all 4 input quadwords.
5597 SDValue NewV;
5598 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005599 int MaskV[] = {
5600 BestLoQuad < 0 ? 0 : BestLoQuad,
5601 BestHiQuad < 0 ? 1 : BestHiQuad
5602 };
Eric Christopherfd179292009-08-27 18:07:15 +00005603 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005604 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5605 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5606 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005607
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5609 // source words for the shuffle, to aid later transformations.
5610 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005611 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005612 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005614 if (idx != (int)i)
5615 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 AllWordsInNewV = false;
5619 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5623 if (AllWordsInNewV) {
5624 for (int i = 0; i != 8; ++i) {
5625 int idx = MaskVals[i];
5626 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005627 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005628 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 if ((idx != i) && idx < 4)
5630 pshufhw = false;
5631 if ((idx != i) && idx > 3)
5632 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005633 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 V1 = NewV;
5635 V2Used = false;
5636 BestLoQuad = 0;
5637 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005638 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005639
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5641 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005642 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005643 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5644 unsigned TargetMask = 0;
5645 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005647 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5648 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5649 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005650 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005651 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005652 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Eric Christopherfd179292009-08-27 18:07:15 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // If we have SSSE3, and all words of the result are from 1 input vector,
5656 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5657 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005658 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005662 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 // mask, and elements that come from V1 in the V2 mask, so that the two
5664 // results can be OR'd together.
5665 bool TwoInputs = V1Used && V2Used;
5666 for (unsigned i = 0; i != 8; ++i) {
5667 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005668 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5669 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5670 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5671 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005673 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005674 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005675 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005679
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 // Calculate the shuffle mask for the second input, shuffle it, and
5681 // OR it with the first shuffled input.
5682 pshufbMask.clear();
5683 for (unsigned i = 0; i != 8; ++i) {
5684 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005685 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5686 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5687 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5688 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005690 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005691 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005692 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 MVT::v16i8, &pshufbMask[0], 16));
5694 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005695 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 }
5697
5698 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5699 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005700 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005702 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 for (int i = 0; i != 4; ++i) {
5704 int idx = MaskVals[i];
5705 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 InOrder.set(i);
5707 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005708 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 }
5711 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005713 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005714
Craig Topperdd637ae2012-02-19 05:41:45 +00005715 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5716 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005717 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005718 NewV.getOperand(0),
5719 getShufflePSHUFLWImmediate(SVOp), DAG);
5720 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 }
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5724 // and update MaskVals with the new element order.
5725 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005726 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 for (unsigned i = 4; i != 8; ++i) {
5728 int idx = MaskVals[i];
5729 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 InOrder.set(i);
5731 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005732 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 }
5735 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005737 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005738
Craig Topperdd637ae2012-02-19 05:41:45 +00005739 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5740 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005741 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005742 NewV.getOperand(0),
5743 getShufflePSHUFHWImmediate(SVOp), DAG);
5744 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 }
Eric Christopherfd179292009-08-27 18:07:15 +00005746
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 // In case BestHi & BestLo were both -1, which means each quadword has a word
5748 // from each of the four input quadwords, calculate the InOrder bitvector now
5749 // before falling through to the insert/extract cleanup.
5750 if (BestLoQuad == -1 && BestHiQuad == -1) {
5751 NewV = V1;
5752 for (int i = 0; i != 8; ++i)
5753 if (MaskVals[i] < 0 || MaskVals[i] == i)
5754 InOrder.set(i);
5755 }
Eric Christopherfd179292009-08-27 18:07:15 +00005756
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 // The other elements are put in the right place using pextrw and pinsrw.
5758 for (unsigned i = 0; i != 8; ++i) {
5759 if (InOrder[i])
5760 continue;
5761 int EltIdx = MaskVals[i];
5762 if (EltIdx < 0)
5763 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005764 SDValue ExtOp = (EltIdx < 8) ?
5765 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5766 DAG.getIntPtrConstant(EltIdx)) :
5767 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 DAG.getIntPtrConstant(i));
5771 }
5772 return NewV;
5773}
5774
5775// v16i8 shuffles - Prefer shuffles in the following order:
5776// 1. [ssse3] 1 x pshufb
5777// 2. [ssse3] 2 x pshufb + 1 x por
5778// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5779static
Nate Begeman9008ca62009-04-27 18:41:29 +00005780SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005781 SelectionDAG &DAG,
5782 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005783 SDValue V1 = SVOp->getOperand(0);
5784 SDValue V2 = SVOp->getOperand(1);
5785 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005786 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005787
Craig Topperb82b5ab2012-05-18 06:42:06 +00005788 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5789
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005791 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005793
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005795 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005797
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005799 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 //
5801 // Otherwise, we have elements from both input vectors, and must zero out
5802 // elements that come from V2 in the first mask, and V1 in the second mask
5803 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 for (unsigned i = 0; i != 16; ++i) {
5805 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005806 if (EltIdx < 0 || EltIdx >= 16)
5807 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005811 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005813 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005815
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 // Calculate the shuffle mask for the second input, shuffle it, and
5817 // OR it with the first shuffled input.
5818 pshufbMask.clear();
5819 for (unsigned i = 0; i != 16; ++i) {
5820 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005821 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005822 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005825 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 MVT::v16i8, &pshufbMask[0], 16));
5827 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 }
Eric Christopherfd179292009-08-27 18:07:15 +00005829
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 // No SSSE3 - Calculate in place words and then fix all out of place words
5831 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5832 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005833 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5834 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005835 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005836 for (int i = 0; i != 8; ++i) {
5837 int Elt0 = MaskVals[i*2];
5838 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005839
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 // This word of the result is all undef, skip it.
5841 if (Elt0 < 0 && Elt1 < 0)
5842 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005843
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005845 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005847
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5849 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5850 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005851
5852 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5853 // using a single extract together, load it and store it.
5854 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005856 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005858 DAG.getIntPtrConstant(i));
5859 continue;
5860 }
5861
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 // source byte is not also odd, shift the extracted word left 8 bits
5864 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 DAG.getIntPtrConstant(Elt1 / 2));
5868 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005870 DAG.getConstant(8,
5871 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005872 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5874 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 }
5876 // If Elt0 is defined, extract it from the appropriate source. If the
5877 // source byte is not also even, shift the extracted word right 8 bits. If
5878 // Elt1 was also defined, OR the extracted values together before
5879 // inserting them in the result.
5880 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5883 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005885 DAG.getConstant(8,
5886 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005887 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5889 DAG.getConstant(0x00FF, MVT::i16));
5890 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 : InsElt0;
5892 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 DAG.getIntPtrConstant(i));
5895 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005896 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005897}
5898
Evan Cheng7a831ce2007-12-15 03:00:47 +00005899/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005900/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005901/// done when every pair / quad of shuffle mask elements point to elements in
5902/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005903/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005904static
Nate Begeman9008ca62009-04-27 18:41:29 +00005905SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005906 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005907 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005908 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005909 MVT NewVT;
5910 unsigned Scale;
5911 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005912 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005913 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5914 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5915 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5916 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5917 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5918 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005919 }
5920
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005922 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005924 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005925 int EltIdx = SVOp->getMaskElt(i+j);
5926 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005927 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005928 if (StartIdx < 0)
5929 StartIdx = (EltIdx / Scale);
5930 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005931 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005932 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005933 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005934 }
5935
Craig Topper11ac1f82012-05-04 04:08:44 +00005936 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5937 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005938 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005939}
5940
Evan Chengd880b972008-05-09 21:53:03 +00005941/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005942///
Owen Andersone50ed302009-08-10 22:56:29 +00005943static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005944 SDValue SrcOp, SelectionDAG &DAG,
5945 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005947 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005948 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005949 LD = dyn_cast<LoadSDNode>(SrcOp);
5950 if (!LD) {
5951 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5952 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005953 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005954 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005955 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005956 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005957 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005958 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005959 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005960 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005961 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5962 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5963 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005964 SrcOp.getOperand(0)
5965 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005966 }
5967 }
5968 }
5969
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005970 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005971 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005972 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005973 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005974}
5975
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005976/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5977/// which could not be matched by any known target speficic shuffle
5978static SDValue
5979LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005980 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005981
Craig Topper8f35c132012-01-20 09:29:03 +00005982 unsigned NumElems = VT.getVectorNumElements();
5983 unsigned NumLaneElems = NumElems / 2;
5984
Craig Topper8f35c132012-01-20 09:29:03 +00005985 DebugLoc dl = SVOp->getDebugLoc();
5986 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00005988 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005989
Craig Topper9a2b6e12012-04-06 07:45:23 +00005990 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005991 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 // Build a shuffle mask for the output, discovering on the fly which
5993 // input vectors to use as shuffle operands (recorded in InputUsed).
5994 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00005995 // out with UseBuildVector set.
5996 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005997 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005998 unsigned LaneStart = l * NumLaneElems;
5999 for (unsigned i = 0; i != NumLaneElems; ++i) {
6000 // The mask element. This indexes into the input.
6001 int Idx = SVOp->getMaskElt(i+LaneStart);
6002 if (Idx < 0) {
6003 // the mask element does not index into any input vector.
6004 Mask.push_back(-1);
6005 continue;
6006 }
Craig Topper8f35c132012-01-20 09:29:03 +00006007
Craig Topper9a2b6e12012-04-06 07:45:23 +00006008 // The input vector this mask element indexes into.
6009 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006010
Craig Topper9a2b6e12012-04-06 07:45:23 +00006011 // Turn the index into an offset from the start of the input vector.
6012 Idx -= Input * NumLaneElems;
6013
6014 // Find or create a shuffle vector operand to hold this input.
6015 unsigned OpNo;
6016 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6017 if (InputUsed[OpNo] == Input)
6018 // This input vector is already an operand.
6019 break;
6020 if (InputUsed[OpNo] < 0) {
6021 // Create a new operand for this input vector.
6022 InputUsed[OpNo] = Input;
6023 break;
6024 }
6025 }
6026
6027 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006028 // More than two input vectors used! Give up on trying to create a
6029 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6030 UseBuildVector = true;
6031 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006032 }
6033
6034 // Add the mask index for the new shuffle vector.
6035 Mask.push_back(Idx + OpNo * NumLaneElems);
6036 }
6037
Craig Topper8ae97ba2012-05-21 06:40:16 +00006038 if (UseBuildVector) {
6039 SmallVector<SDValue, 16> SVOps;
6040 for (unsigned i = 0; i != NumLaneElems; ++i) {
6041 // The mask element. This indexes into the input.
6042 int Idx = SVOp->getMaskElt(i+LaneStart);
6043 if (Idx < 0) {
6044 SVOps.push_back(DAG.getUNDEF(EltVT));
6045 continue;
6046 }
6047
6048 // The input vector this mask element indexes into.
6049 int Input = Idx / NumElems;
6050
6051 // Turn the index into an offset from the start of the input vector.
6052 Idx -= Input * NumElems;
6053
6054 // Extract the vector element by hand.
6055 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6056 SVOp->getOperand(Input),
6057 DAG.getIntPtrConstant(Idx)));
6058 }
6059
6060 // Construct the output using a BUILD_VECTOR.
6061 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6062 SVOps.size());
6063 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006064 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006065 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006066 } else {
6067 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006068 (InputUsed[0] % 2) * NumLaneElems,
6069 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006070 // If only one input was used, use an undefined vector for the other.
6071 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6072 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006073 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006074 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006075 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006076 }
6077
6078 Mask.clear();
6079 }
Craig Topper8f35c132012-01-20 09:29:03 +00006080
6081 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006082 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006083}
6084
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006085/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6086/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006087static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006088LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 SDValue V1 = SVOp->getOperand(0);
6090 SDValue V2 = SVOp->getOperand(1);
6091 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006092 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006093
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006094 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6095
Benjamin Kramer9c683542012-01-30 15:16:21 +00006096 std::pair<int, int> Locs[4];
6097 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006098 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006099
Evan Chengace3c172008-07-22 21:13:36 +00006100 unsigned NumHi = 0;
6101 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006102 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006103 int Idx = PermMask[i];
6104 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006105 Locs[i] = std::make_pair(-1, -1);
6106 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6108 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006109 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006110 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006111 NumLo++;
6112 } else {
6113 Locs[i] = std::make_pair(1, NumHi);
6114 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006115 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006116 NumHi++;
6117 }
6118 }
6119 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006120
Evan Chengace3c172008-07-22 21:13:36 +00006121 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006122 // If no more than two elements come from either vector. This can be
6123 // implemented with two shuffles. First shuffle gather the elements.
6124 // The second shuffle, which takes the first shuffle as both of its
6125 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006127
Benjamin Kramer9c683542012-01-30 15:16:21 +00006128 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006129
Benjamin Kramer9c683542012-01-30 15:16:21 +00006130 for (unsigned i = 0; i != 4; ++i)
6131 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006132 unsigned Idx = (i < 2) ? 0 : 4;
6133 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006135 }
Evan Chengace3c172008-07-22 21:13:36 +00006136
Nate Begeman9008ca62009-04-27 18:41:29 +00006137 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006138 }
6139
6140 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006141 // Otherwise, we must have three elements from one vector, call it X, and
6142 // one element from the other, call it Y. First, use a shufps to build an
6143 // intermediate vector with the one element from Y and the element from X
6144 // that will be in the same half in the final destination (the indexes don't
6145 // matter). Then, use a shufps to build the final vector, taking the half
6146 // containing the element from Y from the intermediate, and the other half
6147 // from X.
6148 if (NumHi == 3) {
6149 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006150 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006151 std::swap(V1, V2);
6152 }
6153
6154 // Find the element from V2.
6155 unsigned HiIndex;
6156 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006157 int Val = PermMask[HiIndex];
6158 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006159 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006160 if (Val >= 4)
6161 break;
6162 }
6163
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 Mask1[0] = PermMask[HiIndex];
6165 Mask1[1] = -1;
6166 Mask1[2] = PermMask[HiIndex^1];
6167 Mask1[3] = -1;
6168 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006169
6170 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 Mask1[0] = PermMask[0];
6172 Mask1[1] = PermMask[1];
6173 Mask1[2] = HiIndex & 1 ? 6 : 4;
6174 Mask1[3] = HiIndex & 1 ? 4 : 6;
6175 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006176 }
Craig Topper69947b92012-04-23 06:57:04 +00006177
6178 Mask1[0] = HiIndex & 1 ? 2 : 0;
6179 Mask1[1] = HiIndex & 1 ? 0 : 2;
6180 Mask1[2] = PermMask[2];
6181 Mask1[3] = PermMask[3];
6182 if (Mask1[2] >= 0)
6183 Mask1[2] += 4;
6184 if (Mask1[3] >= 0)
6185 Mask1[3] += 4;
6186 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006187 }
6188
6189 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006190 int LoMask[] = { -1, -1, -1, -1 };
6191 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006192
Benjamin Kramer9c683542012-01-30 15:16:21 +00006193 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006194 unsigned MaskIdx = 0;
6195 unsigned LoIdx = 0;
6196 unsigned HiIdx = 2;
6197 for (unsigned i = 0; i != 4; ++i) {
6198 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006199 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006200 MaskIdx = 1;
6201 LoIdx = 0;
6202 HiIdx = 2;
6203 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 int Idx = PermMask[i];
6205 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006206 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006207 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006208 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006209 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006210 LoIdx++;
6211 } else {
6212 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006213 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006214 HiIdx++;
6215 }
6216 }
6217
Nate Begeman9008ca62009-04-27 18:41:29 +00006218 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6219 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006220 int MaskOps[] = { -1, -1, -1, -1 };
6221 for (unsigned i = 0; i != 4; ++i)
6222 if (Locs[i].first != -1)
6223 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006224 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006225}
6226
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006227static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006228 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006229 V = V.getOperand(0);
6230 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6231 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006232 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6233 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6234 // BUILD_VECTOR (load), undef
6235 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006236 if (MayFoldLoad(V))
6237 return true;
6238 return false;
6239}
6240
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006241// FIXME: the version above should always be used. Since there's
6242// a bug where several vector shuffles can't be folded because the
6243// DAG is not updated during lowering and a node claims to have two
6244// uses while it only has one, use this version, and let isel match
6245// another instruction if the load really happens to have more than
6246// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006247// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006248static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006249 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006250 V = V.getOperand(0);
6251 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6252 V = V.getOperand(0);
6253 if (ISD::isNormalLoad(V.getNode()))
6254 return true;
6255 return false;
6256}
6257
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006258static
Evan Cheng835580f2010-10-07 20:50:20 +00006259SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6260 EVT VT = Op.getValueType();
6261
6262 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006263 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6264 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006265 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6266 V1, DAG));
6267}
6268
6269static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006270SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006271 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006272 SDValue V1 = Op.getOperand(0);
6273 SDValue V2 = Op.getOperand(1);
6274 EVT VT = Op.getValueType();
6275
6276 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6277
Craig Topper1accb7e2012-01-10 06:54:16 +00006278 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006279 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6280
Evan Cheng0899f5c2011-08-31 02:05:24 +00006281 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6282 return DAG.getNode(ISD::BITCAST, dl, VT,
6283 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6284 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6285 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006286}
6287
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006288static
6289SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6290 SDValue V1 = Op.getOperand(0);
6291 SDValue V2 = Op.getOperand(1);
6292 EVT VT = Op.getValueType();
6293
6294 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6295 "unsupported shuffle type");
6296
6297 if (V2.getOpcode() == ISD::UNDEF)
6298 V2 = V1;
6299
6300 // v4i32 or v4f32
6301 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6302}
6303
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006304static
Craig Topper1accb7e2012-01-10 06:54:16 +00006305SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006306 SDValue V1 = Op.getOperand(0);
6307 SDValue V2 = Op.getOperand(1);
6308 EVT VT = Op.getValueType();
6309 unsigned NumElems = VT.getVectorNumElements();
6310
6311 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6312 // operand of these instructions is only memory, so check if there's a
6313 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6314 // same masks.
6315 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006316
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006317 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006318 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006319 CanFoldLoad = true;
6320
6321 // When V1 is a load, it can be folded later into a store in isel, example:
6322 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6323 // turns into:
6324 // (MOVLPSmr addr:$src1, VR128:$src2)
6325 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006326 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006327 CanFoldLoad = true;
6328
Dan Gohman65fd6562011-11-03 21:49:52 +00006329 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006330 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006331 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006332 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6333
6334 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006335 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006336 if (SVOp->getMaskElt(1) != -1)
6337 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006338 }
6339
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006340 // movl and movlp will both match v2i64, but v2i64 is never matched by
6341 // movl earlier because we make it strict to avoid messing with the movlp load
6342 // folding logic (see the code above getMOVLP call). Match it here then,
6343 // this is horrible, but will stay like this until we move all shuffle
6344 // matching to x86 specific nodes. Note that for the 1st condition all
6345 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006346 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006347 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6348 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006349 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006350 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006351 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006352 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006353
6354 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6355
6356 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006357 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006358 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006359}
6360
Nadav Rotem154819d2012-04-09 07:45:58 +00006361SDValue
6362X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006363 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6364 EVT VT = Op.getValueType();
6365 DebugLoc dl = Op.getDebugLoc();
6366 SDValue V1 = Op.getOperand(0);
6367 SDValue V2 = Op.getOperand(1);
6368
6369 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006370 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006371
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006372 // Handle splat operations
6373 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006374 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006375 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006376
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006377 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006378 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006379 if (Broadcast.getNode())
6380 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006381
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006382 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006383 if ((Size == 128 && NumElem <= 4) ||
6384 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006385 return SDValue();
6386
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006387 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006388 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006389 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390
6391 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6392 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006393 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6394 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006395 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6396 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006397 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006398 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006399 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006400 // FIXME: Figure out a cleaner way to do this.
6401 // Try to make use of movq to zero out the top part.
6402 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6403 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6404 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006405 EVT NewVT = NewOp.getValueType();
6406 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6407 NewVT, true, false))
6408 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409 DAG, Subtarget, dl);
6410 }
6411 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6412 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006413 if (NewOp.getNode()) {
6414 EVT NewVT = NewOp.getValueType();
6415 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6416 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6417 DAG, Subtarget, dl);
6418 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419 }
6420 }
6421 return SDValue();
6422}
6423
Dan Gohman475871a2008-07-27 21:46:04 +00006424SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006425X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006426 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006427 SDValue V1 = Op.getOperand(0);
6428 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006429 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006430 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006431 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006432 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006433 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006434 bool V1IsSplat = false;
6435 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006436 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006437 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006438 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006439 MachineFunction &MF = DAG.getMachineFunction();
6440 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006441
Craig Topper3426a3e2011-11-14 06:46:21 +00006442 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006443
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006444 if (V1IsUndef && V2IsUndef)
6445 return DAG.getUNDEF(VT);
6446
6447 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006448
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006449 // Vector shuffle lowering takes 3 steps:
6450 //
6451 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6452 // narrowing and commutation of operands should be handled.
6453 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6454 // shuffle nodes.
6455 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6456 // so the shuffle can be broken into other shuffles and the legalizer can
6457 // try the lowering again.
6458 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006459 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006460 // be matched during isel, all of them must be converted to a target specific
6461 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006462
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006463 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6464 // narrowing and commutation of operands should be handled. The actual code
6465 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006466 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006467 if (NewOp.getNode())
6468 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006469
Craig Topper5aaffa82012-02-19 02:53:47 +00006470 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6471
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006472 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6473 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006474 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006475 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006476 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006477 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006478
Craig Topperdd637ae2012-02-19 05:41:45 +00006479 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006480 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006481 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006482
Craig Topperdd637ae2012-02-19 05:41:45 +00006483 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006484 return getMOVHighToLow(Op, dl, DAG);
6485
6486 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006487 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006488 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006489 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006490
Craig Topper5aaffa82012-02-19 02:53:47 +00006491 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006492 // The actual implementation will match the mask in the if above and then
6493 // during isel it can match several different instructions, not only pshufd
6494 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006495 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6496 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006497
Craig Topper5aaffa82012-02-19 02:53:47 +00006498 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006499
Craig Topperdbd98a42012-02-07 06:28:42 +00006500 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6501 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6502
Craig Topper1accb7e2012-01-10 06:54:16 +00006503 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006504 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6505
Craig Topperb3982da2011-12-31 23:50:21 +00006506 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006507 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006508 }
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Evan Chengf26ffe92008-05-29 08:22:04 +00006510 // Check if this can be converted into a logical shift.
6511 bool isLeft = false;
6512 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006513 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006514 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006515 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006516 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006517 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006518 EVT EltVT = VT.getVectorElementType();
6519 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006520 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006521 }
Eric Christopherfd179292009-08-27 18:07:15 +00006522
Craig Topper5aaffa82012-02-19 02:53:47 +00006523 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006524 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006525 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006526 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006527 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006528 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6529
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006530 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006531 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6532 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006533 }
Eric Christopherfd179292009-08-27 18:07:15 +00006534
Nate Begeman9008ca62009-04-27 18:41:29 +00006535 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006536 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006537 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006538
Craig Topperdd637ae2012-02-19 05:41:45 +00006539 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006540 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006541
Craig Topperdd637ae2012-02-19 05:41:45 +00006542 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006543 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006544
Craig Topperdd637ae2012-02-19 05:41:45 +00006545 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006546 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006547
Craig Topperdd637ae2012-02-19 05:41:45 +00006548 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006549 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550
Craig Topperdd637ae2012-02-19 05:41:45 +00006551 if (ShouldXformToMOVHLPS(M, VT) ||
6552 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006553 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Evan Chengf26ffe92008-05-29 08:22:04 +00006555 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006556 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006557 EVT EltVT = VT.getVectorElementType();
6558 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006559 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006560 }
Eric Christopherfd179292009-08-27 18:07:15 +00006561
Evan Cheng9eca5e82006-10-25 21:49:50 +00006562 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006563 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6564 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006565 V1IsSplat = isSplatVector(V1.getNode());
6566 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006567
Chris Lattner8a594482007-11-25 00:24:49 +00006568 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006569 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6570 CommuteVectorShuffleMask(M, NumElems);
6571 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006572 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006573 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006574 }
6575
Craig Topperbeabc6c2011-12-05 06:56:46 +00006576 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006578 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006579 return V1;
6580 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6581 // the instruction selector will not match, so get a canonical MOVL with
6582 // swapped operands to undo the commute.
6583 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006584 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585
Craig Topperbeabc6c2011-12-05 06:56:46 +00006586 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006587 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006588
Craig Topperbeabc6c2011-12-05 06:56:46 +00006589 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006590 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006591
Evan Cheng9bbbb982006-10-25 20:48:19 +00006592 if (V2IsSplat) {
6593 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006594 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006595 // new vector_shuffle with the corrected mask.p
6596 SmallVector<int, 8> NewMask(M.begin(), M.end());
6597 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006598 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006599 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006600 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006601 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602 }
6603
Evan Cheng9eca5e82006-10-25 21:49:50 +00006604 if (Commuted) {
6605 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006606 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006607 CommuteVectorShuffleMask(M, NumElems);
6608 std::swap(V1, V2);
6609 std::swap(V1IsSplat, V2IsSplat);
6610 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006611
Craig Topper39a9e482012-02-11 06:24:48 +00006612 if (isUNPCKLMask(M, VT, HasAVX2))
6613 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006614
Craig Topper39a9e482012-02-11 06:24:48 +00006615 if (isUNPCKHMask(M, VT, HasAVX2))
6616 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006617 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618
Nate Begeman9008ca62009-04-27 18:41:29 +00006619 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006620 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 return CommuteVectorShuffle(SVOp, DAG);
6622
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006623 // The checks below are all present in isShuffleMaskLegal, but they are
6624 // inlined here right now to enable us to directly emit target specific
6625 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006626
Craig Topper0e2037b2012-01-20 05:53:00 +00006627 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006628 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006629 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006630 DAG);
6631
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006632 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6633 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006634 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006635 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006636 }
6637
Craig Toppera9a568a2012-05-02 08:03:44 +00006638 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006639 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006640 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006641 DAG);
6642
Craig Toppera9a568a2012-05-02 08:03:44 +00006643 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006644 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006645 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006646 DAG);
6647
Craig Topper1a7700a2012-01-19 08:19:12 +00006648 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006649 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006650 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006651
Craig Topper94438ba2011-12-16 08:06:31 +00006652 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006653 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006654 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006655 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006656
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006657 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006658 // Generate target specific nodes for 128 or 256-bit shuffles only
6659 // supported in the AVX instruction set.
6660 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006661
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006662 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006663 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006664 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6665
Craig Topper70b883b2011-11-28 10:14:51 +00006666 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006667 if (isVPERMILPMask(M, VT, HasAVX)) {
6668 if (HasAVX2 && VT == MVT::v8i32)
6669 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006670 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006671 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006672 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006673 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006674
Craig Topper70b883b2011-11-28 10:14:51 +00006675 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006676 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006677 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006678 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006679
Craig Topper1842ba02012-04-23 06:38:28 +00006680 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006681 if (BlendOp.getNode())
6682 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006683
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006684 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006685 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006686 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006687 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006688 }
Craig Topper92040742012-04-16 06:43:40 +00006689 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6690 &permclMask[0], 8);
6691 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006692 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006693 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006694 }
Craig Topper095c5282012-04-15 23:48:57 +00006695
Craig Topper8325c112012-04-16 00:41:45 +00006696 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6697 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006698 getShuffleCLImmediate(SVOp), DAG);
6699
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006700
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006701 //===--------------------------------------------------------------------===//
6702 // Since no target specific shuffle was selected for this generic one,
6703 // lower it into other known shuffles. FIXME: this isn't true yet, but
6704 // this is the plan.
6705 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006706
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006707 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6708 if (VT == MVT::v8i16) {
6709 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6710 if (NewOp.getNode())
6711 return NewOp;
6712 }
6713
6714 if (VT == MVT::v16i8) {
6715 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6716 if (NewOp.getNode())
6717 return NewOp;
6718 }
6719
6720 // Handle all 128-bit wide vectors with 4 elements, and match them with
6721 // several different shuffle types.
6722 if (NumElems == 4 && VT.getSizeInBits() == 128)
6723 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6724
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006725 // Handle general 256-bit shuffles
6726 if (VT.is256BitVector())
6727 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6728
Dan Gohman475871a2008-07-27 21:46:04 +00006729 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730}
6731
Dan Gohman475871a2008-07-27 21:46:04 +00006732SDValue
6733X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006734 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006735 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006736 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006737
6738 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6739 return SDValue();
6740
Duncan Sands83ec4b62008-06-06 12:08:01 +00006741 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006743 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006745 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006746 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006747 }
6748
6749 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006750 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6751 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6752 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6754 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006755 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006757 Op.getOperand(0)),
6758 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006760 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006762 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006763 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006764 }
6765
6766 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006767 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6768 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006769 // result has a single use which is a store or a bitcast to i32. And in
6770 // the case of a store, it's not worth it if the index is a constant 0,
6771 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006772 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006773 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006774 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006775 if ((User->getOpcode() != ISD::STORE ||
6776 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6777 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006778 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006780 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006782 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006783 Op.getOperand(0)),
6784 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006785 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006786 }
6787
6788 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006789 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006790 if (isa<ConstantSDNode>(Op.getOperand(1)))
6791 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006792 }
Dan Gohman475871a2008-07-27 21:46:04 +00006793 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006794}
6795
6796
Dan Gohman475871a2008-07-27 21:46:04 +00006797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006798X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6799 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006801 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802
David Greene74a579d2011-02-10 16:57:36 +00006803 SDValue Vec = Op.getOperand(0);
6804 EVT VecVT = Vec.getValueType();
6805
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006806 // If this is a 256-bit vector result, first extract the 128-bit vector and
6807 // then extract the element from the 128-bit vector.
6808 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006809 DebugLoc dl = Op.getNode()->getDebugLoc();
6810 unsigned NumElems = VecVT.getVectorNumElements();
6811 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006812 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6813
6814 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006815 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006816
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006817 if (IdxVal >= NumElems/2)
6818 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006819 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006820 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006821 }
6822
6823 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6824
Craig Topperd0a31172012-01-10 06:37:29 +00006825 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006826 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006827 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006828 return Res;
6829 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006830
Owen Andersone50ed302009-08-10 22:56:29 +00006831 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006832 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006834 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006835 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006836 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006837 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6839 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006840 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006842 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006844 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006845 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006847 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006849 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006850 }
6851
6852 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006853 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006854 if (Idx == 0)
6855 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006856
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006858 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006859 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006860 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006861 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006862 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006863 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006864 }
6865
6866 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006867 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6868 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6869 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006870 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 if (Idx == 0)
6872 return Op;
6873
6874 // UNPCKHPD the element to the lowest double word, then movsd.
6875 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6876 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006877 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006878 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006879 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006880 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006881 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006882 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 }
6884
Dan Gohman475871a2008-07-27 21:46:04 +00006885 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886}
6887
Dan Gohman475871a2008-07-27 21:46:04 +00006888SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006889X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6890 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006891 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006892 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006893 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894
Dan Gohman475871a2008-07-27 21:46:04 +00006895 SDValue N0 = Op.getOperand(0);
6896 SDValue N1 = Op.getOperand(1);
6897 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006899 if (VT.getSizeInBits() == 256)
6900 return SDValue();
6901
Dan Gohman8a55ce42009-09-23 21:02:20 +00006902 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006903 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006904 unsigned Opc;
6905 if (VT == MVT::v8i16)
6906 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006907 else if (VT == MVT::v16i8)
6908 Opc = X86ISD::PINSRB;
6909 else
6910 Opc = X86ISD::PINSRB;
6911
Nate Begeman14d12ca2008-02-11 04:19:36 +00006912 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6913 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 if (N1.getValueType() != MVT::i32)
6915 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6916 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006917 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006918 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006919 }
6920
6921 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922 // Bits [7:6] of the constant are the source select. This will always be
6923 // zero here. The DAG Combiner may combine an extract_elt index into these
6924 // bits. For example (insert (extract, 3), 2) could be matched by putting
6925 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006926 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006927 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006928 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006930 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006931 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006933 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006934 }
6935
6936 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006937 // PINSR* works with constant index.
6938 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 }
Dan Gohman475871a2008-07-27 21:46:04 +00006940 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006941}
6942
Dan Gohman475871a2008-07-27 21:46:04 +00006943SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006944X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006945 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006946 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006947
David Greene6b381262011-02-09 15:32:06 +00006948 DebugLoc dl = Op.getDebugLoc();
6949 SDValue N0 = Op.getOperand(0);
6950 SDValue N1 = Op.getOperand(1);
6951 SDValue N2 = Op.getOperand(2);
6952
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006953 // If this is a 256-bit vector result, first extract the 128-bit vector,
6954 // insert the element into the extracted half and then place it back.
6955 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006956 if (!isa<ConstantSDNode>(N2))
6957 return SDValue();
6958
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006959 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006960 unsigned NumElems = VT.getVectorNumElements();
6961 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006962 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006963
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006964 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006965 bool Upper = IdxVal >= NumElems/2;
6966 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6967 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006970 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006971 }
6972
Craig Topperd0a31172012-01-10 06:37:29 +00006973 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006974 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6975
Dan Gohman8a55ce42009-09-23 21:02:20 +00006976 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006977 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006978
Dan Gohman8a55ce42009-09-23 21:02:20 +00006979 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006980 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6981 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 if (N1.getValueType() != MVT::i32)
6983 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6984 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006985 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006986 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987 }
Dan Gohman475871a2008-07-27 21:46:04 +00006988 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989}
6990
Dan Gohman475871a2008-07-27 21:46:04 +00006991SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006992X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006993 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006995 EVT OpVT = Op.getValueType();
6996
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006997 // If this is a 256-bit vector result, first insert into a 128-bit
6998 // vector and then insert into the 256-bit vector.
6999 if (OpVT.getSizeInBits() > 128) {
7000 // Insert into a 128-bit vector.
7001 EVT VT128 = EVT::getVectorVT(*Context,
7002 OpVT.getVectorElementType(),
7003 OpVT.getVectorNumElements() / 2);
7004
7005 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7006
7007 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007008 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007009 }
7010
Craig Topperd77d2fe2012-04-29 20:22:05 +00007011 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007012 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007014
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007016 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7017 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007018 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019}
7020
David Greene91585092011-01-26 15:38:49 +00007021// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7022// a simple subregister reference or explicit instructions to grab
7023// upper bits of a vector.
7024SDValue
7025X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7026 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007027 DebugLoc dl = Op.getNode()->getDebugLoc();
7028 SDValue Vec = Op.getNode()->getOperand(0);
7029 SDValue Idx = Op.getNode()->getOperand(1);
7030
Craig Topperb14940a2012-04-22 20:55:18 +00007031 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7032 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7033 isa<ConstantSDNode>(Idx)) {
7034 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7035 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007036 }
David Greene91585092011-01-26 15:38:49 +00007037 }
7038 return SDValue();
7039}
7040
David Greenecfe33c42011-01-26 19:13:22 +00007041// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7042// simple superregister reference or explicit instructions to insert
7043// the upper bits of a vector.
7044SDValue
7045X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7046 if (Subtarget->hasAVX()) {
7047 DebugLoc dl = Op.getNode()->getDebugLoc();
7048 SDValue Vec = Op.getNode()->getOperand(0);
7049 SDValue SubVec = Op.getNode()->getOperand(1);
7050 SDValue Idx = Op.getNode()->getOperand(2);
7051
Craig Topperb14940a2012-04-22 20:55:18 +00007052 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7053 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7054 isa<ConstantSDNode>(Idx)) {
7055 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7056 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007057 }
7058 }
7059 return SDValue();
7060}
7061
Bill Wendling056292f2008-09-16 21:48:12 +00007062// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7063// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7064// one of the above mentioned nodes. It has to be wrapped because otherwise
7065// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7066// be used to form addressing mode. These wrapped nodes will be selected
7067// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007068SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007069X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007070 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007071
Chris Lattner41621a22009-06-26 19:22:52 +00007072 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7073 // global base reg.
7074 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007075 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007076 CodeModel::Model M = getTargetMachine().getCodeModel();
7077
Chris Lattner4f066492009-07-11 20:29:19 +00007078 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007079 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007080 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007081 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007082 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007083 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007084 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007085
Evan Cheng1606e8e2009-03-13 07:51:59 +00007086 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007087 CP->getAlignment(),
7088 CP->getOffset(), OpFlag);
7089 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007090 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007091 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007092 if (OpFlag) {
7093 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007094 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007095 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007096 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007097 }
7098
7099 return Result;
7100}
7101
Dan Gohmand858e902010-04-17 15:26:15 +00007102SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007103 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007104
Chris Lattner18c59872009-06-27 04:16:01 +00007105 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7106 // global base reg.
7107 unsigned char OpFlag = 0;
7108 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007109 CodeModel::Model M = getTargetMachine().getCodeModel();
7110
Chris Lattner4f066492009-07-11 20:29:19 +00007111 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007113 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007114 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007115 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007116 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007117 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007118
Chris Lattner18c59872009-06-27 04:16:01 +00007119 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7120 OpFlag);
7121 DebugLoc DL = JT->getDebugLoc();
7122 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007123
Chris Lattner18c59872009-06-27 04:16:01 +00007124 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007125 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007126 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7127 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007128 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007129 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Chris Lattner18c59872009-06-27 04:16:01 +00007131 return Result;
7132}
7133
7134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007135X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007136 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7139 // global base reg.
7140 unsigned char OpFlag = 0;
7141 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007142 CodeModel::Model M = getTargetMachine().getCodeModel();
7143
Chris Lattner4f066492009-07-11 20:29:19 +00007144 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007145 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7146 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7147 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007148 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007149 } else if (Subtarget->isPICStyleGOT()) {
7150 OpFlag = X86II::MO_GOT;
7151 } else if (Subtarget->isPICStyleStubPIC()) {
7152 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7153 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7154 OpFlag = X86II::MO_DARWIN_NONLAZY;
7155 }
Eric Christopherfd179292009-08-27 18:07:15 +00007156
Chris Lattner18c59872009-06-27 04:16:01 +00007157 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007158
Chris Lattner18c59872009-06-27 04:16:01 +00007159 DebugLoc DL = Op.getDebugLoc();
7160 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007161
7162
Chris Lattner18c59872009-06-27 04:16:01 +00007163 // With PIC, the address is actually $g + Offset.
7164 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007165 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007166 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7167 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007168 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007169 Result);
7170 }
Eric Christopherfd179292009-08-27 18:07:15 +00007171
Eli Friedman586272d2011-08-11 01:48:05 +00007172 // For symbols that require a load from a stub to get the address, emit the
7173 // load.
7174 if (isGlobalStubReference(OpFlag))
7175 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007176 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007177
Chris Lattner18c59872009-06-27 04:16:01 +00007178 return Result;
7179}
7180
Dan Gohman475871a2008-07-27 21:46:04 +00007181SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007182X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007183 // Create the TargetBlockAddressAddress node.
7184 unsigned char OpFlags =
7185 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007186 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007187 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007188 DebugLoc dl = Op.getDebugLoc();
7189 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7190 /*isTarget=*/true, OpFlags);
7191
Dan Gohmanf705adb2009-10-30 01:28:02 +00007192 if (Subtarget->isPICStyleRIPRel() &&
7193 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007194 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7195 else
7196 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007197
Dan Gohman29cbade2009-11-20 23:18:13 +00007198 // With PIC, the address is actually $g + Offset.
7199 if (isGlobalRelativeToPICBase(OpFlags)) {
7200 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7201 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7202 Result);
7203 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007204
7205 return Result;
7206}
7207
7208SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007209X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007210 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007211 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007212 // Create the TargetGlobalAddress node, folding in the constant
7213 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007214 unsigned char OpFlags =
7215 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007216 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007217 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007218 if (OpFlags == X86II::MO_NO_FLAG &&
7219 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007220 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007221 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007222 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007223 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007224 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007225 }
Eric Christopherfd179292009-08-27 18:07:15 +00007226
Chris Lattner4f066492009-07-11 20:29:19 +00007227 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007228 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007229 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7230 else
7231 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007232
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007233 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007234 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007235 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7236 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007237 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007239
Chris Lattner36c25012009-07-10 07:34:39 +00007240 // For globals that require a load from a stub to get the address, emit the
7241 // load.
7242 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007243 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007244 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007245
Dan Gohman6520e202008-10-18 02:06:02 +00007246 // If there was a non-zero offset that we didn't fold, create an explicit
7247 // addition for it.
7248 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007249 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007250 DAG.getConstant(Offset, getPointerTy()));
7251
Evan Cheng0db9fe62006-04-25 20:13:52 +00007252 return Result;
7253}
7254
Evan Chengda43bcf2008-09-24 00:05:32 +00007255SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007256X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007257 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007258 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007259 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007260}
7261
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007262static SDValue
7263GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007264 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007265 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007266 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007267 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007268 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007269 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007270 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007271 GA->getOffset(),
7272 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007273
7274 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7275 : X86ISD::TLSADDR;
7276
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007277 if (InFlag) {
7278 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007279 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007280 } else {
7281 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007282 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007283 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007284
7285 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007286 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007287
Rafael Espindola15f1b662009-04-24 12:59:40 +00007288 SDValue Flag = Chain.getValue(1);
7289 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007290}
7291
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007292// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007293static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007294LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007295 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007296 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007297 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7298 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007299 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007300 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007301 InFlag = Chain.getValue(1);
7302
Chris Lattnerb903bed2009-06-26 21:20:29 +00007303 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304}
7305
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007306// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007307static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007308LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007309 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7311 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007312}
7313
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007314static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7315 SelectionDAG &DAG,
7316 const EVT PtrVT,
7317 bool is64Bit) {
7318 DebugLoc dl = GA->getDebugLoc();
7319
7320 // Get the start address of the TLS block for this module.
7321 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7322 .getInfo<X86MachineFunctionInfo>();
7323 MFI->incNumLocalDynamicTLSAccesses();
7324
7325 SDValue Base;
7326 if (is64Bit) {
7327 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7328 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7329 } else {
7330 SDValue InFlag;
7331 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7332 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7333 InFlag = Chain.getValue(1);
7334 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7335 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7336 }
7337
7338 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7339 // of Base.
7340
7341 // Build x@dtpoff.
7342 unsigned char OperandFlags = X86II::MO_DTPOFF;
7343 unsigned WrapperKind = X86ISD::Wrapper;
7344 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7345 GA->getValueType(0),
7346 GA->getOffset(), OperandFlags);
7347 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7348
7349 // Add x@dtpoff with the base.
7350 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7351}
7352
Hans Wennborg228756c2012-05-11 10:11:01 +00007353// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007354static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007355 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007356 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007357 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007358
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007359 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7360 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7361 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007362
Michael J. Spencerec38de22010-10-10 22:04:20 +00007363 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007364 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007365 MachinePointerInfo(Ptr),
7366 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007367
Chris Lattnerb903bed2009-06-26 21:20:29 +00007368 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007369 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7370 // initialexec.
7371 unsigned WrapperKind = X86ISD::Wrapper;
7372 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007373 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007374 } else if (model == TLSModel::InitialExec) {
7375 if (is64Bit) {
7376 OperandFlags = X86II::MO_GOTTPOFF;
7377 WrapperKind = X86ISD::WrapperRIP;
7378 } else {
7379 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7380 }
Chris Lattner18c59872009-06-27 04:16:01 +00007381 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007382 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007383 }
Eric Christopherfd179292009-08-27 18:07:15 +00007384
Hans Wennborg228756c2012-05-11 10:11:01 +00007385 // emit "addl x@ntpoff,%eax" (local exec)
7386 // or "addl x@indntpoff,%eax" (initial exec)
7387 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007388 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007389 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007390 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007391 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007392
Hans Wennborg228756c2012-05-11 10:11:01 +00007393 if (model == TLSModel::InitialExec) {
7394 if (isPIC && !is64Bit) {
7395 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7396 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7397 Offset);
7398 } else {
7399 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7400 MachinePointerInfo::getGOT(), false, false, false,
7401 0);
7402 }
7403 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007404
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007405 // The address of the thread local variable is the add of the thread
7406 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007407 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007408}
7409
Dan Gohman475871a2008-07-27 21:46:04 +00007410SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007411X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007412
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007413 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007414 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007415
Eric Christopher30ef0e52010-06-03 04:07:48 +00007416 if (Subtarget->isTargetELF()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 // If GV is an alias then use the aliasee for determining
7418 // thread-localness.
7419 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7420 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007421
Chandler Carruth34797132012-04-08 17:20:55 +00007422 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Eric Christopher30ef0e52010-06-03 04:07:48 +00007424 switch (model) {
7425 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007426 if (Subtarget->is64Bit())
7427 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7428 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007429 case TLSModel::LocalDynamic:
7430 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7431 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007432 case TLSModel::InitialExec:
7433 case TLSModel::LocalExec:
7434 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007435 Subtarget->is64Bit(),
7436 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007437 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007438 llvm_unreachable("Unknown TLS model.");
7439 }
7440
7441 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007442 // Darwin only has one model of TLS. Lower to that.
7443 unsigned char OpFlag = 0;
7444 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7445 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446
Eric Christopher30ef0e52010-06-03 04:07:48 +00007447 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7448 // global base reg.
7449 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7450 !Subtarget->is64Bit();
7451 if (PIC32)
7452 OpFlag = X86II::MO_TLVP_PIC_BASE;
7453 else
7454 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007455 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007456 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007457 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007458 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007459 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007460
Eric Christopher30ef0e52010-06-03 04:07:48 +00007461 // With PIC32, the address is actually $g + Offset.
7462 if (PIC32)
7463 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7464 DAG.getNode(X86ISD::GlobalBaseReg,
7465 DebugLoc(), getPointerTy()),
7466 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467
Eric Christopher30ef0e52010-06-03 04:07:48 +00007468 // Lowering the machine isd will make sure everything is in the right
7469 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007470 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007471 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007472 SDValue Args[] = { Chain, Offset };
7473 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007474
Eric Christopher30ef0e52010-06-03 04:07:48 +00007475 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7476 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7477 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007478
Eric Christopher30ef0e52010-06-03 04:07:48 +00007479 // And our return value (tls address) is in the standard call return value
7480 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007481 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007482 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7483 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007484 }
7485
7486 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007487 // Just use the implicit TLS architecture
7488 // Need to generate someting similar to:
7489 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7490 // ; from TEB
7491 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7492 // mov rcx, qword [rdx+rcx*8]
7493 // mov eax, .tls$:tlsvar
7494 // [rax+rcx] contains the address
7495 // Windows 64bit: gs:0x58
7496 // Windows 32bit: fs:__tls_array
7497
7498 // If GV is an alias then use the aliasee for determining
7499 // thread-localness.
7500 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7501 GV = GA->resolveAliasedGlobal(false);
7502 DebugLoc dl = GA->getDebugLoc();
7503 SDValue Chain = DAG.getEntryNode();
7504
7505 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7506 // %gs:0x58 (64-bit).
7507 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7508 ? Type::getInt8PtrTy(*DAG.getContext(),
7509 256)
7510 : Type::getInt32PtrTy(*DAG.getContext(),
7511 257));
7512
7513 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7514 Subtarget->is64Bit()
7515 ? DAG.getIntPtrConstant(0x58)
7516 : DAG.getExternalSymbol("_tls_array",
7517 getPointerTy()),
7518 MachinePointerInfo(Ptr),
7519 false, false, false, 0);
7520
7521 // Load the _tls_index variable
7522 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7523 if (Subtarget->is64Bit())
7524 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7525 IDX, MachinePointerInfo(), MVT::i32,
7526 false, false, 0);
7527 else
7528 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7529 false, false, false, 0);
7530
7531 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007532 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007533 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7534
7535 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7536 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7537 false, false, false, 0);
7538
7539 // Get the offset of start of .tls section
7540 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7541 GA->getValueType(0),
7542 GA->getOffset(), X86II::MO_SECREL);
7543 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7544
7545 // The address of the thread local variable is the add of the thread
7546 // pointer with the offset of the variable.
7547 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007549
David Blaikie4d6ccb52012-01-20 21:51:11 +00007550 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007551}
7552
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553
Chad Rosierb90d2a92012-01-03 23:19:12 +00007554/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7555/// and take a 2 x i32 value to shift plus a shift amount.
7556SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007557 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007558 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007559 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007560 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007561 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue ShOpLo = Op.getOperand(0);
7563 SDValue ShOpHi = Op.getOperand(1);
7564 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007565 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007567 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007568
Dan Gohman475871a2008-07-27 21:46:04 +00007569 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007570 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007571 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7572 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007573 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007574 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7575 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007576 }
Evan Chenge3413162006-01-09 18:33:28 +00007577
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7579 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007580 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007581 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007582
Dan Gohman475871a2008-07-27 21:46:04 +00007583 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007584 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007585 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7586 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007587
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007588 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007589 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7590 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007591 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007592 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7593 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007594 }
7595
Dan Gohman475871a2008-07-27 21:46:04 +00007596 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007597 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598}
Evan Chenga3195e82006-01-12 22:54:21 +00007599
Dan Gohmand858e902010-04-17 15:26:15 +00007600SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7601 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007602 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007603
Dale Johannesen0488fb62010-09-30 23:57:10 +00007604 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007605 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007606
Owen Anderson825b72b2009-08-11 20:47:22 +00007607 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007608 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007609
Eli Friedman36df4992009-05-27 00:47:34 +00007610 // These are really Legal; return the operand so the caller accepts it as
7611 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007613 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007615 Subtarget->is64Bit()) {
7616 return Op;
7617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007619 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007620 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007622 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007623 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007624 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007625 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007626 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007627 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007628 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7629}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630
Owen Andersone50ed302009-08-10 22:56:29 +00007631SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007632 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007633 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007634 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007635 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007636 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007637 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007638 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007639 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007640 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007642
Chris Lattner492a43e2010-09-22 01:28:21 +00007643 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644
Stuart Hastings84be9582011-06-02 15:57:11 +00007645 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7646 MachineMemOperand *MMO;
7647 if (FI) {
7648 int SSFI = FI->getIndex();
7649 MMO =
7650 DAG.getMachineFunction()
7651 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7652 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7653 } else {
7654 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7655 StackSlot = StackSlot.getOperand(1);
7656 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007657 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007658 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7659 X86ISD::FILD, DL,
7660 Tys, Ops, array_lengthof(Ops),
7661 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007662
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007663 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007665 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666
7667 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7668 // shouldn't be necessary except that RFP cannot be live across
7669 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007670 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007671 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7672 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007673 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007675 SDValue Ops[] = {
7676 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7677 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007678 MachineMemOperand *MMO =
7679 DAG.getMachineFunction()
7680 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007681 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007682
Chris Lattner492a43e2010-09-22 01:28:21 +00007683 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7684 Ops, array_lengthof(Ops),
7685 Op.getValueType(), MMO);
7686 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007687 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007688 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007689 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007690
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691 return Result;
7692}
7693
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007695SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7696 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007697 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007698 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007699 movq %rax, %xmm0
7700 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7701 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7702 #ifdef __SSE3__
7703 haddpd %xmm0, %xmm0
7704 #else
7705 pshufd $0x4e, %xmm0, %xmm1
7706 addpd %xmm1, %xmm0
7707 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007709
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007710 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007711 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007712
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007713 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007714 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7715 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007716 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007717
Chris Lattner97484792012-01-25 09:56:22 +00007718 SmallVector<Constant*,2> CV1;
7719 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007720 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007721 CV1.push_back(
7722 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7723 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007724 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007725
Bill Wendling397ae212012-01-05 02:13:20 +00007726 // Load the 64-bit value into an XMM register.
7727 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7728 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007730 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007731 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007732 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7733 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7734 CLod0);
7735
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007737 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007738 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007739 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007741 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007742
Craig Topperd0a31172012-01-10 06:37:29 +00007743 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007744 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7745 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7746 } else {
7747 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7748 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7749 S2F, 0x4E, DAG);
7750 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7751 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7752 Sub);
7753 }
7754
7755 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007756 DAG.getIntPtrConstant(0));
7757}
7758
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007760SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7761 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007762 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007763 // FP constant to bias correct the final result.
7764 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007766
7767 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007768 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007769 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007770
Eli Friedmanf3704762011-08-29 21:15:46 +00007771 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007772 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007773
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007775 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776 DAG.getIntPtrConstant(0));
7777
7778 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007780 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007781 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007783 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007784 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 MVT::v2f64, Bias)));
7786 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007787 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007788 DAG.getIntPtrConstant(0));
7789
7790 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007792
7793 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007794 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007795
Craig Topper69947b92012-04-23 06:57:04 +00007796 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007797 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007798 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007799 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007800 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007801
7802 // Handle final rounding.
7803 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804}
7805
Dan Gohmand858e902010-04-17 15:26:15 +00007806SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7807 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007808 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007809 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007810
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007811 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007812 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7813 // the optimization here.
7814 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007815 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007816
Owen Andersone50ed302009-08-10 22:56:29 +00007817 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007818 EVT DstVT = Op.getValueType();
7819 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007821 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007823 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007824 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007825
7826 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007828 if (SrcVT == MVT::i32) {
7829 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7830 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7831 getPointerTy(), StackSlot, WordOff);
7832 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007833 StackSlot, MachinePointerInfo(),
7834 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007835 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007836 OffsetSlot, MachinePointerInfo(),
7837 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007838 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7839 return Fild;
7840 }
7841
7842 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7843 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007844 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007845 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007846 // For i64 source, we need to add the appropriate power of 2 if the input
7847 // was negative. This is the same as the optimization in
7848 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7849 // we must be careful to do the computation in x87 extended precision, not
7850 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007851 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7852 MachineMemOperand *MMO =
7853 DAG.getMachineFunction()
7854 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7855 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007857 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7858 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007859 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7860 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007861
7862 APInt FF(32, 0x5F800000ULL);
7863
7864 // Check whether the sign bit is set.
7865 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7866 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7867 ISD::SETLT);
7868
7869 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7870 SDValue FudgePtr = DAG.getConstantPool(
7871 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7872 getPointerTy());
7873
7874 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7875 SDValue Zero = DAG.getIntPtrConstant(0);
7876 SDValue Four = DAG.getIntPtrConstant(4);
7877 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7878 Zero, Four);
7879 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7880
7881 // Load the value out, extending it from f32 to f80.
7882 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007883 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007884 FudgePtr, MachinePointerInfo::getConstantPool(),
7885 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007886 // Extend everything to 80 bits to force it to be done on x87.
7887 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7888 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007889}
7890
Dan Gohman475871a2008-07-27 21:46:04 +00007891std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007892FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007893 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007894
Owen Andersone50ed302009-08-10 22:56:29 +00007895 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007896
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007897 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007898 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7899 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007900 }
7901
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7903 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007904 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007905
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007906 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007907 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007908 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007909 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007910 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007912 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007913 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007914
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007915 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7916 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007917 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007918 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007919 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007920 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007921
Evan Cheng0db9fe62006-04-25 20:13:52 +00007922 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007923 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7924 Opc = X86ISD::WIN_FTOL;
7925 else
7926 switch (DstTy.getSimpleVT().SimpleTy) {
7927 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7928 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7929 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7930 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7931 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007932
Dan Gohman475871a2008-07-27 21:46:04 +00007933 SDValue Chain = DAG.getEntryNode();
7934 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007935 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007936 // FIXME This causes a redundant load/store if the SSE-class value is already
7937 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007938 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007939 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007940 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007941 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007942 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007943 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007944 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007945 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007946 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007947
Chris Lattner492a43e2010-09-22 01:28:21 +00007948 MachineMemOperand *MMO =
7949 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7950 MachineMemOperand::MOLoad, MemSize, MemSize);
7951 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7952 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007953 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007954 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007955 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7956 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007957
Chris Lattner07290932010-09-22 01:05:16 +00007958 MachineMemOperand *MMO =
7959 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7960 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007961
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007962 if (Opc != X86ISD::WIN_FTOL) {
7963 // Build the FP_TO_INT*_IN_MEM
7964 SDValue Ops[] = { Chain, Value, StackSlot };
7965 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7966 Ops, 3, DstTy, MMO);
7967 return std::make_pair(FIST, StackSlot);
7968 } else {
7969 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7970 DAG.getVTList(MVT::Other, MVT::Glue),
7971 Chain, Value);
7972 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7973 MVT::i32, ftol.getValue(1));
7974 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7975 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007976 SDValue Ops[] = { eax, edx };
7977 SDValue pair = IsReplace
7978 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7979 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007980 return std::make_pair(pair, SDValue());
7981 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007982}
7983
Dan Gohmand858e902010-04-17 15:26:15 +00007984SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7985 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007986 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007987 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007988
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007989 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7990 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007991 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007992 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7993 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007995 if (StackSlot.getNode())
7996 // Load the result.
7997 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7998 FIST, StackSlot, MachinePointerInfo(),
7999 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008000
8001 // The node is the result.
8002 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008003}
8004
Dan Gohmand858e902010-04-17 15:26:15 +00008005SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8006 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008007 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8008 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008009 SDValue FIST = Vals.first, StackSlot = Vals.second;
8010 assert(FIST.getNode() && "Unexpected failure");
8011
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008012 if (StackSlot.getNode())
8013 // Load the result.
8014 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8015 FIST, StackSlot, MachinePointerInfo(),
8016 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008017
8018 // The node is the result.
8019 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008020}
8021
Dan Gohmand858e902010-04-17 15:26:15 +00008022SDValue X86TargetLowering::LowerFABS(SDValue Op,
8023 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008024 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008025 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008026 EVT VT = Op.getValueType();
8027 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008028 if (VT.isVector())
8029 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008030 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008031 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008032 C = ConstantVector::getSplat(2,
8033 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008034 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008035 C = ConstantVector::getSplat(4,
8036 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008038 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008039 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008040 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008041 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008042 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043}
8044
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008046 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008047 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008048 EVT VT = Op.getValueType();
8049 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008050 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8051 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008052 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008053 NumElts = VT.getVectorNumElements();
8054 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008055 Constant *C;
8056 if (EltVT == MVT::f64)
8057 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8058 else
8059 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8060 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008061 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008062 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008063 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008064 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008065 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008066 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008067 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008068 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008069 DAG.getNode(ISD::BITCAST, dl, XORVT,
8070 Op.getOperand(0)),
8071 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008072 }
Craig Topper69947b92012-04-23 06:57:04 +00008073
8074 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008075}
8076
Dan Gohmand858e902010-04-17 15:26:15 +00008077SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008078 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008079 SDValue Op0 = Op.getOperand(0);
8080 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008081 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008082 EVT VT = Op.getValueType();
8083 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008084
8085 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008086 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008087 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008088 SrcVT = VT;
8089 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008090 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008091 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008092 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008093 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008094 }
8095
8096 // At this point the operands and the result should have the same
8097 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008098
Evan Cheng68c47cb2007-01-05 07:55:56 +00008099 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008100 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008102 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8103 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008104 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008105 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8106 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008109 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008110 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008111 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008112 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008113 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008114 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008115 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008116
8117 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008118 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008119 // Op0 is MVT::f32, Op1 is MVT::f64.
8120 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8121 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8122 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008123 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008125 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008126 }
8127
Evan Cheng73d6cf12007-01-05 21:37:56 +00008128 // Clear first operand sign bit.
8129 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008130 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008131 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8132 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008133 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008134 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8135 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008138 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008139 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008140 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008141 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008142 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008143 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008144 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008145
8146 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008147 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008148}
8149
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008150SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8151 SDValue N0 = Op.getOperand(0);
8152 DebugLoc dl = Op.getDebugLoc();
8153 EVT VT = Op.getValueType();
8154
8155 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8156 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8157 DAG.getConstant(1, VT));
8158 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8159}
8160
Dan Gohman076aee32009-03-04 19:44:21 +00008161/// Emit nodes that will be selected as "test Op0,Op0", or something
8162/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008163SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008164 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008165 DebugLoc dl = Op.getDebugLoc();
8166
Dan Gohman31125812009-03-07 01:58:32 +00008167 // CF and OF aren't always set the way we want. Determine which
8168 // of these we need.
8169 bool NeedCF = false;
8170 bool NeedOF = false;
8171 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008172 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008173 case X86::COND_A: case X86::COND_AE:
8174 case X86::COND_B: case X86::COND_BE:
8175 NeedCF = true;
8176 break;
8177 case X86::COND_G: case X86::COND_GE:
8178 case X86::COND_L: case X86::COND_LE:
8179 case X86::COND_O: case X86::COND_NO:
8180 NeedOF = true;
8181 break;
Dan Gohman31125812009-03-07 01:58:32 +00008182 }
8183
Dan Gohman076aee32009-03-04 19:44:21 +00008184 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008185 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8186 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008187 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8188 // Emit a CMP with 0, which is the TEST pattern.
8189 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8190 DAG.getConstant(0, Op.getValueType()));
8191
8192 unsigned Opcode = 0;
8193 unsigned NumOperands = 0;
8194 switch (Op.getNode()->getOpcode()) {
8195 case ISD::ADD:
8196 // Due to an isel shortcoming, be conservative if this add is likely to be
8197 // selected as part of a load-modify-store instruction. When the root node
8198 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8199 // uses of other nodes in the match, such as the ADD in this case. This
8200 // leads to the ADD being left around and reselected, with the result being
8201 // two adds in the output. Alas, even if none our users are stores, that
8202 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8203 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8204 // climbing the DAG back to the root, and it doesn't seem to be worth the
8205 // effort.
8206 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008207 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8208 if (UI->getOpcode() != ISD::CopyToReg &&
8209 UI->getOpcode() != ISD::SETCC &&
8210 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008211 goto default_case;
8212
8213 if (ConstantSDNode *C =
8214 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8215 // An add of one will be selected as an INC.
8216 if (C->getAPIntValue() == 1) {
8217 Opcode = X86ISD::INC;
8218 NumOperands = 1;
8219 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008220 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008221
8222 // An add of negative one (subtract of one) will be selected as a DEC.
8223 if (C->getAPIntValue().isAllOnesValue()) {
8224 Opcode = X86ISD::DEC;
8225 NumOperands = 1;
8226 break;
8227 }
Dan Gohman076aee32009-03-04 19:44:21 +00008228 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008229
8230 // Otherwise use a regular EFLAGS-setting add.
8231 Opcode = X86ISD::ADD;
8232 NumOperands = 2;
8233 break;
8234 case ISD::AND: {
8235 // If the primary and result isn't used, don't bother using X86ISD::AND,
8236 // because a TEST instruction will be better.
8237 bool NonFlagUse = false;
8238 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8239 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8240 SDNode *User = *UI;
8241 unsigned UOpNo = UI.getOperandNo();
8242 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8243 // Look pass truncate.
8244 UOpNo = User->use_begin().getOperandNo();
8245 User = *User->use_begin();
8246 }
8247
8248 if (User->getOpcode() != ISD::BRCOND &&
8249 User->getOpcode() != ISD::SETCC &&
8250 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8251 NonFlagUse = true;
8252 break;
8253 }
Dan Gohman076aee32009-03-04 19:44:21 +00008254 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008255
8256 if (!NonFlagUse)
8257 break;
8258 }
8259 // FALL THROUGH
8260 case ISD::SUB:
8261 case ISD::OR:
8262 case ISD::XOR:
8263 // Due to the ISEL shortcoming noted above, be conservative if this op is
8264 // likely to be selected as part of a load-modify-store instruction.
8265 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8266 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8267 if (UI->getOpcode() == ISD::STORE)
8268 goto default_case;
8269
8270 // Otherwise use a regular EFLAGS-setting instruction.
8271 switch (Op.getNode()->getOpcode()) {
8272 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008273 case ISD::SUB:
8274 // If the only use of SUB is EFLAGS, use CMP instead.
8275 if (Op.hasOneUse())
8276 Opcode = X86ISD::CMP;
8277 else
8278 Opcode = X86ISD::SUB;
8279 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008280 case ISD::OR: Opcode = X86ISD::OR; break;
8281 case ISD::XOR: Opcode = X86ISD::XOR; break;
8282 case ISD::AND: Opcode = X86ISD::AND; break;
8283 }
8284
8285 NumOperands = 2;
8286 break;
8287 case X86ISD::ADD:
8288 case X86ISD::SUB:
8289 case X86ISD::INC:
8290 case X86ISD::DEC:
8291 case X86ISD::OR:
8292 case X86ISD::XOR:
8293 case X86ISD::AND:
8294 return SDValue(Op.getNode(), 1);
8295 default:
8296 default_case:
8297 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008298 }
8299
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008300 if (Opcode == 0)
8301 // Emit a CMP with 0, which is the TEST pattern.
8302 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8303 DAG.getConstant(0, Op.getValueType()));
8304
Manman Ren87253c22012-06-07 00:42:47 +00008305 if (Opcode == X86ISD::CMP) {
8306 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8307 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008308 // We can't replace usage of SUB with CMP.
8309 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008310 return SDValue(New.getNode(), 0);
8311 }
8312
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008313 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8314 SmallVector<SDValue, 4> Ops;
8315 for (unsigned i = 0; i != NumOperands; ++i)
8316 Ops.push_back(Op.getOperand(i));
8317
8318 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8319 DAG.ReplaceAllUsesWith(Op, New);
8320 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008321}
8322
8323/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8324/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008325SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008326 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8328 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008329 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008330
8331 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008332 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008333}
8334
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008335/// Convert a comparison if required by the subtarget.
8336SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8337 SelectionDAG &DAG) const {
8338 // If the subtarget does not support the FUCOMI instruction, floating-point
8339 // comparisons have to be converted.
8340 if (Subtarget->hasCMov() ||
8341 Cmp.getOpcode() != X86ISD::CMP ||
8342 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8343 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8344 return Cmp;
8345
8346 // The instruction selector will select an FUCOM instruction instead of
8347 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8348 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8349 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8350 DebugLoc dl = Cmp.getDebugLoc();
8351 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8352 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8353 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8354 DAG.getConstant(8, MVT::i8));
8355 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8356 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8357}
8358
Evan Chengd40d03e2010-01-06 19:38:29 +00008359/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8360/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008361SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8362 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008363 SDValue Op0 = And.getOperand(0);
8364 SDValue Op1 = And.getOperand(1);
8365 if (Op0.getOpcode() == ISD::TRUNCATE)
8366 Op0 = Op0.getOperand(0);
8367 if (Op1.getOpcode() == ISD::TRUNCATE)
8368 Op1 = Op1.getOperand(0);
8369
Evan Chengd40d03e2010-01-06 19:38:29 +00008370 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008371 if (Op1.getOpcode() == ISD::SHL)
8372 std::swap(Op0, Op1);
8373 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008374 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8375 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008376 // If we looked past a truncate, check that it's only truncating away
8377 // known zeros.
8378 unsigned BitWidth = Op0.getValueSizeInBits();
8379 unsigned AndBitWidth = And.getValueSizeInBits();
8380 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008381 APInt Zeros, Ones;
8382 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008383 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8384 return SDValue();
8385 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008386 LHS = Op1;
8387 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008388 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008389 } else if (Op1.getOpcode() == ISD::Constant) {
8390 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008391 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008392 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008393
8394 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008395 LHS = AndLHS.getOperand(0);
8396 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008397 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008398
8399 // Use BT if the immediate can't be encoded in a TEST instruction.
8400 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8401 LHS = AndLHS;
8402 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8403 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008404 }
Evan Cheng0488db92007-09-25 01:57:46 +00008405
Evan Chengd40d03e2010-01-06 19:38:29 +00008406 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008407 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008408 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008409 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008410 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008411 // Also promote i16 to i32 for performance / code size reason.
8412 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008413 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008414 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008415
Evan Chengd40d03e2010-01-06 19:38:29 +00008416 // If the operand types disagree, extend the shift amount to match. Since
8417 // BT ignores high bits (like shifts) we can use anyextend.
8418 if (LHS.getValueType() != RHS.getValueType())
8419 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008420
Evan Chengd40d03e2010-01-06 19:38:29 +00008421 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8422 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8423 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8424 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008425 }
8426
Evan Cheng54de3ea2010-01-05 06:52:31 +00008427 return SDValue();
8428}
8429
Dan Gohmand858e902010-04-17 15:26:15 +00008430SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008431
8432 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8433
Evan Cheng54de3ea2010-01-05 06:52:31 +00008434 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8435 SDValue Op0 = Op.getOperand(0);
8436 SDValue Op1 = Op.getOperand(1);
8437 DebugLoc dl = Op.getDebugLoc();
8438 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8439
8440 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008441 // Lower (X & (1 << N)) == 0 to BT(X, N).
8442 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8443 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008444 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008445 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008446 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008447 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8448 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8449 if (NewSetCC.getNode())
8450 return NewSetCC;
8451 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008452
Chris Lattner481eebc2010-12-19 21:23:48 +00008453 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8454 // these.
8455 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008456 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008457 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8458 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008459
Chris Lattner481eebc2010-12-19 21:23:48 +00008460 // If the input is a setcc, then reuse the input setcc or use a new one with
8461 // the inverted condition.
8462 if (Op0.getOpcode() == X86ISD::SETCC) {
8463 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8464 bool Invert = (CC == ISD::SETNE) ^
8465 cast<ConstantSDNode>(Op1)->isNullValue();
8466 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008467
Evan Cheng2c755ba2010-02-27 07:36:59 +00008468 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008469 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8470 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8471 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008472 }
8473
Evan Chenge5b51ac2010-04-17 06:13:15 +00008474 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008475 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008476 if (X86CC == X86::COND_INVALID)
8477 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008478
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008479 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008480 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008481 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008482 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008483}
8484
Craig Topper89af15e2011-09-18 08:03:58 +00008485// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008486// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008487static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008488 EVT VT = Op.getValueType();
8489
Duncan Sands28b77e92011-09-06 19:07:46 +00008490 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008491 "Unsupported value type for operation");
8492
Craig Topper66ddd152012-04-27 22:54:43 +00008493 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008494 DebugLoc dl = Op.getDebugLoc();
8495 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008496
8497 // Extract the LHS vectors
8498 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008499 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8500 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008501
8502 // Extract the RHS vectors
8503 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008504 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8505 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008506
8507 // Issue the operation on the smaller types and concatenate the result back
8508 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8509 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8510 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8511 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8512 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8513}
8514
8515
Dan Gohmand858e902010-04-17 15:26:15 +00008516SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008517 SDValue Cond;
8518 SDValue Op0 = Op.getOperand(0);
8519 SDValue Op1 = Op.getOperand(1);
8520 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008521 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008522 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8523 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008524 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008525
8526 if (isFP) {
8527 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008528 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008529 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008530
Nate Begeman30a0de92008-07-17 16:51:19 +00008531 bool Swap = false;
8532
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008533 // SSE Condition code mapping:
8534 // 0 - EQ
8535 // 1 - LT
8536 // 2 - LE
8537 // 3 - UNORD
8538 // 4 - NEQ
8539 // 5 - NLT
8540 // 6 - NLE
8541 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008542 switch (SetCCOpcode) {
8543 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008544 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008545 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008546 case ISD::SETOGT:
8547 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008548 case ISD::SETLT:
8549 case ISD::SETOLT: SSECC = 1; break;
8550 case ISD::SETOGE:
8551 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008552 case ISD::SETLE:
8553 case ISD::SETOLE: SSECC = 2; break;
8554 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008555 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008556 case ISD::SETNE: SSECC = 4; break;
8557 case ISD::SETULE: Swap = true;
8558 case ISD::SETUGE: SSECC = 5; break;
8559 case ISD::SETULT: Swap = true;
8560 case ISD::SETUGT: SSECC = 6; break;
8561 case ISD::SETO: SSECC = 7; break;
8562 }
8563 if (Swap)
8564 std::swap(Op0, Op1);
8565
Nate Begemanfb8ead02008-07-25 19:05:58 +00008566 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008567 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008568 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008569 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008570 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8571 DAG.getConstant(3, MVT::i8));
8572 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8573 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008574 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008575 }
8576 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008577 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008578 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8579 DAG.getConstant(7, MVT::i8));
8580 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8581 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008582 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008583 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008584 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008585 }
8586 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008587 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8588 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008589 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008590
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008591 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008592 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008593 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008594
Nate Begeman30a0de92008-07-17 16:51:19 +00008595 // We are handling one of the integer comparisons here. Since SSE only has
8596 // GT and EQ comparisons for integer, swapping operands and multiple
8597 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008598 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008599 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008600
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 switch (SetCCOpcode) {
8602 default: break;
8603 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008604 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008605 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008606 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008607 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008608 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008610 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008611 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008612 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 }
8614 if (Swap)
8615 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008616
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008617 // Check that the operation in question is available (most are plain SSE2,
8618 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008619 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008620 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008621 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008622 return SDValue();
8623
Nate Begeman30a0de92008-07-17 16:51:19 +00008624 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8625 // bits of the inputs before performing those operations.
8626 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008627 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008628 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8629 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008630 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008631 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8632 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008633 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8634 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008635 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008636
Dale Johannesenace16102009-02-03 19:33:06 +00008637 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008638
8639 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008640 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008641 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008642
Nate Begeman30a0de92008-07-17 16:51:19 +00008643 return Result;
8644}
Evan Cheng0488db92007-09-25 01:57:46 +00008645
Evan Cheng370e5342008-12-03 08:38:43 +00008646// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008647static bool isX86LogicalCmp(SDValue Op) {
8648 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008649 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8650 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008651 return true;
8652 if (Op.getResNo() == 1 &&
8653 (Opc == X86ISD::ADD ||
8654 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008655 Opc == X86ISD::ADC ||
8656 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008657 Opc == X86ISD::SMUL ||
8658 Opc == X86ISD::UMUL ||
8659 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008660 Opc == X86ISD::DEC ||
8661 Opc == X86ISD::OR ||
8662 Opc == X86ISD::XOR ||
8663 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008664 return true;
8665
Chris Lattner9637d5b2010-12-05 07:49:54 +00008666 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8667 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008668
Dan Gohman076aee32009-03-04 19:44:21 +00008669 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008670}
8671
Chris Lattnera2b56002010-12-05 01:23:24 +00008672static bool isZero(SDValue V) {
8673 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8674 return C && C->isNullValue();
8675}
8676
Chris Lattner96908b12010-12-05 02:00:51 +00008677static bool isAllOnes(SDValue V) {
8678 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8679 return C && C->isAllOnesValue();
8680}
8681
Dan Gohmand858e902010-04-17 15:26:15 +00008682SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008683 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008684 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008685 SDValue Op1 = Op.getOperand(1);
8686 SDValue Op2 = Op.getOperand(2);
8687 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008688 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008689
Dan Gohman1a492952009-10-20 16:22:37 +00008690 if (Cond.getOpcode() == ISD::SETCC) {
8691 SDValue NewCond = LowerSETCC(Cond, DAG);
8692 if (NewCond.getNode())
8693 Cond = NewCond;
8694 }
Evan Cheng734503b2006-09-11 02:19:56 +00008695
Manman Ren769ea2f2012-05-01 17:16:15 +00008696 // Handle the following cases related to max and min:
8697 // (a > b) ? (a-b) : 0
8698 // (a >= b) ? (a-b) : 0
8699 // (b < a) ? (a-b) : 0
8700 // (b <= a) ? (a-b) : 0
8701 // Comparison is removed to use EFLAGS from SUB.
8702 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8703 if (Cond.getOpcode() == X86ISD::SETCC &&
8704 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8705 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8706 C->getAPIntValue() == 0) {
8707 SDValue Cmp = Cond.getOperand(1);
8708 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8709 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8710 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8711 (CC == X86::COND_G || CC == X86::COND_GE ||
8712 CC == X86::COND_A || CC == X86::COND_AE)) ||
8713 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8714 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8715 (CC == X86::COND_L || CC == X86::COND_LE ||
8716 CC == X86::COND_B || CC == X86::COND_BE))) {
8717
8718 if (Op1.getOpcode() == ISD::SUB) {
8719 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8720 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8721 Op1.getOperand(0), Op1.getOperand(1));
8722 DAG.ReplaceAllUsesWith(Op1, New);
8723 Op1 = New;
8724 }
8725
8726 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8727 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8728 CC == X86::COND_L ||
8729 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8730 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8731 SDValue(Op1.getNode(), 1) };
8732 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8733 }
8734 }
8735
Chris Lattnera2b56002010-12-05 01:23:24 +00008736 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008737 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008738 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008739 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008740 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008741 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8742 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008743 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008744
Chris Lattnera2b56002010-12-05 01:23:24 +00008745 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008746
8747 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008748 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8749 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008750
8751 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008752 // Apply further optimizations for special cases
8753 // (select (x != 0), -1, 0) -> neg & sbb
8754 // (select (x == 0), 0, -1) -> neg & sbb
8755 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8756 if (YC->isNullValue() &&
8757 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8758 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8759 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8760 DAG.getConstant(0, CmpOp0.getValueType()),
8761 CmpOp0);
8762 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8763 DAG.getConstant(X86::COND_B, MVT::i8),
8764 SDValue(Neg.getNode(), 1));
8765 return Res;
8766 }
8767
Chris Lattnera2b56002010-12-05 01:23:24 +00008768 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8769 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008770 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008771
Chris Lattner96908b12010-12-05 02:00:51 +00008772 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008773 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8774 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008775
Chris Lattner96908b12010-12-05 02:00:51 +00008776 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8777 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008778
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008779 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008780 if (N2C == 0 || !N2C->isNullValue())
8781 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8782 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008783 }
8784 }
8785
Chris Lattnera2b56002010-12-05 01:23:24 +00008786 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008787 if (Cond.getOpcode() == ISD::AND &&
8788 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8789 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008790 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008791 Cond = Cond.getOperand(0);
8792 }
8793
Evan Cheng3f41d662007-10-08 22:16:29 +00008794 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8795 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008796 unsigned CondOpcode = Cond.getOpcode();
8797 if (CondOpcode == X86ISD::SETCC ||
8798 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008799 CC = Cond.getOperand(0);
8800
Dan Gohman475871a2008-07-27 21:46:04 +00008801 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008802 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008803 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008804
Evan Cheng3f41d662007-10-08 22:16:29 +00008805 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008806 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008807 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008808 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008809
Chris Lattnerd1980a52009-03-12 06:52:53 +00008810 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8811 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008812 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008813 addTest = false;
8814 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008815 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8816 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8817 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8818 Cond.getOperand(0).getValueType() != MVT::i8)) {
8819 SDValue LHS = Cond.getOperand(0);
8820 SDValue RHS = Cond.getOperand(1);
8821 unsigned X86Opcode;
8822 unsigned X86Cond;
8823 SDVTList VTs;
8824 switch (CondOpcode) {
8825 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8826 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8827 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8828 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8829 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8830 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8831 default: llvm_unreachable("unexpected overflowing operator");
8832 }
8833 if (CondOpcode == ISD::UMULO)
8834 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8835 MVT::i32);
8836 else
8837 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8838
8839 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8840
8841 if (CondOpcode == ISD::UMULO)
8842 Cond = X86Op.getValue(2);
8843 else
8844 Cond = X86Op.getValue(1);
8845
8846 CC = DAG.getConstant(X86Cond, MVT::i8);
8847 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008848 }
8849
8850 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008851 // Look pass the truncate.
8852 if (Cond.getOpcode() == ISD::TRUNCATE)
8853 Cond = Cond.getOperand(0);
8854
8855 // We know the result of AND is compared against zero. Try to match
8856 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008857 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008858 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008859 if (NewSetCC.getNode()) {
8860 CC = NewSetCC.getOperand(0);
8861 Cond = NewSetCC.getOperand(1);
8862 addTest = false;
8863 }
8864 }
8865 }
8866
8867 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008869 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008870 }
8871
Benjamin Kramere915ff32010-12-22 23:09:28 +00008872 // a < b ? -1 : 0 -> RES = ~setcc_carry
8873 // a < b ? 0 : -1 -> RES = setcc_carry
8874 // a >= b ? -1 : 0 -> RES = setcc_carry
8875 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8876 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008877 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008878 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8879
8880 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8881 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8882 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8883 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8884 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8885 return DAG.getNOT(DL, Res, Res.getValueType());
8886 return Res;
8887 }
8888 }
8889
Evan Cheng0488db92007-09-25 01:57:46 +00008890 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8891 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008892 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008893 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008894 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008895}
8896
Evan Cheng370e5342008-12-03 08:38:43 +00008897// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8898// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8899// from the AND / OR.
8900static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8901 Opc = Op.getOpcode();
8902 if (Opc != ISD::OR && Opc != ISD::AND)
8903 return false;
8904 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8905 Op.getOperand(0).hasOneUse() &&
8906 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8907 Op.getOperand(1).hasOneUse());
8908}
8909
Evan Cheng961d6d42009-02-02 08:19:07 +00008910// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8911// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008912static bool isXor1OfSetCC(SDValue Op) {
8913 if (Op.getOpcode() != ISD::XOR)
8914 return false;
8915 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8916 if (N1C && N1C->getAPIntValue() == 1) {
8917 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8918 Op.getOperand(0).hasOneUse();
8919 }
8920 return false;
8921}
8922
Dan Gohmand858e902010-04-17 15:26:15 +00008923SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008924 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008925 SDValue Chain = Op.getOperand(0);
8926 SDValue Cond = Op.getOperand(1);
8927 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008928 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008929 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008930 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008931
Dan Gohman1a492952009-10-20 16:22:37 +00008932 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008933 // Check for setcc([su]{add,sub,mul}o == 0).
8934 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8935 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8936 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8937 Cond.getOperand(0).getResNo() == 1 &&
8938 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8939 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8940 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8941 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8942 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8943 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8944 Inverted = true;
8945 Cond = Cond.getOperand(0);
8946 } else {
8947 SDValue NewCond = LowerSETCC(Cond, DAG);
8948 if (NewCond.getNode())
8949 Cond = NewCond;
8950 }
Dan Gohman1a492952009-10-20 16:22:37 +00008951 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008952#if 0
8953 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008954 else if (Cond.getOpcode() == X86ISD::ADD ||
8955 Cond.getOpcode() == X86ISD::SUB ||
8956 Cond.getOpcode() == X86ISD::SMUL ||
8957 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008958 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008959#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008960
Evan Chengad9c0a32009-12-15 00:53:42 +00008961 // Look pass (and (setcc_carry (cmp ...)), 1).
8962 if (Cond.getOpcode() == ISD::AND &&
8963 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8964 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008965 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008966 Cond = Cond.getOperand(0);
8967 }
8968
Evan Cheng3f41d662007-10-08 22:16:29 +00008969 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8970 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008971 unsigned CondOpcode = Cond.getOpcode();
8972 if (CondOpcode == X86ISD::SETCC ||
8973 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008974 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008975
Dan Gohman475871a2008-07-27 21:46:04 +00008976 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008977 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008978 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008979 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008980 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008981 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008982 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008983 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008984 default: break;
8985 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008986 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008987 // These can only come from an arithmetic instruction with overflow,
8988 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008989 Cond = Cond.getNode()->getOperand(1);
8990 addTest = false;
8991 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008992 }
Evan Cheng0488db92007-09-25 01:57:46 +00008993 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008994 }
8995 CondOpcode = Cond.getOpcode();
8996 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8997 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8998 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8999 Cond.getOperand(0).getValueType() != MVT::i8)) {
9000 SDValue LHS = Cond.getOperand(0);
9001 SDValue RHS = Cond.getOperand(1);
9002 unsigned X86Opcode;
9003 unsigned X86Cond;
9004 SDVTList VTs;
9005 switch (CondOpcode) {
9006 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9007 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9008 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9009 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9010 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9011 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9012 default: llvm_unreachable("unexpected overflowing operator");
9013 }
9014 if (Inverted)
9015 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9016 if (CondOpcode == ISD::UMULO)
9017 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9018 MVT::i32);
9019 else
9020 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9021
9022 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9023
9024 if (CondOpcode == ISD::UMULO)
9025 Cond = X86Op.getValue(2);
9026 else
9027 Cond = X86Op.getValue(1);
9028
9029 CC = DAG.getConstant(X86Cond, MVT::i8);
9030 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009031 } else {
9032 unsigned CondOpc;
9033 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9034 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009035 if (CondOpc == ISD::OR) {
9036 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9037 // two branches instead of an explicit OR instruction with a
9038 // separate test.
9039 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009040 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009041 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009042 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009043 Chain, Dest, CC, Cmp);
9044 CC = Cond.getOperand(1).getOperand(0);
9045 Cond = Cmp;
9046 addTest = false;
9047 }
9048 } else { // ISD::AND
9049 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9050 // two branches instead of an explicit AND instruction with a
9051 // separate test. However, we only do this if this block doesn't
9052 // have a fall-through edge, because this requires an explicit
9053 // jmp when the condition is false.
9054 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009055 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009056 Op.getNode()->hasOneUse()) {
9057 X86::CondCode CCode =
9058 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9059 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009060 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009061 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009062 // Look for an unconditional branch following this conditional branch.
9063 // We need this because we need to reverse the successors in order
9064 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009065 if (User->getOpcode() == ISD::BR) {
9066 SDValue FalseBB = User->getOperand(1);
9067 SDNode *NewBR =
9068 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009069 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009070 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009071 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009072
Dale Johannesene4d209d2009-02-03 20:21:25 +00009073 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009074 Chain, Dest, CC, Cmp);
9075 X86::CondCode CCode =
9076 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9077 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009079 Cond = Cmp;
9080 addTest = false;
9081 }
9082 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009083 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009084 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9085 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9086 // It should be transformed during dag combiner except when the condition
9087 // is set by a arithmetics with overflow node.
9088 X86::CondCode CCode =
9089 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9090 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009092 Cond = Cond.getOperand(0).getOperand(1);
9093 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009094 } else if (Cond.getOpcode() == ISD::SETCC &&
9095 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9096 // For FCMP_OEQ, we can emit
9097 // two branches instead of an explicit AND instruction with a
9098 // separate test. However, we only do this if this block doesn't
9099 // have a fall-through edge, because this requires an explicit
9100 // jmp when the condition is false.
9101 if (Op.getNode()->hasOneUse()) {
9102 SDNode *User = *Op.getNode()->use_begin();
9103 // Look for an unconditional branch following this conditional branch.
9104 // We need this because we need to reverse the successors in order
9105 // to implement FCMP_OEQ.
9106 if (User->getOpcode() == ISD::BR) {
9107 SDValue FalseBB = User->getOperand(1);
9108 SDNode *NewBR =
9109 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9110 assert(NewBR == User);
9111 (void)NewBR;
9112 Dest = FalseBB;
9113
9114 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9115 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009116 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009117 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9118 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9119 Chain, Dest, CC, Cmp);
9120 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9121 Cond = Cmp;
9122 addTest = false;
9123 }
9124 }
9125 } else if (Cond.getOpcode() == ISD::SETCC &&
9126 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9127 // For FCMP_UNE, we can emit
9128 // two branches instead of an explicit AND instruction with a
9129 // separate test. However, we only do this if this block doesn't
9130 // have a fall-through edge, because this requires an explicit
9131 // jmp when the condition is false.
9132 if (Op.getNode()->hasOneUse()) {
9133 SDNode *User = *Op.getNode()->use_begin();
9134 // Look for an unconditional branch following this conditional branch.
9135 // We need this because we need to reverse the successors in order
9136 // to implement FCMP_UNE.
9137 if (User->getOpcode() == ISD::BR) {
9138 SDValue FalseBB = User->getOperand(1);
9139 SDNode *NewBR =
9140 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9141 assert(NewBR == User);
9142 (void)NewBR;
9143
9144 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9145 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009146 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009147 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9148 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9149 Chain, Dest, CC, Cmp);
9150 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9151 Cond = Cmp;
9152 addTest = false;
9153 Dest = FalseBB;
9154 }
9155 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009156 }
Evan Cheng0488db92007-09-25 01:57:46 +00009157 }
9158
9159 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009160 // Look pass the truncate.
9161 if (Cond.getOpcode() == ISD::TRUNCATE)
9162 Cond = Cond.getOperand(0);
9163
9164 // We know the result of AND is compared against zero. Try to match
9165 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009166 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009167 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9168 if (NewSetCC.getNode()) {
9169 CC = NewSetCC.getOperand(0);
9170 Cond = NewSetCC.getOperand(1);
9171 addTest = false;
9172 }
9173 }
9174 }
9175
9176 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009178 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009179 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009180 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009181 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009182 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009183}
9184
Anton Korobeynikove060b532007-04-17 19:34:00 +00009185
9186// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9187// Calls to _alloca is needed to probe the stack when allocating more than 4k
9188// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9189// that the guard pages used by the OS virtual memory manager are allocated in
9190// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009191SDValue
9192X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009193 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009194 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009195 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009196 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009197 "are being used");
9198 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009199 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009200
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009201 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009202 SDValue Chain = Op.getOperand(0);
9203 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009204 // FIXME: Ensure alignment here
9205
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009206 bool Is64Bit = Subtarget->is64Bit();
9207 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009208
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009209 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009210 MachineFunction &MF = DAG.getMachineFunction();
9211 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009212
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009213 if (Is64Bit) {
9214 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009215 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009216 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009217
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009218 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009219 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009220 if (I->hasNestAttr())
9221 report_fatal_error("Cannot use segmented stacks with functions that "
9222 "have nested arguments.");
9223 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009224
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009225 const TargetRegisterClass *AddrRegClass =
9226 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9227 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9228 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9229 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9230 DAG.getRegister(Vreg, SPTy));
9231 SDValue Ops1[2] = { Value, Chain };
9232 return DAG.getMergeValues(Ops1, 2, dl);
9233 } else {
9234 SDValue Flag;
9235 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009236
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009237 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9238 Flag = Chain.getValue(1);
9239 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009240
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009241 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9242 Flag = Chain.getValue(1);
9243
9244 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9245
9246 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9247 return DAG.getMergeValues(Ops1, 2, dl);
9248 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009249}
9250
Dan Gohmand858e902010-04-17 15:26:15 +00009251SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009252 MachineFunction &MF = DAG.getMachineFunction();
9253 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9254
Dan Gohman69de1932008-02-06 22:27:42 +00009255 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009256 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009257
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009258 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009259 // vastart just stores the address of the VarArgsFrameIndex slot into the
9260 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009261 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9262 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009263 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9264 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009265 }
9266
9267 // __va_list_tag:
9268 // gp_offset (0 - 6 * 8)
9269 // fp_offset (48 - 48 + 8 * 16)
9270 // overflow_arg_area (point to parameters coming in memory).
9271 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009272 SmallVector<SDValue, 8> MemOps;
9273 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009274 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009275 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009276 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9277 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009278 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009279 MemOps.push_back(Store);
9280
9281 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009282 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009283 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009284 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009285 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9286 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009287 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009288 MemOps.push_back(Store);
9289
9290 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009291 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009292 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009293 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9294 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009295 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9296 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009297 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009298 MemOps.push_back(Store);
9299
9300 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009301 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009302 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009303 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9304 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009305 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9306 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009307 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009308 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009309 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009310}
9311
Dan Gohmand858e902010-04-17 15:26:15 +00009312SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009313 assert(Subtarget->is64Bit() &&
9314 "LowerVAARG only handles 64-bit va_arg!");
9315 assert((Subtarget->isTargetLinux() ||
9316 Subtarget->isTargetDarwin()) &&
9317 "Unhandled target in LowerVAARG");
9318 assert(Op.getNode()->getNumOperands() == 4);
9319 SDValue Chain = Op.getOperand(0);
9320 SDValue SrcPtr = Op.getOperand(1);
9321 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9322 unsigned Align = Op.getConstantOperandVal(3);
9323 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009324
Dan Gohman320afb82010-10-12 18:00:49 +00009325 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009326 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009327 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9328 uint8_t ArgMode;
9329
9330 // Decide which area this value should be read from.
9331 // TODO: Implement the AMD64 ABI in its entirety. This simple
9332 // selection mechanism works only for the basic types.
9333 if (ArgVT == MVT::f80) {
9334 llvm_unreachable("va_arg for f80 not yet implemented");
9335 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9336 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9337 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9338 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9339 } else {
9340 llvm_unreachable("Unhandled argument type in LowerVAARG");
9341 }
9342
9343 if (ArgMode == 2) {
9344 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009345 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009346 !(DAG.getMachineFunction()
9347 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009348 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009349 }
9350
9351 // Insert VAARG_64 node into the DAG
9352 // VAARG_64 returns two values: Variable Argument Address, Chain
9353 SmallVector<SDValue, 11> InstOps;
9354 InstOps.push_back(Chain);
9355 InstOps.push_back(SrcPtr);
9356 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9357 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9358 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9359 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9360 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9361 VTs, &InstOps[0], InstOps.size(),
9362 MVT::i64,
9363 MachinePointerInfo(SV),
9364 /*Align=*/0,
9365 /*Volatile=*/false,
9366 /*ReadMem=*/true,
9367 /*WriteMem=*/true);
9368 Chain = VAARG.getValue(1);
9369
9370 // Load the next argument and return it
9371 return DAG.getLoad(ArgVT, dl,
9372 Chain,
9373 VAARG,
9374 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009375 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009376}
9377
Dan Gohmand858e902010-04-17 15:26:15 +00009378SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009379 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009380 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009381 SDValue Chain = Op.getOperand(0);
9382 SDValue DstPtr = Op.getOperand(1);
9383 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009384 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9385 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009386 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009387
Chris Lattnere72f2022010-09-21 05:40:29 +00009388 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009389 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009390 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009391 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009392}
9393
Craig Topper80e46362012-01-23 06:16:53 +00009394// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9395// may or may not be a constant. Takes immediate version of shift as input.
9396static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9397 SDValue SrcOp, SDValue ShAmt,
9398 SelectionDAG &DAG) {
9399 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9400
9401 if (isa<ConstantSDNode>(ShAmt)) {
9402 switch (Opc) {
9403 default: llvm_unreachable("Unknown target vector shift node");
9404 case X86ISD::VSHLI:
9405 case X86ISD::VSRLI:
9406 case X86ISD::VSRAI:
9407 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9408 }
9409 }
9410
9411 // Change opcode to non-immediate version
9412 switch (Opc) {
9413 default: llvm_unreachable("Unknown target vector shift node");
9414 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9415 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9416 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9417 }
9418
9419 // Need to build a vector containing shift amount
9420 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9421 SDValue ShOps[4];
9422 ShOps[0] = ShAmt;
9423 ShOps[1] = DAG.getConstant(0, MVT::i32);
9424 ShOps[2] = DAG.getUNDEF(MVT::i32);
9425 ShOps[3] = DAG.getUNDEF(MVT::i32);
9426 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9427 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9428 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9429}
9430
Dan Gohman475871a2008-07-27 21:46:04 +00009431SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009432X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009433 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009434 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009435 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009436 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009437 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009438 case Intrinsic::x86_sse_comieq_ss:
9439 case Intrinsic::x86_sse_comilt_ss:
9440 case Intrinsic::x86_sse_comile_ss:
9441 case Intrinsic::x86_sse_comigt_ss:
9442 case Intrinsic::x86_sse_comige_ss:
9443 case Intrinsic::x86_sse_comineq_ss:
9444 case Intrinsic::x86_sse_ucomieq_ss:
9445 case Intrinsic::x86_sse_ucomilt_ss:
9446 case Intrinsic::x86_sse_ucomile_ss:
9447 case Intrinsic::x86_sse_ucomigt_ss:
9448 case Intrinsic::x86_sse_ucomige_ss:
9449 case Intrinsic::x86_sse_ucomineq_ss:
9450 case Intrinsic::x86_sse2_comieq_sd:
9451 case Intrinsic::x86_sse2_comilt_sd:
9452 case Intrinsic::x86_sse2_comile_sd:
9453 case Intrinsic::x86_sse2_comigt_sd:
9454 case Intrinsic::x86_sse2_comige_sd:
9455 case Intrinsic::x86_sse2_comineq_sd:
9456 case Intrinsic::x86_sse2_ucomieq_sd:
9457 case Intrinsic::x86_sse2_ucomilt_sd:
9458 case Intrinsic::x86_sse2_ucomile_sd:
9459 case Intrinsic::x86_sse2_ucomigt_sd:
9460 case Intrinsic::x86_sse2_ucomige_sd:
9461 case Intrinsic::x86_sse2_ucomineq_sd: {
9462 unsigned Opc = 0;
9463 ISD::CondCode CC = ISD::SETCC_INVALID;
9464 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009465 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009466 case Intrinsic::x86_sse_comieq_ss:
9467 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009468 Opc = X86ISD::COMI;
9469 CC = ISD::SETEQ;
9470 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009471 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009472 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009473 Opc = X86ISD::COMI;
9474 CC = ISD::SETLT;
9475 break;
9476 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009477 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009478 Opc = X86ISD::COMI;
9479 CC = ISD::SETLE;
9480 break;
9481 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009482 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009483 Opc = X86ISD::COMI;
9484 CC = ISD::SETGT;
9485 break;
9486 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009487 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009488 Opc = X86ISD::COMI;
9489 CC = ISD::SETGE;
9490 break;
9491 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009492 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009493 Opc = X86ISD::COMI;
9494 CC = ISD::SETNE;
9495 break;
9496 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009497 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009498 Opc = X86ISD::UCOMI;
9499 CC = ISD::SETEQ;
9500 break;
9501 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009502 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009503 Opc = X86ISD::UCOMI;
9504 CC = ISD::SETLT;
9505 break;
9506 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009507 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009508 Opc = X86ISD::UCOMI;
9509 CC = ISD::SETLE;
9510 break;
9511 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009512 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009513 Opc = X86ISD::UCOMI;
9514 CC = ISD::SETGT;
9515 break;
9516 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009518 Opc = X86ISD::UCOMI;
9519 CC = ISD::SETGE;
9520 break;
9521 case Intrinsic::x86_sse_ucomineq_ss:
9522 case Intrinsic::x86_sse2_ucomineq_sd:
9523 Opc = X86ISD::UCOMI;
9524 CC = ISD::SETNE;
9525 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009526 }
Evan Cheng734503b2006-09-11 02:19:56 +00009527
Dan Gohman475871a2008-07-27 21:46:04 +00009528 SDValue LHS = Op.getOperand(1);
9529 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009530 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009531 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9533 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9534 DAG.getConstant(X86CC, MVT::i8), Cond);
9535 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009536 }
Craig Topper86c7c582012-01-30 01:10:15 +00009537 // XOP comparison intrinsics
9538 case Intrinsic::x86_xop_vpcomltb:
9539 case Intrinsic::x86_xop_vpcomltw:
9540 case Intrinsic::x86_xop_vpcomltd:
9541 case Intrinsic::x86_xop_vpcomltq:
9542 case Intrinsic::x86_xop_vpcomltub:
9543 case Intrinsic::x86_xop_vpcomltuw:
9544 case Intrinsic::x86_xop_vpcomltud:
9545 case Intrinsic::x86_xop_vpcomltuq:
9546 case Intrinsic::x86_xop_vpcomleb:
9547 case Intrinsic::x86_xop_vpcomlew:
9548 case Intrinsic::x86_xop_vpcomled:
9549 case Intrinsic::x86_xop_vpcomleq:
9550 case Intrinsic::x86_xop_vpcomleub:
9551 case Intrinsic::x86_xop_vpcomleuw:
9552 case Intrinsic::x86_xop_vpcomleud:
9553 case Intrinsic::x86_xop_vpcomleuq:
9554 case Intrinsic::x86_xop_vpcomgtb:
9555 case Intrinsic::x86_xop_vpcomgtw:
9556 case Intrinsic::x86_xop_vpcomgtd:
9557 case Intrinsic::x86_xop_vpcomgtq:
9558 case Intrinsic::x86_xop_vpcomgtub:
9559 case Intrinsic::x86_xop_vpcomgtuw:
9560 case Intrinsic::x86_xop_vpcomgtud:
9561 case Intrinsic::x86_xop_vpcomgtuq:
9562 case Intrinsic::x86_xop_vpcomgeb:
9563 case Intrinsic::x86_xop_vpcomgew:
9564 case Intrinsic::x86_xop_vpcomged:
9565 case Intrinsic::x86_xop_vpcomgeq:
9566 case Intrinsic::x86_xop_vpcomgeub:
9567 case Intrinsic::x86_xop_vpcomgeuw:
9568 case Intrinsic::x86_xop_vpcomgeud:
9569 case Intrinsic::x86_xop_vpcomgeuq:
9570 case Intrinsic::x86_xop_vpcomeqb:
9571 case Intrinsic::x86_xop_vpcomeqw:
9572 case Intrinsic::x86_xop_vpcomeqd:
9573 case Intrinsic::x86_xop_vpcomeqq:
9574 case Intrinsic::x86_xop_vpcomequb:
9575 case Intrinsic::x86_xop_vpcomequw:
9576 case Intrinsic::x86_xop_vpcomequd:
9577 case Intrinsic::x86_xop_vpcomequq:
9578 case Intrinsic::x86_xop_vpcomneb:
9579 case Intrinsic::x86_xop_vpcomnew:
9580 case Intrinsic::x86_xop_vpcomned:
9581 case Intrinsic::x86_xop_vpcomneq:
9582 case Intrinsic::x86_xop_vpcomneub:
9583 case Intrinsic::x86_xop_vpcomneuw:
9584 case Intrinsic::x86_xop_vpcomneud:
9585 case Intrinsic::x86_xop_vpcomneuq:
9586 case Intrinsic::x86_xop_vpcomfalseb:
9587 case Intrinsic::x86_xop_vpcomfalsew:
9588 case Intrinsic::x86_xop_vpcomfalsed:
9589 case Intrinsic::x86_xop_vpcomfalseq:
9590 case Intrinsic::x86_xop_vpcomfalseub:
9591 case Intrinsic::x86_xop_vpcomfalseuw:
9592 case Intrinsic::x86_xop_vpcomfalseud:
9593 case Intrinsic::x86_xop_vpcomfalseuq:
9594 case Intrinsic::x86_xop_vpcomtrueb:
9595 case Intrinsic::x86_xop_vpcomtruew:
9596 case Intrinsic::x86_xop_vpcomtrued:
9597 case Intrinsic::x86_xop_vpcomtrueq:
9598 case Intrinsic::x86_xop_vpcomtrueub:
9599 case Intrinsic::x86_xop_vpcomtrueuw:
9600 case Intrinsic::x86_xop_vpcomtrueud:
9601 case Intrinsic::x86_xop_vpcomtrueuq: {
9602 unsigned CC = 0;
9603 unsigned Opc = 0;
9604
9605 switch (IntNo) {
9606 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9607 case Intrinsic::x86_xop_vpcomltb:
9608 case Intrinsic::x86_xop_vpcomltw:
9609 case Intrinsic::x86_xop_vpcomltd:
9610 case Intrinsic::x86_xop_vpcomltq:
9611 CC = 0;
9612 Opc = X86ISD::VPCOM;
9613 break;
9614 case Intrinsic::x86_xop_vpcomltub:
9615 case Intrinsic::x86_xop_vpcomltuw:
9616 case Intrinsic::x86_xop_vpcomltud:
9617 case Intrinsic::x86_xop_vpcomltuq:
9618 CC = 0;
9619 Opc = X86ISD::VPCOMU;
9620 break;
9621 case Intrinsic::x86_xop_vpcomleb:
9622 case Intrinsic::x86_xop_vpcomlew:
9623 case Intrinsic::x86_xop_vpcomled:
9624 case Intrinsic::x86_xop_vpcomleq:
9625 CC = 1;
9626 Opc = X86ISD::VPCOM;
9627 break;
9628 case Intrinsic::x86_xop_vpcomleub:
9629 case Intrinsic::x86_xop_vpcomleuw:
9630 case Intrinsic::x86_xop_vpcomleud:
9631 case Intrinsic::x86_xop_vpcomleuq:
9632 CC = 1;
9633 Opc = X86ISD::VPCOMU;
9634 break;
9635 case Intrinsic::x86_xop_vpcomgtb:
9636 case Intrinsic::x86_xop_vpcomgtw:
9637 case Intrinsic::x86_xop_vpcomgtd:
9638 case Intrinsic::x86_xop_vpcomgtq:
9639 CC = 2;
9640 Opc = X86ISD::VPCOM;
9641 break;
9642 case Intrinsic::x86_xop_vpcomgtub:
9643 case Intrinsic::x86_xop_vpcomgtuw:
9644 case Intrinsic::x86_xop_vpcomgtud:
9645 case Intrinsic::x86_xop_vpcomgtuq:
9646 CC = 2;
9647 Opc = X86ISD::VPCOMU;
9648 break;
9649 case Intrinsic::x86_xop_vpcomgeb:
9650 case Intrinsic::x86_xop_vpcomgew:
9651 case Intrinsic::x86_xop_vpcomged:
9652 case Intrinsic::x86_xop_vpcomgeq:
9653 CC = 3;
9654 Opc = X86ISD::VPCOM;
9655 break;
9656 case Intrinsic::x86_xop_vpcomgeub:
9657 case Intrinsic::x86_xop_vpcomgeuw:
9658 case Intrinsic::x86_xop_vpcomgeud:
9659 case Intrinsic::x86_xop_vpcomgeuq:
9660 CC = 3;
9661 Opc = X86ISD::VPCOMU;
9662 break;
9663 case Intrinsic::x86_xop_vpcomeqb:
9664 case Intrinsic::x86_xop_vpcomeqw:
9665 case Intrinsic::x86_xop_vpcomeqd:
9666 case Intrinsic::x86_xop_vpcomeqq:
9667 CC = 4;
9668 Opc = X86ISD::VPCOM;
9669 break;
9670 case Intrinsic::x86_xop_vpcomequb:
9671 case Intrinsic::x86_xop_vpcomequw:
9672 case Intrinsic::x86_xop_vpcomequd:
9673 case Intrinsic::x86_xop_vpcomequq:
9674 CC = 4;
9675 Opc = X86ISD::VPCOMU;
9676 break;
9677 case Intrinsic::x86_xop_vpcomneb:
9678 case Intrinsic::x86_xop_vpcomnew:
9679 case Intrinsic::x86_xop_vpcomned:
9680 case Intrinsic::x86_xop_vpcomneq:
9681 CC = 5;
9682 Opc = X86ISD::VPCOM;
9683 break;
9684 case Intrinsic::x86_xop_vpcomneub:
9685 case Intrinsic::x86_xop_vpcomneuw:
9686 case Intrinsic::x86_xop_vpcomneud:
9687 case Intrinsic::x86_xop_vpcomneuq:
9688 CC = 5;
9689 Opc = X86ISD::VPCOMU;
9690 break;
9691 case Intrinsic::x86_xop_vpcomfalseb:
9692 case Intrinsic::x86_xop_vpcomfalsew:
9693 case Intrinsic::x86_xop_vpcomfalsed:
9694 case Intrinsic::x86_xop_vpcomfalseq:
9695 CC = 6;
9696 Opc = X86ISD::VPCOM;
9697 break;
9698 case Intrinsic::x86_xop_vpcomfalseub:
9699 case Intrinsic::x86_xop_vpcomfalseuw:
9700 case Intrinsic::x86_xop_vpcomfalseud:
9701 case Intrinsic::x86_xop_vpcomfalseuq:
9702 CC = 6;
9703 Opc = X86ISD::VPCOMU;
9704 break;
9705 case Intrinsic::x86_xop_vpcomtrueb:
9706 case Intrinsic::x86_xop_vpcomtruew:
9707 case Intrinsic::x86_xop_vpcomtrued:
9708 case Intrinsic::x86_xop_vpcomtrueq:
9709 CC = 7;
9710 Opc = X86ISD::VPCOM;
9711 break;
9712 case Intrinsic::x86_xop_vpcomtrueub:
9713 case Intrinsic::x86_xop_vpcomtrueuw:
9714 case Intrinsic::x86_xop_vpcomtrueud:
9715 case Intrinsic::x86_xop_vpcomtrueuq:
9716 CC = 7;
9717 Opc = X86ISD::VPCOMU;
9718 break;
9719 }
9720
9721 SDValue LHS = Op.getOperand(1);
9722 SDValue RHS = Op.getOperand(2);
9723 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9724 DAG.getConstant(CC, MVT::i8));
9725 }
9726
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009727 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009728 case Intrinsic::x86_sse2_pmulu_dq:
9729 case Intrinsic::x86_avx2_pmulu_dq:
9730 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9731 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009732 case Intrinsic::x86_sse3_hadd_ps:
9733 case Intrinsic::x86_sse3_hadd_pd:
9734 case Intrinsic::x86_avx_hadd_ps_256:
9735 case Intrinsic::x86_avx_hadd_pd_256:
9736 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9737 Op.getOperand(1), Op.getOperand(2));
9738 case Intrinsic::x86_sse3_hsub_ps:
9739 case Intrinsic::x86_sse3_hsub_pd:
9740 case Intrinsic::x86_avx_hsub_ps_256:
9741 case Intrinsic::x86_avx_hsub_pd_256:
9742 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9743 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009744 case Intrinsic::x86_ssse3_phadd_w_128:
9745 case Intrinsic::x86_ssse3_phadd_d_128:
9746 case Intrinsic::x86_avx2_phadd_w:
9747 case Intrinsic::x86_avx2_phadd_d:
9748 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9749 Op.getOperand(1), Op.getOperand(2));
9750 case Intrinsic::x86_ssse3_phsub_w_128:
9751 case Intrinsic::x86_ssse3_phsub_d_128:
9752 case Intrinsic::x86_avx2_phsub_w:
9753 case Intrinsic::x86_avx2_phsub_d:
9754 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9755 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009756 case Intrinsic::x86_avx2_psllv_d:
9757 case Intrinsic::x86_avx2_psllv_q:
9758 case Intrinsic::x86_avx2_psllv_d_256:
9759 case Intrinsic::x86_avx2_psllv_q_256:
9760 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9761 Op.getOperand(1), Op.getOperand(2));
9762 case Intrinsic::x86_avx2_psrlv_d:
9763 case Intrinsic::x86_avx2_psrlv_q:
9764 case Intrinsic::x86_avx2_psrlv_d_256:
9765 case Intrinsic::x86_avx2_psrlv_q_256:
9766 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9767 Op.getOperand(1), Op.getOperand(2));
9768 case Intrinsic::x86_avx2_psrav_d:
9769 case Intrinsic::x86_avx2_psrav_d_256:
9770 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9771 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009772 case Intrinsic::x86_ssse3_pshuf_b_128:
9773 case Intrinsic::x86_avx2_pshuf_b:
9774 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9775 Op.getOperand(1), Op.getOperand(2));
9776 case Intrinsic::x86_ssse3_psign_b_128:
9777 case Intrinsic::x86_ssse3_psign_w_128:
9778 case Intrinsic::x86_ssse3_psign_d_128:
9779 case Intrinsic::x86_avx2_psign_b:
9780 case Intrinsic::x86_avx2_psign_w:
9781 case Intrinsic::x86_avx2_psign_d:
9782 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9783 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009784 case Intrinsic::x86_sse41_insertps:
9785 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9786 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9787 case Intrinsic::x86_avx_vperm2f128_ps_256:
9788 case Intrinsic::x86_avx_vperm2f128_pd_256:
9789 case Intrinsic::x86_avx_vperm2f128_si_256:
9790 case Intrinsic::x86_avx2_vperm2i128:
9791 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9792 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009793 case Intrinsic::x86_avx2_permd:
9794 case Intrinsic::x86_avx2_permps:
9795 // Operands intentionally swapped. Mask is last operand to intrinsic,
9796 // but second operand for node/intruction.
9797 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9798 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009799
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009800 // ptest and testp intrinsics. The intrinsic these come from are designed to
9801 // return an integer value, not just an instruction so lower it to the ptest
9802 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009803 case Intrinsic::x86_sse41_ptestz:
9804 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009805 case Intrinsic::x86_sse41_ptestnzc:
9806 case Intrinsic::x86_avx_ptestz_256:
9807 case Intrinsic::x86_avx_ptestc_256:
9808 case Intrinsic::x86_avx_ptestnzc_256:
9809 case Intrinsic::x86_avx_vtestz_ps:
9810 case Intrinsic::x86_avx_vtestc_ps:
9811 case Intrinsic::x86_avx_vtestnzc_ps:
9812 case Intrinsic::x86_avx_vtestz_pd:
9813 case Intrinsic::x86_avx_vtestc_pd:
9814 case Intrinsic::x86_avx_vtestnzc_pd:
9815 case Intrinsic::x86_avx_vtestz_ps_256:
9816 case Intrinsic::x86_avx_vtestc_ps_256:
9817 case Intrinsic::x86_avx_vtestnzc_ps_256:
9818 case Intrinsic::x86_avx_vtestz_pd_256:
9819 case Intrinsic::x86_avx_vtestc_pd_256:
9820 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9821 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009822 unsigned X86CC = 0;
9823 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009824 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009825 case Intrinsic::x86_avx_vtestz_ps:
9826 case Intrinsic::x86_avx_vtestz_pd:
9827 case Intrinsic::x86_avx_vtestz_ps_256:
9828 case Intrinsic::x86_avx_vtestz_pd_256:
9829 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009830 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009831 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009832 // ZF = 1
9833 X86CC = X86::COND_E;
9834 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009835 case Intrinsic::x86_avx_vtestc_ps:
9836 case Intrinsic::x86_avx_vtestc_pd:
9837 case Intrinsic::x86_avx_vtestc_ps_256:
9838 case Intrinsic::x86_avx_vtestc_pd_256:
9839 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009840 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009841 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009842 // CF = 1
9843 X86CC = X86::COND_B;
9844 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009845 case Intrinsic::x86_avx_vtestnzc_ps:
9846 case Intrinsic::x86_avx_vtestnzc_pd:
9847 case Intrinsic::x86_avx_vtestnzc_ps_256:
9848 case Intrinsic::x86_avx_vtestnzc_pd_256:
9849 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009850 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009851 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009852 // ZF and CF = 0
9853 X86CC = X86::COND_A;
9854 break;
9855 }
Eric Christopherfd179292009-08-27 18:07:15 +00009856
Eric Christopher71c67532009-07-29 00:28:05 +00009857 SDValue LHS = Op.getOperand(1);
9858 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009859 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9860 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009861 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9862 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9863 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009864 }
Evan Cheng5759f972008-05-04 09:15:50 +00009865
Craig Topper80e46362012-01-23 06:16:53 +00009866 // SSE/AVX shift intrinsics
9867 case Intrinsic::x86_sse2_psll_w:
9868 case Intrinsic::x86_sse2_psll_d:
9869 case Intrinsic::x86_sse2_psll_q:
9870 case Intrinsic::x86_avx2_psll_w:
9871 case Intrinsic::x86_avx2_psll_d:
9872 case Intrinsic::x86_avx2_psll_q:
9873 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9874 Op.getOperand(1), Op.getOperand(2));
9875 case Intrinsic::x86_sse2_psrl_w:
9876 case Intrinsic::x86_sse2_psrl_d:
9877 case Intrinsic::x86_sse2_psrl_q:
9878 case Intrinsic::x86_avx2_psrl_w:
9879 case Intrinsic::x86_avx2_psrl_d:
9880 case Intrinsic::x86_avx2_psrl_q:
9881 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9882 Op.getOperand(1), Op.getOperand(2));
9883 case Intrinsic::x86_sse2_psra_w:
9884 case Intrinsic::x86_sse2_psra_d:
9885 case Intrinsic::x86_avx2_psra_w:
9886 case Intrinsic::x86_avx2_psra_d:
9887 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9888 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009889 case Intrinsic::x86_sse2_pslli_w:
9890 case Intrinsic::x86_sse2_pslli_d:
9891 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009892 case Intrinsic::x86_avx2_pslli_w:
9893 case Intrinsic::x86_avx2_pslli_d:
9894 case Intrinsic::x86_avx2_pslli_q:
9895 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9896 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009897 case Intrinsic::x86_sse2_psrli_w:
9898 case Intrinsic::x86_sse2_psrli_d:
9899 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009900 case Intrinsic::x86_avx2_psrli_w:
9901 case Intrinsic::x86_avx2_psrli_d:
9902 case Intrinsic::x86_avx2_psrli_q:
9903 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9904 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009905 case Intrinsic::x86_sse2_psrai_w:
9906 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009907 case Intrinsic::x86_avx2_psrai_w:
9908 case Intrinsic::x86_avx2_psrai_d:
9909 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9910 Op.getOperand(1), Op.getOperand(2), DAG);
9911 // Fix vector shift instructions where the last operand is a non-immediate
9912 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009913 case Intrinsic::x86_mmx_pslli_w:
9914 case Intrinsic::x86_mmx_pslli_d:
9915 case Intrinsic::x86_mmx_pslli_q:
9916 case Intrinsic::x86_mmx_psrli_w:
9917 case Intrinsic::x86_mmx_psrli_d:
9918 case Intrinsic::x86_mmx_psrli_q:
9919 case Intrinsic::x86_mmx_psrai_w:
9920 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009921 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009922 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009923 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009924
9925 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009926 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009927 case Intrinsic::x86_mmx_pslli_w:
9928 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009929 break;
Craig Topper80e46362012-01-23 06:16:53 +00009930 case Intrinsic::x86_mmx_pslli_d:
9931 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009932 break;
Craig Topper80e46362012-01-23 06:16:53 +00009933 case Intrinsic::x86_mmx_pslli_q:
9934 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009935 break;
Craig Topper80e46362012-01-23 06:16:53 +00009936 case Intrinsic::x86_mmx_psrli_w:
9937 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009938 break;
Craig Topper80e46362012-01-23 06:16:53 +00009939 case Intrinsic::x86_mmx_psrli_d:
9940 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009941 break;
Craig Topper80e46362012-01-23 06:16:53 +00009942 case Intrinsic::x86_mmx_psrli_q:
9943 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009944 break;
Craig Topper80e46362012-01-23 06:16:53 +00009945 case Intrinsic::x86_mmx_psrai_w:
9946 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009947 break;
Craig Topper80e46362012-01-23 06:16:53 +00009948 case Intrinsic::x86_mmx_psrai_d:
9949 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009950 break;
Craig Topper80e46362012-01-23 06:16:53 +00009951 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009952 }
Mon P Wangefa42202009-09-03 19:56:25 +00009953
9954 // The vector shift intrinsics with scalars uses 32b shift amounts but
9955 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9956 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009957 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9958 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009959// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009960
Owen Andersone50ed302009-08-10 22:56:29 +00009961 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009962 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009963 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009965 Op.getOperand(1), ShAmt);
9966 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009967 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009968}
Evan Cheng72261582005-12-20 06:22:03 +00009969
Dan Gohmand858e902010-04-17 15:26:15 +00009970SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9971 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009972 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9973 MFI->setReturnAddressIsTaken(true);
9974
Bill Wendling64e87322009-01-16 19:25:27 +00009975 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009976 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009977
9978 if (Depth > 0) {
9979 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9980 SDValue Offset =
9981 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009983 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009984 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009985 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009986 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009987 }
9988
9989 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009990 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009991 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009992 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009993}
9994
Dan Gohmand858e902010-04-17 15:26:15 +00009995SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009996 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9997 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009998
Owen Andersone50ed302009-08-10 22:56:29 +00009999 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010000 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010001 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10002 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010003 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010004 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010005 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10006 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010007 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010008 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010009}
10010
Dan Gohman475871a2008-07-27 21:46:04 +000010011SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010012 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010013 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010014}
10015
Dan Gohmand858e902010-04-17 15:26:15 +000010016SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010017 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +000010018 SDValue Chain = Op.getOperand(0);
10019 SDValue Offset = Op.getOperand(1);
10020 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010021 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010022
Dan Gohmand8816272010-08-11 18:14:00 +000010023 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10024 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10025 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010026 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010027
Dan Gohmand8816272010-08-11 18:14:00 +000010028 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
10029 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010030 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010031 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10032 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010033 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010034 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010035
Dale Johannesene4d209d2009-02-03 20:21:25 +000010036 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010037 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010038 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010039}
10040
Duncan Sands4a544a72011-09-06 13:37:06 +000010041SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
10042 SelectionDAG &DAG) const {
10043 return Op.getOperand(0);
10044}
10045
10046SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10047 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010048 SDValue Root = Op.getOperand(0);
10049 SDValue Trmp = Op.getOperand(1); // trampoline
10050 SDValue FPtr = Op.getOperand(2); // nested function
10051 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010052 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010053
Dan Gohman69de1932008-02-06 22:27:42 +000010054 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010055
10056 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010057 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010058
10059 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010060 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10061 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010062
Evan Cheng0e6a0522011-07-18 20:57:22 +000010063 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10064 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010065
10066 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10067
10068 // Load the pointer to the nested function into R11.
10069 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010070 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010071 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010072 Addr, MachinePointerInfo(TrmpAddr),
10073 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010074
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10076 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010077 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10078 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010079 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010080
10081 // Load the 'nest' parameter value into R10.
10082 // R10 is specified in X86CallingConv.td
10083 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10085 DAG.getConstant(10, MVT::i64));
10086 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010087 Addr, MachinePointerInfo(TrmpAddr, 10),
10088 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010089
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10091 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010092 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10093 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010094 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010095
10096 // Jump to the nested function.
10097 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10099 DAG.getConstant(20, MVT::i64));
10100 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010101 Addr, MachinePointerInfo(TrmpAddr, 20),
10102 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010103
10104 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10106 DAG.getConstant(22, MVT::i64));
10107 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010108 MachinePointerInfo(TrmpAddr, 22),
10109 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010110
Duncan Sands4a544a72011-09-06 13:37:06 +000010111 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010112 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010113 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010114 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010115 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010116 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010117
10118 switch (CC) {
10119 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010120 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010121 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010122 case CallingConv::X86_StdCall: {
10123 // Pass 'nest' parameter in ECX.
10124 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010125 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010126
10127 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010128 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010129 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010130
Chris Lattner58d74912008-03-12 17:45:29 +000010131 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010132 unsigned InRegCount = 0;
10133 unsigned Idx = 1;
10134
10135 for (FunctionType::param_iterator I = FTy->param_begin(),
10136 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010137 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010138 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010139 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010140
10141 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010142 report_fatal_error("Nest register in use - reduce number of inreg"
10143 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010144 }
10145 }
10146 break;
10147 }
10148 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010149 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010150 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010151 // Pass 'nest' parameter in EAX.
10152 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010153 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010154 break;
10155 }
10156
Dan Gohman475871a2008-07-27 21:46:04 +000010157 SDValue OutChains[4];
10158 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010159
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10161 DAG.getConstant(10, MVT::i32));
10162 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010163
Chris Lattnera62fe662010-02-05 19:20:30 +000010164 // This is storing the opcode for MOV32ri.
10165 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010166 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010167 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010168 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010169 Trmp, MachinePointerInfo(TrmpAddr),
10170 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010171
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10173 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010174 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10175 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010176 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010177
Chris Lattnera62fe662010-02-05 19:20:30 +000010178 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010179 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10180 DAG.getConstant(5, MVT::i32));
10181 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010182 MachinePointerInfo(TrmpAddr, 5),
10183 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010184
Owen Anderson825b72b2009-08-11 20:47:22 +000010185 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10186 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010187 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10188 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010189 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010190
Duncan Sands4a544a72011-09-06 13:37:06 +000010191 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010192 }
10193}
10194
Dan Gohmand858e902010-04-17 15:26:15 +000010195SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10196 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010197 /*
10198 The rounding mode is in bits 11:10 of FPSR, and has the following
10199 settings:
10200 00 Round to nearest
10201 01 Round to -inf
10202 10 Round to +inf
10203 11 Round to 0
10204
10205 FLT_ROUNDS, on the other hand, expects the following:
10206 -1 Undefined
10207 0 Round to 0
10208 1 Round to nearest
10209 2 Round to +inf
10210 3 Round to -inf
10211
10212 To perform the conversion, we do:
10213 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10214 */
10215
10216 MachineFunction &MF = DAG.getMachineFunction();
10217 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010218 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010219 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010220 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010221 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010222
10223 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010224 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010225 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010226
Michael J. Spencerec38de22010-10-10 22:04:20 +000010227
Chris Lattner2156b792010-09-22 01:11:26 +000010228 MachineMemOperand *MMO =
10229 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10230 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010231
Chris Lattner2156b792010-09-22 01:11:26 +000010232 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10233 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10234 DAG.getVTList(MVT::Other),
10235 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010236
10237 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010238 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010239 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010240
10241 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010242 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010243 DAG.getNode(ISD::SRL, DL, MVT::i16,
10244 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010245 CWD, DAG.getConstant(0x800, MVT::i16)),
10246 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010247 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010248 DAG.getNode(ISD::SRL, DL, MVT::i16,
10249 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 CWD, DAG.getConstant(0x400, MVT::i16)),
10251 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010252
Dan Gohman475871a2008-07-27 21:46:04 +000010253 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010254 DAG.getNode(ISD::AND, DL, MVT::i16,
10255 DAG.getNode(ISD::ADD, DL, MVT::i16,
10256 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 DAG.getConstant(1, MVT::i16)),
10258 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010259
10260
Duncan Sands83ec4b62008-06-06 12:08:01 +000010261 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010262 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010263}
10264
Dan Gohmand858e902010-04-17 15:26:15 +000010265SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010266 EVT VT = Op.getValueType();
10267 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010268 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010269 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010270
10271 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010273 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010274 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010275 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010276 }
Evan Cheng18efe262007-12-14 02:13:44 +000010277
Evan Cheng152804e2007-12-14 08:30:15 +000010278 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010279 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010280 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010281
10282 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010283 SDValue Ops[] = {
10284 Op,
10285 DAG.getConstant(NumBits+NumBits-1, OpVT),
10286 DAG.getConstant(X86::COND_E, MVT::i8),
10287 Op.getValue(1)
10288 };
10289 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010290
10291 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010292 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010293
Owen Anderson825b72b2009-08-11 20:47:22 +000010294 if (VT == MVT::i8)
10295 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010296 return Op;
10297}
10298
Chandler Carruthacc068e2011-12-24 10:55:54 +000010299SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10300 SelectionDAG &DAG) const {
10301 EVT VT = Op.getValueType();
10302 EVT OpVT = VT;
10303 unsigned NumBits = VT.getSizeInBits();
10304 DebugLoc dl = Op.getDebugLoc();
10305
10306 Op = Op.getOperand(0);
10307 if (VT == MVT::i8) {
10308 // Zero extend to i32 since there is not an i8 bsr.
10309 OpVT = MVT::i32;
10310 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10311 }
10312
10313 // Issue a bsr (scan bits in reverse).
10314 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10315 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10316
10317 // And xor with NumBits-1.
10318 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10319
10320 if (VT == MVT::i8)
10321 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10322 return Op;
10323}
10324
Dan Gohmand858e902010-04-17 15:26:15 +000010325SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010326 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010327 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010328 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010329 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010330
10331 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010332 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010333 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010334
10335 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010336 SDValue Ops[] = {
10337 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010338 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010339 DAG.getConstant(X86::COND_E, MVT::i8),
10340 Op.getValue(1)
10341 };
Chandler Carruth77821022011-12-24 12:12:34 +000010342 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010343}
10344
Craig Topper13894fa2011-08-24 06:14:18 +000010345// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10346// ones, and then concatenate the result back.
10347static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010348 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010349
10350 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10351 "Unsupported value type for operation");
10352
Craig Topper66ddd152012-04-27 22:54:43 +000010353 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010354 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010355
10356 // Extract the LHS vectors
10357 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010358 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10359 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010360
10361 // Extract the RHS vectors
10362 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010363 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10364 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010365
10366 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10367 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10368
10369 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10370 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10371 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10372}
10373
10374SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10375 assert(Op.getValueType().getSizeInBits() == 256 &&
10376 Op.getValueType().isInteger() &&
10377 "Only handle AVX 256-bit vector integer operation");
10378 return Lower256IntArith(Op, DAG);
10379}
10380
10381SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10382 assert(Op.getValueType().getSizeInBits() == 256 &&
10383 Op.getValueType().isInteger() &&
10384 "Only handle AVX 256-bit vector integer operation");
10385 return Lower256IntArith(Op, DAG);
10386}
10387
10388SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10389 EVT VT = Op.getValueType();
10390
10391 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010392 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010393 return Lower256IntArith(Op, DAG);
10394
Craig Topper5b209e82012-02-05 03:14:49 +000010395 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10396 "Only know how to lower V2I64/V4I64 multiply");
10397
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010398 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010399
Craig Topper5b209e82012-02-05 03:14:49 +000010400 // Ahi = psrlqi(a, 32);
10401 // Bhi = psrlqi(b, 32);
10402 //
10403 // AloBlo = pmuludq(a, b);
10404 // AloBhi = pmuludq(a, Bhi);
10405 // AhiBlo = pmuludq(Ahi, b);
10406
10407 // AloBhi = psllqi(AloBhi, 32);
10408 // AhiBlo = psllqi(AhiBlo, 32);
10409 // return AloBlo + AloBhi + AhiBlo;
10410
Craig Topperaaa643c2011-11-09 07:28:55 +000010411 SDValue A = Op.getOperand(0);
10412 SDValue B = Op.getOperand(1);
10413
Craig Topper5b209e82012-02-05 03:14:49 +000010414 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010415
Craig Topper5b209e82012-02-05 03:14:49 +000010416 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10417 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010418
Craig Topper5b209e82012-02-05 03:14:49 +000010419 // Bit cast to 32-bit vectors for MULUDQ
10420 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10421 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10422 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10423 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10424 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010425
Craig Topper5b209e82012-02-05 03:14:49 +000010426 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10427 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10428 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010429
Craig Topper5b209e82012-02-05 03:14:49 +000010430 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10431 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010432
Dale Johannesene4d209d2009-02-03 20:21:25 +000010433 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010434 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010435}
10436
Nadav Rotem43012222011-05-11 08:12:09 +000010437SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10438
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010439 EVT VT = Op.getValueType();
10440 DebugLoc dl = Op.getDebugLoc();
10441 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010442 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010443 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010444
Craig Topper1accb7e2012-01-10 06:54:16 +000010445 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010446 return SDValue();
10447
Nadav Rotem43012222011-05-11 08:12:09 +000010448 // Optimize shl/srl/sra with constant shift amount.
10449 if (isSplatVector(Amt.getNode())) {
10450 SDValue SclrAmt = Amt->getOperand(0);
10451 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10452 uint64_t ShiftAmt = C->getZExtValue();
10453
Craig Toppered2e13d2012-01-22 19:15:14 +000010454 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10455 (Subtarget->hasAVX2() &&
10456 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10457 if (Op.getOpcode() == ISD::SHL)
10458 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10459 DAG.getConstant(ShiftAmt, MVT::i32));
10460 if (Op.getOpcode() == ISD::SRL)
10461 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10462 DAG.getConstant(ShiftAmt, MVT::i32));
10463 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10464 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10465 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010466 }
10467
Craig Toppered2e13d2012-01-22 19:15:14 +000010468 if (VT == MVT::v16i8) {
10469 if (Op.getOpcode() == ISD::SHL) {
10470 // Make a large shift.
10471 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10472 DAG.getConstant(ShiftAmt, MVT::i32));
10473 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10474 // Zero out the rightmost bits.
10475 SmallVector<SDValue, 16> V(16,
10476 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10477 MVT::i8));
10478 return DAG.getNode(ISD::AND, dl, VT, SHL,
10479 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010480 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010481 if (Op.getOpcode() == ISD::SRL) {
10482 // Make a large shift.
10483 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10484 DAG.getConstant(ShiftAmt, MVT::i32));
10485 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10486 // Zero out the leftmost bits.
10487 SmallVector<SDValue, 16> V(16,
10488 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10489 MVT::i8));
10490 return DAG.getNode(ISD::AND, dl, VT, SRL,
10491 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10492 }
10493 if (Op.getOpcode() == ISD::SRA) {
10494 if (ShiftAmt == 7) {
10495 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010496 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010497 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010498 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010499
Craig Toppered2e13d2012-01-22 19:15:14 +000010500 // R s>> a === ((R u>> a) ^ m) - m
10501 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10502 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10503 MVT::i8));
10504 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10505 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10506 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10507 return Res;
10508 }
Craig Topper731dfd02012-04-23 03:42:40 +000010509 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010510 }
Craig Topper46154eb2011-11-11 07:39:23 +000010511
Craig Topper0d86d462011-11-20 00:12:05 +000010512 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10513 if (Op.getOpcode() == ISD::SHL) {
10514 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010515 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10516 DAG.getConstant(ShiftAmt, MVT::i32));
10517 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010518 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010519 SmallVector<SDValue, 32> V(32,
10520 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10521 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010522 return DAG.getNode(ISD::AND, dl, VT, SHL,
10523 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010524 }
Craig Topper0d86d462011-11-20 00:12:05 +000010525 if (Op.getOpcode() == ISD::SRL) {
10526 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010527 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10528 DAG.getConstant(ShiftAmt, MVT::i32));
10529 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010530 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010531 SmallVector<SDValue, 32> V(32,
10532 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10533 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010534 return DAG.getNode(ISD::AND, dl, VT, SRL,
10535 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10536 }
10537 if (Op.getOpcode() == ISD::SRA) {
10538 if (ShiftAmt == 7) {
10539 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010540 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010541 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010542 }
10543
10544 // R s>> a === ((R u>> a) ^ m) - m
10545 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10546 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10547 MVT::i8));
10548 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10549 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10550 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10551 return Res;
10552 }
Craig Topper731dfd02012-04-23 03:42:40 +000010553 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010554 }
Nadav Rotem43012222011-05-11 08:12:09 +000010555 }
10556 }
10557
10558 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010559 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010560 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10561 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010562
Chris Lattner7302d802012-02-06 21:56:39 +000010563 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10564 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010565 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10566 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010567 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010568 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010569
10570 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010571 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010572 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10573 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10574 }
Nadav Rotem43012222011-05-11 08:12:09 +000010575 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010576 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010577
Nate Begeman51409212010-07-28 00:21:48 +000010578 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010579 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10580 DAG.getConstant(5, MVT::i32));
10581 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010582
Lang Hames8b99c1e2011-12-17 01:08:46 +000010583 // Turn 'a' into a mask suitable for VSELECT
10584 SDValue VSelM = DAG.getConstant(0x80, VT);
10585 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010586 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010587
Lang Hames8b99c1e2011-12-17 01:08:46 +000010588 SDValue CM1 = DAG.getConstant(0x0f, VT);
10589 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010590
Lang Hames8b99c1e2011-12-17 01:08:46 +000010591 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10592 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010593 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10594 DAG.getConstant(4, MVT::i32), DAG);
10595 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010596 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10597
Nate Begeman51409212010-07-28 00:21:48 +000010598 // a += a
10599 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010600 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010601 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010602
Lang Hames8b99c1e2011-12-17 01:08:46 +000010603 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10604 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010605 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10606 DAG.getConstant(2, MVT::i32), DAG);
10607 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010608 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10609
Nate Begeman51409212010-07-28 00:21:48 +000010610 // a += a
10611 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010612 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010613 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010614
Lang Hames8b99c1e2011-12-17 01:08:46 +000010615 // return VSELECT(r, r+r, a);
10616 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010617 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010618 return R;
10619 }
Craig Topper46154eb2011-11-11 07:39:23 +000010620
10621 // Decompose 256-bit shifts into smaller 128-bit shifts.
10622 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010623 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010624 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10625 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10626
10627 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010628 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10629 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010630
10631 // Recreate the shift amount vectors
10632 SDValue Amt1, Amt2;
10633 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10634 // Constant shift amount
10635 SmallVector<SDValue, 4> Amt1Csts;
10636 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010637 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010638 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010639 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010640 Amt2Csts.push_back(Amt->getOperand(i));
10641
10642 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10643 &Amt1Csts[0], NumElems/2);
10644 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10645 &Amt2Csts[0], NumElems/2);
10646 } else {
10647 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010648 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10649 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010650 }
10651
10652 // Issue new vector shifts for the smaller types
10653 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10654 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10655
10656 // Concatenate the result back
10657 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10658 }
10659
Nate Begeman51409212010-07-28 00:21:48 +000010660 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010661}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010662
Dan Gohmand858e902010-04-17 15:26:15 +000010663SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010664 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10665 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010666 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10667 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010668 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010669 SDValue LHS = N->getOperand(0);
10670 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010671 unsigned BaseOp = 0;
10672 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010673 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010674 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010675 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010676 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010677 // A subtract of one will be selected as a INC. Note that INC doesn't
10678 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010679 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10680 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010681 BaseOp = X86ISD::INC;
10682 Cond = X86::COND_O;
10683 break;
10684 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010685 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010686 Cond = X86::COND_O;
10687 break;
10688 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010689 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010690 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010691 break;
10692 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010693 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10694 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010695 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10696 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010697 BaseOp = X86ISD::DEC;
10698 Cond = X86::COND_O;
10699 break;
10700 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010701 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010702 Cond = X86::COND_O;
10703 break;
10704 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010705 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010706 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010707 break;
10708 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010709 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010710 Cond = X86::COND_O;
10711 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010712 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10713 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10714 MVT::i32);
10715 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010716
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010717 SDValue SetCC =
10718 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10719 DAG.getConstant(X86::COND_O, MVT::i32),
10720 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010721
Dan Gohman6e5fda22011-07-22 18:45:15 +000010722 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010723 }
Bill Wendling74c37652008-12-09 22:08:41 +000010724 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010725
Bill Wendling61edeb52008-12-02 01:06:39 +000010726 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010728 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010729
Bill Wendling61edeb52008-12-02 01:06:39 +000010730 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010731 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10732 DAG.getConstant(Cond, MVT::i32),
10733 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010734
Dan Gohman6e5fda22011-07-22 18:45:15 +000010735 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010736}
10737
Chad Rosier30450e82011-12-22 22:35:21 +000010738SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10739 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010740 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010741 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10742 EVT VT = Op.getValueType();
10743
Craig Toppered2e13d2012-01-22 19:15:14 +000010744 if (!Subtarget->hasSSE2() || !VT.isVector())
10745 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010746
Craig Toppered2e13d2012-01-22 19:15:14 +000010747 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10748 ExtraVT.getScalarType().getSizeInBits();
10749 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10750
10751 switch (VT.getSimpleVT().SimpleTy) {
10752 default: return SDValue();
10753 case MVT::v8i32:
10754 case MVT::v16i16:
10755 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010756 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010757 if (!Subtarget->hasAVX2()) {
10758 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010759 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010760
Craig Toppered2e13d2012-01-22 19:15:14 +000010761 // Extract the LHS vectors
10762 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010763 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10764 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010765
Craig Toppered2e13d2012-01-22 19:15:14 +000010766 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10767 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010768
Craig Toppered2e13d2012-01-22 19:15:14 +000010769 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010770 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010771 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10772 ExtraNumElems/2);
10773 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010774
Craig Toppered2e13d2012-01-22 19:15:14 +000010775 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10776 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010777
Craig Toppered2e13d2012-01-22 19:15:14 +000010778 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10779 }
10780 // fall through
10781 case MVT::v4i32:
10782 case MVT::v8i16: {
10783 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10784 Op.getOperand(0), ShAmt, DAG);
10785 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010786 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010787 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010788}
10789
10790
Eric Christopher9a9d2752010-07-22 02:48:34 +000010791SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10792 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010793
Eric Christopher77ed1352011-07-08 00:04:56 +000010794 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10795 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010796 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010797 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010798 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010799 SDValue Ops[] = {
10800 DAG.getRegister(X86::ESP, MVT::i32), // Base
10801 DAG.getTargetConstant(1, MVT::i8), // Scale
10802 DAG.getRegister(0, MVT::i32), // Index
10803 DAG.getTargetConstant(0, MVT::i32), // Disp
10804 DAG.getRegister(0, MVT::i32), // Segment.
10805 Zero,
10806 Chain
10807 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010808 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010809 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10810 array_lengthof(Ops));
10811 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010812 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010813
Eric Christopher9a9d2752010-07-22 02:48:34 +000010814 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010815 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010816 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010817
Chris Lattner132929a2010-08-14 17:26:09 +000010818 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10819 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10820 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10821 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010822
Chris Lattner132929a2010-08-14 17:26:09 +000010823 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10824 if (!Op1 && !Op2 && !Op3 && Op4)
10825 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010826
Chris Lattner132929a2010-08-14 17:26:09 +000010827 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10828 if (Op1 && !Op2 && !Op3 && !Op4)
10829 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010830
10831 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010832 // (MFENCE)>;
10833 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010834}
10835
Eli Friedman14648462011-07-27 22:21:52 +000010836SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10837 SelectionDAG &DAG) const {
10838 DebugLoc dl = Op.getDebugLoc();
10839 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10840 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10841 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10842 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10843
10844 // The only fence that needs an instruction is a sequentially-consistent
10845 // cross-thread fence.
10846 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10847 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10848 // no-sse2). There isn't any reason to disable it if the target processor
10849 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010850 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010851 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10852
10853 SDValue Chain = Op.getOperand(0);
10854 SDValue Zero = DAG.getConstant(0, MVT::i32);
10855 SDValue Ops[] = {
10856 DAG.getRegister(X86::ESP, MVT::i32), // Base
10857 DAG.getTargetConstant(1, MVT::i8), // Scale
10858 DAG.getRegister(0, MVT::i32), // Index
10859 DAG.getTargetConstant(0, MVT::i32), // Disp
10860 DAG.getRegister(0, MVT::i32), // Segment.
10861 Zero,
10862 Chain
10863 };
10864 SDNode *Res =
10865 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10866 array_lengthof(Ops));
10867 return SDValue(Res, 0);
10868 }
10869
10870 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10871 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10872}
10873
10874
Dan Gohmand858e902010-04-17 15:26:15 +000010875SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010876 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010877 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010878 unsigned Reg = 0;
10879 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010880 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010881 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010882 case MVT::i8: Reg = X86::AL; size = 1; break;
10883 case MVT::i16: Reg = X86::AX; size = 2; break;
10884 case MVT::i32: Reg = X86::EAX; size = 4; break;
10885 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010886 assert(Subtarget->is64Bit() && "Node not type legal!");
10887 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010888 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010889 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010890 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010891 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010892 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010893 Op.getOperand(1),
10894 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010895 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010896 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010897 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010898 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10899 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10900 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010901 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010902 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010903 return cpOut;
10904}
10905
Duncan Sands1607f052008-12-01 11:39:25 +000010906SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010907 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010908 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010909 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010910 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010911 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010912 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010913 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10914 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010915 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010916 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10917 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010918 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010919 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010920 rdx.getValue(1)
10921 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010922 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010923}
10924
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010925SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010926 SelectionDAG &DAG) const {
10927 EVT SrcVT = Op.getOperand(0).getValueType();
10928 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010929 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010930 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010931 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010932 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010933 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010934 // i64 <=> MMX conversions are Legal.
10935 if (SrcVT==MVT::i64 && DstVT.isVector())
10936 return Op;
10937 if (DstVT==MVT::i64 && SrcVT.isVector())
10938 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010939 // MMX <=> MMX conversions are Legal.
10940 if (SrcVT.isVector() && DstVT.isVector())
10941 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010942 // All other conversions need to be expanded.
10943 return SDValue();
10944}
Chris Lattner5b856542010-12-20 00:59:46 +000010945
Dan Gohmand858e902010-04-17 15:26:15 +000010946SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010947 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010948 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010949 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010950 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010951 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010952 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010953 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010954 Node->getOperand(0),
10955 Node->getOperand(1), negOp,
10956 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010957 cast<AtomicSDNode>(Node)->getAlignment(),
10958 cast<AtomicSDNode>(Node)->getOrdering(),
10959 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010960}
10961
Eli Friedman327236c2011-08-24 20:50:09 +000010962static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10963 SDNode *Node = Op.getNode();
10964 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010965 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010966
10967 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010968 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10969 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10970 // (The only way to get a 16-byte store is cmpxchg16b)
10971 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10972 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10973 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010974 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10975 cast<AtomicSDNode>(Node)->getMemoryVT(),
10976 Node->getOperand(0),
10977 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010978 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010979 cast<AtomicSDNode>(Node)->getOrdering(),
10980 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010981 return Swap.getValue(1);
10982 }
10983 // Other atomic stores have a simple pattern.
10984 return Op;
10985}
10986
Chris Lattner5b856542010-12-20 00:59:46 +000010987static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10988 EVT VT = Op.getNode()->getValueType(0);
10989
10990 // Let legalize expand this if it isn't a legal type yet.
10991 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10992 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010993
Chris Lattner5b856542010-12-20 00:59:46 +000010994 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010995
Chris Lattner5b856542010-12-20 00:59:46 +000010996 unsigned Opc;
10997 bool ExtraOp = false;
10998 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010999 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011000 case ISD::ADDC: Opc = X86ISD::ADD; break;
11001 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11002 case ISD::SUBC: Opc = X86ISD::SUB; break;
11003 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11004 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011005
Chris Lattner5b856542010-12-20 00:59:46 +000011006 if (!ExtraOp)
11007 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11008 Op.getOperand(1));
11009 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11010 Op.getOperand(1), Op.getOperand(2));
11011}
11012
Evan Cheng0db9fe62006-04-25 20:13:52 +000011013/// LowerOperation - Provide custom lowering hooks for some operations.
11014///
Dan Gohmand858e902010-04-17 15:26:15 +000011015SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011016 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011017 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011018 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000011019 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000011020 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011021 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
11022 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011023 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011024 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011025 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011026 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11027 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11028 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000011029 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000011030 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011031 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11032 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11033 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011034 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011035 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011036 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011037 case ISD::SHL_PARTS:
11038 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011039 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011040 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011041 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011042 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011043 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011044 case ISD::FABS: return LowerFABS(Op, DAG);
11045 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011046 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011047 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011048 case ISD::SETCC: return LowerSETCC(Op, DAG);
11049 case ISD::SELECT: return LowerSELECT(Op, DAG);
11050 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011051 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011052 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011053 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011054 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011055 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011056 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11057 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011058 case ISD::FRAME_TO_ARGS_OFFSET:
11059 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011060 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011061 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011062 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11063 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011064 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011065 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011066 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011067 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011068 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011069 case ISD::SRA:
11070 case ISD::SRL:
11071 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011072 case ISD::SADDO:
11073 case ISD::UADDO:
11074 case ISD::SSUBO:
11075 case ISD::USUBO:
11076 case ISD::SMULO:
11077 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011078 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011079 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011080 case ISD::ADDC:
11081 case ISD::ADDE:
11082 case ISD::SUBC:
11083 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011084 case ISD::ADD: return LowerADD(Op, DAG);
11085 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011086 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011087}
11088
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011089static void ReplaceATOMIC_LOAD(SDNode *Node,
11090 SmallVectorImpl<SDValue> &Results,
11091 SelectionDAG &DAG) {
11092 DebugLoc dl = Node->getDebugLoc();
11093 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11094
11095 // Convert wide load -> cmpxchg8b/cmpxchg16b
11096 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11097 // (The only way to get a 16-byte load is cmpxchg16b)
11098 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011099 SDValue Zero = DAG.getConstant(0, VT);
11100 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011101 Node->getOperand(0),
11102 Node->getOperand(1), Zero, Zero,
11103 cast<AtomicSDNode>(Node)->getMemOperand(),
11104 cast<AtomicSDNode>(Node)->getOrdering(),
11105 cast<AtomicSDNode>(Node)->getSynchScope());
11106 Results.push_back(Swap.getValue(0));
11107 Results.push_back(Swap.getValue(1));
11108}
11109
Duncan Sands1607f052008-12-01 11:39:25 +000011110void X86TargetLowering::
11111ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011112 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011113 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011114 assert (Node->getValueType(0) == MVT::i64 &&
11115 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011116
11117 SDValue Chain = Node->getOperand(0);
11118 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011119 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011120 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011121 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011122 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011123 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011124 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011125 SDValue Result =
11126 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11127 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011128 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011129 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011130 Results.push_back(Result.getValue(2));
11131}
11132
Duncan Sands126d9072008-07-04 11:47:58 +000011133/// ReplaceNodeResults - Replace a node with an illegal result type
11134/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011135void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11136 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011137 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011138 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011139 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011140 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011141 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011142 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011143 case ISD::ADDC:
11144 case ISD::ADDE:
11145 case ISD::SUBC:
11146 case ISD::SUBE:
11147 // We don't want to expand or promote these.
11148 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011149 case ISD::FP_TO_SINT:
11150 case ISD::FP_TO_UINT: {
11151 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11152
11153 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11154 return;
11155
Eli Friedman948e95a2009-05-23 09:59:16 +000011156 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011157 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011158 SDValue FIST = Vals.first, StackSlot = Vals.second;
11159 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011160 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011161 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011162 if (StackSlot.getNode() != 0)
11163 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11164 MachinePointerInfo(),
11165 false, false, false, 0));
11166 else
11167 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011168 }
11169 return;
11170 }
11171 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011172 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011173 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011174 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011175 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011176 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011177 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011178 eax.getValue(2));
11179 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11180 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011181 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011182 Results.push_back(edx.getValue(1));
11183 return;
11184 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011185 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011186 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011187 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011188 bool Regs64bit = T == MVT::i128;
11189 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011190 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011191 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11192 DAG.getConstant(0, HalfT));
11193 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11194 DAG.getConstant(1, HalfT));
11195 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11196 Regs64bit ? X86::RAX : X86::EAX,
11197 cpInL, SDValue());
11198 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11199 Regs64bit ? X86::RDX : X86::EDX,
11200 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011201 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011202 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11203 DAG.getConstant(0, HalfT));
11204 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11205 DAG.getConstant(1, HalfT));
11206 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11207 Regs64bit ? X86::RBX : X86::EBX,
11208 swapInL, cpInH.getValue(1));
11209 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11210 Regs64bit ? X86::RCX : X86::ECX,
11211 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011212 SDValue Ops[] = { swapInH.getValue(0),
11213 N->getOperand(1),
11214 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011215 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011216 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011217 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11218 X86ISD::LCMPXCHG8_DAG;
11219 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011220 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011221 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11222 Regs64bit ? X86::RAX : X86::EAX,
11223 HalfT, Result.getValue(1));
11224 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11225 Regs64bit ? X86::RDX : X86::EDX,
11226 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011227 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011228 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011229 Results.push_back(cpOutH.getValue(1));
11230 return;
11231 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011232 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011233 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11234 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011235 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011236 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11237 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011238 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011239 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11240 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011241 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011242 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11243 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011244 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011245 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11246 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011247 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011248 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11249 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011250 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011251 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11252 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011253 case ISD::ATOMIC_LOAD:
11254 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011255 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011256}
11257
Evan Cheng72261582005-12-20 06:22:03 +000011258const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11259 switch (Opcode) {
11260 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011261 case X86ISD::BSF: return "X86ISD::BSF";
11262 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011263 case X86ISD::SHLD: return "X86ISD::SHLD";
11264 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011265 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011266 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011267 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011268 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011269 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011270 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011271 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11272 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11273 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011274 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011275 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011276 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011277 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011278 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011279 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011280 case X86ISD::COMI: return "X86ISD::COMI";
11281 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011282 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011283 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011284 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11285 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011286 case X86ISD::CMOV: return "X86ISD::CMOV";
11287 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011288 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011289 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11290 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011291 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011292 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011293 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011294 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011295 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011296 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11297 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011298 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011299 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011300 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011301 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011302 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011303 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11304 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11305 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011306 case X86ISD::HADD: return "X86ISD::HADD";
11307 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011308 case X86ISD::FHADD: return "X86ISD::FHADD";
11309 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011310 case X86ISD::FMAX: return "X86ISD::FMAX";
11311 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011312 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11313 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011314 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011315 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011316 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011317 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011318 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011319 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011320 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011321 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11322 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011323 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11324 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11325 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11326 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11327 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11328 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011329 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11330 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011331 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11332 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011333 case X86ISD::VSHL: return "X86ISD::VSHL";
11334 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011335 case X86ISD::VSRA: return "X86ISD::VSRA";
11336 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11337 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11338 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011339 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011340 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11341 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011342 case X86ISD::ADD: return "X86ISD::ADD";
11343 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011344 case X86ISD::ADC: return "X86ISD::ADC";
11345 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011346 case X86ISD::SMUL: return "X86ISD::SMUL";
11347 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011348 case X86ISD::INC: return "X86ISD::INC";
11349 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011350 case X86ISD::OR: return "X86ISD::OR";
11351 case X86ISD::XOR: return "X86ISD::XOR";
11352 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011353 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011354 case X86ISD::BLSI: return "X86ISD::BLSI";
11355 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11356 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011357 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011358 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011359 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011360 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11361 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11362 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011363 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011364 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011365 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011366 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011367 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011368 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11369 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011370 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11371 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11372 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011373 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11374 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011375 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11376 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011377 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011378 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011379 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011380 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11381 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011382 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011383 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011384 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011385 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011386 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011387 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011388 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011389 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011390 }
11391}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011392
Chris Lattnerc9addb72007-03-30 23:15:24 +000011393// isLegalAddressingMode - Return true if the addressing mode represented
11394// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011395bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011396 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011397 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011398 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011399 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011400
Chris Lattnerc9addb72007-03-30 23:15:24 +000011401 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011402 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011403 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011404
Chris Lattnerc9addb72007-03-30 23:15:24 +000011405 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011406 unsigned GVFlags =
11407 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011408
Chris Lattnerdfed4132009-07-10 07:38:24 +000011409 // If a reference to this global requires an extra load, we can't fold it.
11410 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011411 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011412
Chris Lattnerdfed4132009-07-10 07:38:24 +000011413 // If BaseGV requires a register for the PIC base, we cannot also have a
11414 // BaseReg specified.
11415 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011416 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011417
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011418 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011419 if ((M != CodeModel::Small || R != Reloc::Static) &&
11420 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011421 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011422 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011423
Chris Lattnerc9addb72007-03-30 23:15:24 +000011424 switch (AM.Scale) {
11425 case 0:
11426 case 1:
11427 case 2:
11428 case 4:
11429 case 8:
11430 // These scales always work.
11431 break;
11432 case 3:
11433 case 5:
11434 case 9:
11435 // These scales are formed with basereg+scalereg. Only accept if there is
11436 // no basereg yet.
11437 if (AM.HasBaseReg)
11438 return false;
11439 break;
11440 default: // Other stuff never works.
11441 return false;
11442 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011443
Chris Lattnerc9addb72007-03-30 23:15:24 +000011444 return true;
11445}
11446
11447
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011448bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011449 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011450 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011451 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11452 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011453 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011454 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011455 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011456}
11457
Owen Andersone50ed302009-08-10 22:56:29 +000011458bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011459 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011460 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011461 unsigned NumBits1 = VT1.getSizeInBits();
11462 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011463 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011464 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011465 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011466}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011467
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011468bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011469 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011470 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011471}
11472
Owen Andersone50ed302009-08-10 22:56:29 +000011473bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011474 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011475 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011476}
11477
Owen Andersone50ed302009-08-10 22:56:29 +000011478bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011479 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011480 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011481}
11482
Evan Cheng60c07e12006-07-05 22:17:51 +000011483/// isShuffleMaskLegal - Targets can use this to indicate that they only
11484/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11485/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11486/// are assumed to be legal.
11487bool
Eric Christopherfd179292009-08-27 18:07:15 +000011488X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011489 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011490 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011491 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011492 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011493
Nate Begemana09008b2009-10-19 02:17:23 +000011494 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011495 return (VT.getVectorNumElements() == 2 ||
11496 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11497 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011498 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011499 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011500 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11501 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011502 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011503 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11504 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011505 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11506 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011507}
11508
Dan Gohman7d8143f2008-04-09 20:09:42 +000011509bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011510X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011511 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011512 unsigned NumElts = VT.getVectorNumElements();
11513 // FIXME: This collection of masks seems suspect.
11514 if (NumElts == 2)
11515 return true;
11516 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11517 return (isMOVLMask(Mask, VT) ||
11518 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011519 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11520 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011521 }
11522 return false;
11523}
11524
11525//===----------------------------------------------------------------------===//
11526// X86 Scheduler Hooks
11527//===----------------------------------------------------------------------===//
11528
Mon P Wang63307c32008-05-05 19:05:59 +000011529// private utility function
11530MachineBasicBlock *
11531X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11532 MachineBasicBlock *MBB,
11533 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011534 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011535 unsigned LoadOpc,
11536 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011537 unsigned notOpc,
11538 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011539 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011540 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011541 // For the atomic bitwise operator, we generate
11542 // thisMBB:
11543 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011544 // ld t1 = [bitinstr.addr]
11545 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011546 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011547 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011548 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011549 // bz newMBB
11550 // fallthrough -->nextMBB
11551 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11552 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011553 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011554 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011555
Mon P Wang63307c32008-05-05 19:05:59 +000011556 /// First build the CFG
11557 MachineFunction *F = MBB->getParent();
11558 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011559 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11560 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11561 F->insert(MBBIter, newMBB);
11562 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011563
Dan Gohman14152b42010-07-06 20:24:04 +000011564 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11565 nextMBB->splice(nextMBB->begin(), thisMBB,
11566 llvm::next(MachineBasicBlock::iterator(bInstr)),
11567 thisMBB->end());
11568 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011569
Mon P Wang63307c32008-05-05 19:05:59 +000011570 // Update thisMBB to fall through to newMBB
11571 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011572
Mon P Wang63307c32008-05-05 19:05:59 +000011573 // newMBB jumps to itself and fall through to nextMBB
11574 newMBB->addSuccessor(nextMBB);
11575 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011576
Mon P Wang63307c32008-05-05 19:05:59 +000011577 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011578 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011579 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011580 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011581 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011582 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011583 int numArgs = bInstr->getNumOperands() - 1;
11584 for (int i=0; i < numArgs; ++i)
11585 argOpers[i] = &bInstr->getOperand(i+1);
11586
11587 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011588 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011589 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011590
Dale Johannesen140be2d2008-08-19 18:47:28 +000011591 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011592 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011593 for (int i=0; i <= lastAddrIndx; ++i)
11594 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011595
Dale Johannesen140be2d2008-08-19 18:47:28 +000011596 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011597 assert((argOpers[valArgIndx]->isReg() ||
11598 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011599 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011600 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011601 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011602 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011603 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011604 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011605 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011606
Richard Smith42fc29e2012-04-13 22:47:00 +000011607 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11608 if (Invert) {
11609 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11610 }
11611 else
11612 t3 = t2;
11613
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011614 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011615 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011616
Dale Johannesene4d209d2009-02-03 20:21:25 +000011617 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011618 for (int i=0; i <= lastAddrIndx; ++i)
11619 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011620 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011621 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011622 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11623 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011624
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011625 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011626 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011627
Mon P Wang63307c32008-05-05 19:05:59 +000011628 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011629 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011630
Dan Gohman14152b42010-07-06 20:24:04 +000011631 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011632 return nextMBB;
11633}
11634
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011635// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011636MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011637X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11638 MachineBasicBlock *MBB,
11639 unsigned regOpcL,
11640 unsigned regOpcH,
11641 unsigned immOpcL,
11642 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011643 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011644 // For the atomic bitwise operator, we generate
11645 // thisMBB (instructions are in pairs, except cmpxchg8b)
11646 // ld t1,t2 = [bitinstr.addr]
11647 // newMBB:
11648 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11649 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011650 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011651 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011652 // mov ECX, EBX <- t5, t6
11653 // mov EAX, EDX <- t1, t2
11654 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11655 // mov t3, t4 <- EAX, EDX
11656 // bz newMBB
11657 // result in out1, out2
11658 // fallthrough -->nextMBB
11659
Craig Topperc9099502012-04-20 06:31:50 +000011660 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011661 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011662 const unsigned NotOpc = X86::NOT32r;
11663 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11664 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11665 MachineFunction::iterator MBBIter = MBB;
11666 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011667
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668 /// First build the CFG
11669 MachineFunction *F = MBB->getParent();
11670 MachineBasicBlock *thisMBB = MBB;
11671 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11672 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11673 F->insert(MBBIter, newMBB);
11674 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011675
Dan Gohman14152b42010-07-06 20:24:04 +000011676 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11677 nextMBB->splice(nextMBB->begin(), thisMBB,
11678 llvm::next(MachineBasicBlock::iterator(bInstr)),
11679 thisMBB->end());
11680 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011681
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011682 // Update thisMBB to fall through to newMBB
11683 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011684
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011685 // newMBB jumps to itself and fall through to nextMBB
11686 newMBB->addSuccessor(nextMBB);
11687 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011688
Dale Johannesene4d209d2009-02-03 20:21:25 +000011689 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011690 // Insert instructions into newMBB based on incoming instruction
11691 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011692 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011693 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011694 MachineOperand& dest1Oper = bInstr->getOperand(0);
11695 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011696 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11697 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011698 argOpers[i] = &bInstr->getOperand(i+2);
11699
Dan Gohman71ea4e52010-05-14 21:01:44 +000011700 // We use some of the operands multiple times, so conservatively just
11701 // clear any kill flags that might be present.
11702 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11703 argOpers[i]->setIsKill(false);
11704 }
11705
Evan Chengad5b52f2010-01-08 19:14:57 +000011706 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011707 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011709 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011710 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011711 for (int i=0; i <= lastAddrIndx; ++i)
11712 (*MIB).addOperand(*argOpers[i]);
11713 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011714 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011715 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011716 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011717 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011718 MachineOperand newOp3 = *(argOpers[3]);
11719 if (newOp3.isImm())
11720 newOp3.setImm(newOp3.getImm()+4);
11721 else
11722 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011723 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011724 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011725
11726 // t3/4 are defined later, at the bottom of the loop
11727 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11728 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011729 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011730 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011731 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011732 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11733
Evan Cheng306b4ca2010-01-08 23:41:50 +000011734 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011735 // the PHI instructions.
11736 t1 = dest1Oper.getReg();
11737 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011738
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011739 int valArgIndx = lastAddrIndx + 1;
11740 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011741 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011742 "invalid operand");
11743 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11744 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011745 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011746 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011747 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011748 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011749 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011750 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011751 (*MIB).addOperand(*argOpers[valArgIndx]);
11752 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011753 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011754 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011755 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011756 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011757 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011758 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011759 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011760 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011761 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011762 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011763
Richard Smith42fc29e2012-04-13 22:47:00 +000011764 unsigned t7, t8;
11765 if (Invert) {
11766 t7 = F->getRegInfo().createVirtualRegister(RC);
11767 t8 = F->getRegInfo().createVirtualRegister(RC);
11768 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11769 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11770 } else {
11771 t7 = t5;
11772 t8 = t6;
11773 }
11774
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011775 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011776 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011777 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011778 MIB.addReg(t2);
11779
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011780 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011781 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011782 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011783 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011784
Dale Johannesene4d209d2009-02-03 20:21:25 +000011785 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011786 for (int i=0; i <= lastAddrIndx; ++i)
11787 (*MIB).addOperand(*argOpers[i]);
11788
11789 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011790 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11791 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011792
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011793 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011794 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011795 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011796 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011797
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011798 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011799 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011800
Dan Gohman14152b42010-07-06 20:24:04 +000011801 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011802 return nextMBB;
11803}
11804
11805// private utility function
11806MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011807X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11808 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011809 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011810 // For the atomic min/max operator, we generate
11811 // thisMBB:
11812 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011813 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011814 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011815 // cmp t1, t2
11816 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011817 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011818 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11819 // bz newMBB
11820 // fallthrough -->nextMBB
11821 //
11822 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11823 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011824 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011825 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011826
Mon P Wang63307c32008-05-05 19:05:59 +000011827 /// First build the CFG
11828 MachineFunction *F = MBB->getParent();
11829 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011830 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11831 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11832 F->insert(MBBIter, newMBB);
11833 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011834
Dan Gohman14152b42010-07-06 20:24:04 +000011835 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11836 nextMBB->splice(nextMBB->begin(), thisMBB,
11837 llvm::next(MachineBasicBlock::iterator(mInstr)),
11838 thisMBB->end());
11839 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011840
Mon P Wang63307c32008-05-05 19:05:59 +000011841 // Update thisMBB to fall through to newMBB
11842 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011843
Mon P Wang63307c32008-05-05 19:05:59 +000011844 // newMBB jumps to newMBB and fall through to nextMBB
11845 newMBB->addSuccessor(nextMBB);
11846 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011847
Dale Johannesene4d209d2009-02-03 20:21:25 +000011848 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011849 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011850 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011851 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011852 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011853 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011854 int numArgs = mInstr->getNumOperands() - 1;
11855 for (int i=0; i < numArgs; ++i)
11856 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011857
Mon P Wang63307c32008-05-05 19:05:59 +000011858 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011859 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011860 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011861
Craig Topperc9099502012-04-20 06:31:50 +000011862 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011863 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011864 for (int i=0; i <= lastAddrIndx; ++i)
11865 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011866
Mon P Wang63307c32008-05-05 19:05:59 +000011867 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011868 assert((argOpers[valArgIndx]->isReg() ||
11869 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011870 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011871
Craig Topperc9099502012-04-20 06:31:50 +000011872 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011873 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011874 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011875 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011876 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011877 (*MIB).addOperand(*argOpers[valArgIndx]);
11878
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011879 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011880 MIB.addReg(t1);
11881
Dale Johannesene4d209d2009-02-03 20:21:25 +000011882 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011883 MIB.addReg(t1);
11884 MIB.addReg(t2);
11885
11886 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011887 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011888 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011889 MIB.addReg(t2);
11890 MIB.addReg(t1);
11891
11892 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011893 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011894 for (int i=0; i <= lastAddrIndx; ++i)
11895 (*MIB).addOperand(*argOpers[i]);
11896 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011897 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011898 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11899 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011900
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011901 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011902 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011903
Mon P Wang63307c32008-05-05 19:05:59 +000011904 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011905 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011906
Dan Gohman14152b42010-07-06 20:24:04 +000011907 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011908 return nextMBB;
11909}
11910
Eric Christopherf83a5de2009-08-27 18:08:16 +000011911// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011912// or XMM0_V32I8 in AVX all of this code can be replaced with that
11913// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011914MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011915X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011916 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011917 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011918 "Target must have SSE4.2 or AVX features enabled");
11919
Eric Christopherb120ab42009-08-18 22:50:32 +000011920 DebugLoc dl = MI->getDebugLoc();
11921 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011922 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011923 if (!Subtarget->hasAVX()) {
11924 if (memArg)
11925 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11926 else
11927 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11928 } else {
11929 if (memArg)
11930 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11931 else
11932 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11933 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011934
Eric Christopher41c902f2010-11-30 08:20:21 +000011935 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011936 for (unsigned i = 0; i < numArgs; ++i) {
11937 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011938 if (!(Op.isReg() && Op.isImplicit()))
11939 MIB.addOperand(Op);
11940 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011941 BuildMI(*BB, MI, dl,
11942 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11943 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011944 .addReg(X86::XMM0);
11945
Dan Gohman14152b42010-07-06 20:24:04 +000011946 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011947 return BB;
11948}
11949
11950MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011951X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011952 DebugLoc dl = MI->getDebugLoc();
11953 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011954
Eric Christopher228232b2010-11-30 07:20:12 +000011955 // Address into RAX/EAX, other two args into ECX, EDX.
11956 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11957 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11958 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11959 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011960 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011961
Eric Christopher228232b2010-11-30 07:20:12 +000011962 unsigned ValOps = X86::AddrNumOperands;
11963 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11964 .addReg(MI->getOperand(ValOps).getReg());
11965 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11966 .addReg(MI->getOperand(ValOps+1).getReg());
11967
11968 // The instruction doesn't actually take any operands though.
11969 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011970
Eric Christopher228232b2010-11-30 07:20:12 +000011971 MI->eraseFromParent(); // The pseudo is gone now.
11972 return BB;
11973}
11974
11975MachineBasicBlock *
11976X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011977 DebugLoc dl = MI->getDebugLoc();
11978 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011979
Eric Christopher228232b2010-11-30 07:20:12 +000011980 // First arg in ECX, the second in EAX.
11981 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11982 .addReg(MI->getOperand(0).getReg());
11983 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11984 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011985
Eric Christopher228232b2010-11-30 07:20:12 +000011986 // The instruction doesn't actually take any operands though.
11987 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011988
Eric Christopher228232b2010-11-30 07:20:12 +000011989 MI->eraseFromParent(); // The pseudo is gone now.
11990 return BB;
11991}
11992
11993MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011994X86TargetLowering::EmitVAARG64WithCustomInserter(
11995 MachineInstr *MI,
11996 MachineBasicBlock *MBB) const {
11997 // Emit va_arg instruction on X86-64.
11998
11999 // Operands to this pseudo-instruction:
12000 // 0 ) Output : destination address (reg)
12001 // 1-5) Input : va_list address (addr, i64mem)
12002 // 6 ) ArgSize : Size (in bytes) of vararg type
12003 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12004 // 8 ) Align : Alignment of type
12005 // 9 ) EFLAGS (implicit-def)
12006
12007 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12008 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12009
12010 unsigned DestReg = MI->getOperand(0).getReg();
12011 MachineOperand &Base = MI->getOperand(1);
12012 MachineOperand &Scale = MI->getOperand(2);
12013 MachineOperand &Index = MI->getOperand(3);
12014 MachineOperand &Disp = MI->getOperand(4);
12015 MachineOperand &Segment = MI->getOperand(5);
12016 unsigned ArgSize = MI->getOperand(6).getImm();
12017 unsigned ArgMode = MI->getOperand(7).getImm();
12018 unsigned Align = MI->getOperand(8).getImm();
12019
12020 // Memory Reference
12021 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12022 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12023 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12024
12025 // Machine Information
12026 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12027 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12028 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12029 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12030 DebugLoc DL = MI->getDebugLoc();
12031
12032 // struct va_list {
12033 // i32 gp_offset
12034 // i32 fp_offset
12035 // i64 overflow_area (address)
12036 // i64 reg_save_area (address)
12037 // }
12038 // sizeof(va_list) = 24
12039 // alignment(va_list) = 8
12040
12041 unsigned TotalNumIntRegs = 6;
12042 unsigned TotalNumXMMRegs = 8;
12043 bool UseGPOffset = (ArgMode == 1);
12044 bool UseFPOffset = (ArgMode == 2);
12045 unsigned MaxOffset = TotalNumIntRegs * 8 +
12046 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12047
12048 /* Align ArgSize to a multiple of 8 */
12049 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12050 bool NeedsAlign = (Align > 8);
12051
12052 MachineBasicBlock *thisMBB = MBB;
12053 MachineBasicBlock *overflowMBB;
12054 MachineBasicBlock *offsetMBB;
12055 MachineBasicBlock *endMBB;
12056
12057 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12058 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12059 unsigned OffsetReg = 0;
12060
12061 if (!UseGPOffset && !UseFPOffset) {
12062 // If we only pull from the overflow region, we don't create a branch.
12063 // We don't need to alter control flow.
12064 OffsetDestReg = 0; // unused
12065 OverflowDestReg = DestReg;
12066
12067 offsetMBB = NULL;
12068 overflowMBB = thisMBB;
12069 endMBB = thisMBB;
12070 } else {
12071 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12072 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12073 // If not, pull from overflow_area. (branch to overflowMBB)
12074 //
12075 // thisMBB
12076 // | .
12077 // | .
12078 // offsetMBB overflowMBB
12079 // | .
12080 // | .
12081 // endMBB
12082
12083 // Registers for the PHI in endMBB
12084 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12085 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12086
12087 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12088 MachineFunction *MF = MBB->getParent();
12089 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12090 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12091 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12092
12093 MachineFunction::iterator MBBIter = MBB;
12094 ++MBBIter;
12095
12096 // Insert the new basic blocks
12097 MF->insert(MBBIter, offsetMBB);
12098 MF->insert(MBBIter, overflowMBB);
12099 MF->insert(MBBIter, endMBB);
12100
12101 // Transfer the remainder of MBB and its successor edges to endMBB.
12102 endMBB->splice(endMBB->begin(), thisMBB,
12103 llvm::next(MachineBasicBlock::iterator(MI)),
12104 thisMBB->end());
12105 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12106
12107 // Make offsetMBB and overflowMBB successors of thisMBB
12108 thisMBB->addSuccessor(offsetMBB);
12109 thisMBB->addSuccessor(overflowMBB);
12110
12111 // endMBB is a successor of both offsetMBB and overflowMBB
12112 offsetMBB->addSuccessor(endMBB);
12113 overflowMBB->addSuccessor(endMBB);
12114
12115 // Load the offset value into a register
12116 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12117 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12118 .addOperand(Base)
12119 .addOperand(Scale)
12120 .addOperand(Index)
12121 .addDisp(Disp, UseFPOffset ? 4 : 0)
12122 .addOperand(Segment)
12123 .setMemRefs(MMOBegin, MMOEnd);
12124
12125 // Check if there is enough room left to pull this argument.
12126 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12127 .addReg(OffsetReg)
12128 .addImm(MaxOffset + 8 - ArgSizeA8);
12129
12130 // Branch to "overflowMBB" if offset >= max
12131 // Fall through to "offsetMBB" otherwise
12132 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12133 .addMBB(overflowMBB);
12134 }
12135
12136 // In offsetMBB, emit code to use the reg_save_area.
12137 if (offsetMBB) {
12138 assert(OffsetReg != 0);
12139
12140 // Read the reg_save_area address.
12141 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12142 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12143 .addOperand(Base)
12144 .addOperand(Scale)
12145 .addOperand(Index)
12146 .addDisp(Disp, 16)
12147 .addOperand(Segment)
12148 .setMemRefs(MMOBegin, MMOEnd);
12149
12150 // Zero-extend the offset
12151 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12152 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12153 .addImm(0)
12154 .addReg(OffsetReg)
12155 .addImm(X86::sub_32bit);
12156
12157 // Add the offset to the reg_save_area to get the final address.
12158 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12159 .addReg(OffsetReg64)
12160 .addReg(RegSaveReg);
12161
12162 // Compute the offset for the next argument
12163 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12164 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12165 .addReg(OffsetReg)
12166 .addImm(UseFPOffset ? 16 : 8);
12167
12168 // Store it back into the va_list.
12169 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12170 .addOperand(Base)
12171 .addOperand(Scale)
12172 .addOperand(Index)
12173 .addDisp(Disp, UseFPOffset ? 4 : 0)
12174 .addOperand(Segment)
12175 .addReg(NextOffsetReg)
12176 .setMemRefs(MMOBegin, MMOEnd);
12177
12178 // Jump to endMBB
12179 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12180 .addMBB(endMBB);
12181 }
12182
12183 //
12184 // Emit code to use overflow area
12185 //
12186
12187 // Load the overflow_area address into a register.
12188 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12189 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12190 .addOperand(Base)
12191 .addOperand(Scale)
12192 .addOperand(Index)
12193 .addDisp(Disp, 8)
12194 .addOperand(Segment)
12195 .setMemRefs(MMOBegin, MMOEnd);
12196
12197 // If we need to align it, do so. Otherwise, just copy the address
12198 // to OverflowDestReg.
12199 if (NeedsAlign) {
12200 // Align the overflow address
12201 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12202 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12203
12204 // aligned_addr = (addr + (align-1)) & ~(align-1)
12205 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12206 .addReg(OverflowAddrReg)
12207 .addImm(Align-1);
12208
12209 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12210 .addReg(TmpReg)
12211 .addImm(~(uint64_t)(Align-1));
12212 } else {
12213 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12214 .addReg(OverflowAddrReg);
12215 }
12216
12217 // Compute the next overflow address after this argument.
12218 // (the overflow address should be kept 8-byte aligned)
12219 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12220 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12221 .addReg(OverflowDestReg)
12222 .addImm(ArgSizeA8);
12223
12224 // Store the new overflow address.
12225 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12226 .addOperand(Base)
12227 .addOperand(Scale)
12228 .addOperand(Index)
12229 .addDisp(Disp, 8)
12230 .addOperand(Segment)
12231 .addReg(NextAddrReg)
12232 .setMemRefs(MMOBegin, MMOEnd);
12233
12234 // If we branched, emit the PHI to the front of endMBB.
12235 if (offsetMBB) {
12236 BuildMI(*endMBB, endMBB->begin(), DL,
12237 TII->get(X86::PHI), DestReg)
12238 .addReg(OffsetDestReg).addMBB(offsetMBB)
12239 .addReg(OverflowDestReg).addMBB(overflowMBB);
12240 }
12241
12242 // Erase the pseudo instruction
12243 MI->eraseFromParent();
12244
12245 return endMBB;
12246}
12247
12248MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012249X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12250 MachineInstr *MI,
12251 MachineBasicBlock *MBB) const {
12252 // Emit code to save XMM registers to the stack. The ABI says that the
12253 // number of registers to save is given in %al, so it's theoretically
12254 // possible to do an indirect jump trick to avoid saving all of them,
12255 // however this code takes a simpler approach and just executes all
12256 // of the stores if %al is non-zero. It's less code, and it's probably
12257 // easier on the hardware branch predictor, and stores aren't all that
12258 // expensive anyway.
12259
12260 // Create the new basic blocks. One block contains all the XMM stores,
12261 // and one block is the final destination regardless of whether any
12262 // stores were performed.
12263 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12264 MachineFunction *F = MBB->getParent();
12265 MachineFunction::iterator MBBIter = MBB;
12266 ++MBBIter;
12267 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12268 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12269 F->insert(MBBIter, XMMSaveMBB);
12270 F->insert(MBBIter, EndMBB);
12271
Dan Gohman14152b42010-07-06 20:24:04 +000012272 // Transfer the remainder of MBB and its successor edges to EndMBB.
12273 EndMBB->splice(EndMBB->begin(), MBB,
12274 llvm::next(MachineBasicBlock::iterator(MI)),
12275 MBB->end());
12276 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12277
Dan Gohmand6708ea2009-08-15 01:38:56 +000012278 // The original block will now fall through to the XMM save block.
12279 MBB->addSuccessor(XMMSaveMBB);
12280 // The XMMSaveMBB will fall through to the end block.
12281 XMMSaveMBB->addSuccessor(EndMBB);
12282
12283 // Now add the instructions.
12284 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12285 DebugLoc DL = MI->getDebugLoc();
12286
12287 unsigned CountReg = MI->getOperand(0).getReg();
12288 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12289 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12290
12291 if (!Subtarget->isTargetWin64()) {
12292 // If %al is 0, branch around the XMM save block.
12293 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012294 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012295 MBB->addSuccessor(EndMBB);
12296 }
12297
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012298 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012299 // In the XMM save block, save all the XMM argument registers.
12300 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12301 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012302 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012303 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012304 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012305 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012306 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012307 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012308 .addFrameIndex(RegSaveFrameIndex)
12309 .addImm(/*Scale=*/1)
12310 .addReg(/*IndexReg=*/0)
12311 .addImm(/*Disp=*/Offset)
12312 .addReg(/*Segment=*/0)
12313 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012314 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012315 }
12316
Dan Gohman14152b42010-07-06 20:24:04 +000012317 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012318
12319 return EndMBB;
12320}
Mon P Wang63307c32008-05-05 19:05:59 +000012321
Lang Hames6e3f7e42012-02-03 01:13:49 +000012322// The EFLAGS operand of SelectItr might be missing a kill marker
12323// because there were multiple uses of EFLAGS, and ISel didn't know
12324// which to mark. Figure out whether SelectItr should have had a
12325// kill marker, and set it if it should. Returns the correct kill
12326// marker value.
12327static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12328 MachineBasicBlock* BB,
12329 const TargetRegisterInfo* TRI) {
12330 // Scan forward through BB for a use/def of EFLAGS.
12331 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12332 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012333 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012334 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012335 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012336 if (mi.definesRegister(X86::EFLAGS))
12337 break; // Should have kill-flag - update below.
12338 }
12339
12340 // If we hit the end of the block, check whether EFLAGS is live into a
12341 // successor.
12342 if (miI == BB->end()) {
12343 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12344 sEnd = BB->succ_end();
12345 sItr != sEnd; ++sItr) {
12346 MachineBasicBlock* succ = *sItr;
12347 if (succ->isLiveIn(X86::EFLAGS))
12348 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012349 }
12350 }
12351
Lang Hames6e3f7e42012-02-03 01:13:49 +000012352 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12353 // out. SelectMI should have a kill flag on EFLAGS.
12354 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012355 return true;
12356}
12357
Evan Cheng60c07e12006-07-05 22:17:51 +000012358MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012359X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012360 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012361 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12362 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012363
Chris Lattner52600972009-09-02 05:57:00 +000012364 // To "insert" a SELECT_CC instruction, we actually have to insert the
12365 // diamond control-flow pattern. The incoming instruction knows the
12366 // destination vreg to set, the condition code register to branch on, the
12367 // true/false values to select between, and a branch opcode to use.
12368 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12369 MachineFunction::iterator It = BB;
12370 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012371
Chris Lattner52600972009-09-02 05:57:00 +000012372 // thisMBB:
12373 // ...
12374 // TrueVal = ...
12375 // cmpTY ccX, r1, r2
12376 // bCC copy1MBB
12377 // fallthrough --> copy0MBB
12378 MachineBasicBlock *thisMBB = BB;
12379 MachineFunction *F = BB->getParent();
12380 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12381 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012382 F->insert(It, copy0MBB);
12383 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012384
Bill Wendling730c07e2010-06-25 20:48:10 +000012385 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12386 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012387 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12388 if (!MI->killsRegister(X86::EFLAGS) &&
12389 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12390 copy0MBB->addLiveIn(X86::EFLAGS);
12391 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012392 }
12393
Dan Gohman14152b42010-07-06 20:24:04 +000012394 // Transfer the remainder of BB and its successor edges to sinkMBB.
12395 sinkMBB->splice(sinkMBB->begin(), BB,
12396 llvm::next(MachineBasicBlock::iterator(MI)),
12397 BB->end());
12398 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12399
12400 // Add the true and fallthrough blocks as its successors.
12401 BB->addSuccessor(copy0MBB);
12402 BB->addSuccessor(sinkMBB);
12403
12404 // Create the conditional branch instruction.
12405 unsigned Opc =
12406 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12407 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12408
Chris Lattner52600972009-09-02 05:57:00 +000012409 // copy0MBB:
12410 // %FalseValue = ...
12411 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012412 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012413
Chris Lattner52600972009-09-02 05:57:00 +000012414 // sinkMBB:
12415 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12416 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012417 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12418 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012419 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12420 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12421
Dan Gohman14152b42010-07-06 20:24:04 +000012422 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012423 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012424}
12425
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012426MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012427X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12428 bool Is64Bit) const {
12429 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12430 DebugLoc DL = MI->getDebugLoc();
12431 MachineFunction *MF = BB->getParent();
12432 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12433
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012434 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012435
12436 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12437 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12438
12439 // BB:
12440 // ... [Till the alloca]
12441 // If stacklet is not large enough, jump to mallocMBB
12442 //
12443 // bumpMBB:
12444 // Allocate by subtracting from RSP
12445 // Jump to continueMBB
12446 //
12447 // mallocMBB:
12448 // Allocate by call to runtime
12449 //
12450 // continueMBB:
12451 // ...
12452 // [rest of original BB]
12453 //
12454
12455 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12456 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12457 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12458
12459 MachineRegisterInfo &MRI = MF->getRegInfo();
12460 const TargetRegisterClass *AddrRegClass =
12461 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12462
12463 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12464 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12465 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012466 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012467 sizeVReg = MI->getOperand(1).getReg(),
12468 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12469
12470 MachineFunction::iterator MBBIter = BB;
12471 ++MBBIter;
12472
12473 MF->insert(MBBIter, bumpMBB);
12474 MF->insert(MBBIter, mallocMBB);
12475 MF->insert(MBBIter, continueMBB);
12476
12477 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12478 (MachineBasicBlock::iterator(MI)), BB->end());
12479 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12480
12481 // Add code to the main basic block to check if the stack limit has been hit,
12482 // and if so, jump to mallocMBB otherwise to bumpMBB.
12483 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012484 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012485 .addReg(tmpSPVReg).addReg(sizeVReg);
12486 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012487 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012488 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012489 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12490
12491 // bumpMBB simply decreases the stack pointer, since we know the current
12492 // stacklet has enough space.
12493 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012494 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012495 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012496 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012497 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12498
12499 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012500 const uint32_t *RegMask =
12501 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012502 if (Is64Bit) {
12503 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12504 .addReg(sizeVReg);
12505 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012506 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12507 .addRegMask(RegMask)
12508 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012509 } else {
12510 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12511 .addImm(12);
12512 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12513 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012514 .addExternalSymbol("__morestack_allocate_stack_space")
12515 .addRegMask(RegMask)
12516 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012517 }
12518
12519 if (!Is64Bit)
12520 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12521 .addImm(16);
12522
12523 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12524 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12525 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12526
12527 // Set up the CFG correctly.
12528 BB->addSuccessor(bumpMBB);
12529 BB->addSuccessor(mallocMBB);
12530 mallocMBB->addSuccessor(continueMBB);
12531 bumpMBB->addSuccessor(continueMBB);
12532
12533 // Take care of the PHI nodes.
12534 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12535 MI->getOperand(0).getReg())
12536 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12537 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12538
12539 // Delete the original pseudo instruction.
12540 MI->eraseFromParent();
12541
12542 // And we're done.
12543 return continueMBB;
12544}
12545
12546MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012547X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012548 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012549 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12550 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012551
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012552 assert(!Subtarget->isTargetEnvMacho());
12553
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012554 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12555 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012556
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012557 if (Subtarget->isTargetWin64()) {
12558 if (Subtarget->isTargetCygMing()) {
12559 // ___chkstk(Mingw64):
12560 // Clobbers R10, R11, RAX and EFLAGS.
12561 // Updates RSP.
12562 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12563 .addExternalSymbol("___chkstk")
12564 .addReg(X86::RAX, RegState::Implicit)
12565 .addReg(X86::RSP, RegState::Implicit)
12566 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12567 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12568 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12569 } else {
12570 // __chkstk(MSVCRT): does not update stack pointer.
12571 // Clobbers R10, R11 and EFLAGS.
12572 // FIXME: RAX(allocated size) might be reused and not killed.
12573 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12574 .addExternalSymbol("__chkstk")
12575 .addReg(X86::RAX, RegState::Implicit)
12576 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12577 // RAX has the offset to subtracted from RSP.
12578 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12579 .addReg(X86::RSP)
12580 .addReg(X86::RAX);
12581 }
12582 } else {
12583 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012584 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12585
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012586 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12587 .addExternalSymbol(StackProbeSymbol)
12588 .addReg(X86::EAX, RegState::Implicit)
12589 .addReg(X86::ESP, RegState::Implicit)
12590 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12591 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12592 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12593 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012594
Dan Gohman14152b42010-07-06 20:24:04 +000012595 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012596 return BB;
12597}
Chris Lattner52600972009-09-02 05:57:00 +000012598
12599MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012600X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12601 MachineBasicBlock *BB) const {
12602 // This is pretty easy. We're taking the value that we received from
12603 // our load from the relocation, sticking it in either RDI (x86-64)
12604 // or EAX and doing an indirect call. The return value will then
12605 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012606 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012607 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012608 DebugLoc DL = MI->getDebugLoc();
12609 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012610
12611 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012612 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012613
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012614 // Get a register mask for the lowered call.
12615 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12616 // proper register mask.
12617 const uint32_t *RegMask =
12618 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012619 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012620 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12621 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012622 .addReg(X86::RIP)
12623 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012624 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012625 MI->getOperand(3).getTargetFlags())
12626 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012627 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012628 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012629 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012630 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012631 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12632 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012633 .addReg(0)
12634 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012635 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012636 MI->getOperand(3).getTargetFlags())
12637 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012638 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012639 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012640 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012641 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012642 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12643 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012644 .addReg(TII->getGlobalBaseReg(F))
12645 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012646 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012647 MI->getOperand(3).getTargetFlags())
12648 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012649 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012650 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012651 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012652 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012653
Dan Gohman14152b42010-07-06 20:24:04 +000012654 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012655 return BB;
12656}
12657
12658MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012659X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012660 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012661 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012662 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012663 case X86::TAILJMPd64:
12664 case X86::TAILJMPr64:
12665 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012666 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012667 case X86::TCRETURNdi64:
12668 case X86::TCRETURNri64:
12669 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012670 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012671 case X86::WIN_ALLOCA:
12672 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012673 case X86::SEG_ALLOCA_32:
12674 return EmitLoweredSegAlloca(MI, BB, false);
12675 case X86::SEG_ALLOCA_64:
12676 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012677 case X86::TLSCall_32:
12678 case X86::TLSCall_64:
12679 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012680 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012681 case X86::CMOV_FR32:
12682 case X86::CMOV_FR64:
12683 case X86::CMOV_V4F32:
12684 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012685 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012686 case X86::CMOV_V8F32:
12687 case X86::CMOV_V4F64:
12688 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012689 case X86::CMOV_GR16:
12690 case X86::CMOV_GR32:
12691 case X86::CMOV_RFP32:
12692 case X86::CMOV_RFP64:
12693 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012694 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012695
Dale Johannesen849f2142007-07-03 00:53:03 +000012696 case X86::FP32_TO_INT16_IN_MEM:
12697 case X86::FP32_TO_INT32_IN_MEM:
12698 case X86::FP32_TO_INT64_IN_MEM:
12699 case X86::FP64_TO_INT16_IN_MEM:
12700 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012701 case X86::FP64_TO_INT64_IN_MEM:
12702 case X86::FP80_TO_INT16_IN_MEM:
12703 case X86::FP80_TO_INT32_IN_MEM:
12704 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012705 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12706 DebugLoc DL = MI->getDebugLoc();
12707
Evan Cheng60c07e12006-07-05 22:17:51 +000012708 // Change the floating point control register to use "round towards zero"
12709 // mode when truncating to an integer value.
12710 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012711 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012712 addFrameReference(BuildMI(*BB, MI, DL,
12713 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012714
12715 // Load the old value of the high byte of the control word...
12716 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012717 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012718 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012719 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012720
12721 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012722 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012723 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012724
12725 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012726 addFrameReference(BuildMI(*BB, MI, DL,
12727 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012728
12729 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012730 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012731 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012732
12733 // Get the X86 opcode to use.
12734 unsigned Opc;
12735 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012736 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012737 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12738 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12739 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12740 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12741 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12742 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012743 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12744 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12745 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012746 }
12747
12748 X86AddressMode AM;
12749 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012750 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012751 AM.BaseType = X86AddressMode::RegBase;
12752 AM.Base.Reg = Op.getReg();
12753 } else {
12754 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012755 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012756 }
12757 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012758 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012759 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012760 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012761 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012762 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012763 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012764 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012765 AM.GV = Op.getGlobal();
12766 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012767 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012768 }
Dan Gohman14152b42010-07-06 20:24:04 +000012769 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012770 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012771
12772 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012773 addFrameReference(BuildMI(*BB, MI, DL,
12774 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012775
Dan Gohman14152b42010-07-06 20:24:04 +000012776 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012777 return BB;
12778 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012779 // String/text processing lowering.
12780 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012781 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012782 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12783 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012784 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012785 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12786 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012787 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012788 return EmitPCMP(MI, BB, 5, false /* in mem */);
12789 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012790 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012791 return EmitPCMP(MI, BB, 5, true /* in mem */);
12792
Eric Christopher228232b2010-11-30 07:20:12 +000012793 // Thread synchronization.
12794 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012795 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012796 case X86::MWAIT:
12797 return EmitMwait(MI, BB);
12798
Eric Christopherb120ab42009-08-18 22:50:32 +000012799 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012800 case X86::ATOMAND32:
12801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012802 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012803 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012804 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012805 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012806 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12808 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012809 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012810 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012811 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012812 case X86::ATOMXOR32:
12813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012814 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012815 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012816 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012817 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012818 case X86::ATOMNAND32:
12819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012820 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012821 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012822 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012823 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012824 case X86::ATOMMIN32:
12825 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12826 case X86::ATOMMAX32:
12827 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12828 case X86::ATOMUMIN32:
12829 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12830 case X86::ATOMUMAX32:
12831 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012832
12833 case X86::ATOMAND16:
12834 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12835 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012836 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012837 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012838 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012839 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012840 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012841 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012842 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012843 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012844 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012845 case X86::ATOMXOR16:
12846 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12847 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012848 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012849 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012850 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012851 case X86::ATOMNAND16:
12852 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12853 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012854 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012855 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012856 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012857 case X86::ATOMMIN16:
12858 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12859 case X86::ATOMMAX16:
12860 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12861 case X86::ATOMUMIN16:
12862 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12863 case X86::ATOMUMAX16:
12864 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12865
12866 case X86::ATOMAND8:
12867 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12868 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012869 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012870 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012871 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012872 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012873 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012874 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012875 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012876 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012877 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012878 case X86::ATOMXOR8:
12879 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12880 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012881 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012882 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012883 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012884 case X86::ATOMNAND8:
12885 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12886 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012887 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012888 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012889 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012890 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012891 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012892 case X86::ATOMAND64:
12893 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012894 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012895 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012896 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012897 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012898 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012899 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12900 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012901 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012902 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012903 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012904 case X86::ATOMXOR64:
12905 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012906 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012907 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012908 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012909 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012910 case X86::ATOMNAND64:
12911 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12912 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012913 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012914 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012915 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012916 case X86::ATOMMIN64:
12917 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12918 case X86::ATOMMAX64:
12919 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12920 case X86::ATOMUMIN64:
12921 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12922 case X86::ATOMUMAX64:
12923 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012924
12925 // This group does 64-bit operations on a 32-bit host.
12926 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012927 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012928 X86::AND32rr, X86::AND32rr,
12929 X86::AND32ri, X86::AND32ri,
12930 false);
12931 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012932 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012933 X86::OR32rr, X86::OR32rr,
12934 X86::OR32ri, X86::OR32ri,
12935 false);
12936 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012937 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012938 X86::XOR32rr, X86::XOR32rr,
12939 X86::XOR32ri, X86::XOR32ri,
12940 false);
12941 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012942 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012943 X86::AND32rr, X86::AND32rr,
12944 X86::AND32ri, X86::AND32ri,
12945 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012946 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012947 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012948 X86::ADD32rr, X86::ADC32rr,
12949 X86::ADD32ri, X86::ADC32ri,
12950 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012951 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012952 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012953 X86::SUB32rr, X86::SBB32rr,
12954 X86::SUB32ri, X86::SBB32ri,
12955 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012956 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012957 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012958 X86::MOV32rr, X86::MOV32rr,
12959 X86::MOV32ri, X86::MOV32ri,
12960 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012961 case X86::VASTART_SAVE_XMM_REGS:
12962 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012963
12964 case X86::VAARG_64:
12965 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012966 }
12967}
12968
12969//===----------------------------------------------------------------------===//
12970// X86 Optimization Hooks
12971//===----------------------------------------------------------------------===//
12972
Dan Gohman475871a2008-07-27 21:46:04 +000012973void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012974 APInt &KnownZero,
12975 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012976 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012977 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012978 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012979 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012980 assert((Opc >= ISD::BUILTIN_OP_END ||
12981 Opc == ISD::INTRINSIC_WO_CHAIN ||
12982 Opc == ISD::INTRINSIC_W_CHAIN ||
12983 Opc == ISD::INTRINSIC_VOID) &&
12984 "Should use MaskedValueIsZero if you don't know whether Op"
12985 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012986
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012987 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012988 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012989 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012990 case X86ISD::ADD:
12991 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012992 case X86ISD::ADC:
12993 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012994 case X86ISD::SMUL:
12995 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012996 case X86ISD::INC:
12997 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012998 case X86ISD::OR:
12999 case X86ISD::XOR:
13000 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013001 // These nodes' second result is a boolean.
13002 if (Op.getResNo() == 0)
13003 break;
13004 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013005 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013006 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000013007 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013008 case ISD::INTRINSIC_WO_CHAIN: {
13009 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
13010 unsigned NumLoBits = 0;
13011 switch (IntId) {
13012 default: break;
13013 case Intrinsic::x86_sse_movmsk_ps:
13014 case Intrinsic::x86_avx_movmsk_ps_256:
13015 case Intrinsic::x86_sse2_movmsk_pd:
13016 case Intrinsic::x86_avx_movmsk_pd_256:
13017 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000013018 case Intrinsic::x86_sse2_pmovmskb_128:
13019 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000013020 // High bits of movmskp{s|d}, pmovmskb are known zero.
13021 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000013022 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000013023 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
13024 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
13025 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
13026 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
13027 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
13028 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000013029 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013030 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013031 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000013032 break;
13033 }
13034 }
13035 break;
13036 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013037 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013038}
Chris Lattner259e97c2006-01-31 19:43:35 +000013039
Owen Andersonbc146b02010-09-21 20:42:50 +000013040unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13041 unsigned Depth) const {
13042 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13043 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13044 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013045
Owen Andersonbc146b02010-09-21 20:42:50 +000013046 // Fallback case.
13047 return 1;
13048}
13049
Evan Cheng206ee9d2006-07-07 08:33:52 +000013050/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013051/// node is a GlobalAddress + offset.
13052bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013053 const GlobalValue* &GA,
13054 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013055 if (N->getOpcode() == X86ISD::Wrapper) {
13056 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013057 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013058 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013059 return true;
13060 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013061 }
Evan Chengad4196b2008-05-12 19:56:52 +000013062 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013063}
13064
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013065/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13066/// same as extracting the high 128-bit part of 256-bit vector and then
13067/// inserting the result into the low part of a new 256-bit vector
13068static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13069 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013070 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013071
13072 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013073 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013074 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13075 SVOp->getMaskElt(j) >= 0)
13076 return false;
13077
13078 return true;
13079}
13080
13081/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13082/// same as extracting the low 128-bit part of 256-bit vector and then
13083/// inserting the result into the high part of a new 256-bit vector
13084static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13085 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013086 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013087
13088 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013089 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013090 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13091 SVOp->getMaskElt(j) >= 0)
13092 return false;
13093
13094 return true;
13095}
13096
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013097/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13098static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013099 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013100 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013101 DebugLoc dl = N->getDebugLoc();
13102 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13103 SDValue V1 = SVOp->getOperand(0);
13104 SDValue V2 = SVOp->getOperand(1);
13105 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013106 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013107
13108 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13109 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13110 //
13111 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013112 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013113 // V UNDEF BUILD_VECTOR UNDEF
13114 // \ / \ /
13115 // CONCAT_VECTOR CONCAT_VECTOR
13116 // \ /
13117 // \ /
13118 // RESULT: V + zero extended
13119 //
13120 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13121 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13122 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13123 return SDValue();
13124
13125 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13126 return SDValue();
13127
13128 // To match the shuffle mask, the first half of the mask should
13129 // be exactly the first vector, and all the rest a splat with the
13130 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013131 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013132 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13133 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13134 return SDValue();
13135
Chad Rosier3d1161e2012-01-03 21:05:52 +000013136 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13137 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013138 if (Ld->hasNUsesOfValue(1, 0)) {
13139 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13140 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13141 SDValue ResNode =
13142 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13143 Ld->getMemoryVT(),
13144 Ld->getPointerInfo(),
13145 Ld->getAlignment(),
13146 false/*isVolatile*/, true/*ReadMem*/,
13147 false/*WriteMem*/);
13148 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13149 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013150 }
13151
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013152 // Emit a zeroed vector and insert the desired subvector on its
13153 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013154 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013155 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013156 return DCI.CombineTo(N, InsV);
13157 }
13158
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013159 //===--------------------------------------------------------------------===//
13160 // Combine some shuffles into subvector extracts and inserts:
13161 //
13162
13163 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13164 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013165 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13166 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013167 return DCI.CombineTo(N, InsV);
13168 }
13169
13170 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13171 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013172 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13173 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013174 return DCI.CombineTo(N, InsV);
13175 }
13176
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013177 return SDValue();
13178}
13179
13180/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013181static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013182 TargetLowering::DAGCombinerInfo &DCI,
13183 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013184 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013185 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013186
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013187 // Don't create instructions with illegal types after legalize types has run.
13188 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13189 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13190 return SDValue();
13191
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013192 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13193 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13194 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013195 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013196
13197 // Only handle 128 wide vector from here on.
13198 if (VT.getSizeInBits() != 128)
13199 return SDValue();
13200
13201 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13202 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13203 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013204 SmallVector<SDValue, 16> Elts;
13205 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013206 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013207
Nate Begemanfdea31a2010-03-24 20:49:50 +000013208 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013209}
Evan Chengd880b972008-05-09 21:53:03 +000013210
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013211
Craig Topperc16f8512012-04-25 06:39:39 +000013212/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013213/// a sequence of vector shuffle operations.
13214/// It is possible when we truncate 256-bit vector to 128-bit vector
13215
13216SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13217 DAGCombinerInfo &DCI) const {
13218 if (!DCI.isBeforeLegalizeOps())
13219 return SDValue();
13220
Craig Topper3ef43cf2012-04-24 06:36:35 +000013221 if (!Subtarget->hasAVX())
13222 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013223
13224 EVT VT = N->getValueType(0);
13225 SDValue Op = N->getOperand(0);
13226 EVT OpVT = Op.getValueType();
13227 DebugLoc dl = N->getDebugLoc();
13228
13229 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13230
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013231 if (Subtarget->hasAVX2()) {
13232 // AVX2: v4i64 -> v4i32
13233
13234 // VPERMD
13235 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13236
13237 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13238 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13239 ShufMask);
13240
Craig Topperd63fa652012-04-22 18:51:37 +000013241 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13242 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013243 }
13244
13245 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013246 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013247 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013248
13249 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013250 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013251
13252 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13253 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13254
13255 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013256 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013257
Craig Topperd63fa652012-04-22 18:51:37 +000013258 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13259 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013260
13261 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013262 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013263
Elena Demikhovsky73252572012-02-01 10:33:05 +000013264 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013265 }
Craig Topperd63fa652012-04-22 18:51:37 +000013266
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013267 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13268
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013269 if (Subtarget->hasAVX2()) {
13270 // AVX2: v8i32 -> v8i16
13271
13272 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013273
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013274 // PSHUFB
13275 SmallVector<SDValue,32> pshufbMask;
13276 for (unsigned i = 0; i < 2; ++i) {
13277 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13278 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13279 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13280 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13281 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13282 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13283 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13284 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13285 for (unsigned j = 0; j < 8; ++j)
13286 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13287 }
Craig Topperd63fa652012-04-22 18:51:37 +000013288 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13289 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013290 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13291
13292 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13293
13294 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013295 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013296 &ShufMask[0]);
13297
Craig Topperd63fa652012-04-22 18:51:37 +000013298 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13299 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013300
13301 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13302 }
13303
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013304 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013305 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013306
13307 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013308 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013309
13310 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13311 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13312
13313 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013314 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13315 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013316
Craig Topperd63fa652012-04-22 18:51:37 +000013317 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013318 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013319 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013320 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013321
13322 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13323 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13324
13325 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013326 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013327
Elena Demikhovsky73252572012-02-01 10:33:05 +000013328 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013329 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013330 }
13331
13332 return SDValue();
13333}
13334
Craig Topper89f4e662012-03-20 07:17:59 +000013335/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13336/// specific shuffle of a load can be folded into a single element load.
13337/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13338/// shuffles have been customed lowered so we need to handle those here.
13339static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13340 TargetLowering::DAGCombinerInfo &DCI) {
13341 if (DCI.isBeforeLegalizeOps())
13342 return SDValue();
13343
13344 SDValue InVec = N->getOperand(0);
13345 SDValue EltNo = N->getOperand(1);
13346
13347 if (!isa<ConstantSDNode>(EltNo))
13348 return SDValue();
13349
13350 EVT VT = InVec.getValueType();
13351
13352 bool HasShuffleIntoBitcast = false;
13353 if (InVec.getOpcode() == ISD::BITCAST) {
13354 // Don't duplicate a load with other uses.
13355 if (!InVec.hasOneUse())
13356 return SDValue();
13357 EVT BCVT = InVec.getOperand(0).getValueType();
13358 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13359 return SDValue();
13360 InVec = InVec.getOperand(0);
13361 HasShuffleIntoBitcast = true;
13362 }
13363
13364 if (!isTargetShuffle(InVec.getOpcode()))
13365 return SDValue();
13366
13367 // Don't duplicate a load with other uses.
13368 if (!InVec.hasOneUse())
13369 return SDValue();
13370
13371 SmallVector<int, 16> ShuffleMask;
13372 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013373 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13374 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013375 return SDValue();
13376
13377 // Select the input vector, guarding against out of range extract vector.
13378 unsigned NumElems = VT.getVectorNumElements();
13379 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13380 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13381 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13382 : InVec.getOperand(1);
13383
13384 // If inputs to shuffle are the same for both ops, then allow 2 uses
13385 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13386
13387 if (LdNode.getOpcode() == ISD::BITCAST) {
13388 // Don't duplicate a load with other uses.
13389 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13390 return SDValue();
13391
13392 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13393 LdNode = LdNode.getOperand(0);
13394 }
13395
13396 if (!ISD::isNormalLoad(LdNode.getNode()))
13397 return SDValue();
13398
13399 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13400
13401 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13402 return SDValue();
13403
13404 if (HasShuffleIntoBitcast) {
13405 // If there's a bitcast before the shuffle, check if the load type and
13406 // alignment is valid.
13407 unsigned Align = LN0->getAlignment();
13408 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13409 unsigned NewAlign = TLI.getTargetData()->
13410 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13411
13412 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13413 return SDValue();
13414 }
13415
13416 // All checks match so transform back to vector_shuffle so that DAG combiner
13417 // can finish the job
13418 DebugLoc dl = N->getDebugLoc();
13419
13420 // Create shuffle node taking into account the case that its a unary shuffle
13421 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13422 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13423 InVec.getOperand(0), Shuffle,
13424 &ShuffleMask[0]);
13425 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13426 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13427 EltNo);
13428}
13429
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013430/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13431/// generation and convert it from being a bunch of shuffles and extracts
13432/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013433static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013434 TargetLowering::DAGCombinerInfo &DCI) {
13435 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13436 if (NewOp.getNode())
13437 return NewOp;
13438
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013439 SDValue InputVector = N->getOperand(0);
13440
13441 // Only operate on vectors of 4 elements, where the alternative shuffling
13442 // gets to be more expensive.
13443 if (InputVector.getValueType() != MVT::v4i32)
13444 return SDValue();
13445
13446 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13447 // single use which is a sign-extend or zero-extend, and all elements are
13448 // used.
13449 SmallVector<SDNode *, 4> Uses;
13450 unsigned ExtractedElements = 0;
13451 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13452 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13453 if (UI.getUse().getResNo() != InputVector.getResNo())
13454 return SDValue();
13455
13456 SDNode *Extract = *UI;
13457 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13458 return SDValue();
13459
13460 if (Extract->getValueType(0) != MVT::i32)
13461 return SDValue();
13462 if (!Extract->hasOneUse())
13463 return SDValue();
13464 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13465 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13466 return SDValue();
13467 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13468 return SDValue();
13469
13470 // Record which element was extracted.
13471 ExtractedElements |=
13472 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13473
13474 Uses.push_back(Extract);
13475 }
13476
13477 // If not all the elements were used, this may not be worthwhile.
13478 if (ExtractedElements != 15)
13479 return SDValue();
13480
13481 // Ok, we've now decided to do the transformation.
13482 DebugLoc dl = InputVector.getDebugLoc();
13483
13484 // Store the value to a temporary stack slot.
13485 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013486 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13487 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013488
13489 // Replace each use (extract) with a load of the appropriate element.
13490 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13491 UE = Uses.end(); UI != UE; ++UI) {
13492 SDNode *Extract = *UI;
13493
Nadav Rotem86694292011-05-17 08:31:57 +000013494 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013495 SDValue Idx = Extract->getOperand(1);
13496 unsigned EltSize =
13497 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13498 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013499 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013500 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13501
Nadav Rotem86694292011-05-17 08:31:57 +000013502 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013503 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013504
13505 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013506 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013507 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013508 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013509
13510 // Replace the exact with the load.
13511 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13512 }
13513
13514 // The replacement was made in place; don't return anything.
13515 return SDValue();
13516}
13517
Duncan Sands6bcd2192011-09-17 16:49:39 +000013518/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13519/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013520static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013521 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013522 const X86Subtarget *Subtarget) {
13523 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013524 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013525 // Get the LHS/RHS of the select.
13526 SDValue LHS = N->getOperand(1);
13527 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013528 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013529
Dan Gohman670e5392009-09-21 18:03:22 +000013530 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013531 // instructions match the semantics of the common C idiom x<y?x:y but not
13532 // x<=y?x:y, because of how they handle negative zero (which can be
13533 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013534 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13535 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013536 (Subtarget->hasSSE2() ||
13537 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013538 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013539
Chris Lattner47b4ce82009-03-11 05:48:52 +000013540 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013541 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013542 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13543 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013544 switch (CC) {
13545 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013546 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013547 // Converting this to a min would handle NaNs incorrectly, and swapping
13548 // the operands would cause it to handle comparisons between positive
13549 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013550 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013551 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013552 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13553 break;
13554 std::swap(LHS, RHS);
13555 }
Dan Gohman670e5392009-09-21 18:03:22 +000013556 Opcode = X86ISD::FMIN;
13557 break;
13558 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013559 // Converting this to a min would handle comparisons between positive
13560 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013561 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013562 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13563 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013564 Opcode = X86ISD::FMIN;
13565 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013566 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013567 // Converting this to a min would handle both negative zeros and NaNs
13568 // incorrectly, but we can swap the operands to fix both.
13569 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013570 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013571 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013572 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013573 Opcode = X86ISD::FMIN;
13574 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013575
Dan Gohman670e5392009-09-21 18:03:22 +000013576 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013577 // Converting this to a max would handle comparisons between positive
13578 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013579 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013580 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013582 Opcode = X86ISD::FMAX;
13583 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013584 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013585 // Converting this to a max would handle NaNs incorrectly, and swapping
13586 // the operands would cause it to handle comparisons between positive
13587 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013588 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013589 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013590 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13591 break;
13592 std::swap(LHS, RHS);
13593 }
Dan Gohman670e5392009-09-21 18:03:22 +000013594 Opcode = X86ISD::FMAX;
13595 break;
13596 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013597 // Converting this to a max would handle both negative zeros and NaNs
13598 // incorrectly, but we can swap the operands to fix both.
13599 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013600 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013601 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013602 case ISD::SETGE:
13603 Opcode = X86ISD::FMAX;
13604 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013605 }
Dan Gohman670e5392009-09-21 18:03:22 +000013606 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013607 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13608 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013609 switch (CC) {
13610 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013611 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013612 // Converting this to a min would handle comparisons between positive
13613 // and negative zero incorrectly, and swapping the operands would
13614 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013615 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013616 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013617 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013618 break;
13619 std::swap(LHS, RHS);
13620 }
Dan Gohman670e5392009-09-21 18:03:22 +000013621 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013622 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013623 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013624 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013625 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013626 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13627 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013628 Opcode = X86ISD::FMIN;
13629 break;
13630 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013631 // Converting this to a min would handle both negative zeros and NaNs
13632 // incorrectly, but we can swap the operands to fix both.
13633 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013634 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013635 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013636 case ISD::SETGE:
13637 Opcode = X86ISD::FMIN;
13638 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013639
Dan Gohman670e5392009-09-21 18:03:22 +000013640 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013641 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013642 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013643 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013644 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013645 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013646 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013647 // Converting this to a max would handle comparisons between positive
13648 // and negative zero incorrectly, and swapping the operands would
13649 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013650 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013651 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013652 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013653 break;
13654 std::swap(LHS, RHS);
13655 }
Dan Gohman670e5392009-09-21 18:03:22 +000013656 Opcode = X86ISD::FMAX;
13657 break;
13658 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013659 // Converting this to a max would handle both negative zeros and NaNs
13660 // incorrectly, but we can swap the operands to fix both.
13661 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013662 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013663 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013664 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013665 Opcode = X86ISD::FMAX;
13666 break;
13667 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013668 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013669
Chris Lattner47b4ce82009-03-11 05:48:52 +000013670 if (Opcode)
13671 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013672 }
Eric Christopherfd179292009-08-27 18:07:15 +000013673
Chris Lattnerd1980a52009-03-12 06:52:53 +000013674 // If this is a select between two integer constants, try to do some
13675 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013676 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13677 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013678 // Don't do this for crazy integer types.
13679 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13680 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013682 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013683
Chris Lattnercee56e72009-03-13 05:53:31 +000013684 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013685 // Efficiently invertible.
13686 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13687 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13688 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13689 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013690 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013691 }
Eric Christopherfd179292009-08-27 18:07:15 +000013692
Chris Lattnerd1980a52009-03-12 06:52:53 +000013693 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013694 if (FalseC->getAPIntValue() == 0 &&
13695 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013696 if (NeedsCondInvert) // Invert the condition if needed.
13697 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13698 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013699
Chris Lattnerd1980a52009-03-12 06:52:53 +000013700 // Zero extend the condition if needed.
13701 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013702
Chris Lattnercee56e72009-03-13 05:53:31 +000013703 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013704 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013705 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013706 }
Eric Christopherfd179292009-08-27 18:07:15 +000013707
Chris Lattner97a29a52009-03-13 05:22:11 +000013708 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013709 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013710 if (NeedsCondInvert) // Invert the condition if needed.
13711 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13712 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013713
Chris Lattner97a29a52009-03-13 05:22:11 +000013714 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013715 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13716 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013717 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013718 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013719 }
Eric Christopherfd179292009-08-27 18:07:15 +000013720
Chris Lattnercee56e72009-03-13 05:53:31 +000013721 // Optimize cases that will turn into an LEA instruction. This requires
13722 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013723 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013724 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013725 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013726
Chris Lattnercee56e72009-03-13 05:53:31 +000013727 bool isFastMultiplier = false;
13728 if (Diff < 10) {
13729 switch ((unsigned char)Diff) {
13730 default: break;
13731 case 1: // result = add base, cond
13732 case 2: // result = lea base( , cond*2)
13733 case 3: // result = lea base(cond, cond*2)
13734 case 4: // result = lea base( , cond*4)
13735 case 5: // result = lea base(cond, cond*4)
13736 case 8: // result = lea base( , cond*8)
13737 case 9: // result = lea base(cond, cond*8)
13738 isFastMultiplier = true;
13739 break;
13740 }
13741 }
Eric Christopherfd179292009-08-27 18:07:15 +000013742
Chris Lattnercee56e72009-03-13 05:53:31 +000013743 if (isFastMultiplier) {
13744 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13745 if (NeedsCondInvert) // Invert the condition if needed.
13746 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13747 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013748
Chris Lattnercee56e72009-03-13 05:53:31 +000013749 // Zero extend the condition if needed.
13750 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13751 Cond);
13752 // Scale the condition by the difference.
13753 if (Diff != 1)
13754 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13755 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013756
Chris Lattnercee56e72009-03-13 05:53:31 +000013757 // Add the base if non-zero.
13758 if (FalseC->getAPIntValue() != 0)
13759 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13760 SDValue(FalseC, 0));
13761 return Cond;
13762 }
Eric Christopherfd179292009-08-27 18:07:15 +000013763 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013764 }
13765 }
Eric Christopherfd179292009-08-27 18:07:15 +000013766
Evan Cheng56f582d2012-01-04 01:41:39 +000013767 // Canonicalize max and min:
13768 // (x > y) ? x : y -> (x >= y) ? x : y
13769 // (x < y) ? x : y -> (x <= y) ? x : y
13770 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13771 // the need for an extra compare
13772 // against zero. e.g.
13773 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13774 // subl %esi, %edi
13775 // testl %edi, %edi
13776 // movl $0, %eax
13777 // cmovgl %edi, %eax
13778 // =>
13779 // xorl %eax, %eax
13780 // subl %esi, $edi
13781 // cmovsl %eax, %edi
13782 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13783 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13784 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13785 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13786 switch (CC) {
13787 default: break;
13788 case ISD::SETLT:
13789 case ISD::SETGT: {
13790 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13791 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13792 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13793 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13794 }
13795 }
13796 }
13797
Nadav Rotemcc616562012-01-15 19:27:55 +000013798 // If we know that this node is legal then we know that it is going to be
13799 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13800 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13801 // to simplify previous instructions.
13802 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13803 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013804 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013805 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013806
13807 // Don't optimize vector selects that map to mask-registers.
13808 if (BitWidth == 1)
13809 return SDValue();
13810
Nadav Rotemcc616562012-01-15 19:27:55 +000013811 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13812 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13813
13814 APInt KnownZero, KnownOne;
13815 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13816 DCI.isBeforeLegalizeOps());
13817 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13818 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13819 DCI.CommitTargetLoweringOpt(TLO);
13820 }
13821
Dan Gohman475871a2008-07-27 21:46:04 +000013822 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013823}
13824
Chris Lattnerd1980a52009-03-12 06:52:53 +000013825/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13826static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13827 TargetLowering::DAGCombinerInfo &DCI) {
13828 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013829
Chris Lattnerd1980a52009-03-12 06:52:53 +000013830 // If the flag operand isn't dead, don't touch this CMOV.
13831 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13832 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013833
Evan Chengb5a55d92011-05-24 01:48:22 +000013834 SDValue FalseOp = N->getOperand(0);
13835 SDValue TrueOp = N->getOperand(1);
13836 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13837 SDValue Cond = N->getOperand(3);
13838 if (CC == X86::COND_E || CC == X86::COND_NE) {
13839 switch (Cond.getOpcode()) {
13840 default: break;
13841 case X86ISD::BSR:
13842 case X86ISD::BSF:
13843 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13844 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13845 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13846 }
13847 }
13848
Chris Lattnerd1980a52009-03-12 06:52:53 +000013849 // If this is a select between two integer constants, try to do some
13850 // optimizations. Note that the operands are ordered the opposite of SELECT
13851 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013852 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13853 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013854 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13855 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013856 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13857 CC = X86::GetOppositeBranchCondition(CC);
13858 std::swap(TrueC, FalseC);
13859 }
Eric Christopherfd179292009-08-27 18:07:15 +000013860
Chris Lattnerd1980a52009-03-12 06:52:53 +000013861 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013862 // This is efficient for any integer data type (including i8/i16) and
13863 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013864 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013865 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13866 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013867
Chris Lattnerd1980a52009-03-12 06:52:53 +000013868 // Zero extend the condition if needed.
13869 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013870
Chris Lattnerd1980a52009-03-12 06:52:53 +000013871 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13872 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013873 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013874 if (N->getNumValues() == 2) // Dead flag value?
13875 return DCI.CombineTo(N, Cond, SDValue());
13876 return Cond;
13877 }
Eric Christopherfd179292009-08-27 18:07:15 +000013878
Chris Lattnercee56e72009-03-13 05:53:31 +000013879 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13880 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013881 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013882 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13883 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013884
Chris Lattner97a29a52009-03-13 05:22:11 +000013885 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013886 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13887 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013888 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13889 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013890
Chris Lattner97a29a52009-03-13 05:22:11 +000013891 if (N->getNumValues() == 2) // Dead flag value?
13892 return DCI.CombineTo(N, Cond, SDValue());
13893 return Cond;
13894 }
Eric Christopherfd179292009-08-27 18:07:15 +000013895
Chris Lattnercee56e72009-03-13 05:53:31 +000013896 // Optimize cases that will turn into an LEA instruction. This requires
13897 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013898 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013899 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013900 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013901
Chris Lattnercee56e72009-03-13 05:53:31 +000013902 bool isFastMultiplier = false;
13903 if (Diff < 10) {
13904 switch ((unsigned char)Diff) {
13905 default: break;
13906 case 1: // result = add base, cond
13907 case 2: // result = lea base( , cond*2)
13908 case 3: // result = lea base(cond, cond*2)
13909 case 4: // result = lea base( , cond*4)
13910 case 5: // result = lea base(cond, cond*4)
13911 case 8: // result = lea base( , cond*8)
13912 case 9: // result = lea base(cond, cond*8)
13913 isFastMultiplier = true;
13914 break;
13915 }
13916 }
Eric Christopherfd179292009-08-27 18:07:15 +000013917
Chris Lattnercee56e72009-03-13 05:53:31 +000013918 if (isFastMultiplier) {
13919 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013920 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13921 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013922 // Zero extend the condition if needed.
13923 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13924 Cond);
13925 // Scale the condition by the difference.
13926 if (Diff != 1)
13927 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13928 DAG.getConstant(Diff, Cond.getValueType()));
13929
13930 // Add the base if non-zero.
13931 if (FalseC->getAPIntValue() != 0)
13932 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13933 SDValue(FalseC, 0));
13934 if (N->getNumValues() == 2) // Dead flag value?
13935 return DCI.CombineTo(N, Cond, SDValue());
13936 return Cond;
13937 }
Eric Christopherfd179292009-08-27 18:07:15 +000013938 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013939 }
13940 }
13941 return SDValue();
13942}
13943
13944
Evan Cheng0b0cd912009-03-28 05:57:29 +000013945/// PerformMulCombine - Optimize a single multiply with constant into two
13946/// in order to implement it with two cheaper instructions, e.g.
13947/// LEA + SHL, LEA + LEA.
13948static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13949 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013950 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13951 return SDValue();
13952
Owen Andersone50ed302009-08-10 22:56:29 +000013953 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013954 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013955 return SDValue();
13956
13957 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13958 if (!C)
13959 return SDValue();
13960 uint64_t MulAmt = C->getZExtValue();
13961 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13962 return SDValue();
13963
13964 uint64_t MulAmt1 = 0;
13965 uint64_t MulAmt2 = 0;
13966 if ((MulAmt % 9) == 0) {
13967 MulAmt1 = 9;
13968 MulAmt2 = MulAmt / 9;
13969 } else if ((MulAmt % 5) == 0) {
13970 MulAmt1 = 5;
13971 MulAmt2 = MulAmt / 5;
13972 } else if ((MulAmt % 3) == 0) {
13973 MulAmt1 = 3;
13974 MulAmt2 = MulAmt / 3;
13975 }
13976 if (MulAmt2 &&
13977 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13978 DebugLoc DL = N->getDebugLoc();
13979
13980 if (isPowerOf2_64(MulAmt2) &&
13981 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13982 // If second multiplifer is pow2, issue it first. We want the multiply by
13983 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13984 // is an add.
13985 std::swap(MulAmt1, MulAmt2);
13986
13987 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013988 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013989 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013990 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013991 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013992 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013993 DAG.getConstant(MulAmt1, VT));
13994
Eric Christopherfd179292009-08-27 18:07:15 +000013995 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013996 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013997 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013998 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013999 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014000 DAG.getConstant(MulAmt2, VT));
14001
14002 // Do not add new nodes to DAG combiner worklist.
14003 DCI.CombineTo(N, NewMul, false);
14004 }
14005 return SDValue();
14006}
14007
Evan Chengad9c0a32009-12-15 00:53:42 +000014008static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14009 SDValue N0 = N->getOperand(0);
14010 SDValue N1 = N->getOperand(1);
14011 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14012 EVT VT = N0.getValueType();
14013
14014 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14015 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014016 if (VT.isInteger() && !VT.isVector() &&
14017 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014018 N0.getOperand(1).getOpcode() == ISD::Constant) {
14019 SDValue N00 = N0.getOperand(0);
14020 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14021 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14022 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14023 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14024 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14025 APInt ShAmt = N1C->getAPIntValue();
14026 Mask = Mask.shl(ShAmt);
14027 if (Mask != 0)
14028 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14029 N00, DAG.getConstant(Mask, VT));
14030 }
14031 }
14032
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014033
14034 // Hardware support for vector shifts is sparse which makes us scalarize the
14035 // vector operations in many cases. Also, on sandybridge ADD is faster than
14036 // shl.
14037 // (shl V, 1) -> add V,V
14038 if (isSplatVector(N1.getNode())) {
14039 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14040 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14041 // We shift all of the values by one. In many cases we do not have
14042 // hardware support for this operation. This is better expressed as an ADD
14043 // of two values.
14044 if (N1C && (1 == N1C->getZExtValue())) {
14045 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14046 }
14047 }
14048
Evan Chengad9c0a32009-12-15 00:53:42 +000014049 return SDValue();
14050}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014051
Nate Begeman740ab032009-01-26 00:52:55 +000014052/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14053/// when possible.
14054static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014055 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014056 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014057 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014058 if (N->getOpcode() == ISD::SHL) {
14059 SDValue V = PerformSHLCombine(N, DAG);
14060 if (V.getNode()) return V;
14061 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014062
Nate Begeman740ab032009-01-26 00:52:55 +000014063 // On X86 with SSE2 support, we can transform this to a vector shift if
14064 // all elements are shifted by the same amount. We can't do this in legalize
14065 // because the a constant vector is typically transformed to a constant pool
14066 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014067 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014068 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014069
Craig Topper7be5dfd2011-11-12 09:58:49 +000014070 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14071 (!Subtarget->hasAVX2() ||
14072 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014073 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014074
Mon P Wang3becd092009-01-28 08:12:05 +000014075 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014076 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014077 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014078 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014079 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14080 unsigned NumElts = VT.getVectorNumElements();
14081 unsigned i = 0;
14082 for (; i != NumElts; ++i) {
14083 SDValue Arg = ShAmtOp.getOperand(i);
14084 if (Arg.getOpcode() == ISD::UNDEF) continue;
14085 BaseShAmt = Arg;
14086 break;
14087 }
Craig Topper37c26772012-01-17 04:44:50 +000014088 // Handle the case where the build_vector is all undef
14089 // FIXME: Should DAG allow this?
14090 if (i == NumElts)
14091 return SDValue();
14092
Mon P Wang3becd092009-01-28 08:12:05 +000014093 for (; i != NumElts; ++i) {
14094 SDValue Arg = ShAmtOp.getOperand(i);
14095 if (Arg.getOpcode() == ISD::UNDEF) continue;
14096 if (Arg != BaseShAmt) {
14097 return SDValue();
14098 }
14099 }
14100 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014101 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014102 SDValue InVec = ShAmtOp.getOperand(0);
14103 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14104 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14105 unsigned i = 0;
14106 for (; i != NumElts; ++i) {
14107 SDValue Arg = InVec.getOperand(i);
14108 if (Arg.getOpcode() == ISD::UNDEF) continue;
14109 BaseShAmt = Arg;
14110 break;
14111 }
14112 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014114 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014115 if (C->getZExtValue() == SplatIdx)
14116 BaseShAmt = InVec.getOperand(1);
14117 }
14118 }
Mon P Wang845b1892012-02-01 22:15:20 +000014119 if (BaseShAmt.getNode() == 0) {
14120 // Don't create instructions with illegal types after legalize
14121 // types has run.
14122 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14123 !DCI.isBeforeLegalize())
14124 return SDValue();
14125
Mon P Wangefa42202009-09-03 19:56:25 +000014126 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14127 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014128 }
Mon P Wang3becd092009-01-28 08:12:05 +000014129 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014130 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014131
Mon P Wangefa42202009-09-03 19:56:25 +000014132 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014133 if (EltVT.bitsGT(MVT::i32))
14134 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14135 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014136 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014137
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014138 // The shift amount is identical so we can do a vector shift.
14139 SDValue ValOp = N->getOperand(0);
14140 switch (N->getOpcode()) {
14141 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014142 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014143 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014144 switch (VT.getSimpleVT().SimpleTy) {
14145 default: return SDValue();
14146 case MVT::v2i64:
14147 case MVT::v4i32:
14148 case MVT::v8i16:
14149 case MVT::v4i64:
14150 case MVT::v8i32:
14151 case MVT::v16i16:
14152 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14153 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014154 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014155 switch (VT.getSimpleVT().SimpleTy) {
14156 default: return SDValue();
14157 case MVT::v4i32:
14158 case MVT::v8i16:
14159 case MVT::v8i32:
14160 case MVT::v16i16:
14161 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14162 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014163 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014164 switch (VT.getSimpleVT().SimpleTy) {
14165 default: return SDValue();
14166 case MVT::v2i64:
14167 case MVT::v4i32:
14168 case MVT::v8i16:
14169 case MVT::v4i64:
14170 case MVT::v8i32:
14171 case MVT::v16i16:
14172 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14173 }
Nate Begeman740ab032009-01-26 00:52:55 +000014174 }
Nate Begeman740ab032009-01-26 00:52:55 +000014175}
14176
Nate Begemanb65c1752010-12-17 22:55:37 +000014177
Stuart Hastings865f0932011-06-03 23:53:54 +000014178// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14179// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14180// and friends. Likewise for OR -> CMPNEQSS.
14181static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14182 TargetLowering::DAGCombinerInfo &DCI,
14183 const X86Subtarget *Subtarget) {
14184 unsigned opcode;
14185
14186 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14187 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014188 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014189 SDValue N0 = N->getOperand(0);
14190 SDValue N1 = N->getOperand(1);
14191 SDValue CMP0 = N0->getOperand(1);
14192 SDValue CMP1 = N1->getOperand(1);
14193 DebugLoc DL = N->getDebugLoc();
14194
14195 // The SETCCs should both refer to the same CMP.
14196 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14197 return SDValue();
14198
14199 SDValue CMP00 = CMP0->getOperand(0);
14200 SDValue CMP01 = CMP0->getOperand(1);
14201 EVT VT = CMP00.getValueType();
14202
14203 if (VT == MVT::f32 || VT == MVT::f64) {
14204 bool ExpectingFlags = false;
14205 // Check for any users that want flags:
14206 for (SDNode::use_iterator UI = N->use_begin(),
14207 UE = N->use_end();
14208 !ExpectingFlags && UI != UE; ++UI)
14209 switch (UI->getOpcode()) {
14210 default:
14211 case ISD::BR_CC:
14212 case ISD::BRCOND:
14213 case ISD::SELECT:
14214 ExpectingFlags = true;
14215 break;
14216 case ISD::CopyToReg:
14217 case ISD::SIGN_EXTEND:
14218 case ISD::ZERO_EXTEND:
14219 case ISD::ANY_EXTEND:
14220 break;
14221 }
14222
14223 if (!ExpectingFlags) {
14224 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14225 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14226
14227 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14228 X86::CondCode tmp = cc0;
14229 cc0 = cc1;
14230 cc1 = tmp;
14231 }
14232
14233 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14234 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14235 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14236 X86ISD::NodeType NTOperator = is64BitFP ?
14237 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14238 // FIXME: need symbolic constants for these magic numbers.
14239 // See X86ATTInstPrinter.cpp:printSSECC().
14240 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14241 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14242 DAG.getConstant(x86cc, MVT::i8));
14243 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14244 OnesOrZeroesF);
14245 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14246 DAG.getConstant(1, MVT::i32));
14247 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14248 return OneBitOfTruth;
14249 }
14250 }
14251 }
14252 }
14253 return SDValue();
14254}
14255
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014256/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14257/// so it can be folded inside ANDNP.
14258static bool CanFoldXORWithAllOnes(const SDNode *N) {
14259 EVT VT = N->getValueType(0);
14260
14261 // Match direct AllOnes for 128 and 256-bit vectors
14262 if (ISD::isBuildVectorAllOnes(N))
14263 return true;
14264
14265 // Look through a bit convert.
14266 if (N->getOpcode() == ISD::BITCAST)
14267 N = N->getOperand(0).getNode();
14268
14269 // Sometimes the operand may come from a insert_subvector building a 256-bit
14270 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014271 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014272 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14273 SDValue V1 = N->getOperand(0);
14274 SDValue V2 = N->getOperand(1);
14275
14276 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14277 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14278 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14279 ISD::isBuildVectorAllOnes(V2.getNode()))
14280 return true;
14281 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014282
14283 return false;
14284}
14285
Nate Begemanb65c1752010-12-17 22:55:37 +000014286static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14287 TargetLowering::DAGCombinerInfo &DCI,
14288 const X86Subtarget *Subtarget) {
14289 if (DCI.isBeforeLegalizeOps())
14290 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014291
Stuart Hastings865f0932011-06-03 23:53:54 +000014292 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14293 if (R.getNode())
14294 return R;
14295
Craig Topper54a11172011-10-14 07:06:56 +000014296 EVT VT = N->getValueType(0);
14297
Craig Topperb4c94572011-10-21 06:55:01 +000014298 // Create ANDN, BLSI, and BLSR instructions
14299 // BLSI is X & (-X)
14300 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014301 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14302 SDValue N0 = N->getOperand(0);
14303 SDValue N1 = N->getOperand(1);
14304 DebugLoc DL = N->getDebugLoc();
14305
14306 // Check LHS for not
14307 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14308 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14309 // Check RHS for not
14310 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14311 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14312
Craig Topperb4c94572011-10-21 06:55:01 +000014313 // Check LHS for neg
14314 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14315 isZero(N0.getOperand(0)))
14316 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14317
14318 // Check RHS for neg
14319 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14320 isZero(N1.getOperand(0)))
14321 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14322
14323 // Check LHS for X-1
14324 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14325 isAllOnes(N0.getOperand(1)))
14326 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14327
14328 // Check RHS for X-1
14329 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14330 isAllOnes(N1.getOperand(1)))
14331 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14332
Craig Topper54a11172011-10-14 07:06:56 +000014333 return SDValue();
14334 }
14335
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014336 // Want to form ANDNP nodes:
14337 // 1) In the hopes of then easily combining them with OR and AND nodes
14338 // to form PBLEND/PSIGN.
14339 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014340 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014341 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014342
Nate Begemanb65c1752010-12-17 22:55:37 +000014343 SDValue N0 = N->getOperand(0);
14344 SDValue N1 = N->getOperand(1);
14345 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014346
Nate Begemanb65c1752010-12-17 22:55:37 +000014347 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014348 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014349 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14350 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014351 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014352
14353 // Check RHS for vnot
14354 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014355 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14356 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014357 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014358
Nate Begemanb65c1752010-12-17 22:55:37 +000014359 return SDValue();
14360}
14361
Evan Cheng760d1942010-01-04 21:22:48 +000014362static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014363 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014364 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014365 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014366 return SDValue();
14367
Stuart Hastings865f0932011-06-03 23:53:54 +000014368 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14369 if (R.getNode())
14370 return R;
14371
Evan Cheng760d1942010-01-04 21:22:48 +000014372 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014373
Evan Cheng760d1942010-01-04 21:22:48 +000014374 SDValue N0 = N->getOperand(0);
14375 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014376
Nate Begemanb65c1752010-12-17 22:55:37 +000014377 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014378 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014379 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014380 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14381 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014382
Craig Topper1666cb62011-11-19 07:07:26 +000014383 // Canonicalize pandn to RHS
14384 if (N0.getOpcode() == X86ISD::ANDNP)
14385 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014386 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014387 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14388 SDValue Mask = N1.getOperand(0);
14389 SDValue X = N1.getOperand(1);
14390 SDValue Y;
14391 if (N0.getOperand(0) == Mask)
14392 Y = N0.getOperand(1);
14393 if (N0.getOperand(1) == Mask)
14394 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014395
Craig Topper1666cb62011-11-19 07:07:26 +000014396 // Check to see if the mask appeared in both the AND and ANDNP and
14397 if (!Y.getNode())
14398 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014399
Craig Topper1666cb62011-11-19 07:07:26 +000014400 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014401 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014402 if (Mask.getOpcode() == ISD::BITCAST)
14403 Mask = Mask.getOperand(0);
14404 if (X.getOpcode() == ISD::BITCAST)
14405 X = X.getOperand(0);
14406 if (Y.getOpcode() == ISD::BITCAST)
14407 Y = Y.getOperand(0);
14408
Craig Topper1666cb62011-11-19 07:07:26 +000014409 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014410
Craig Toppered2e13d2012-01-22 19:15:14 +000014411 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014412 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14413 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014414 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014415 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014416
14417 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014418 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014419 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14420 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14421 if ((SraAmt + 1) != EltBits)
14422 return SDValue();
14423
14424 DebugLoc DL = N->getDebugLoc();
14425
14426 // Now we know we at least have a plendvb with the mask val. See if
14427 // we can form a psignb/w/d.
14428 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014429 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14430 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014431 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14432 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14433 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014434 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014435 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014436 }
14437 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014438 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014439 return SDValue();
14440
14441 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14442
14443 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14444 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14445 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014446 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014447 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014448 }
14449 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014450
Craig Topper1666cb62011-11-19 07:07:26 +000014451 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14452 return SDValue();
14453
Nate Begemanb65c1752010-12-17 22:55:37 +000014454 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014455 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14456 std::swap(N0, N1);
14457 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14458 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014459 if (!N0.hasOneUse() || !N1.hasOneUse())
14460 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014461
14462 SDValue ShAmt0 = N0.getOperand(1);
14463 if (ShAmt0.getValueType() != MVT::i8)
14464 return SDValue();
14465 SDValue ShAmt1 = N1.getOperand(1);
14466 if (ShAmt1.getValueType() != MVT::i8)
14467 return SDValue();
14468 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14469 ShAmt0 = ShAmt0.getOperand(0);
14470 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14471 ShAmt1 = ShAmt1.getOperand(0);
14472
14473 DebugLoc DL = N->getDebugLoc();
14474 unsigned Opc = X86ISD::SHLD;
14475 SDValue Op0 = N0.getOperand(0);
14476 SDValue Op1 = N1.getOperand(0);
14477 if (ShAmt0.getOpcode() == ISD::SUB) {
14478 Opc = X86ISD::SHRD;
14479 std::swap(Op0, Op1);
14480 std::swap(ShAmt0, ShAmt1);
14481 }
14482
Evan Cheng8b1190a2010-04-28 01:18:01 +000014483 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014484 if (ShAmt1.getOpcode() == ISD::SUB) {
14485 SDValue Sum = ShAmt1.getOperand(0);
14486 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014487 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14488 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14489 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14490 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014491 return DAG.getNode(Opc, DL, VT,
14492 Op0, Op1,
14493 DAG.getNode(ISD::TRUNCATE, DL,
14494 MVT::i8, ShAmt0));
14495 }
14496 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14497 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14498 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014499 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014500 return DAG.getNode(Opc, DL, VT,
14501 N0.getOperand(0), N1.getOperand(0),
14502 DAG.getNode(ISD::TRUNCATE, DL,
14503 MVT::i8, ShAmt0));
14504 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014505
Evan Cheng760d1942010-01-04 21:22:48 +000014506 return SDValue();
14507}
14508
Manman Ren92363622012-06-07 22:39:10 +000014509// Generate NEG and CMOV for integer abs.
14510static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14511 EVT VT = N->getValueType(0);
14512
14513 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14514 // 8-bit integer abs to NEG and CMOV.
14515 if (VT.isInteger() && VT.getSizeInBits() == 8)
14516 return SDValue();
14517
14518 SDValue N0 = N->getOperand(0);
14519 SDValue N1 = N->getOperand(1);
14520 DebugLoc DL = N->getDebugLoc();
14521
14522 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14523 // and change it to SUB and CMOV.
14524 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14525 N0.getOpcode() == ISD::ADD &&
14526 N0.getOperand(1) == N1 &&
14527 N1.getOpcode() == ISD::SRA &&
14528 N1.getOperand(0) == N0.getOperand(0))
14529 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14530 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14531 // Generate SUB & CMOV.
14532 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14533 DAG.getConstant(0, VT), N0.getOperand(0));
14534
14535 SDValue Ops[] = { N0.getOperand(0), Neg,
14536 DAG.getConstant(X86::COND_GE, MVT::i8),
14537 SDValue(Neg.getNode(), 1) };
14538 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14539 Ops, array_lengthof(Ops));
14540 }
14541 return SDValue();
14542}
14543
Craig Topper3738ccd2011-12-27 06:27:23 +000014544// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014545static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14546 TargetLowering::DAGCombinerInfo &DCI,
14547 const X86Subtarget *Subtarget) {
14548 if (DCI.isBeforeLegalizeOps())
14549 return SDValue();
14550
Manman Ren92363622012-06-07 22:39:10 +000014551 SDValue RV = performIntegerAbsCombine(N, DAG);
14552 if (RV.getNode())
14553 return RV;
14554
14555 // Try forming BMI if it is available.
14556 if (!Subtarget->hasBMI())
14557 return SDValue();
14558
Craig Topperb4c94572011-10-21 06:55:01 +000014559 EVT VT = N->getValueType(0);
14560
14561 if (VT != MVT::i32 && VT != MVT::i64)
14562 return SDValue();
14563
Craig Topper3738ccd2011-12-27 06:27:23 +000014564 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14565
Craig Topperb4c94572011-10-21 06:55:01 +000014566 // Create BLSMSK instructions by finding X ^ (X-1)
14567 SDValue N0 = N->getOperand(0);
14568 SDValue N1 = N->getOperand(1);
14569 DebugLoc DL = N->getDebugLoc();
14570
14571 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14572 isAllOnes(N0.getOperand(1)))
14573 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14574
14575 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14576 isAllOnes(N1.getOperand(1)))
14577 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14578
14579 return SDValue();
14580}
14581
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014582/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14583static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14584 const X86Subtarget *Subtarget) {
14585 LoadSDNode *Ld = cast<LoadSDNode>(N);
14586 EVT RegVT = Ld->getValueType(0);
14587 EVT MemVT = Ld->getMemoryVT();
14588 DebugLoc dl = Ld->getDebugLoc();
14589 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14590
14591 ISD::LoadExtType Ext = Ld->getExtensionType();
14592
Nadav Rotemca6f2962011-09-18 19:00:23 +000014593 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014594 // shuffle. We need SSE4 for the shuffles.
14595 // TODO: It is possible to support ZExt by zeroing the undef values
14596 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014597 if (RegVT.isVector() && RegVT.isInteger() &&
14598 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014599 assert(MemVT != RegVT && "Cannot extend to the same type");
14600 assert(MemVT.isVector() && "Must load a vector from memory");
14601
14602 unsigned NumElems = RegVT.getVectorNumElements();
14603 unsigned RegSz = RegVT.getSizeInBits();
14604 unsigned MemSz = MemVT.getSizeInBits();
14605 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014606 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014607 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14608
14609 // Attempt to load the original value using a single load op.
14610 // Find a scalar type which is equal to the loaded word size.
14611 MVT SclrLoadTy = MVT::i8;
14612 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14613 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14614 MVT Tp = (MVT::SimpleValueType)tp;
14615 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14616 SclrLoadTy = Tp;
14617 break;
14618 }
14619 }
14620
14621 // Proceed if a load word is found.
14622 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14623
14624 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14625 RegSz/SclrLoadTy.getSizeInBits());
14626
14627 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14628 RegSz/MemVT.getScalarType().getSizeInBits());
14629 // Can't shuffle using an illegal type.
14630 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14631
14632 // Perform a single load.
14633 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14634 Ld->getBasePtr(),
14635 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014636 Ld->isNonTemporal(), Ld->isInvariant(),
14637 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014638
14639 // Insert the word loaded into a vector.
14640 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14641 LoadUnitVecVT, ScalarLoad);
14642
14643 // Bitcast the loaded value to a vector of the original element type, in
14644 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014645 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14646 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014647 unsigned SizeRatio = RegSz/MemSz;
14648
14649 // Redistribute the loaded elements into the different locations.
14650 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014651 for (unsigned i = 0; i != NumElems; ++i)
14652 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014653
14654 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014655 DAG.getUNDEF(WideVecVT),
14656 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014657
14658 // Bitcast to the requested type.
14659 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14660 // Replace the original load with the new sequence
14661 // and return the new chain.
14662 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14663 return SDValue(ScalarLoad.getNode(), 1);
14664 }
14665
14666 return SDValue();
14667}
14668
Chris Lattner149a4e52008-02-22 02:09:43 +000014669/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014670static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014671 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014672 StoreSDNode *St = cast<StoreSDNode>(N);
14673 EVT VT = St->getValue().getValueType();
14674 EVT StVT = St->getMemoryVT();
14675 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014676 SDValue StoredVal = St->getOperand(1);
14677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14678
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014679 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014680 // On Sandy Bridge, 256-bit memory operations are executed by two
14681 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14682 // memory operation.
14683 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014684 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14685 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014686 SDValue Value0 = StoredVal.getOperand(0);
14687 SDValue Value1 = StoredVal.getOperand(1);
14688
14689 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14690 SDValue Ptr0 = St->getBasePtr();
14691 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14692
14693 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14694 St->getPointerInfo(), St->isVolatile(),
14695 St->isNonTemporal(), St->getAlignment());
14696 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14697 St->getPointerInfo(), St->isVolatile(),
14698 St->isNonTemporal(), St->getAlignment());
14699 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14700 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014701
14702 // Optimize trunc store (of multiple scalars) to shuffle and store.
14703 // First, pack all of the elements in one place. Next, store to memory
14704 // in fewer chunks.
14705 if (St->isTruncatingStore() && VT.isVector()) {
14706 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14707 unsigned NumElems = VT.getVectorNumElements();
14708 assert(StVT != VT && "Cannot truncate to the same type");
14709 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14710 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14711
14712 // From, To sizes and ElemCount must be pow of two
14713 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014714 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014715 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014716 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014717
Nadav Rotem614061b2011-08-10 19:30:14 +000014718 unsigned SizeRatio = FromSz / ToSz;
14719
14720 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14721
14722 // Create a type on which we perform the shuffle
14723 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14724 StVT.getScalarType(), NumElems*SizeRatio);
14725
14726 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14727
14728 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14729 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014730 for (unsigned i = 0; i != NumElems; ++i)
14731 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014732
14733 // Can't shuffle using an illegal type
14734 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14735
14736 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014737 DAG.getUNDEF(WideVecVT),
14738 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014739 // At this point all of the data is stored at the bottom of the
14740 // register. We now need to save it to mem.
14741
14742 // Find the largest store unit
14743 MVT StoreType = MVT::i8;
14744 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14745 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14746 MVT Tp = (MVT::SimpleValueType)tp;
14747 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14748 StoreType = Tp;
14749 }
14750
14751 // Bitcast the original vector into a vector of store-size units
14752 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14753 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14754 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14755 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14756 SmallVector<SDValue, 8> Chains;
14757 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14758 TLI.getPointerTy());
14759 SDValue Ptr = St->getBasePtr();
14760
14761 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014762 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014763 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14764 StoreType, ShuffWide,
14765 DAG.getIntPtrConstant(i));
14766 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14767 St->getPointerInfo(), St->isVolatile(),
14768 St->isNonTemporal(), St->getAlignment());
14769 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14770 Chains.push_back(Ch);
14771 }
14772
14773 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14774 Chains.size());
14775 }
14776
14777
Chris Lattner149a4e52008-02-22 02:09:43 +000014778 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14779 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014780 // A preferable solution to the general problem is to figure out the right
14781 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014782
14783 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014784 if (VT.getSizeInBits() != 64)
14785 return SDValue();
14786
Devang Patel578efa92009-06-05 21:57:13 +000014787 const Function *F = DAG.getMachineFunction().getFunction();
14788 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014789 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014790 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014791 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014792 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014793 isa<LoadSDNode>(St->getValue()) &&
14794 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14795 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014796 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014797 LoadSDNode *Ld = 0;
14798 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014799 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014800 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014801 // Must be a store of a load. We currently handle two cases: the load
14802 // is a direct child, and it's under an intervening TokenFactor. It is
14803 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014804 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014805 Ld = cast<LoadSDNode>(St->getChain());
14806 else if (St->getValue().hasOneUse() &&
14807 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014808 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014809 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014810 TokenFactorIndex = i;
14811 Ld = cast<LoadSDNode>(St->getValue());
14812 } else
14813 Ops.push_back(ChainVal->getOperand(i));
14814 }
14815 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014816
Evan Cheng536e6672009-03-12 05:59:15 +000014817 if (!Ld || !ISD::isNormalLoad(Ld))
14818 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014819
Evan Cheng536e6672009-03-12 05:59:15 +000014820 // If this is not the MMX case, i.e. we are just turning i64 load/store
14821 // into f64 load/store, avoid the transformation if there are multiple
14822 // uses of the loaded value.
14823 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14824 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014825
Evan Cheng536e6672009-03-12 05:59:15 +000014826 DebugLoc LdDL = Ld->getDebugLoc();
14827 DebugLoc StDL = N->getDebugLoc();
14828 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14829 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14830 // pair instead.
14831 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014832 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014833 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14834 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014835 Ld->isNonTemporal(), Ld->isInvariant(),
14836 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014837 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014838 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014839 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014840 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014841 Ops.size());
14842 }
Evan Cheng536e6672009-03-12 05:59:15 +000014843 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014844 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014845 St->isVolatile(), St->isNonTemporal(),
14846 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014847 }
Evan Cheng536e6672009-03-12 05:59:15 +000014848
14849 // Otherwise, lower to two pairs of 32-bit loads / stores.
14850 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014851 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14852 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014853
Owen Anderson825b72b2009-08-11 20:47:22 +000014854 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014855 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014856 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014857 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014858 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014859 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014860 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014861 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014862 MinAlign(Ld->getAlignment(), 4));
14863
14864 SDValue NewChain = LoLd.getValue(1);
14865 if (TokenFactorIndex != -1) {
14866 Ops.push_back(LoLd);
14867 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014868 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014869 Ops.size());
14870 }
14871
14872 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014873 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14874 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014875
14876 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014877 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014878 St->isVolatile(), St->isNonTemporal(),
14879 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014880 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014881 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014882 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014883 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014884 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014885 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014886 }
Dan Gohman475871a2008-07-27 21:46:04 +000014887 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014888}
14889
Duncan Sands17470be2011-09-22 20:15:48 +000014890/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14891/// and return the operands for the horizontal operation in LHS and RHS. A
14892/// horizontal operation performs the binary operation on successive elements
14893/// of its first operand, then on successive elements of its second operand,
14894/// returning the resulting values in a vector. For example, if
14895/// A = < float a0, float a1, float a2, float a3 >
14896/// and
14897/// B = < float b0, float b1, float b2, float b3 >
14898/// then the result of doing a horizontal operation on A and B is
14899/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14900/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14901/// A horizontal-op B, for some already available A and B, and if so then LHS is
14902/// set to A, RHS to B, and the routine returns 'true'.
14903/// Note that the binary operation should have the property that if one of the
14904/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014905static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014906 // Look for the following pattern: if
14907 // A = < float a0, float a1, float a2, float a3 >
14908 // B = < float b0, float b1, float b2, float b3 >
14909 // and
14910 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14911 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14912 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14913 // which is A horizontal-op B.
14914
14915 // At least one of the operands should be a vector shuffle.
14916 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14917 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14918 return false;
14919
14920 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014921
14922 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14923 "Unsupported vector type for horizontal add/sub");
14924
14925 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14926 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014927 unsigned NumElts = VT.getVectorNumElements();
14928 unsigned NumLanes = VT.getSizeInBits()/128;
14929 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014930 assert((NumLaneElts % 2 == 0) &&
14931 "Vector type should have an even number of elements in each lane");
14932 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014933
14934 // View LHS in the form
14935 // LHS = VECTOR_SHUFFLE A, B, LMask
14936 // If LHS is not a shuffle then pretend it is the shuffle
14937 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14938 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14939 // type VT.
14940 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014941 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014942 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14943 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14944 A = LHS.getOperand(0);
14945 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14946 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014947 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14948 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014949 } else {
14950 if (LHS.getOpcode() != ISD::UNDEF)
14951 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014952 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014953 LMask[i] = i;
14954 }
14955
14956 // Likewise, view RHS in the form
14957 // RHS = VECTOR_SHUFFLE C, D, RMask
14958 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014959 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014960 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14961 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14962 C = RHS.getOperand(0);
14963 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14964 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014965 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14966 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014967 } else {
14968 if (RHS.getOpcode() != ISD::UNDEF)
14969 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014970 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014971 RMask[i] = i;
14972 }
14973
14974 // Check that the shuffles are both shuffling the same vectors.
14975 if (!(A == C && B == D) && !(A == D && B == C))
14976 return false;
14977
14978 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14979 if (!A.getNode() && !B.getNode())
14980 return false;
14981
14982 // If A and B occur in reverse order in RHS, then "swap" them (which means
14983 // rewriting the mask).
14984 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014985 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014986
14987 // At this point LHS and RHS are equivalent to
14988 // LHS = VECTOR_SHUFFLE A, B, LMask
14989 // RHS = VECTOR_SHUFFLE A, B, RMask
14990 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014991 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014992 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014993
Craig Topperf8363302011-12-02 08:18:41 +000014994 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014995 if (LIdx < 0 || RIdx < 0 ||
14996 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14997 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014998 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014999
Craig Topperf8363302011-12-02 08:18:41 +000015000 // Check that successive elements are being operated on. If not, this is
15001 // not a horizontal operation.
15002 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15003 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015004 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015005 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015006 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015007 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015008 }
15009
15010 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15011 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15012 return true;
15013}
15014
15015/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15016static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15017 const X86Subtarget *Subtarget) {
15018 EVT VT = N->getValueType(0);
15019 SDValue LHS = N->getOperand(0);
15020 SDValue RHS = N->getOperand(1);
15021
15022 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015023 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015024 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015025 isHorizontalBinOp(LHS, RHS, true))
15026 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15027 return SDValue();
15028}
15029
15030/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15031static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15032 const X86Subtarget *Subtarget) {
15033 EVT VT = N->getValueType(0);
15034 SDValue LHS = N->getOperand(0);
15035 SDValue RHS = N->getOperand(1);
15036
15037 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015038 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015039 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015040 isHorizontalBinOp(LHS, RHS, false))
15041 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15042 return SDValue();
15043}
15044
Chris Lattner6cf73262008-01-25 06:14:17 +000015045/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15046/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015047static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015048 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15049 // F[X]OR(0.0, x) -> x
15050 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015051 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15052 if (C->getValueAPF().isPosZero())
15053 return N->getOperand(1);
15054 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15055 if (C->getValueAPF().isPosZero())
15056 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015057 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015058}
15059
15060/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015061static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015062 // FAND(0.0, x) -> 0.0
15063 // FAND(x, 0.0) -> 0.0
15064 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15065 if (C->getValueAPF().isPosZero())
15066 return N->getOperand(0);
15067 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15068 if (C->getValueAPF().isPosZero())
15069 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015070 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015071}
15072
Dan Gohmane5af2d32009-01-29 01:59:02 +000015073static SDValue PerformBTCombine(SDNode *N,
15074 SelectionDAG &DAG,
15075 TargetLowering::DAGCombinerInfo &DCI) {
15076 // BT ignores high bits in the bit index operand.
15077 SDValue Op1 = N->getOperand(1);
15078 if (Op1.hasOneUse()) {
15079 unsigned BitWidth = Op1.getValueSizeInBits();
15080 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15081 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015082 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15083 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015084 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015085 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15086 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15087 DCI.CommitTargetLoweringOpt(TLO);
15088 }
15089 return SDValue();
15090}
Chris Lattner83e6c992006-10-04 06:57:07 +000015091
Eli Friedman7a5e5552009-06-07 06:52:44 +000015092static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15093 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015094 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015095 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015096 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015097 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015098 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015099 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015100 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015101 }
15102 return SDValue();
15103}
15104
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015105static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15106 TargetLowering::DAGCombinerInfo &DCI,
15107 const X86Subtarget *Subtarget) {
15108 if (!DCI.isBeforeLegalizeOps())
15109 return SDValue();
15110
Craig Topper3ef43cf2012-04-24 06:36:35 +000015111 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015112 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015113
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015114 EVT VT = N->getValueType(0);
15115 SDValue Op = N->getOperand(0);
15116 EVT OpVT = Op.getValueType();
15117 DebugLoc dl = N->getDebugLoc();
15118
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015119 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15120 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015121
Craig Topper3ef43cf2012-04-24 06:36:35 +000015122 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015123 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015124
15125 // Optimize vectors in AVX mode
15126 // Sign extend v8i16 to v8i32 and
15127 // v4i32 to v4i64
15128 //
15129 // Divide input vector into two parts
15130 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15131 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15132 // concat the vectors to original VT
15133
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015134 unsigned NumElems = OpVT.getVectorNumElements();
15135 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015136 for (unsigned i = 0; i != NumElems/2; ++i)
15137 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015138
15139 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015140 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015141
15142 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015143 for (unsigned i = 0; i != NumElems/2; ++i)
15144 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015145
15146 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015147 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015148
Craig Topper3ef43cf2012-04-24 06:36:35 +000015149 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015150 VT.getVectorNumElements()/2);
15151
Craig Topper3ef43cf2012-04-24 06:36:35 +000015152 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015153 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15154
15155 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15156 }
15157 return SDValue();
15158}
15159
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015160static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015161 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015162 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015163 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15164 // (and (i32 x86isd::setcc_carry), 1)
15165 // This eliminates the zext. This transformation is necessary because
15166 // ISD::SETCC is always legalized to i8.
15167 DebugLoc dl = N->getDebugLoc();
15168 SDValue N0 = N->getOperand(0);
15169 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015170 EVT OpVT = N0.getValueType();
15171
Evan Cheng2e489c42009-12-16 00:53:11 +000015172 if (N0.getOpcode() == ISD::AND &&
15173 N0.hasOneUse() &&
15174 N0.getOperand(0).hasOneUse()) {
15175 SDValue N00 = N0.getOperand(0);
15176 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15177 return SDValue();
15178 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15179 if (!C || C->getZExtValue() != 1)
15180 return SDValue();
15181 return DAG.getNode(ISD::AND, dl, VT,
15182 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15183 N00.getOperand(0), N00.getOperand(1)),
15184 DAG.getConstant(1, VT));
15185 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015186
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015187 // Optimize vectors in AVX mode:
15188 //
15189 // v8i16 -> v8i32
15190 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15191 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15192 // Concat upper and lower parts.
15193 //
15194 // v4i32 -> v4i64
15195 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15196 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15197 // Concat upper and lower parts.
15198 //
Craig Topperc16f8512012-04-25 06:39:39 +000015199 if (!DCI.isBeforeLegalizeOps())
15200 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015201
Craig Topperc16f8512012-04-25 06:39:39 +000015202 if (!Subtarget->hasAVX())
15203 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015204
Craig Topperc16f8512012-04-25 06:39:39 +000015205 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15206 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015207
Craig Topperc16f8512012-04-25 06:39:39 +000015208 if (Subtarget->hasAVX2())
15209 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015210
Craig Topperc16f8512012-04-25 06:39:39 +000015211 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15212 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15213 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015214
Craig Topperc16f8512012-04-25 06:39:39 +000015215 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15216 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015217
Craig Topperc16f8512012-04-25 06:39:39 +000015218 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15219 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15220
15221 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015222 }
15223
Evan Cheng2e489c42009-12-16 00:53:11 +000015224 return SDValue();
15225}
15226
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015227// Optimize x == -y --> x+y == 0
15228// x != -y --> x+y != 0
15229static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15230 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15231 SDValue LHS = N->getOperand(0);
15232 SDValue RHS = N->getOperand(1);
15233
15234 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15236 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15237 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15238 LHS.getValueType(), RHS, LHS.getOperand(1));
15239 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15240 addV, DAG.getConstant(0, addV.getValueType()), CC);
15241 }
15242 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15244 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15245 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15246 RHS.getValueType(), LHS, RHS.getOperand(1));
15247 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15248 addV, DAG.getConstant(0, addV.getValueType()), CC);
15249 }
15250 return SDValue();
15251}
15252
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015253// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15254static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15255 unsigned X86CC = N->getConstantOperandVal(0);
15256 SDValue EFLAG = N->getOperand(1);
15257 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015258
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015259 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15260 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15261 // cases.
15262 if (X86CC == X86::COND_B)
15263 return DAG.getNode(ISD::AND, DL, MVT::i8,
15264 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15265 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15266 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015267
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015268 return SDValue();
15269}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015270
Craig Topper7fd5e162012-04-24 06:02:29 +000015271static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015272 SDValue Op0 = N->getOperand(0);
15273 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015274
15275 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015276 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015277 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015278 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015279 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15280 // Notice that we use SINT_TO_FP because we know that the high bits
15281 // are zero and SINT_TO_FP is better supported by the hardware.
15282 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15283 }
15284
15285 return SDValue();
15286}
15287
Benjamin Kramer1396c402011-06-18 11:09:41 +000015288static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15289 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015290 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015291 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015292
15293 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015294 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015295 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015296 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015297 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15298 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15299 }
15300
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015301 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15302 // a 32-bit target where SSE doesn't support i64->FP operations.
15303 if (Op0.getOpcode() == ISD::LOAD) {
15304 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15305 EVT VT = Ld->getValueType(0);
15306 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15307 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15308 !XTLI->getSubtarget()->is64Bit() &&
15309 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015310 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15311 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015312 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15313 return FILDChain;
15314 }
15315 }
15316 return SDValue();
15317}
15318
Craig Topper7fd5e162012-04-24 06:02:29 +000015319static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15320 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015321
15322 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015323 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15324 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015325 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015326 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15327 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15328 }
15329
15330 return SDValue();
15331}
15332
Chris Lattner23a01992010-12-20 01:37:09 +000015333// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15334static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15335 X86TargetLowering::DAGCombinerInfo &DCI) {
15336 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15337 // the result is either zero or one (depending on the input carry bit).
15338 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15339 if (X86::isZeroNode(N->getOperand(0)) &&
15340 X86::isZeroNode(N->getOperand(1)) &&
15341 // We don't have a good way to replace an EFLAGS use, so only do this when
15342 // dead right now.
15343 SDValue(N, 1).use_empty()) {
15344 DebugLoc DL = N->getDebugLoc();
15345 EVT VT = N->getValueType(0);
15346 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15347 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15348 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15349 DAG.getConstant(X86::COND_B,MVT::i8),
15350 N->getOperand(2)),
15351 DAG.getConstant(1, VT));
15352 return DCI.CombineTo(N, Res1, CarryOut);
15353 }
15354
15355 return SDValue();
15356}
15357
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015358// fold (add Y, (sete X, 0)) -> adc 0, Y
15359// (add Y, (setne X, 0)) -> sbb -1, Y
15360// (sub (sete X, 0), Y) -> sbb 0, Y
15361// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015362static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015363 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015364
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015365 // Look through ZExts.
15366 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15367 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15368 return SDValue();
15369
15370 SDValue SetCC = Ext.getOperand(0);
15371 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15372 return SDValue();
15373
15374 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15375 if (CC != X86::COND_E && CC != X86::COND_NE)
15376 return SDValue();
15377
15378 SDValue Cmp = SetCC.getOperand(1);
15379 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015380 !X86::isZeroNode(Cmp.getOperand(1)) ||
15381 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015382 return SDValue();
15383
15384 SDValue CmpOp0 = Cmp.getOperand(0);
15385 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15386 DAG.getConstant(1, CmpOp0.getValueType()));
15387
15388 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15389 if (CC == X86::COND_NE)
15390 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15391 DL, OtherVal.getValueType(), OtherVal,
15392 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15393 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15394 DL, OtherVal.getValueType(), OtherVal,
15395 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15396}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015397
Craig Topper54f952a2011-11-19 09:02:40 +000015398/// PerformADDCombine - Do target-specific dag combines on integer adds.
15399static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15400 const X86Subtarget *Subtarget) {
15401 EVT VT = N->getValueType(0);
15402 SDValue Op0 = N->getOperand(0);
15403 SDValue Op1 = N->getOperand(1);
15404
15405 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015406 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015407 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015408 isHorizontalBinOp(Op0, Op1, true))
15409 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15410
15411 return OptimizeConditionalInDecrement(N, DAG);
15412}
15413
15414static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15415 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015416 SDValue Op0 = N->getOperand(0);
15417 SDValue Op1 = N->getOperand(1);
15418
15419 // X86 can't encode an immediate LHS of a sub. See if we can push the
15420 // negation into a preceding instruction.
15421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015422 // If the RHS of the sub is a XOR with one use and a constant, invert the
15423 // immediate. Then add one to the LHS of the sub so we can turn
15424 // X-Y -> X+~Y+1, saving one register.
15425 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15426 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015427 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015428 EVT VT = Op0.getValueType();
15429 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15430 Op1.getOperand(0),
15431 DAG.getConstant(~XorC, VT));
15432 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015433 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015434 }
15435 }
15436
Craig Topper54f952a2011-11-19 09:02:40 +000015437 // Try to synthesize horizontal adds from adds of shuffles.
15438 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015439 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015440 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15441 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015442 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15443
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015444 return OptimizeConditionalInDecrement(N, DAG);
15445}
15446
Dan Gohman475871a2008-07-27 21:46:04 +000015447SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015448 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015449 SelectionDAG &DAG = DCI.DAG;
15450 switch (N->getOpcode()) {
15451 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015452 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015453 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015454 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015455 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015456 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015457 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15458 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015459 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015460 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015461 case ISD::SHL:
15462 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015463 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015464 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015465 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015466 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015467 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015468 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015469 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015470 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015471 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015472 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15473 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015474 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015475 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15476 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015477 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015478 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015479 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015480 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015481 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015482 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015483 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015484 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015485 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015486 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015487 case X86ISD::UNPCKH:
15488 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015489 case X86ISD::MOVHLPS:
15490 case X86ISD::MOVLHPS:
15491 case X86ISD::PSHUFD:
15492 case X86ISD::PSHUFHW:
15493 case X86ISD::PSHUFLW:
15494 case X86ISD::MOVSS:
15495 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015496 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015497 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015498 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015499 }
15500
Dan Gohman475871a2008-07-27 21:46:04 +000015501 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015502}
15503
Evan Chenge5b51ac2010-04-17 06:13:15 +000015504/// isTypeDesirableForOp - Return true if the target has native support for
15505/// the specified value type and it is 'desirable' to use the type for the
15506/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15507/// instruction encodings are longer and some i16 instructions are slow.
15508bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15509 if (!isTypeLegal(VT))
15510 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015511 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015512 return true;
15513
15514 switch (Opc) {
15515 default:
15516 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015517 case ISD::LOAD:
15518 case ISD::SIGN_EXTEND:
15519 case ISD::ZERO_EXTEND:
15520 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015521 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015522 case ISD::SRL:
15523 case ISD::SUB:
15524 case ISD::ADD:
15525 case ISD::MUL:
15526 case ISD::AND:
15527 case ISD::OR:
15528 case ISD::XOR:
15529 return false;
15530 }
15531}
15532
15533/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015534/// beneficial for dag combiner to promote the specified node. If true, it
15535/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015536bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015537 EVT VT = Op.getValueType();
15538 if (VT != MVT::i16)
15539 return false;
15540
Evan Cheng4c26e932010-04-19 19:29:22 +000015541 bool Promote = false;
15542 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015543 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015544 default: break;
15545 case ISD::LOAD: {
15546 LoadSDNode *LD = cast<LoadSDNode>(Op);
15547 // If the non-extending load has a single use and it's not live out, then it
15548 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015549 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15550 Op.hasOneUse()*/) {
15551 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15552 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15553 // The only case where we'd want to promote LOAD (rather then it being
15554 // promoted as an operand is when it's only use is liveout.
15555 if (UI->getOpcode() != ISD::CopyToReg)
15556 return false;
15557 }
15558 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015559 Promote = true;
15560 break;
15561 }
15562 case ISD::SIGN_EXTEND:
15563 case ISD::ZERO_EXTEND:
15564 case ISD::ANY_EXTEND:
15565 Promote = true;
15566 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015567 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015568 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015569 SDValue N0 = Op.getOperand(0);
15570 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015571 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015572 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015573 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015574 break;
15575 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015576 case ISD::ADD:
15577 case ISD::MUL:
15578 case ISD::AND:
15579 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015580 case ISD::XOR:
15581 Commute = true;
15582 // fallthrough
15583 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015584 SDValue N0 = Op.getOperand(0);
15585 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015586 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015587 return false;
15588 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015589 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015590 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015591 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015592 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015593 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015594 }
15595 }
15596
15597 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015598 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015599}
15600
Evan Cheng60c07e12006-07-05 22:17:51 +000015601//===----------------------------------------------------------------------===//
15602// X86 Inline Assembly Support
15603//===----------------------------------------------------------------------===//
15604
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015605namespace {
15606 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015607 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015608 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015609
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015610 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015611 StringRef piece(*args[i]);
15612 if (!s.startswith(piece)) // Check if the piece matches.
15613 return false;
15614
15615 s = s.substr(piece.size());
15616 StringRef::size_type pos = s.find_first_not_of(" \t");
15617 if (pos == 0) // We matched a prefix.
15618 return false;
15619
15620 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015621 }
15622
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015623 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015624 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015625 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015626}
15627
Chris Lattnerb8105652009-07-20 17:51:36 +000015628bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15629 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015630
15631 std::string AsmStr = IA->getAsmString();
15632
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015633 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15634 if (!Ty || Ty->getBitWidth() % 16 != 0)
15635 return false;
15636
Chris Lattnerb8105652009-07-20 17:51:36 +000015637 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015638 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015639 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015640
15641 switch (AsmPieces.size()) {
15642 default: return false;
15643 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015644 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015645 // we will turn this bswap into something that will be lowered to logical
15646 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15647 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015648 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015649 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15650 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15651 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15652 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15653 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15654 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015655 // No need to check constraints, nothing other than the equivalent of
15656 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015657 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015658 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015659
Chris Lattnerb8105652009-07-20 17:51:36 +000015660 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015661 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015662 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015663 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15664 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015665 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015666 const std::string &ConstraintsStr = IA->getConstraintString();
15667 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015668 std::sort(AsmPieces.begin(), AsmPieces.end());
15669 if (AsmPieces.size() == 4 &&
15670 AsmPieces[0] == "~{cc}" &&
15671 AsmPieces[1] == "~{dirflag}" &&
15672 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015673 AsmPieces[3] == "~{fpsr}")
15674 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015675 }
15676 break;
15677 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015678 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015679 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015680 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15681 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15682 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015683 AsmPieces.clear();
15684 const std::string &ConstraintsStr = IA->getConstraintString();
15685 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15686 std::sort(AsmPieces.begin(), AsmPieces.end());
15687 if (AsmPieces.size() == 4 &&
15688 AsmPieces[0] == "~{cc}" &&
15689 AsmPieces[1] == "~{dirflag}" &&
15690 AsmPieces[2] == "~{flags}" &&
15691 AsmPieces[3] == "~{fpsr}")
15692 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015693 }
Evan Cheng55d42002011-01-08 01:24:27 +000015694
15695 if (CI->getType()->isIntegerTy(64)) {
15696 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15697 if (Constraints.size() >= 2 &&
15698 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15699 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15700 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015701 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15702 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15703 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015704 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015705 }
15706 }
15707 break;
15708 }
15709 return false;
15710}
15711
15712
15713
Chris Lattnerf4dff842006-07-11 02:54:03 +000015714/// getConstraintType - Given a constraint letter, return the type of
15715/// constraint it is for this target.
15716X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015717X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15718 if (Constraint.size() == 1) {
15719 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015720 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015721 case 'q':
15722 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015723 case 'f':
15724 case 't':
15725 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015726 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015727 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015728 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015729 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015730 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015731 case 'a':
15732 case 'b':
15733 case 'c':
15734 case 'd':
15735 case 'S':
15736 case 'D':
15737 case 'A':
15738 return C_Register;
15739 case 'I':
15740 case 'J':
15741 case 'K':
15742 case 'L':
15743 case 'M':
15744 case 'N':
15745 case 'G':
15746 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015747 case 'e':
15748 case 'Z':
15749 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015750 default:
15751 break;
15752 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015753 }
Chris Lattner4234f572007-03-25 02:14:49 +000015754 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015755}
15756
John Thompson44ab89e2010-10-29 17:29:13 +000015757/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015758/// This object must already have been set up with the operand type
15759/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015760TargetLowering::ConstraintWeight
15761 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015762 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015763 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015764 Value *CallOperandVal = info.CallOperandVal;
15765 // If we don't have a value, we can't do a match,
15766 // but allow it at the lowest weight.
15767 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015768 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015769 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015770 // Look at the constraint type.
15771 switch (*constraint) {
15772 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015773 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15774 case 'R':
15775 case 'q':
15776 case 'Q':
15777 case 'a':
15778 case 'b':
15779 case 'c':
15780 case 'd':
15781 case 'S':
15782 case 'D':
15783 case 'A':
15784 if (CallOperandVal->getType()->isIntegerTy())
15785 weight = CW_SpecificReg;
15786 break;
15787 case 'f':
15788 case 't':
15789 case 'u':
15790 if (type->isFloatingPointTy())
15791 weight = CW_SpecificReg;
15792 break;
15793 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015794 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015795 weight = CW_SpecificReg;
15796 break;
15797 case 'x':
15798 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015799 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015800 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015801 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015802 break;
15803 case 'I':
15804 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15805 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015806 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015807 }
15808 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015809 case 'J':
15810 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15811 if (C->getZExtValue() <= 63)
15812 weight = CW_Constant;
15813 }
15814 break;
15815 case 'K':
15816 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15817 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15818 weight = CW_Constant;
15819 }
15820 break;
15821 case 'L':
15822 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15823 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15824 weight = CW_Constant;
15825 }
15826 break;
15827 case 'M':
15828 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15829 if (C->getZExtValue() <= 3)
15830 weight = CW_Constant;
15831 }
15832 break;
15833 case 'N':
15834 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15835 if (C->getZExtValue() <= 0xff)
15836 weight = CW_Constant;
15837 }
15838 break;
15839 case 'G':
15840 case 'C':
15841 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15842 weight = CW_Constant;
15843 }
15844 break;
15845 case 'e':
15846 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15847 if ((C->getSExtValue() >= -0x80000000LL) &&
15848 (C->getSExtValue() <= 0x7fffffffLL))
15849 weight = CW_Constant;
15850 }
15851 break;
15852 case 'Z':
15853 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15854 if (C->getZExtValue() <= 0xffffffff)
15855 weight = CW_Constant;
15856 }
15857 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015858 }
15859 return weight;
15860}
15861
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015862/// LowerXConstraint - try to replace an X constraint, which matches anything,
15863/// with another that has more specific requirements based on the type of the
15864/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015865const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015866LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015867 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15868 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015869 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015870 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015871 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015872 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015873 return "x";
15874 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015875
Chris Lattner5e764232008-04-26 23:02:14 +000015876 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015877}
15878
Chris Lattner48884cd2007-08-25 00:47:38 +000015879/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15880/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015881void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015882 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015883 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015884 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015885 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015886
Eric Christopher100c8332011-06-02 23:16:42 +000015887 // Only support length 1 constraints for now.
15888 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015889
Eric Christopher100c8332011-06-02 23:16:42 +000015890 char ConstraintLetter = Constraint[0];
15891 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015892 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015893 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015894 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015895 if (C->getZExtValue() <= 31) {
15896 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015897 break;
15898 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015899 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015900 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015901 case 'J':
15902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015903 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015904 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15905 break;
15906 }
15907 }
15908 return;
15909 case 'K':
15910 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015911 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015912 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15913 break;
15914 }
15915 }
15916 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015917 case 'N':
15918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015919 if (C->getZExtValue() <= 255) {
15920 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015921 break;
15922 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015923 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015924 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015925 case 'e': {
15926 // 32-bit signed value
15927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015928 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15929 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015930 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015931 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015932 break;
15933 }
15934 // FIXME gcc accepts some relocatable values here too, but only in certain
15935 // memory models; it's complicated.
15936 }
15937 return;
15938 }
15939 case 'Z': {
15940 // 32-bit unsigned value
15941 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015942 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15943 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015944 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15945 break;
15946 }
15947 }
15948 // FIXME gcc accepts some relocatable values here too, but only in certain
15949 // memory models; it's complicated.
15950 return;
15951 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015952 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015953 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015954 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015955 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015956 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015957 break;
15958 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015959
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015960 // In any sort of PIC mode addresses need to be computed at runtime by
15961 // adding in a register or some sort of table lookup. These can't
15962 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015963 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015964 return;
15965
Chris Lattnerdc43a882007-05-03 16:52:29 +000015966 // If we are in non-pic codegen mode, we allow the address of a global (with
15967 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015968 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015969 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015970
Chris Lattner49921962009-05-08 18:23:14 +000015971 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15972 while (1) {
15973 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15974 Offset += GA->getOffset();
15975 break;
15976 } else if (Op.getOpcode() == ISD::ADD) {
15977 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15978 Offset += C->getZExtValue();
15979 Op = Op.getOperand(0);
15980 continue;
15981 }
15982 } else if (Op.getOpcode() == ISD::SUB) {
15983 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15984 Offset += -C->getZExtValue();
15985 Op = Op.getOperand(0);
15986 continue;
15987 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015988 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015989
Chris Lattner49921962009-05-08 18:23:14 +000015990 // Otherwise, this isn't something we can handle, reject it.
15991 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015992 }
Eric Christopherfd179292009-08-27 18:07:15 +000015993
Dan Gohman46510a72010-04-15 01:51:59 +000015994 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015995 // If we require an extra load to get this address, as in PIC mode, we
15996 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015997 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15998 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015999 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016000
Devang Patel0d881da2010-07-06 22:08:15 +000016001 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16002 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016003 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016004 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016005 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016006
Gabor Greifba36cb52008-08-28 21:40:38 +000016007 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016008 Ops.push_back(Result);
16009 return;
16010 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016011 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016012}
16013
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016014std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016015X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016016 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016017 // First, see if this is a constraint that directly corresponds to an LLVM
16018 // register class.
16019 if (Constraint.size() == 1) {
16020 // GCC Constraint Letters
16021 switch (Constraint[0]) {
16022 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016023 // TODO: Slight differences here in allocation order and leaving
16024 // RIP in the class. Do they matter any more here than they do
16025 // in the normal allocation?
16026 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16027 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016028 if (VT == MVT::i32 || VT == MVT::f32)
16029 return std::make_pair(0U, &X86::GR32RegClass);
16030 if (VT == MVT::i16)
16031 return std::make_pair(0U, &X86::GR16RegClass);
16032 if (VT == MVT::i8 || VT == MVT::i1)
16033 return std::make_pair(0U, &X86::GR8RegClass);
16034 if (VT == MVT::i64 || VT == MVT::f64)
16035 return std::make_pair(0U, &X86::GR64RegClass);
16036 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016037 }
16038 // 32-bit fallthrough
16039 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016040 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016041 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16042 if (VT == MVT::i16)
16043 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16044 if (VT == MVT::i8 || VT == MVT::i1)
16045 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16046 if (VT == MVT::i64)
16047 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016048 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016049 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016050 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016051 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016052 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016053 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016054 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016055 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016056 return std::make_pair(0U, &X86::GR32RegClass);
16057 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016058 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016059 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016060 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016061 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016062 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016063 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016064 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16065 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016066 case 'f': // FP Stack registers.
16067 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16068 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016069 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016070 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016071 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016072 return std::make_pair(0U, &X86::RFP64RegClass);
16073 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016074 case 'y': // MMX_REGS if MMX allowed.
16075 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016076 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016077 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016078 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016079 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016080 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016081 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016082
Owen Anderson825b72b2009-08-11 20:47:22 +000016083 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016084 default: break;
16085 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016086 case MVT::f32:
16087 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016088 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016089 case MVT::f64:
16090 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016091 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016092 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016093 case MVT::v16i8:
16094 case MVT::v8i16:
16095 case MVT::v4i32:
16096 case MVT::v2i64:
16097 case MVT::v4f32:
16098 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016099 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016100 // AVX types.
16101 case MVT::v32i8:
16102 case MVT::v16i16:
16103 case MVT::v8i32:
16104 case MVT::v4i64:
16105 case MVT::v8f32:
16106 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016107 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016108 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016109 break;
16110 }
16111 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016112
Chris Lattnerf76d1802006-07-31 23:26:50 +000016113 // Use the default implementation in TargetLowering to convert the register
16114 // constraint into a member of a register class.
16115 std::pair<unsigned, const TargetRegisterClass*> Res;
16116 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016117
16118 // Not found as a standard register?
16119 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016120 // Map st(0) -> st(7) -> ST0
16121 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16122 tolower(Constraint[1]) == 's' &&
16123 tolower(Constraint[2]) == 't' &&
16124 Constraint[3] == '(' &&
16125 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16126 Constraint[5] == ')' &&
16127 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016128
Chris Lattner56d77c72009-09-13 22:41:48 +000016129 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016130 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016131 return Res;
16132 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016133
Chris Lattner56d77c72009-09-13 22:41:48 +000016134 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016135 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016136 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016137 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016138 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016139 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016140
16141 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016142 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016143 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016144 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016145 return Res;
16146 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016147
Dale Johannesen330169f2008-11-13 21:52:36 +000016148 // 'A' means EAX + EDX.
16149 if (Constraint == "A") {
16150 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016151 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016152 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016153 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016154 return Res;
16155 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016156
Chris Lattnerf76d1802006-07-31 23:26:50 +000016157 // Otherwise, check to see if this is a register class of the wrong value
16158 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16159 // turn into {ax},{dx}.
16160 if (Res.second->hasType(VT))
16161 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016162
Chris Lattnerf76d1802006-07-31 23:26:50 +000016163 // All of the single-register GCC register classes map their values onto
16164 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16165 // really want an 8-bit or 32-bit register, map to the appropriate register
16166 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016167 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016168 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016169 unsigned DestReg = 0;
16170 switch (Res.first) {
16171 default: break;
16172 case X86::AX: DestReg = X86::AL; break;
16173 case X86::DX: DestReg = X86::DL; break;
16174 case X86::CX: DestReg = X86::CL; break;
16175 case X86::BX: DestReg = X86::BL; break;
16176 }
16177 if (DestReg) {
16178 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016179 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016180 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016181 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016182 unsigned DestReg = 0;
16183 switch (Res.first) {
16184 default: break;
16185 case X86::AX: DestReg = X86::EAX; break;
16186 case X86::DX: DestReg = X86::EDX; break;
16187 case X86::CX: DestReg = X86::ECX; break;
16188 case X86::BX: DestReg = X86::EBX; break;
16189 case X86::SI: DestReg = X86::ESI; break;
16190 case X86::DI: DestReg = X86::EDI; break;
16191 case X86::BP: DestReg = X86::EBP; break;
16192 case X86::SP: DestReg = X86::ESP; break;
16193 }
16194 if (DestReg) {
16195 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016196 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016197 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016198 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016199 unsigned DestReg = 0;
16200 switch (Res.first) {
16201 default: break;
16202 case X86::AX: DestReg = X86::RAX; break;
16203 case X86::DX: DestReg = X86::RDX; break;
16204 case X86::CX: DestReg = X86::RCX; break;
16205 case X86::BX: DestReg = X86::RBX; break;
16206 case X86::SI: DestReg = X86::RSI; break;
16207 case X86::DI: DestReg = X86::RDI; break;
16208 case X86::BP: DestReg = X86::RBP; break;
16209 case X86::SP: DestReg = X86::RSP; break;
16210 }
16211 if (DestReg) {
16212 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016213 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016214 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016215 }
Craig Topperc9099502012-04-20 06:31:50 +000016216 } else if (Res.second == &X86::FR32RegClass ||
16217 Res.second == &X86::FR64RegClass ||
16218 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016219 // Handle references to XMM physical registers that got mapped into the
16220 // wrong class. This can happen with constraints like {xmm0} where the
16221 // target independent register mapper will just pick the first match it can
16222 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016223 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016224 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016225 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016226 Res.second = &X86::FR64RegClass;
16227 else if (X86::VR128RegClass.hasType(VT))
16228 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016229 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016230
Chris Lattnerf76d1802006-07-31 23:26:50 +000016231 return Res;
16232}