blob: 24d95a9977f3ea40aa24de615bdf84513f439a62 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001246 // Predictable cmov don't hurt on atom because it's in-order.
1247 predictableSelectIsExpensive = !Subtarget->isAtom();
1248
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001249 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252
Duncan Sands28b77e92011-09-06 19:07:46 +00001253EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1254 if (!VT.isVector()) return MVT::i8;
1255 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256}
1257
1258
Evan Cheng29286502008-01-23 23:17:41 +00001259/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1260/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (MaxAlign == 16)
1263 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 if (VTy->getBitWidth() == 128)
1266 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 unsigned EltAlign = 0;
1269 getMaxByValAlign(ATy->getElementType(), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1274 unsigned EltAlign = 0;
1275 getMaxByValAlign(STy->getElementType(i), EltAlign);
1276 if (EltAlign > MaxAlign)
1277 MaxAlign = EltAlign;
1278 if (MaxAlign == 16)
1279 break;
1280 }
1281 }
Evan Cheng29286502008-01-23 23:17:41 +00001282}
1283
1284/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1285/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001286/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1287/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (Subtarget->is64Bit()) {
1290 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001291 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001292 if (TyAlign > 8)
1293 return TyAlign;
1294 return 8;
1295 }
1296
Evan Cheng29286502008-01-23 23:17:41 +00001297 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001298 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001299 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001300 return Align;
1301}
Chris Lattner2b02a442007-02-25 08:29:00 +00001302
Evan Chengf0df0312008-05-15 08:39:06 +00001303/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// and store operations as a result of memset, memcpy, and memmove
1305/// lowering. If DstAlign is zero that means it's safe to destination
1306/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1307/// means there isn't a need to check it against alignment requirement,
1308/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001309/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001310/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1311/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1312/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313/// It returns EVT::Other if the type should be determined using generic
1314/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001315EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001316X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1317 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001318 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001319 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001321 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1322 // linux. This is because the stack realignment code can't handle certain
1323 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001325 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 (Subtarget->isUnalignedMemAccessFast() ||
1329 ((DstAlign == 0 || DstAlign >= 16) &&
1330 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001332 if (Subtarget->getStackAlignment() >= 32) {
1333 if (Subtarget->hasAVX2())
1334 return MVT::v8i32;
1335 if (Subtarget->hasAVX())
1336 return MVT::v8f32;
1337 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001343 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 // Do not use f64 to lower memcpy if source is string constant. It's
1347 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001349 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001350 }
Evan Chengf0df0312008-05-15 08:39:06 +00001351 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 return MVT::i64;
1353 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001354}
1355
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001356/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1357/// current function. The returned value is a member of the
1358/// MachineJumpTableInfo::JTEntryKind enum.
1359unsigned X86TargetLowering::getJumpTableEncoding() const {
1360 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1361 // symbol.
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1363 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001365
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001366 // Otherwise, use the normal jump table encoding heuristics.
1367 return TargetLowering::getJumpTableEncoding();
1368}
1369
Chris Lattnerc64daab2010-01-26 05:02:42 +00001370const MCExpr *
1371X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1372 const MachineBasicBlock *MBB,
1373 unsigned uid,MCContext &Ctx) const{
1374 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT());
1376 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1377 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001378 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1379 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380}
1381
Evan Chengcc415862007-11-09 01:32:10 +00001382/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1383/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001385 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001386 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001387 // This doesn't have DebugLoc associated with it, but is not really the
1388 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001389 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001390 return Table;
1391}
1392
Chris Lattner589c6f62010-01-26 06:28:43 +00001393/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1394/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1395/// MCExpr.
1396const MCExpr *X86TargetLowering::
1397getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1398 MCContext &Ctx) const {
1399 // X86-64 uses RIP relative addressing based on the jump table label.
1400 if (Subtarget->isPICStyleRIPRel())
1401 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1402
1403 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001404 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001405}
1406
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001407// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001408std::pair<const TargetRegisterClass*, uint8_t>
1409X86TargetLowering::findRepresentativeClass(EVT VT) const{
1410 const TargetRegisterClass *RRC = 0;
1411 uint8_t Cost = 1;
1412 switch (VT.getSimpleVT().SimpleTy) {
1413 default:
1414 return TargetLowering::findRepresentativeClass(VT);
1415 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = Subtarget->is64Bit() ?
1417 (const TargetRegisterClass*)&X86::GR64RegClass :
1418 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001420 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001422 break;
1423 case MVT::f32: case MVT::f64:
1424 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1425 case MVT::v4f32: case MVT::v2f64:
1426 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1427 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001429 break;
1430 }
1431 return std::make_pair(RRC, Cost);
1432}
1433
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001434bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1435 unsigned &Offset) const {
1436 if (!Subtarget->isTargetLinux())
1437 return false;
1438
1439 if (Subtarget->is64Bit()) {
1440 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1441 Offset = 0x28;
1442 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1443 AddressSpace = 256;
1444 else
1445 AddressSpace = 257;
1446 } else {
1447 // %gs:0x14 on i386
1448 Offset = 0x14;
1449 AddressSpace = 256;
1450 }
1451 return true;
1452}
1453
1454
Chris Lattner2b02a442007-02-25 08:29:00 +00001455//===----------------------------------------------------------------------===//
1456// Return Value Calling Convention Implementation
1457//===----------------------------------------------------------------------===//
1458
Chris Lattner59ed56b2007-02-28 04:55:35 +00001459#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001460
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461bool
Eric Christopher471e4222011-06-08 23:55:35 +00001462X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001463 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001467 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001468 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001469 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Chris Lattner9774c912007-02-27 05:28:59 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 RVLocs, *DAG.getContext());
1484 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Evan Chengdcea1632010-02-04 02:40:39 +00001486 // Add the regs to the liveout set for the function.
1487 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1490 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001495 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1496 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1498 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001500 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1502 CCValAssign &VA = RVLocs[i];
1503 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001505 EVT ValVT = ValToCopy.getValueType();
1506
Dale Johannesenc4510512010-09-24 19:05:48 +00001507 // If this is x86-64, and we disabled SSE, we can't return FP values,
1508 // or SSE or MMX vectors.
1509 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1510 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001511 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001512 report_fatal_error("SSE register return with SSE disabled");
1513 }
1514 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1515 // llvm-gcc has never done it right and no one has noticed, so this
1516 // should be OK for now.
1517 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001518 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001519 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1522 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (VA.getLocReg() == X86::ST0 ||
1524 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001525 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1526 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001527 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001529 RetOps.push_back(ValToCopy);
1530 // Don't emit a copytoreg.
1531 continue;
1532 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001533
Evan Cheng242b38b2009-02-23 09:03:22 +00001534 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1535 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001536 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001537 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001540 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1541 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 // If we don't have SSE2 available, convert to v4f32 so the generated
1543 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001544 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001546 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001547 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001549
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001551 Flag = Chain.getValue(1);
1552 }
Dan Gohman61a92132008-04-21 23:59:07 +00001553
1554 // The x86-64 ABI for returning structs by value requires that we copy
1555 // the sret argument into %rax for the return. We saved the argument into
1556 // a virtual register in the entry block, so now we copy the value out
1557 // and into %rax.
1558 if (Subtarget->is64Bit() &&
1559 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1560 MachineFunction &MF = DAG.getMachineFunction();
1561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1562 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001564 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001566
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001569
1570 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001571 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps[0] = Chain; // Update chain.
1575
1576 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001577 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001578 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
1580 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001582}
1583
Evan Chengbf010eb2012-04-10 01:51:00 +00001584bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 if (N->getNumValues() != 1)
1586 return false;
1587 if (!N->hasNUsesOfValue(1, 0))
1588 return false;
1589
Evan Chengbf010eb2012-04-10 01:51:00 +00001590 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001592 if (Copy->getOpcode() == ISD::CopyToReg) {
1593 // If the copy has a glue operand, we conservatively assume it isn't safe to
1594 // perform a tail call.
1595 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1596 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001597 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001598 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001599 return false;
1600
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604 if (UI->getOpcode() != X86ISD::RET_FLAG)
1605 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001606 HasRet = true;
1607 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609 if (!HasRet)
1610 return false;
1611
1612 Chain = TCChain;
1613 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614}
1615
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616EVT
1617X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001618 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001620 // TODO: Is this also valid on 32-bit?
1621 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001622 ReturnMVT = MVT::i8;
1623 else
1624 ReturnMVT = MVT::i32;
1625
1626 EVT MinVT = getRegisterType(Context, ReturnMVT);
1627 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001628}
1629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630/// LowerCallResult - Lower the result values of a call into the
1631/// appropriate copies out of appropriate physical registers.
1632///
1633SDValue
1634X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001635 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 const SmallVectorImpl<ISD::InputArg> &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001638 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001639
Chris Lattnere32bbf62007-02-28 07:09:55 +00001640 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001641 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001643 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001644 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001646
Chris Lattner3085e152007-02-25 08:59:22 +00001647 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001648 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001649 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001654 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001655 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 }
1657
Evan Cheng79fb3b42009-02-20 20:43:02 +00001658 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659
1660 // If this is a call to a function that returns an fp value on the floating
1661 // point stack, we must guarantee the the value is popped from the stack, so
1662 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001663 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 // instead.
1665 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1666 // If we prefer to use the value in xmm registers, copy it out as f80 and
1667 // use a truncate to move it from fp stack reg to xmm reg.
1668 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001670 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1671 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001672 Val = Chain.getValue(0);
1673
1674 // Round the f80 to the right size, which also moves it to the appropriate
1675 // xmm register.
1676 if (CopyVT != VA.getValVT())
1677 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1678 // This truncation won't change the value.
1679 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001680 } else {
1681 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1682 CopyVT, InFlag).getValue(1);
1683 Val = Chain.getValue(0);
1684 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001685 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001687 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001690}
1691
1692
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001695//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001696// StdCall calling convention seems to be standard for many Windows' API
1697// routines and around. It differs from C calling convention just a little:
1698// callee should clean up the stack, not caller. Symbols should be also
1699// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001700// For info on fast calling convention see Fast Calling Convention (tail call)
1701// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1706 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001708
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001710}
1711
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001712/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714static bool
1715ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1716 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001718
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001720}
1721
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001722/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1723/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724/// the specific parameter attribute. The copy will be passed as a byval
1725/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001726static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001727CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001728 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1729 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001730 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001731
Dale Johannesendd64c412009-02-04 00:33:20 +00001732 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001733 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001734 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001735}
1736
Chris Lattner29689432010-03-11 00:22:57 +00001737/// IsTailCallConvention - Return true if the calling convention is one that
1738/// supports tail call optimization.
1739static bool IsTailCallConvention(CallingConv::ID CC) {
1740 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1741}
1742
Evan Cheng485fafc2011-03-21 01:19:09 +00001743bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001744 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001745 return false;
1746
1747 CallSite CS(CI);
1748 CallingConv::ID CalleeCC = CS.getCallingConv();
1749 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1750 return false;
1751
1752 return true;
1753}
1754
Evan Cheng0c439eb2010-01-27 00:07:07 +00001755/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1756/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1758 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001759 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001760}
1761
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762SDValue
1763X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::InputArg> &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 const CCValAssign &VA,
1768 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001770 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1773 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001774 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001775 EVT ValVT;
1776
1777 // If value is passed by pointer we have address passed instead of the value
1778 // itself.
1779 if (VA.getLocInfo() == CCValAssign::Indirect)
1780 ValVT = VA.getLocVT();
1781 else
1782 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001783
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001784 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001786 // In case of tail call optimization mark all arguments mutable. Since they
1787 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001788 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001789 unsigned Bytes = Flags.getByValSize();
1790 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1791 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 return DAG.getFrameIndex(FI, getPointerTy());
1793 } else {
1794 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001795 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1797 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001798 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001799 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001800 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001801}
1802
Dan Gohman475871a2008-07-27 21:46:04 +00001803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 bool isVarArg,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl,
1809 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 SmallVectorImpl<SDValue> &InVals)
1811 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 const Function* Fn = MF.getFunction();
1816 if (Fn->hasExternalLinkage() &&
1817 Subtarget->isTargetCygMing() &&
1818 Fn->getName() == "main")
1819 FuncInfo->setForceFramePointer(true);
1820
Evan Cheng1bc78042006-04-26 01:20:17 +00001821 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001823 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001824 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner29689432010-03-11 00:22:57 +00001826 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1827 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001828
Chris Lattner638402b2007-02-28 07:00:42 +00001829 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001831 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001833
1834 // Allocate shadow area for Win64
1835 if (IsWin64) {
1836 CCInfo.AllocateStack(32, 8);
1837 }
1838
Duncan Sands45907662010-10-31 13:21:44 +00001839 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001842 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
1845 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1846 // places.
1847 assert(VA.getValNo() != LastVal &&
1848 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001849 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001854 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001863 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001867 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001870 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Devang Patel68e6bee2011-02-21 23:21:26 +00001872 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1876 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1877 // right size.
1878 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
1881 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001882 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 // Handle MMX values passed in XMM regs.
1889 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001890 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1891 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 } else
1893 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001894 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 } else {
1896 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899
1900 // If value is passed via pointer - do a load.
1901 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001902 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001903 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001904
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001906 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907
Dan Gohman61a92132008-04-21 23:59:07 +00001908 // The x86-64 ABI for returning structs by value requires that we copy
1909 // the sret argument into %rax for the return. Save the argument into
1910 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001911 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001912 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1913 unsigned Reg = FuncInfo->getSRetReturnReg();
1914 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001916 FuncInfo->setSRetReturnReg(Reg);
1917 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001920 }
1921
Chris Lattnerf39f7712007-02-28 05:46:49 +00001922 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001923 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001924 if (FuncIsMadeTailCallSafe(CallConv,
1925 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001927
Evan Cheng1bc78042006-04-26 01:20:17 +00001928 // If the function takes variable number of arguments, make a frame index for
1929 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001930 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001931 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1932 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001933 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 }
1935 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1937
1938 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1944 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1947 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1948 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001949 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
1952 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 // The XMM registers which might contain var arg parameters are shadowed
1954 // in their paired GPR. So we only need to save the GPR to their home
1955 // slots.
1956 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 } else {
1959 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1960 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961
Chad Rosier30450e82011-12-22 22:35:21 +00001962 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1963 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964 }
1965 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1966 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967
Devang Patel578efa92009-06-05 21:57:13 +00001968 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001969 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1972 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001973 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001974 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001975 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001976 // Kernel mode asks for SSE to be disabled, so don't push them
1977 // on the stack.
1978 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001979
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001981 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001982 // Get to the caller-allocated home save location. Add 8 to account
1983 // for the return address.
1984 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001986 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001987 // Fixup to set vararg frame on shadow area (4 x i64).
1988 if (NumIntRegs < 4)
1989 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 } else {
1991 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001992 // registers, then we must store them to their spots on the stack so
1993 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1995 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1996 FuncInfo->setRegSaveFrameIndex(
1997 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002003 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2004 getPointerTy());
2005 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2008 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002009 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002010 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002013 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002014 MachinePointerInfo::getFixedStack(
2015 FuncInfo->getRegSaveFrameIndex(), Offset),
2016 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2022 // Now store the XMM (fp + vector) parameter registers.
2023 SmallVector<SDValue, 11> SaveXMMOps;
2024 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Craig Topperc9099502012-04-20 06:31:50 +00002026 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002027 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2028 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2031 FuncInfo->getRegSaveFrameIndex()));
2032 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2033 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002037 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002038 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2039 SaveXMMOps.push_back(Val);
2040 }
2041 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2042 MVT::Other,
2043 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002045
2046 if (!MemOps.empty())
2047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2048 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002051
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002053 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2054 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002056 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002058 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002059 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2060 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002062 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 // RegSaveFrameIndex is X86-64 only.
2066 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002067 if (CallConv == CallingConv::X86_FastCall ||
2068 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 // fastcc functions can't have varargs.
2070 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 }
Evan Cheng25caf632006-05-23 21:06:34 +00002072
Rafael Espindola76927d752011-08-30 19:39:58 +00002073 FuncInfo->setArgumentStackSize(StackSize);
2074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002076}
2077
Dan Gohman475871a2008-07-27 21:46:04 +00002078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2080 SDValue StackPtr, SDValue Arg,
2081 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002082 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002084 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002088 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002089
2090 return DAG.getStore(Chain, dl, Arg, PtrOff,
2091 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002092 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002093}
2094
Bill Wendling64e87322009-01-16 19:25:27 +00002095/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002097SDValue
2098X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002099 SDValue &OutRetAddr, SDValue Chain,
2100 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002101 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002103 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002105
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002107 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002108 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110}
2111
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002112/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002114static SDValue
2115EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002117 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 // Store the return address to the appropriate stack slot.
2119 if (!FPDiff) return Chain;
2120 // Calculate the new stack slot for the return address.
2121 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002123 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002127 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002128 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 return Chain;
2130}
2131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002133X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002135 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002137 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 const SmallVectorImpl<ISD::InputArg> &Ins,
2139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002140 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 MachineFunction &MF = DAG.getMachineFunction();
2142 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002143 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002144 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002146 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147
Nick Lewycky22de16d2012-01-19 00:34:10 +00002148 if (MF.getTarget().Options.DisableTailCalls)
2149 isTailCall = false;
2150
Evan Cheng5f941932010-02-05 02:21:12 +00002151 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002152 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002153 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2154 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002155 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002156
2157 // Sibcalls are automatically detected tailcalls which do not require
2158 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002159 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002160 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002161
2162 if (isTailCall)
2163 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002164 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002165
Chris Lattner29689432010-03-11 00:22:57 +00002166 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2167 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168
Chris Lattner638402b2007-02-28 07:00:42 +00002169 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002171 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002173
2174 // Allocate shadow area for Win64
2175 if (IsWin64) {
2176 CCInfo.AllocateStack(32, 8);
2177 }
2178
Duncan Sands45907662010-10-31 13:21:44 +00002179 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Chris Lattner423c5f42007-02-28 05:31:48 +00002181 // Get a count of how many bytes are to be pushed on the stack.
2182 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002184 // This is a sibcall. The memory operands are available in caller's
2185 // own caller's stack.
2186 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002187 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2188 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002190
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002192 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002194 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2196 FPDiff = NumBytesCallerPushed - NumBytes;
2197
2198 // Set the delta of movement of the returnaddr stackslot.
2199 // But only set if delta is greater than previous delta.
2200 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2201 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2202 }
2203
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (!IsSibcall)
2205 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002208 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 if (isTailCall && FPDiff)
2210 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2211 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002212
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2214 SmallVector<SDValue, 8> MemOpChains;
2215 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002216
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002217 // Walk the register/memloc assignments, inserting copies/loads. In the case
2218 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002219 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2220 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002221 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002222 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002224 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 // Promote the value if needed.
2227 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002228 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 case CCValAssign::Full: break;
2230 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002235 break;
2236 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002237 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2238 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002239 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2241 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002242 } else
2243 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2244 break;
2245 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002246 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002248 case CCValAssign::Indirect: {
2249 // Store the argument.
2250 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002251 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002253 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002254 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002255 Arg = SpillSlot;
2256 break;
2257 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002259
Chris Lattner423c5f42007-02-28 05:31:48 +00002260 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2262 if (isVarArg && IsWin64) {
2263 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2264 // shadow reg if callee is a varargs function.
2265 unsigned ShadowReg = 0;
2266 switch (VA.getLocReg()) {
2267 case X86::XMM0: ShadowReg = X86::RCX; break;
2268 case X86::XMM1: ShadowReg = X86::RDX; break;
2269 case X86::XMM2: ShadowReg = X86::R8; break;
2270 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002272 if (ShadowReg)
2273 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002274 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002275 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002276 assert(VA.isMemLoc());
2277 if (StackPtr.getNode() == 0)
2278 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2279 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2280 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Evan Cheng32fe1032006-05-25 00:59:30 +00002284 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002286 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002287
Evan Cheng347d5f72006-04-28 21:29:37 +00002288 // Build a sequence of copy-to-reg nodes chained together with token chain
2289 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 // Tail call byval lowering might overwrite argument registers so in case of
2292 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002296 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 InFlag = Chain.getValue(1);
2298 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002299
Chris Lattner88e1fd52009-07-09 04:24:46 +00002300 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2302 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2305 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002306 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002307 InFlag);
2308 InFlag = Chain.getValue(1);
2309 } else {
2310 // If we are tail calling and generating PIC/GOT style code load the
2311 // address of the callee into ECX. The value in ecx is used as target of
2312 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2313 // for tail calls on PIC/GOT architectures. Normally we would just put the
2314 // address of GOT into ebx and then call target@PLT. But for tail calls
2315 // ebx would be restored (since ebx is callee saved) before jumping to the
2316 // target@PLT.
2317
2318 // Note: The actual moving to ECX is done further down.
2319 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2320 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2321 !G->getGlobal()->hasProtectedVisibility())
2322 Callee = LowerGlobalAddress(Callee, DAG);
2323 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002324 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002325 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002326 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002327
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002328 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 // From AMD64 ABI document:
2330 // For calls that may call functions that use varargs or stdargs
2331 // (prototype-less calls or calls to functions containing ellipsis (...) in
2332 // the declaration) %al is used as hidden argument to specify the number
2333 // of SSE registers used. The contents of %al do not need to match exactly
2334 // the number of registers, but must be an ubound on the number of SSE
2335 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002336
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002338 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2340 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2341 };
2342 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002343 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002344 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002345
Dale Johannesendd64c412009-02-04 00:33:20 +00002346 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 InFlag = Chain.getValue(1);
2349 }
2350
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002351
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002352 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 if (isTailCall) {
2354 // Force all the incoming stack arguments to be loaded from the stack
2355 // before any new outgoing arguments are stored to the stack, because the
2356 // outgoing stack slots may alias the incoming argument stack slots, and
2357 // the alias isn't otherwise explicit. This is slightly more conservative
2358 // than necessary, because it means that each store effectively depends
2359 // on every argument instead of just those arguments it would clobber.
2360 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2361
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SmallVector<SDValue, 8> MemOpChains2;
2363 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002365 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002366 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002367 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002368 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2369 CCValAssign &VA = ArgLocs[i];
2370 if (VA.isRegLoc())
2371 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002373 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 // Create frame index.
2376 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002377 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002378 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002380
Duncan Sands276dcbd2008-03-21 09:14:45 +00002381 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002382 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002384 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002385 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002386 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002387 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002388
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2390 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002393 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002394 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002396 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002397 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002398 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 }
2400 }
2401
2402 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002404 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002405
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 // Copy arguments to their registers.
2407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002408 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 InFlag = Chain.getValue(1);
2411 }
Dan Gohman475871a2008-07-27 21:46:04 +00002412 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002413
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002415 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002416 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002419 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2420 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2421 // In the 64-bit large code model, we have to make all calls
2422 // through a register, since the call instruction's 32-bit
2423 // pc-relative offset may not be large enough to hold the whole
2424 // address.
2425 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002426 // If the callee is a GlobalAddress node (quite common, every direct call
2427 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2428 // it.
2429
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002430 // We should use extra load for direct calls to dllimported functions in
2431 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002432 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002433 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002434 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002435 bool ExtraLoad = false;
2436 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002437
Chris Lattner48a7d022009-07-09 05:02:21 +00002438 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2439 // external symbols most go through the PLT in PIC mode. If the symbol
2440 // has hidden or protected visibility, or if it is static or local, then
2441 // we don't need to use the PLT - we can directly call it.
2442 if (Subtarget->isTargetELF() &&
2443 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002446 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002447 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002448 (!Subtarget->getTargetTriple().isMacOSX() ||
2449 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002450 // PC-relative references to external symbols should go through $stub,
2451 // unless we're building with the leopard linker or later, which
2452 // automatically synthesizes these stubs.
2453 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002454 } else if (Subtarget->isPICStyleRIPRel() &&
2455 isa<Function>(GV) &&
2456 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2457 // If the function is marked as non-lazy, generate an indirect call
2458 // which loads from the GOT directly. This avoids runtime overhead
2459 // at the cost of eager binding (and one extra byte of encoding).
2460 OpFlags = X86II::MO_GOTPCREL;
2461 WrapperKind = X86ISD::WrapperRIP;
2462 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002464
Devang Patel0d881da2010-07-06 22:08:15 +00002465 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002466 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002467
2468 // Add a wrapper if needed.
2469 if (WrapperKind != ISD::DELETED_NODE)
2470 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2471 // Add extra indirection if needed.
2472 if (ExtraLoad)
2473 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2474 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002475 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002476 }
Bill Wendling056292f2008-09-16 21:48:12 +00002477 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 unsigned char OpFlags = 0;
2479
Evan Cheng1bf891a2010-12-01 22:59:46 +00002480 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2481 // external symbols should go through the PLT.
2482 if (Subtarget->isTargetELF() &&
2483 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2484 OpFlags = X86II::MO_PLT;
2485 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002486 (!Subtarget->getTargetTriple().isMacOSX() ||
2487 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002488 // PC-relative references to external symbols should go through $stub,
2489 // unless we're building with the leopard linker or later, which
2490 // automatically synthesizes these stubs.
2491 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002492 }
Eric Christopherfd179292009-08-27 18:07:15 +00002493
Chris Lattner48a7d022009-07-09 05:02:21 +00002494 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2495 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002496 }
2497
Chris Lattnerd96d0722007-02-25 06:40:16 +00002498 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002499 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002500 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002501
Evan Chengf22f9b32010-02-06 03:28:46 +00002502 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002503 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2504 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002508 Ops.push_back(Chain);
2509 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002513
Gordon Henriksen86737662008-01-05 16:56:59 +00002514 // Add argument registers to the end of the list so that they are known live
2515 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002516 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2517 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2518 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Evan Cheng586ccac2008-03-18 23:36:35 +00002520 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002522 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2523
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002524 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002525 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002527
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002528 // Add a register mask operand representing the call-preserved registers.
2529 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2530 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2531 assert(Mask && "Missing call preserved mask for calling convention");
2532 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002533
Gabor Greifba36cb52008-08-28 21:40:38 +00002534 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002535 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002536
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002538 // We used to do:
2539 //// If this is the first return lowered for this function, add the regs
2540 //// to the liveout set for the function.
2541 // This isn't right, although it's probably harmless on x86; liveouts
2542 // should be computed from returns not tail calls. Consider a void
2543 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 return DAG.getNode(X86ISD::TC_RETURN, dl,
2545 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 }
2547
Dale Johannesenace16102009-02-03 19:33:06 +00002548 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002549 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002550
Chris Lattner2d297092006-05-23 18:50:38 +00002551 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002553 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2554 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002555 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002556 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2557 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002558 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002559 // pops the hidden struct pointer, so we have to push it back.
2560 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002561 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002562 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002564 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002565
Gordon Henriksenae636f82008-01-03 16:47:34 +00002566 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002567 if (!IsSibcall) {
2568 Chain = DAG.getCALLSEQ_END(Chain,
2569 DAG.getIntPtrConstant(NumBytes, true),
2570 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2571 true),
2572 InFlag);
2573 InFlag = Chain.getValue(1);
2574 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002575
Chris Lattner3085e152007-02-25 08:59:22 +00002576 // Handle result values, copying them out of physregs into vregs that we
2577 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2579 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002580}
2581
Evan Cheng25ab6902006-09-08 06:48:29 +00002582
2583//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002584// Fast Calling Convention (tail call) implementation
2585//===----------------------------------------------------------------------===//
2586
2587// Like std call, callee cleans arguments, convention except that ECX is
2588// reserved for storing the tail called function address. Only 2 registers are
2589// free for argument passing (inreg). Tail call optimization is performed
2590// provided:
2591// * tailcallopt is enabled
2592// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002593// On X86_64 architecture with GOT-style position independent code only local
2594// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002595// To keep the stack aligned according to platform abi the function
2596// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2597// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// If a tail called function callee has more arguments than the caller the
2599// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002600// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// original REtADDR, but before the saved framepointer or the spilled registers
2602// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2603// stack layout:
2604// arg1
2605// arg2
2606// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002607// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002608// move area ]
2609// (possible EBP)
2610// ESI
2611// EDI
2612// local1 ..
2613
2614/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2615/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002616unsigned
2617X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2618 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 MachineFunction &MF = DAG.getMachineFunction();
2620 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002621 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002623 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002625 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2627 // Number smaller than 12 so just add the difference.
2628 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2629 } else {
2630 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002631 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002632 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002633 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002634 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002635}
2636
Evan Cheng5f941932010-02-05 02:21:12 +00002637/// MatchingStackOffset - Return true if the given stack call argument is
2638/// already available in the same position (relatively) of the caller's
2639/// incoming argument stack.
2640static
2641bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2642 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2643 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002644 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2645 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002646 if (Arg.getOpcode() == ISD::CopyFromReg) {
2647 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002648 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002649 return false;
2650 MachineInstr *Def = MRI->getVRegDef(VR);
2651 if (!Def)
2652 return false;
2653 if (!Flags.isByVal()) {
2654 if (!TII->isLoadFromStackSlot(Def, FI))
2655 return false;
2656 } else {
2657 unsigned Opcode = Def->getOpcode();
2658 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2659 Def->getOperand(1).isFI()) {
2660 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002662 } else
2663 return false;
2664 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2666 if (Flags.isByVal())
2667 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002668 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 // define @foo(%struct.X* %A) {
2670 // tail call @bar(%struct.X* byval %A)
2671 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002672 return false;
2673 SDValue Ptr = Ld->getBasePtr();
2674 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2675 if (!FINode)
2676 return false;
2677 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002678 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002679 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002680 FI = FINode->getIndex();
2681 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 } else
2683 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002684
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002686 if (!MFI->isFixedObjectIndex(FI))
2687 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002688 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002689}
2690
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2692/// for tail call optimization. Targets which want to do tail call
2693/// optimization should implement this function.
2694bool
2695X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002696 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002698 bool isCalleeStructRet,
2699 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002700 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002701 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002702 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002704 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002705 CalleeCC != CallingConv::C)
2706 return false;
2707
Evan Cheng7096ae42010-01-29 06:45:59 +00002708 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002709 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002710 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002711 CallingConv::ID CallerCC = CallerF->getCallingConv();
2712 bool CCMatch = CallerCC == CalleeCC;
2713
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002714 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002715 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002716 return true;
2717 return false;
2718 }
2719
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002720 // Look for obvious safe cases to perform tail call optimization that do not
2721 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002722
Evan Cheng2c12cb42010-03-26 16:26:03 +00002723 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2724 // emit a special epilogue.
2725 if (RegInfo->needsStackRealignment(MF))
2726 return false;
2727
Evan Chenga375d472010-03-15 18:54:48 +00002728 // Also avoid sibcall optimization if either caller or callee uses struct
2729 // return semantics.
2730 if (isCalleeStructRet || isCallerStructRet)
2731 return false;
2732
Chad Rosier2416da32011-06-24 21:15:36 +00002733 // An stdcall caller is expected to clean up its arguments; the callee
2734 // isn't going to do that.
2735 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002739 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002740 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002741
2742 // Optimizing for varargs on Win64 is unlikely to be safe without
2743 // additional testing.
2744 if (Subtarget->isTargetWin64())
2745 return false;
2746
Chad Rosier871f6642011-05-18 19:59:50 +00002747 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002748 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002749 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002750
Chad Rosier871f6642011-05-18 19:59:50 +00002751 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2752 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2753 if (!ArgLocs[i].isRegLoc())
2754 return false;
2755 }
2756
Chad Rosier30450e82011-12-22 22:35:21 +00002757 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2758 // stack. Therefore, if it's not used by the call it is not safe to optimize
2759 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 bool Unused = false;
2761 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2762 if (!Ins[i].Used) {
2763 Unused = true;
2764 break;
2765 }
2766 }
2767 if (Unused) {
2768 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002770 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002772 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002773 CCValAssign &VA = RVLocs[i];
2774 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2775 return false;
2776 }
2777 }
2778
Evan Cheng13617962010-04-30 01:12:32 +00002779 // If the calling conventions do not match, then we'd better make sure the
2780 // results are returned in the same way as what the caller expects.
2781 if (!CCMatch) {
2782 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002783 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002784 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002785 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2786
2787 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002790 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2791
2792 if (RVLocs1.size() != RVLocs2.size())
2793 return false;
2794 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2795 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2796 return false;
2797 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2798 return false;
2799 if (RVLocs1[i].isRegLoc()) {
2800 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2801 return false;
2802 } else {
2803 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2804 return false;
2805 }
2806 }
2807 }
2808
Evan Chenga6bff982010-01-30 01:22:00 +00002809 // If the callee takes no arguments then go on to check the results of the
2810 // call.
2811 if (!Outs.empty()) {
2812 // Check if stack adjustment is needed. For now, do not do this if any
2813 // argument is passed on the stack.
2814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002815 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002816 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002817
2818 // Allocate shadow area for Win64
2819 if (Subtarget->isTargetWin64()) {
2820 CCInfo.AllocateStack(32, 8);
2821 }
2822
Duncan Sands45907662010-10-31 13:21:44 +00002823 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002824 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002825 MachineFunction &MF = DAG.getMachineFunction();
2826 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2827 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002828
2829 // Check if the arguments are already laid out in the right way as
2830 // the caller's fixed stack objects.
2831 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002832 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2833 const X86InstrInfo *TII =
2834 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002835 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2836 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002837 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002838 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002839 if (VA.getLocInfo() == CCValAssign::Indirect)
2840 return false;
2841 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002842 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2843 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002844 return false;
2845 }
2846 }
2847 }
Evan Cheng9c044672010-05-29 01:35:22 +00002848
2849 // If the tailcall address may be in a register, then make sure it's
2850 // possible to register allocate for it. In 32-bit, the call address can
2851 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002852 // callee-saved registers are restored. These happen to be the same
2853 // registers used to pass 'inreg' arguments so watch out for those.
2854 if (!Subtarget->is64Bit() &&
2855 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002856 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002857 unsigned NumInRegs = 0;
2858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2859 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002860 if (!VA.isRegLoc())
2861 continue;
2862 unsigned Reg = VA.getLocReg();
2863 switch (Reg) {
2864 default: break;
2865 case X86::EAX: case X86::EDX: case X86::ECX:
2866 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002867 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002868 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002869 }
2870 }
2871 }
Evan Chenga6bff982010-01-30 01:22:00 +00002872 }
Evan Chengb1712452010-01-27 06:25:16 +00002873
Evan Cheng86809cc2010-02-03 03:28:02 +00002874 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002875}
2876
Dan Gohman3df24e62008-09-03 23:12:08 +00002877FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002878X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2879 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002880}
2881
2882
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002883//===----------------------------------------------------------------------===//
2884// Other Lowering Hooks
2885//===----------------------------------------------------------------------===//
2886
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002887static bool MayFoldLoad(SDValue Op) {
2888 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2889}
2890
2891static bool MayFoldIntoStore(SDValue Op) {
2892 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2893}
2894
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895static bool isTargetShuffle(unsigned Opcode) {
2896 switch(Opcode) {
2897 default: return false;
2898 case X86ISD::PSHUFD:
2899 case X86ISD::PSHUFHW:
2900 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002901 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002902 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002903 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002904 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002905 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002906 case X86ISD::MOVLPS:
2907 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002908 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002909 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002910 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 case X86ISD::MOVSS:
2912 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002913 case X86ISD::UNPCKL:
2914 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002915 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002916 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002917 return true;
2918 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002919}
2920
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002922 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923 switch(Opc) {
2924 default: llvm_unreachable("Unknown x86 shuffle node");
2925 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002926 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002927 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002928 return DAG.getNode(Opc, dl, VT, V1);
2929 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002930}
2931
2932static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002933 SDValue V1, unsigned TargetMask,
2934 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935 switch(Opc) {
2936 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002937 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938 case X86ISD::PSHUFHW:
2939 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002940 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002941 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002942 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2943 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002944}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002945
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002947 SDValue V1, SDValue V2, unsigned TargetMask,
2948 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 switch(Opc) {
2950 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002951 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002952 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002953 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002954 return DAG.getNode(Opc, dl, VT, V1, V2,
2955 DAG.getConstant(TargetMask, MVT::i8));
2956 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957}
2958
2959static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2960 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2961 switch(Opc) {
2962 default: llvm_unreachable("Unknown x86 shuffle node");
2963 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002964 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002965 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002966 case X86ISD::MOVLPS:
2967 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002968 case X86ISD::MOVSS:
2969 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002970 case X86ISD::UNPCKL:
2971 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002972 return DAG.getNode(Opc, dl, VT, V1, V2);
2973 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002974}
2975
Dan Gohmand858e902010-04-17 15:26:15 +00002976SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002977 MachineFunction &MF = DAG.getMachineFunction();
2978 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2979 int ReturnAddrIndex = FuncInfo->getRAIndex();
2980
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002981 if (ReturnAddrIndex == 0) {
2982 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002983 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002984 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002985 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002986 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987 }
2988
Evan Cheng25ab6902006-09-08 06:48:29 +00002989 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002990}
2991
2992
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002993bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2994 bool hasSymbolicDisplacement) {
2995 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002996 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002997 return false;
2998
2999 // If we don't have a symbolic displacement - we don't have any extra
3000 // restrictions.
3001 if (!hasSymbolicDisplacement)
3002 return true;
3003
3004 // FIXME: Some tweaks might be needed for medium code model.
3005 if (M != CodeModel::Small && M != CodeModel::Kernel)
3006 return false;
3007
3008 // For small code model we assume that latest object is 16MB before end of 31
3009 // bits boundary. We may also accept pretty large negative constants knowing
3010 // that all objects are in the positive half of address space.
3011 if (M == CodeModel::Small && Offset < 16*1024*1024)
3012 return true;
3013
3014 // For kernel code model we know that all object resist in the negative half
3015 // of 32bits address space. We may not accept negative offsets, since they may
3016 // be just off and we may accept pretty large positive ones.
3017 if (M == CodeModel::Kernel && Offset > 0)
3018 return true;
3019
3020 return false;
3021}
3022
Evan Chengef41ff62011-06-23 17:54:54 +00003023/// isCalleePop - Determines whether the callee is required to pop its
3024/// own arguments. Callee pop is necessary to support tail calls.
3025bool X86::isCalleePop(CallingConv::ID CallingConv,
3026 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3027 if (IsVarArg)
3028 return false;
3029
3030 switch (CallingConv) {
3031 default:
3032 return false;
3033 case CallingConv::X86_StdCall:
3034 return !is64Bit;
3035 case CallingConv::X86_FastCall:
3036 return !is64Bit;
3037 case CallingConv::X86_ThisCall:
3038 return !is64Bit;
3039 case CallingConv::Fast:
3040 return TailCallOpt;
3041 case CallingConv::GHC:
3042 return TailCallOpt;
3043 }
3044}
3045
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3047/// specific condition code, returning the condition code and the LHS/RHS of the
3048/// comparison to make.
3049static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3050 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003051 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003052 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3053 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3054 // X > -1 -> X == 0, jump !sign.
3055 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003057 }
3058 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003059 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003061 }
3062 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003063 // X < 1 -> X <= 0
3064 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003066 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003067 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003068
Evan Chengd9558e02006-01-06 00:43:03 +00003069 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003070 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003071 case ISD::SETEQ: return X86::COND_E;
3072 case ISD::SETGT: return X86::COND_G;
3073 case ISD::SETGE: return X86::COND_GE;
3074 case ISD::SETLT: return X86::COND_L;
3075 case ISD::SETLE: return X86::COND_LE;
3076 case ISD::SETNE: return X86::COND_NE;
3077 case ISD::SETULT: return X86::COND_B;
3078 case ISD::SETUGT: return X86::COND_A;
3079 case ISD::SETULE: return X86::COND_BE;
3080 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003081 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003083
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003085
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003087 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3088 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3090 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003091 }
3092
Chris Lattner4c78e022008-12-23 23:42:27 +00003093 switch (SetCCOpcode) {
3094 default: break;
3095 case ISD::SETOLT:
3096 case ISD::SETOLE:
3097 case ISD::SETUGT:
3098 case ISD::SETUGE:
3099 std::swap(LHS, RHS);
3100 break;
3101 }
3102
3103 // On a floating point condition, the flags are set as follows:
3104 // ZF PF CF op
3105 // 0 | 0 | 0 | X > Y
3106 // 0 | 0 | 1 | X < Y
3107 // 1 | 0 | 0 | X == Y
3108 // 1 | 1 | 1 | unordered
3109 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003110 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETOLT: // flipped
3114 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETOLE: // flipped
3117 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETUGT: // flipped
3120 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 case ISD::SETUGE: // flipped
3123 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003124 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003126 case ISD::SETNE: return X86::COND_NE;
3127 case ISD::SETUO: return X86::COND_P;
3128 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003129 case ISD::SETOEQ:
3130 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 }
Evan Chengd9558e02006-01-06 00:43:03 +00003132}
3133
Evan Cheng4a460802006-01-11 00:33:36 +00003134/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3135/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003136/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003137static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003138 switch (X86CC) {
3139 default:
3140 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003141 case X86::COND_B:
3142 case X86::COND_BE:
3143 case X86::COND_E:
3144 case X86::COND_P:
3145 case X86::COND_A:
3146 case X86::COND_AE:
3147 case X86::COND_NE:
3148 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003149 return true;
3150 }
3151}
3152
Evan Chengeb2f9692009-10-27 19:56:55 +00003153/// isFPImmLegal - Returns true if the target can instruction select the
3154/// specified FP immediate natively. If false, the legalizer will
3155/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003156bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003157 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3158 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3159 return true;
3160 }
3161 return false;
3162}
3163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3165/// the specified range (L, H].
3166static bool isUndefOrInRange(int Val, int Low, int Hi) {
3167 return (Val < 0) || (Val >= Low && Val < Hi);
3168}
3169
3170/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3171/// specified value.
3172static bool isUndefOrEqual(int Val, int CmpVal) {
3173 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003176}
3177
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003178/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3179/// from position Pos and ending in Pos+Size, falls within the specified
3180/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003181static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003182 unsigned Pos, unsigned Size, int Low) {
3183 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003184 if (!isUndefOrEqual(Mask[i], Low))
3185 return false;
3186 return true;
3187}
3188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3190/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3191/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003192static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003193 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 return (Mask[0] < 2 && Mask[1] < 2);
3197 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3201/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003202static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3203 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003207 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003211 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003212 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Craig Toppera9a568a2012-05-02 08:03:44 +00003215 if (VT == MVT::v16i16) {
3216 // Lower quadword copied in order or undef.
3217 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3218 return false;
3219
3220 // Upper quadword shuffled.
3221 for (unsigned i = 12; i != 16; ++i)
3222 if (!isUndefOrInRange(Mask[i], 12, 16))
3223 return false;
3224 }
3225
Evan Cheng506d3df2006-03-29 23:07:14 +00003226 return true;
3227}
3228
Nate Begeman9008ca62009-04-27 18:41:29 +00003229/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3230/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003231static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3232 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003234
Rafael Espindola15684b22009-04-24 12:40:33 +00003235 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003236 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3237 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003238
Rafael Espindola15684b22009-04-24 12:40:33 +00003239 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003240 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003241 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003242 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003243
Craig Toppera9a568a2012-05-02 08:03:44 +00003244 if (VT == MVT::v16i16) {
3245 // Upper quadword copied in order.
3246 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3247 return false;
3248
3249 // Lower quadword shuffled.
3250 for (unsigned i = 8; i != 12; ++i)
3251 if (!isUndefOrInRange(Mask[i], 8, 12))
3252 return false;
3253 }
3254
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003256}
3257
Nate Begemana09008b2009-10-19 02:17:23 +00003258/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3259/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003260static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3261 const X86Subtarget *Subtarget) {
3262 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3263 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003264 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003265
Craig Topper0e2037b2012-01-20 05:53:00 +00003266 unsigned NumElts = VT.getVectorNumElements();
3267 unsigned NumLanes = VT.getSizeInBits()/128;
3268 unsigned NumLaneElts = NumElts/NumLanes;
3269
3270 // Do not handle 64-bit element shuffles with palignr.
3271 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003272 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003273
Craig Topper0e2037b2012-01-20 05:53:00 +00003274 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3275 unsigned i;
3276 for (i = 0; i != NumLaneElts; ++i) {
3277 if (Mask[i+l] >= 0)
3278 break;
3279 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003280
Craig Topper0e2037b2012-01-20 05:53:00 +00003281 // Lane is all undef, go to next lane
3282 if (i == NumLaneElts)
3283 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003284
Craig Topper0e2037b2012-01-20 05:53:00 +00003285 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003286
Craig Topper0e2037b2012-01-20 05:53:00 +00003287 // Make sure its in this lane in one of the sources
3288 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3289 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003290 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003291
3292 // If not lane 0, then we must match lane 0
3293 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3294 return false;
3295
3296 // Correct second source to be contiguous with first source
3297 if (Start >= (int)NumElts)
3298 Start -= NumElts - NumLaneElts;
3299
3300 // Make sure we're shifting in the right direction.
3301 if (Start <= (int)(i+l))
3302 return false;
3303
3304 Start -= i;
3305
3306 // Check the rest of the elements to see if they are consecutive.
3307 for (++i; i != NumLaneElts; ++i) {
3308 int Idx = Mask[i+l];
3309
3310 // Make sure its in this lane
3311 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3312 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3313 return false;
3314
3315 // If not lane 0, then we must match lane 0
3316 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3317 return false;
3318
3319 if (Idx >= (int)NumElts)
3320 Idx -= NumElts - NumLaneElts;
3321
3322 if (!isUndefOrEqual(Idx, Start+i))
3323 return false;
3324
3325 }
Nate Begemana09008b2009-10-19 02:17:23 +00003326 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003327
Nate Begemana09008b2009-10-19 02:17:23 +00003328 return true;
3329}
3330
Craig Topper1a7700a2012-01-19 08:19:12 +00003331/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3332/// the two vector operands have swapped position.
3333static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3334 unsigned NumElems) {
3335 for (unsigned i = 0; i != NumElems; ++i) {
3336 int idx = Mask[i];
3337 if (idx < 0)
3338 continue;
3339 else if (idx < (int)NumElems)
3340 Mask[i] = idx + NumElems;
3341 else
3342 Mask[i] = idx - NumElems;
3343 }
3344}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003345
Craig Topper1a7700a2012-01-19 08:19:12 +00003346/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3347/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3348/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3349/// reverse of what x86 shuffles want.
3350static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3351 bool Commuted = false) {
3352 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003353 return false;
3354
Craig Topper1a7700a2012-01-19 08:19:12 +00003355 unsigned NumElems = VT.getVectorNumElements();
3356 unsigned NumLanes = VT.getSizeInBits()/128;
3357 unsigned NumLaneElems = NumElems/NumLanes;
3358
3359 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003360 return false;
3361
3362 // VSHUFPSY divides the resulting vector into 4 chunks.
3363 // The sources are also splitted into 4 chunks, and each destination
3364 // chunk must come from a different source chunk.
3365 //
3366 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3367 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3368 //
3369 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3370 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3371 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003372 // VSHUFPDY divides the resulting vector into 4 chunks.
3373 // The sources are also splitted into 4 chunks, and each destination
3374 // chunk must come from a different source chunk.
3375 //
3376 // SRC1 => X3 X2 X1 X0
3377 // SRC2 => Y3 Y2 Y1 Y0
3378 //
3379 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3380 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003381 unsigned HalfLaneElems = NumLaneElems/2;
3382 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3383 for (unsigned i = 0; i != NumLaneElems; ++i) {
3384 int Idx = Mask[i+l];
3385 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3386 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3387 return false;
3388 // For VSHUFPSY, the mask of the second half must be the same as the
3389 // first but with the appropriate offsets. This works in the same way as
3390 // VPERMILPS works with masks.
3391 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3392 continue;
3393 if (!isUndefOrEqual(Idx, Mask[i]+l))
3394 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003395 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003396 }
3397
3398 return true;
3399}
3400
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003401/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3402/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003403static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003404 unsigned NumElems = VT.getVectorNumElements();
3405
3406 if (VT.getSizeInBits() != 128)
3407 return false;
3408
3409 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003410 return false;
3411
Evan Cheng2064a2b2006-03-28 06:50:32 +00003412 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003413 return isUndefOrEqual(Mask[0], 6) &&
3414 isUndefOrEqual(Mask[1], 7) &&
3415 isUndefOrEqual(Mask[2], 2) &&
3416 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003417}
3418
Nate Begeman0b10b912009-11-07 23:17:15 +00003419/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3420/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3421/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003422static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003423 unsigned NumElems = VT.getVectorNumElements();
3424
3425 if (VT.getSizeInBits() != 128)
3426 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003427
Nate Begeman0b10b912009-11-07 23:17:15 +00003428 if (NumElems != 4)
3429 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003430
Craig Topperdd637ae2012-02-19 05:41:45 +00003431 return isUndefOrEqual(Mask[0], 2) &&
3432 isUndefOrEqual(Mask[1], 3) &&
3433 isUndefOrEqual(Mask[2], 2) &&
3434 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003435}
3436
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3438/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003439static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003440 if (VT.getSizeInBits() != 128)
3441 return false;
3442
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445 if (NumElems != 2 && NumElems != 4)
3446 return false;
3447
Chad Rosier238ae312012-04-30 17:47:15 +00003448 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003449 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Chad Rosier238ae312012-04-30 17:47:15 +00003452 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003453 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
3456 return true;
3457}
3458
Nate Begeman0b10b912009-11-07 23:17:15 +00003459/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003461static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3462 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
David Greenea20244d2011-03-02 17:23:43 +00003464 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003465 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466 return false;
3467
Chad Rosier238ae312012-04-30 17:47:15 +00003468 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003469 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003470 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
Chad Rosier238ae312012-04-30 17:47:15 +00003472 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3473 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
3476 return true;
3477}
3478
Evan Cheng0038e592006-03-28 00:39:58 +00003479/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3480/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003481static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003482 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003483 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003484
3485 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3486 "Unsupported vector type for unpckh");
3487
Craig Topper6347e862011-11-21 06:57:39 +00003488 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003489 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003490 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003491
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3493 // independently on 128-bit lanes.
3494 unsigned NumLanes = VT.getSizeInBits()/128;
3495 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003496
Craig Topper94438ba2011-12-16 08:06:31 +00003497 for (unsigned l = 0; l != NumLanes; ++l) {
3498 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3499 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003500 i += 2, ++j) {
3501 int BitI = Mask[i];
3502 int BitI1 = Mask[i+1];
3503 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003504 return false;
David Greenea20244d2011-03-02 17:23:43 +00003505 if (V2IsSplat) {
3506 if (!isUndefOrEqual(BitI1, NumElts))
3507 return false;
3508 } else {
3509 if (!isUndefOrEqual(BitI1, j + NumElts))
3510 return false;
3511 }
Evan Cheng39623da2006-04-20 08:58:49 +00003512 }
Evan Cheng0038e592006-03-28 00:39:58 +00003513 }
David Greenea20244d2011-03-02 17:23:43 +00003514
Evan Cheng0038e592006-03-28 00:39:58 +00003515 return true;
3516}
3517
Evan Cheng4fcb9222006-03-28 02:43:26 +00003518/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3519/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003520static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003521 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003522 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523
3524 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3525 "Unsupported vector type for unpckh");
3526
Craig Topper6347e862011-11-21 06:57:39 +00003527 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003528 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003529 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003530
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003531 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3532 // independently on 128-bit lanes.
3533 unsigned NumLanes = VT.getSizeInBits()/128;
3534 unsigned NumLaneElts = NumElts/NumLanes;
3535
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003536 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003537 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3538 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003539 int BitI = Mask[i];
3540 int BitI1 = Mask[i+1];
3541 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003542 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003543 if (V2IsSplat) {
3544 if (isUndefOrEqual(BitI1, NumElts))
3545 return false;
3546 } else {
3547 if (!isUndefOrEqual(BitI1, j+NumElts))
3548 return false;
3549 }
Evan Cheng39623da2006-04-20 08:58:49 +00003550 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003551 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003552 return true;
3553}
3554
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003555/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3556/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3557/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003558static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003559 bool HasAVX2) {
3560 unsigned NumElts = VT.getVectorNumElements();
3561
3562 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3563 "Unsupported vector type for unpckh");
3564
3565 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3566 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003567 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003568
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003569 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3570 // FIXME: Need a better way to get rid of this, there's no latency difference
3571 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3572 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003573 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003574 return false;
3575
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003576 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3577 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003578 unsigned NumLanes = VT.getSizeInBits()/128;
3579 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003580
Craig Topper94438ba2011-12-16 08:06:31 +00003581 for (unsigned l = 0; l != NumLanes; ++l) {
3582 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3583 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003584 i += 2, ++j) {
3585 int BitI = Mask[i];
3586 int BitI1 = Mask[i+1];
3587
3588 if (!isUndefOrEqual(BitI, j))
3589 return false;
3590 if (!isUndefOrEqual(BitI1, j))
3591 return false;
3592 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003593 }
David Greenea20244d2011-03-02 17:23:43 +00003594
Rafael Espindola15684b22009-04-24 12:40:33 +00003595 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003596}
3597
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003598/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3599/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3600/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003601static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003602 unsigned NumElts = VT.getVectorNumElements();
3603
3604 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3605 "Unsupported vector type for unpckh");
3606
3607 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3608 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003610
Craig Topper94438ba2011-12-16 08:06:31 +00003611 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3612 // independently on 128-bit lanes.
3613 unsigned NumLanes = VT.getSizeInBits()/128;
3614 unsigned NumLaneElts = NumElts/NumLanes;
3615
3616 for (unsigned l = 0; l != NumLanes; ++l) {
3617 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3618 i != (l+1)*NumLaneElts; i += 2, ++j) {
3619 int BitI = Mask[i];
3620 int BitI1 = Mask[i+1];
3621 if (!isUndefOrEqual(BitI, j))
3622 return false;
3623 if (!isUndefOrEqual(BitI1, j))
3624 return false;
3625 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003626 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003627 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003628}
3629
Evan Cheng017dcc62006-04-21 01:05:10 +00003630/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3631/// specifies a shuffle of elements that is suitable for input to MOVSS,
3632/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003633static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003634 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003635 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003636 if (VT.getSizeInBits() == 256)
3637 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003638
Craig Topperc612d792012-01-02 09:17:37 +00003639 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003640
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003642 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003643
Craig Topperc612d792012-01-02 09:17:37 +00003644 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003647
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003648 return true;
3649}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003650
Craig Topper70b883b2011-11-28 10:14:51 +00003651/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652/// as permutations between 128-bit chunks or halves. As an example: this
3653/// shuffle bellow:
3654/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3655/// The first half comes from the second half of V1 and the second half from the
3656/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003657static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003658 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 return false;
3660
3661 // The shuffle result is divided into half A and half B. In total the two
3662 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3663 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003664 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 bool MatchA = false, MatchB = false;
3666
3667 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003668 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3670 MatchA = true;
3671 break;
3672 }
3673 }
3674
3675 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003676 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003677 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3678 MatchB = true;
3679 break;
3680 }
3681 }
3682
3683 return MatchA && MatchB;
3684}
3685
Craig Topper70b883b2011-11-28 10:14:51 +00003686/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3687/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003688static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 EVT VT = SVOp->getValueType(0);
3690
Craig Topperc612d792012-01-02 09:17:37 +00003691 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692
Craig Topperc612d792012-01-02 09:17:37 +00003693 unsigned FstHalf = 0, SndHalf = 0;
3694 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003695 if (SVOp->getMaskElt(i) > 0) {
3696 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3697 break;
3698 }
3699 }
Craig Topperc612d792012-01-02 09:17:37 +00003700 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 if (SVOp->getMaskElt(i) > 0) {
3702 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3703 break;
3704 }
3705 }
3706
3707 return (FstHalf | (SndHalf << 4));
3708}
3709
Craig Topper70b883b2011-11-28 10:14:51 +00003710/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003711/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3712/// Note that VPERMIL mask matching is different depending whether theunderlying
3713/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3714/// to the same elements of the low, but to the higher half of the source.
3715/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003716/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003717static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003718 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003719 return false;
3720
Craig Topperc612d792012-01-02 09:17:37 +00003721 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003722 // Only match 256-bit with 32/64-bit types
3723 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003724 return false;
3725
Craig Topperc612d792012-01-02 09:17:37 +00003726 unsigned NumLanes = VT.getSizeInBits()/128;
3727 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003728 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003729 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003730 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003731 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003732 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003733 continue;
3734 // VPERMILPS handling
3735 if (Mask[i] < 0)
3736 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003737 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003738 return false;
3739 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003740 }
3741
3742 return true;
3743}
3744
Craig Topper5aaffa82012-02-19 02:53:47 +00003745/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003746/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003747/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003748static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003750 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003751 if (VT.getSizeInBits() == 256)
3752 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003753 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003754 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003755
Nate Begeman9008ca62009-04-27 18:41:29 +00003756 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003757 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003758
Craig Topperc612d792012-01-02 09:17:37 +00003759 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3761 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3762 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003763 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003764
Evan Cheng39623da2006-04-20 08:58:49 +00003765 return true;
3766}
3767
Evan Chengd9539472006-04-14 21:59:03 +00003768/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3769/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003770/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003771static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003772 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003773 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003774 return false;
3775
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003776 unsigned NumElems = VT.getVectorNumElements();
3777
3778 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3779 (VT.getSizeInBits() == 256 && NumElems != 8))
3780 return false;
3781
3782 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003783 for (unsigned i = 0; i != NumElems; i += 2)
3784 if (!isUndefOrEqual(Mask[i], i+1) ||
3785 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003786 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003787
3788 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003789}
3790
3791/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3792/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003793/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003794static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003795 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003796 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003797 return false;
3798
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003799 unsigned NumElems = VT.getVectorNumElements();
3800
3801 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3802 (VT.getSizeInBits() == 256 && NumElems != 8))
3803 return false;
3804
3805 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003806 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003807 if (!isUndefOrEqual(Mask[i], i) ||
3808 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003810
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003811 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003812}
3813
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003814/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3815/// specifies a shuffle of elements that is suitable for input to 256-bit
3816/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003817static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003818 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003819
Craig Topperbeabc6c2011-12-05 06:56:46 +00003820 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003821 return false;
3822
Craig Topperc612d792012-01-02 09:17:37 +00003823 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003824 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003825 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003826 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003827 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003828 return false;
3829 return true;
3830}
3831
Evan Cheng0b457f02008-09-25 20:50:48 +00003832/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003833/// specifies a shuffle of elements that is suitable for input to 128-bit
3834/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003835static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003836 if (VT.getSizeInBits() != 128)
3837 return false;
3838
Craig Topperc612d792012-01-02 09:17:37 +00003839 unsigned e = VT.getVectorNumElements() / 2;
3840 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003841 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003842 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003843 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003844 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003845 return false;
3846 return true;
3847}
3848
David Greenec38a03e2011-02-03 15:50:00 +00003849/// isVEXTRACTF128Index - Return true if the specified
3850/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3851/// suitable for input to VEXTRACTF128.
3852bool X86::isVEXTRACTF128Index(SDNode *N) {
3853 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3854 return false;
3855
3856 // The index should be aligned on a 128-bit boundary.
3857 uint64_t Index =
3858 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3859
3860 unsigned VL = N->getValueType(0).getVectorNumElements();
3861 unsigned VBits = N->getValueType(0).getSizeInBits();
3862 unsigned ElSize = VBits / VL;
3863 bool Result = (Index * ElSize) % 128 == 0;
3864
3865 return Result;
3866}
3867
David Greeneccacdc12011-02-04 16:08:29 +00003868/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3869/// operand specifies a subvector insert that is suitable for input to
3870/// VINSERTF128.
3871bool X86::isVINSERTF128Index(SDNode *N) {
3872 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3873 return false;
3874
3875 // The index should be aligned on a 128-bit boundary.
3876 uint64_t Index =
3877 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3878
3879 unsigned VL = N->getValueType(0).getVectorNumElements();
3880 unsigned VBits = N->getValueType(0).getSizeInBits();
3881 unsigned ElSize = VBits / VL;
3882 bool Result = (Index * ElSize) % 128 == 0;
3883
3884 return Result;
3885}
3886
Evan Cheng63d33002006-03-22 08:01:21 +00003887/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003888/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003889/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003890static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003891 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003892
Craig Topper1a7700a2012-01-19 08:19:12 +00003893 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3894 "Unsupported vector type for PSHUF/SHUFP");
3895
3896 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3897 // independently on 128-bit lanes.
3898 unsigned NumElts = VT.getVectorNumElements();
3899 unsigned NumLanes = VT.getSizeInBits()/128;
3900 unsigned NumLaneElts = NumElts/NumLanes;
3901
3902 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3903 "Only supports 2 or 4 elements per lane");
3904
3905 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003906 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003907 for (unsigned i = 0; i != NumElts; ++i) {
3908 int Elt = N->getMaskElt(i);
3909 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003910 Elt &= NumLaneElts - 1;
3911 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003912 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003913 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003914
Evan Cheng63d33002006-03-22 08:01:21 +00003915 return Mask;
3916}
3917
Evan Cheng506d3df2006-03-29 23:07:14 +00003918/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003919/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003920static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003921 EVT VT = N->getValueType(0);
3922
3923 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3924 "Unsupported vector type for PSHUFHW");
3925
3926 unsigned NumElts = VT.getVectorNumElements();
3927
Evan Cheng506d3df2006-03-29 23:07:14 +00003928 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003929 for (unsigned l = 0; l != NumElts; l += 8) {
3930 // 8 nodes per lane, but we only care about the last 4.
3931 for (unsigned i = 0; i < 4; ++i) {
3932 int Elt = N->getMaskElt(l+i+4);
3933 if (Elt < 0) continue;
3934 Elt &= 0x3; // only 2-bits.
3935 Mask |= Elt << (i * 2);
3936 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003937 }
Craig Topper6b28d352012-05-03 07:12:59 +00003938
Evan Cheng506d3df2006-03-29 23:07:14 +00003939 return Mask;
3940}
3941
3942/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003943/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003944static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003945 EVT VT = N->getValueType(0);
3946
3947 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3948 "Unsupported vector type for PSHUFHW");
3949
3950 unsigned NumElts = VT.getVectorNumElements();
3951
Evan Cheng506d3df2006-03-29 23:07:14 +00003952 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003953 for (unsigned l = 0; l != NumElts; l += 8) {
3954 // 8 nodes per lane, but we only care about the first 4.
3955 for (unsigned i = 0; i < 4; ++i) {
3956 int Elt = N->getMaskElt(l+i);
3957 if (Elt < 0) continue;
3958 Elt &= 0x3; // only 2-bits
3959 Mask |= Elt << (i * 2);
3960 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003961 }
Craig Topper6b28d352012-05-03 07:12:59 +00003962
Evan Cheng506d3df2006-03-29 23:07:14 +00003963 return Mask;
3964}
3965
Nate Begemana09008b2009-10-19 02:17:23 +00003966/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3967/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003968static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3969 EVT VT = SVOp->getValueType(0);
3970 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003971
Craig Topper0e2037b2012-01-20 05:53:00 +00003972 unsigned NumElts = VT.getVectorNumElements();
3973 unsigned NumLanes = VT.getSizeInBits()/128;
3974 unsigned NumLaneElts = NumElts/NumLanes;
3975
3976 int Val = 0;
3977 unsigned i;
3978 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003979 Val = SVOp->getMaskElt(i);
3980 if (Val >= 0)
3981 break;
3982 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003983 if (Val >= (int)NumElts)
3984 Val -= NumElts - NumLaneElts;
3985
Eli Friedman63f8dde2011-07-25 21:36:45 +00003986 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003987 return (Val - i) * EltSize;
3988}
3989
David Greenec38a03e2011-02-03 15:50:00 +00003990/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3991/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3992/// instructions.
3993unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3994 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3995 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3996
3997 uint64_t Index =
3998 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3999
4000 EVT VecVT = N->getOperand(0).getValueType();
4001 EVT ElVT = VecVT.getVectorElementType();
4002
4003 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004004 return Index / NumElemsPerChunk;
4005}
4006
David Greeneccacdc12011-02-04 16:08:29 +00004007/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4008/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4009/// instructions.
4010unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4011 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4012 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4013
4014 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004015 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004016
4017 EVT VecVT = N->getValueType(0);
4018 EVT ElVT = VecVT.getVectorElementType();
4019
4020 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004021 return Index / NumElemsPerChunk;
4022}
4023
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004024/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4025/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4026/// Handles 256-bit.
4027static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4028 EVT VT = N->getValueType(0);
4029
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004030 unsigned NumElts = VT.getVectorNumElements();
4031
Craig Topper095c5282012-04-15 23:48:57 +00004032 assert((VT.is256BitVector() && NumElts == 4) &&
4033 "Unsupported vector type for VPERMQ/VPERMPD");
4034
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004035 unsigned Mask = 0;
4036 for (unsigned i = 0; i != NumElts; ++i) {
4037 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004038 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004039 continue;
4040 Mask |= Elt << (i*2);
4041 }
4042
4043 return Mask;
4044}
Evan Cheng37b73872009-07-30 08:33:02 +00004045/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4046/// constant +0.0.
4047bool X86::isZeroNode(SDValue Elt) {
4048 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004049 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004050 (isa<ConstantFPSDNode>(Elt) &&
4051 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4052}
4053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4055/// their permute mask.
4056static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4057 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004058 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004059 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004061
Nate Begeman5a5ca152009-04-29 05:20:52 +00004062 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 int idx = SVOp->getMaskElt(i);
4064 if (idx < 0)
4065 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004066 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004068 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004070 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4072 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004073}
4074
Evan Cheng533a0aa2006-04-19 20:35:22 +00004075/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4076/// match movhlps. The lower half elements should come from upper half of
4077/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004078/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004079static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004080 if (VT.getSizeInBits() != 128)
4081 return false;
4082 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004083 return false;
4084 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004085 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004086 return false;
4087 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004088 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004089 return false;
4090 return true;
4091}
4092
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004094/// is promoted to a vector. It also returns the LoadSDNode by reference if
4095/// required.
4096static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004097 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4098 return false;
4099 N = N->getOperand(0).getNode();
4100 if (!ISD::isNON_EXTLoad(N))
4101 return false;
4102 if (LD)
4103 *LD = cast<LoadSDNode>(N);
4104 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004105}
4106
Dan Gohman65fd6562011-11-03 21:49:52 +00004107// Test whether the given value is a vector value which will be legalized
4108// into a load.
4109static bool WillBeConstantPoolLoad(SDNode *N) {
4110 if (N->getOpcode() != ISD::BUILD_VECTOR)
4111 return false;
4112
4113 // Check for any non-constant elements.
4114 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4115 switch (N->getOperand(i).getNode()->getOpcode()) {
4116 case ISD::UNDEF:
4117 case ISD::ConstantFP:
4118 case ISD::Constant:
4119 break;
4120 default:
4121 return false;
4122 }
4123
4124 // Vectors of all-zeros and all-ones are materialized with special
4125 // instructions rather than being loaded.
4126 return !ISD::isBuildVectorAllZeros(N) &&
4127 !ISD::isBuildVectorAllOnes(N);
4128}
4129
Evan Cheng533a0aa2006-04-19 20:35:22 +00004130/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4131/// match movlp{s|d}. The lower half elements should come from lower half of
4132/// V1 (and in order), and the upper half elements should come from the upper
4133/// half of V2 (and in order). And since V1 will become the source of the
4134/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004135static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004136 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004137 if (VT.getSizeInBits() != 128)
4138 return false;
4139
Evan Cheng466685d2006-10-09 20:57:25 +00004140 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004141 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004142 // Is V2 is a vector load, don't do this transformation. We will try to use
4143 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004144 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004145 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004146
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004147 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Evan Cheng533a0aa2006-04-19 20:35:22 +00004149 if (NumElems != 2 && NumElems != 4)
4150 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004151 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004152 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004154 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004155 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156 return false;
4157 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158}
4159
Evan Cheng39623da2006-04-20 08:58:49 +00004160/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4161/// all the same.
4162static bool isSplatVector(SDNode *N) {
4163 if (N->getOpcode() != ISD::BUILD_VECTOR)
4164 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004165
Dan Gohman475871a2008-07-27 21:46:04 +00004166 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004167 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4168 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004169 return false;
4170 return true;
4171}
4172
Evan Cheng213d2cf2007-05-17 18:45:50 +00004173/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004174/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004175/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004176static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004177 SDValue V1 = N->getOperand(0);
4178 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004179 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4180 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004182 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004184 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4185 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004186 if (Opc != ISD::BUILD_VECTOR ||
4187 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 return false;
4189 } else if (Idx >= 0) {
4190 unsigned Opc = V1.getOpcode();
4191 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4192 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004193 if (Opc != ISD::BUILD_VECTOR ||
4194 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004195 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004196 }
4197 }
4198 return true;
4199}
4200
4201/// getZeroVector - Returns a vector of specified type with all zero elements.
4202///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004203static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004204 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004205 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004206 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004207
Dale Johannesen0488fb62010-09-30 23:57:10 +00004208 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004209 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004210 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004211 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004212 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004213 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4214 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4215 } else { // SSE1
4216 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4217 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4218 }
Craig Topper9d352402012-04-23 07:24:41 +00004219 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004220 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004221 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4222 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4223 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4224 } else {
4225 // 256-bit logic and arithmetic instructions in AVX are all
4226 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4227 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4228 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4229 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4230 }
Craig Topper9d352402012-04-23 07:24:41 +00004231 } else
4232 llvm_unreachable("Unexpected vector type");
4233
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004234 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004235}
4236
Chris Lattner8a594482007-11-25 00:24:49 +00004237/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004238/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4239/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4240/// Then bitcast to their original type, ensuring they get CSE'd.
4241static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4242 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004243 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004244 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004247 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004248 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004249 if (HasAVX2) { // AVX2
4250 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4251 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4252 } else { // AVX
4253 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004254 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004255 }
Craig Topper9d352402012-04-23 07:24:41 +00004256 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004258 } else
4259 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004260
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004261 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004262}
4263
Evan Cheng39623da2006-04-20 08:58:49 +00004264/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4265/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004266static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004267 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004268 if (Mask[i] > (int)NumElems) {
4269 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004270 }
Evan Cheng39623da2006-04-20 08:58:49 +00004271 }
Evan Cheng39623da2006-04-20 08:58:49 +00004272}
4273
Evan Cheng017dcc62006-04-21 01:05:10 +00004274/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4275/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004276static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 SDValue V2) {
4278 unsigned NumElems = VT.getVectorNumElements();
4279 SmallVector<int, 8> Mask;
4280 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004281 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 Mask.push_back(i);
4283 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004284}
4285
Nate Begeman9008ca62009-04-27 18:41:29 +00004286/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004287static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 SDValue V2) {
4289 unsigned NumElems = VT.getVectorNumElements();
4290 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004291 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 Mask.push_back(i);
4293 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004294 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004296}
4297
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004299static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V2) {
4301 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004303 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 Mask.push_back(i + Half);
4305 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004308}
4309
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004310// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004311// a generic shuffle instruction because the target has no such instructions.
4312// Generate shuffles which repeat i16 and i8 several times until they can be
4313// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004314static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004315 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004318
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 while (NumElems > 4) {
4320 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004321 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004323 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 EltNo -= NumElems/2;
4325 }
4326 NumElems >>= 1;
4327 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328 return V;
4329}
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004331/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4332static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4333 EVT VT = V.getValueType();
4334 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004335 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336
Craig Topper9d352402012-04-23 07:24:41 +00004337 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004338 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004340 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4341 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004342 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004343 // To use VPERMILPS to splat scalars, the second half of indicies must
4344 // refer to the higher part, which is a duplication of the lower one,
4345 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4347 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004348
4349 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4350 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4351 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004352 } else
4353 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354
4355 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4356}
4357
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004358/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4360 EVT SrcVT = SV->getValueType(0);
4361 SDValue V1 = SV->getOperand(0);
4362 DebugLoc dl = SV->getDebugLoc();
4363
4364 int EltNo = SV->getSplatIndex();
4365 int NumElems = SrcVT.getVectorNumElements();
4366 unsigned Size = SrcVT.getSizeInBits();
4367
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004368 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4369 "Unknown how to promote splat for type");
4370
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 // Extract the 128-bit part containing the splat element and update
4372 // the splat element index when it refers to the higher register.
4373 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004374 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4375 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 EltNo -= NumElems/2;
4377 }
4378
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004379 // All i16 and i8 vector types can't be used directly by a generic shuffle
4380 // instruction because the target has no such instruction. Generate shuffles
4381 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004382 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004383 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004385 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386
4387 // Recreate the 256-bit vector and place the same 128-bit vector
4388 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004389 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004391 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 }
4393
4394 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004395}
4396
Evan Chengba05f722006-04-21 23:03:30 +00004397/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004398/// vector of zero or undef vector. This produces a shuffle where the low
4399/// element of V2 is swizzled into the zero/undef vector, landing at element
4400/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004401static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004402 bool IsZero,
4403 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004404 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004405 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004406 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004407 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 unsigned NumElems = VT.getVectorNumElements();
4409 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004410 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 // If this is the insertion idx, put the low elt of V2 here.
4412 MaskVec.push_back(i == Idx ? NumElems : i);
4413 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004414}
4415
Craig Toppera1ffc682012-03-20 06:42:26 +00004416/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4417/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004418/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004419static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004420 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004421 unsigned NumElems = VT.getVectorNumElements();
4422 SDValue ImmN;
4423
Craig Topper89f4e662012-03-20 07:17:59 +00004424 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004425 switch(N->getOpcode()) {
4426 case X86ISD::SHUFP:
4427 ImmN = N->getOperand(N->getNumOperands()-1);
4428 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4429 break;
4430 case X86ISD::UNPCKH:
4431 DecodeUNPCKHMask(VT, Mask);
4432 break;
4433 case X86ISD::UNPCKL:
4434 DecodeUNPCKLMask(VT, Mask);
4435 break;
4436 case X86ISD::MOVHLPS:
4437 DecodeMOVHLPSMask(NumElems, Mask);
4438 break;
4439 case X86ISD::MOVLHPS:
4440 DecodeMOVLHPSMask(NumElems, Mask);
4441 break;
4442 case X86ISD::PSHUFD:
4443 case X86ISD::VPERMILP:
4444 ImmN = N->getOperand(N->getNumOperands()-1);
4445 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004446 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004447 break;
4448 case X86ISD::PSHUFHW:
4449 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004450 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004451 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004452 break;
4453 case X86ISD::PSHUFLW:
4454 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004455 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004456 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004457 break;
4458 case X86ISD::MOVSS:
4459 case X86ISD::MOVSD: {
4460 // The index 0 always comes from the first element of the second source,
4461 // this is why MOVSS and MOVSD are used in the first place. The other
4462 // elements come from the other positions of the first source vector
4463 Mask.push_back(NumElems);
4464 for (unsigned i = 1; i != NumElems; ++i) {
4465 Mask.push_back(i);
4466 }
4467 break;
4468 }
4469 case X86ISD::VPERM2X128:
4470 ImmN = N->getOperand(N->getNumOperands()-1);
4471 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004472 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004473 break;
4474 case X86ISD::MOVDDUP:
4475 case X86ISD::MOVLHPD:
4476 case X86ISD::MOVLPD:
4477 case X86ISD::MOVLPS:
4478 case X86ISD::MOVSHDUP:
4479 case X86ISD::MOVSLDUP:
4480 case X86ISD::PALIGN:
4481 // Not yet implemented
4482 return false;
4483 default: llvm_unreachable("unknown target shuffle node");
4484 }
4485
4486 return true;
4487}
4488
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004489/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4490/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004491static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004492 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004493 if (Depth == 6)
4494 return SDValue(); // Limit search depth.
4495
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004496 SDValue V = SDValue(N, 0);
4497 EVT VT = V.getValueType();
4498 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499
4500 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4501 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004502 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004503
Craig Topper3d092db2012-03-21 02:14:01 +00004504 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505 return DAG.getUNDEF(VT.getVectorElementType());
4506
Craig Topperd156dc12012-02-06 07:17:51 +00004507 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004508 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4509 : SV->getOperand(1);
4510 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004511 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004512
4513 // Recurse into target specific vector shuffles to find scalars.
4514 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004515 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004516 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004517 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004518 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004519
Craig Topper89f4e662012-03-20 07:17:59 +00004520 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004521 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004522
Craig Topper3d092db2012-03-21 02:14:01 +00004523 int Elt = ShuffleMask[Index];
4524 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004525 return DAG.getUNDEF(VT.getVectorElementType());
4526
Craig Topper3d092db2012-03-21 02:14:01 +00004527 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004528 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004529 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004530 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 }
4532
4533 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004534 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535 V = V.getOperand(0);
4536 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004537 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004539 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540 return SDValue();
4541 }
4542
4543 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4544 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004545 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004546
4547 if (V.getOpcode() == ISD::BUILD_VECTOR)
4548 return V.getOperand(Index);
4549
4550 return SDValue();
4551}
4552
4553/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4554/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004555/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556static
Craig Topper3d092db2012-03-21 02:14:01 +00004557unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004559 unsigned i;
4560 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004562 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 if (!(Elt.getNode() &&
4564 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4565 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566 }
4567
4568 return i;
4569}
4570
Craig Topper3d092db2012-03-21 02:14:01 +00004571/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4572/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4574static
Craig Topper3d092db2012-03-21 02:14:01 +00004575bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4576 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4577 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578 bool SeenV1 = false;
4579 bool SeenV2 = false;
4580
Craig Topper3d092db2012-03-21 02:14:01 +00004581 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 int Idx = SVOp->getMaskElt(i);
4583 // Ignore undef indicies
4584 if (Idx < 0)
4585 continue;
4586
Craig Topper3d092db2012-03-21 02:14:01 +00004587 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 SeenV1 = true;
4589 else
4590 SeenV2 = true;
4591
4592 // Only accept consecutive elements from the same vector
4593 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4594 return false;
4595 }
4596
4597 OpNum = SeenV1 ? 0 : 1;
4598 return true;
4599}
4600
4601/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4602/// logical left shift of a vector.
4603static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4604 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4605 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4606 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4607 false /* check zeros from right */, DAG);
4608 unsigned OpSrc;
4609
4610 if (!NumZeros)
4611 return false;
4612
4613 // Considering the elements in the mask that are not consecutive zeros,
4614 // check if they consecutively come from only one of the source vectors.
4615 //
4616 // V1 = {X, A, B, C} 0
4617 // \ \ \ /
4618 // vector_shuffle V1, V2 <1, 2, 3, X>
4619 //
4620 if (!isShuffleMaskConsecutive(SVOp,
4621 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004622 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004623 NumZeros, // Where to start looking in the src vector
4624 NumElems, // Number of elements in vector
4625 OpSrc)) // Which source operand ?
4626 return false;
4627
4628 isLeft = false;
4629 ShAmt = NumZeros;
4630 ShVal = SVOp->getOperand(OpSrc);
4631 return true;
4632}
4633
4634/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4635/// logical left shift of a vector.
4636static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4637 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4638 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4639 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4640 true /* check zeros from left */, DAG);
4641 unsigned OpSrc;
4642
4643 if (!NumZeros)
4644 return false;
4645
4646 // Considering the elements in the mask that are not consecutive zeros,
4647 // check if they consecutively come from only one of the source vectors.
4648 //
4649 // 0 { A, B, X, X } = V2
4650 // / \ / /
4651 // vector_shuffle V1, V2 <X, X, 4, 5>
4652 //
4653 if (!isShuffleMaskConsecutive(SVOp,
4654 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004655 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004656 0, // Where to start looking in the src vector
4657 NumElems, // Number of elements in vector
4658 OpSrc)) // Which source operand ?
4659 return false;
4660
4661 isLeft = true;
4662 ShAmt = NumZeros;
4663 ShVal = SVOp->getOperand(OpSrc);
4664 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004665}
4666
4667/// isVectorShift - Returns true if the shuffle can be implemented as a
4668/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004669static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004670 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004671 // Although the logic below support any bitwidth size, there are no
4672 // shift instructions which handle more than 128-bit vectors.
4673 if (SVOp->getValueType(0).getSizeInBits() > 128)
4674 return false;
4675
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004676 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4677 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4678 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004679
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004680 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004681}
4682
Evan Chengc78d3b42006-04-24 18:01:45 +00004683/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4684///
Dan Gohman475871a2008-07-27 21:46:04 +00004685static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004686 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004687 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004688 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004689 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004690 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004691 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004692
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004693 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004694 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004695 bool First = true;
4696 for (unsigned i = 0; i < 16; ++i) {
4697 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4698 if (ThisIsNonZero && First) {
4699 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004700 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004701 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 First = false;
4704 }
4705
4706 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004707 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4709 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004710 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 }
4713 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4715 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4716 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 } else
4720 ThisElt = LastElt;
4721
Gabor Greifba36cb52008-08-28 21:40:38 +00004722 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004724 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 }
4726 }
4727
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004728 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004729}
4730
Bill Wendlinga348c562007-03-22 18:42:45 +00004731/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004732///
Dan Gohman475871a2008-07-27 21:46:04 +00004733static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004734 unsigned NumNonZero, unsigned NumZero,
4735 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004736 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004737 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004738 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004739 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004740
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004741 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004742 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004743 bool First = true;
4744 for (unsigned i = 0; i < 8; ++i) {
4745 bool isNonZero = (NonZeros & (1 << i)) != 0;
4746 if (isNonZero) {
4747 if (First) {
4748 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004749 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 First = false;
4753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004754 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004756 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 }
4758 }
4759
4760 return V;
4761}
4762
Evan Chengf26ffe92008-05-29 08:22:04 +00004763/// getVShift - Return a vector logical shift node.
4764///
Owen Andersone50ed302009-08-10 22:56:29 +00004765static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 unsigned NumBits, SelectionDAG &DAG,
4767 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004768 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004769 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004770 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004771 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4772 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004773 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004774 DAG.getConstant(NumBits,
4775 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004776}
4777
Dan Gohman475871a2008-07-27 21:46:04 +00004778SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004779X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004780 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004781
Evan Chengc3630942009-12-09 21:00:30 +00004782 // Check if the scalar load can be widened into a vector load. And if
4783 // the address is "base + cst" see if the cst can be "absorbed" into
4784 // the shuffle mask.
4785 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4786 SDValue Ptr = LD->getBasePtr();
4787 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4788 return SDValue();
4789 EVT PVT = LD->getValueType(0);
4790 if (PVT != MVT::i32 && PVT != MVT::f32)
4791 return SDValue();
4792
4793 int FI = -1;
4794 int64_t Offset = 0;
4795 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4796 FI = FINode->getIndex();
4797 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004798 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004799 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4800 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4801 Offset = Ptr.getConstantOperandVal(1);
4802 Ptr = Ptr.getOperand(0);
4803 } else {
4804 return SDValue();
4805 }
4806
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004807 // FIXME: 256-bit vector instructions don't require a strict alignment,
4808 // improve this code to support it better.
4809 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004810 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004811 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004812 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004813 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004814 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004815 // Can't change the alignment. FIXME: It's possible to compute
4816 // the exact stack offset and reference FI + adjust offset instead.
4817 // If someone *really* cares about this. That's the way to implement it.
4818 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004819 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004820 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004821 }
4822 }
4823
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004825 // Ptr + (Offset & ~15).
4826 if (Offset < 0)
4827 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004828 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004829 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004831 if (StartOffset)
4832 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4833 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4834
4835 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004836 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004838 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4839 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004840 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004841 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004844 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 Mask.push_back(EltNo);
4846
Craig Toppercc3000632012-01-30 07:50:31 +00004847 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004848 }
4849
4850 return SDValue();
4851}
4852
Michael J. Spencerec38de22010-10-10 22:04:20 +00004853/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4854/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004855/// load which has the same value as a build_vector whose operands are 'elts'.
4856///
4857/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004858///
Nate Begeman1449f292010-03-24 22:19:06 +00004859/// FIXME: we'd also like to handle the case where the last elements are zero
4860/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4861/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004862static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004863 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004864 EVT EltVT = VT.getVectorElementType();
4865 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004866
Nate Begemanfdea31a2010-03-24 20:49:50 +00004867 LoadSDNode *LDBase = NULL;
4868 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004869
Nate Begeman1449f292010-03-24 22:19:06 +00004870 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004871 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004872 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004873 for (unsigned i = 0; i < NumElems; ++i) {
4874 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004875
Nate Begemanfdea31a2010-03-24 20:49:50 +00004876 if (!Elt.getNode() ||
4877 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4878 return SDValue();
4879 if (!LDBase) {
4880 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4881 return SDValue();
4882 LDBase = cast<LoadSDNode>(Elt.getNode());
4883 LastLoadedElt = i;
4884 continue;
4885 }
4886 if (Elt.getOpcode() == ISD::UNDEF)
4887 continue;
4888
4889 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4890 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4891 return SDValue();
4892 LastLoadedElt = i;
4893 }
Nate Begeman1449f292010-03-24 22:19:06 +00004894
4895 // If we have found an entire vector of loads and undefs, then return a large
4896 // load of the entire vector width starting at the base pointer. If we found
4897 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898 if (LastLoadedElt == NumElems - 1) {
4899 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004900 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004901 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004902 LDBase->isVolatile(), LDBase->isNonTemporal(),
4903 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004904 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004905 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004906 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004907 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004908 }
4909 if (NumElems == 4 && LastLoadedElt == 1 &&
4910 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004911 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4912 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004913 SDValue ResNode =
4914 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4915 LDBase->getPointerInfo(),
4916 LDBase->getAlignment(),
4917 false/*isVolatile*/, true/*ReadMem*/,
4918 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004919 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004920 }
4921 return SDValue();
4922}
4923
Nadav Rotem9d68b062012-04-08 12:54:54 +00004924/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4925/// to generate a splat value for the following cases:
4926/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004927/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004928/// a scalar load, or a constant.
4929/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004930/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004931SDValue
4932X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004933 if (!Subtarget->hasAVX())
4934 return SDValue();
4935
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004936 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004937 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938
Craig Topper5da8a802012-05-04 05:49:51 +00004939 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4940 "Unsupported vector type for broadcast.");
4941
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004942 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004943 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004944
Nadav Rotem9d68b062012-04-08 12:54:54 +00004945 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004946 default:
4947 // Unknown pattern found.
4948 return SDValue();
4949
4950 case ISD::BUILD_VECTOR: {
4951 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004952 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953 return SDValue();
4954
Nadav Rotem9d68b062012-04-08 12:54:54 +00004955 Ld = Op.getOperand(0);
4956 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4957 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004958
4959 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004961 // Constants may have multiple users.
4962 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004963 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004964 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004965 }
4966
4967 case ISD::VECTOR_SHUFFLE: {
4968 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4969
4970 // Shuffles must have a splat mask where the first element is
4971 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004972 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 return SDValue();
4974
4975 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004977 return SDValue();
4978
4979 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004980 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004981 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982
4983 // The scalar_to_vector node and the suspected
4984 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985 // Constants may have multiple users.
4986 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 return SDValue();
4988 break;
4989 }
4990 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991
Nadav Rotem9d68b062012-04-08 12:54:54 +00004992 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993
4994 // Handle the broadcasting a single constant scalar from the constant pool
4995 // into a vector. On Sandybridge it is still better to load a constant vector
4996 // from the constant pool and not to broadcast it from a scalar.
4997 if (ConstSplatVal && Subtarget->hasAVX2()) {
4998 EVT CVT = Ld.getValueType();
4999 assert(!CVT.isVector() && "Must not broadcast a vector type");
5000 unsigned ScalarSize = CVT.getSizeInBits();
5001
Craig Topper5da8a802012-05-04 05:49:51 +00005002 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003 const Constant *C = 0;
5004 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5005 C = CI->getConstantIntValue();
5006 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5007 C = CF->getConstantFPValue();
5008
5009 assert(C && "Invalid constant type");
5010
Nadav Rotem154819d2012-04-09 07:45:58 +00005011 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005012 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005013 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005014 MachinePointerInfo::getConstantPool(),
5015 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5018 }
5019 }
5020
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005022 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005023 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005024
Craig Toppera1902a12012-02-01 06:51:58 +00005025 // Reject loads that have uses of the chain result
5026 if (Ld->hasAnyUseOfValue(1))
5027 return SDValue();
5028
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005029 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5030
Craig Topper5da8a802012-05-04 05:49:51 +00005031 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005032 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005033
Craig Toppera9376332012-01-10 08:23:59 +00005034 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005035 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005036 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005037 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005038 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005039 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005040
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005041 // Unsupported broadcast.
5042 return SDValue();
5043}
5044
Evan Chengc3630942009-12-09 21:00:30 +00005045SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005046X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005047 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005048
David Greenef125a292011-02-08 19:04:41 +00005049 EVT VT = Op.getValueType();
5050 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005051 unsigned NumElems = Op.getNumOperands();
5052
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005053 // Vectors containing all zeros can be matched by pxor and xorps later
5054 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5055 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5056 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005057 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005058 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005060 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005061 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005063 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005064 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5065 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005066 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005067 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005068 return Op;
5069
Craig Topper07a27622012-01-22 03:07:48 +00005070 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005071 }
5072
Nadav Rotem154819d2012-04-09 07:45:58 +00005073 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005074 if (Broadcast.getNode())
5075 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005076
Owen Andersone50ed302009-08-10 22:56:29 +00005077 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079 unsigned NumZero = 0;
5080 unsigned NumNonZero = 0;
5081 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005082 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005083 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005085 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005086 if (Elt.getOpcode() == ISD::UNDEF)
5087 continue;
5088 Values.insert(Elt);
5089 if (Elt.getOpcode() != ISD::Constant &&
5090 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005091 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005092 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005093 NumZero++;
5094 else {
5095 NonZeros |= (1 << i);
5096 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097 }
5098 }
5099
Chris Lattner97a2a562010-08-26 05:24:29 +00005100 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5101 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005102 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103
Chris Lattner67f453a2008-03-09 05:42:06 +00005104 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005105 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005107 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005108
Chris Lattner62098042008-03-09 01:05:04 +00005109 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5110 // the value are obviously zero, truncate the value to i32 and do the
5111 // insertion that way. Only do this if the value is non-constant or if the
5112 // value is a constant being inserted into element 0. It is cheaper to do
5113 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005115 (!IsAllConstants || Idx == 0)) {
5116 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005117 // Handle SSE only.
5118 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5119 EVT VecVT = MVT::v4i32;
5120 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Chris Lattner62098042008-03-09 01:05:04 +00005122 // Truncate the value (which may itself be a constant) to i32, and
5123 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005125 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005126 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005127
Chris Lattner62098042008-03-09 01:05:04 +00005128 // Now we have our 32-bit value zero extended in the low element of
5129 // a vector. If Idx != 0, swizzle it into place.
5130 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005131 SmallVector<int, 4> Mask;
5132 Mask.push_back(Idx);
5133 for (unsigned i = 1; i != VecElts; ++i)
5134 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005135 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005136 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005137 }
Craig Topper07a27622012-01-22 03:07:48 +00005138 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005139 }
5140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005141
Chris Lattner19f79692008-03-08 22:59:52 +00005142 // If we have a constant or non-constant insertion into the low element of
5143 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5144 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005145 // depending on what the source datatype is.
5146 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005147 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005148 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005149
5150 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005152 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005153 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005154 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5155 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005156 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005157 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005158 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5159 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005160 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005161 }
5162
5163 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005164 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005165 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005166 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005167 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005168 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005169 } else {
5170 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005171 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005173 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005174 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005175 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005176
5177 // Is it a vector logical left shift?
5178 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005179 X86::isZeroNode(Op.getOperand(0)) &&
5180 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005181 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005182 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005183 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005184 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005185 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005187
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005188 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005189 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190
Chris Lattner19f79692008-03-08 22:59:52 +00005191 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5192 // is a non-constant being inserted into an element other than the low one,
5193 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5194 // movd/movss) to move this into the low element, then shuffle it into
5195 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005197 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005200 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005202 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 MaskVec.push_back(i == Idx ? 0 : 1);
5204 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205 }
5206 }
5207
Chris Lattner67f453a2008-03-09 05:42:06 +00005208 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005209 if (Values.size() == 1) {
5210 if (EVTBits == 32) {
5211 // Instead of a shuffle like this:
5212 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5213 // Check if it's possible to issue this instead.
5214 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5215 unsigned Idx = CountTrailingZeros_32(NonZeros);
5216 SDValue Item = Op.getOperand(Idx);
5217 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5218 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5219 }
Dan Gohman475871a2008-07-27 21:46:04 +00005220 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
Dan Gohmana3941172007-07-24 22:55:08 +00005223 // A vector full of immediates; various special cases are already
5224 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005225 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005226 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005227
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005228 // For AVX-length vectors, build the individual 128-bit pieces and use
5229 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005230 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005231 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005232 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005233 V.push_back(Op.getOperand(i));
5234
5235 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5236
5237 // Build both the lower and upper subvector.
5238 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5239 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5240 NumElems/2);
5241
5242 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005243 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005244 }
5245
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005246 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005247 if (EVTBits == 64) {
5248 if (NumNonZero == 1) {
5249 // One half is zero or undef.
5250 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005251 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005252 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005253 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005254 }
Dan Gohman475871a2008-07-27 21:46:04 +00005255 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005256 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257
5258 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005259 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005261 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005262 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 }
5264
Bill Wendling826f36f2007-03-28 00:57:11 +00005265 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005266 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005267 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005268 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 }
5270
5271 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005272 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 if (NumElems == 4 && NumZero > 0) {
5274 for (unsigned i = 0; i < 4; ++i) {
5275 bool isZero = !(NonZeros & (1 << i));
5276 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005277 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 else
Dale Johannesenace16102009-02-03 19:33:06 +00005279 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 }
5281
5282 for (unsigned i = 0; i < 2; ++i) {
5283 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5284 default: break;
5285 case 0:
5286 V[i] = V[i*2]; // Must be a zero vector.
5287 break;
5288 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 break;
5291 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 break;
5294 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 break;
5297 }
5298 }
5299
Benjamin Kramer9c683542012-01-30 15:16:21 +00005300 bool Reverse1 = (NonZeros & 0x3) == 2;
5301 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5302 int MaskVec[] = {
5303 Reverse1 ? 1 : 0,
5304 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005305 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5306 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005307 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005308 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 }
5310
Nate Begemanfdea31a2010-03-24 20:49:50 +00005311 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5312 // Check for a build vector of consecutive loads.
5313 for (unsigned i = 0; i < NumElems; ++i)
5314 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005315
Nate Begemanfdea31a2010-03-24 20:49:50 +00005316 // Check for elements which are consecutive loads.
5317 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5318 if (LD.getNode())
5319 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005320
5321 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005322 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005323 SDValue Result;
5324 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5325 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5326 else
5327 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005328
Chris Lattner24faf612010-08-28 17:59:08 +00005329 for (unsigned i = 1; i < NumElems; ++i) {
5330 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5331 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005333 }
5334 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005336
Chris Lattner6e80e442010-08-28 17:15:43 +00005337 // Otherwise, expand into a number of unpckl*, start by extending each of
5338 // our (non-undef) elements to the full vector width with the element in the
5339 // bottom slot of the vector (which generates no code for SSE).
5340 for (unsigned i = 0; i < NumElems; ++i) {
5341 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5342 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5343 else
5344 V[i] = DAG.getUNDEF(VT);
5345 }
5346
5347 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5349 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5350 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005351 unsigned EltStride = NumElems >> 1;
5352 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005353 for (unsigned i = 0; i < EltStride; ++i) {
5354 // If V[i+EltStride] is undef and this is the first round of mixing,
5355 // then it is safe to just drop this shuffle: V[i] is already in the
5356 // right place, the one element (since it's the first round) being
5357 // inserted as undef can be dropped. This isn't safe for successive
5358 // rounds because they will permute elements within both vectors.
5359 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5360 EltStride == NumElems/2)
5361 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005362
Chris Lattner6e80e442010-08-28 17:15:43 +00005363 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005364 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005365 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 }
5367 return V[0];
5368 }
Dan Gohman475871a2008-07-27 21:46:04 +00005369 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370}
5371
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005372// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5373// them in a MMX register. This is better than doing a stack convert.
5374static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005375 DebugLoc dl = Op.getDebugLoc();
5376 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005377
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005378 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5379 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5380 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005381 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005382 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5383 InVec = Op.getOperand(1);
5384 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5385 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005386 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005387 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5388 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5389 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5392 Mask[0] = 0; Mask[1] = 2;
5393 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5394 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005395 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005396}
5397
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005398// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5399// to create 256-bit vectors from two other 128-bit ones.
5400static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5401 DebugLoc dl = Op.getDebugLoc();
5402 EVT ResVT = Op.getValueType();
5403
5404 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5405
5406 SDValue V1 = Op.getOperand(0);
5407 SDValue V2 = Op.getOperand(1);
5408 unsigned NumElems = ResVT.getVectorNumElements();
5409
Craig Topper4c7972d2012-04-22 18:15:59 +00005410 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005411}
5412
5413SDValue
5414X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005415 EVT ResVT = Op.getValueType();
5416
5417 assert(Op.getNumOperands() == 2);
5418 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5419 "Unsupported CONCAT_VECTORS for value type");
5420
5421 // We support concatenate two MMX registers and place them in a MMX register.
5422 // This is better than doing a stack convert.
5423 if (ResVT.is128BitVector())
5424 return LowerMMXCONCAT_VECTORS(Op, DAG);
5425
5426 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5427 // from two other 128-bit ones.
5428 return LowerAVXCONCAT_VECTORS(Op, DAG);
5429}
5430
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005431// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005432static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005433 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005434 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005435 SDValue V1 = SVOp->getOperand(0);
5436 SDValue V2 = SVOp->getOperand(1);
5437 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005438 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005439 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005440
Nadav Roteme6113782012-04-11 06:40:27 +00005441 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005442 return SDValue();
5443
Craig Topper1842ba02012-04-23 06:38:28 +00005444 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005445 MVT OpTy;
5446
Craig Topper708e44f2012-04-23 07:36:33 +00005447 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005448 default: return SDValue();
5449 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005450 ISDNo = X86ISD::BLENDPW;
5451 OpTy = MVT::v8i16;
5452 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005453 case MVT::v4i32:
5454 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005455 ISDNo = X86ISD::BLENDPS;
5456 OpTy = MVT::v4f32;
5457 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005458 case MVT::v2i64:
5459 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005460 ISDNo = X86ISD::BLENDPD;
5461 OpTy = MVT::v2f64;
5462 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005463 case MVT::v8i32:
5464 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005465 if (!Subtarget->hasAVX())
5466 return SDValue();
5467 ISDNo = X86ISD::BLENDPS;
5468 OpTy = MVT::v8f32;
5469 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005470 case MVT::v4i64:
5471 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005472 if (!Subtarget->hasAVX())
5473 return SDValue();
5474 ISDNo = X86ISD::BLENDPD;
5475 OpTy = MVT::v4f64;
5476 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005477 }
5478 assert(ISDNo && "Invalid Op Number");
5479
5480 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005481
Craig Topper1842ba02012-04-23 06:38:28 +00005482 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005483 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005484 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005485 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005486 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005487 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005488 else
5489 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005490 }
5491
Nadav Roteme6113782012-04-11 06:40:27 +00005492 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5493 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5494 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5495 DAG.getConstant(MaskVals, MVT::i32));
5496 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005497}
5498
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499// v8i16 shuffles - Prefer shuffles in the following order:
5500// 1. [all] pshuflw, pshufhw, optional move
5501// 2. [ssse3] 1 x pshufb
5502// 3. [ssse3] 2 x pshufb + 1 x por
5503// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005504SDValue
5505X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5506 SelectionDAG &DAG) const {
5507 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005508 SDValue V1 = SVOp->getOperand(0);
5509 SDValue V2 = SVOp->getOperand(1);
5510 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005512
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 // Determine if more than 1 of the words in each of the low and high quadwords
5514 // of the result come from the same quadword of one of the two inputs. Undef
5515 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005516 unsigned LoQuad[] = { 0, 0, 0, 0 };
5517 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005518 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005520 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 MaskVals.push_back(EltIdx);
5523 if (EltIdx < 0) {
5524 ++Quad[0];
5525 ++Quad[1];
5526 ++Quad[2];
5527 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005528 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 }
5530 ++Quad[EltIdx / 4];
5531 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005533
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 unsigned MaxQuad = 1;
5536 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 if (LoQuad[i] > MaxQuad) {
5538 BestLoQuad = i;
5539 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005541 }
5542
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005544 MaxQuad = 1;
5545 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 if (HiQuad[i] > MaxQuad) {
5547 BestHiQuad = i;
5548 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005549 }
5550 }
5551
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005553 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 // single pshufb instruction is necessary. If There are more than 2 input
5555 // quads, disable the next transformation since it does not help SSSE3.
5556 bool V1Used = InputQuads[0] || InputQuads[1];
5557 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005558 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005560 BestLoQuad = InputQuads[0] ? 0 : 1;
5561 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 }
5563 if (InputQuads.count() > 2) {
5564 BestLoQuad = -1;
5565 BestHiQuad = -1;
5566 }
5567 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5570 // the shuffle mask. If a quad is scored as -1, that means that it contains
5571 // words from all 4 input quadwords.
5572 SDValue NewV;
5573 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005574 int MaskV[] = {
5575 BestLoQuad < 0 ? 0 : BestLoQuad,
5576 BestHiQuad < 0 ? 1 : BestHiQuad
5577 };
Eric Christopherfd179292009-08-27 18:07:15 +00005578 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005579 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5580 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5581 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005582
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5584 // source words for the shuffle, to aid later transformations.
5585 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005586 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005587 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005589 if (idx != (int)i)
5590 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005592 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 AllWordsInNewV = false;
5594 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005595 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005596
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5598 if (AllWordsInNewV) {
5599 for (int i = 0; i != 8; ++i) {
5600 int idx = MaskVals[i];
5601 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005603 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 if ((idx != i) && idx < 4)
5605 pshufhw = false;
5606 if ((idx != i) && idx > 3)
5607 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 V1 = NewV;
5610 V2Used = false;
5611 BestLoQuad = 0;
5612 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005613 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005614
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5616 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005617 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005618 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5619 unsigned TargetMask = 0;
5620 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005622 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5623 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5624 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005625 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005626 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005627 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 }
Eric Christopherfd179292009-08-27 18:07:15 +00005629
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 // If we have SSSE3, and all words of the result are from 1 input vector,
5631 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5632 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005633 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005635
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005637 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // mask, and elements that come from V1 in the V2 mask, so that the two
5639 // results can be OR'd together.
5640 bool TwoInputs = V1Used && V2Used;
5641 for (unsigned i = 0; i != 8; ++i) {
5642 int EltIdx = MaskVals[i] * 2;
5643 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5645 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 continue;
5647 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5649 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005651 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005652 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005653 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005656 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // Calculate the shuffle mask for the second input, shuffle it, and
5659 // OR it with the first shuffled input.
5660 pshufbMask.clear();
5661 for (unsigned i = 0; i != 8; ++i) {
5662 int EltIdx = MaskVals[i] * 2;
5663 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5665 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 continue;
5667 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5669 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005671 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005672 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005673 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 MVT::v16i8, &pshufbMask[0], 16));
5675 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005676 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 }
5678
5679 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5680 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005681 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005683 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 for (int i = 0; i != 4; ++i) {
5685 int idx = MaskVals[i];
5686 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 InOrder.set(i);
5688 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005689 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 }
5692 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005694 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005695
Craig Topperdd637ae2012-02-19 05:41:45 +00005696 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5697 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005698 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005699 NewV.getOperand(0),
5700 getShufflePSHUFLWImmediate(SVOp), DAG);
5701 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 }
Eric Christopherfd179292009-08-27 18:07:15 +00005703
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5705 // and update MaskVals with the new element order.
5706 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005707 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 for (unsigned i = 4; i != 8; ++i) {
5709 int idx = MaskVals[i];
5710 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 InOrder.set(i);
5712 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005713 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 }
5716 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005718 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005719
Craig Topperdd637ae2012-02-19 05:41:45 +00005720 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5721 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005722 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005723 NewV.getOperand(0),
5724 getShufflePSHUFHWImmediate(SVOp), DAG);
5725 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 }
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // In case BestHi & BestLo were both -1, which means each quadword has a word
5729 // from each of the four input quadwords, calculate the InOrder bitvector now
5730 // before falling through to the insert/extract cleanup.
5731 if (BestLoQuad == -1 && BestHiQuad == -1) {
5732 NewV = V1;
5733 for (int i = 0; i != 8; ++i)
5734 if (MaskVals[i] < 0 || MaskVals[i] == i)
5735 InOrder.set(i);
5736 }
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 // The other elements are put in the right place using pextrw and pinsrw.
5739 for (unsigned i = 0; i != 8; ++i) {
5740 if (InOrder[i])
5741 continue;
5742 int EltIdx = MaskVals[i];
5743 if (EltIdx < 0)
5744 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005745 SDValue ExtOp = (EltIdx < 8) ?
5746 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5747 DAG.getIntPtrConstant(EltIdx)) :
5748 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 DAG.getIntPtrConstant(i));
5752 }
5753 return NewV;
5754}
5755
5756// v16i8 shuffles - Prefer shuffles in the following order:
5757// 1. [ssse3] 1 x pshufb
5758// 2. [ssse3] 2 x pshufb + 1 x por
5759// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5760static
Nate Begeman9008ca62009-04-27 18:41:29 +00005761SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005762 SelectionDAG &DAG,
5763 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 SDValue V1 = SVOp->getOperand(0);
5765 SDValue V2 = SVOp->getOperand(1);
5766 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005767 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005768
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005770 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 // present, fall back to case 3.
5772 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5773 bool V1Only = true;
5774 bool V2Only = true;
5775 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 if (EltIdx < 0)
5778 continue;
5779 if (EltIdx < 16)
5780 V2Only = false;
5781 else
5782 V1Only = false;
5783 }
Eric Christopherfd179292009-08-27 18:07:15 +00005784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005786 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005790 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 //
5792 // Otherwise, we have elements from both input vectors, and must zero out
5793 // elements that come from V2 in the first mask, and V1 in the second mask
5794 // so that we can OR them together.
5795 bool TwoInputs = !(V1Only || V2Only);
5796 for (unsigned i = 0; i != 16; ++i) {
5797 int EltIdx = MaskVals[i];
5798 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 continue;
5801 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 }
5804 // If all the elements are from V2, assign it to V1 and return after
5805 // building the first pshufb.
5806 if (V2Only)
5807 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005809 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 if (!TwoInputs)
5812 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 // Calculate the shuffle mask for the second input, shuffle it, and
5815 // OR it with the first shuffled input.
5816 pshufbMask.clear();
5817 for (unsigned i = 0; i != 16; ++i) {
5818 int EltIdx = MaskVals[i];
5819 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 continue;
5822 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005826 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 MVT::v16i8, &pshufbMask[0], 16));
5828 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 }
Eric Christopherfd179292009-08-27 18:07:15 +00005830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // No SSSE3 - Calculate in place words and then fix all out of place words
5832 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5833 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005834 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5835 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005836 SDValue NewV = V2Only ? V2 : V1;
5837 for (int i = 0; i != 8; ++i) {
5838 int Elt0 = MaskVals[i*2];
5839 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005840
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 // This word of the result is all undef, skip it.
5842 if (Elt0 < 0 && Elt1 < 0)
5843 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // This word of the result is already in the correct place, skip it.
5846 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5847 continue;
5848 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5849 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005850
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5852 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5853 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005854
5855 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5856 // using a single extract together, load it and store it.
5857 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005859 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005861 DAG.getIntPtrConstant(i));
5862 continue;
5863 }
5864
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005866 // source byte is not also odd, shift the extracted word left 8 bits
5867 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 DAG.getIntPtrConstant(Elt1 / 2));
5871 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005873 DAG.getConstant(8,
5874 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005875 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5877 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 }
5879 // If Elt0 is defined, extract it from the appropriate source. If the
5880 // source byte is not also even, shift the extracted word right 8 bits. If
5881 // Elt1 was also defined, OR the extracted values together before
5882 // inserting them in the result.
5883 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5886 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005888 DAG.getConstant(8,
5889 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005890 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5892 DAG.getConstant(0x00FF, MVT::i16));
5893 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 : InsElt0;
5895 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 DAG.getIntPtrConstant(i));
5898 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005900}
5901
Evan Cheng7a831ce2007-12-15 03:00:47 +00005902/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005903/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005904/// done when every pair / quad of shuffle mask elements point to elements in
5905/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005906/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005907static
Nate Begeman9008ca62009-04-27 18:41:29 +00005908SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005909 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005910 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005911 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005912 MVT NewVT;
5913 unsigned Scale;
5914 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005915 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005916 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5917 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5918 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5919 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5920 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5921 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005922 }
5923
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005925 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005927 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 int EltIdx = SVOp->getMaskElt(i+j);
5929 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005930 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005931 if (StartIdx < 0)
5932 StartIdx = (EltIdx / Scale);
5933 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005934 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005935 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005936 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005937 }
5938
Craig Topper11ac1f82012-05-04 04:08:44 +00005939 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5940 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005941 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005942}
5943
Evan Chengd880b972008-05-09 21:53:03 +00005944/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005945///
Owen Andersone50ed302009-08-10 22:56:29 +00005946static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005947 SDValue SrcOp, SelectionDAG &DAG,
5948 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005950 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005951 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005952 LD = dyn_cast<LoadSDNode>(SrcOp);
5953 if (!LD) {
5954 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5955 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005956 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005957 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005958 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005959 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005960 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005961 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005962 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005963 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005964 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5965 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5966 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005967 SrcOp.getOperand(0)
5968 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005969 }
5970 }
5971 }
5972
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005973 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005974 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005975 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005976 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005977}
5978
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005979/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5980/// which could not be matched by any known target speficic shuffle
5981static SDValue
5982LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005983 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005984
Craig Topper8f35c132012-01-20 09:29:03 +00005985 unsigned NumElems = VT.getVectorNumElements();
5986 unsigned NumLaneElems = NumElems / 2;
5987
Craig Topper8f35c132012-01-20 09:29:03 +00005988 DebugLoc dl = SVOp->getDebugLoc();
5989 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005990 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5991 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005992
Craig Topper9a2b6e12012-04-06 07:45:23 +00005993 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005994 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005995 // Build a shuffle mask for the output, discovering on the fly which
5996 // input vectors to use as shuffle operands (recorded in InputUsed).
5997 // If building a suitable shuffle vector proves too hard, then bail
5998 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005999 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006000 unsigned LaneStart = l * NumLaneElems;
6001 for (unsigned i = 0; i != NumLaneElems; ++i) {
6002 // The mask element. This indexes into the input.
6003 int Idx = SVOp->getMaskElt(i+LaneStart);
6004 if (Idx < 0) {
6005 // the mask element does not index into any input vector.
6006 Mask.push_back(-1);
6007 continue;
6008 }
Craig Topper8f35c132012-01-20 09:29:03 +00006009
Craig Topper9a2b6e12012-04-06 07:45:23 +00006010 // The input vector this mask element indexes into.
6011 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006012
Craig Topper9a2b6e12012-04-06 07:45:23 +00006013 // Turn the index into an offset from the start of the input vector.
6014 Idx -= Input * NumLaneElems;
6015
6016 // Find or create a shuffle vector operand to hold this input.
6017 unsigned OpNo;
6018 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6019 if (InputUsed[OpNo] == Input)
6020 // This input vector is already an operand.
6021 break;
6022 if (InputUsed[OpNo] < 0) {
6023 // Create a new operand for this input vector.
6024 InputUsed[OpNo] = Input;
6025 break;
6026 }
6027 }
6028
6029 if (OpNo >= array_lengthof(InputUsed)) {
6030 // More than two input vectors used! Give up.
6031 return SDValue();
6032 }
6033
6034 // Add the mask index for the new shuffle vector.
6035 Mask.push_back(Idx + OpNo * NumLaneElems);
6036 }
6037
6038 if (InputUsed[0] < 0) {
6039 // No input vectors were used! The result is undefined.
6040 Shufs[l] = DAG.getUNDEF(NVT);
6041 } else {
6042 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006043 (InputUsed[0] % 2) * NumLaneElems,
6044 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006045 // If only one input was used, use an undefined vector for the other.
6046 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6047 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006048 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006049 // At least one input vector was used. Create a new shuffle vector.
6050 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6051 }
6052
6053 Mask.clear();
6054 }
Craig Topper8f35c132012-01-20 09:29:03 +00006055
6056 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006057 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006058}
6059
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006060/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6061/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006062static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006063LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 SDValue V1 = SVOp->getOperand(0);
6065 SDValue V2 = SVOp->getOperand(1);
6066 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006067 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006068
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006069 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6070
Benjamin Kramer9c683542012-01-30 15:16:21 +00006071 std::pair<int, int> Locs[4];
6072 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006073 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006074
Evan Chengace3c172008-07-22 21:13:36 +00006075 unsigned NumHi = 0;
6076 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006077 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006078 int Idx = PermMask[i];
6079 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006080 Locs[i] = std::make_pair(-1, -1);
6081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006082 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6083 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006084 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006085 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006086 NumLo++;
6087 } else {
6088 Locs[i] = std::make_pair(1, NumHi);
6089 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006091 NumHi++;
6092 }
6093 }
6094 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006095
Evan Chengace3c172008-07-22 21:13:36 +00006096 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006097 // If no more than two elements come from either vector. This can be
6098 // implemented with two shuffles. First shuffle gather the elements.
6099 // The second shuffle, which takes the first shuffle as both of its
6100 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006102
Benjamin Kramer9c683542012-01-30 15:16:21 +00006103 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006104
Benjamin Kramer9c683542012-01-30 15:16:21 +00006105 for (unsigned i = 0; i != 4; ++i)
6106 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006107 unsigned Idx = (i < 2) ? 0 : 4;
6108 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006110 }
Evan Chengace3c172008-07-22 21:13:36 +00006111
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006113 }
6114
6115 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116 // Otherwise, we must have three elements from one vector, call it X, and
6117 // one element from the other, call it Y. First, use a shufps to build an
6118 // intermediate vector with the one element from Y and the element from X
6119 // that will be in the same half in the final destination (the indexes don't
6120 // matter). Then, use a shufps to build the final vector, taking the half
6121 // containing the element from Y from the intermediate, and the other half
6122 // from X.
6123 if (NumHi == 3) {
6124 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006125 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006126 std::swap(V1, V2);
6127 }
6128
6129 // Find the element from V2.
6130 unsigned HiIndex;
6131 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 int Val = PermMask[HiIndex];
6133 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006134 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006135 if (Val >= 4)
6136 break;
6137 }
6138
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 Mask1[0] = PermMask[HiIndex];
6140 Mask1[1] = -1;
6141 Mask1[2] = PermMask[HiIndex^1];
6142 Mask1[3] = -1;
6143 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006144
6145 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 Mask1[0] = PermMask[0];
6147 Mask1[1] = PermMask[1];
6148 Mask1[2] = HiIndex & 1 ? 6 : 4;
6149 Mask1[3] = HiIndex & 1 ? 4 : 6;
6150 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006151 }
Craig Topper69947b92012-04-23 06:57:04 +00006152
6153 Mask1[0] = HiIndex & 1 ? 2 : 0;
6154 Mask1[1] = HiIndex & 1 ? 0 : 2;
6155 Mask1[2] = PermMask[2];
6156 Mask1[3] = PermMask[3];
6157 if (Mask1[2] >= 0)
6158 Mask1[2] += 4;
6159 if (Mask1[3] >= 0)
6160 Mask1[3] += 4;
6161 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006162 }
6163
6164 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006165 int LoMask[] = { -1, -1, -1, -1 };
6166 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006167
Benjamin Kramer9c683542012-01-30 15:16:21 +00006168 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006169 unsigned MaskIdx = 0;
6170 unsigned LoIdx = 0;
6171 unsigned HiIdx = 2;
6172 for (unsigned i = 0; i != 4; ++i) {
6173 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006174 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006175 MaskIdx = 1;
6176 LoIdx = 0;
6177 HiIdx = 2;
6178 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 int Idx = PermMask[i];
6180 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006181 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006183 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006184 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006185 LoIdx++;
6186 } else {
6187 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006188 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006189 HiIdx++;
6190 }
6191 }
6192
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6194 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006195 int MaskOps[] = { -1, -1, -1, -1 };
6196 for (unsigned i = 0; i != 4; ++i)
6197 if (Locs[i].first != -1)
6198 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006199 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006200}
6201
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006202static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006203 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006204 V = V.getOperand(0);
6205 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6206 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006207 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6208 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6209 // BUILD_VECTOR (load), undef
6210 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006211 if (MayFoldLoad(V))
6212 return true;
6213 return false;
6214}
6215
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006216// FIXME: the version above should always be used. Since there's
6217// a bug where several vector shuffles can't be folded because the
6218// DAG is not updated during lowering and a node claims to have two
6219// uses while it only has one, use this version, and let isel match
6220// another instruction if the load really happens to have more than
6221// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006222// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006223static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006224 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006225 V = V.getOperand(0);
6226 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6227 V = V.getOperand(0);
6228 if (ISD::isNormalLoad(V.getNode()))
6229 return true;
6230 return false;
6231}
6232
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006233static
Evan Cheng835580f2010-10-07 20:50:20 +00006234SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6235 EVT VT = Op.getValueType();
6236
6237 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006238 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6239 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006240 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6241 V1, DAG));
6242}
6243
6244static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006245SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006246 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006247 SDValue V1 = Op.getOperand(0);
6248 SDValue V2 = Op.getOperand(1);
6249 EVT VT = Op.getValueType();
6250
6251 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6252
Craig Topper1accb7e2012-01-10 06:54:16 +00006253 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006254 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6255
Evan Cheng0899f5c2011-08-31 02:05:24 +00006256 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6257 return DAG.getNode(ISD::BITCAST, dl, VT,
6258 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6259 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6260 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006261}
6262
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006263static
6264SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6265 SDValue V1 = Op.getOperand(0);
6266 SDValue V2 = Op.getOperand(1);
6267 EVT VT = Op.getValueType();
6268
6269 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6270 "unsupported shuffle type");
6271
6272 if (V2.getOpcode() == ISD::UNDEF)
6273 V2 = V1;
6274
6275 // v4i32 or v4f32
6276 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6277}
6278
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006279static
Craig Topper1accb7e2012-01-10 06:54:16 +00006280SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006281 SDValue V1 = Op.getOperand(0);
6282 SDValue V2 = Op.getOperand(1);
6283 EVT VT = Op.getValueType();
6284 unsigned NumElems = VT.getVectorNumElements();
6285
6286 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6287 // operand of these instructions is only memory, so check if there's a
6288 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6289 // same masks.
6290 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006291
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006292 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006293 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006294 CanFoldLoad = true;
6295
6296 // When V1 is a load, it can be folded later into a store in isel, example:
6297 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6298 // turns into:
6299 // (MOVLPSmr addr:$src1, VR128:$src2)
6300 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006301 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302 CanFoldLoad = true;
6303
Dan Gohman65fd6562011-11-03 21:49:52 +00006304 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006306 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6308
6309 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006310 // If we don't care about the second element, procede to use movss.
6311 if (SVOp->getMaskElt(1) != -1)
6312 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006313 }
6314
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006315 // movl and movlp will both match v2i64, but v2i64 is never matched by
6316 // movl earlier because we make it strict to avoid messing with the movlp load
6317 // folding logic (see the code above getMOVLP call). Match it here then,
6318 // this is horrible, but will stay like this until we move all shuffle
6319 // matching to x86 specific nodes. Note that for the 1st condition all
6320 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006321 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006322 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6323 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006324 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006325 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006327 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328
6329 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6330
6331 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006332 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006333 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006334}
6335
Nadav Rotem154819d2012-04-09 07:45:58 +00006336SDValue
6337X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006338 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6339 EVT VT = Op.getValueType();
6340 DebugLoc dl = Op.getDebugLoc();
6341 SDValue V1 = Op.getOperand(0);
6342 SDValue V2 = Op.getOperand(1);
6343
6344 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006345 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006346
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006347 // Handle splat operations
6348 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006349 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006350 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006351
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006352 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006353 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006354 if (Broadcast.getNode())
6355 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006356
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006357 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006358 if ((Size == 128 && NumElem <= 4) ||
6359 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006360 return SDValue();
6361
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006362 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006363 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006364 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006365
6366 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6367 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006368 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6369 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6371 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006372 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006373 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006374 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006375 // FIXME: Figure out a cleaner way to do this.
6376 // Try to make use of movq to zero out the top part.
6377 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6378 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6379 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006380 EVT NewVT = NewOp.getValueType();
6381 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6382 NewVT, true, false))
6383 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006384 DAG, Subtarget, dl);
6385 }
6386 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6387 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006388 if (NewOp.getNode()) {
6389 EVT NewVT = NewOp.getValueType();
6390 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6391 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6392 DAG, Subtarget, dl);
6393 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006394 }
6395 }
6396 return SDValue();
6397}
6398
Dan Gohman475871a2008-07-27 21:46:04 +00006399SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006400X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006401 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006402 SDValue V1 = Op.getOperand(0);
6403 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006404 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006405 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006406 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006407 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006408 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006409 bool V1IsSplat = false;
6410 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006411 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006412 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006413 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006414 MachineFunction &MF = DAG.getMachineFunction();
6415 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006416
Craig Topper3426a3e2011-11-14 06:46:21 +00006417 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006418
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006419 if (V1IsUndef && V2IsUndef)
6420 return DAG.getUNDEF(VT);
6421
6422 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006423
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006424 // Vector shuffle lowering takes 3 steps:
6425 //
6426 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6427 // narrowing and commutation of operands should be handled.
6428 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6429 // shuffle nodes.
6430 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6431 // so the shuffle can be broken into other shuffles and the legalizer can
6432 // try the lowering again.
6433 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006434 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006435 // be matched during isel, all of them must be converted to a target specific
6436 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006437
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6439 // narrowing and commutation of operands should be handled. The actual code
6440 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006441 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006442 if (NewOp.getNode())
6443 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006444
Craig Topper5aaffa82012-02-19 02:53:47 +00006445 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6446
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006447 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6448 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006449 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006450 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006451 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006452 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006453
Craig Topperdd637ae2012-02-19 05:41:45 +00006454 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006455 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006456 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006457
Craig Topperdd637ae2012-02-19 05:41:45 +00006458 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006459 return getMOVHighToLow(Op, dl, DAG);
6460
6461 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006462 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006463 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006464 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006465
Craig Topper5aaffa82012-02-19 02:53:47 +00006466 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006467 // The actual implementation will match the mask in the if above and then
6468 // during isel it can match several different instructions, not only pshufd
6469 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006470 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6471 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006472
Craig Topper5aaffa82012-02-19 02:53:47 +00006473 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006474
Craig Topperdbd98a42012-02-07 06:28:42 +00006475 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6476 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6477
Craig Topper1accb7e2012-01-10 06:54:16 +00006478 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006479 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6480
Craig Topperb3982da2011-12-31 23:50:21 +00006481 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006482 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006483 }
Eric Christopherfd179292009-08-27 18:07:15 +00006484
Evan Chengf26ffe92008-05-29 08:22:04 +00006485 // Check if this can be converted into a logical shift.
6486 bool isLeft = false;
6487 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006488 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006489 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006490 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006491 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006492 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006493 EVT EltVT = VT.getVectorElementType();
6494 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006495 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006496 }
Eric Christopherfd179292009-08-27 18:07:15 +00006497
Craig Topper5aaffa82012-02-19 02:53:47 +00006498 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006499 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006500 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006501 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006502 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006503 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6504
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006505 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006506 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6507 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006508 }
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Nate Begeman9008ca62009-04-27 18:41:29 +00006510 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006511 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006512 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006513
Craig Topperdd637ae2012-02-19 05:41:45 +00006514 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006515 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006516
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006518 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006519
Craig Topperdd637ae2012-02-19 05:41:45 +00006520 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006521 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006522
Craig Topperdd637ae2012-02-19 05:41:45 +00006523 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006524 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525
Craig Topperdd637ae2012-02-19 05:41:45 +00006526 if (ShouldXformToMOVHLPS(M, VT) ||
6527 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006528 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529
Evan Chengf26ffe92008-05-29 08:22:04 +00006530 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006531 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006532 EVT EltVT = VT.getVectorElementType();
6533 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006534 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006535 }
Eric Christopherfd179292009-08-27 18:07:15 +00006536
Evan Cheng9eca5e82006-10-25 21:49:50 +00006537 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006538 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6539 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006540 V1IsSplat = isSplatVector(V1.getNode());
6541 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006542
Chris Lattner8a594482007-11-25 00:24:49 +00006543 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006544 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6545 CommuteVectorShuffleMask(M, NumElems);
6546 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006547 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006548 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006549 }
6550
Craig Topperbeabc6c2011-12-05 06:56:46 +00006551 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006552 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006553 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 return V1;
6555 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6556 // the instruction selector will not match, so get a canonical MOVL with
6557 // swapped operands to undo the commute.
6558 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006559 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006560
Craig Topperbeabc6c2011-12-05 06:56:46 +00006561 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006562 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006563
Craig Topperbeabc6c2011-12-05 06:56:46 +00006564 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006565 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006566
Evan Cheng9bbbb982006-10-25 20:48:19 +00006567 if (V2IsSplat) {
6568 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006569 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006570 // new vector_shuffle with the corrected mask.p
6571 SmallVector<int, 8> NewMask(M.begin(), M.end());
6572 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006573 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006574 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006575 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006576 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577 }
6578
Evan Cheng9eca5e82006-10-25 21:49:50 +00006579 if (Commuted) {
6580 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006581 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006582 CommuteVectorShuffleMask(M, NumElems);
6583 std::swap(V1, V2);
6584 std::swap(V1IsSplat, V2IsSplat);
6585 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006586
Craig Topper39a9e482012-02-11 06:24:48 +00006587 if (isUNPCKLMask(M, VT, HasAVX2))
6588 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006589
Craig Topper39a9e482012-02-11 06:24:48 +00006590 if (isUNPCKHMask(M, VT, HasAVX2))
6591 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006592 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593
Nate Begeman9008ca62009-04-27 18:41:29 +00006594 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006595 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006596 return CommuteVectorShuffle(SVOp, DAG);
6597
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006598 // The checks below are all present in isShuffleMaskLegal, but they are
6599 // inlined here right now to enable us to directly emit target specific
6600 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006601
Craig Topper0e2037b2012-01-20 05:53:00 +00006602 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006603 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006604 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006605 DAG);
6606
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006607 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6608 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006609 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006610 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006611 }
6612
Craig Toppera9a568a2012-05-02 08:03:44 +00006613 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006614 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006615 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006616 DAG);
6617
Craig Toppera9a568a2012-05-02 08:03:44 +00006618 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006619 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006621 DAG);
6622
Craig Topper1a7700a2012-01-19 08:19:12 +00006623 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006624 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006625 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006626
Craig Topper94438ba2011-12-16 08:06:31 +00006627 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006628 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006629 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006630 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006631
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006632 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006633 // Generate target specific nodes for 128 or 256-bit shuffles only
6634 // supported in the AVX instruction set.
6635 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006636
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006637 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006638 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006639 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6640
Craig Topper70b883b2011-11-28 10:14:51 +00006641 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006642 if (isVPERMILPMask(M, VT, HasAVX)) {
6643 if (HasAVX2 && VT == MVT::v8i32)
6644 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006645 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006646 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006647 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006648 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649
Craig Topper70b883b2011-11-28 10:14:51 +00006650 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006651 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006652 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006653 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006654
Craig Topper1842ba02012-04-23 06:38:28 +00006655 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006656 if (BlendOp.getNode())
6657 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006658
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006659 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006660 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006661 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006662 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006663 }
Craig Topper92040742012-04-16 06:43:40 +00006664 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6665 &permclMask[0], 8);
6666 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006667 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006668 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006669 }
Craig Topper095c5282012-04-15 23:48:57 +00006670
Craig Topper8325c112012-04-16 00:41:45 +00006671 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6672 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006673 getShuffleCLImmediate(SVOp), DAG);
6674
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006675
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006676 //===--------------------------------------------------------------------===//
6677 // Since no target specific shuffle was selected for this generic one,
6678 // lower it into other known shuffles. FIXME: this isn't true yet, but
6679 // this is the plan.
6680 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006681
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006682 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6683 if (VT == MVT::v8i16) {
6684 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6685 if (NewOp.getNode())
6686 return NewOp;
6687 }
6688
6689 if (VT == MVT::v16i8) {
6690 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6691 if (NewOp.getNode())
6692 return NewOp;
6693 }
6694
6695 // Handle all 128-bit wide vectors with 4 elements, and match them with
6696 // several different shuffle types.
6697 if (NumElems == 4 && VT.getSizeInBits() == 128)
6698 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6699
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006700 // Handle general 256-bit shuffles
6701 if (VT.is256BitVector())
6702 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006705}
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707SDValue
6708X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006709 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006710 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006711 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006712
6713 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6714 return SDValue();
6715
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006718 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006720 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006721 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006722 }
6723
6724 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006725 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6726 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6727 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6729 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006730 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006732 Op.getOperand(0)),
6733 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006735 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006738 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006739 }
6740
6741 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006742 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6743 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006744 // result has a single use which is a store or a bitcast to i32. And in
6745 // the case of a store, it's not worth it if the index is a constant 0,
6746 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006747 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006748 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006749 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006750 if ((User->getOpcode() != ISD::STORE ||
6751 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6752 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006753 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006755 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006757 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006758 Op.getOperand(0)),
6759 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006760 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006761 }
6762
6763 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006764 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006765 if (isa<ConstantSDNode>(Op.getOperand(1)))
6766 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006767 }
Dan Gohman475871a2008-07-27 21:46:04 +00006768 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006769}
6770
6771
Dan Gohman475871a2008-07-27 21:46:04 +00006772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006773X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6774 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006776 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777
David Greene74a579d2011-02-10 16:57:36 +00006778 SDValue Vec = Op.getOperand(0);
6779 EVT VecVT = Vec.getValueType();
6780
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006781 // If this is a 256-bit vector result, first extract the 128-bit vector and
6782 // then extract the element from the 128-bit vector.
6783 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006784 DebugLoc dl = Op.getNode()->getDebugLoc();
6785 unsigned NumElems = VecVT.getVectorNumElements();
6786 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006787 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6788
6789 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006790 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006791
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006792 if (IdxVal >= NumElems/2)
6793 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006794 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006795 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006796 }
6797
6798 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6799
Craig Topperd0a31172012-01-10 06:37:29 +00006800 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006802 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006803 return Res;
6804 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006805
Owen Andersone50ed302009-08-10 22:56:29 +00006806 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006807 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006809 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006810 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006811 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006812 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006813 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6814 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006815 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006817 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006819 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006820 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006822 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006824 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006825 }
6826
6827 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006828 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829 if (Idx == 0)
6830 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006831
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006833 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006834 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006835 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006836 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006837 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006838 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006839 }
6840
6841 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006842 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6843 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6844 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006845 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006846 if (Idx == 0)
6847 return Op;
6848
6849 // UNPCKHPD the element to the lowest double word, then movsd.
6850 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6851 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006852 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006853 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006854 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006855 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006856 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006857 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 }
6859
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861}
6862
Dan Gohman475871a2008-07-27 21:46:04 +00006863SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006864X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6865 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006866 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006867 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006868 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SDValue N0 = Op.getOperand(0);
6871 SDValue N1 = Op.getOperand(1);
6872 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006873
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006874 if (VT.getSizeInBits() == 256)
6875 return SDValue();
6876
Dan Gohman8a55ce42009-09-23 21:02:20 +00006877 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006878 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006879 unsigned Opc;
6880 if (VT == MVT::v8i16)
6881 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006882 else if (VT == MVT::v16i8)
6883 Opc = X86ISD::PINSRB;
6884 else
6885 Opc = X86ISD::PINSRB;
6886
Nate Begeman14d12ca2008-02-11 04:19:36 +00006887 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6888 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 if (N1.getValueType() != MVT::i32)
6890 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6891 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006892 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006893 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006894 }
6895
6896 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897 // Bits [7:6] of the constant are the source select. This will always be
6898 // zero here. The DAG Combiner may combine an extract_elt index into these
6899 // bits. For example (insert (extract, 3), 2) could be matched by putting
6900 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006901 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006903 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006905 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006906 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006908 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006909 }
6910
6911 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006912 // PINSR* works with constant index.
6913 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006914 }
Dan Gohman475871a2008-07-27 21:46:04 +00006915 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006916}
6917
Dan Gohman475871a2008-07-27 21:46:04 +00006918SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006919X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006920 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006921 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922
David Greene6b381262011-02-09 15:32:06 +00006923 DebugLoc dl = Op.getDebugLoc();
6924 SDValue N0 = Op.getOperand(0);
6925 SDValue N1 = Op.getOperand(1);
6926 SDValue N2 = Op.getOperand(2);
6927
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006928 // If this is a 256-bit vector result, first extract the 128-bit vector,
6929 // insert the element into the extracted half and then place it back.
6930 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006931 if (!isa<ConstantSDNode>(N2))
6932 return SDValue();
6933
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006934 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006935 unsigned NumElems = VT.getVectorNumElements();
6936 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006937 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006938
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006939 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006940 bool Upper = IdxVal >= NumElems/2;
6941 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6942 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006943
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006944 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006945 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006946 }
6947
Craig Topperd0a31172012-01-10 06:37:29 +00006948 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6950
Dan Gohman8a55ce42009-09-23 21:02:20 +00006951 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006952 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006953
Dan Gohman8a55ce42009-09-23 21:02:20 +00006954 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006955 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6956 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 if (N1.getValueType() != MVT::i32)
6958 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6959 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006960 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006961 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962 }
Dan Gohman475871a2008-07-27 21:46:04 +00006963 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006964}
6965
Dan Gohman475871a2008-07-27 21:46:04 +00006966SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006967X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006968 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006969 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006970 EVT OpVT = Op.getValueType();
6971
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006972 // If this is a 256-bit vector result, first insert into a 128-bit
6973 // vector and then insert into the 256-bit vector.
6974 if (OpVT.getSizeInBits() > 128) {
6975 // Insert into a 128-bit vector.
6976 EVT VT128 = EVT::getVectorVT(*Context,
6977 OpVT.getVectorElementType(),
6978 OpVT.getVectorNumElements() / 2);
6979
6980 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6981
6982 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006983 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006984 }
6985
Craig Topperd77d2fe2012-04-29 20:22:05 +00006986 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006987 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006989
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00006991 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
6992 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00006993 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994}
6995
David Greene91585092011-01-26 15:38:49 +00006996// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6997// a simple subregister reference or explicit instructions to grab
6998// upper bits of a vector.
6999SDValue
7000X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7001 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007002 DebugLoc dl = Op.getNode()->getDebugLoc();
7003 SDValue Vec = Op.getNode()->getOperand(0);
7004 SDValue Idx = Op.getNode()->getOperand(1);
7005
Craig Topperb14940a2012-04-22 20:55:18 +00007006 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7007 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7008 isa<ConstantSDNode>(Idx)) {
7009 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7010 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007011 }
David Greene91585092011-01-26 15:38:49 +00007012 }
7013 return SDValue();
7014}
7015
David Greenecfe33c42011-01-26 19:13:22 +00007016// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7017// simple superregister reference or explicit instructions to insert
7018// the upper bits of a vector.
7019SDValue
7020X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7021 if (Subtarget->hasAVX()) {
7022 DebugLoc dl = Op.getNode()->getDebugLoc();
7023 SDValue Vec = Op.getNode()->getOperand(0);
7024 SDValue SubVec = Op.getNode()->getOperand(1);
7025 SDValue Idx = Op.getNode()->getOperand(2);
7026
Craig Topperb14940a2012-04-22 20:55:18 +00007027 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7028 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7029 isa<ConstantSDNode>(Idx)) {
7030 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7031 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007032 }
7033 }
7034 return SDValue();
7035}
7036
Bill Wendling056292f2008-09-16 21:48:12 +00007037// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7038// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7039// one of the above mentioned nodes. It has to be wrapped because otherwise
7040// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7041// be used to form addressing mode. These wrapped nodes will be selected
7042// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007044X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007045 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Chris Lattner41621a22009-06-26 19:22:52 +00007047 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7048 // global base reg.
7049 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007050 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007051 CodeModel::Model M = getTargetMachine().getCodeModel();
7052
Chris Lattner4f066492009-07-11 20:29:19 +00007053 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007054 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007055 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007056 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007057 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007058 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007059 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007060
Evan Cheng1606e8e2009-03-13 07:51:59 +00007061 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007062 CP->getAlignment(),
7063 CP->getOffset(), OpFlag);
7064 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007065 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007066 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007067 if (OpFlag) {
7068 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007069 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007070 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007071 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007072 }
7073
7074 return Result;
7075}
7076
Dan Gohmand858e902010-04-17 15:26:15 +00007077SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007078 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner18c59872009-06-27 04:16:01 +00007080 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7081 // global base reg.
7082 unsigned char OpFlag = 0;
7083 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007084 CodeModel::Model M = getTargetMachine().getCodeModel();
7085
Chris Lattner4f066492009-07-11 20:29:19 +00007086 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007087 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007088 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007089 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007090 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007091 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007092 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007093
Chris Lattner18c59872009-06-27 04:16:01 +00007094 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7095 OpFlag);
7096 DebugLoc DL = JT->getDebugLoc();
7097 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007098
Chris Lattner18c59872009-06-27 04:16:01 +00007099 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007100 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007101 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7102 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007103 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007104 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 return Result;
7107}
7108
7109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007110X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007111 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7114 // global base reg.
7115 unsigned char OpFlag = 0;
7116 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 CodeModel::Model M = getTargetMachine().getCodeModel();
7118
Chris Lattner4f066492009-07-11 20:29:19 +00007119 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007120 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7121 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7122 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007123 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007124 } else if (Subtarget->isPICStyleGOT()) {
7125 OpFlag = X86II::MO_GOT;
7126 } else if (Subtarget->isPICStyleStubPIC()) {
7127 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7128 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7129 OpFlag = X86II::MO_DARWIN_NONLAZY;
7130 }
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 DebugLoc DL = Op.getDebugLoc();
7135 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007136
7137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 // With PIC, the address is actually $g + Offset.
7139 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007140 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007141 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7142 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007143 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007144 Result);
7145 }
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Eli Friedman586272d2011-08-11 01:48:05 +00007147 // For symbols that require a load from a stub to get the address, emit the
7148 // load.
7149 if (isGlobalStubReference(OpFlag))
7150 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007151 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007152
Chris Lattner18c59872009-06-27 04:16:01 +00007153 return Result;
7154}
7155
Dan Gohman475871a2008-07-27 21:46:04 +00007156SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007157X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007158 // Create the TargetBlockAddressAddress node.
7159 unsigned char OpFlags =
7160 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007161 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007162 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007163 DebugLoc dl = Op.getDebugLoc();
7164 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7165 /*isTarget=*/true, OpFlags);
7166
Dan Gohmanf705adb2009-10-30 01:28:02 +00007167 if (Subtarget->isPICStyleRIPRel() &&
7168 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007169 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7170 else
7171 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007172
Dan Gohman29cbade2009-11-20 23:18:13 +00007173 // With PIC, the address is actually $g + Offset.
7174 if (isGlobalRelativeToPICBase(OpFlags)) {
7175 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7176 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7177 Result);
7178 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007179
7180 return Result;
7181}
7182
7183SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007184X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007185 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007186 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007187 // Create the TargetGlobalAddress node, folding in the constant
7188 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007189 unsigned char OpFlags =
7190 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007191 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007192 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007193 if (OpFlags == X86II::MO_NO_FLAG &&
7194 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007195 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007196 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007197 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007198 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007199 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007200 }
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Chris Lattner4f066492009-07-11 20:29:19 +00007202 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007203 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007204 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7205 else
7206 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007207
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007208 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007209 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007210 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7211 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007212 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007214
Chris Lattner36c25012009-07-10 07:34:39 +00007215 // For globals that require a load from a stub to get the address, emit the
7216 // load.
7217 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007218 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007219 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007220
Dan Gohman6520e202008-10-18 02:06:02 +00007221 // If there was a non-zero offset that we didn't fold, create an explicit
7222 // addition for it.
7223 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007224 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007225 DAG.getConstant(Offset, getPointerTy()));
7226
Evan Cheng0db9fe62006-04-25 20:13:52 +00007227 return Result;
7228}
7229
Evan Chengda43bcf2008-09-24 00:05:32 +00007230SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007231X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007232 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007233 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007234 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007235}
7236
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007237static SDValue
7238GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007239 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007240 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007241 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007242 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007243 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007244 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007245 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007246 GA->getOffset(),
7247 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007248 if (InFlag) {
7249 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007250 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007251 } else {
7252 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007253 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007254 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007255
7256 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007257 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007258
Rafael Espindola15f1b662009-04-24 12:59:40 +00007259 SDValue Flag = Chain.getValue(1);
7260 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007261}
7262
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007263// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007264static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007265LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007266 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007267 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007268 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7269 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007270 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007271 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007272 InFlag = Chain.getValue(1);
7273
Chris Lattnerb903bed2009-06-26 21:20:29 +00007274 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007275}
7276
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007277// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007278static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007279LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007280 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007281 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7282 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007283}
7284
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007285// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7286// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007287static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007288 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007289 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007290 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007291
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007292 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7293 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7294 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007295
Michael J. Spencerec38de22010-10-10 22:04:20 +00007296 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007297 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007298 MachinePointerInfo(Ptr),
7299 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007300
Chris Lattnerb903bed2009-06-26 21:20:29 +00007301 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007302 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7303 // initialexec.
7304 unsigned WrapperKind = X86ISD::Wrapper;
7305 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007306 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007307 } else if (is64Bit) {
7308 assert(model == TLSModel::InitialExec);
7309 OperandFlags = X86II::MO_GOTTPOFF;
7310 WrapperKind = X86ISD::WrapperRIP;
7311 } else {
7312 assert(model == TLSModel::InitialExec);
7313 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007314 }
Eric Christopherfd179292009-08-27 18:07:15 +00007315
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7317 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007318 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007319 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007320 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007321 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007322
Rafael Espindola9a580232009-02-27 13:37:18 +00007323 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007324 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007325 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007326
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007327 // The address of the thread local variable is the add of the thread
7328 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007329 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007330}
7331
Dan Gohman475871a2008-07-27 21:46:04 +00007332SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007333X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007335 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007336 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007337
Eric Christopher30ef0e52010-06-03 04:07:48 +00007338 if (Subtarget->isTargetELF()) {
7339 // TODO: implement the "local dynamic" model
7340 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007341
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 // If GV is an alias then use the aliasee for determining
7343 // thread-localness.
7344 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7345 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007346
Chandler Carruth34797132012-04-08 17:20:55 +00007347 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007348
Eric Christopher30ef0e52010-06-03 04:07:48 +00007349 switch (model) {
7350 case TLSModel::GeneralDynamic:
7351 case TLSModel::LocalDynamic: // not implemented
7352 if (Subtarget->is64Bit())
7353 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7354 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007355
Eric Christopher30ef0e52010-06-03 04:07:48 +00007356 case TLSModel::InitialExec:
7357 case TLSModel::LocalExec:
7358 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7359 Subtarget->is64Bit());
7360 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007361 llvm_unreachable("Unknown TLS model.");
7362 }
7363
7364 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007365 // Darwin only has one model of TLS. Lower to that.
7366 unsigned char OpFlag = 0;
7367 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7368 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7371 // global base reg.
7372 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7373 !Subtarget->is64Bit();
7374 if (PIC32)
7375 OpFlag = X86II::MO_TLVP_PIC_BASE;
7376 else
7377 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007378 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007379 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007380 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007383
Eric Christopher30ef0e52010-06-03 04:07:48 +00007384 // With PIC32, the address is actually $g + Offset.
7385 if (PIC32)
7386 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7387 DAG.getNode(X86ISD::GlobalBaseReg,
7388 DebugLoc(), getPointerTy()),
7389 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 // Lowering the machine isd will make sure everything is in the right
7392 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007393 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007394 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007395 SDValue Args[] = { Chain, Offset };
7396 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007397
Eric Christopher30ef0e52010-06-03 04:07:48 +00007398 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7399 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7400 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007401
Eric Christopher30ef0e52010-06-03 04:07:48 +00007402 // And our return value (tls address) is in the standard call return value
7403 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007404 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007405 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7406 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007407 }
7408
7409 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007410 // Just use the implicit TLS architecture
7411 // Need to generate someting similar to:
7412 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7413 // ; from TEB
7414 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7415 // mov rcx, qword [rdx+rcx*8]
7416 // mov eax, .tls$:tlsvar
7417 // [rax+rcx] contains the address
7418 // Windows 64bit: gs:0x58
7419 // Windows 32bit: fs:__tls_array
7420
7421 // If GV is an alias then use the aliasee for determining
7422 // thread-localness.
7423 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7424 GV = GA->resolveAliasedGlobal(false);
7425 DebugLoc dl = GA->getDebugLoc();
7426 SDValue Chain = DAG.getEntryNode();
7427
7428 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7429 // %gs:0x58 (64-bit).
7430 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7431 ? Type::getInt8PtrTy(*DAG.getContext(),
7432 256)
7433 : Type::getInt32PtrTy(*DAG.getContext(),
7434 257));
7435
7436 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7437 Subtarget->is64Bit()
7438 ? DAG.getIntPtrConstant(0x58)
7439 : DAG.getExternalSymbol("_tls_array",
7440 getPointerTy()),
7441 MachinePointerInfo(Ptr),
7442 false, false, false, 0);
7443
7444 // Load the _tls_index variable
7445 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7446 if (Subtarget->is64Bit())
7447 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7448 IDX, MachinePointerInfo(), MVT::i32,
7449 false, false, 0);
7450 else
7451 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7452 false, false, false, 0);
7453
7454 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007455 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007456 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7457
7458 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7459 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7460 false, false, false, 0);
7461
7462 // Get the offset of start of .tls section
7463 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7464 GA->getValueType(0),
7465 GA->getOffset(), X86II::MO_SECREL);
7466 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7467
7468 // The address of the thread local variable is the add of the thread
7469 // pointer with the offset of the variable.
7470 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007471 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007472
David Blaikie4d6ccb52012-01-20 21:51:11 +00007473 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007474}
7475
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476
Chad Rosierb90d2a92012-01-03 23:19:12 +00007477/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7478/// and take a 2 x i32 value to shift plus a shift amount.
7479SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007480 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007481 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007482 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007483 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007484 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue ShOpLo = Op.getOperand(0);
7486 SDValue ShOpHi = Op.getOperand(1);
7487 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007488 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007490 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007491
Dan Gohman475871a2008-07-27 21:46:04 +00007492 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007493 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007494 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7495 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007496 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007497 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7498 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007499 }
Evan Chenge3413162006-01-09 18:33:28 +00007500
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7502 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007503 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007505
Dan Gohman475871a2008-07-27 21:46:04 +00007506 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007508 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7509 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007510
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007511 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007512 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7513 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007514 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007515 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7516 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007517 }
7518
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007520 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521}
Evan Chenga3195e82006-01-12 22:54:21 +00007522
Dan Gohmand858e902010-04-17 15:26:15 +00007523SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7524 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007525 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007526
Dale Johannesen0488fb62010-09-30 23:57:10 +00007527 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007528 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007529
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007531 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
Eli Friedman36df4992009-05-27 00:47:34 +00007533 // These are really Legal; return the operand so the caller accepts it as
7534 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007536 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007538 Subtarget->is64Bit()) {
7539 return Op;
7540 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007541
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007542 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007543 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007545 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007546 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007547 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007548 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007549 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007550 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007551 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7552}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553
Owen Andersone50ed302009-08-10 22:56:29 +00007554SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007555 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007556 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007557 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007558 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007559 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007560 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007561 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007562 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007563 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007565
Chris Lattner492a43e2010-09-22 01:28:21 +00007566 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007567
Stuart Hastings84be9582011-06-02 15:57:11 +00007568 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7569 MachineMemOperand *MMO;
7570 if (FI) {
7571 int SSFI = FI->getIndex();
7572 MMO =
7573 DAG.getMachineFunction()
7574 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7575 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7576 } else {
7577 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7578 StackSlot = StackSlot.getOperand(1);
7579 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007580 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007581 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7582 X86ISD::FILD, DL,
7583 Tys, Ops, array_lengthof(Ops),
7584 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007585
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007586 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007588 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589
7590 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7591 // shouldn't be necessary except that RFP cannot be live across
7592 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007593 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007594 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7595 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007596 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007598 SDValue Ops[] = {
7599 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7600 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007601 MachineMemOperand *MMO =
7602 DAG.getMachineFunction()
7603 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007604 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007605
Chris Lattner492a43e2010-09-22 01:28:21 +00007606 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7607 Ops, array_lengthof(Ops),
7608 Op.getValueType(), MMO);
7609 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007610 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007611 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007612 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007613
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 return Result;
7615}
7616
Bill Wendling8b8a6362009-01-17 03:56:04 +00007617// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007618SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7619 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007620 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007621 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007622 movq %rax, %xmm0
7623 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7624 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7625 #ifdef __SSE3__
7626 haddpd %xmm0, %xmm0
7627 #else
7628 pshufd $0x4e, %xmm0, %xmm1
7629 addpd %xmm1, %xmm0
7630 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007631 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007632
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007633 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007634 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007635
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007636 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007637 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7638 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007639 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007640
Chris Lattner97484792012-01-25 09:56:22 +00007641 SmallVector<Constant*,2> CV1;
7642 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007643 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007644 CV1.push_back(
7645 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7646 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007647 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007648
Bill Wendling397ae212012-01-05 02:13:20 +00007649 // Load the 64-bit value into an XMM register.
7650 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7651 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007653 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007654 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007655 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7656 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7657 CLod0);
7658
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007660 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007661 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007662 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007664 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665
Craig Topperd0a31172012-01-10 06:37:29 +00007666 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007667 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7668 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7669 } else {
7670 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7671 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7672 S2F, 0x4E, DAG);
7673 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7674 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7675 Sub);
7676 }
7677
7678 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007679 DAG.getIntPtrConstant(0));
7680}
7681
Bill Wendling8b8a6362009-01-17 03:56:04 +00007682// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007683SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7684 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007685 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007686 // FP constant to bias correct the final result.
7687 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689
7690 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007692 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007693
Eli Friedmanf3704762011-08-29 21:15:46 +00007694 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007695 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007696
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007698 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007699 DAG.getIntPtrConstant(0));
7700
7701 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007703 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007704 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007706 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007707 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 MVT::v2f64, Bias)));
7709 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007710 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711 DAG.getIntPtrConstant(0));
7712
7713 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007715
7716 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007717 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007718
Craig Topper69947b92012-04-23 06:57:04 +00007719 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007720 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007721 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007722 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007723 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007724
7725 // Handle final rounding.
7726 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727}
7728
Dan Gohmand858e902010-04-17 15:26:15 +00007729SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7730 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007731 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007732 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007733
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007734 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007735 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7736 // the optimization here.
7737 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007738 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007739
Owen Andersone50ed302009-08-10 22:56:29 +00007740 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007741 EVT DstVT = Op.getValueType();
7742 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007743 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007744 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007745 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007746 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007747 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007748
7749 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007750 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007751 if (SrcVT == MVT::i32) {
7752 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7753 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7754 getPointerTy(), StackSlot, WordOff);
7755 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007756 StackSlot, MachinePointerInfo(),
7757 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007758 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007759 OffsetSlot, MachinePointerInfo(),
7760 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7762 return Fild;
7763 }
7764
7765 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7766 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007767 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007768 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007769 // For i64 source, we need to add the appropriate power of 2 if the input
7770 // was negative. This is the same as the optimization in
7771 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7772 // we must be careful to do the computation in x87 extended precision, not
7773 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007774 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7775 MachineMemOperand *MMO =
7776 DAG.getMachineFunction()
7777 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7778 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007779
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007780 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7781 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007782 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7783 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007784
7785 APInt FF(32, 0x5F800000ULL);
7786
7787 // Check whether the sign bit is set.
7788 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7789 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7790 ISD::SETLT);
7791
7792 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7793 SDValue FudgePtr = DAG.getConstantPool(
7794 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7795 getPointerTy());
7796
7797 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7798 SDValue Zero = DAG.getIntPtrConstant(0);
7799 SDValue Four = DAG.getIntPtrConstant(4);
7800 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7801 Zero, Four);
7802 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7803
7804 // Load the value out, extending it from f32 to f80.
7805 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007806 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007807 FudgePtr, MachinePointerInfo::getConstantPool(),
7808 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007809 // Extend everything to 80 bits to force it to be done on x87.
7810 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7811 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007812}
7813
Dan Gohman475871a2008-07-27 21:46:04 +00007814std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007815FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007816 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007817
Owen Andersone50ed302009-08-10 22:56:29 +00007818 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007819
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007820 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7822 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007823 }
7824
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7826 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007827 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007828
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007829 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007831 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007832 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007833 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007835 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007836 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007837
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007838 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7839 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007840 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007841 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007842 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007843 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007844
Evan Cheng0db9fe62006-04-25 20:13:52 +00007845 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007846 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7847 Opc = X86ISD::WIN_FTOL;
7848 else
7849 switch (DstTy.getSimpleVT().SimpleTy) {
7850 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7851 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7852 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7853 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7854 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007855
Dan Gohman475871a2008-07-27 21:46:04 +00007856 SDValue Chain = DAG.getEntryNode();
7857 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007858 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007859 // FIXME This causes a redundant load/store if the SSE-class value is already
7860 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007861 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007862 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007863 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007864 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007865 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007867 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007868 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007869 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007870
Chris Lattner492a43e2010-09-22 01:28:21 +00007871 MachineMemOperand *MMO =
7872 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7873 MachineMemOperand::MOLoad, MemSize, MemSize);
7874 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7875 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007876 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007877 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007878 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7879 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007880
Chris Lattner07290932010-09-22 01:05:16 +00007881 MachineMemOperand *MMO =
7882 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7883 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007884
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007885 if (Opc != X86ISD::WIN_FTOL) {
7886 // Build the FP_TO_INT*_IN_MEM
7887 SDValue Ops[] = { Chain, Value, StackSlot };
7888 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7889 Ops, 3, DstTy, MMO);
7890 return std::make_pair(FIST, StackSlot);
7891 } else {
7892 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7893 DAG.getVTList(MVT::Other, MVT::Glue),
7894 Chain, Value);
7895 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7896 MVT::i32, ftol.getValue(1));
7897 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7898 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007899 SDValue Ops[] = { eax, edx };
7900 SDValue pair = IsReplace
7901 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7902 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007903 return std::make_pair(pair, SDValue());
7904 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007905}
7906
Dan Gohmand858e902010-04-17 15:26:15 +00007907SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7908 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007909 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007910 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007911
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007912 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7913 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007914 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007915 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7916 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007917
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007918 if (StackSlot.getNode())
7919 // Load the result.
7920 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7921 FIST, StackSlot, MachinePointerInfo(),
7922 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007923
7924 // The node is the result.
7925 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007926}
7927
Dan Gohmand858e902010-04-17 15:26:15 +00007928SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7929 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007930 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7931 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007932 SDValue FIST = Vals.first, StackSlot = Vals.second;
7933 assert(FIST.getNode() && "Unexpected failure");
7934
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007935 if (StackSlot.getNode())
7936 // Load the result.
7937 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7938 FIST, StackSlot, MachinePointerInfo(),
7939 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007940
7941 // The node is the result.
7942 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007943}
7944
Dan Gohmand858e902010-04-17 15:26:15 +00007945SDValue X86TargetLowering::LowerFABS(SDValue Op,
7946 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007947 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007948 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007949 EVT VT = Op.getValueType();
7950 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007951 if (VT.isVector())
7952 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007953 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007954 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007955 C = ConstantVector::getSplat(2,
7956 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007957 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007958 C = ConstantVector::getSplat(4,
7959 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007960 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007961 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007962 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007963 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007964 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007965 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007966}
7967
Dan Gohmand858e902010-04-17 15:26:15 +00007968SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007969 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007970 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007971 EVT VT = Op.getValueType();
7972 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007973 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7974 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007975 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007976 NumElts = VT.getVectorNumElements();
7977 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007978 Constant *C;
7979 if (EltVT == MVT::f64)
7980 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7981 else
7982 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7983 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007984 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007985 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007986 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007987 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007988 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007989 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007990 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007991 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007992 DAG.getNode(ISD::BITCAST, dl, XORVT,
7993 Op.getOperand(0)),
7994 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007995 }
Craig Topper69947b92012-04-23 06:57:04 +00007996
7997 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007998}
7999
Dan Gohmand858e902010-04-17 15:26:15 +00008000SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008001 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008002 SDValue Op0 = Op.getOperand(0);
8003 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008004 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008005 EVT VT = Op.getValueType();
8006 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007
8008 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008009 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008010 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008011 SrcVT = VT;
8012 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008013 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008014 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008015 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008016 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008017 }
8018
8019 // At this point the operands and the result should have the same
8020 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008021
Evan Cheng68c47cb2007-01-05 07:55:56 +00008022 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008023 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008024 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008025 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8026 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008027 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008028 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8029 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8030 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8031 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008032 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008033 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008034 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008035 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008036 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008037 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008038 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008039
8040 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008041 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008042 // Op0 is MVT::f32, Op1 is MVT::f64.
8043 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8044 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8045 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008046 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008047 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008048 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008049 }
8050
Evan Cheng73d6cf12007-01-05 21:37:56 +00008051 // Clear first operand sign bit.
8052 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008054 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8055 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008056 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008057 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8058 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8059 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8060 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008061 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008062 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008063 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008064 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008065 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008066 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008067 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008068
8069 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008070 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008071}
8072
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008073SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8074 SDValue N0 = Op.getOperand(0);
8075 DebugLoc dl = Op.getDebugLoc();
8076 EVT VT = Op.getValueType();
8077
8078 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8079 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8080 DAG.getConstant(1, VT));
8081 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8082}
8083
Dan Gohman076aee32009-03-04 19:44:21 +00008084/// Emit nodes that will be selected as "test Op0,Op0", or something
8085/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008086SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008087 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008088 DebugLoc dl = Op.getDebugLoc();
8089
Dan Gohman31125812009-03-07 01:58:32 +00008090 // CF and OF aren't always set the way we want. Determine which
8091 // of these we need.
8092 bool NeedCF = false;
8093 bool NeedOF = false;
8094 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008095 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008096 case X86::COND_A: case X86::COND_AE:
8097 case X86::COND_B: case X86::COND_BE:
8098 NeedCF = true;
8099 break;
8100 case X86::COND_G: case X86::COND_GE:
8101 case X86::COND_L: case X86::COND_LE:
8102 case X86::COND_O: case X86::COND_NO:
8103 NeedOF = true;
8104 break;
Dan Gohman31125812009-03-07 01:58:32 +00008105 }
8106
Dan Gohman076aee32009-03-04 19:44:21 +00008107 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008108 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8109 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008110 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8111 // Emit a CMP with 0, which is the TEST pattern.
8112 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8113 DAG.getConstant(0, Op.getValueType()));
8114
8115 unsigned Opcode = 0;
8116 unsigned NumOperands = 0;
8117 switch (Op.getNode()->getOpcode()) {
8118 case ISD::ADD:
8119 // Due to an isel shortcoming, be conservative if this add is likely to be
8120 // selected as part of a load-modify-store instruction. When the root node
8121 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8122 // uses of other nodes in the match, such as the ADD in this case. This
8123 // leads to the ADD being left around and reselected, with the result being
8124 // two adds in the output. Alas, even if none our users are stores, that
8125 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8126 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8127 // climbing the DAG back to the root, and it doesn't seem to be worth the
8128 // effort.
8129 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008130 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8131 if (UI->getOpcode() != ISD::CopyToReg &&
8132 UI->getOpcode() != ISD::SETCC &&
8133 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008134 goto default_case;
8135
8136 if (ConstantSDNode *C =
8137 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8138 // An add of one will be selected as an INC.
8139 if (C->getAPIntValue() == 1) {
8140 Opcode = X86ISD::INC;
8141 NumOperands = 1;
8142 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008143 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008144
8145 // An add of negative one (subtract of one) will be selected as a DEC.
8146 if (C->getAPIntValue().isAllOnesValue()) {
8147 Opcode = X86ISD::DEC;
8148 NumOperands = 1;
8149 break;
8150 }
Dan Gohman076aee32009-03-04 19:44:21 +00008151 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008152
8153 // Otherwise use a regular EFLAGS-setting add.
8154 Opcode = X86ISD::ADD;
8155 NumOperands = 2;
8156 break;
8157 case ISD::AND: {
8158 // If the primary and result isn't used, don't bother using X86ISD::AND,
8159 // because a TEST instruction will be better.
8160 bool NonFlagUse = false;
8161 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8162 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8163 SDNode *User = *UI;
8164 unsigned UOpNo = UI.getOperandNo();
8165 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8166 // Look pass truncate.
8167 UOpNo = User->use_begin().getOperandNo();
8168 User = *User->use_begin();
8169 }
8170
8171 if (User->getOpcode() != ISD::BRCOND &&
8172 User->getOpcode() != ISD::SETCC &&
8173 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8174 NonFlagUse = true;
8175 break;
8176 }
Dan Gohman076aee32009-03-04 19:44:21 +00008177 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008178
8179 if (!NonFlagUse)
8180 break;
8181 }
8182 // FALL THROUGH
8183 case ISD::SUB:
8184 case ISD::OR:
8185 case ISD::XOR:
8186 // Due to the ISEL shortcoming noted above, be conservative if this op is
8187 // likely to be selected as part of a load-modify-store instruction.
8188 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8189 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8190 if (UI->getOpcode() == ISD::STORE)
8191 goto default_case;
8192
8193 // Otherwise use a regular EFLAGS-setting instruction.
8194 switch (Op.getNode()->getOpcode()) {
8195 default: llvm_unreachable("unexpected operator!");
8196 case ISD::SUB: Opcode = X86ISD::SUB; break;
8197 case ISD::OR: Opcode = X86ISD::OR; break;
8198 case ISD::XOR: Opcode = X86ISD::XOR; break;
8199 case ISD::AND: Opcode = X86ISD::AND; break;
8200 }
8201
8202 NumOperands = 2;
8203 break;
8204 case X86ISD::ADD:
8205 case X86ISD::SUB:
8206 case X86ISD::INC:
8207 case X86ISD::DEC:
8208 case X86ISD::OR:
8209 case X86ISD::XOR:
8210 case X86ISD::AND:
8211 return SDValue(Op.getNode(), 1);
8212 default:
8213 default_case:
8214 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008215 }
8216
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008217 if (Opcode == 0)
8218 // Emit a CMP with 0, which is the TEST pattern.
8219 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8220 DAG.getConstant(0, Op.getValueType()));
8221
8222 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8223 SmallVector<SDValue, 4> Ops;
8224 for (unsigned i = 0; i != NumOperands; ++i)
8225 Ops.push_back(Op.getOperand(i));
8226
8227 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8228 DAG.ReplaceAllUsesWith(Op, New);
8229 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008230}
8231
8232/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8233/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008234SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008235 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8237 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008238 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008239
8240 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008242}
8243
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008244/// Convert a comparison if required by the subtarget.
8245SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8246 SelectionDAG &DAG) const {
8247 // If the subtarget does not support the FUCOMI instruction, floating-point
8248 // comparisons have to be converted.
8249 if (Subtarget->hasCMov() ||
8250 Cmp.getOpcode() != X86ISD::CMP ||
8251 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8252 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8253 return Cmp;
8254
8255 // The instruction selector will select an FUCOM instruction instead of
8256 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8257 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8258 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8259 DebugLoc dl = Cmp.getDebugLoc();
8260 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8261 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8262 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8263 DAG.getConstant(8, MVT::i8));
8264 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8265 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8266}
8267
Evan Chengd40d03e2010-01-06 19:38:29 +00008268/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8269/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008270SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8271 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008272 SDValue Op0 = And.getOperand(0);
8273 SDValue Op1 = And.getOperand(1);
8274 if (Op0.getOpcode() == ISD::TRUNCATE)
8275 Op0 = Op0.getOperand(0);
8276 if (Op1.getOpcode() == ISD::TRUNCATE)
8277 Op1 = Op1.getOperand(0);
8278
Evan Chengd40d03e2010-01-06 19:38:29 +00008279 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008280 if (Op1.getOpcode() == ISD::SHL)
8281 std::swap(Op0, Op1);
8282 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008283 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8284 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008285 // If we looked past a truncate, check that it's only truncating away
8286 // known zeros.
8287 unsigned BitWidth = Op0.getValueSizeInBits();
8288 unsigned AndBitWidth = And.getValueSizeInBits();
8289 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008290 APInt Zeros, Ones;
8291 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008292 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8293 return SDValue();
8294 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008295 LHS = Op1;
8296 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008297 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 } else if (Op1.getOpcode() == ISD::Constant) {
8299 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008300 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008301 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008302
8303 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008304 LHS = AndLHS.getOperand(0);
8305 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008306 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008307
8308 // Use BT if the immediate can't be encoded in a TEST instruction.
8309 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8310 LHS = AndLHS;
8311 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8312 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008313 }
Evan Cheng0488db92007-09-25 01:57:46 +00008314
Evan Chengd40d03e2010-01-06 19:38:29 +00008315 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008316 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008317 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008318 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008319 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008320 // Also promote i16 to i32 for performance / code size reason.
8321 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008322 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008323 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008324
Evan Chengd40d03e2010-01-06 19:38:29 +00008325 // If the operand types disagree, extend the shift amount to match. Since
8326 // BT ignores high bits (like shifts) we can use anyextend.
8327 if (LHS.getValueType() != RHS.getValueType())
8328 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008329
Evan Chengd40d03e2010-01-06 19:38:29 +00008330 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8331 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8332 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8333 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008334 }
8335
Evan Cheng54de3ea2010-01-05 06:52:31 +00008336 return SDValue();
8337}
8338
Dan Gohmand858e902010-04-17 15:26:15 +00008339SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008340
8341 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8342
Evan Cheng54de3ea2010-01-05 06:52:31 +00008343 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8344 SDValue Op0 = Op.getOperand(0);
8345 SDValue Op1 = Op.getOperand(1);
8346 DebugLoc dl = Op.getDebugLoc();
8347 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8348
8349 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008350 // Lower (X & (1 << N)) == 0 to BT(X, N).
8351 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8352 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008353 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008354 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008355 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008356 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8357 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8358 if (NewSetCC.getNode())
8359 return NewSetCC;
8360 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008361
Chris Lattner481eebc2010-12-19 21:23:48 +00008362 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8363 // these.
8364 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008365 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008366 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8367 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008368
Chris Lattner481eebc2010-12-19 21:23:48 +00008369 // If the input is a setcc, then reuse the input setcc or use a new one with
8370 // the inverted condition.
8371 if (Op0.getOpcode() == X86ISD::SETCC) {
8372 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8373 bool Invert = (CC == ISD::SETNE) ^
8374 cast<ConstantSDNode>(Op1)->isNullValue();
8375 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008376
Evan Cheng2c755ba2010-02-27 07:36:59 +00008377 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008378 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8379 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8380 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008381 }
8382
Evan Chenge5b51ac2010-04-17 06:13:15 +00008383 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008384 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008385 if (X86CC == X86::COND_INVALID)
8386 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008387
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008388 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008389 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008390 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008391 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008392}
8393
Craig Topper89af15e2011-09-18 08:03:58 +00008394// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008395// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008396static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008397 EVT VT = Op.getValueType();
8398
Duncan Sands28b77e92011-09-06 19:07:46 +00008399 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008400 "Unsupported value type for operation");
8401
Craig Topper66ddd152012-04-27 22:54:43 +00008402 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008403 DebugLoc dl = Op.getDebugLoc();
8404 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008405
8406 // Extract the LHS vectors
8407 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008408 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8409 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008410
8411 // Extract the RHS vectors
8412 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008413 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8414 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008415
8416 // Issue the operation on the smaller types and concatenate the result back
8417 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8418 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8419 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8420 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8421 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8422}
8423
8424
Dan Gohmand858e902010-04-17 15:26:15 +00008425SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008426 SDValue Cond;
8427 SDValue Op0 = Op.getOperand(0);
8428 SDValue Op1 = Op.getOperand(1);
8429 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008430 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008431 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8432 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008433 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008434
8435 if (isFP) {
8436 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008437 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008438 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008439
Nate Begeman30a0de92008-07-17 16:51:19 +00008440 bool Swap = false;
8441
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008442 // SSE Condition code mapping:
8443 // 0 - EQ
8444 // 1 - LT
8445 // 2 - LE
8446 // 3 - UNORD
8447 // 4 - NEQ
8448 // 5 - NLT
8449 // 6 - NLE
8450 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008451 switch (SetCCOpcode) {
8452 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008453 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008454 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008455 case ISD::SETOGT:
8456 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008457 case ISD::SETLT:
8458 case ISD::SETOLT: SSECC = 1; break;
8459 case ISD::SETOGE:
8460 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008461 case ISD::SETLE:
8462 case ISD::SETOLE: SSECC = 2; break;
8463 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008464 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008465 case ISD::SETNE: SSECC = 4; break;
8466 case ISD::SETULE: Swap = true;
8467 case ISD::SETUGE: SSECC = 5; break;
8468 case ISD::SETULT: Swap = true;
8469 case ISD::SETUGT: SSECC = 6; break;
8470 case ISD::SETO: SSECC = 7; break;
8471 }
8472 if (Swap)
8473 std::swap(Op0, Op1);
8474
Nate Begemanfb8ead02008-07-25 19:05:58 +00008475 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008476 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008477 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008478 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008479 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8480 DAG.getConstant(3, MVT::i8));
8481 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8482 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008483 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008484 }
8485 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008486 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008487 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8488 DAG.getConstant(7, MVT::i8));
8489 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8490 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008491 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008492 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008493 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008494 }
8495 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008496 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8497 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008500 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008501 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008502 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008503
Nate Begeman30a0de92008-07-17 16:51:19 +00008504 // We are handling one of the integer comparisons here. Since SSE only has
8505 // GT and EQ comparisons for integer, swapping operands and multiple
8506 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008507 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008508 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008509
Nate Begeman30a0de92008-07-17 16:51:19 +00008510 switch (SetCCOpcode) {
8511 default: break;
8512 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008513 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008514 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008515 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008516 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008517 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008518 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008519 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008520 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008521 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008522 }
8523 if (Swap)
8524 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008525
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008526 // Check that the operation in question is available (most are plain SSE2,
8527 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008528 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008529 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008530 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008531 return SDValue();
8532
Nate Begeman30a0de92008-07-17 16:51:19 +00008533 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8534 // bits of the inputs before performing those operations.
8535 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008536 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008537 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8538 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008539 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008540 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8541 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008542 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8543 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008545
Dale Johannesenace16102009-02-03 19:33:06 +00008546 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008547
8548 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008549 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008550 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008551
Nate Begeman30a0de92008-07-17 16:51:19 +00008552 return Result;
8553}
Evan Cheng0488db92007-09-25 01:57:46 +00008554
Evan Cheng370e5342008-12-03 08:38:43 +00008555// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008556static bool isX86LogicalCmp(SDValue Op) {
8557 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008558 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8559 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008560 return true;
8561 if (Op.getResNo() == 1 &&
8562 (Opc == X86ISD::ADD ||
8563 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008564 Opc == X86ISD::ADC ||
8565 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008566 Opc == X86ISD::SMUL ||
8567 Opc == X86ISD::UMUL ||
8568 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008569 Opc == X86ISD::DEC ||
8570 Opc == X86ISD::OR ||
8571 Opc == X86ISD::XOR ||
8572 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008573 return true;
8574
Chris Lattner9637d5b2010-12-05 07:49:54 +00008575 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8576 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008577
Dan Gohman076aee32009-03-04 19:44:21 +00008578 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008579}
8580
Chris Lattnera2b56002010-12-05 01:23:24 +00008581static bool isZero(SDValue V) {
8582 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8583 return C && C->isNullValue();
8584}
8585
Chris Lattner96908b12010-12-05 02:00:51 +00008586static bool isAllOnes(SDValue V) {
8587 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8588 return C && C->isAllOnesValue();
8589}
8590
Dan Gohmand858e902010-04-17 15:26:15 +00008591SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008592 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008593 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008594 SDValue Op1 = Op.getOperand(1);
8595 SDValue Op2 = Op.getOperand(2);
8596 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008597 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008598
Dan Gohman1a492952009-10-20 16:22:37 +00008599 if (Cond.getOpcode() == ISD::SETCC) {
8600 SDValue NewCond = LowerSETCC(Cond, DAG);
8601 if (NewCond.getNode())
8602 Cond = NewCond;
8603 }
Evan Cheng734503b2006-09-11 02:19:56 +00008604
Manman Ren769ea2f2012-05-01 17:16:15 +00008605 // Handle the following cases related to max and min:
8606 // (a > b) ? (a-b) : 0
8607 // (a >= b) ? (a-b) : 0
8608 // (b < a) ? (a-b) : 0
8609 // (b <= a) ? (a-b) : 0
8610 // Comparison is removed to use EFLAGS from SUB.
8611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8612 if (Cond.getOpcode() == X86ISD::SETCC &&
8613 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8614 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8615 C->getAPIntValue() == 0) {
8616 SDValue Cmp = Cond.getOperand(1);
8617 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8618 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8619 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8620 (CC == X86::COND_G || CC == X86::COND_GE ||
8621 CC == X86::COND_A || CC == X86::COND_AE)) ||
8622 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8623 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8624 (CC == X86::COND_L || CC == X86::COND_LE ||
8625 CC == X86::COND_B || CC == X86::COND_BE))) {
8626
8627 if (Op1.getOpcode() == ISD::SUB) {
8628 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8629 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8630 Op1.getOperand(0), Op1.getOperand(1));
8631 DAG.ReplaceAllUsesWith(Op1, New);
8632 Op1 = New;
8633 }
8634
8635 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8636 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8637 CC == X86::COND_L ||
8638 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8639 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8640 SDValue(Op1.getNode(), 1) };
8641 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8642 }
8643 }
8644
Chris Lattnera2b56002010-12-05 01:23:24 +00008645 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008646 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008647 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008648 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008649 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008650 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8651 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008652 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008653
Chris Lattnera2b56002010-12-05 01:23:24 +00008654 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008655
8656 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008657 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8658 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008659
8660 SDValue CmpOp0 = Cmp.getOperand(0);
8661 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8662 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008663 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008664
Chris Lattner96908b12010-12-05 02:00:51 +00008665 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008666 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8667 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008668
Chris Lattner96908b12010-12-05 02:00:51 +00008669 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8670 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008671
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008672 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008673 if (N2C == 0 || !N2C->isNullValue())
8674 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8675 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008676 }
8677 }
8678
Chris Lattnera2b56002010-12-05 01:23:24 +00008679 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008680 if (Cond.getOpcode() == ISD::AND &&
8681 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8682 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008683 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008684 Cond = Cond.getOperand(0);
8685 }
8686
Evan Cheng3f41d662007-10-08 22:16:29 +00008687 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8688 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008689 unsigned CondOpcode = Cond.getOpcode();
8690 if (CondOpcode == X86ISD::SETCC ||
8691 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008692 CC = Cond.getOperand(0);
8693
Dan Gohman475871a2008-07-27 21:46:04 +00008694 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008695 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008696 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008697
Evan Cheng3f41d662007-10-08 22:16:29 +00008698 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008699 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008700 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008701 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008702
Chris Lattnerd1980a52009-03-12 06:52:53 +00008703 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8704 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008705 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008706 addTest = false;
8707 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008708 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8709 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8710 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8711 Cond.getOperand(0).getValueType() != MVT::i8)) {
8712 SDValue LHS = Cond.getOperand(0);
8713 SDValue RHS = Cond.getOperand(1);
8714 unsigned X86Opcode;
8715 unsigned X86Cond;
8716 SDVTList VTs;
8717 switch (CondOpcode) {
8718 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8719 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8720 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8721 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8722 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8723 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8724 default: llvm_unreachable("unexpected overflowing operator");
8725 }
8726 if (CondOpcode == ISD::UMULO)
8727 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8728 MVT::i32);
8729 else
8730 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8731
8732 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8733
8734 if (CondOpcode == ISD::UMULO)
8735 Cond = X86Op.getValue(2);
8736 else
8737 Cond = X86Op.getValue(1);
8738
8739 CC = DAG.getConstant(X86Cond, MVT::i8);
8740 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008741 }
8742
8743 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008744 // Look pass the truncate.
8745 if (Cond.getOpcode() == ISD::TRUNCATE)
8746 Cond = Cond.getOperand(0);
8747
8748 // We know the result of AND is compared against zero. Try to match
8749 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008750 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008751 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008752 if (NewSetCC.getNode()) {
8753 CC = NewSetCC.getOperand(0);
8754 Cond = NewSetCC.getOperand(1);
8755 addTest = false;
8756 }
8757 }
8758 }
8759
8760 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008761 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008762 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008763 }
8764
Benjamin Kramere915ff32010-12-22 23:09:28 +00008765 // a < b ? -1 : 0 -> RES = ~setcc_carry
8766 // a < b ? 0 : -1 -> RES = setcc_carry
8767 // a >= b ? -1 : 0 -> RES = setcc_carry
8768 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8769 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008770 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008771 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8772
8773 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8774 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8775 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8776 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8777 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8778 return DAG.getNOT(DL, Res, Res.getValueType());
8779 return Res;
8780 }
8781 }
8782
Evan Cheng0488db92007-09-25 01:57:46 +00008783 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8784 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008785 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008786 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008787 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008788}
8789
Evan Cheng370e5342008-12-03 08:38:43 +00008790// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8791// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8792// from the AND / OR.
8793static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8794 Opc = Op.getOpcode();
8795 if (Opc != ISD::OR && Opc != ISD::AND)
8796 return false;
8797 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8798 Op.getOperand(0).hasOneUse() &&
8799 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8800 Op.getOperand(1).hasOneUse());
8801}
8802
Evan Cheng961d6d42009-02-02 08:19:07 +00008803// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8804// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008805static bool isXor1OfSetCC(SDValue Op) {
8806 if (Op.getOpcode() != ISD::XOR)
8807 return false;
8808 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8809 if (N1C && N1C->getAPIntValue() == 1) {
8810 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8811 Op.getOperand(0).hasOneUse();
8812 }
8813 return false;
8814}
8815
Dan Gohmand858e902010-04-17 15:26:15 +00008816SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008817 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008818 SDValue Chain = Op.getOperand(0);
8819 SDValue Cond = Op.getOperand(1);
8820 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008821 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008822 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008823 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008824
Dan Gohman1a492952009-10-20 16:22:37 +00008825 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008826 // Check for setcc([su]{add,sub,mul}o == 0).
8827 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8828 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8829 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8830 Cond.getOperand(0).getResNo() == 1 &&
8831 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8832 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8833 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8834 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8835 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8836 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8837 Inverted = true;
8838 Cond = Cond.getOperand(0);
8839 } else {
8840 SDValue NewCond = LowerSETCC(Cond, DAG);
8841 if (NewCond.getNode())
8842 Cond = NewCond;
8843 }
Dan Gohman1a492952009-10-20 16:22:37 +00008844 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008845#if 0
8846 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008847 else if (Cond.getOpcode() == X86ISD::ADD ||
8848 Cond.getOpcode() == X86ISD::SUB ||
8849 Cond.getOpcode() == X86ISD::SMUL ||
8850 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008851 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008852#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008853
Evan Chengad9c0a32009-12-15 00:53:42 +00008854 // Look pass (and (setcc_carry (cmp ...)), 1).
8855 if (Cond.getOpcode() == ISD::AND &&
8856 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8857 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008858 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008859 Cond = Cond.getOperand(0);
8860 }
8861
Evan Cheng3f41d662007-10-08 22:16:29 +00008862 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8863 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008864 unsigned CondOpcode = Cond.getOpcode();
8865 if (CondOpcode == X86ISD::SETCC ||
8866 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008867 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008868
Dan Gohman475871a2008-07-27 21:46:04 +00008869 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008870 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008871 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008872 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008873 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008874 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008875 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008876 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008877 default: break;
8878 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008879 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008880 // These can only come from an arithmetic instruction with overflow,
8881 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008882 Cond = Cond.getNode()->getOperand(1);
8883 addTest = false;
8884 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008885 }
Evan Cheng0488db92007-09-25 01:57:46 +00008886 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008887 }
8888 CondOpcode = Cond.getOpcode();
8889 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8890 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8891 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8892 Cond.getOperand(0).getValueType() != MVT::i8)) {
8893 SDValue LHS = Cond.getOperand(0);
8894 SDValue RHS = Cond.getOperand(1);
8895 unsigned X86Opcode;
8896 unsigned X86Cond;
8897 SDVTList VTs;
8898 switch (CondOpcode) {
8899 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8900 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8901 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8902 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8903 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8904 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8905 default: llvm_unreachable("unexpected overflowing operator");
8906 }
8907 if (Inverted)
8908 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8909 if (CondOpcode == ISD::UMULO)
8910 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8911 MVT::i32);
8912 else
8913 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8914
8915 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8916
8917 if (CondOpcode == ISD::UMULO)
8918 Cond = X86Op.getValue(2);
8919 else
8920 Cond = X86Op.getValue(1);
8921
8922 CC = DAG.getConstant(X86Cond, MVT::i8);
8923 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008924 } else {
8925 unsigned CondOpc;
8926 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8927 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008928 if (CondOpc == ISD::OR) {
8929 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8930 // two branches instead of an explicit OR instruction with a
8931 // separate test.
8932 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008933 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008934 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008935 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008936 Chain, Dest, CC, Cmp);
8937 CC = Cond.getOperand(1).getOperand(0);
8938 Cond = Cmp;
8939 addTest = false;
8940 }
8941 } else { // ISD::AND
8942 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8943 // two branches instead of an explicit AND instruction with a
8944 // separate test. However, we only do this if this block doesn't
8945 // have a fall-through edge, because this requires an explicit
8946 // jmp when the condition is false.
8947 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008948 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008949 Op.getNode()->hasOneUse()) {
8950 X86::CondCode CCode =
8951 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8952 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008953 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008954 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008955 // Look for an unconditional branch following this conditional branch.
8956 // We need this because we need to reverse the successors in order
8957 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008958 if (User->getOpcode() == ISD::BR) {
8959 SDValue FalseBB = User->getOperand(1);
8960 SDNode *NewBR =
8961 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008962 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008963 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008964 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008965
Dale Johannesene4d209d2009-02-03 20:21:25 +00008966 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008967 Chain, Dest, CC, Cmp);
8968 X86::CondCode CCode =
8969 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8970 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008971 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008972 Cond = Cmp;
8973 addTest = false;
8974 }
8975 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008976 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008977 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8978 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8979 // It should be transformed during dag combiner except when the condition
8980 // is set by a arithmetics with overflow node.
8981 X86::CondCode CCode =
8982 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8983 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008984 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008985 Cond = Cond.getOperand(0).getOperand(1);
8986 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008987 } else if (Cond.getOpcode() == ISD::SETCC &&
8988 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8989 // For FCMP_OEQ, we can emit
8990 // two branches instead of an explicit AND instruction with a
8991 // separate test. However, we only do this if this block doesn't
8992 // have a fall-through edge, because this requires an explicit
8993 // jmp when the condition is false.
8994 if (Op.getNode()->hasOneUse()) {
8995 SDNode *User = *Op.getNode()->use_begin();
8996 // Look for an unconditional branch following this conditional branch.
8997 // We need this because we need to reverse the successors in order
8998 // to implement FCMP_OEQ.
8999 if (User->getOpcode() == ISD::BR) {
9000 SDValue FalseBB = User->getOperand(1);
9001 SDNode *NewBR =
9002 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9003 assert(NewBR == User);
9004 (void)NewBR;
9005 Dest = FalseBB;
9006
9007 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9008 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009009 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009010 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9011 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9012 Chain, Dest, CC, Cmp);
9013 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9014 Cond = Cmp;
9015 addTest = false;
9016 }
9017 }
9018 } else if (Cond.getOpcode() == ISD::SETCC &&
9019 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9020 // For FCMP_UNE, we can emit
9021 // two branches instead of an explicit AND instruction with a
9022 // separate test. However, we only do this if this block doesn't
9023 // have a fall-through edge, because this requires an explicit
9024 // jmp when the condition is false.
9025 if (Op.getNode()->hasOneUse()) {
9026 SDNode *User = *Op.getNode()->use_begin();
9027 // Look for an unconditional branch following this conditional branch.
9028 // We need this because we need to reverse the successors in order
9029 // to implement FCMP_UNE.
9030 if (User->getOpcode() == ISD::BR) {
9031 SDValue FalseBB = User->getOperand(1);
9032 SDNode *NewBR =
9033 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9034 assert(NewBR == User);
9035 (void)NewBR;
9036
9037 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9038 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009039 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009040 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9041 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9042 Chain, Dest, CC, Cmp);
9043 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9044 Cond = Cmp;
9045 addTest = false;
9046 Dest = FalseBB;
9047 }
9048 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009049 }
Evan Cheng0488db92007-09-25 01:57:46 +00009050 }
9051
9052 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009053 // Look pass the truncate.
9054 if (Cond.getOpcode() == ISD::TRUNCATE)
9055 Cond = Cond.getOperand(0);
9056
9057 // We know the result of AND is compared against zero. Try to match
9058 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009059 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009060 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9061 if (NewSetCC.getNode()) {
9062 CC = NewSetCC.getOperand(0);
9063 Cond = NewSetCC.getOperand(1);
9064 addTest = false;
9065 }
9066 }
9067 }
9068
9069 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009070 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009071 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009072 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009073 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009074 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009075 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009076}
9077
Anton Korobeynikove060b532007-04-17 19:34:00 +00009078
9079// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9080// Calls to _alloca is needed to probe the stack when allocating more than 4k
9081// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9082// that the guard pages used by the OS virtual memory manager are allocated in
9083// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009084SDValue
9085X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009086 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009087 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009088 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009089 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009090 "are being used");
9091 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009092 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009093
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009094 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009095 SDValue Chain = Op.getOperand(0);
9096 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009097 // FIXME: Ensure alignment here
9098
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009099 bool Is64Bit = Subtarget->is64Bit();
9100 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009101
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009102 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009103 MachineFunction &MF = DAG.getMachineFunction();
9104 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009105
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009106 if (Is64Bit) {
9107 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009108 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009109 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009110
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009111 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009112 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009113 if (I->hasNestAttr())
9114 report_fatal_error("Cannot use segmented stacks with functions that "
9115 "have nested arguments.");
9116 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009117
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009118 const TargetRegisterClass *AddrRegClass =
9119 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9120 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9121 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9122 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9123 DAG.getRegister(Vreg, SPTy));
9124 SDValue Ops1[2] = { Value, Chain };
9125 return DAG.getMergeValues(Ops1, 2, dl);
9126 } else {
9127 SDValue Flag;
9128 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009129
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009130 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9131 Flag = Chain.getValue(1);
9132 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009133
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009134 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9135 Flag = Chain.getValue(1);
9136
9137 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9138
9139 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9140 return DAG.getMergeValues(Ops1, 2, dl);
9141 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009142}
9143
Dan Gohmand858e902010-04-17 15:26:15 +00009144SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009145 MachineFunction &MF = DAG.getMachineFunction();
9146 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9147
Dan Gohman69de1932008-02-06 22:27:42 +00009148 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009149 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009150
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009151 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009152 // vastart just stores the address of the VarArgsFrameIndex slot into the
9153 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009154 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9155 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009156 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9157 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009158 }
9159
9160 // __va_list_tag:
9161 // gp_offset (0 - 6 * 8)
9162 // fp_offset (48 - 48 + 8 * 16)
9163 // overflow_arg_area (point to parameters coming in memory).
9164 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009165 SmallVector<SDValue, 8> MemOps;
9166 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009167 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009168 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009169 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9170 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009171 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009172 MemOps.push_back(Store);
9173
9174 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009175 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009176 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009177 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009178 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9179 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009180 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009181 MemOps.push_back(Store);
9182
9183 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009184 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009185 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009186 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9187 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009188 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9189 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009190 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009191 MemOps.push_back(Store);
9192
9193 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009194 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009195 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009196 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9197 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009198 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9199 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009200 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009201 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009202 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203}
9204
Dan Gohmand858e902010-04-17 15:26:15 +00009205SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009206 assert(Subtarget->is64Bit() &&
9207 "LowerVAARG only handles 64-bit va_arg!");
9208 assert((Subtarget->isTargetLinux() ||
9209 Subtarget->isTargetDarwin()) &&
9210 "Unhandled target in LowerVAARG");
9211 assert(Op.getNode()->getNumOperands() == 4);
9212 SDValue Chain = Op.getOperand(0);
9213 SDValue SrcPtr = Op.getOperand(1);
9214 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9215 unsigned Align = Op.getConstantOperandVal(3);
9216 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009217
Dan Gohman320afb82010-10-12 18:00:49 +00009218 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009219 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009220 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9221 uint8_t ArgMode;
9222
9223 // Decide which area this value should be read from.
9224 // TODO: Implement the AMD64 ABI in its entirety. This simple
9225 // selection mechanism works only for the basic types.
9226 if (ArgVT == MVT::f80) {
9227 llvm_unreachable("va_arg for f80 not yet implemented");
9228 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9229 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9230 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9231 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9232 } else {
9233 llvm_unreachable("Unhandled argument type in LowerVAARG");
9234 }
9235
9236 if (ArgMode == 2) {
9237 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009238 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009239 !(DAG.getMachineFunction()
9240 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009241 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009242 }
9243
9244 // Insert VAARG_64 node into the DAG
9245 // VAARG_64 returns two values: Variable Argument Address, Chain
9246 SmallVector<SDValue, 11> InstOps;
9247 InstOps.push_back(Chain);
9248 InstOps.push_back(SrcPtr);
9249 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9250 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9251 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9252 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9253 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9254 VTs, &InstOps[0], InstOps.size(),
9255 MVT::i64,
9256 MachinePointerInfo(SV),
9257 /*Align=*/0,
9258 /*Volatile=*/false,
9259 /*ReadMem=*/true,
9260 /*WriteMem=*/true);
9261 Chain = VAARG.getValue(1);
9262
9263 // Load the next argument and return it
9264 return DAG.getLoad(ArgVT, dl,
9265 Chain,
9266 VAARG,
9267 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009268 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009269}
9270
Dan Gohmand858e902010-04-17 15:26:15 +00009271SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009272 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009273 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009274 SDValue Chain = Op.getOperand(0);
9275 SDValue DstPtr = Op.getOperand(1);
9276 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009277 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9278 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009279 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009280
Chris Lattnere72f2022010-09-21 05:40:29 +00009281 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009282 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009283 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009284 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009285}
9286
Craig Topper80e46362012-01-23 06:16:53 +00009287// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9288// may or may not be a constant. Takes immediate version of shift as input.
9289static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9290 SDValue SrcOp, SDValue ShAmt,
9291 SelectionDAG &DAG) {
9292 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9293
9294 if (isa<ConstantSDNode>(ShAmt)) {
9295 switch (Opc) {
9296 default: llvm_unreachable("Unknown target vector shift node");
9297 case X86ISD::VSHLI:
9298 case X86ISD::VSRLI:
9299 case X86ISD::VSRAI:
9300 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9301 }
9302 }
9303
9304 // Change opcode to non-immediate version
9305 switch (Opc) {
9306 default: llvm_unreachable("Unknown target vector shift node");
9307 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9308 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9309 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9310 }
9311
9312 // Need to build a vector containing shift amount
9313 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9314 SDValue ShOps[4];
9315 ShOps[0] = ShAmt;
9316 ShOps[1] = DAG.getConstant(0, MVT::i32);
9317 ShOps[2] = DAG.getUNDEF(MVT::i32);
9318 ShOps[3] = DAG.getUNDEF(MVT::i32);
9319 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9320 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9321 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9322}
9323
Dan Gohman475871a2008-07-27 21:46:04 +00009324SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009325X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009326 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009327 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009328 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009329 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009330 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009331 case Intrinsic::x86_sse_comieq_ss:
9332 case Intrinsic::x86_sse_comilt_ss:
9333 case Intrinsic::x86_sse_comile_ss:
9334 case Intrinsic::x86_sse_comigt_ss:
9335 case Intrinsic::x86_sse_comige_ss:
9336 case Intrinsic::x86_sse_comineq_ss:
9337 case Intrinsic::x86_sse_ucomieq_ss:
9338 case Intrinsic::x86_sse_ucomilt_ss:
9339 case Intrinsic::x86_sse_ucomile_ss:
9340 case Intrinsic::x86_sse_ucomigt_ss:
9341 case Intrinsic::x86_sse_ucomige_ss:
9342 case Intrinsic::x86_sse_ucomineq_ss:
9343 case Intrinsic::x86_sse2_comieq_sd:
9344 case Intrinsic::x86_sse2_comilt_sd:
9345 case Intrinsic::x86_sse2_comile_sd:
9346 case Intrinsic::x86_sse2_comigt_sd:
9347 case Intrinsic::x86_sse2_comige_sd:
9348 case Intrinsic::x86_sse2_comineq_sd:
9349 case Intrinsic::x86_sse2_ucomieq_sd:
9350 case Intrinsic::x86_sse2_ucomilt_sd:
9351 case Intrinsic::x86_sse2_ucomile_sd:
9352 case Intrinsic::x86_sse2_ucomigt_sd:
9353 case Intrinsic::x86_sse2_ucomige_sd:
9354 case Intrinsic::x86_sse2_ucomineq_sd: {
9355 unsigned Opc = 0;
9356 ISD::CondCode CC = ISD::SETCC_INVALID;
9357 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009358 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009359 case Intrinsic::x86_sse_comieq_ss:
9360 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009361 Opc = X86ISD::COMI;
9362 CC = ISD::SETEQ;
9363 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009364 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009365 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009366 Opc = X86ISD::COMI;
9367 CC = ISD::SETLT;
9368 break;
9369 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009370 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009371 Opc = X86ISD::COMI;
9372 CC = ISD::SETLE;
9373 break;
9374 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009375 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009376 Opc = X86ISD::COMI;
9377 CC = ISD::SETGT;
9378 break;
9379 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009380 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009381 Opc = X86ISD::COMI;
9382 CC = ISD::SETGE;
9383 break;
9384 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009385 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009386 Opc = X86ISD::COMI;
9387 CC = ISD::SETNE;
9388 break;
9389 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009390 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009391 Opc = X86ISD::UCOMI;
9392 CC = ISD::SETEQ;
9393 break;
9394 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009395 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009396 Opc = X86ISD::UCOMI;
9397 CC = ISD::SETLT;
9398 break;
9399 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009400 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009401 Opc = X86ISD::UCOMI;
9402 CC = ISD::SETLE;
9403 break;
9404 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009405 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009406 Opc = X86ISD::UCOMI;
9407 CC = ISD::SETGT;
9408 break;
9409 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009410 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009411 Opc = X86ISD::UCOMI;
9412 CC = ISD::SETGE;
9413 break;
9414 case Intrinsic::x86_sse_ucomineq_ss:
9415 case Intrinsic::x86_sse2_ucomineq_sd:
9416 Opc = X86ISD::UCOMI;
9417 CC = ISD::SETNE;
9418 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009419 }
Evan Cheng734503b2006-09-11 02:19:56 +00009420
Dan Gohman475871a2008-07-27 21:46:04 +00009421 SDValue LHS = Op.getOperand(1);
9422 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009423 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009424 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009425 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9426 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9427 DAG.getConstant(X86CC, MVT::i8), Cond);
9428 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009429 }
Craig Topper86c7c582012-01-30 01:10:15 +00009430 // XOP comparison intrinsics
9431 case Intrinsic::x86_xop_vpcomltb:
9432 case Intrinsic::x86_xop_vpcomltw:
9433 case Intrinsic::x86_xop_vpcomltd:
9434 case Intrinsic::x86_xop_vpcomltq:
9435 case Intrinsic::x86_xop_vpcomltub:
9436 case Intrinsic::x86_xop_vpcomltuw:
9437 case Intrinsic::x86_xop_vpcomltud:
9438 case Intrinsic::x86_xop_vpcomltuq:
9439 case Intrinsic::x86_xop_vpcomleb:
9440 case Intrinsic::x86_xop_vpcomlew:
9441 case Intrinsic::x86_xop_vpcomled:
9442 case Intrinsic::x86_xop_vpcomleq:
9443 case Intrinsic::x86_xop_vpcomleub:
9444 case Intrinsic::x86_xop_vpcomleuw:
9445 case Intrinsic::x86_xop_vpcomleud:
9446 case Intrinsic::x86_xop_vpcomleuq:
9447 case Intrinsic::x86_xop_vpcomgtb:
9448 case Intrinsic::x86_xop_vpcomgtw:
9449 case Intrinsic::x86_xop_vpcomgtd:
9450 case Intrinsic::x86_xop_vpcomgtq:
9451 case Intrinsic::x86_xop_vpcomgtub:
9452 case Intrinsic::x86_xop_vpcomgtuw:
9453 case Intrinsic::x86_xop_vpcomgtud:
9454 case Intrinsic::x86_xop_vpcomgtuq:
9455 case Intrinsic::x86_xop_vpcomgeb:
9456 case Intrinsic::x86_xop_vpcomgew:
9457 case Intrinsic::x86_xop_vpcomged:
9458 case Intrinsic::x86_xop_vpcomgeq:
9459 case Intrinsic::x86_xop_vpcomgeub:
9460 case Intrinsic::x86_xop_vpcomgeuw:
9461 case Intrinsic::x86_xop_vpcomgeud:
9462 case Intrinsic::x86_xop_vpcomgeuq:
9463 case Intrinsic::x86_xop_vpcomeqb:
9464 case Intrinsic::x86_xop_vpcomeqw:
9465 case Intrinsic::x86_xop_vpcomeqd:
9466 case Intrinsic::x86_xop_vpcomeqq:
9467 case Intrinsic::x86_xop_vpcomequb:
9468 case Intrinsic::x86_xop_vpcomequw:
9469 case Intrinsic::x86_xop_vpcomequd:
9470 case Intrinsic::x86_xop_vpcomequq:
9471 case Intrinsic::x86_xop_vpcomneb:
9472 case Intrinsic::x86_xop_vpcomnew:
9473 case Intrinsic::x86_xop_vpcomned:
9474 case Intrinsic::x86_xop_vpcomneq:
9475 case Intrinsic::x86_xop_vpcomneub:
9476 case Intrinsic::x86_xop_vpcomneuw:
9477 case Intrinsic::x86_xop_vpcomneud:
9478 case Intrinsic::x86_xop_vpcomneuq:
9479 case Intrinsic::x86_xop_vpcomfalseb:
9480 case Intrinsic::x86_xop_vpcomfalsew:
9481 case Intrinsic::x86_xop_vpcomfalsed:
9482 case Intrinsic::x86_xop_vpcomfalseq:
9483 case Intrinsic::x86_xop_vpcomfalseub:
9484 case Intrinsic::x86_xop_vpcomfalseuw:
9485 case Intrinsic::x86_xop_vpcomfalseud:
9486 case Intrinsic::x86_xop_vpcomfalseuq:
9487 case Intrinsic::x86_xop_vpcomtrueb:
9488 case Intrinsic::x86_xop_vpcomtruew:
9489 case Intrinsic::x86_xop_vpcomtrued:
9490 case Intrinsic::x86_xop_vpcomtrueq:
9491 case Intrinsic::x86_xop_vpcomtrueub:
9492 case Intrinsic::x86_xop_vpcomtrueuw:
9493 case Intrinsic::x86_xop_vpcomtrueud:
9494 case Intrinsic::x86_xop_vpcomtrueuq: {
9495 unsigned CC = 0;
9496 unsigned Opc = 0;
9497
9498 switch (IntNo) {
9499 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9500 case Intrinsic::x86_xop_vpcomltb:
9501 case Intrinsic::x86_xop_vpcomltw:
9502 case Intrinsic::x86_xop_vpcomltd:
9503 case Intrinsic::x86_xop_vpcomltq:
9504 CC = 0;
9505 Opc = X86ISD::VPCOM;
9506 break;
9507 case Intrinsic::x86_xop_vpcomltub:
9508 case Intrinsic::x86_xop_vpcomltuw:
9509 case Intrinsic::x86_xop_vpcomltud:
9510 case Intrinsic::x86_xop_vpcomltuq:
9511 CC = 0;
9512 Opc = X86ISD::VPCOMU;
9513 break;
9514 case Intrinsic::x86_xop_vpcomleb:
9515 case Intrinsic::x86_xop_vpcomlew:
9516 case Intrinsic::x86_xop_vpcomled:
9517 case Intrinsic::x86_xop_vpcomleq:
9518 CC = 1;
9519 Opc = X86ISD::VPCOM;
9520 break;
9521 case Intrinsic::x86_xop_vpcomleub:
9522 case Intrinsic::x86_xop_vpcomleuw:
9523 case Intrinsic::x86_xop_vpcomleud:
9524 case Intrinsic::x86_xop_vpcomleuq:
9525 CC = 1;
9526 Opc = X86ISD::VPCOMU;
9527 break;
9528 case Intrinsic::x86_xop_vpcomgtb:
9529 case Intrinsic::x86_xop_vpcomgtw:
9530 case Intrinsic::x86_xop_vpcomgtd:
9531 case Intrinsic::x86_xop_vpcomgtq:
9532 CC = 2;
9533 Opc = X86ISD::VPCOM;
9534 break;
9535 case Intrinsic::x86_xop_vpcomgtub:
9536 case Intrinsic::x86_xop_vpcomgtuw:
9537 case Intrinsic::x86_xop_vpcomgtud:
9538 case Intrinsic::x86_xop_vpcomgtuq:
9539 CC = 2;
9540 Opc = X86ISD::VPCOMU;
9541 break;
9542 case Intrinsic::x86_xop_vpcomgeb:
9543 case Intrinsic::x86_xop_vpcomgew:
9544 case Intrinsic::x86_xop_vpcomged:
9545 case Intrinsic::x86_xop_vpcomgeq:
9546 CC = 3;
9547 Opc = X86ISD::VPCOM;
9548 break;
9549 case Intrinsic::x86_xop_vpcomgeub:
9550 case Intrinsic::x86_xop_vpcomgeuw:
9551 case Intrinsic::x86_xop_vpcomgeud:
9552 case Intrinsic::x86_xop_vpcomgeuq:
9553 CC = 3;
9554 Opc = X86ISD::VPCOMU;
9555 break;
9556 case Intrinsic::x86_xop_vpcomeqb:
9557 case Intrinsic::x86_xop_vpcomeqw:
9558 case Intrinsic::x86_xop_vpcomeqd:
9559 case Intrinsic::x86_xop_vpcomeqq:
9560 CC = 4;
9561 Opc = X86ISD::VPCOM;
9562 break;
9563 case Intrinsic::x86_xop_vpcomequb:
9564 case Intrinsic::x86_xop_vpcomequw:
9565 case Intrinsic::x86_xop_vpcomequd:
9566 case Intrinsic::x86_xop_vpcomequq:
9567 CC = 4;
9568 Opc = X86ISD::VPCOMU;
9569 break;
9570 case Intrinsic::x86_xop_vpcomneb:
9571 case Intrinsic::x86_xop_vpcomnew:
9572 case Intrinsic::x86_xop_vpcomned:
9573 case Intrinsic::x86_xop_vpcomneq:
9574 CC = 5;
9575 Opc = X86ISD::VPCOM;
9576 break;
9577 case Intrinsic::x86_xop_vpcomneub:
9578 case Intrinsic::x86_xop_vpcomneuw:
9579 case Intrinsic::x86_xop_vpcomneud:
9580 case Intrinsic::x86_xop_vpcomneuq:
9581 CC = 5;
9582 Opc = X86ISD::VPCOMU;
9583 break;
9584 case Intrinsic::x86_xop_vpcomfalseb:
9585 case Intrinsic::x86_xop_vpcomfalsew:
9586 case Intrinsic::x86_xop_vpcomfalsed:
9587 case Intrinsic::x86_xop_vpcomfalseq:
9588 CC = 6;
9589 Opc = X86ISD::VPCOM;
9590 break;
9591 case Intrinsic::x86_xop_vpcomfalseub:
9592 case Intrinsic::x86_xop_vpcomfalseuw:
9593 case Intrinsic::x86_xop_vpcomfalseud:
9594 case Intrinsic::x86_xop_vpcomfalseuq:
9595 CC = 6;
9596 Opc = X86ISD::VPCOMU;
9597 break;
9598 case Intrinsic::x86_xop_vpcomtrueb:
9599 case Intrinsic::x86_xop_vpcomtruew:
9600 case Intrinsic::x86_xop_vpcomtrued:
9601 case Intrinsic::x86_xop_vpcomtrueq:
9602 CC = 7;
9603 Opc = X86ISD::VPCOM;
9604 break;
9605 case Intrinsic::x86_xop_vpcomtrueub:
9606 case Intrinsic::x86_xop_vpcomtrueuw:
9607 case Intrinsic::x86_xop_vpcomtrueud:
9608 case Intrinsic::x86_xop_vpcomtrueuq:
9609 CC = 7;
9610 Opc = X86ISD::VPCOMU;
9611 break;
9612 }
9613
9614 SDValue LHS = Op.getOperand(1);
9615 SDValue RHS = Op.getOperand(2);
9616 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9617 DAG.getConstant(CC, MVT::i8));
9618 }
9619
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009620 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009621 case Intrinsic::x86_sse2_pmulu_dq:
9622 case Intrinsic::x86_avx2_pmulu_dq:
9623 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9624 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009625 case Intrinsic::x86_sse3_hadd_ps:
9626 case Intrinsic::x86_sse3_hadd_pd:
9627 case Intrinsic::x86_avx_hadd_ps_256:
9628 case Intrinsic::x86_avx_hadd_pd_256:
9629 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9630 Op.getOperand(1), Op.getOperand(2));
9631 case Intrinsic::x86_sse3_hsub_ps:
9632 case Intrinsic::x86_sse3_hsub_pd:
9633 case Intrinsic::x86_avx_hsub_ps_256:
9634 case Intrinsic::x86_avx_hsub_pd_256:
9635 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009637 case Intrinsic::x86_ssse3_phadd_w_128:
9638 case Intrinsic::x86_ssse3_phadd_d_128:
9639 case Intrinsic::x86_avx2_phadd_w:
9640 case Intrinsic::x86_avx2_phadd_d:
9641 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9642 Op.getOperand(1), Op.getOperand(2));
9643 case Intrinsic::x86_ssse3_phsub_w_128:
9644 case Intrinsic::x86_ssse3_phsub_d_128:
9645 case Intrinsic::x86_avx2_phsub_w:
9646 case Intrinsic::x86_avx2_phsub_d:
9647 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9648 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009649 case Intrinsic::x86_avx2_psllv_d:
9650 case Intrinsic::x86_avx2_psllv_q:
9651 case Intrinsic::x86_avx2_psllv_d_256:
9652 case Intrinsic::x86_avx2_psllv_q_256:
9653 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9654 Op.getOperand(1), Op.getOperand(2));
9655 case Intrinsic::x86_avx2_psrlv_d:
9656 case Intrinsic::x86_avx2_psrlv_q:
9657 case Intrinsic::x86_avx2_psrlv_d_256:
9658 case Intrinsic::x86_avx2_psrlv_q_256:
9659 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9660 Op.getOperand(1), Op.getOperand(2));
9661 case Intrinsic::x86_avx2_psrav_d:
9662 case Intrinsic::x86_avx2_psrav_d_256:
9663 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9664 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009665 case Intrinsic::x86_ssse3_pshuf_b_128:
9666 case Intrinsic::x86_avx2_pshuf_b:
9667 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9668 Op.getOperand(1), Op.getOperand(2));
9669 case Intrinsic::x86_ssse3_psign_b_128:
9670 case Intrinsic::x86_ssse3_psign_w_128:
9671 case Intrinsic::x86_ssse3_psign_d_128:
9672 case Intrinsic::x86_avx2_psign_b:
9673 case Intrinsic::x86_avx2_psign_w:
9674 case Intrinsic::x86_avx2_psign_d:
9675 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9676 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009677 case Intrinsic::x86_sse41_insertps:
9678 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9679 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9680 case Intrinsic::x86_avx_vperm2f128_ps_256:
9681 case Intrinsic::x86_avx_vperm2f128_pd_256:
9682 case Intrinsic::x86_avx_vperm2f128_si_256:
9683 case Intrinsic::x86_avx2_vperm2i128:
9684 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9685 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009686 case Intrinsic::x86_avx2_permd:
9687 case Intrinsic::x86_avx2_permps:
9688 // Operands intentionally swapped. Mask is last operand to intrinsic,
9689 // but second operand for node/intruction.
9690 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9691 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009692
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009693 // ptest and testp intrinsics. The intrinsic these come from are designed to
9694 // return an integer value, not just an instruction so lower it to the ptest
9695 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009696 case Intrinsic::x86_sse41_ptestz:
9697 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009698 case Intrinsic::x86_sse41_ptestnzc:
9699 case Intrinsic::x86_avx_ptestz_256:
9700 case Intrinsic::x86_avx_ptestc_256:
9701 case Intrinsic::x86_avx_ptestnzc_256:
9702 case Intrinsic::x86_avx_vtestz_ps:
9703 case Intrinsic::x86_avx_vtestc_ps:
9704 case Intrinsic::x86_avx_vtestnzc_ps:
9705 case Intrinsic::x86_avx_vtestz_pd:
9706 case Intrinsic::x86_avx_vtestc_pd:
9707 case Intrinsic::x86_avx_vtestnzc_pd:
9708 case Intrinsic::x86_avx_vtestz_ps_256:
9709 case Intrinsic::x86_avx_vtestc_ps_256:
9710 case Intrinsic::x86_avx_vtestnzc_ps_256:
9711 case Intrinsic::x86_avx_vtestz_pd_256:
9712 case Intrinsic::x86_avx_vtestc_pd_256:
9713 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9714 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009715 unsigned X86CC = 0;
9716 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009717 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009718 case Intrinsic::x86_avx_vtestz_ps:
9719 case Intrinsic::x86_avx_vtestz_pd:
9720 case Intrinsic::x86_avx_vtestz_ps_256:
9721 case Intrinsic::x86_avx_vtestz_pd_256:
9722 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009723 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009724 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009725 // ZF = 1
9726 X86CC = X86::COND_E;
9727 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009728 case Intrinsic::x86_avx_vtestc_ps:
9729 case Intrinsic::x86_avx_vtestc_pd:
9730 case Intrinsic::x86_avx_vtestc_ps_256:
9731 case Intrinsic::x86_avx_vtestc_pd_256:
9732 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009733 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009734 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009735 // CF = 1
9736 X86CC = X86::COND_B;
9737 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009738 case Intrinsic::x86_avx_vtestnzc_ps:
9739 case Intrinsic::x86_avx_vtestnzc_pd:
9740 case Intrinsic::x86_avx_vtestnzc_ps_256:
9741 case Intrinsic::x86_avx_vtestnzc_pd_256:
9742 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009743 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009744 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009745 // ZF and CF = 0
9746 X86CC = X86::COND_A;
9747 break;
9748 }
Eric Christopherfd179292009-08-27 18:07:15 +00009749
Eric Christopher71c67532009-07-29 00:28:05 +00009750 SDValue LHS = Op.getOperand(1);
9751 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009752 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9753 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9755 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9756 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009757 }
Evan Cheng5759f972008-05-04 09:15:50 +00009758
Craig Topper80e46362012-01-23 06:16:53 +00009759 // SSE/AVX shift intrinsics
9760 case Intrinsic::x86_sse2_psll_w:
9761 case Intrinsic::x86_sse2_psll_d:
9762 case Intrinsic::x86_sse2_psll_q:
9763 case Intrinsic::x86_avx2_psll_w:
9764 case Intrinsic::x86_avx2_psll_d:
9765 case Intrinsic::x86_avx2_psll_q:
9766 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9767 Op.getOperand(1), Op.getOperand(2));
9768 case Intrinsic::x86_sse2_psrl_w:
9769 case Intrinsic::x86_sse2_psrl_d:
9770 case Intrinsic::x86_sse2_psrl_q:
9771 case Intrinsic::x86_avx2_psrl_w:
9772 case Intrinsic::x86_avx2_psrl_d:
9773 case Intrinsic::x86_avx2_psrl_q:
9774 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9775 Op.getOperand(1), Op.getOperand(2));
9776 case Intrinsic::x86_sse2_psra_w:
9777 case Intrinsic::x86_sse2_psra_d:
9778 case Intrinsic::x86_avx2_psra_w:
9779 case Intrinsic::x86_avx2_psra_d:
9780 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9781 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009782 case Intrinsic::x86_sse2_pslli_w:
9783 case Intrinsic::x86_sse2_pslli_d:
9784 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009785 case Intrinsic::x86_avx2_pslli_w:
9786 case Intrinsic::x86_avx2_pslli_d:
9787 case Intrinsic::x86_avx2_pslli_q:
9788 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9789 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009790 case Intrinsic::x86_sse2_psrli_w:
9791 case Intrinsic::x86_sse2_psrli_d:
9792 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009793 case Intrinsic::x86_avx2_psrli_w:
9794 case Intrinsic::x86_avx2_psrli_d:
9795 case Intrinsic::x86_avx2_psrli_q:
9796 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9797 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009798 case Intrinsic::x86_sse2_psrai_w:
9799 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009800 case Intrinsic::x86_avx2_psrai_w:
9801 case Intrinsic::x86_avx2_psrai_d:
9802 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9803 Op.getOperand(1), Op.getOperand(2), DAG);
9804 // Fix vector shift instructions where the last operand is a non-immediate
9805 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009806 case Intrinsic::x86_mmx_pslli_w:
9807 case Intrinsic::x86_mmx_pslli_d:
9808 case Intrinsic::x86_mmx_pslli_q:
9809 case Intrinsic::x86_mmx_psrli_w:
9810 case Intrinsic::x86_mmx_psrli_d:
9811 case Intrinsic::x86_mmx_psrli_q:
9812 case Intrinsic::x86_mmx_psrai_w:
9813 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009814 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009815 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009816 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009817
9818 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009819 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009820 case Intrinsic::x86_mmx_pslli_w:
9821 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009822 break;
Craig Topper80e46362012-01-23 06:16:53 +00009823 case Intrinsic::x86_mmx_pslli_d:
9824 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009825 break;
Craig Topper80e46362012-01-23 06:16:53 +00009826 case Intrinsic::x86_mmx_pslli_q:
9827 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009828 break;
Craig Topper80e46362012-01-23 06:16:53 +00009829 case Intrinsic::x86_mmx_psrli_w:
9830 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009831 break;
Craig Topper80e46362012-01-23 06:16:53 +00009832 case Intrinsic::x86_mmx_psrli_d:
9833 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009834 break;
Craig Topper80e46362012-01-23 06:16:53 +00009835 case Intrinsic::x86_mmx_psrli_q:
9836 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009837 break;
Craig Topper80e46362012-01-23 06:16:53 +00009838 case Intrinsic::x86_mmx_psrai_w:
9839 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009840 break;
Craig Topper80e46362012-01-23 06:16:53 +00009841 case Intrinsic::x86_mmx_psrai_d:
9842 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009843 break;
Craig Topper80e46362012-01-23 06:16:53 +00009844 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009845 }
Mon P Wangefa42202009-09-03 19:56:25 +00009846
9847 // The vector shift intrinsics with scalars uses 32b shift amounts but
9848 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9849 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009850 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9851 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009852// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009853
Owen Andersone50ed302009-08-10 22:56:29 +00009854 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009855 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009856 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009858 Op.getOperand(1), ShAmt);
9859 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009860 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009861}
Evan Cheng72261582005-12-20 06:22:03 +00009862
Dan Gohmand858e902010-04-17 15:26:15 +00009863SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9864 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9866 MFI->setReturnAddressIsTaken(true);
9867
Bill Wendling64e87322009-01-16 19:25:27 +00009868 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009869 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009870
9871 if (Depth > 0) {
9872 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9873 SDValue Offset =
9874 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009875 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009876 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009877 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009878 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009879 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009880 }
9881
9882 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009883 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009884 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009885 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009886}
9887
Dan Gohmand858e902010-04-17 15:26:15 +00009888SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009889 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9890 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009891
Owen Andersone50ed302009-08-10 22:56:29 +00009892 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009893 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009894 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9895 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009896 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009897 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009898 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9899 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009900 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009901 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009902}
9903
Dan Gohman475871a2008-07-27 21:46:04 +00009904SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009905 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009906 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009907}
9908
Dan Gohmand858e902010-04-17 15:26:15 +00009909SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009910 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009911 SDValue Chain = Op.getOperand(0);
9912 SDValue Offset = Op.getOperand(1);
9913 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009914 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009915
Dan Gohmand8816272010-08-11 18:14:00 +00009916 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9917 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9918 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009919 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009920
Dan Gohmand8816272010-08-11 18:14:00 +00009921 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9922 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009923 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009924 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9925 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009926 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009927 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009928
Dale Johannesene4d209d2009-02-03 20:21:25 +00009929 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009931 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009932}
9933
Duncan Sands4a544a72011-09-06 13:37:06 +00009934SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9935 SelectionDAG &DAG) const {
9936 return Op.getOperand(0);
9937}
9938
9939SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9940 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009941 SDValue Root = Op.getOperand(0);
9942 SDValue Trmp = Op.getOperand(1); // trampoline
9943 SDValue FPtr = Op.getOperand(2); // nested function
9944 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009945 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009946
Dan Gohman69de1932008-02-06 22:27:42 +00009947 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009948
9949 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009950 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009951
9952 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009953 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9954 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009955
Evan Cheng0e6a0522011-07-18 20:57:22 +00009956 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9957 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009958
9959 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9960
9961 // Load the pointer to the nested function into R11.
9962 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009963 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009965 Addr, MachinePointerInfo(TrmpAddr),
9966 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009967
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9969 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009970 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9971 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009972 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009973
9974 // Load the 'nest' parameter value into R10.
9975 // R10 is specified in X86CallingConv.td
9976 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009977 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9978 DAG.getConstant(10, MVT::i64));
9979 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009980 Addr, MachinePointerInfo(TrmpAddr, 10),
9981 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009982
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9984 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009985 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9986 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009987 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009988
9989 // Jump to the nested function.
9990 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9992 DAG.getConstant(20, MVT::i64));
9993 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009994 Addr, MachinePointerInfo(TrmpAddr, 20),
9995 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009996
9997 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9999 DAG.getConstant(22, MVT::i64));
10000 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010001 MachinePointerInfo(TrmpAddr, 22),
10002 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010003
Duncan Sands4a544a72011-09-06 13:37:06 +000010004 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010005 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010006 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010007 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010008 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010009 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010010
10011 switch (CC) {
10012 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010013 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010014 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010015 case CallingConv::X86_StdCall: {
10016 // Pass 'nest' parameter in ECX.
10017 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010018 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010019
10020 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010021 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010022 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010023
Chris Lattner58d74912008-03-12 17:45:29 +000010024 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010025 unsigned InRegCount = 0;
10026 unsigned Idx = 1;
10027
10028 for (FunctionType::param_iterator I = FTy->param_begin(),
10029 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010030 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010031 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010032 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010033
10034 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010035 report_fatal_error("Nest register in use - reduce number of inreg"
10036 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010037 }
10038 }
10039 break;
10040 }
10041 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010042 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010043 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010044 // Pass 'nest' parameter in EAX.
10045 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010046 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010047 break;
10048 }
10049
Dan Gohman475871a2008-07-27 21:46:04 +000010050 SDValue OutChains[4];
10051 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010052
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10054 DAG.getConstant(10, MVT::i32));
10055 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010056
Chris Lattnera62fe662010-02-05 19:20:30 +000010057 // This is storing the opcode for MOV32ri.
10058 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010059 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010060 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010062 Trmp, MachinePointerInfo(TrmpAddr),
10063 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010064
Owen Anderson825b72b2009-08-11 20:47:22 +000010065 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10066 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010067 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10068 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010069 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010070
Chris Lattnera62fe662010-02-05 19:20:30 +000010071 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10073 DAG.getConstant(5, MVT::i32));
10074 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010075 MachinePointerInfo(TrmpAddr, 5),
10076 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010077
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10079 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010080 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10081 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010082 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010083
Duncan Sands4a544a72011-09-06 13:37:06 +000010084 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010085 }
10086}
10087
Dan Gohmand858e902010-04-17 15:26:15 +000010088SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10089 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010090 /*
10091 The rounding mode is in bits 11:10 of FPSR, and has the following
10092 settings:
10093 00 Round to nearest
10094 01 Round to -inf
10095 10 Round to +inf
10096 11 Round to 0
10097
10098 FLT_ROUNDS, on the other hand, expects the following:
10099 -1 Undefined
10100 0 Round to 0
10101 1 Round to nearest
10102 2 Round to +inf
10103 3 Round to -inf
10104
10105 To perform the conversion, we do:
10106 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10107 */
10108
10109 MachineFunction &MF = DAG.getMachineFunction();
10110 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010111 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010112 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010113 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010114 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010115
10116 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010117 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010118 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010119
Michael J. Spencerec38de22010-10-10 22:04:20 +000010120
Chris Lattner2156b792010-09-22 01:11:26 +000010121 MachineMemOperand *MMO =
10122 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10123 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010124
Chris Lattner2156b792010-09-22 01:11:26 +000010125 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10126 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10127 DAG.getVTList(MVT::Other),
10128 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010129
10130 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010131 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010132 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010133
10134 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010135 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010136 DAG.getNode(ISD::SRL, DL, MVT::i16,
10137 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 CWD, DAG.getConstant(0x800, MVT::i16)),
10139 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010140 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010141 DAG.getNode(ISD::SRL, DL, MVT::i16,
10142 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010143 CWD, DAG.getConstant(0x400, MVT::i16)),
10144 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010145
Dan Gohman475871a2008-07-27 21:46:04 +000010146 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010147 DAG.getNode(ISD::AND, DL, MVT::i16,
10148 DAG.getNode(ISD::ADD, DL, MVT::i16,
10149 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 DAG.getConstant(1, MVT::i16)),
10151 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010152
10153
Duncan Sands83ec4b62008-06-06 12:08:01 +000010154 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010155 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010156}
10157
Dan Gohmand858e902010-04-17 15:26:15 +000010158SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010159 EVT VT = Op.getValueType();
10160 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010161 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010162 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010163
10164 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010165 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010166 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010167 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010168 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010169 }
Evan Cheng18efe262007-12-14 02:13:44 +000010170
Evan Cheng152804e2007-12-14 08:30:15 +000010171 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010173 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010174
10175 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010176 SDValue Ops[] = {
10177 Op,
10178 DAG.getConstant(NumBits+NumBits-1, OpVT),
10179 DAG.getConstant(X86::COND_E, MVT::i8),
10180 Op.getValue(1)
10181 };
10182 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010183
10184 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010185 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010186
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 if (VT == MVT::i8)
10188 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010189 return Op;
10190}
10191
Chandler Carruthacc068e2011-12-24 10:55:54 +000010192SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10193 SelectionDAG &DAG) const {
10194 EVT VT = Op.getValueType();
10195 EVT OpVT = VT;
10196 unsigned NumBits = VT.getSizeInBits();
10197 DebugLoc dl = Op.getDebugLoc();
10198
10199 Op = Op.getOperand(0);
10200 if (VT == MVT::i8) {
10201 // Zero extend to i32 since there is not an i8 bsr.
10202 OpVT = MVT::i32;
10203 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10204 }
10205
10206 // Issue a bsr (scan bits in reverse).
10207 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10208 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10209
10210 // And xor with NumBits-1.
10211 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10212
10213 if (VT == MVT::i8)
10214 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10215 return Op;
10216}
10217
Dan Gohmand858e902010-04-17 15:26:15 +000010218SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010219 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010220 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010221 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010222 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010223
10224 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010225 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010226 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010227
10228 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010229 SDValue Ops[] = {
10230 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010231 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010232 DAG.getConstant(X86::COND_E, MVT::i8),
10233 Op.getValue(1)
10234 };
Chandler Carruth77821022011-12-24 12:12:34 +000010235 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010236}
10237
Craig Topper13894fa2011-08-24 06:14:18 +000010238// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10239// ones, and then concatenate the result back.
10240static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010241 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010242
10243 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10244 "Unsupported value type for operation");
10245
Craig Topper66ddd152012-04-27 22:54:43 +000010246 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010247 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010248
10249 // Extract the LHS vectors
10250 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010251 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10252 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010253
10254 // Extract the RHS vectors
10255 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010256 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10257 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010258
10259 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10260 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10261
10262 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10263 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10264 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10265}
10266
10267SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10268 assert(Op.getValueType().getSizeInBits() == 256 &&
10269 Op.getValueType().isInteger() &&
10270 "Only handle AVX 256-bit vector integer operation");
10271 return Lower256IntArith(Op, DAG);
10272}
10273
10274SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10275 assert(Op.getValueType().getSizeInBits() == 256 &&
10276 Op.getValueType().isInteger() &&
10277 "Only handle AVX 256-bit vector integer operation");
10278 return Lower256IntArith(Op, DAG);
10279}
10280
10281SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10282 EVT VT = Op.getValueType();
10283
10284 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010285 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010286 return Lower256IntArith(Op, DAG);
10287
Craig Topper5b209e82012-02-05 03:14:49 +000010288 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10289 "Only know how to lower V2I64/V4I64 multiply");
10290
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010291 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010292
Craig Topper5b209e82012-02-05 03:14:49 +000010293 // Ahi = psrlqi(a, 32);
10294 // Bhi = psrlqi(b, 32);
10295 //
10296 // AloBlo = pmuludq(a, b);
10297 // AloBhi = pmuludq(a, Bhi);
10298 // AhiBlo = pmuludq(Ahi, b);
10299
10300 // AloBhi = psllqi(AloBhi, 32);
10301 // AhiBlo = psllqi(AhiBlo, 32);
10302 // return AloBlo + AloBhi + AhiBlo;
10303
Craig Topperaaa643c2011-11-09 07:28:55 +000010304 SDValue A = Op.getOperand(0);
10305 SDValue B = Op.getOperand(1);
10306
Craig Topper5b209e82012-02-05 03:14:49 +000010307 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010308
Craig Topper5b209e82012-02-05 03:14:49 +000010309 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10310 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010311
Craig Topper5b209e82012-02-05 03:14:49 +000010312 // Bit cast to 32-bit vectors for MULUDQ
10313 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10314 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10315 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10316 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10317 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010318
Craig Topper5b209e82012-02-05 03:14:49 +000010319 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10320 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10321 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010322
Craig Topper5b209e82012-02-05 03:14:49 +000010323 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10324 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010325
Dale Johannesene4d209d2009-02-03 20:21:25 +000010326 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010327 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010328}
10329
Nadav Rotem43012222011-05-11 08:12:09 +000010330SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10331
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010332 EVT VT = Op.getValueType();
10333 DebugLoc dl = Op.getDebugLoc();
10334 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010335 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010336 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010337
Craig Topper1accb7e2012-01-10 06:54:16 +000010338 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010339 return SDValue();
10340
Nadav Rotem43012222011-05-11 08:12:09 +000010341 // Optimize shl/srl/sra with constant shift amount.
10342 if (isSplatVector(Amt.getNode())) {
10343 SDValue SclrAmt = Amt->getOperand(0);
10344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10345 uint64_t ShiftAmt = C->getZExtValue();
10346
Craig Toppered2e13d2012-01-22 19:15:14 +000010347 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10348 (Subtarget->hasAVX2() &&
10349 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10350 if (Op.getOpcode() == ISD::SHL)
10351 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10352 DAG.getConstant(ShiftAmt, MVT::i32));
10353 if (Op.getOpcode() == ISD::SRL)
10354 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10355 DAG.getConstant(ShiftAmt, MVT::i32));
10356 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10357 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10358 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010359 }
10360
Craig Toppered2e13d2012-01-22 19:15:14 +000010361 if (VT == MVT::v16i8) {
10362 if (Op.getOpcode() == ISD::SHL) {
10363 // Make a large shift.
10364 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10365 DAG.getConstant(ShiftAmt, MVT::i32));
10366 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10367 // Zero out the rightmost bits.
10368 SmallVector<SDValue, 16> V(16,
10369 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10370 MVT::i8));
10371 return DAG.getNode(ISD::AND, dl, VT, SHL,
10372 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010373 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010374 if (Op.getOpcode() == ISD::SRL) {
10375 // Make a large shift.
10376 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10377 DAG.getConstant(ShiftAmt, MVT::i32));
10378 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10379 // Zero out the leftmost bits.
10380 SmallVector<SDValue, 16> V(16,
10381 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10382 MVT::i8));
10383 return DAG.getNode(ISD::AND, dl, VT, SRL,
10384 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10385 }
10386 if (Op.getOpcode() == ISD::SRA) {
10387 if (ShiftAmt == 7) {
10388 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010389 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010390 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010391 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010392
Craig Toppered2e13d2012-01-22 19:15:14 +000010393 // R s>> a === ((R u>> a) ^ m) - m
10394 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10395 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10396 MVT::i8));
10397 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10398 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10399 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10400 return Res;
10401 }
Craig Topper731dfd02012-04-23 03:42:40 +000010402 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010403 }
Craig Topper46154eb2011-11-11 07:39:23 +000010404
Craig Topper0d86d462011-11-20 00:12:05 +000010405 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10406 if (Op.getOpcode() == ISD::SHL) {
10407 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010408 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10409 DAG.getConstant(ShiftAmt, MVT::i32));
10410 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010411 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010412 SmallVector<SDValue, 32> V(32,
10413 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10414 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010415 return DAG.getNode(ISD::AND, dl, VT, SHL,
10416 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010417 }
Craig Topper0d86d462011-11-20 00:12:05 +000010418 if (Op.getOpcode() == ISD::SRL) {
10419 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010420 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10421 DAG.getConstant(ShiftAmt, MVT::i32));
10422 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010423 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010424 SmallVector<SDValue, 32> V(32,
10425 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10426 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010427 return DAG.getNode(ISD::AND, dl, VT, SRL,
10428 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10429 }
10430 if (Op.getOpcode() == ISD::SRA) {
10431 if (ShiftAmt == 7) {
10432 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010433 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010434 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010435 }
10436
10437 // R s>> a === ((R u>> a) ^ m) - m
10438 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10439 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10440 MVT::i8));
10441 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10442 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10443 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10444 return Res;
10445 }
Craig Topper731dfd02012-04-23 03:42:40 +000010446 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010447 }
Nadav Rotem43012222011-05-11 08:12:09 +000010448 }
10449 }
10450
10451 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010452 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010453 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10454 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010455
Chris Lattner7302d802012-02-06 21:56:39 +000010456 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10457 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010458 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10459 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010460 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010461 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010462
10463 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010464 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010465 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10466 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10467 }
Nadav Rotem43012222011-05-11 08:12:09 +000010468 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010469 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010470
Nate Begeman51409212010-07-28 00:21:48 +000010471 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10473 DAG.getConstant(5, MVT::i32));
10474 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010475
Lang Hames8b99c1e2011-12-17 01:08:46 +000010476 // Turn 'a' into a mask suitable for VSELECT
10477 SDValue VSelM = DAG.getConstant(0x80, VT);
10478 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010479 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010480
Lang Hames8b99c1e2011-12-17 01:08:46 +000010481 SDValue CM1 = DAG.getConstant(0x0f, VT);
10482 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010483
Lang Hames8b99c1e2011-12-17 01:08:46 +000010484 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10485 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010486 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10487 DAG.getConstant(4, MVT::i32), DAG);
10488 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010489 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10490
Nate Begeman51409212010-07-28 00:21:48 +000010491 // a += a
10492 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010493 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010494 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010495
Lang Hames8b99c1e2011-12-17 01:08:46 +000010496 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10497 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010498 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10499 DAG.getConstant(2, MVT::i32), DAG);
10500 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010501 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10502
Nate Begeman51409212010-07-28 00:21:48 +000010503 // a += a
10504 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010505 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010506 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010507
Lang Hames8b99c1e2011-12-17 01:08:46 +000010508 // return VSELECT(r, r+r, a);
10509 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010510 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010511 return R;
10512 }
Craig Topper46154eb2011-11-11 07:39:23 +000010513
10514 // Decompose 256-bit shifts into smaller 128-bit shifts.
10515 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010516 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010517 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10518 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10519
10520 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010521 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10522 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010523
10524 // Recreate the shift amount vectors
10525 SDValue Amt1, Amt2;
10526 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10527 // Constant shift amount
10528 SmallVector<SDValue, 4> Amt1Csts;
10529 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010530 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010531 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010532 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010533 Amt2Csts.push_back(Amt->getOperand(i));
10534
10535 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10536 &Amt1Csts[0], NumElems/2);
10537 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10538 &Amt2Csts[0], NumElems/2);
10539 } else {
10540 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010541 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10542 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010543 }
10544
10545 // Issue new vector shifts for the smaller types
10546 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10547 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10548
10549 // Concatenate the result back
10550 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10551 }
10552
Nate Begeman51409212010-07-28 00:21:48 +000010553 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010554}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010555
Dan Gohmand858e902010-04-17 15:26:15 +000010556SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010557 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10558 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010559 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10560 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010561 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010562 SDValue LHS = N->getOperand(0);
10563 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010564 unsigned BaseOp = 0;
10565 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010566 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010567 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010568 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010569 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010570 // A subtract of one will be selected as a INC. Note that INC doesn't
10571 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10573 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010574 BaseOp = X86ISD::INC;
10575 Cond = X86::COND_O;
10576 break;
10577 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010578 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010579 Cond = X86::COND_O;
10580 break;
10581 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010582 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010583 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010584 break;
10585 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010586 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10587 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010588 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10589 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010590 BaseOp = X86ISD::DEC;
10591 Cond = X86::COND_O;
10592 break;
10593 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010594 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010595 Cond = X86::COND_O;
10596 break;
10597 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010598 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010599 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010600 break;
10601 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010602 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010603 Cond = X86::COND_O;
10604 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010605 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10606 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10607 MVT::i32);
10608 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010609
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010610 SDValue SetCC =
10611 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10612 DAG.getConstant(X86::COND_O, MVT::i32),
10613 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010614
Dan Gohman6e5fda22011-07-22 18:45:15 +000010615 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010616 }
Bill Wendling74c37652008-12-09 22:08:41 +000010617 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010618
Bill Wendling61edeb52008-12-02 01:06:39 +000010619 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010620 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010621 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010622
Bill Wendling61edeb52008-12-02 01:06:39 +000010623 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010624 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10625 DAG.getConstant(Cond, MVT::i32),
10626 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010627
Dan Gohman6e5fda22011-07-22 18:45:15 +000010628 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010629}
10630
Chad Rosier30450e82011-12-22 22:35:21 +000010631SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10632 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010633 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010634 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10635 EVT VT = Op.getValueType();
10636
Craig Toppered2e13d2012-01-22 19:15:14 +000010637 if (!Subtarget->hasSSE2() || !VT.isVector())
10638 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010639
Craig Toppered2e13d2012-01-22 19:15:14 +000010640 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10641 ExtraVT.getScalarType().getSizeInBits();
10642 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10643
10644 switch (VT.getSimpleVT().SimpleTy) {
10645 default: return SDValue();
10646 case MVT::v8i32:
10647 case MVT::v16i16:
10648 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010649 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010650 if (!Subtarget->hasAVX2()) {
10651 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010652 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010653
Craig Toppered2e13d2012-01-22 19:15:14 +000010654 // Extract the LHS vectors
10655 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010656 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10657 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010658
Craig Toppered2e13d2012-01-22 19:15:14 +000010659 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10660 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010661
Craig Toppered2e13d2012-01-22 19:15:14 +000010662 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010663 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010664 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10665 ExtraNumElems/2);
10666 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010667
Craig Toppered2e13d2012-01-22 19:15:14 +000010668 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10669 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010670
Craig Toppered2e13d2012-01-22 19:15:14 +000010671 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10672 }
10673 // fall through
10674 case MVT::v4i32:
10675 case MVT::v8i16: {
10676 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10677 Op.getOperand(0), ShAmt, DAG);
10678 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010679 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010680 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010681}
10682
10683
Eric Christopher9a9d2752010-07-22 02:48:34 +000010684SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10685 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010686
Eric Christopher77ed1352011-07-08 00:04:56 +000010687 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10688 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010689 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010690 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010691 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010692 SDValue Ops[] = {
10693 DAG.getRegister(X86::ESP, MVT::i32), // Base
10694 DAG.getTargetConstant(1, MVT::i8), // Scale
10695 DAG.getRegister(0, MVT::i32), // Index
10696 DAG.getTargetConstant(0, MVT::i32), // Disp
10697 DAG.getRegister(0, MVT::i32), // Segment.
10698 Zero,
10699 Chain
10700 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010701 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010702 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10703 array_lengthof(Ops));
10704 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010705 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010706
Eric Christopher9a9d2752010-07-22 02:48:34 +000010707 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010708 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010709 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010710
Chris Lattner132929a2010-08-14 17:26:09 +000010711 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10712 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10713 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10714 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010715
Chris Lattner132929a2010-08-14 17:26:09 +000010716 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10717 if (!Op1 && !Op2 && !Op3 && Op4)
10718 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010719
Chris Lattner132929a2010-08-14 17:26:09 +000010720 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10721 if (Op1 && !Op2 && !Op3 && !Op4)
10722 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010723
10724 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010725 // (MFENCE)>;
10726 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010727}
10728
Eli Friedman14648462011-07-27 22:21:52 +000010729SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10730 SelectionDAG &DAG) const {
10731 DebugLoc dl = Op.getDebugLoc();
10732 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10733 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10734 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10735 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10736
10737 // The only fence that needs an instruction is a sequentially-consistent
10738 // cross-thread fence.
10739 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10740 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10741 // no-sse2). There isn't any reason to disable it if the target processor
10742 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010743 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010744 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10745
10746 SDValue Chain = Op.getOperand(0);
10747 SDValue Zero = DAG.getConstant(0, MVT::i32);
10748 SDValue Ops[] = {
10749 DAG.getRegister(X86::ESP, MVT::i32), // Base
10750 DAG.getTargetConstant(1, MVT::i8), // Scale
10751 DAG.getRegister(0, MVT::i32), // Index
10752 DAG.getTargetConstant(0, MVT::i32), // Disp
10753 DAG.getRegister(0, MVT::i32), // Segment.
10754 Zero,
10755 Chain
10756 };
10757 SDNode *Res =
10758 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10759 array_lengthof(Ops));
10760 return SDValue(Res, 0);
10761 }
10762
10763 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10764 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10765}
10766
10767
Dan Gohmand858e902010-04-17 15:26:15 +000010768SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010769 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010770 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010771 unsigned Reg = 0;
10772 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010773 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010774 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010775 case MVT::i8: Reg = X86::AL; size = 1; break;
10776 case MVT::i16: Reg = X86::AX; size = 2; break;
10777 case MVT::i32: Reg = X86::EAX; size = 4; break;
10778 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010779 assert(Subtarget->is64Bit() && "Node not type legal!");
10780 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010781 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010782 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010783 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010784 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010785 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010786 Op.getOperand(1),
10787 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010788 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010789 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010790 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010791 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10792 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10793 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010794 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010795 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010796 return cpOut;
10797}
10798
Duncan Sands1607f052008-12-01 11:39:25 +000010799SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010800 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010801 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010803 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010804 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010805 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010806 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10807 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010808 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010809 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10810 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010811 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010812 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010813 rdx.getValue(1)
10814 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010815 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010816}
10817
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010818SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010819 SelectionDAG &DAG) const {
10820 EVT SrcVT = Op.getOperand(0).getValueType();
10821 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010822 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010823 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010824 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010825 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010826 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010827 // i64 <=> MMX conversions are Legal.
10828 if (SrcVT==MVT::i64 && DstVT.isVector())
10829 return Op;
10830 if (DstVT==MVT::i64 && SrcVT.isVector())
10831 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010832 // MMX <=> MMX conversions are Legal.
10833 if (SrcVT.isVector() && DstVT.isVector())
10834 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010835 // All other conversions need to be expanded.
10836 return SDValue();
10837}
Chris Lattner5b856542010-12-20 00:59:46 +000010838
Dan Gohmand858e902010-04-17 15:26:15 +000010839SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010840 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010841 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010842 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010843 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010844 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010845 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010846 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010847 Node->getOperand(0),
10848 Node->getOperand(1), negOp,
10849 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010850 cast<AtomicSDNode>(Node)->getAlignment(),
10851 cast<AtomicSDNode>(Node)->getOrdering(),
10852 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010853}
10854
Eli Friedman327236c2011-08-24 20:50:09 +000010855static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10856 SDNode *Node = Op.getNode();
10857 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010858 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010859
10860 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010861 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10862 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10863 // (The only way to get a 16-byte store is cmpxchg16b)
10864 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10865 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10866 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010867 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10868 cast<AtomicSDNode>(Node)->getMemoryVT(),
10869 Node->getOperand(0),
10870 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010871 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010872 cast<AtomicSDNode>(Node)->getOrdering(),
10873 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010874 return Swap.getValue(1);
10875 }
10876 // Other atomic stores have a simple pattern.
10877 return Op;
10878}
10879
Chris Lattner5b856542010-12-20 00:59:46 +000010880static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10881 EVT VT = Op.getNode()->getValueType(0);
10882
10883 // Let legalize expand this if it isn't a legal type yet.
10884 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10885 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010886
Chris Lattner5b856542010-12-20 00:59:46 +000010887 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010888
Chris Lattner5b856542010-12-20 00:59:46 +000010889 unsigned Opc;
10890 bool ExtraOp = false;
10891 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010892 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010893 case ISD::ADDC: Opc = X86ISD::ADD; break;
10894 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10895 case ISD::SUBC: Opc = X86ISD::SUB; break;
10896 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10897 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010898
Chris Lattner5b856542010-12-20 00:59:46 +000010899 if (!ExtraOp)
10900 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10901 Op.getOperand(1));
10902 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10903 Op.getOperand(1), Op.getOperand(2));
10904}
10905
Evan Cheng0db9fe62006-04-25 20:13:52 +000010906/// LowerOperation - Provide custom lowering hooks for some operations.
10907///
Dan Gohmand858e902010-04-17 15:26:15 +000010908SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010909 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010910 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010911 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010912 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010913 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010914 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10915 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010916 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010917 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010918 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010919 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10920 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10921 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010922 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010923 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010924 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10925 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10926 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010927 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010928 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010929 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010930 case ISD::SHL_PARTS:
10931 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010932 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010933 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010934 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010935 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010936 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010937 case ISD::FABS: return LowerFABS(Op, DAG);
10938 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010939 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010940 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010941 case ISD::SETCC: return LowerSETCC(Op, DAG);
10942 case ISD::SELECT: return LowerSELECT(Op, DAG);
10943 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010944 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010945 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010946 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010947 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010948 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010949 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10950 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010951 case ISD::FRAME_TO_ARGS_OFFSET:
10952 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010953 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010954 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010955 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10956 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010957 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010958 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010959 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010960 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010961 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010962 case ISD::SRA:
10963 case ISD::SRL:
10964 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010965 case ISD::SADDO:
10966 case ISD::UADDO:
10967 case ISD::SSUBO:
10968 case ISD::USUBO:
10969 case ISD::SMULO:
10970 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010971 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010972 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010973 case ISD::ADDC:
10974 case ISD::ADDE:
10975 case ISD::SUBC:
10976 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010977 case ISD::ADD: return LowerADD(Op, DAG);
10978 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010979 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010980}
10981
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010982static void ReplaceATOMIC_LOAD(SDNode *Node,
10983 SmallVectorImpl<SDValue> &Results,
10984 SelectionDAG &DAG) {
10985 DebugLoc dl = Node->getDebugLoc();
10986 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10987
10988 // Convert wide load -> cmpxchg8b/cmpxchg16b
10989 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10990 // (The only way to get a 16-byte load is cmpxchg16b)
10991 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010992 SDValue Zero = DAG.getConstant(0, VT);
10993 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010994 Node->getOperand(0),
10995 Node->getOperand(1), Zero, Zero,
10996 cast<AtomicSDNode>(Node)->getMemOperand(),
10997 cast<AtomicSDNode>(Node)->getOrdering(),
10998 cast<AtomicSDNode>(Node)->getSynchScope());
10999 Results.push_back(Swap.getValue(0));
11000 Results.push_back(Swap.getValue(1));
11001}
11002
Duncan Sands1607f052008-12-01 11:39:25 +000011003void X86TargetLowering::
11004ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011005 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011006 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011007 assert (Node->getValueType(0) == MVT::i64 &&
11008 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011009
11010 SDValue Chain = Node->getOperand(0);
11011 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011012 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011013 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011014 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011015 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011016 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011017 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011018 SDValue Result =
11019 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11020 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011021 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011022 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011023 Results.push_back(Result.getValue(2));
11024}
11025
Duncan Sands126d9072008-07-04 11:47:58 +000011026/// ReplaceNodeResults - Replace a node with an illegal result type
11027/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011028void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11029 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011030 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011031 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011032 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011033 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011034 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011035 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011036 case ISD::ADDC:
11037 case ISD::ADDE:
11038 case ISD::SUBC:
11039 case ISD::SUBE:
11040 // We don't want to expand or promote these.
11041 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011042 case ISD::FP_TO_SINT:
11043 case ISD::FP_TO_UINT: {
11044 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11045
11046 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11047 return;
11048
Eli Friedman948e95a2009-05-23 09:59:16 +000011049 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011050 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011051 SDValue FIST = Vals.first, StackSlot = Vals.second;
11052 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011053 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011054 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011055 if (StackSlot.getNode() != 0)
11056 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11057 MachinePointerInfo(),
11058 false, false, false, 0));
11059 else
11060 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011061 }
11062 return;
11063 }
11064 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011065 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011066 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011067 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011068 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011069 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011070 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011071 eax.getValue(2));
11072 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11073 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011075 Results.push_back(edx.getValue(1));
11076 return;
11077 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011078 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011079 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011080 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011081 bool Regs64bit = T == MVT::i128;
11082 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011083 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011084 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11085 DAG.getConstant(0, HalfT));
11086 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11087 DAG.getConstant(1, HalfT));
11088 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11089 Regs64bit ? X86::RAX : X86::EAX,
11090 cpInL, SDValue());
11091 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11092 Regs64bit ? X86::RDX : X86::EDX,
11093 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011094 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011095 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11096 DAG.getConstant(0, HalfT));
11097 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11098 DAG.getConstant(1, HalfT));
11099 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11100 Regs64bit ? X86::RBX : X86::EBX,
11101 swapInL, cpInH.getValue(1));
11102 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11103 Regs64bit ? X86::RCX : X86::ECX,
11104 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011105 SDValue Ops[] = { swapInH.getValue(0),
11106 N->getOperand(1),
11107 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011108 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011109 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011110 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11111 X86ISD::LCMPXCHG8_DAG;
11112 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011113 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011114 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11115 Regs64bit ? X86::RAX : X86::EAX,
11116 HalfT, Result.getValue(1));
11117 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11118 Regs64bit ? X86::RDX : X86::EDX,
11119 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011120 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011121 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011122 Results.push_back(cpOutH.getValue(1));
11123 return;
11124 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011125 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011126 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11127 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011128 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011129 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11130 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011131 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011132 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11133 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011134 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011135 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11136 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011137 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011138 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11139 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011140 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011141 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11142 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011143 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011144 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11145 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011146 case ISD::ATOMIC_LOAD:
11147 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011148 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011149}
11150
Evan Cheng72261582005-12-20 06:22:03 +000011151const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11152 switch (Opcode) {
11153 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011154 case X86ISD::BSF: return "X86ISD::BSF";
11155 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011156 case X86ISD::SHLD: return "X86ISD::SHLD";
11157 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011158 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011159 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011160 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011161 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011162 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011163 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011164 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11165 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11166 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011167 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011168 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011169 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011170 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011171 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011172 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011173 case X86ISD::COMI: return "X86ISD::COMI";
11174 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011175 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011176 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011177 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11178 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011179 case X86ISD::CMOV: return "X86ISD::CMOV";
11180 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011181 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011182 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11183 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011184 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011185 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011186 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011187 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011188 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011189 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11190 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011191 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011192 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011193 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011194 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011195 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011196 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11197 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11198 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011199 case X86ISD::HADD: return "X86ISD::HADD";
11200 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011201 case X86ISD::FHADD: return "X86ISD::FHADD";
11202 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011203 case X86ISD::FMAX: return "X86ISD::FMAX";
11204 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011205 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11206 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011207 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011208 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011209 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011210 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011211 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011212 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011213 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11214 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011215 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11216 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11217 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11218 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11219 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11220 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011221 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11222 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011223 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11224 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011225 case X86ISD::VSHL: return "X86ISD::VSHL";
11226 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011227 case X86ISD::VSRA: return "X86ISD::VSRA";
11228 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11229 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11230 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011231 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011232 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11233 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011234 case X86ISD::ADD: return "X86ISD::ADD";
11235 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011236 case X86ISD::ADC: return "X86ISD::ADC";
11237 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011238 case X86ISD::SMUL: return "X86ISD::SMUL";
11239 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011240 case X86ISD::INC: return "X86ISD::INC";
11241 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011242 case X86ISD::OR: return "X86ISD::OR";
11243 case X86ISD::XOR: return "X86ISD::XOR";
11244 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011245 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011246 case X86ISD::BLSI: return "X86ISD::BLSI";
11247 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11248 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011249 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011250 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011251 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011252 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11253 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11254 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011255 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011256 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011257 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011258 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011259 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011260 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11261 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011262 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11263 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11264 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011265 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11266 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011267 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11268 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011269 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011270 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011271 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011272 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11273 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011274 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011275 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011276 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011277 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011278 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011279 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011280 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011281 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011282 }
11283}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011284
Chris Lattnerc9addb72007-03-30 23:15:24 +000011285// isLegalAddressingMode - Return true if the addressing mode represented
11286// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011287bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011288 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011289 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011290 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011291 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011292
Chris Lattnerc9addb72007-03-30 23:15:24 +000011293 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011294 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011295 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011296
Chris Lattnerc9addb72007-03-30 23:15:24 +000011297 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011298 unsigned GVFlags =
11299 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011300
Chris Lattnerdfed4132009-07-10 07:38:24 +000011301 // If a reference to this global requires an extra load, we can't fold it.
11302 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011303 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011304
Chris Lattnerdfed4132009-07-10 07:38:24 +000011305 // If BaseGV requires a register for the PIC base, we cannot also have a
11306 // BaseReg specified.
11307 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011308 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011309
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011310 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011311 if ((M != CodeModel::Small || R != Reloc::Static) &&
11312 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011313 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011314 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011315
Chris Lattnerc9addb72007-03-30 23:15:24 +000011316 switch (AM.Scale) {
11317 case 0:
11318 case 1:
11319 case 2:
11320 case 4:
11321 case 8:
11322 // These scales always work.
11323 break;
11324 case 3:
11325 case 5:
11326 case 9:
11327 // These scales are formed with basereg+scalereg. Only accept if there is
11328 // no basereg yet.
11329 if (AM.HasBaseReg)
11330 return false;
11331 break;
11332 default: // Other stuff never works.
11333 return false;
11334 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011335
Chris Lattnerc9addb72007-03-30 23:15:24 +000011336 return true;
11337}
11338
11339
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011340bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011341 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011342 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011343 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11344 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011345 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011346 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011347 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011348}
11349
Owen Andersone50ed302009-08-10 22:56:29 +000011350bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011351 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011352 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011353 unsigned NumBits1 = VT1.getSizeInBits();
11354 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011355 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011356 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011357 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011358}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011359
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011360bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011361 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011362 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011363}
11364
Owen Andersone50ed302009-08-10 22:56:29 +000011365bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011366 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011367 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011368}
11369
Owen Andersone50ed302009-08-10 22:56:29 +000011370bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011371 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011372 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011373}
11374
Evan Cheng60c07e12006-07-05 22:17:51 +000011375/// isShuffleMaskLegal - Targets can use this to indicate that they only
11376/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11377/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11378/// are assumed to be legal.
11379bool
Eric Christopherfd179292009-08-27 18:07:15 +000011380X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011381 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011382 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011383 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011384 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011385
Nate Begemana09008b2009-10-19 02:17:23 +000011386 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011387 return (VT.getVectorNumElements() == 2 ||
11388 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11389 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011390 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011391 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011392 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11393 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011394 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011395 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11396 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011397 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11398 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011399}
11400
Dan Gohman7d8143f2008-04-09 20:09:42 +000011401bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011402X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011403 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011404 unsigned NumElts = VT.getVectorNumElements();
11405 // FIXME: This collection of masks seems suspect.
11406 if (NumElts == 2)
11407 return true;
11408 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11409 return (isMOVLMask(Mask, VT) ||
11410 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011411 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11412 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011413 }
11414 return false;
11415}
11416
11417//===----------------------------------------------------------------------===//
11418// X86 Scheduler Hooks
11419//===----------------------------------------------------------------------===//
11420
Mon P Wang63307c32008-05-05 19:05:59 +000011421// private utility function
11422MachineBasicBlock *
11423X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11424 MachineBasicBlock *MBB,
11425 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011426 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011427 unsigned LoadOpc,
11428 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011429 unsigned notOpc,
11430 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011431 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011432 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011433 // For the atomic bitwise operator, we generate
11434 // thisMBB:
11435 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011436 // ld t1 = [bitinstr.addr]
11437 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011438 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011439 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011440 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011441 // bz newMBB
11442 // fallthrough -->nextMBB
11443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11444 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011445 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011446 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011447
Mon P Wang63307c32008-05-05 19:05:59 +000011448 /// First build the CFG
11449 MachineFunction *F = MBB->getParent();
11450 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011451 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11452 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11453 F->insert(MBBIter, newMBB);
11454 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011455
Dan Gohman14152b42010-07-06 20:24:04 +000011456 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11457 nextMBB->splice(nextMBB->begin(), thisMBB,
11458 llvm::next(MachineBasicBlock::iterator(bInstr)),
11459 thisMBB->end());
11460 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011461
Mon P Wang63307c32008-05-05 19:05:59 +000011462 // Update thisMBB to fall through to newMBB
11463 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Mon P Wang63307c32008-05-05 19:05:59 +000011465 // newMBB jumps to itself and fall through to nextMBB
11466 newMBB->addSuccessor(nextMBB);
11467 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Mon P Wang63307c32008-05-05 19:05:59 +000011469 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011470 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011471 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011473 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011474 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011475 int numArgs = bInstr->getNumOperands() - 1;
11476 for (int i=0; i < numArgs; ++i)
11477 argOpers[i] = &bInstr->getOperand(i+1);
11478
11479 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011480 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011481 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011482
Dale Johannesen140be2d2008-08-19 18:47:28 +000011483 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011484 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011485 for (int i=0; i <= lastAddrIndx; ++i)
11486 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011487
Dale Johannesen140be2d2008-08-19 18:47:28 +000011488 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011489 assert((argOpers[valArgIndx]->isReg() ||
11490 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011491 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011492 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011494 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011496 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011497 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011498
Richard Smith42fc29e2012-04-13 22:47:00 +000011499 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11500 if (Invert) {
11501 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11502 }
11503 else
11504 t3 = t2;
11505
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011506 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011507 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011508
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011510 for (int i=0; i <= lastAddrIndx; ++i)
11511 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011512 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011513 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011514 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11515 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011516
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011517 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011518 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011519
Mon P Wang63307c32008-05-05 19:05:59 +000011520 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011521 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011522
Dan Gohman14152b42010-07-06 20:24:04 +000011523 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011524 return nextMBB;
11525}
11526
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011527// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011528MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11530 MachineBasicBlock *MBB,
11531 unsigned regOpcL,
11532 unsigned regOpcH,
11533 unsigned immOpcL,
11534 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011535 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536 // For the atomic bitwise operator, we generate
11537 // thisMBB (instructions are in pairs, except cmpxchg8b)
11538 // ld t1,t2 = [bitinstr.addr]
11539 // newMBB:
11540 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11541 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011542 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011543 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 // mov ECX, EBX <- t5, t6
11545 // mov EAX, EDX <- t1, t2
11546 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11547 // mov t3, t4 <- EAX, EDX
11548 // bz newMBB
11549 // result in out1, out2
11550 // fallthrough -->nextMBB
11551
Craig Topperc9099502012-04-20 06:31:50 +000011552 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011553 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011554 const unsigned NotOpc = X86::NOT32r;
11555 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11556 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11557 MachineFunction::iterator MBBIter = MBB;
11558 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011559
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011560 /// First build the CFG
11561 MachineFunction *F = MBB->getParent();
11562 MachineBasicBlock *thisMBB = MBB;
11563 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11564 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11565 F->insert(MBBIter, newMBB);
11566 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011567
Dan Gohman14152b42010-07-06 20:24:04 +000011568 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11569 nextMBB->splice(nextMBB->begin(), thisMBB,
11570 llvm::next(MachineBasicBlock::iterator(bInstr)),
11571 thisMBB->end());
11572 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574 // Update thisMBB to fall through to newMBB
11575 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011576
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011577 // newMBB jumps to itself and fall through to nextMBB
11578 newMBB->addSuccessor(nextMBB);
11579 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011580
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 // Insert instructions into newMBB based on incoming instruction
11583 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011584 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011585 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011586 MachineOperand& dest1Oper = bInstr->getOperand(0);
11587 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011588 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11589 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 argOpers[i] = &bInstr->getOperand(i+2);
11591
Dan Gohman71ea4e52010-05-14 21:01:44 +000011592 // We use some of the operands multiple times, so conservatively just
11593 // clear any kill flags that might be present.
11594 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11595 argOpers[i]->setIsKill(false);
11596 }
11597
Evan Chengad5b52f2010-01-08 19:14:57 +000011598 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011599 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011600
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011602 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011603 for (int i=0; i <= lastAddrIndx; ++i)
11604 (*MIB).addOperand(*argOpers[i]);
11605 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011606 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011607 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011608 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011610 MachineOperand newOp3 = *(argOpers[3]);
11611 if (newOp3.isImm())
11612 newOp3.setImm(newOp3.getImm()+4);
11613 else
11614 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011615 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011616 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617
11618 // t3/4 are defined later, at the bottom of the loop
11619 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11620 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011621 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011622 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011623 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011624 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11625
Evan Cheng306b4ca2010-01-08 23:41:50 +000011626 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011627 // the PHI instructions.
11628 t1 = dest1Oper.getReg();
11629 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011630
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011631 int valArgIndx = lastAddrIndx + 1;
11632 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011633 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011634 "invalid operand");
11635 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11636 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011637 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011638 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011639 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011640 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011641 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011642 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011643 (*MIB).addOperand(*argOpers[valArgIndx]);
11644 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011645 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011646 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011647 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011648 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011649 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011650 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011651 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011652 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011653 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011654 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011655
Richard Smith42fc29e2012-04-13 22:47:00 +000011656 unsigned t7, t8;
11657 if (Invert) {
11658 t7 = F->getRegInfo().createVirtualRegister(RC);
11659 t8 = F->getRegInfo().createVirtualRegister(RC);
11660 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11661 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11662 } else {
11663 t7 = t5;
11664 t8 = t6;
11665 }
11666
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011667 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011669 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011670 MIB.addReg(t2);
11671
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011672 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011673 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011674 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011675 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011676
Dale Johannesene4d209d2009-02-03 20:21:25 +000011677 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011678 for (int i=0; i <= lastAddrIndx; ++i)
11679 (*MIB).addOperand(*argOpers[i]);
11680
11681 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011682 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11683 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011684
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011685 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011686 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011687 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011688 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011689
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011690 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011691 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692
Dan Gohman14152b42010-07-06 20:24:04 +000011693 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011694 return nextMBB;
11695}
11696
11697// private utility function
11698MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011699X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11700 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011701 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011702 // For the atomic min/max operator, we generate
11703 // thisMBB:
11704 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011705 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011706 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011707 // cmp t1, t2
11708 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011709 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011710 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11711 // bz newMBB
11712 // fallthrough -->nextMBB
11713 //
11714 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11715 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011716 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011717 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011718
Mon P Wang63307c32008-05-05 19:05:59 +000011719 /// First build the CFG
11720 MachineFunction *F = MBB->getParent();
11721 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011722 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11723 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11724 F->insert(MBBIter, newMBB);
11725 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011726
Dan Gohman14152b42010-07-06 20:24:04 +000011727 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11728 nextMBB->splice(nextMBB->begin(), thisMBB,
11729 llvm::next(MachineBasicBlock::iterator(mInstr)),
11730 thisMBB->end());
11731 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011732
Mon P Wang63307c32008-05-05 19:05:59 +000011733 // Update thisMBB to fall through to newMBB
11734 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011735
Mon P Wang63307c32008-05-05 19:05:59 +000011736 // newMBB jumps to newMBB and fall through to nextMBB
11737 newMBB->addSuccessor(nextMBB);
11738 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011739
Dale Johannesene4d209d2009-02-03 20:21:25 +000011740 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011741 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011742 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011743 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011744 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011745 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011746 int numArgs = mInstr->getNumOperands() - 1;
11747 for (int i=0; i < numArgs; ++i)
11748 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011749
Mon P Wang63307c32008-05-05 19:05:59 +000011750 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011751 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011752 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011753
Craig Topperc9099502012-04-20 06:31:50 +000011754 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011755 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011756 for (int i=0; i <= lastAddrIndx; ++i)
11757 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011758
Mon P Wang63307c32008-05-05 19:05:59 +000011759 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011760 assert((argOpers[valArgIndx]->isReg() ||
11761 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011762 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011763
Craig Topperc9099502012-04-20 06:31:50 +000011764 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011765 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011766 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011767 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011768 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011769 (*MIB).addOperand(*argOpers[valArgIndx]);
11770
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011771 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011772 MIB.addReg(t1);
11773
Dale Johannesene4d209d2009-02-03 20:21:25 +000011774 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011775 MIB.addReg(t1);
11776 MIB.addReg(t2);
11777
11778 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011779 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011780 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011781 MIB.addReg(t2);
11782 MIB.addReg(t1);
11783
11784 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011785 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011786 for (int i=0; i <= lastAddrIndx; ++i)
11787 (*MIB).addOperand(*argOpers[i]);
11788 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011789 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011790 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11791 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011792
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011793 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011794 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011795
Mon P Wang63307c32008-05-05 19:05:59 +000011796 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011797 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011798
Dan Gohman14152b42010-07-06 20:24:04 +000011799 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011800 return nextMBB;
11801}
11802
Eric Christopherf83a5de2009-08-27 18:08:16 +000011803// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011804// or XMM0_V32I8 in AVX all of this code can be replaced with that
11805// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011806MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011807X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011808 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011809 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011810 "Target must have SSE4.2 or AVX features enabled");
11811
Eric Christopherb120ab42009-08-18 22:50:32 +000011812 DebugLoc dl = MI->getDebugLoc();
11813 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011814 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011815 if (!Subtarget->hasAVX()) {
11816 if (memArg)
11817 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11818 else
11819 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11820 } else {
11821 if (memArg)
11822 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11823 else
11824 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11825 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011826
Eric Christopher41c902f2010-11-30 08:20:21 +000011827 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011828 for (unsigned i = 0; i < numArgs; ++i) {
11829 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011830 if (!(Op.isReg() && Op.isImplicit()))
11831 MIB.addOperand(Op);
11832 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011833 BuildMI(*BB, MI, dl,
11834 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11835 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011836 .addReg(X86::XMM0);
11837
Dan Gohman14152b42010-07-06 20:24:04 +000011838 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011839 return BB;
11840}
11841
11842MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011843X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011844 DebugLoc dl = MI->getDebugLoc();
11845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011846
Eric Christopher228232b2010-11-30 07:20:12 +000011847 // Address into RAX/EAX, other two args into ECX, EDX.
11848 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11849 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11850 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11851 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011852 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011853
Eric Christopher228232b2010-11-30 07:20:12 +000011854 unsigned ValOps = X86::AddrNumOperands;
11855 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11856 .addReg(MI->getOperand(ValOps).getReg());
11857 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11858 .addReg(MI->getOperand(ValOps+1).getReg());
11859
11860 // The instruction doesn't actually take any operands though.
11861 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011862
Eric Christopher228232b2010-11-30 07:20:12 +000011863 MI->eraseFromParent(); // The pseudo is gone now.
11864 return BB;
11865}
11866
11867MachineBasicBlock *
11868X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011869 DebugLoc dl = MI->getDebugLoc();
11870 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011871
Eric Christopher228232b2010-11-30 07:20:12 +000011872 // First arg in ECX, the second in EAX.
11873 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11874 .addReg(MI->getOperand(0).getReg());
11875 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11876 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011877
Eric Christopher228232b2010-11-30 07:20:12 +000011878 // The instruction doesn't actually take any operands though.
11879 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011880
Eric Christopher228232b2010-11-30 07:20:12 +000011881 MI->eraseFromParent(); // The pseudo is gone now.
11882 return BB;
11883}
11884
11885MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011886X86TargetLowering::EmitVAARG64WithCustomInserter(
11887 MachineInstr *MI,
11888 MachineBasicBlock *MBB) const {
11889 // Emit va_arg instruction on X86-64.
11890
11891 // Operands to this pseudo-instruction:
11892 // 0 ) Output : destination address (reg)
11893 // 1-5) Input : va_list address (addr, i64mem)
11894 // 6 ) ArgSize : Size (in bytes) of vararg type
11895 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11896 // 8 ) Align : Alignment of type
11897 // 9 ) EFLAGS (implicit-def)
11898
11899 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11900 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11901
11902 unsigned DestReg = MI->getOperand(0).getReg();
11903 MachineOperand &Base = MI->getOperand(1);
11904 MachineOperand &Scale = MI->getOperand(2);
11905 MachineOperand &Index = MI->getOperand(3);
11906 MachineOperand &Disp = MI->getOperand(4);
11907 MachineOperand &Segment = MI->getOperand(5);
11908 unsigned ArgSize = MI->getOperand(6).getImm();
11909 unsigned ArgMode = MI->getOperand(7).getImm();
11910 unsigned Align = MI->getOperand(8).getImm();
11911
11912 // Memory Reference
11913 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11914 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11915 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11916
11917 // Machine Information
11918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11919 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11920 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11921 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11922 DebugLoc DL = MI->getDebugLoc();
11923
11924 // struct va_list {
11925 // i32 gp_offset
11926 // i32 fp_offset
11927 // i64 overflow_area (address)
11928 // i64 reg_save_area (address)
11929 // }
11930 // sizeof(va_list) = 24
11931 // alignment(va_list) = 8
11932
11933 unsigned TotalNumIntRegs = 6;
11934 unsigned TotalNumXMMRegs = 8;
11935 bool UseGPOffset = (ArgMode == 1);
11936 bool UseFPOffset = (ArgMode == 2);
11937 unsigned MaxOffset = TotalNumIntRegs * 8 +
11938 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11939
11940 /* Align ArgSize to a multiple of 8 */
11941 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11942 bool NeedsAlign = (Align > 8);
11943
11944 MachineBasicBlock *thisMBB = MBB;
11945 MachineBasicBlock *overflowMBB;
11946 MachineBasicBlock *offsetMBB;
11947 MachineBasicBlock *endMBB;
11948
11949 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11950 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11951 unsigned OffsetReg = 0;
11952
11953 if (!UseGPOffset && !UseFPOffset) {
11954 // If we only pull from the overflow region, we don't create a branch.
11955 // We don't need to alter control flow.
11956 OffsetDestReg = 0; // unused
11957 OverflowDestReg = DestReg;
11958
11959 offsetMBB = NULL;
11960 overflowMBB = thisMBB;
11961 endMBB = thisMBB;
11962 } else {
11963 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11964 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11965 // If not, pull from overflow_area. (branch to overflowMBB)
11966 //
11967 // thisMBB
11968 // | .
11969 // | .
11970 // offsetMBB overflowMBB
11971 // | .
11972 // | .
11973 // endMBB
11974
11975 // Registers for the PHI in endMBB
11976 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11977 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11978
11979 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11980 MachineFunction *MF = MBB->getParent();
11981 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11982 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11983 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11984
11985 MachineFunction::iterator MBBIter = MBB;
11986 ++MBBIter;
11987
11988 // Insert the new basic blocks
11989 MF->insert(MBBIter, offsetMBB);
11990 MF->insert(MBBIter, overflowMBB);
11991 MF->insert(MBBIter, endMBB);
11992
11993 // Transfer the remainder of MBB and its successor edges to endMBB.
11994 endMBB->splice(endMBB->begin(), thisMBB,
11995 llvm::next(MachineBasicBlock::iterator(MI)),
11996 thisMBB->end());
11997 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11998
11999 // Make offsetMBB and overflowMBB successors of thisMBB
12000 thisMBB->addSuccessor(offsetMBB);
12001 thisMBB->addSuccessor(overflowMBB);
12002
12003 // endMBB is a successor of both offsetMBB and overflowMBB
12004 offsetMBB->addSuccessor(endMBB);
12005 overflowMBB->addSuccessor(endMBB);
12006
12007 // Load the offset value into a register
12008 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12009 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12010 .addOperand(Base)
12011 .addOperand(Scale)
12012 .addOperand(Index)
12013 .addDisp(Disp, UseFPOffset ? 4 : 0)
12014 .addOperand(Segment)
12015 .setMemRefs(MMOBegin, MMOEnd);
12016
12017 // Check if there is enough room left to pull this argument.
12018 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12019 .addReg(OffsetReg)
12020 .addImm(MaxOffset + 8 - ArgSizeA8);
12021
12022 // Branch to "overflowMBB" if offset >= max
12023 // Fall through to "offsetMBB" otherwise
12024 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12025 .addMBB(overflowMBB);
12026 }
12027
12028 // In offsetMBB, emit code to use the reg_save_area.
12029 if (offsetMBB) {
12030 assert(OffsetReg != 0);
12031
12032 // Read the reg_save_area address.
12033 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12034 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12035 .addOperand(Base)
12036 .addOperand(Scale)
12037 .addOperand(Index)
12038 .addDisp(Disp, 16)
12039 .addOperand(Segment)
12040 .setMemRefs(MMOBegin, MMOEnd);
12041
12042 // Zero-extend the offset
12043 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12044 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12045 .addImm(0)
12046 .addReg(OffsetReg)
12047 .addImm(X86::sub_32bit);
12048
12049 // Add the offset to the reg_save_area to get the final address.
12050 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12051 .addReg(OffsetReg64)
12052 .addReg(RegSaveReg);
12053
12054 // Compute the offset for the next argument
12055 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12056 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12057 .addReg(OffsetReg)
12058 .addImm(UseFPOffset ? 16 : 8);
12059
12060 // Store it back into the va_list.
12061 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12062 .addOperand(Base)
12063 .addOperand(Scale)
12064 .addOperand(Index)
12065 .addDisp(Disp, UseFPOffset ? 4 : 0)
12066 .addOperand(Segment)
12067 .addReg(NextOffsetReg)
12068 .setMemRefs(MMOBegin, MMOEnd);
12069
12070 // Jump to endMBB
12071 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12072 .addMBB(endMBB);
12073 }
12074
12075 //
12076 // Emit code to use overflow area
12077 //
12078
12079 // Load the overflow_area address into a register.
12080 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12081 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12082 .addOperand(Base)
12083 .addOperand(Scale)
12084 .addOperand(Index)
12085 .addDisp(Disp, 8)
12086 .addOperand(Segment)
12087 .setMemRefs(MMOBegin, MMOEnd);
12088
12089 // If we need to align it, do so. Otherwise, just copy the address
12090 // to OverflowDestReg.
12091 if (NeedsAlign) {
12092 // Align the overflow address
12093 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12094 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12095
12096 // aligned_addr = (addr + (align-1)) & ~(align-1)
12097 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12098 .addReg(OverflowAddrReg)
12099 .addImm(Align-1);
12100
12101 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12102 .addReg(TmpReg)
12103 .addImm(~(uint64_t)(Align-1));
12104 } else {
12105 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12106 .addReg(OverflowAddrReg);
12107 }
12108
12109 // Compute the next overflow address after this argument.
12110 // (the overflow address should be kept 8-byte aligned)
12111 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12112 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12113 .addReg(OverflowDestReg)
12114 .addImm(ArgSizeA8);
12115
12116 // Store the new overflow address.
12117 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12118 .addOperand(Base)
12119 .addOperand(Scale)
12120 .addOperand(Index)
12121 .addDisp(Disp, 8)
12122 .addOperand(Segment)
12123 .addReg(NextAddrReg)
12124 .setMemRefs(MMOBegin, MMOEnd);
12125
12126 // If we branched, emit the PHI to the front of endMBB.
12127 if (offsetMBB) {
12128 BuildMI(*endMBB, endMBB->begin(), DL,
12129 TII->get(X86::PHI), DestReg)
12130 .addReg(OffsetDestReg).addMBB(offsetMBB)
12131 .addReg(OverflowDestReg).addMBB(overflowMBB);
12132 }
12133
12134 // Erase the pseudo instruction
12135 MI->eraseFromParent();
12136
12137 return endMBB;
12138}
12139
12140MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012141X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12142 MachineInstr *MI,
12143 MachineBasicBlock *MBB) const {
12144 // Emit code to save XMM registers to the stack. The ABI says that the
12145 // number of registers to save is given in %al, so it's theoretically
12146 // possible to do an indirect jump trick to avoid saving all of them,
12147 // however this code takes a simpler approach and just executes all
12148 // of the stores if %al is non-zero. It's less code, and it's probably
12149 // easier on the hardware branch predictor, and stores aren't all that
12150 // expensive anyway.
12151
12152 // Create the new basic blocks. One block contains all the XMM stores,
12153 // and one block is the final destination regardless of whether any
12154 // stores were performed.
12155 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12156 MachineFunction *F = MBB->getParent();
12157 MachineFunction::iterator MBBIter = MBB;
12158 ++MBBIter;
12159 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12160 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12161 F->insert(MBBIter, XMMSaveMBB);
12162 F->insert(MBBIter, EndMBB);
12163
Dan Gohman14152b42010-07-06 20:24:04 +000012164 // Transfer the remainder of MBB and its successor edges to EndMBB.
12165 EndMBB->splice(EndMBB->begin(), MBB,
12166 llvm::next(MachineBasicBlock::iterator(MI)),
12167 MBB->end());
12168 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12169
Dan Gohmand6708ea2009-08-15 01:38:56 +000012170 // The original block will now fall through to the XMM save block.
12171 MBB->addSuccessor(XMMSaveMBB);
12172 // The XMMSaveMBB will fall through to the end block.
12173 XMMSaveMBB->addSuccessor(EndMBB);
12174
12175 // Now add the instructions.
12176 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12177 DebugLoc DL = MI->getDebugLoc();
12178
12179 unsigned CountReg = MI->getOperand(0).getReg();
12180 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12181 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12182
12183 if (!Subtarget->isTargetWin64()) {
12184 // If %al is 0, branch around the XMM save block.
12185 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012186 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012187 MBB->addSuccessor(EndMBB);
12188 }
12189
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012190 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012191 // In the XMM save block, save all the XMM argument registers.
12192 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12193 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012194 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012195 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012196 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012197 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012198 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012199 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012200 .addFrameIndex(RegSaveFrameIndex)
12201 .addImm(/*Scale=*/1)
12202 .addReg(/*IndexReg=*/0)
12203 .addImm(/*Disp=*/Offset)
12204 .addReg(/*Segment=*/0)
12205 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012206 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012207 }
12208
Dan Gohman14152b42010-07-06 20:24:04 +000012209 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012210
12211 return EndMBB;
12212}
Mon P Wang63307c32008-05-05 19:05:59 +000012213
Lang Hames6e3f7e42012-02-03 01:13:49 +000012214// The EFLAGS operand of SelectItr might be missing a kill marker
12215// because there were multiple uses of EFLAGS, and ISel didn't know
12216// which to mark. Figure out whether SelectItr should have had a
12217// kill marker, and set it if it should. Returns the correct kill
12218// marker value.
12219static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12220 MachineBasicBlock* BB,
12221 const TargetRegisterInfo* TRI) {
12222 // Scan forward through BB for a use/def of EFLAGS.
12223 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12224 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012225 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012226 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012227 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012228 if (mi.definesRegister(X86::EFLAGS))
12229 break; // Should have kill-flag - update below.
12230 }
12231
12232 // If we hit the end of the block, check whether EFLAGS is live into a
12233 // successor.
12234 if (miI == BB->end()) {
12235 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12236 sEnd = BB->succ_end();
12237 sItr != sEnd; ++sItr) {
12238 MachineBasicBlock* succ = *sItr;
12239 if (succ->isLiveIn(X86::EFLAGS))
12240 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012241 }
12242 }
12243
Lang Hames6e3f7e42012-02-03 01:13:49 +000012244 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12245 // out. SelectMI should have a kill flag on EFLAGS.
12246 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012247 return true;
12248}
12249
Evan Cheng60c07e12006-07-05 22:17:51 +000012250MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012251X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012252 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12254 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012255
Chris Lattner52600972009-09-02 05:57:00 +000012256 // To "insert" a SELECT_CC instruction, we actually have to insert the
12257 // diamond control-flow pattern. The incoming instruction knows the
12258 // destination vreg to set, the condition code register to branch on, the
12259 // true/false values to select between, and a branch opcode to use.
12260 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12261 MachineFunction::iterator It = BB;
12262 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012263
Chris Lattner52600972009-09-02 05:57:00 +000012264 // thisMBB:
12265 // ...
12266 // TrueVal = ...
12267 // cmpTY ccX, r1, r2
12268 // bCC copy1MBB
12269 // fallthrough --> copy0MBB
12270 MachineBasicBlock *thisMBB = BB;
12271 MachineFunction *F = BB->getParent();
12272 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12273 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012274 F->insert(It, copy0MBB);
12275 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012276
Bill Wendling730c07e2010-06-25 20:48:10 +000012277 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12278 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012279 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12280 if (!MI->killsRegister(X86::EFLAGS) &&
12281 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12282 copy0MBB->addLiveIn(X86::EFLAGS);
12283 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012284 }
12285
Dan Gohman14152b42010-07-06 20:24:04 +000012286 // Transfer the remainder of BB and its successor edges to sinkMBB.
12287 sinkMBB->splice(sinkMBB->begin(), BB,
12288 llvm::next(MachineBasicBlock::iterator(MI)),
12289 BB->end());
12290 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12291
12292 // Add the true and fallthrough blocks as its successors.
12293 BB->addSuccessor(copy0MBB);
12294 BB->addSuccessor(sinkMBB);
12295
12296 // Create the conditional branch instruction.
12297 unsigned Opc =
12298 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12299 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12300
Chris Lattner52600972009-09-02 05:57:00 +000012301 // copy0MBB:
12302 // %FalseValue = ...
12303 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012304 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012305
Chris Lattner52600972009-09-02 05:57:00 +000012306 // sinkMBB:
12307 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12308 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012309 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12310 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012311 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12312 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12313
Dan Gohman14152b42010-07-06 20:24:04 +000012314 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012315 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012316}
12317
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012318MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012319X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12320 bool Is64Bit) const {
12321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12322 DebugLoc DL = MI->getDebugLoc();
12323 MachineFunction *MF = BB->getParent();
12324 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12325
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012326 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012327
12328 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12329 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12330
12331 // BB:
12332 // ... [Till the alloca]
12333 // If stacklet is not large enough, jump to mallocMBB
12334 //
12335 // bumpMBB:
12336 // Allocate by subtracting from RSP
12337 // Jump to continueMBB
12338 //
12339 // mallocMBB:
12340 // Allocate by call to runtime
12341 //
12342 // continueMBB:
12343 // ...
12344 // [rest of original BB]
12345 //
12346
12347 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12348 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12349 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12350
12351 MachineRegisterInfo &MRI = MF->getRegInfo();
12352 const TargetRegisterClass *AddrRegClass =
12353 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12354
12355 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12356 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12357 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012358 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012359 sizeVReg = MI->getOperand(1).getReg(),
12360 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12361
12362 MachineFunction::iterator MBBIter = BB;
12363 ++MBBIter;
12364
12365 MF->insert(MBBIter, bumpMBB);
12366 MF->insert(MBBIter, mallocMBB);
12367 MF->insert(MBBIter, continueMBB);
12368
12369 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12370 (MachineBasicBlock::iterator(MI)), BB->end());
12371 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12372
12373 // Add code to the main basic block to check if the stack limit has been hit,
12374 // and if so, jump to mallocMBB otherwise to bumpMBB.
12375 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012376 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012377 .addReg(tmpSPVReg).addReg(sizeVReg);
12378 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012379 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012380 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012381 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12382
12383 // bumpMBB simply decreases the stack pointer, since we know the current
12384 // stacklet has enough space.
12385 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012386 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012387 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012388 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012389 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12390
12391 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012392 const uint32_t *RegMask =
12393 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012394 if (Is64Bit) {
12395 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12396 .addReg(sizeVReg);
12397 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012398 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12399 .addRegMask(RegMask)
12400 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012401 } else {
12402 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12403 .addImm(12);
12404 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12405 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012406 .addExternalSymbol("__morestack_allocate_stack_space")
12407 .addRegMask(RegMask)
12408 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012409 }
12410
12411 if (!Is64Bit)
12412 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12413 .addImm(16);
12414
12415 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12416 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12417 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12418
12419 // Set up the CFG correctly.
12420 BB->addSuccessor(bumpMBB);
12421 BB->addSuccessor(mallocMBB);
12422 mallocMBB->addSuccessor(continueMBB);
12423 bumpMBB->addSuccessor(continueMBB);
12424
12425 // Take care of the PHI nodes.
12426 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12427 MI->getOperand(0).getReg())
12428 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12429 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12430
12431 // Delete the original pseudo instruction.
12432 MI->eraseFromParent();
12433
12434 // And we're done.
12435 return continueMBB;
12436}
12437
12438MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012439X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012440 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12442 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012443
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012444 assert(!Subtarget->isTargetEnvMacho());
12445
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012446 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12447 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012448
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012449 if (Subtarget->isTargetWin64()) {
12450 if (Subtarget->isTargetCygMing()) {
12451 // ___chkstk(Mingw64):
12452 // Clobbers R10, R11, RAX and EFLAGS.
12453 // Updates RSP.
12454 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12455 .addExternalSymbol("___chkstk")
12456 .addReg(X86::RAX, RegState::Implicit)
12457 .addReg(X86::RSP, RegState::Implicit)
12458 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12459 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12460 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12461 } else {
12462 // __chkstk(MSVCRT): does not update stack pointer.
12463 // Clobbers R10, R11 and EFLAGS.
12464 // FIXME: RAX(allocated size) might be reused and not killed.
12465 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12466 .addExternalSymbol("__chkstk")
12467 .addReg(X86::RAX, RegState::Implicit)
12468 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12469 // RAX has the offset to subtracted from RSP.
12470 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12471 .addReg(X86::RSP)
12472 .addReg(X86::RAX);
12473 }
12474 } else {
12475 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012476 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12477
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012478 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12479 .addExternalSymbol(StackProbeSymbol)
12480 .addReg(X86::EAX, RegState::Implicit)
12481 .addReg(X86::ESP, RegState::Implicit)
12482 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12483 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12484 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12485 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012486
Dan Gohman14152b42010-07-06 20:24:04 +000012487 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012488 return BB;
12489}
Chris Lattner52600972009-09-02 05:57:00 +000012490
12491MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012492X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12493 MachineBasicBlock *BB) const {
12494 // This is pretty easy. We're taking the value that we received from
12495 // our load from the relocation, sticking it in either RDI (x86-64)
12496 // or EAX and doing an indirect call. The return value will then
12497 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012498 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012499 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012500 DebugLoc DL = MI->getDebugLoc();
12501 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012502
12503 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012504 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012505
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012506 // Get a register mask for the lowered call.
12507 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12508 // proper register mask.
12509 const uint32_t *RegMask =
12510 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012511 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012512 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12513 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012514 .addReg(X86::RIP)
12515 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012516 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012517 MI->getOperand(3).getTargetFlags())
12518 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012519 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012520 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012521 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012522 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012523 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12524 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012525 .addReg(0)
12526 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012527 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012528 MI->getOperand(3).getTargetFlags())
12529 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012530 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012531 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012532 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012533 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012534 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12535 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012536 .addReg(TII->getGlobalBaseReg(F))
12537 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012538 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012539 MI->getOperand(3).getTargetFlags())
12540 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012541 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012542 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012543 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012544 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012545
Dan Gohman14152b42010-07-06 20:24:04 +000012546 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012547 return BB;
12548}
12549
12550MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012551X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012552 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012553 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012554 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012555 case X86::TAILJMPd64:
12556 case X86::TAILJMPr64:
12557 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012558 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012559 case X86::TCRETURNdi64:
12560 case X86::TCRETURNri64:
12561 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012562 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012563 case X86::WIN_ALLOCA:
12564 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012565 case X86::SEG_ALLOCA_32:
12566 return EmitLoweredSegAlloca(MI, BB, false);
12567 case X86::SEG_ALLOCA_64:
12568 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012569 case X86::TLSCall_32:
12570 case X86::TLSCall_64:
12571 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012572 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012573 case X86::CMOV_FR32:
12574 case X86::CMOV_FR64:
12575 case X86::CMOV_V4F32:
12576 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012577 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012578 case X86::CMOV_V8F32:
12579 case X86::CMOV_V4F64:
12580 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012581 case X86::CMOV_GR16:
12582 case X86::CMOV_GR32:
12583 case X86::CMOV_RFP32:
12584 case X86::CMOV_RFP64:
12585 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012586 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012587
Dale Johannesen849f2142007-07-03 00:53:03 +000012588 case X86::FP32_TO_INT16_IN_MEM:
12589 case X86::FP32_TO_INT32_IN_MEM:
12590 case X86::FP32_TO_INT64_IN_MEM:
12591 case X86::FP64_TO_INT16_IN_MEM:
12592 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012593 case X86::FP64_TO_INT64_IN_MEM:
12594 case X86::FP80_TO_INT16_IN_MEM:
12595 case X86::FP80_TO_INT32_IN_MEM:
12596 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012597 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12598 DebugLoc DL = MI->getDebugLoc();
12599
Evan Cheng60c07e12006-07-05 22:17:51 +000012600 // Change the floating point control register to use "round towards zero"
12601 // mode when truncating to an integer value.
12602 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012603 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012604 addFrameReference(BuildMI(*BB, MI, DL,
12605 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012606
12607 // Load the old value of the high byte of the control word...
12608 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012609 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012610 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012611 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012612
12613 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012614 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012615 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012616
12617 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012618 addFrameReference(BuildMI(*BB, MI, DL,
12619 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012620
12621 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012622 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012623 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012624
12625 // Get the X86 opcode to use.
12626 unsigned Opc;
12627 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012628 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012629 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12630 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12631 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12632 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12633 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12634 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012635 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12636 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12637 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012638 }
12639
12640 X86AddressMode AM;
12641 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012642 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012643 AM.BaseType = X86AddressMode::RegBase;
12644 AM.Base.Reg = Op.getReg();
12645 } else {
12646 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012647 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012648 }
12649 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012650 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012651 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012652 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012653 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012654 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012655 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012656 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012657 AM.GV = Op.getGlobal();
12658 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012659 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012660 }
Dan Gohman14152b42010-07-06 20:24:04 +000012661 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012662 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012663
12664 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012665 addFrameReference(BuildMI(*BB, MI, DL,
12666 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012667
Dan Gohman14152b42010-07-06 20:24:04 +000012668 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012669 return BB;
12670 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012671 // String/text processing lowering.
12672 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012673 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012674 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12675 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012676 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012677 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12678 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012679 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012680 return EmitPCMP(MI, BB, 5, false /* in mem */);
12681 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012682 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012683 return EmitPCMP(MI, BB, 5, true /* in mem */);
12684
Eric Christopher228232b2010-11-30 07:20:12 +000012685 // Thread synchronization.
12686 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012687 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012688 case X86::MWAIT:
12689 return EmitMwait(MI, BB);
12690
Eric Christopherb120ab42009-08-18 22:50:32 +000012691 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012692 case X86::ATOMAND32:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012694 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012697 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012698 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12700 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012701 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012702 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012703 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012704 case X86::ATOMXOR32:
12705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012706 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012707 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012708 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012709 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012710 case X86::ATOMNAND32:
12711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012712 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012713 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012714 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012715 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012716 case X86::ATOMMIN32:
12717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12718 case X86::ATOMMAX32:
12719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12720 case X86::ATOMUMIN32:
12721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12722 case X86::ATOMUMAX32:
12723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012724
12725 case X86::ATOMAND16:
12726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12727 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012728 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012729 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012730 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012731 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012733 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012734 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012735 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012736 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012737 case X86::ATOMXOR16:
12738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12739 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012740 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012741 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012742 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012743 case X86::ATOMNAND16:
12744 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12745 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012746 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012747 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012748 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012749 case X86::ATOMMIN16:
12750 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12751 case X86::ATOMMAX16:
12752 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12753 case X86::ATOMUMIN16:
12754 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12755 case X86::ATOMUMAX16:
12756 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12757
12758 case X86::ATOMAND8:
12759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12760 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012761 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012762 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012763 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012764 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012765 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012766 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012767 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012768 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012769 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012770 case X86::ATOMXOR8:
12771 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12772 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012773 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012774 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012775 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012776 case X86::ATOMNAND8:
12777 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12778 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012779 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012780 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012781 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012782 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012783 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012784 case X86::ATOMAND64:
12785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012786 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012787 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012788 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012789 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012790 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12792 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012793 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012794 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012795 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012796 case X86::ATOMXOR64:
12797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012798 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012799 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012800 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012801 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012802 case X86::ATOMNAND64:
12803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12804 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012805 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012806 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012807 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012808 case X86::ATOMMIN64:
12809 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12810 case X86::ATOMMAX64:
12811 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12812 case X86::ATOMUMIN64:
12813 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12814 case X86::ATOMUMAX64:
12815 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012816
12817 // This group does 64-bit operations on a 32-bit host.
12818 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012819 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012820 X86::AND32rr, X86::AND32rr,
12821 X86::AND32ri, X86::AND32ri,
12822 false);
12823 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012824 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012825 X86::OR32rr, X86::OR32rr,
12826 X86::OR32ri, X86::OR32ri,
12827 false);
12828 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012829 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012830 X86::XOR32rr, X86::XOR32rr,
12831 X86::XOR32ri, X86::XOR32ri,
12832 false);
12833 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012834 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012835 X86::AND32rr, X86::AND32rr,
12836 X86::AND32ri, X86::AND32ri,
12837 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012838 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012839 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012840 X86::ADD32rr, X86::ADC32rr,
12841 X86::ADD32ri, X86::ADC32ri,
12842 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012843 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012844 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012845 X86::SUB32rr, X86::SBB32rr,
12846 X86::SUB32ri, X86::SBB32ri,
12847 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012848 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012849 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012850 X86::MOV32rr, X86::MOV32rr,
12851 X86::MOV32ri, X86::MOV32ri,
12852 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012853 case X86::VASTART_SAVE_XMM_REGS:
12854 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012855
12856 case X86::VAARG_64:
12857 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012858 }
12859}
12860
12861//===----------------------------------------------------------------------===//
12862// X86 Optimization Hooks
12863//===----------------------------------------------------------------------===//
12864
Dan Gohman475871a2008-07-27 21:46:04 +000012865void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012866 APInt &KnownZero,
12867 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012868 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012869 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012870 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012871 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012872 assert((Opc >= ISD::BUILTIN_OP_END ||
12873 Opc == ISD::INTRINSIC_WO_CHAIN ||
12874 Opc == ISD::INTRINSIC_W_CHAIN ||
12875 Opc == ISD::INTRINSIC_VOID) &&
12876 "Should use MaskedValueIsZero if you don't know whether Op"
12877 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012878
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012879 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012880 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012881 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012882 case X86ISD::ADD:
12883 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012884 case X86ISD::ADC:
12885 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012886 case X86ISD::SMUL:
12887 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012888 case X86ISD::INC:
12889 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012890 case X86ISD::OR:
12891 case X86ISD::XOR:
12892 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012893 // These nodes' second result is a boolean.
12894 if (Op.getResNo() == 0)
12895 break;
12896 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012897 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012898 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012899 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012900 case ISD::INTRINSIC_WO_CHAIN: {
12901 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12902 unsigned NumLoBits = 0;
12903 switch (IntId) {
12904 default: break;
12905 case Intrinsic::x86_sse_movmsk_ps:
12906 case Intrinsic::x86_avx_movmsk_ps_256:
12907 case Intrinsic::x86_sse2_movmsk_pd:
12908 case Intrinsic::x86_avx_movmsk_pd_256:
12909 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012910 case Intrinsic::x86_sse2_pmovmskb_128:
12911 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012912 // High bits of movmskp{s|d}, pmovmskb are known zero.
12913 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012914 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012915 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12916 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12917 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12918 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12919 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12920 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012921 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012922 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012923 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012924 break;
12925 }
12926 }
12927 break;
12928 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012929 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012930}
Chris Lattner259e97c2006-01-31 19:43:35 +000012931
Owen Andersonbc146b02010-09-21 20:42:50 +000012932unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12933 unsigned Depth) const {
12934 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12935 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12936 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012937
Owen Andersonbc146b02010-09-21 20:42:50 +000012938 // Fallback case.
12939 return 1;
12940}
12941
Evan Cheng206ee9d2006-07-07 08:33:52 +000012942/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012943/// node is a GlobalAddress + offset.
12944bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012945 const GlobalValue* &GA,
12946 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012947 if (N->getOpcode() == X86ISD::Wrapper) {
12948 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012949 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012950 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012951 return true;
12952 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012953 }
Evan Chengad4196b2008-05-12 19:56:52 +000012954 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012955}
12956
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012957/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12958/// same as extracting the high 128-bit part of 256-bit vector and then
12959/// inserting the result into the low part of a new 256-bit vector
12960static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12961 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012962 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012963
12964 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012965 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012966 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12967 SVOp->getMaskElt(j) >= 0)
12968 return false;
12969
12970 return true;
12971}
12972
12973/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12974/// same as extracting the low 128-bit part of 256-bit vector and then
12975/// inserting the result into the high part of a new 256-bit vector
12976static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12977 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012978 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012979
12980 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012981 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012982 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12983 SVOp->getMaskElt(j) >= 0)
12984 return false;
12985
12986 return true;
12987}
12988
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012989/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12990static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012991 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012992 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012993 DebugLoc dl = N->getDebugLoc();
12994 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12995 SDValue V1 = SVOp->getOperand(0);
12996 SDValue V2 = SVOp->getOperand(1);
12997 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012998 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012999
13000 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13001 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13002 //
13003 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013004 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013005 // V UNDEF BUILD_VECTOR UNDEF
13006 // \ / \ /
13007 // CONCAT_VECTOR CONCAT_VECTOR
13008 // \ /
13009 // \ /
13010 // RESULT: V + zero extended
13011 //
13012 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13013 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13014 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13015 return SDValue();
13016
13017 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13018 return SDValue();
13019
13020 // To match the shuffle mask, the first half of the mask should
13021 // be exactly the first vector, and all the rest a splat with the
13022 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013023 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013024 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13025 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13026 return SDValue();
13027
Chad Rosier3d1161e2012-01-03 21:05:52 +000013028 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13029 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
13030 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13031 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13032 SDValue ResNode =
13033 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13034 Ld->getMemoryVT(),
13035 Ld->getPointerInfo(),
13036 Ld->getAlignment(),
13037 false/*isVolatile*/, true/*ReadMem*/,
13038 false/*WriteMem*/);
13039 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13040 }
13041
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013042 // Emit a zeroed vector and insert the desired subvector on its
13043 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013044 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013045 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013046 return DCI.CombineTo(N, InsV);
13047 }
13048
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013049 //===--------------------------------------------------------------------===//
13050 // Combine some shuffles into subvector extracts and inserts:
13051 //
13052
13053 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13054 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013055 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13056 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013057 return DCI.CombineTo(N, InsV);
13058 }
13059
13060 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13061 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013062 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13063 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013064 return DCI.CombineTo(N, InsV);
13065 }
13066
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013067 return SDValue();
13068}
13069
13070/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013071static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013072 TargetLowering::DAGCombinerInfo &DCI,
13073 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013074 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013075 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013076
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013077 // Don't create instructions with illegal types after legalize types has run.
13078 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13079 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13080 return SDValue();
13081
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013082 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13083 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13084 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013085 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013086
13087 // Only handle 128 wide vector from here on.
13088 if (VT.getSizeInBits() != 128)
13089 return SDValue();
13090
13091 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13092 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13093 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013094 SmallVector<SDValue, 16> Elts;
13095 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013096 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013097
Nate Begemanfdea31a2010-03-24 20:49:50 +000013098 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013099}
Evan Chengd880b972008-05-09 21:53:03 +000013100
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013101
Craig Topperc16f8512012-04-25 06:39:39 +000013102/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013103/// a sequence of vector shuffle operations.
13104/// It is possible when we truncate 256-bit vector to 128-bit vector
13105
13106SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13107 DAGCombinerInfo &DCI) const {
13108 if (!DCI.isBeforeLegalizeOps())
13109 return SDValue();
13110
Craig Topper3ef43cf2012-04-24 06:36:35 +000013111 if (!Subtarget->hasAVX())
13112 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013113
13114 EVT VT = N->getValueType(0);
13115 SDValue Op = N->getOperand(0);
13116 EVT OpVT = Op.getValueType();
13117 DebugLoc dl = N->getDebugLoc();
13118
13119 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13120
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013121 if (Subtarget->hasAVX2()) {
13122 // AVX2: v4i64 -> v4i32
13123
13124 // VPERMD
13125 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13126
13127 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13128 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13129 ShufMask);
13130
Craig Topperd63fa652012-04-22 18:51:37 +000013131 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13132 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013133 }
13134
13135 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013136 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013137 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013138
13139 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013140 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013141
13142 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13143 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13144
13145 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013146 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013147
Craig Topperd63fa652012-04-22 18:51:37 +000013148 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13149 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013150
13151 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013152 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013153
Elena Demikhovsky73252572012-02-01 10:33:05 +000013154 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013155 }
Craig Topperd63fa652012-04-22 18:51:37 +000013156
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013157 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13158
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013159 if (Subtarget->hasAVX2()) {
13160 // AVX2: v8i32 -> v8i16
13161
13162 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013163
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013164 // PSHUFB
13165 SmallVector<SDValue,32> pshufbMask;
13166 for (unsigned i = 0; i < 2; ++i) {
13167 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13168 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13169 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13170 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13171 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13172 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13173 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13174 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13175 for (unsigned j = 0; j < 8; ++j)
13176 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13177 }
Craig Topperd63fa652012-04-22 18:51:37 +000013178 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13179 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013180 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13181
13182 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13183
13184 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013185 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013186 &ShufMask[0]);
13187
Craig Topperd63fa652012-04-22 18:51:37 +000013188 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13189 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013190
13191 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13192 }
13193
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013194 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013195 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013196
13197 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013198 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013199
13200 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13201 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13202
13203 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013204 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13205 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013206
Craig Topperd63fa652012-04-22 18:51:37 +000013207 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013208 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013209 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013210 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013211
13212 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13213 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13214
13215 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013216 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013217
Elena Demikhovsky73252572012-02-01 10:33:05 +000013218 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013219 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013220 }
13221
13222 return SDValue();
13223}
13224
Craig Topper89f4e662012-03-20 07:17:59 +000013225/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13226/// specific shuffle of a load can be folded into a single element load.
13227/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13228/// shuffles have been customed lowered so we need to handle those here.
13229static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13230 TargetLowering::DAGCombinerInfo &DCI) {
13231 if (DCI.isBeforeLegalizeOps())
13232 return SDValue();
13233
13234 SDValue InVec = N->getOperand(0);
13235 SDValue EltNo = N->getOperand(1);
13236
13237 if (!isa<ConstantSDNode>(EltNo))
13238 return SDValue();
13239
13240 EVT VT = InVec.getValueType();
13241
13242 bool HasShuffleIntoBitcast = false;
13243 if (InVec.getOpcode() == ISD::BITCAST) {
13244 // Don't duplicate a load with other uses.
13245 if (!InVec.hasOneUse())
13246 return SDValue();
13247 EVT BCVT = InVec.getOperand(0).getValueType();
13248 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13249 return SDValue();
13250 InVec = InVec.getOperand(0);
13251 HasShuffleIntoBitcast = true;
13252 }
13253
13254 if (!isTargetShuffle(InVec.getOpcode()))
13255 return SDValue();
13256
13257 // Don't duplicate a load with other uses.
13258 if (!InVec.hasOneUse())
13259 return SDValue();
13260
13261 SmallVector<int, 16> ShuffleMask;
13262 bool UnaryShuffle;
13263 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13264 return SDValue();
13265
13266 // Select the input vector, guarding against out of range extract vector.
13267 unsigned NumElems = VT.getVectorNumElements();
13268 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13269 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13270 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13271 : InVec.getOperand(1);
13272
13273 // If inputs to shuffle are the same for both ops, then allow 2 uses
13274 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13275
13276 if (LdNode.getOpcode() == ISD::BITCAST) {
13277 // Don't duplicate a load with other uses.
13278 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13279 return SDValue();
13280
13281 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13282 LdNode = LdNode.getOperand(0);
13283 }
13284
13285 if (!ISD::isNormalLoad(LdNode.getNode()))
13286 return SDValue();
13287
13288 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13289
13290 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13291 return SDValue();
13292
13293 if (HasShuffleIntoBitcast) {
13294 // If there's a bitcast before the shuffle, check if the load type and
13295 // alignment is valid.
13296 unsigned Align = LN0->getAlignment();
13297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13298 unsigned NewAlign = TLI.getTargetData()->
13299 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13300
13301 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13302 return SDValue();
13303 }
13304
13305 // All checks match so transform back to vector_shuffle so that DAG combiner
13306 // can finish the job
13307 DebugLoc dl = N->getDebugLoc();
13308
13309 // Create shuffle node taking into account the case that its a unary shuffle
13310 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13311 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13312 InVec.getOperand(0), Shuffle,
13313 &ShuffleMask[0]);
13314 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13315 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13316 EltNo);
13317}
13318
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013319/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13320/// generation and convert it from being a bunch of shuffles and extracts
13321/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013322static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013323 TargetLowering::DAGCombinerInfo &DCI) {
13324 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13325 if (NewOp.getNode())
13326 return NewOp;
13327
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013328 SDValue InputVector = N->getOperand(0);
13329
13330 // Only operate on vectors of 4 elements, where the alternative shuffling
13331 // gets to be more expensive.
13332 if (InputVector.getValueType() != MVT::v4i32)
13333 return SDValue();
13334
13335 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13336 // single use which is a sign-extend or zero-extend, and all elements are
13337 // used.
13338 SmallVector<SDNode *, 4> Uses;
13339 unsigned ExtractedElements = 0;
13340 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13341 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13342 if (UI.getUse().getResNo() != InputVector.getResNo())
13343 return SDValue();
13344
13345 SDNode *Extract = *UI;
13346 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13347 return SDValue();
13348
13349 if (Extract->getValueType(0) != MVT::i32)
13350 return SDValue();
13351 if (!Extract->hasOneUse())
13352 return SDValue();
13353 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13354 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13355 return SDValue();
13356 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13357 return SDValue();
13358
13359 // Record which element was extracted.
13360 ExtractedElements |=
13361 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13362
13363 Uses.push_back(Extract);
13364 }
13365
13366 // If not all the elements were used, this may not be worthwhile.
13367 if (ExtractedElements != 15)
13368 return SDValue();
13369
13370 // Ok, we've now decided to do the transformation.
13371 DebugLoc dl = InputVector.getDebugLoc();
13372
13373 // Store the value to a temporary stack slot.
13374 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013375 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13376 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013377
13378 // Replace each use (extract) with a load of the appropriate element.
13379 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13380 UE = Uses.end(); UI != UE; ++UI) {
13381 SDNode *Extract = *UI;
13382
Nadav Rotem86694292011-05-17 08:31:57 +000013383 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013384 SDValue Idx = Extract->getOperand(1);
13385 unsigned EltSize =
13386 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13387 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013388 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013389 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13390
Nadav Rotem86694292011-05-17 08:31:57 +000013391 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013392 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013393
13394 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013395 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013396 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013397 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013398
13399 // Replace the exact with the load.
13400 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13401 }
13402
13403 // The replacement was made in place; don't return anything.
13404 return SDValue();
13405}
13406
Duncan Sands6bcd2192011-09-17 16:49:39 +000013407/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13408/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013409static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013410 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013411 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013412
13413
Chris Lattner47b4ce82009-03-11 05:48:52 +000013414 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013415 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013416 // Get the LHS/RHS of the select.
13417 SDValue LHS = N->getOperand(1);
13418 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013419 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013420
Dan Gohman670e5392009-09-21 18:03:22 +000013421 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013422 // instructions match the semantics of the common C idiom x<y?x:y but not
13423 // x<=y?x:y, because of how they handle negative zero (which can be
13424 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013425 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13426 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013427 (Subtarget->hasSSE2() ||
13428 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013429 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013430
Chris Lattner47b4ce82009-03-11 05:48:52 +000013431 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013432 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013433 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13434 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013435 switch (CC) {
13436 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013437 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013438 // Converting this to a min would handle NaNs incorrectly, and swapping
13439 // the operands would cause it to handle comparisons between positive
13440 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013441 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013442 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013443 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13444 break;
13445 std::swap(LHS, RHS);
13446 }
Dan Gohman670e5392009-09-21 18:03:22 +000013447 Opcode = X86ISD::FMIN;
13448 break;
13449 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013450 // Converting this to a min would handle comparisons between positive
13451 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013452 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013453 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13454 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013455 Opcode = X86ISD::FMIN;
13456 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013457 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013458 // Converting this to a min would handle both negative zeros and NaNs
13459 // incorrectly, but we can swap the operands to fix both.
13460 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013461 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013462 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013463 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013464 Opcode = X86ISD::FMIN;
13465 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013466
Dan Gohman670e5392009-09-21 18:03:22 +000013467 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013468 // Converting this to a max would handle comparisons between positive
13469 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013470 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013471 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013472 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013473 Opcode = X86ISD::FMAX;
13474 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013475 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013476 // Converting this to a max would handle NaNs incorrectly, and swapping
13477 // the operands would cause it to handle comparisons between positive
13478 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013479 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013480 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013481 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13482 break;
13483 std::swap(LHS, RHS);
13484 }
Dan Gohman670e5392009-09-21 18:03:22 +000013485 Opcode = X86ISD::FMAX;
13486 break;
13487 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013488 // Converting this to a max would handle both negative zeros and NaNs
13489 // incorrectly, but we can swap the operands to fix both.
13490 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013491 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013492 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013493 case ISD::SETGE:
13494 Opcode = X86ISD::FMAX;
13495 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013496 }
Dan Gohman670e5392009-09-21 18:03:22 +000013497 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013498 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13499 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013500 switch (CC) {
13501 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013502 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013503 // Converting this to a min would handle comparisons between positive
13504 // and negative zero incorrectly, and swapping the operands would
13505 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013506 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013507 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013508 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013509 break;
13510 std::swap(LHS, RHS);
13511 }
Dan Gohman670e5392009-09-21 18:03:22 +000013512 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013513 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013514 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013515 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013516 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013517 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13518 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013519 Opcode = X86ISD::FMIN;
13520 break;
13521 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013522 // Converting this to a min would handle both negative zeros and NaNs
13523 // incorrectly, but we can swap the operands to fix both.
13524 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013525 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013526 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013527 case ISD::SETGE:
13528 Opcode = X86ISD::FMIN;
13529 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013530
Dan Gohman670e5392009-09-21 18:03:22 +000013531 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013532 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013533 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013534 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013535 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013536 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013537 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013538 // Converting this to a max would handle comparisons between positive
13539 // and negative zero incorrectly, and swapping the operands would
13540 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013541 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013542 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013543 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013544 break;
13545 std::swap(LHS, RHS);
13546 }
Dan Gohman670e5392009-09-21 18:03:22 +000013547 Opcode = X86ISD::FMAX;
13548 break;
13549 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013550 // Converting this to a max would handle both negative zeros and NaNs
13551 // incorrectly, but we can swap the operands to fix both.
13552 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013553 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013554 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013555 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013556 Opcode = X86ISD::FMAX;
13557 break;
13558 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013559 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013560
Chris Lattner47b4ce82009-03-11 05:48:52 +000013561 if (Opcode)
13562 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013563 }
Eric Christopherfd179292009-08-27 18:07:15 +000013564
Chris Lattnerd1980a52009-03-12 06:52:53 +000013565 // If this is a select between two integer constants, try to do some
13566 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013567 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13568 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013569 // Don't do this for crazy integer types.
13570 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13571 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013572 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013573 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013574
Chris Lattnercee56e72009-03-13 05:53:31 +000013575 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013576 // Efficiently invertible.
13577 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13578 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13579 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13580 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013581 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013582 }
Eric Christopherfd179292009-08-27 18:07:15 +000013583
Chris Lattnerd1980a52009-03-12 06:52:53 +000013584 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013585 if (FalseC->getAPIntValue() == 0 &&
13586 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013587 if (NeedsCondInvert) // Invert the condition if needed.
13588 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13589 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013590
Chris Lattnerd1980a52009-03-12 06:52:53 +000013591 // Zero extend the condition if needed.
13592 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013593
Chris Lattnercee56e72009-03-13 05:53:31 +000013594 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013595 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013596 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013597 }
Eric Christopherfd179292009-08-27 18:07:15 +000013598
Chris Lattner97a29a52009-03-13 05:22:11 +000013599 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013600 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013601 if (NeedsCondInvert) // Invert the condition if needed.
13602 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13603 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013604
Chris Lattner97a29a52009-03-13 05:22:11 +000013605 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013606 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13607 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013608 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013609 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013610 }
Eric Christopherfd179292009-08-27 18:07:15 +000013611
Chris Lattnercee56e72009-03-13 05:53:31 +000013612 // Optimize cases that will turn into an LEA instruction. This requires
13613 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013614 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013615 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013616 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013617
Chris Lattnercee56e72009-03-13 05:53:31 +000013618 bool isFastMultiplier = false;
13619 if (Diff < 10) {
13620 switch ((unsigned char)Diff) {
13621 default: break;
13622 case 1: // result = add base, cond
13623 case 2: // result = lea base( , cond*2)
13624 case 3: // result = lea base(cond, cond*2)
13625 case 4: // result = lea base( , cond*4)
13626 case 5: // result = lea base(cond, cond*4)
13627 case 8: // result = lea base( , cond*8)
13628 case 9: // result = lea base(cond, cond*8)
13629 isFastMultiplier = true;
13630 break;
13631 }
13632 }
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnercee56e72009-03-13 05:53:31 +000013634 if (isFastMultiplier) {
13635 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13636 if (NeedsCondInvert) // Invert the condition if needed.
13637 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13638 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013639
Chris Lattnercee56e72009-03-13 05:53:31 +000013640 // Zero extend the condition if needed.
13641 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13642 Cond);
13643 // Scale the condition by the difference.
13644 if (Diff != 1)
13645 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13646 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013647
Chris Lattnercee56e72009-03-13 05:53:31 +000013648 // Add the base if non-zero.
13649 if (FalseC->getAPIntValue() != 0)
13650 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13651 SDValue(FalseC, 0));
13652 return Cond;
13653 }
Eric Christopherfd179292009-08-27 18:07:15 +000013654 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013655 }
13656 }
Eric Christopherfd179292009-08-27 18:07:15 +000013657
Evan Cheng56f582d2012-01-04 01:41:39 +000013658 // Canonicalize max and min:
13659 // (x > y) ? x : y -> (x >= y) ? x : y
13660 // (x < y) ? x : y -> (x <= y) ? x : y
13661 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13662 // the need for an extra compare
13663 // against zero. e.g.
13664 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13665 // subl %esi, %edi
13666 // testl %edi, %edi
13667 // movl $0, %eax
13668 // cmovgl %edi, %eax
13669 // =>
13670 // xorl %eax, %eax
13671 // subl %esi, $edi
13672 // cmovsl %eax, %edi
13673 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13674 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13675 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13676 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13677 switch (CC) {
13678 default: break;
13679 case ISD::SETLT:
13680 case ISD::SETGT: {
13681 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13682 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13683 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13684 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13685 }
13686 }
13687 }
13688
Nadav Rotemcc616562012-01-15 19:27:55 +000013689 // If we know that this node is legal then we know that it is going to be
13690 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13691 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13692 // to simplify previous instructions.
13693 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13694 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13695 !DCI.isBeforeLegalize() &&
13696 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13697 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13698 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13699 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13700
13701 APInt KnownZero, KnownOne;
13702 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13703 DCI.isBeforeLegalizeOps());
13704 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13705 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13706 DCI.CommitTargetLoweringOpt(TLO);
13707 }
13708
Dan Gohman475871a2008-07-27 21:46:04 +000013709 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013710}
13711
Chris Lattnerd1980a52009-03-12 06:52:53 +000013712/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13713static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13714 TargetLowering::DAGCombinerInfo &DCI) {
13715 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013716
Chris Lattnerd1980a52009-03-12 06:52:53 +000013717 // If the flag operand isn't dead, don't touch this CMOV.
13718 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13719 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013720
Evan Chengb5a55d92011-05-24 01:48:22 +000013721 SDValue FalseOp = N->getOperand(0);
13722 SDValue TrueOp = N->getOperand(1);
13723 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13724 SDValue Cond = N->getOperand(3);
13725 if (CC == X86::COND_E || CC == X86::COND_NE) {
13726 switch (Cond.getOpcode()) {
13727 default: break;
13728 case X86ISD::BSR:
13729 case X86ISD::BSF:
13730 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13731 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13732 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13733 }
13734 }
13735
Chris Lattnerd1980a52009-03-12 06:52:53 +000013736 // If this is a select between two integer constants, try to do some
13737 // optimizations. Note that the operands are ordered the opposite of SELECT
13738 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013739 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13740 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013741 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13742 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013743 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13744 CC = X86::GetOppositeBranchCondition(CC);
13745 std::swap(TrueC, FalseC);
13746 }
Eric Christopherfd179292009-08-27 18:07:15 +000013747
Chris Lattnerd1980a52009-03-12 06:52:53 +000013748 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013749 // This is efficient for any integer data type (including i8/i16) and
13750 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013751 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013752 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13753 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013754
Chris Lattnerd1980a52009-03-12 06:52:53 +000013755 // Zero extend the condition if needed.
13756 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013757
Chris Lattnerd1980a52009-03-12 06:52:53 +000013758 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13759 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013760 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013761 if (N->getNumValues() == 2) // Dead flag value?
13762 return DCI.CombineTo(N, Cond, SDValue());
13763 return Cond;
13764 }
Eric Christopherfd179292009-08-27 18:07:15 +000013765
Chris Lattnercee56e72009-03-13 05:53:31 +000013766 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13767 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013768 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013769 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13770 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013771
Chris Lattner97a29a52009-03-13 05:22:11 +000013772 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013773 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13774 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013775 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13776 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013777
Chris Lattner97a29a52009-03-13 05:22:11 +000013778 if (N->getNumValues() == 2) // Dead flag value?
13779 return DCI.CombineTo(N, Cond, SDValue());
13780 return Cond;
13781 }
Eric Christopherfd179292009-08-27 18:07:15 +000013782
Chris Lattnercee56e72009-03-13 05:53:31 +000013783 // Optimize cases that will turn into an LEA instruction. This requires
13784 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013785 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013786 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013787 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013788
Chris Lattnercee56e72009-03-13 05:53:31 +000013789 bool isFastMultiplier = false;
13790 if (Diff < 10) {
13791 switch ((unsigned char)Diff) {
13792 default: break;
13793 case 1: // result = add base, cond
13794 case 2: // result = lea base( , cond*2)
13795 case 3: // result = lea base(cond, cond*2)
13796 case 4: // result = lea base( , cond*4)
13797 case 5: // result = lea base(cond, cond*4)
13798 case 8: // result = lea base( , cond*8)
13799 case 9: // result = lea base(cond, cond*8)
13800 isFastMultiplier = true;
13801 break;
13802 }
13803 }
Eric Christopherfd179292009-08-27 18:07:15 +000013804
Chris Lattnercee56e72009-03-13 05:53:31 +000013805 if (isFastMultiplier) {
13806 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013807 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13808 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013809 // Zero extend the condition if needed.
13810 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13811 Cond);
13812 // Scale the condition by the difference.
13813 if (Diff != 1)
13814 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13815 DAG.getConstant(Diff, Cond.getValueType()));
13816
13817 // Add the base if non-zero.
13818 if (FalseC->getAPIntValue() != 0)
13819 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13820 SDValue(FalseC, 0));
13821 if (N->getNumValues() == 2) // Dead flag value?
13822 return DCI.CombineTo(N, Cond, SDValue());
13823 return Cond;
13824 }
Eric Christopherfd179292009-08-27 18:07:15 +000013825 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013826 }
13827 }
13828 return SDValue();
13829}
13830
13831
Evan Cheng0b0cd912009-03-28 05:57:29 +000013832/// PerformMulCombine - Optimize a single multiply with constant into two
13833/// in order to implement it with two cheaper instructions, e.g.
13834/// LEA + SHL, LEA + LEA.
13835static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13836 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013837 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13838 return SDValue();
13839
Owen Andersone50ed302009-08-10 22:56:29 +000013840 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013841 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013842 return SDValue();
13843
13844 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13845 if (!C)
13846 return SDValue();
13847 uint64_t MulAmt = C->getZExtValue();
13848 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13849 return SDValue();
13850
13851 uint64_t MulAmt1 = 0;
13852 uint64_t MulAmt2 = 0;
13853 if ((MulAmt % 9) == 0) {
13854 MulAmt1 = 9;
13855 MulAmt2 = MulAmt / 9;
13856 } else if ((MulAmt % 5) == 0) {
13857 MulAmt1 = 5;
13858 MulAmt2 = MulAmt / 5;
13859 } else if ((MulAmt % 3) == 0) {
13860 MulAmt1 = 3;
13861 MulAmt2 = MulAmt / 3;
13862 }
13863 if (MulAmt2 &&
13864 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13865 DebugLoc DL = N->getDebugLoc();
13866
13867 if (isPowerOf2_64(MulAmt2) &&
13868 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13869 // If second multiplifer is pow2, issue it first. We want the multiply by
13870 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13871 // is an add.
13872 std::swap(MulAmt1, MulAmt2);
13873
13874 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013875 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013876 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013877 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013878 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013879 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013880 DAG.getConstant(MulAmt1, VT));
13881
Eric Christopherfd179292009-08-27 18:07:15 +000013882 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013883 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013884 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013885 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013886 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013887 DAG.getConstant(MulAmt2, VT));
13888
13889 // Do not add new nodes to DAG combiner worklist.
13890 DCI.CombineTo(N, NewMul, false);
13891 }
13892 return SDValue();
13893}
13894
Evan Chengad9c0a32009-12-15 00:53:42 +000013895static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13896 SDValue N0 = N->getOperand(0);
13897 SDValue N1 = N->getOperand(1);
13898 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13899 EVT VT = N0.getValueType();
13900
13901 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13902 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013903 if (VT.isInteger() && !VT.isVector() &&
13904 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013905 N0.getOperand(1).getOpcode() == ISD::Constant) {
13906 SDValue N00 = N0.getOperand(0);
13907 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13908 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13909 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13910 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13911 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13912 APInt ShAmt = N1C->getAPIntValue();
13913 Mask = Mask.shl(ShAmt);
13914 if (Mask != 0)
13915 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13916 N00, DAG.getConstant(Mask, VT));
13917 }
13918 }
13919
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013920
13921 // Hardware support for vector shifts is sparse which makes us scalarize the
13922 // vector operations in many cases. Also, on sandybridge ADD is faster than
13923 // shl.
13924 // (shl V, 1) -> add V,V
13925 if (isSplatVector(N1.getNode())) {
13926 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13927 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13928 // We shift all of the values by one. In many cases we do not have
13929 // hardware support for this operation. This is better expressed as an ADD
13930 // of two values.
13931 if (N1C && (1 == N1C->getZExtValue())) {
13932 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13933 }
13934 }
13935
Evan Chengad9c0a32009-12-15 00:53:42 +000013936 return SDValue();
13937}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013938
Nate Begeman740ab032009-01-26 00:52:55 +000013939/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13940/// when possible.
13941static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013942 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013943 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013944 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013945 if (N->getOpcode() == ISD::SHL) {
13946 SDValue V = PerformSHLCombine(N, DAG);
13947 if (V.getNode()) return V;
13948 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013949
Nate Begeman740ab032009-01-26 00:52:55 +000013950 // On X86 with SSE2 support, we can transform this to a vector shift if
13951 // all elements are shifted by the same amount. We can't do this in legalize
13952 // because the a constant vector is typically transformed to a constant pool
13953 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013954 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013955 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013956
Craig Topper7be5dfd2011-11-12 09:58:49 +000013957 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13958 (!Subtarget->hasAVX2() ||
13959 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013960 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013961
Mon P Wang3becd092009-01-28 08:12:05 +000013962 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013963 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013964 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013965 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013966 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13967 unsigned NumElts = VT.getVectorNumElements();
13968 unsigned i = 0;
13969 for (; i != NumElts; ++i) {
13970 SDValue Arg = ShAmtOp.getOperand(i);
13971 if (Arg.getOpcode() == ISD::UNDEF) continue;
13972 BaseShAmt = Arg;
13973 break;
13974 }
Craig Topper37c26772012-01-17 04:44:50 +000013975 // Handle the case where the build_vector is all undef
13976 // FIXME: Should DAG allow this?
13977 if (i == NumElts)
13978 return SDValue();
13979
Mon P Wang3becd092009-01-28 08:12:05 +000013980 for (; i != NumElts; ++i) {
13981 SDValue Arg = ShAmtOp.getOperand(i);
13982 if (Arg.getOpcode() == ISD::UNDEF) continue;
13983 if (Arg != BaseShAmt) {
13984 return SDValue();
13985 }
13986 }
13987 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013988 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013989 SDValue InVec = ShAmtOp.getOperand(0);
13990 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13991 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13992 unsigned i = 0;
13993 for (; i != NumElts; ++i) {
13994 SDValue Arg = InVec.getOperand(i);
13995 if (Arg.getOpcode() == ISD::UNDEF) continue;
13996 BaseShAmt = Arg;
13997 break;
13998 }
13999 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14000 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014001 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014002 if (C->getZExtValue() == SplatIdx)
14003 BaseShAmt = InVec.getOperand(1);
14004 }
14005 }
Mon P Wang845b1892012-02-01 22:15:20 +000014006 if (BaseShAmt.getNode() == 0) {
14007 // Don't create instructions with illegal types after legalize
14008 // types has run.
14009 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14010 !DCI.isBeforeLegalize())
14011 return SDValue();
14012
Mon P Wangefa42202009-09-03 19:56:25 +000014013 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14014 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014015 }
Mon P Wang3becd092009-01-28 08:12:05 +000014016 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014017 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014018
Mon P Wangefa42202009-09-03 19:56:25 +000014019 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014020 if (EltVT.bitsGT(MVT::i32))
14021 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14022 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014023 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014024
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014025 // The shift amount is identical so we can do a vector shift.
14026 SDValue ValOp = N->getOperand(0);
14027 switch (N->getOpcode()) {
14028 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014029 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014030 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014031 switch (VT.getSimpleVT().SimpleTy) {
14032 default: return SDValue();
14033 case MVT::v2i64:
14034 case MVT::v4i32:
14035 case MVT::v8i16:
14036 case MVT::v4i64:
14037 case MVT::v8i32:
14038 case MVT::v16i16:
14039 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14040 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014041 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014042 switch (VT.getSimpleVT().SimpleTy) {
14043 default: return SDValue();
14044 case MVT::v4i32:
14045 case MVT::v8i16:
14046 case MVT::v8i32:
14047 case MVT::v16i16:
14048 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14049 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014050 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014051 switch (VT.getSimpleVT().SimpleTy) {
14052 default: return SDValue();
14053 case MVT::v2i64:
14054 case MVT::v4i32:
14055 case MVT::v8i16:
14056 case MVT::v4i64:
14057 case MVT::v8i32:
14058 case MVT::v16i16:
14059 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14060 }
Nate Begeman740ab032009-01-26 00:52:55 +000014061 }
Nate Begeman740ab032009-01-26 00:52:55 +000014062}
14063
Nate Begemanb65c1752010-12-17 22:55:37 +000014064
Stuart Hastings865f0932011-06-03 23:53:54 +000014065// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14066// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14067// and friends. Likewise for OR -> CMPNEQSS.
14068static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14069 TargetLowering::DAGCombinerInfo &DCI,
14070 const X86Subtarget *Subtarget) {
14071 unsigned opcode;
14072
14073 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14074 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014075 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014076 SDValue N0 = N->getOperand(0);
14077 SDValue N1 = N->getOperand(1);
14078 SDValue CMP0 = N0->getOperand(1);
14079 SDValue CMP1 = N1->getOperand(1);
14080 DebugLoc DL = N->getDebugLoc();
14081
14082 // The SETCCs should both refer to the same CMP.
14083 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14084 return SDValue();
14085
14086 SDValue CMP00 = CMP0->getOperand(0);
14087 SDValue CMP01 = CMP0->getOperand(1);
14088 EVT VT = CMP00.getValueType();
14089
14090 if (VT == MVT::f32 || VT == MVT::f64) {
14091 bool ExpectingFlags = false;
14092 // Check for any users that want flags:
14093 for (SDNode::use_iterator UI = N->use_begin(),
14094 UE = N->use_end();
14095 !ExpectingFlags && UI != UE; ++UI)
14096 switch (UI->getOpcode()) {
14097 default:
14098 case ISD::BR_CC:
14099 case ISD::BRCOND:
14100 case ISD::SELECT:
14101 ExpectingFlags = true;
14102 break;
14103 case ISD::CopyToReg:
14104 case ISD::SIGN_EXTEND:
14105 case ISD::ZERO_EXTEND:
14106 case ISD::ANY_EXTEND:
14107 break;
14108 }
14109
14110 if (!ExpectingFlags) {
14111 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14112 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14113
14114 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14115 X86::CondCode tmp = cc0;
14116 cc0 = cc1;
14117 cc1 = tmp;
14118 }
14119
14120 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14121 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14122 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14123 X86ISD::NodeType NTOperator = is64BitFP ?
14124 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14125 // FIXME: need symbolic constants for these magic numbers.
14126 // See X86ATTInstPrinter.cpp:printSSECC().
14127 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14128 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14129 DAG.getConstant(x86cc, MVT::i8));
14130 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14131 OnesOrZeroesF);
14132 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14133 DAG.getConstant(1, MVT::i32));
14134 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14135 return OneBitOfTruth;
14136 }
14137 }
14138 }
14139 }
14140 return SDValue();
14141}
14142
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014143/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14144/// so it can be folded inside ANDNP.
14145static bool CanFoldXORWithAllOnes(const SDNode *N) {
14146 EVT VT = N->getValueType(0);
14147
14148 // Match direct AllOnes for 128 and 256-bit vectors
14149 if (ISD::isBuildVectorAllOnes(N))
14150 return true;
14151
14152 // Look through a bit convert.
14153 if (N->getOpcode() == ISD::BITCAST)
14154 N = N->getOperand(0).getNode();
14155
14156 // Sometimes the operand may come from a insert_subvector building a 256-bit
14157 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014158 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014159 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14160 SDValue V1 = N->getOperand(0);
14161 SDValue V2 = N->getOperand(1);
14162
14163 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14164 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14165 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14166 ISD::isBuildVectorAllOnes(V2.getNode()))
14167 return true;
14168 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014169
14170 return false;
14171}
14172
Nate Begemanb65c1752010-12-17 22:55:37 +000014173static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14174 TargetLowering::DAGCombinerInfo &DCI,
14175 const X86Subtarget *Subtarget) {
14176 if (DCI.isBeforeLegalizeOps())
14177 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014178
Stuart Hastings865f0932011-06-03 23:53:54 +000014179 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14180 if (R.getNode())
14181 return R;
14182
Craig Topper54a11172011-10-14 07:06:56 +000014183 EVT VT = N->getValueType(0);
14184
Craig Topperb4c94572011-10-21 06:55:01 +000014185 // Create ANDN, BLSI, and BLSR instructions
14186 // BLSI is X & (-X)
14187 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014188 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14189 SDValue N0 = N->getOperand(0);
14190 SDValue N1 = N->getOperand(1);
14191 DebugLoc DL = N->getDebugLoc();
14192
14193 // Check LHS for not
14194 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14195 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14196 // Check RHS for not
14197 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14198 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14199
Craig Topperb4c94572011-10-21 06:55:01 +000014200 // Check LHS for neg
14201 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14202 isZero(N0.getOperand(0)))
14203 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14204
14205 // Check RHS for neg
14206 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14207 isZero(N1.getOperand(0)))
14208 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14209
14210 // Check LHS for X-1
14211 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14212 isAllOnes(N0.getOperand(1)))
14213 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14214
14215 // Check RHS for X-1
14216 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14217 isAllOnes(N1.getOperand(1)))
14218 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14219
Craig Topper54a11172011-10-14 07:06:56 +000014220 return SDValue();
14221 }
14222
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014223 // Want to form ANDNP nodes:
14224 // 1) In the hopes of then easily combining them with OR and AND nodes
14225 // to form PBLEND/PSIGN.
14226 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014227 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014228 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014229
Nate Begemanb65c1752010-12-17 22:55:37 +000014230 SDValue N0 = N->getOperand(0);
14231 SDValue N1 = N->getOperand(1);
14232 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014233
Nate Begemanb65c1752010-12-17 22:55:37 +000014234 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014235 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014236 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14237 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014238 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014239
14240 // Check RHS for vnot
14241 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014242 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14243 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014244 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014245
Nate Begemanb65c1752010-12-17 22:55:37 +000014246 return SDValue();
14247}
14248
Evan Cheng760d1942010-01-04 21:22:48 +000014249static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014250 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014251 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014252 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014253 return SDValue();
14254
Stuart Hastings865f0932011-06-03 23:53:54 +000014255 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14256 if (R.getNode())
14257 return R;
14258
Evan Cheng760d1942010-01-04 21:22:48 +000014259 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014260
Evan Cheng760d1942010-01-04 21:22:48 +000014261 SDValue N0 = N->getOperand(0);
14262 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014263
Nate Begemanb65c1752010-12-17 22:55:37 +000014264 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014265 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014266 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014267 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14268 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014269
Craig Topper1666cb62011-11-19 07:07:26 +000014270 // Canonicalize pandn to RHS
14271 if (N0.getOpcode() == X86ISD::ANDNP)
14272 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014273 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014274 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14275 SDValue Mask = N1.getOperand(0);
14276 SDValue X = N1.getOperand(1);
14277 SDValue Y;
14278 if (N0.getOperand(0) == Mask)
14279 Y = N0.getOperand(1);
14280 if (N0.getOperand(1) == Mask)
14281 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014282
Craig Topper1666cb62011-11-19 07:07:26 +000014283 // Check to see if the mask appeared in both the AND and ANDNP and
14284 if (!Y.getNode())
14285 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014286
Craig Topper1666cb62011-11-19 07:07:26 +000014287 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014288 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014289 if (Mask.getOpcode() == ISD::BITCAST)
14290 Mask = Mask.getOperand(0);
14291 if (X.getOpcode() == ISD::BITCAST)
14292 X = X.getOperand(0);
14293 if (Y.getOpcode() == ISD::BITCAST)
14294 Y = Y.getOperand(0);
14295
Craig Topper1666cb62011-11-19 07:07:26 +000014296 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014297
Craig Toppered2e13d2012-01-22 19:15:14 +000014298 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014299 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14300 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014301 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014302 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014303
14304 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014305 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014306 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14307 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14308 if ((SraAmt + 1) != EltBits)
14309 return SDValue();
14310
14311 DebugLoc DL = N->getDebugLoc();
14312
14313 // Now we know we at least have a plendvb with the mask val. See if
14314 // we can form a psignb/w/d.
14315 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014316 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14317 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014318 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14319 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14320 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014321 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014322 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014323 }
14324 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014325 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014326 return SDValue();
14327
14328 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14329
14330 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14331 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14332 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014333 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014334 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014335 }
14336 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014337
Craig Topper1666cb62011-11-19 07:07:26 +000014338 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14339 return SDValue();
14340
Nate Begemanb65c1752010-12-17 22:55:37 +000014341 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014342 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14343 std::swap(N0, N1);
14344 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14345 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014346 if (!N0.hasOneUse() || !N1.hasOneUse())
14347 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014348
14349 SDValue ShAmt0 = N0.getOperand(1);
14350 if (ShAmt0.getValueType() != MVT::i8)
14351 return SDValue();
14352 SDValue ShAmt1 = N1.getOperand(1);
14353 if (ShAmt1.getValueType() != MVT::i8)
14354 return SDValue();
14355 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14356 ShAmt0 = ShAmt0.getOperand(0);
14357 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14358 ShAmt1 = ShAmt1.getOperand(0);
14359
14360 DebugLoc DL = N->getDebugLoc();
14361 unsigned Opc = X86ISD::SHLD;
14362 SDValue Op0 = N0.getOperand(0);
14363 SDValue Op1 = N1.getOperand(0);
14364 if (ShAmt0.getOpcode() == ISD::SUB) {
14365 Opc = X86ISD::SHRD;
14366 std::swap(Op0, Op1);
14367 std::swap(ShAmt0, ShAmt1);
14368 }
14369
Evan Cheng8b1190a2010-04-28 01:18:01 +000014370 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014371 if (ShAmt1.getOpcode() == ISD::SUB) {
14372 SDValue Sum = ShAmt1.getOperand(0);
14373 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014374 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14375 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14376 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14377 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014378 return DAG.getNode(Opc, DL, VT,
14379 Op0, Op1,
14380 DAG.getNode(ISD::TRUNCATE, DL,
14381 MVT::i8, ShAmt0));
14382 }
14383 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14384 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14385 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014386 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014387 return DAG.getNode(Opc, DL, VT,
14388 N0.getOperand(0), N1.getOperand(0),
14389 DAG.getNode(ISD::TRUNCATE, DL,
14390 MVT::i8, ShAmt0));
14391 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014392
Evan Cheng760d1942010-01-04 21:22:48 +000014393 return SDValue();
14394}
14395
Craig Topper3738ccd2011-12-27 06:27:23 +000014396// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014397static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14398 TargetLowering::DAGCombinerInfo &DCI,
14399 const X86Subtarget *Subtarget) {
14400 if (DCI.isBeforeLegalizeOps())
14401 return SDValue();
14402
14403 EVT VT = N->getValueType(0);
14404
14405 if (VT != MVT::i32 && VT != MVT::i64)
14406 return SDValue();
14407
Craig Topper3738ccd2011-12-27 06:27:23 +000014408 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14409
Craig Topperb4c94572011-10-21 06:55:01 +000014410 // Create BLSMSK instructions by finding X ^ (X-1)
14411 SDValue N0 = N->getOperand(0);
14412 SDValue N1 = N->getOperand(1);
14413 DebugLoc DL = N->getDebugLoc();
14414
14415 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14416 isAllOnes(N0.getOperand(1)))
14417 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14418
14419 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14420 isAllOnes(N1.getOperand(1)))
14421 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14422
14423 return SDValue();
14424}
14425
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014426/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14427static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14428 const X86Subtarget *Subtarget) {
14429 LoadSDNode *Ld = cast<LoadSDNode>(N);
14430 EVT RegVT = Ld->getValueType(0);
14431 EVT MemVT = Ld->getMemoryVT();
14432 DebugLoc dl = Ld->getDebugLoc();
14433 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14434
14435 ISD::LoadExtType Ext = Ld->getExtensionType();
14436
Nadav Rotemca6f2962011-09-18 19:00:23 +000014437 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014438 // shuffle. We need SSE4 for the shuffles.
14439 // TODO: It is possible to support ZExt by zeroing the undef values
14440 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014441 if (RegVT.isVector() && RegVT.isInteger() &&
14442 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014443 assert(MemVT != RegVT && "Cannot extend to the same type");
14444 assert(MemVT.isVector() && "Must load a vector from memory");
14445
14446 unsigned NumElems = RegVT.getVectorNumElements();
14447 unsigned RegSz = RegVT.getSizeInBits();
14448 unsigned MemSz = MemVT.getSizeInBits();
14449 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014450 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014451 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14452
14453 // Attempt to load the original value using a single load op.
14454 // Find a scalar type which is equal to the loaded word size.
14455 MVT SclrLoadTy = MVT::i8;
14456 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14457 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14458 MVT Tp = (MVT::SimpleValueType)tp;
14459 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14460 SclrLoadTy = Tp;
14461 break;
14462 }
14463 }
14464
14465 // Proceed if a load word is found.
14466 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14467
14468 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14469 RegSz/SclrLoadTy.getSizeInBits());
14470
14471 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14472 RegSz/MemVT.getScalarType().getSizeInBits());
14473 // Can't shuffle using an illegal type.
14474 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14475
14476 // Perform a single load.
14477 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14478 Ld->getBasePtr(),
14479 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014480 Ld->isNonTemporal(), Ld->isInvariant(),
14481 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014482
14483 // Insert the word loaded into a vector.
14484 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14485 LoadUnitVecVT, ScalarLoad);
14486
14487 // Bitcast the loaded value to a vector of the original element type, in
14488 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014489 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14490 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014491 unsigned SizeRatio = RegSz/MemSz;
14492
14493 // Redistribute the loaded elements into the different locations.
14494 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014495 for (unsigned i = 0; i != NumElems; ++i)
14496 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014497
14498 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014499 DAG.getUNDEF(WideVecVT),
14500 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014501
14502 // Bitcast to the requested type.
14503 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14504 // Replace the original load with the new sequence
14505 // and return the new chain.
14506 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14507 return SDValue(ScalarLoad.getNode(), 1);
14508 }
14509
14510 return SDValue();
14511}
14512
Chris Lattner149a4e52008-02-22 02:09:43 +000014513/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014514static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014515 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014516 StoreSDNode *St = cast<StoreSDNode>(N);
14517 EVT VT = St->getValue().getValueType();
14518 EVT StVT = St->getMemoryVT();
14519 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014520 SDValue StoredVal = St->getOperand(1);
14521 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14522
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014523 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014524 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14525 // 128-bit ones. If in the future the cost becomes only one memory access the
14526 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014527 if (VT.getSizeInBits() == 256 &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014528 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14529 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014530
14531 SDValue Value0 = StoredVal.getOperand(0);
14532 SDValue Value1 = StoredVal.getOperand(1);
14533
14534 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14535 SDValue Ptr0 = St->getBasePtr();
14536 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14537
14538 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14539 St->getPointerInfo(), St->isVolatile(),
14540 St->isNonTemporal(), St->getAlignment());
14541 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14542 St->getPointerInfo(), St->isVolatile(),
14543 St->isNonTemporal(), St->getAlignment());
14544 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14545 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014546
14547 // Optimize trunc store (of multiple scalars) to shuffle and store.
14548 // First, pack all of the elements in one place. Next, store to memory
14549 // in fewer chunks.
14550 if (St->isTruncatingStore() && VT.isVector()) {
14551 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14552 unsigned NumElems = VT.getVectorNumElements();
14553 assert(StVT != VT && "Cannot truncate to the same type");
14554 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14555 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14556
14557 // From, To sizes and ElemCount must be pow of two
14558 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014559 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014560 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014561 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014562
Nadav Rotem614061b2011-08-10 19:30:14 +000014563 unsigned SizeRatio = FromSz / ToSz;
14564
14565 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14566
14567 // Create a type on which we perform the shuffle
14568 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14569 StVT.getScalarType(), NumElems*SizeRatio);
14570
14571 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14572
14573 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14574 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014575 for (unsigned i = 0; i != NumElems; ++i)
14576 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014577
14578 // Can't shuffle using an illegal type
14579 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14580
14581 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014582 DAG.getUNDEF(WideVecVT),
14583 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014584 // At this point all of the data is stored at the bottom of the
14585 // register. We now need to save it to mem.
14586
14587 // Find the largest store unit
14588 MVT StoreType = MVT::i8;
14589 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14590 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14591 MVT Tp = (MVT::SimpleValueType)tp;
14592 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14593 StoreType = Tp;
14594 }
14595
14596 // Bitcast the original vector into a vector of store-size units
14597 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14598 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14599 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14600 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14601 SmallVector<SDValue, 8> Chains;
14602 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14603 TLI.getPointerTy());
14604 SDValue Ptr = St->getBasePtr();
14605
14606 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014607 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014608 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14609 StoreType, ShuffWide,
14610 DAG.getIntPtrConstant(i));
14611 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14612 St->getPointerInfo(), St->isVolatile(),
14613 St->isNonTemporal(), St->getAlignment());
14614 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14615 Chains.push_back(Ch);
14616 }
14617
14618 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14619 Chains.size());
14620 }
14621
14622
Chris Lattner149a4e52008-02-22 02:09:43 +000014623 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14624 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014625 // A preferable solution to the general problem is to figure out the right
14626 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014627
14628 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014629 if (VT.getSizeInBits() != 64)
14630 return SDValue();
14631
Devang Patel578efa92009-06-05 21:57:13 +000014632 const Function *F = DAG.getMachineFunction().getFunction();
14633 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014634 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014635 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014636 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014637 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014638 isa<LoadSDNode>(St->getValue()) &&
14639 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14640 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014641 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014642 LoadSDNode *Ld = 0;
14643 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014644 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014645 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014646 // Must be a store of a load. We currently handle two cases: the load
14647 // is a direct child, and it's under an intervening TokenFactor. It is
14648 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014649 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014650 Ld = cast<LoadSDNode>(St->getChain());
14651 else if (St->getValue().hasOneUse() &&
14652 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014653 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014654 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014655 TokenFactorIndex = i;
14656 Ld = cast<LoadSDNode>(St->getValue());
14657 } else
14658 Ops.push_back(ChainVal->getOperand(i));
14659 }
14660 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014661
Evan Cheng536e6672009-03-12 05:59:15 +000014662 if (!Ld || !ISD::isNormalLoad(Ld))
14663 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014664
Evan Cheng536e6672009-03-12 05:59:15 +000014665 // If this is not the MMX case, i.e. we are just turning i64 load/store
14666 // into f64 load/store, avoid the transformation if there are multiple
14667 // uses of the loaded value.
14668 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14669 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014670
Evan Cheng536e6672009-03-12 05:59:15 +000014671 DebugLoc LdDL = Ld->getDebugLoc();
14672 DebugLoc StDL = N->getDebugLoc();
14673 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14674 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14675 // pair instead.
14676 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014677 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014678 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14679 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014680 Ld->isNonTemporal(), Ld->isInvariant(),
14681 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014682 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014683 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014684 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014685 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014686 Ops.size());
14687 }
Evan Cheng536e6672009-03-12 05:59:15 +000014688 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014689 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014690 St->isVolatile(), St->isNonTemporal(),
14691 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014692 }
Evan Cheng536e6672009-03-12 05:59:15 +000014693
14694 // Otherwise, lower to two pairs of 32-bit loads / stores.
14695 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014696 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14697 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014698
Owen Anderson825b72b2009-08-11 20:47:22 +000014699 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014700 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014701 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014702 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014703 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014704 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014705 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014706 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014707 MinAlign(Ld->getAlignment(), 4));
14708
14709 SDValue NewChain = LoLd.getValue(1);
14710 if (TokenFactorIndex != -1) {
14711 Ops.push_back(LoLd);
14712 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014713 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014714 Ops.size());
14715 }
14716
14717 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014718 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14719 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014720
14721 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014722 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014723 St->isVolatile(), St->isNonTemporal(),
14724 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014725 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014726 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014727 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014728 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014729 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014730 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014731 }
Dan Gohman475871a2008-07-27 21:46:04 +000014732 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014733}
14734
Duncan Sands17470be2011-09-22 20:15:48 +000014735/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14736/// and return the operands for the horizontal operation in LHS and RHS. A
14737/// horizontal operation performs the binary operation on successive elements
14738/// of its first operand, then on successive elements of its second operand,
14739/// returning the resulting values in a vector. For example, if
14740/// A = < float a0, float a1, float a2, float a3 >
14741/// and
14742/// B = < float b0, float b1, float b2, float b3 >
14743/// then the result of doing a horizontal operation on A and B is
14744/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14745/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14746/// A horizontal-op B, for some already available A and B, and if so then LHS is
14747/// set to A, RHS to B, and the routine returns 'true'.
14748/// Note that the binary operation should have the property that if one of the
14749/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014750static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014751 // Look for the following pattern: if
14752 // A = < float a0, float a1, float a2, float a3 >
14753 // B = < float b0, float b1, float b2, float b3 >
14754 // and
14755 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14756 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14757 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14758 // which is A horizontal-op B.
14759
14760 // At least one of the operands should be a vector shuffle.
14761 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14762 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14763 return false;
14764
14765 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014766
14767 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14768 "Unsupported vector type for horizontal add/sub");
14769
14770 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14771 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014772 unsigned NumElts = VT.getVectorNumElements();
14773 unsigned NumLanes = VT.getSizeInBits()/128;
14774 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014775 assert((NumLaneElts % 2 == 0) &&
14776 "Vector type should have an even number of elements in each lane");
14777 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014778
14779 // View LHS in the form
14780 // LHS = VECTOR_SHUFFLE A, B, LMask
14781 // If LHS is not a shuffle then pretend it is the shuffle
14782 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14783 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14784 // type VT.
14785 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014786 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014787 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14788 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14789 A = LHS.getOperand(0);
14790 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14791 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014792 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14793 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014794 } else {
14795 if (LHS.getOpcode() != ISD::UNDEF)
14796 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014797 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014798 LMask[i] = i;
14799 }
14800
14801 // Likewise, view RHS in the form
14802 // RHS = VECTOR_SHUFFLE C, D, RMask
14803 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014804 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014805 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14806 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14807 C = RHS.getOperand(0);
14808 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14809 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014810 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14811 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014812 } else {
14813 if (RHS.getOpcode() != ISD::UNDEF)
14814 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014815 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014816 RMask[i] = i;
14817 }
14818
14819 // Check that the shuffles are both shuffling the same vectors.
14820 if (!(A == C && B == D) && !(A == D && B == C))
14821 return false;
14822
14823 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14824 if (!A.getNode() && !B.getNode())
14825 return false;
14826
14827 // If A and B occur in reverse order in RHS, then "swap" them (which means
14828 // rewriting the mask).
14829 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014830 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014831
14832 // At this point LHS and RHS are equivalent to
14833 // LHS = VECTOR_SHUFFLE A, B, LMask
14834 // RHS = VECTOR_SHUFFLE A, B, RMask
14835 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014836 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014837 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014838
Craig Topperf8363302011-12-02 08:18:41 +000014839 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014840 if (LIdx < 0 || RIdx < 0 ||
14841 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14842 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014843 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014844
Craig Topperf8363302011-12-02 08:18:41 +000014845 // Check that successive elements are being operated on. If not, this is
14846 // not a horizontal operation.
14847 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14848 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014849 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014850 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014851 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014852 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014853 }
14854
14855 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14856 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14857 return true;
14858}
14859
14860/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14861static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14862 const X86Subtarget *Subtarget) {
14863 EVT VT = N->getValueType(0);
14864 SDValue LHS = N->getOperand(0);
14865 SDValue RHS = N->getOperand(1);
14866
14867 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014868 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014869 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014870 isHorizontalBinOp(LHS, RHS, true))
14871 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14872 return SDValue();
14873}
14874
14875/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14876static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14877 const X86Subtarget *Subtarget) {
14878 EVT VT = N->getValueType(0);
14879 SDValue LHS = N->getOperand(0);
14880 SDValue RHS = N->getOperand(1);
14881
14882 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014883 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014884 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014885 isHorizontalBinOp(LHS, RHS, false))
14886 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14887 return SDValue();
14888}
14889
Chris Lattner6cf73262008-01-25 06:14:17 +000014890/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14891/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014892static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014893 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14894 // F[X]OR(0.0, x) -> x
14895 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014896 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14897 if (C->getValueAPF().isPosZero())
14898 return N->getOperand(1);
14899 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14900 if (C->getValueAPF().isPosZero())
14901 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014902 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014903}
14904
14905/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014906static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014907 // FAND(0.0, x) -> 0.0
14908 // FAND(x, 0.0) -> 0.0
14909 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14910 if (C->getValueAPF().isPosZero())
14911 return N->getOperand(0);
14912 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14913 if (C->getValueAPF().isPosZero())
14914 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014915 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014916}
14917
Dan Gohmane5af2d32009-01-29 01:59:02 +000014918static SDValue PerformBTCombine(SDNode *N,
14919 SelectionDAG &DAG,
14920 TargetLowering::DAGCombinerInfo &DCI) {
14921 // BT ignores high bits in the bit index operand.
14922 SDValue Op1 = N->getOperand(1);
14923 if (Op1.hasOneUse()) {
14924 unsigned BitWidth = Op1.getValueSizeInBits();
14925 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14926 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014927 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14928 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014929 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014930 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14931 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14932 DCI.CommitTargetLoweringOpt(TLO);
14933 }
14934 return SDValue();
14935}
Chris Lattner83e6c992006-10-04 06:57:07 +000014936
Eli Friedman7a5e5552009-06-07 06:52:44 +000014937static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14938 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014939 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014940 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014941 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014942 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014943 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014944 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014945 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014946 }
14947 return SDValue();
14948}
14949
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014950static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14951 TargetLowering::DAGCombinerInfo &DCI,
14952 const X86Subtarget *Subtarget) {
14953 if (!DCI.isBeforeLegalizeOps())
14954 return SDValue();
14955
Craig Topper3ef43cf2012-04-24 06:36:35 +000014956 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014957 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014958
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014959 EVT VT = N->getValueType(0);
14960 SDValue Op = N->getOperand(0);
14961 EVT OpVT = Op.getValueType();
14962 DebugLoc dl = N->getDebugLoc();
14963
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014964 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14965 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014966
Craig Topper3ef43cf2012-04-24 06:36:35 +000014967 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014968 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014969
14970 // Optimize vectors in AVX mode
14971 // Sign extend v8i16 to v8i32 and
14972 // v4i32 to v4i64
14973 //
14974 // Divide input vector into two parts
14975 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14976 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14977 // concat the vectors to original VT
14978
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014979 unsigned NumElems = OpVT.getVectorNumElements();
14980 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014981 for (unsigned i = 0; i != NumElems/2; ++i)
14982 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014983
14984 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014985 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014986
14987 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014988 for (unsigned i = 0; i != NumElems/2; ++i)
14989 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014990
14991 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014992 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014993
Craig Topper3ef43cf2012-04-24 06:36:35 +000014994 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014995 VT.getVectorNumElements()/2);
14996
Craig Topper3ef43cf2012-04-24 06:36:35 +000014997 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014998 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14999
15000 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15001 }
15002 return SDValue();
15003}
15004
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015005static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015006 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015007 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015008 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15009 // (and (i32 x86isd::setcc_carry), 1)
15010 // This eliminates the zext. This transformation is necessary because
15011 // ISD::SETCC is always legalized to i8.
15012 DebugLoc dl = N->getDebugLoc();
15013 SDValue N0 = N->getOperand(0);
15014 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015015 EVT OpVT = N0.getValueType();
15016
Evan Cheng2e489c42009-12-16 00:53:11 +000015017 if (N0.getOpcode() == ISD::AND &&
15018 N0.hasOneUse() &&
15019 N0.getOperand(0).hasOneUse()) {
15020 SDValue N00 = N0.getOperand(0);
15021 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15022 return SDValue();
15023 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15024 if (!C || C->getZExtValue() != 1)
15025 return SDValue();
15026 return DAG.getNode(ISD::AND, dl, VT,
15027 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15028 N00.getOperand(0), N00.getOperand(1)),
15029 DAG.getConstant(1, VT));
15030 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015031
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015032 // Optimize vectors in AVX mode:
15033 //
15034 // v8i16 -> v8i32
15035 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15036 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15037 // Concat upper and lower parts.
15038 //
15039 // v4i32 -> v4i64
15040 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15041 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15042 // Concat upper and lower parts.
15043 //
Craig Topperc16f8512012-04-25 06:39:39 +000015044 if (!DCI.isBeforeLegalizeOps())
15045 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015046
Craig Topperc16f8512012-04-25 06:39:39 +000015047 if (!Subtarget->hasAVX())
15048 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015049
Craig Topperc16f8512012-04-25 06:39:39 +000015050 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15051 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015052
Craig Topperc16f8512012-04-25 06:39:39 +000015053 if (Subtarget->hasAVX2())
15054 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015055
Craig Topperc16f8512012-04-25 06:39:39 +000015056 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15057 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15058 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015059
Craig Topperc16f8512012-04-25 06:39:39 +000015060 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15061 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015062
Craig Topperc16f8512012-04-25 06:39:39 +000015063 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15064 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15065
15066 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015067 }
15068
Evan Cheng2e489c42009-12-16 00:53:11 +000015069 return SDValue();
15070}
15071
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015072// Optimize x == -y --> x+y == 0
15073// x != -y --> x+y != 0
15074static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15075 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15076 SDValue LHS = N->getOperand(0);
15077 SDValue RHS = N->getOperand(1);
15078
15079 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15081 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15082 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15083 LHS.getValueType(), RHS, LHS.getOperand(1));
15084 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15085 addV, DAG.getConstant(0, addV.getValueType()), CC);
15086 }
15087 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15089 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15090 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15091 RHS.getValueType(), LHS, RHS.getOperand(1));
15092 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15093 addV, DAG.getConstant(0, addV.getValueType()), CC);
15094 }
15095 return SDValue();
15096}
15097
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015098// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15099static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15100 unsigned X86CC = N->getConstantOperandVal(0);
15101 SDValue EFLAG = N->getOperand(1);
15102 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015103
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015104 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15105 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15106 // cases.
15107 if (X86CC == X86::COND_B)
15108 return DAG.getNode(ISD::AND, DL, MVT::i8,
15109 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15110 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15111 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015112
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015113 return SDValue();
15114}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015115
Craig Topper7fd5e162012-04-24 06:02:29 +000015116static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015117 SDValue Op0 = N->getOperand(0);
15118 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015119
15120 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015121 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015122 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015123 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015124 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15125 // Notice that we use SINT_TO_FP because we know that the high bits
15126 // are zero and SINT_TO_FP is better supported by the hardware.
15127 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15128 }
15129
15130 return SDValue();
15131}
15132
Benjamin Kramer1396c402011-06-18 11:09:41 +000015133static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15134 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015135 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015136 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015137
15138 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015139 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015140 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015141 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015142 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15143 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15144 }
15145
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015146 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15147 // a 32-bit target where SSE doesn't support i64->FP operations.
15148 if (Op0.getOpcode() == ISD::LOAD) {
15149 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15150 EVT VT = Ld->getValueType(0);
15151 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15152 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15153 !XTLI->getSubtarget()->is64Bit() &&
15154 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015155 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15156 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015157 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15158 return FILDChain;
15159 }
15160 }
15161 return SDValue();
15162}
15163
Craig Topper7fd5e162012-04-24 06:02:29 +000015164static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15165 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015166
15167 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015168 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15169 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015170 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015171 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15172 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15173 }
15174
15175 return SDValue();
15176}
15177
Chris Lattner23a01992010-12-20 01:37:09 +000015178// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15179static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15180 X86TargetLowering::DAGCombinerInfo &DCI) {
15181 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15182 // the result is either zero or one (depending on the input carry bit).
15183 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15184 if (X86::isZeroNode(N->getOperand(0)) &&
15185 X86::isZeroNode(N->getOperand(1)) &&
15186 // We don't have a good way to replace an EFLAGS use, so only do this when
15187 // dead right now.
15188 SDValue(N, 1).use_empty()) {
15189 DebugLoc DL = N->getDebugLoc();
15190 EVT VT = N->getValueType(0);
15191 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15192 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15193 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15194 DAG.getConstant(X86::COND_B,MVT::i8),
15195 N->getOperand(2)),
15196 DAG.getConstant(1, VT));
15197 return DCI.CombineTo(N, Res1, CarryOut);
15198 }
15199
15200 return SDValue();
15201}
15202
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015203// fold (add Y, (sete X, 0)) -> adc 0, Y
15204// (add Y, (setne X, 0)) -> sbb -1, Y
15205// (sub (sete X, 0), Y) -> sbb 0, Y
15206// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015207static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015208 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015209
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015210 // Look through ZExts.
15211 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15212 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15213 return SDValue();
15214
15215 SDValue SetCC = Ext.getOperand(0);
15216 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15217 return SDValue();
15218
15219 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15220 if (CC != X86::COND_E && CC != X86::COND_NE)
15221 return SDValue();
15222
15223 SDValue Cmp = SetCC.getOperand(1);
15224 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015225 !X86::isZeroNode(Cmp.getOperand(1)) ||
15226 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015227 return SDValue();
15228
15229 SDValue CmpOp0 = Cmp.getOperand(0);
15230 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15231 DAG.getConstant(1, CmpOp0.getValueType()));
15232
15233 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15234 if (CC == X86::COND_NE)
15235 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15236 DL, OtherVal.getValueType(), OtherVal,
15237 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15238 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15239 DL, OtherVal.getValueType(), OtherVal,
15240 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15241}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015242
Craig Topper54f952a2011-11-19 09:02:40 +000015243/// PerformADDCombine - Do target-specific dag combines on integer adds.
15244static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15245 const X86Subtarget *Subtarget) {
15246 EVT VT = N->getValueType(0);
15247 SDValue Op0 = N->getOperand(0);
15248 SDValue Op1 = N->getOperand(1);
15249
15250 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015251 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015252 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015253 isHorizontalBinOp(Op0, Op1, true))
15254 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15255
15256 return OptimizeConditionalInDecrement(N, DAG);
15257}
15258
15259static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15260 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015261 SDValue Op0 = N->getOperand(0);
15262 SDValue Op1 = N->getOperand(1);
15263
15264 // X86 can't encode an immediate LHS of a sub. See if we can push the
15265 // negation into a preceding instruction.
15266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015267 // If the RHS of the sub is a XOR with one use and a constant, invert the
15268 // immediate. Then add one to the LHS of the sub so we can turn
15269 // X-Y -> X+~Y+1, saving one register.
15270 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15271 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015272 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015273 EVT VT = Op0.getValueType();
15274 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15275 Op1.getOperand(0),
15276 DAG.getConstant(~XorC, VT));
15277 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015278 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015279 }
15280 }
15281
Craig Topper54f952a2011-11-19 09:02:40 +000015282 // Try to synthesize horizontal adds from adds of shuffles.
15283 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015284 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015285 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15286 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015287 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15288
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015289 return OptimizeConditionalInDecrement(N, DAG);
15290}
15291
Dan Gohman475871a2008-07-27 21:46:04 +000015292SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015293 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015294 SelectionDAG &DAG = DCI.DAG;
15295 switch (N->getOpcode()) {
15296 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015297 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015298 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015299 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015300 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015301 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015302 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15303 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015304 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015305 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015306 case ISD::SHL:
15307 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015308 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015309 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015310 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015311 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015312 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015313 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015314 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015315 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015316 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015317 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15318 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015319 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015320 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15321 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015322 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015323 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015324 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015325 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015326 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015327 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015328 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015329 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015330 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015331 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015332 case X86ISD::UNPCKH:
15333 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015334 case X86ISD::MOVHLPS:
15335 case X86ISD::MOVLHPS:
15336 case X86ISD::PSHUFD:
15337 case X86ISD::PSHUFHW:
15338 case X86ISD::PSHUFLW:
15339 case X86ISD::MOVSS:
15340 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015341 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015342 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015343 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015344 }
15345
Dan Gohman475871a2008-07-27 21:46:04 +000015346 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015347}
15348
Evan Chenge5b51ac2010-04-17 06:13:15 +000015349/// isTypeDesirableForOp - Return true if the target has native support for
15350/// the specified value type and it is 'desirable' to use the type for the
15351/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15352/// instruction encodings are longer and some i16 instructions are slow.
15353bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15354 if (!isTypeLegal(VT))
15355 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015356 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015357 return true;
15358
15359 switch (Opc) {
15360 default:
15361 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015362 case ISD::LOAD:
15363 case ISD::SIGN_EXTEND:
15364 case ISD::ZERO_EXTEND:
15365 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015366 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015367 case ISD::SRL:
15368 case ISD::SUB:
15369 case ISD::ADD:
15370 case ISD::MUL:
15371 case ISD::AND:
15372 case ISD::OR:
15373 case ISD::XOR:
15374 return false;
15375 }
15376}
15377
15378/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015379/// beneficial for dag combiner to promote the specified node. If true, it
15380/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015381bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015382 EVT VT = Op.getValueType();
15383 if (VT != MVT::i16)
15384 return false;
15385
Evan Cheng4c26e932010-04-19 19:29:22 +000015386 bool Promote = false;
15387 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015388 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015389 default: break;
15390 case ISD::LOAD: {
15391 LoadSDNode *LD = cast<LoadSDNode>(Op);
15392 // If the non-extending load has a single use and it's not live out, then it
15393 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015394 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15395 Op.hasOneUse()*/) {
15396 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15397 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15398 // The only case where we'd want to promote LOAD (rather then it being
15399 // promoted as an operand is when it's only use is liveout.
15400 if (UI->getOpcode() != ISD::CopyToReg)
15401 return false;
15402 }
15403 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015404 Promote = true;
15405 break;
15406 }
15407 case ISD::SIGN_EXTEND:
15408 case ISD::ZERO_EXTEND:
15409 case ISD::ANY_EXTEND:
15410 Promote = true;
15411 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015412 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015413 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015414 SDValue N0 = Op.getOperand(0);
15415 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015416 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015417 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015418 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015419 break;
15420 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015421 case ISD::ADD:
15422 case ISD::MUL:
15423 case ISD::AND:
15424 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015425 case ISD::XOR:
15426 Commute = true;
15427 // fallthrough
15428 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015429 SDValue N0 = Op.getOperand(0);
15430 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015431 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015432 return false;
15433 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015434 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015435 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015436 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015437 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015438 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015439 }
15440 }
15441
15442 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015443 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015444}
15445
Evan Cheng60c07e12006-07-05 22:17:51 +000015446//===----------------------------------------------------------------------===//
15447// X86 Inline Assembly Support
15448//===----------------------------------------------------------------------===//
15449
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015450namespace {
15451 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015452 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015453 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015454
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015455 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015456 StringRef piece(*args[i]);
15457 if (!s.startswith(piece)) // Check if the piece matches.
15458 return false;
15459
15460 s = s.substr(piece.size());
15461 StringRef::size_type pos = s.find_first_not_of(" \t");
15462 if (pos == 0) // We matched a prefix.
15463 return false;
15464
15465 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015466 }
15467
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015468 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015469 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015470 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015471}
15472
Chris Lattnerb8105652009-07-20 17:51:36 +000015473bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15474 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015475
15476 std::string AsmStr = IA->getAsmString();
15477
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015478 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15479 if (!Ty || Ty->getBitWidth() % 16 != 0)
15480 return false;
15481
Chris Lattnerb8105652009-07-20 17:51:36 +000015482 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015483 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015484 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015485
15486 switch (AsmPieces.size()) {
15487 default: return false;
15488 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015489 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015490 // we will turn this bswap into something that will be lowered to logical
15491 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15492 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015493 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015494 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15495 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15496 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15497 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15498 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15499 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015500 // No need to check constraints, nothing other than the equivalent of
15501 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015502 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015503 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015504
Chris Lattnerb8105652009-07-20 17:51:36 +000015505 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015506 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015507 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015508 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15509 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015510 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015511 const std::string &ConstraintsStr = IA->getConstraintString();
15512 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015513 std::sort(AsmPieces.begin(), AsmPieces.end());
15514 if (AsmPieces.size() == 4 &&
15515 AsmPieces[0] == "~{cc}" &&
15516 AsmPieces[1] == "~{dirflag}" &&
15517 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015518 AsmPieces[3] == "~{fpsr}")
15519 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015520 }
15521 break;
15522 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015523 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015524 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015525 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15526 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15527 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015528 AsmPieces.clear();
15529 const std::string &ConstraintsStr = IA->getConstraintString();
15530 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15531 std::sort(AsmPieces.begin(), AsmPieces.end());
15532 if (AsmPieces.size() == 4 &&
15533 AsmPieces[0] == "~{cc}" &&
15534 AsmPieces[1] == "~{dirflag}" &&
15535 AsmPieces[2] == "~{flags}" &&
15536 AsmPieces[3] == "~{fpsr}")
15537 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015538 }
Evan Cheng55d42002011-01-08 01:24:27 +000015539
15540 if (CI->getType()->isIntegerTy(64)) {
15541 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15542 if (Constraints.size() >= 2 &&
15543 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15544 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15545 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015546 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15547 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15548 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015549 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015550 }
15551 }
15552 break;
15553 }
15554 return false;
15555}
15556
15557
15558
Chris Lattnerf4dff842006-07-11 02:54:03 +000015559/// getConstraintType - Given a constraint letter, return the type of
15560/// constraint it is for this target.
15561X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015562X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15563 if (Constraint.size() == 1) {
15564 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015565 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015566 case 'q':
15567 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015568 case 'f':
15569 case 't':
15570 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015571 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015572 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015573 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015574 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015575 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015576 case 'a':
15577 case 'b':
15578 case 'c':
15579 case 'd':
15580 case 'S':
15581 case 'D':
15582 case 'A':
15583 return C_Register;
15584 case 'I':
15585 case 'J':
15586 case 'K':
15587 case 'L':
15588 case 'M':
15589 case 'N':
15590 case 'G':
15591 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015592 case 'e':
15593 case 'Z':
15594 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015595 default:
15596 break;
15597 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015598 }
Chris Lattner4234f572007-03-25 02:14:49 +000015599 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015600}
15601
John Thompson44ab89e2010-10-29 17:29:13 +000015602/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015603/// This object must already have been set up with the operand type
15604/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015605TargetLowering::ConstraintWeight
15606 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015607 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015608 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015609 Value *CallOperandVal = info.CallOperandVal;
15610 // If we don't have a value, we can't do a match,
15611 // but allow it at the lowest weight.
15612 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015613 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015614 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015615 // Look at the constraint type.
15616 switch (*constraint) {
15617 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015618 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15619 case 'R':
15620 case 'q':
15621 case 'Q':
15622 case 'a':
15623 case 'b':
15624 case 'c':
15625 case 'd':
15626 case 'S':
15627 case 'D':
15628 case 'A':
15629 if (CallOperandVal->getType()->isIntegerTy())
15630 weight = CW_SpecificReg;
15631 break;
15632 case 'f':
15633 case 't':
15634 case 'u':
15635 if (type->isFloatingPointTy())
15636 weight = CW_SpecificReg;
15637 break;
15638 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015639 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015640 weight = CW_SpecificReg;
15641 break;
15642 case 'x':
15643 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015644 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015645 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015646 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015647 break;
15648 case 'I':
15649 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15650 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015651 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015652 }
15653 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015654 case 'J':
15655 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15656 if (C->getZExtValue() <= 63)
15657 weight = CW_Constant;
15658 }
15659 break;
15660 case 'K':
15661 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15662 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15663 weight = CW_Constant;
15664 }
15665 break;
15666 case 'L':
15667 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15668 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15669 weight = CW_Constant;
15670 }
15671 break;
15672 case 'M':
15673 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15674 if (C->getZExtValue() <= 3)
15675 weight = CW_Constant;
15676 }
15677 break;
15678 case 'N':
15679 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15680 if (C->getZExtValue() <= 0xff)
15681 weight = CW_Constant;
15682 }
15683 break;
15684 case 'G':
15685 case 'C':
15686 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15687 weight = CW_Constant;
15688 }
15689 break;
15690 case 'e':
15691 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15692 if ((C->getSExtValue() >= -0x80000000LL) &&
15693 (C->getSExtValue() <= 0x7fffffffLL))
15694 weight = CW_Constant;
15695 }
15696 break;
15697 case 'Z':
15698 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15699 if (C->getZExtValue() <= 0xffffffff)
15700 weight = CW_Constant;
15701 }
15702 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015703 }
15704 return weight;
15705}
15706
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015707/// LowerXConstraint - try to replace an X constraint, which matches anything,
15708/// with another that has more specific requirements based on the type of the
15709/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015710const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015711LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015712 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15713 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015714 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015715 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015716 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015717 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015718 return "x";
15719 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015720
Chris Lattner5e764232008-04-26 23:02:14 +000015721 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015722}
15723
Chris Lattner48884cd2007-08-25 00:47:38 +000015724/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15725/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015726void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015727 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015728 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015729 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015730 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015731
Eric Christopher100c8332011-06-02 23:16:42 +000015732 // Only support length 1 constraints for now.
15733 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015734
Eric Christopher100c8332011-06-02 23:16:42 +000015735 char ConstraintLetter = Constraint[0];
15736 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015737 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015738 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015740 if (C->getZExtValue() <= 31) {
15741 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015742 break;
15743 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015744 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015745 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015746 case 'J':
15747 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015748 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015749 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15750 break;
15751 }
15752 }
15753 return;
15754 case 'K':
15755 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015756 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015757 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15758 break;
15759 }
15760 }
15761 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015762 case 'N':
15763 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015764 if (C->getZExtValue() <= 255) {
15765 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015766 break;
15767 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015768 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015769 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015770 case 'e': {
15771 // 32-bit signed value
15772 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015773 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15774 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015775 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015776 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015777 break;
15778 }
15779 // FIXME gcc accepts some relocatable values here too, but only in certain
15780 // memory models; it's complicated.
15781 }
15782 return;
15783 }
15784 case 'Z': {
15785 // 32-bit unsigned value
15786 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015787 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15788 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015789 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15790 break;
15791 }
15792 }
15793 // FIXME gcc accepts some relocatable values here too, but only in certain
15794 // memory models; it's complicated.
15795 return;
15796 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015797 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015798 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015799 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015800 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015801 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015802 break;
15803 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015804
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015805 // In any sort of PIC mode addresses need to be computed at runtime by
15806 // adding in a register or some sort of table lookup. These can't
15807 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015808 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015809 return;
15810
Chris Lattnerdc43a882007-05-03 16:52:29 +000015811 // If we are in non-pic codegen mode, we allow the address of a global (with
15812 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015813 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015814 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015815
Chris Lattner49921962009-05-08 18:23:14 +000015816 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15817 while (1) {
15818 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15819 Offset += GA->getOffset();
15820 break;
15821 } else if (Op.getOpcode() == ISD::ADD) {
15822 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15823 Offset += C->getZExtValue();
15824 Op = Op.getOperand(0);
15825 continue;
15826 }
15827 } else if (Op.getOpcode() == ISD::SUB) {
15828 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15829 Offset += -C->getZExtValue();
15830 Op = Op.getOperand(0);
15831 continue;
15832 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015833 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015834
Chris Lattner49921962009-05-08 18:23:14 +000015835 // Otherwise, this isn't something we can handle, reject it.
15836 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015837 }
Eric Christopherfd179292009-08-27 18:07:15 +000015838
Dan Gohman46510a72010-04-15 01:51:59 +000015839 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015840 // If we require an extra load to get this address, as in PIC mode, we
15841 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015842 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15843 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015844 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015845
Devang Patel0d881da2010-07-06 22:08:15 +000015846 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15847 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015848 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015849 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015850 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015851
Gabor Greifba36cb52008-08-28 21:40:38 +000015852 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015853 Ops.push_back(Result);
15854 return;
15855 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015856 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015857}
15858
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015859std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015860X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015861 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015862 // First, see if this is a constraint that directly corresponds to an LLVM
15863 // register class.
15864 if (Constraint.size() == 1) {
15865 // GCC Constraint Letters
15866 switch (Constraint[0]) {
15867 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015868 // TODO: Slight differences here in allocation order and leaving
15869 // RIP in the class. Do they matter any more here than they do
15870 // in the normal allocation?
15871 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15872 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015873 if (VT == MVT::i32 || VT == MVT::f32)
15874 return std::make_pair(0U, &X86::GR32RegClass);
15875 if (VT == MVT::i16)
15876 return std::make_pair(0U, &X86::GR16RegClass);
15877 if (VT == MVT::i8 || VT == MVT::i1)
15878 return std::make_pair(0U, &X86::GR8RegClass);
15879 if (VT == MVT::i64 || VT == MVT::f64)
15880 return std::make_pair(0U, &X86::GR64RegClass);
15881 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015882 }
15883 // 32-bit fallthrough
15884 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015885 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015886 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15887 if (VT == MVT::i16)
15888 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15889 if (VT == MVT::i8 || VT == MVT::i1)
15890 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15891 if (VT == MVT::i64)
15892 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015893 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015894 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015895 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015896 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015897 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015898 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015899 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015900 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015901 return std::make_pair(0U, &X86::GR32RegClass);
15902 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015903 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015904 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015905 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015906 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015907 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015908 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015909 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15910 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015911 case 'f': // FP Stack registers.
15912 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15913 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015914 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015915 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015916 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015917 return std::make_pair(0U, &X86::RFP64RegClass);
15918 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015919 case 'y': // MMX_REGS if MMX allowed.
15920 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015921 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015922 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015923 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015924 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015925 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015926 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015927
Owen Anderson825b72b2009-08-11 20:47:22 +000015928 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015929 default: break;
15930 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015931 case MVT::f32:
15932 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015933 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015934 case MVT::f64:
15935 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015936 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015937 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015938 case MVT::v16i8:
15939 case MVT::v8i16:
15940 case MVT::v4i32:
15941 case MVT::v2i64:
15942 case MVT::v4f32:
15943 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015944 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015945 // AVX types.
15946 case MVT::v32i8:
15947 case MVT::v16i16:
15948 case MVT::v8i32:
15949 case MVT::v4i64:
15950 case MVT::v8f32:
15951 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015952 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015953 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015954 break;
15955 }
15956 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015957
Chris Lattnerf76d1802006-07-31 23:26:50 +000015958 // Use the default implementation in TargetLowering to convert the register
15959 // constraint into a member of a register class.
15960 std::pair<unsigned, const TargetRegisterClass*> Res;
15961 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015962
15963 // Not found as a standard register?
15964 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015965 // Map st(0) -> st(7) -> ST0
15966 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15967 tolower(Constraint[1]) == 's' &&
15968 tolower(Constraint[2]) == 't' &&
15969 Constraint[3] == '(' &&
15970 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15971 Constraint[5] == ')' &&
15972 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015973
Chris Lattner56d77c72009-09-13 22:41:48 +000015974 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015975 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015976 return Res;
15977 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015978
Chris Lattner56d77c72009-09-13 22:41:48 +000015979 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015980 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015981 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015982 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015983 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015984 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015985
15986 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015987 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015988 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015989 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015990 return Res;
15991 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015992
Dale Johannesen330169f2008-11-13 21:52:36 +000015993 // 'A' means EAX + EDX.
15994 if (Constraint == "A") {
15995 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015996 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015997 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015998 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015999 return Res;
16000 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016001
Chris Lattnerf76d1802006-07-31 23:26:50 +000016002 // Otherwise, check to see if this is a register class of the wrong value
16003 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16004 // turn into {ax},{dx}.
16005 if (Res.second->hasType(VT))
16006 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016007
Chris Lattnerf76d1802006-07-31 23:26:50 +000016008 // All of the single-register GCC register classes map their values onto
16009 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16010 // really want an 8-bit or 32-bit register, map to the appropriate register
16011 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016012 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016013 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016014 unsigned DestReg = 0;
16015 switch (Res.first) {
16016 default: break;
16017 case X86::AX: DestReg = X86::AL; break;
16018 case X86::DX: DestReg = X86::DL; break;
16019 case X86::CX: DestReg = X86::CL; break;
16020 case X86::BX: DestReg = X86::BL; break;
16021 }
16022 if (DestReg) {
16023 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016024 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016025 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016026 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016027 unsigned DestReg = 0;
16028 switch (Res.first) {
16029 default: break;
16030 case X86::AX: DestReg = X86::EAX; break;
16031 case X86::DX: DestReg = X86::EDX; break;
16032 case X86::CX: DestReg = X86::ECX; break;
16033 case X86::BX: DestReg = X86::EBX; break;
16034 case X86::SI: DestReg = X86::ESI; break;
16035 case X86::DI: DestReg = X86::EDI; break;
16036 case X86::BP: DestReg = X86::EBP; break;
16037 case X86::SP: DestReg = X86::ESP; break;
16038 }
16039 if (DestReg) {
16040 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016041 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016042 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016043 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016044 unsigned DestReg = 0;
16045 switch (Res.first) {
16046 default: break;
16047 case X86::AX: DestReg = X86::RAX; break;
16048 case X86::DX: DestReg = X86::RDX; break;
16049 case X86::CX: DestReg = X86::RCX; break;
16050 case X86::BX: DestReg = X86::RBX; break;
16051 case X86::SI: DestReg = X86::RSI; break;
16052 case X86::DI: DestReg = X86::RDI; break;
16053 case X86::BP: DestReg = X86::RBP; break;
16054 case X86::SP: DestReg = X86::RSP; break;
16055 }
16056 if (DestReg) {
16057 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016058 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016059 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016060 }
Craig Topperc9099502012-04-20 06:31:50 +000016061 } else if (Res.second == &X86::FR32RegClass ||
16062 Res.second == &X86::FR64RegClass ||
16063 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016064 // Handle references to XMM physical registers that got mapped into the
16065 // wrong class. This can happen with constraints like {xmm0} where the
16066 // target independent register mapper will just pick the first match it can
16067 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016068 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016069 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016070 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016071 Res.second = &X86::FR64RegClass;
16072 else if (X86::VR128RegClass.hasType(VT))
16073 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016074 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016075
Chris Lattnerf76d1802006-07-31 23:26:50 +000016076 return Res;
16077}