blob: 0ebf7d5e9d3932708e12481ffd88f775cbfb18bc [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000070 int Factor = VT.getSizeInBits()/128;
71 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000170 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000171 if (Subtarget->is64Bit())
172 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000173 else if (Subtarget->isAtom())
174 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001224 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001225 if (Subtarget->is64Bit())
1226 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001227 if (Subtarget->hasBMI())
1228 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001229
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001230 computeRegisterProperties();
1231
Evan Cheng05219282011-01-06 06:52:41 +00001232 // On Darwin, -Os means optimize for size without hurting performance,
1233 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001234 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001235 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001236 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1238 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1239 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001240 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001241 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001242
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244}
1245
Scott Michel5b8f82e2008-03-10 15:42:14 +00001246
Duncan Sands28b77e92011-09-06 19:07:46 +00001247EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1248 if (!VT.isVector()) return MVT::i8;
1249 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250}
1251
1252
Evan Cheng29286502008-01-23 23:17:41 +00001253/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1254/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 if (MaxAlign == 16)
1257 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (VTy->getBitWidth() == 128)
1260 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 unsigned EltAlign = 0;
1263 getMaxByValAlign(ATy->getElementType(), EltAlign);
1264 if (EltAlign > MaxAlign)
1265 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1268 unsigned EltAlign = 0;
1269 getMaxByValAlign(STy->getElementType(i), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
1272 if (MaxAlign == 16)
1273 break;
1274 }
1275 }
1276 return;
1277}
1278
1279/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1280/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001281/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1282/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001283unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001284 if (Subtarget->is64Bit()) {
1285 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001286 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (TyAlign > 8)
1288 return TyAlign;
1289 return 8;
1290 }
1291
Evan Cheng29286502008-01-23 23:17:41 +00001292 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001293 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001294 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001295 return Align;
1296}
Chris Lattner2b02a442007-02-25 08:29:00 +00001297
Evan Chengf0df0312008-05-15 08:39:06 +00001298/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001299/// and store operations as a result of memset, memcpy, and memmove
1300/// lowering. If DstAlign is zero that means it's safe to destination
1301/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1302/// means there isn't a need to check it against alignment requirement,
1303/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001304/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001305/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1306/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1307/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001308/// It returns EVT::Other if the type should be determined using generic
1309/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001310EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001311X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1312 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001313 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001314 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1317 // linux. This is because the stack realignment code can't handle certain
1318 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001320 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001321 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001322 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001323 (Subtarget->isUnalignedMemAccessFast() ||
1324 ((DstAlign == 0 || DstAlign >= 16) &&
1325 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001327 if (Subtarget->getStackAlignment() >= 32) {
1328 if (Subtarget->hasAVX2())
1329 return MVT::v8i32;
1330 if (Subtarget->hasAVX())
1331 return MVT::v8f32;
1332 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001333 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001334 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001335 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001337 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001338 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 // Do not use f64 to lower memcpy if source is string constant. It's
1342 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001345 }
Evan Chengf0df0312008-05-15 08:39:06 +00001346 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 return MVT::i64;
1348 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001349}
1350
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001351/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1352/// current function. The returned value is a member of the
1353/// MachineJumpTableInfo::JTEntryKind enum.
1354unsigned X86TargetLowering::getJumpTableEncoding() const {
1355 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1356 // symbol.
1357 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1358 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001359 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361 // Otherwise, use the normal jump table encoding heuristics.
1362 return TargetLowering::getJumpTableEncoding();
1363}
1364
Chris Lattnerc64daab2010-01-26 05:02:42 +00001365const MCExpr *
1366X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1367 const MachineBasicBlock *MBB,
1368 unsigned uid,MCContext &Ctx) const{
1369 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1370 Subtarget->isPICStyleGOT());
1371 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1372 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001373 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1374 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375}
1376
Evan Chengcc415862007-11-09 01:32:10 +00001377/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1378/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001380 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001381 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001382 // This doesn't have DebugLoc associated with it, but is not really the
1383 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001384 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001385 return Table;
1386}
1387
Chris Lattner589c6f62010-01-26 06:28:43 +00001388/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1389/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1390/// MCExpr.
1391const MCExpr *X86TargetLowering::
1392getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1393 MCContext &Ctx) const {
1394 // X86-64 uses RIP relative addressing based on the jump table label.
1395 if (Subtarget->isPICStyleRIPRel())
1396 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1397
1398 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001399 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001400}
1401
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001402// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001403std::pair<const TargetRegisterClass*, uint8_t>
1404X86TargetLowering::findRepresentativeClass(EVT VT) const{
1405 const TargetRegisterClass *RRC = 0;
1406 uint8_t Cost = 1;
1407 switch (VT.getSimpleVT().SimpleTy) {
1408 default:
1409 return TargetLowering::findRepresentativeClass(VT);
1410 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001411 RRC = Subtarget->is64Bit() ?
1412 (const TargetRegisterClass*)&X86::GR64RegClass :
1413 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001423 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001506 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001513 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001539 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Chengbf010eb2012-04-10 01:51:00 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
Evan Chengbf010eb2012-04-10 01:51:00 +00001585 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001586 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001587 if (Copy->getOpcode() == ISD::CopyToReg) {
1588 // If the copy has a glue operand, we conservatively assume it isn't safe to
1589 // perform a tail call.
1590 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1591 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001592 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001593 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001594 return false;
1595
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Chengbf010eb2012-04-10 01:51:00 +00001604 if (!HasRet)
1605 return false;
1606
1607 Chain = TCChain;
1608 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001609}
1610
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001611EVT
1612X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001613 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001614 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001615 // TODO: Is this also valid on 32-bit?
1616 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001617 ReturnMVT = MVT::i8;
1618 else
1619 ReturnMVT = MVT::i32;
1620
1621 EVT MinVT = getRegisterType(Context, ReturnMVT);
1622 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001623}
1624
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625/// LowerCallResult - Lower the result values of a call into the
1626/// appropriate copies out of appropriate physical registers.
1627///
1628SDValue
1629X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001630 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 const SmallVectorImpl<ISD::InputArg> &Ins,
1632 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001633 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001634
Chris Lattnere32bbf62007-02-28 07:09:55 +00001635 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001636 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001638 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1639 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001641
Chris Lattner3085e152007-02-25 08:59:22 +00001642 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001643 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001644 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001645 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001646
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001649 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001650 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001651 }
1652
Evan Cheng79fb3b42009-02-20 20:43:02 +00001653 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654
1655 // If this is a call to a function that returns an fp value on the floating
1656 // point stack, we must guarantee the the value is popped from the stack, so
1657 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001658 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659 // instead.
1660 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1661 // If we prefer to use the value in xmm registers, copy it out as f80 and
1662 // use a truncate to move it from fp stack reg to xmm reg.
1663 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001665 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1666 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001667 Val = Chain.getValue(0);
1668
1669 // Round the f80 to the right size, which also moves it to the appropriate
1670 // xmm register.
1671 if (CopyVT != VA.getValVT())
1672 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1673 // This truncation won't change the value.
1674 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001675 } else {
1676 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1677 CopyVT, InFlag).getValue(1);
1678 Val = Chain.getValue(0);
1679 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001680 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001682 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001685}
1686
1687
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001689// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001691// StdCall calling convention seems to be standard for many Windows' API
1692// routines and around. It differs from C calling convention just a little:
1693// callee should clean up the stack, not caller. Symbols should be also
1694// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001695// For info on fast calling convention see Fast Calling Convention (tail call)
1696// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001697
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001699/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1701 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001707/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001708/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709static bool
1710ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1711 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001715}
1716
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001717/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1718/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001719/// the specific parameter attribute. The copy will be passed as a byval
1720/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001721static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001722CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1724 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001725 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001726
Dale Johannesendd64c412009-02-04 00:33:20 +00001727 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001728 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001729 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001730}
1731
Chris Lattner29689432010-03-11 00:22:57 +00001732/// IsTailCallConvention - Return true if the calling convention is one that
1733/// supports tail call optimization.
1734static bool IsTailCallConvention(CallingConv::ID CC) {
1735 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1736}
1737
Evan Cheng485fafc2011-03-21 01:19:09 +00001738bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001739 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001740 return false;
1741
1742 CallSite CS(CI);
1743 CallingConv::ID CalleeCC = CS.getCallingConv();
1744 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1745 return false;
1746
1747 return true;
1748}
1749
Evan Cheng0c439eb2010-01-27 00:07:07 +00001750/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1751/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001752static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1753 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001754 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001755}
1756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757SDValue
1758X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001759 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl, SelectionDAG &DAG,
1762 const CCValAssign &VA,
1763 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001764 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001765 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001767 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1768 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001769 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001770 EVT ValVT;
1771
1772 // If value is passed by pointer we have address passed instead of the value
1773 // itself.
1774 if (VA.getLocInfo() == CCValAssign::Indirect)
1775 ValVT = VA.getLocVT();
1776 else
1777 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001778
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001779 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001781 // In case of tail call optimization mark all arguments mutable. Since they
1782 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001783 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001784 unsigned Bytes = Flags.getByValSize();
1785 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1786 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 return DAG.getFrameIndex(FI, getPointerTy());
1788 } else {
1789 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001790 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1792 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001793 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001794 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001795 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001796}
1797
Dan Gohman475871a2008-07-27 21:46:04 +00001798SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001800 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 bool isVarArg,
1802 const SmallVectorImpl<ISD::InputArg> &Ins,
1803 DebugLoc dl,
1804 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001805 SmallVectorImpl<SDValue> &InVals)
1806 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001807 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001808 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001809
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 const Function* Fn = MF.getFunction();
1811 if (Fn->hasExternalLinkage() &&
1812 Subtarget->isTargetCygMing() &&
1813 Fn->getName() == "main")
1814 FuncInfo->setForceFramePointer(true);
1815
Evan Cheng1bc78042006-04-26 01:20:17 +00001816 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001818 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001819 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001820
Chris Lattner29689432010-03-11 00:22:57 +00001821 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1822 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Chris Lattner638402b2007-02-28 07:00:42 +00001824 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001826 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001828
1829 // Allocate shadow area for Win64
1830 if (IsWin64) {
1831 CCInfo.AllocateStack(32, 8);
1832 }
1833
Duncan Sands45907662010-10-31 13:21:44 +00001834 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001837 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1839 CCValAssign &VA = ArgLocs[i];
1840 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1841 // places.
1842 assert(VA.getValNo() != LastVal &&
1843 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001844 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001845 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001846
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001848 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001849 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001851 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001853 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001855 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001857 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001858 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001859 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001861 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001862 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001863 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001864 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001865 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001866
Devang Patel68e6bee2011-02-21 23:21:26 +00001867 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Chris Lattnerf39f7712007-02-28 05:46:49 +00001870 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1871 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1872 // right size.
1873 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001874 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 DAG.getValueType(VA.getValVT()));
1876 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001877 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001878 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001880 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001881
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 // Handle MMX values passed in XMM regs.
1884 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001885 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1886 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001887 } else
1888 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001889 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001890 } else {
1891 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001893 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001894
1895 // If value is passed via pointer - do a load.
1896 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001897 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001898 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001901 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001902
Dan Gohman61a92132008-04-21 23:59:07 +00001903 // The x86-64 ABI for returning structs by value requires that we copy
1904 // the sret argument into %rax for the return. Save the argument into
1905 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001906 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001907 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1908 unsigned Reg = FuncInfo->getSRetReturnReg();
1909 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001911 FuncInfo->setSRetReturnReg(Reg);
1912 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001915 }
1916
Chris Lattnerf39f7712007-02-28 05:46:49 +00001917 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001918 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001919 if (FuncIsMadeTailCallSafe(CallConv,
1920 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001922
Evan Cheng1bc78042006-04-26 01:20:17 +00001923 // If the function takes variable number of arguments, make a frame index for
1924 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001926 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1927 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001928 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 }
1930 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1932
1933 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001934 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001937 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1942 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1943 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001944 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001946
1947 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001948 // The XMM registers which might contain var arg parameters are shadowed
1949 // in their paired GPR. So we only need to save the GPR to their home
1950 // slots.
1951 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953 } else {
1954 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1955 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001956
Chad Rosier30450e82011-12-22 22:35:21 +00001957 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1958 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001959 }
1960 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1961 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001962
Devang Patel578efa92009-06-05 21:57:13 +00001963 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001964 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001965 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001966 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1967 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001968 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001969 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001970 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001971 // Kernel mode asks for SSE to be disabled, so don't push them
1972 // on the stack.
1973 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001974
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001976 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 // Get to the caller-allocated home save location. Add 8 to account
1978 // for the return address.
1979 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001981 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001982 // Fixup to set vararg frame on shadow area (4 x i64).
1983 if (NumIntRegs < 4)
1984 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 } else {
1986 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001987 // registers, then we must store them to their spots on the stack so
1988 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001989 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1990 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1991 FuncInfo->setRegSaveFrameIndex(
1992 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001993 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001995
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001997 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1999 getPointerTy());
2000 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2003 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002004 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002005 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002008 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002009 MachinePointerInfo::getFixedStack(
2010 FuncInfo->getRegSaveFrameIndex(), Offset),
2011 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002013 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002015
Dan Gohmanface41a2009-08-16 21:24:25 +00002016 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2017 // Now store the XMM (fp + vector) parameter registers.
2018 SmallVector<SDValue, 11> SaveXMMOps;
2019 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Craig Topperc9099502012-04-20 06:31:50 +00002021 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2023 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002024
Dan Gohman1e93df62010-04-17 14:41:14 +00002025 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2026 FuncInfo->getRegSaveFrameIndex()));
2027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029
Dan Gohmanface41a2009-08-16 21:24:25 +00002030 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002031 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002032 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002033 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2034 SaveXMMOps.push_back(Val);
2035 }
2036 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2037 MVT::Other,
2038 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002040
2041 if (!MemOps.empty())
2042 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2043 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002048 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2049 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002051 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002053 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002054 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2055 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002057 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002058
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // RegSaveFrameIndex is X86-64 only.
2061 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002062 if (CallConv == CallingConv::X86_FastCall ||
2063 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002064 // fastcc functions can't have varargs.
2065 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 }
Evan Cheng25caf632006-05-23 21:06:34 +00002067
Rafael Espindola76927d752011-08-30 19:39:58 +00002068 FuncInfo->setArgumentStackSize(StackSize);
2069
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002071}
2072
Dan Gohman475871a2008-07-27 21:46:04 +00002073SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2075 SDValue StackPtr, SDValue Arg,
2076 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002077 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002078 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002079 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002081 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002082 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002083 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002084
2085 return DAG.getStore(Chain, dl, Arg, PtrOff,
2086 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002087 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002088}
2089
Bill Wendling64e87322009-01-16 19:25:27 +00002090/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002092SDValue
2093X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002094 SDValue &OutRetAddr, SDValue Chain,
2095 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002096 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002098 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002100
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002102 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002103 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002104 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002105}
2106
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002107/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002108/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002109static SDValue
2110EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002112 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113 // Store the return address to the appropriate stack slot.
2114 if (!FPDiff) return Chain;
2115 // Calculate the new stack slot for the return address.
2116 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002118 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002121 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002122 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002123 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124 return Chain;
2125}
2126
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002128X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002129 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002130 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002132 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::InputArg> &Ins,
2134 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002135 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 MachineFunction &MF = DAG.getMachineFunction();
2137 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002138 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002139 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002141 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142
Nick Lewycky22de16d2012-01-19 00:34:10 +00002143 if (MF.getTarget().Options.DisableTailCalls)
2144 isTailCall = false;
2145
Evan Cheng5f941932010-02-05 02:21:12 +00002146 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002147 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002148 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2149 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002150 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002151
2152 // Sibcalls are automatically detected tailcalls which do not require
2153 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002154 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002155 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002156
2157 if (isTailCall)
2158 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002159 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002160
Chris Lattner29689432010-03-11 00:22:57 +00002161 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2162 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002163
Chris Lattner638402b2007-02-28 07:00:42 +00002164 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002165 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002166 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002168
2169 // Allocate shadow area for Win64
2170 if (IsWin64) {
2171 CCInfo.AllocateStack(32, 8);
2172 }
2173
Duncan Sands45907662010-10-31 13:21:44 +00002174 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002175
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 // Get a count of how many bytes are to be pushed on the stack.
2177 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002178 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002179 // This is a sibcall. The memory operands are available in caller's
2180 // own caller's stack.
2181 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002182 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2183 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002184 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002187 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002189 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2191 FPDiff = NumBytesCallerPushed - NumBytes;
2192
2193 // Set the delta of movement of the returnaddr stackslot.
2194 // But only set if delta is greater than previous delta.
2195 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2196 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2197 }
2198
Evan Chengf22f9b32010-02-06 03:28:46 +00002199 if (!IsSibcall)
2200 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002201
Dan Gohman475871a2008-07-27 21:46:04 +00002202 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002203 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (isTailCall && FPDiff)
2205 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2206 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002207
Dan Gohman475871a2008-07-27 21:46:04 +00002208 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2209 SmallVector<SDValue, 8> MemOpChains;
2210 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002211
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002212 // Walk the register/memloc assignments, inserting copies/loads. In the case
2213 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2215 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002216 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002217 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002219 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002220
Chris Lattner423c5f42007-02-28 05:31:48 +00002221 // Promote the value if needed.
2222 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002223 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002224 case CCValAssign::Full: break;
2225 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002226 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002227 break;
2228 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002229 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002230 break;
2231 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002232 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2233 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2236 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002237 } else
2238 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2239 break;
2240 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002241 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002242 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 case CCValAssign::Indirect: {
2244 // Store the argument.
2245 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002246 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002247 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002248 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002249 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002250 Arg = SpillSlot;
2251 break;
2252 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002254
Chris Lattner423c5f42007-02-28 05:31:48 +00002255 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002256 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2257 if (isVarArg && IsWin64) {
2258 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2259 // shadow reg if callee is a varargs function.
2260 unsigned ShadowReg = 0;
2261 switch (VA.getLocReg()) {
2262 case X86::XMM0: ShadowReg = X86::RCX; break;
2263 case X86::XMM1: ShadowReg = X86::RDX; break;
2264 case X86::XMM2: ShadowReg = X86::R8; break;
2265 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002266 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002267 if (ShadowReg)
2268 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002269 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002270 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002271 assert(VA.isMemLoc());
2272 if (StackPtr.getNode() == 0)
2273 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2274 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2275 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002276 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002278
Evan Cheng32fe1032006-05-25 00:59:30 +00002279 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002281 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002282
Evan Cheng347d5f72006-04-28 21:29:37 +00002283 // Build a sequence of copy-to-reg nodes chained together with token chain
2284 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 // Tail call byval lowering might overwrite argument registers so in case of
2287 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002290 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002291 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 InFlag = Chain.getValue(1);
2293 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002294
Chris Lattner88e1fd52009-07-09 04:24:46 +00002295 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002296 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2297 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002299 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2300 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002301 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002302 InFlag);
2303 InFlag = Chain.getValue(1);
2304 } else {
2305 // If we are tail calling and generating PIC/GOT style code load the
2306 // address of the callee into ECX. The value in ecx is used as target of
2307 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2308 // for tail calls on PIC/GOT architectures. Normally we would just put the
2309 // address of GOT into ebx and then call target@PLT. But for tail calls
2310 // ebx would be restored (since ebx is callee saved) before jumping to the
2311 // target@PLT.
2312
2313 // Note: The actual moving to ECX is done further down.
2314 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2315 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2316 !G->getGlobal()->hasProtectedVisibility())
2317 Callee = LowerGlobalAddress(Callee, DAG);
2318 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002319 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002320 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002321 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002322
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002323 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002324 // From AMD64 ABI document:
2325 // For calls that may call functions that use varargs or stdargs
2326 // (prototype-less calls or calls to functions containing ellipsis (...) in
2327 // the declaration) %al is used as hidden argument to specify the number
2328 // of SSE registers used. The contents of %al do not need to match exactly
2329 // the number of registers, but must be an ubound on the number of SSE
2330 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002331
Gordon Henriksen86737662008-01-05 16:56:59 +00002332 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002333 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2335 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2336 };
2337 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002338 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002339 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002340
Dale Johannesendd64c412009-02-04 00:33:20 +00002341 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 InFlag = Chain.getValue(1);
2344 }
2345
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002346
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002347 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 if (isTailCall) {
2349 // Force all the incoming stack arguments to be loaded from the stack
2350 // before any new outgoing arguments are stored to the stack, because the
2351 // outgoing stack slots may alias the incoming argument stack slots, and
2352 // the alias isn't otherwise explicit. This is slightly more conservative
2353 // than necessary, because it means that each store effectively depends
2354 // on every argument instead of just those arguments it would clobber.
2355 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2356
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SmallVector<SDValue, 8> MemOpChains2;
2358 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002360 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002361 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002362 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002363 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2364 CCValAssign &VA = ArgLocs[i];
2365 if (VA.isRegLoc())
2366 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002367 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002368 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 // Create frame index.
2371 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002372 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002373 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002374 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002375
Duncan Sands276dcbd2008-03-21 09:14:45 +00002376 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002377 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002379 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002380 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002381 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002382 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002383
Dan Gohman98ca4f22009-08-05 01:29:28 +00002384 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2385 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002386 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002387 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002388 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002389 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002391 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002392 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002394 }
2395 }
2396
2397 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002399 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002400
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 // Copy arguments to their registers.
2402 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002403 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002404 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405 InFlag = Chain.getValue(1);
2406 }
Dan Gohman475871a2008-07-27 21:46:04 +00002407 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002408
Gordon Henriksen86737662008-01-05 16:56:59 +00002409 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002410 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002411 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002412 }
2413
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002414 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2415 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2416 // In the 64-bit large code model, we have to make all calls
2417 // through a register, since the call instruction's 32-bit
2418 // pc-relative offset may not be large enough to hold the whole
2419 // address.
2420 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002421 // If the callee is a GlobalAddress node (quite common, every direct call
2422 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2423 // it.
2424
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002425 // We should use extra load for direct calls to dllimported functions in
2426 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002427 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002428 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002430 bool ExtraLoad = false;
2431 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002432
Chris Lattner48a7d022009-07-09 05:02:21 +00002433 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2434 // external symbols most go through the PLT in PIC mode. If the symbol
2435 // has hidden or protected visibility, or if it is static or local, then
2436 // we don't need to use the PLT - we can directly call it.
2437 if (Subtarget->isTargetELF() &&
2438 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002439 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002440 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002441 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002442 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002443 (!Subtarget->getTargetTriple().isMacOSX() ||
2444 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002445 // PC-relative references to external symbols should go through $stub,
2446 // unless we're building with the leopard linker or later, which
2447 // automatically synthesizes these stubs.
2448 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002449 } else if (Subtarget->isPICStyleRIPRel() &&
2450 isa<Function>(GV) &&
2451 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2452 // If the function is marked as non-lazy, generate an indirect call
2453 // which loads from the GOT directly. This avoids runtime overhead
2454 // at the cost of eager binding (and one extra byte of encoding).
2455 OpFlags = X86II::MO_GOTPCREL;
2456 WrapperKind = X86ISD::WrapperRIP;
2457 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002458 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002459
Devang Patel0d881da2010-07-06 22:08:15 +00002460 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002461 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002462
2463 // Add a wrapper if needed.
2464 if (WrapperKind != ISD::DELETED_NODE)
2465 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2466 // Add extra indirection if needed.
2467 if (ExtraLoad)
2468 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2469 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002470 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002471 }
Bill Wendling056292f2008-09-16 21:48:12 +00002472 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 unsigned char OpFlags = 0;
2474
Evan Cheng1bf891a2010-12-01 22:59:46 +00002475 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2476 // external symbols should go through the PLT.
2477 if (Subtarget->isTargetELF() &&
2478 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2479 OpFlags = X86II::MO_PLT;
2480 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002481 (!Subtarget->getTargetTriple().isMacOSX() ||
2482 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002483 // PC-relative references to external symbols should go through $stub,
2484 // unless we're building with the leopard linker or later, which
2485 // automatically synthesizes these stubs.
2486 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002487 }
Eric Christopherfd179292009-08-27 18:07:15 +00002488
Chris Lattner48a7d022009-07-09 05:02:21 +00002489 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2490 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002491 }
2492
Chris Lattnerd96d0722007-02-25 06:40:16 +00002493 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002494 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002495 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002496
Evan Chengf22f9b32010-02-06 03:28:46 +00002497 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002498 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2499 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002500 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002502
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002503 Ops.push_back(Chain);
2504 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002505
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002508
Gordon Henriksen86737662008-01-05 16:56:59 +00002509 // Add argument registers to the end of the list so that they are known live
2510 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002511 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2512 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2513 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002514
Evan Cheng586ccac2008-03-18 23:36:35 +00002515 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002516 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002517 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2518
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002519 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002520 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002522
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002523 // Add a register mask operand representing the call-preserved registers.
2524 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2525 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2526 assert(Mask && "Missing call preserved mask for calling convention");
2527 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002528
Gabor Greifba36cb52008-08-28 21:40:38 +00002529 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002530 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002531
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002533 // We used to do:
2534 //// If this is the first return lowered for this function, add the regs
2535 //// to the liveout set for the function.
2536 // This isn't right, although it's probably harmless on x86; liveouts
2537 // should be computed from returns not tail calls. Consider a void
2538 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002539 return DAG.getNode(X86ISD::TC_RETURN, dl,
2540 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002541 }
2542
Dale Johannesenace16102009-02-03 19:33:06 +00002543 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002544 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002545
Chris Lattner2d297092006-05-23 18:50:38 +00002546 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002547 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002548 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2549 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002550 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002551 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2552 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002553 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002554 // pops the hidden struct pointer, so we have to push it back.
2555 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002556 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002558 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002560
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002562 if (!IsSibcall) {
2563 Chain = DAG.getCALLSEQ_END(Chain,
2564 DAG.getIntPtrConstant(NumBytes, true),
2565 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2566 true),
2567 InFlag);
2568 InFlag = Chain.getValue(1);
2569 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002570
Chris Lattner3085e152007-02-25 08:59:22 +00002571 // Handle result values, copying them out of physregs into vregs that we
2572 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002573 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2574 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002575}
2576
Evan Cheng25ab6902006-09-08 06:48:29 +00002577
2578//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// Fast Calling Convention (tail call) implementation
2580//===----------------------------------------------------------------------===//
2581
2582// Like std call, callee cleans arguments, convention except that ECX is
2583// reserved for storing the tail called function address. Only 2 registers are
2584// free for argument passing (inreg). Tail call optimization is performed
2585// provided:
2586// * tailcallopt is enabled
2587// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002588// On X86_64 architecture with GOT-style position independent code only local
2589// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002590// To keep the stack aligned according to platform abi the function
2591// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2592// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002593// If a tail called function callee has more arguments than the caller the
2594// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002595// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// original REtADDR, but before the saved framepointer or the spilled registers
2597// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2598// stack layout:
2599// arg1
2600// arg2
2601// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002602// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002603// move area ]
2604// (possible EBP)
2605// ESI
2606// EDI
2607// local1 ..
2608
2609/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2610/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002611unsigned
2612X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2613 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002614 MachineFunction &MF = DAG.getMachineFunction();
2615 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002616 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002620 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2622 // Number smaller than 12 so just add the difference.
2623 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2624 } else {
2625 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002626 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002628 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630}
2631
Evan Cheng5f941932010-02-05 02:21:12 +00002632/// MatchingStackOffset - Return true if the given stack call argument is
2633/// already available in the same position (relatively) of the caller's
2634/// incoming argument stack.
2635static
2636bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2637 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2638 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002639 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2640 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002641 if (Arg.getOpcode() == ISD::CopyFromReg) {
2642 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002643 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002644 return false;
2645 MachineInstr *Def = MRI->getVRegDef(VR);
2646 if (!Def)
2647 return false;
2648 if (!Flags.isByVal()) {
2649 if (!TII->isLoadFromStackSlot(Def, FI))
2650 return false;
2651 } else {
2652 unsigned Opcode = Def->getOpcode();
2653 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2654 Def->getOperand(1).isFI()) {
2655 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002657 } else
2658 return false;
2659 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2661 if (Flags.isByVal())
2662 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002663 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002664 // define @foo(%struct.X* %A) {
2665 // tail call @bar(%struct.X* byval %A)
2666 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002667 return false;
2668 SDValue Ptr = Ld->getBasePtr();
2669 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2670 if (!FINode)
2671 return false;
2672 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002673 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002674 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002675 FI = FINode->getIndex();
2676 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002677 } else
2678 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002679
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002681 if (!MFI->isFixedObjectIndex(FI))
2682 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002683 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002684}
2685
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2687/// for tail call optimization. Targets which want to do tail call
2688/// optimization should implement this function.
2689bool
2690X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002691 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002693 bool isCalleeStructRet,
2694 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002695 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002696 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002697 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002699 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002700 CalleeCC != CallingConv::C)
2701 return false;
2702
Evan Cheng7096ae42010-01-29 06:45:59 +00002703 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002704 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002705 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002706 CallingConv::ID CallerCC = CallerF->getCallingConv();
2707 bool CCMatch = CallerCC == CalleeCC;
2708
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002709 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002710 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002711 return true;
2712 return false;
2713 }
2714
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002715 // Look for obvious safe cases to perform tail call optimization that do not
2716 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002717
Evan Cheng2c12cb42010-03-26 16:26:03 +00002718 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2719 // emit a special epilogue.
2720 if (RegInfo->needsStackRealignment(MF))
2721 return false;
2722
Evan Chenga375d472010-03-15 18:54:48 +00002723 // Also avoid sibcall optimization if either caller or callee uses struct
2724 // return semantics.
2725 if (isCalleeStructRet || isCallerStructRet)
2726 return false;
2727
Chad Rosier2416da32011-06-24 21:15:36 +00002728 // An stdcall caller is expected to clean up its arguments; the callee
2729 // isn't going to do that.
2730 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2731 return false;
2732
Chad Rosier871f6642011-05-18 19:59:50 +00002733 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002734 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002735 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002736
2737 // Optimizing for varargs on Win64 is unlikely to be safe without
2738 // additional testing.
2739 if (Subtarget->isTargetWin64())
2740 return false;
2741
Chad Rosier871f6642011-05-18 19:59:50 +00002742 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002743 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2744 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002745
Chad Rosier871f6642011-05-18 19:59:50 +00002746 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2747 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2748 if (!ArgLocs[i].isRegLoc())
2749 return false;
2750 }
2751
Chad Rosier30450e82011-12-22 22:35:21 +00002752 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2753 // stack. Therefore, if it's not used by the call it is not safe to optimize
2754 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002755 bool Unused = false;
2756 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2757 if (!Ins[i].Used) {
2758 Unused = true;
2759 break;
2760 }
2761 }
2762 if (Unused) {
2763 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002764 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2765 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002766 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002767 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002768 CCValAssign &VA = RVLocs[i];
2769 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2770 return false;
2771 }
2772 }
2773
Evan Cheng13617962010-04-30 01:12:32 +00002774 // If the calling conventions do not match, then we'd better make sure the
2775 // results are returned in the same way as what the caller expects.
2776 if (!CCMatch) {
2777 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002778 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2779 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002780 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2781
2782 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002783 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2784 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002785 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2786
2787 if (RVLocs1.size() != RVLocs2.size())
2788 return false;
2789 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2790 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2791 return false;
2792 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2793 return false;
2794 if (RVLocs1[i].isRegLoc()) {
2795 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2796 return false;
2797 } else {
2798 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2799 return false;
2800 }
2801 }
2802 }
2803
Evan Chenga6bff982010-01-30 01:22:00 +00002804 // If the callee takes no arguments then go on to check the results of the
2805 // call.
2806 if (!Outs.empty()) {
2807 // Check if stack adjustment is needed. For now, do not do this if any
2808 // argument is passed on the stack.
2809 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002810 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2811 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002812
2813 // Allocate shadow area for Win64
2814 if (Subtarget->isTargetWin64()) {
2815 CCInfo.AllocateStack(32, 8);
2816 }
2817
Duncan Sands45907662010-10-31 13:21:44 +00002818 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002819 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002820 MachineFunction &MF = DAG.getMachineFunction();
2821 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2822 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002823
2824 // Check if the arguments are already laid out in the right way as
2825 // the caller's fixed stack objects.
2826 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002827 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2828 const X86InstrInfo *TII =
2829 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002830 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2831 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002832 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002833 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002834 if (VA.getLocInfo() == CCValAssign::Indirect)
2835 return false;
2836 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002837 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2838 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002839 return false;
2840 }
2841 }
2842 }
Evan Cheng9c044672010-05-29 01:35:22 +00002843
2844 // If the tailcall address may be in a register, then make sure it's
2845 // possible to register allocate for it. In 32-bit, the call address can
2846 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002847 // callee-saved registers are restored. These happen to be the same
2848 // registers used to pass 'inreg' arguments so watch out for those.
2849 if (!Subtarget->is64Bit() &&
2850 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002851 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002852 unsigned NumInRegs = 0;
2853 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2854 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002855 if (!VA.isRegLoc())
2856 continue;
2857 unsigned Reg = VA.getLocReg();
2858 switch (Reg) {
2859 default: break;
2860 case X86::EAX: case X86::EDX: case X86::ECX:
2861 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002862 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002863 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002864 }
2865 }
2866 }
Evan Chenga6bff982010-01-30 01:22:00 +00002867 }
Evan Chengb1712452010-01-27 06:25:16 +00002868
Evan Cheng86809cc2010-02-03 03:28:02 +00002869 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002870}
2871
Dan Gohman3df24e62008-09-03 23:12:08 +00002872FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002873X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2874 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002875}
2876
2877
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002878//===----------------------------------------------------------------------===//
2879// Other Lowering Hooks
2880//===----------------------------------------------------------------------===//
2881
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002882static bool MayFoldLoad(SDValue Op) {
2883 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2884}
2885
2886static bool MayFoldIntoStore(SDValue Op) {
2887 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2888}
2889
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890static bool isTargetShuffle(unsigned Opcode) {
2891 switch(Opcode) {
2892 default: return false;
2893 case X86ISD::PSHUFD:
2894 case X86ISD::PSHUFHW:
2895 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002896 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002897 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002899 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002900 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002901 case X86ISD::MOVLPS:
2902 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002903 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002904 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002905 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002906 case X86ISD::MOVSS:
2907 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002908 case X86ISD::UNPCKL:
2909 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002910 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002911 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002912 return true;
2913 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914}
2915
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002917 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923 return DAG.getNode(Opc, dl, VT, V1);
2924 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925}
2926
2927static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002928 SDValue V1, unsigned TargetMask,
2929 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 case X86ISD::PSHUFHW:
2934 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002935 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002936 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002937 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2938 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002940
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002942 SDValue V1, SDValue V2, unsigned TargetMask,
2943 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 switch(Opc) {
2945 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002946 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002947 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002948 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 return DAG.getNode(Opc, dl, VT, V1, V2,
2950 DAG.getConstant(TargetMask, MVT::i8));
2951 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952}
2953
2954static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2955 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2956 switch(Opc) {
2957 default: llvm_unreachable("Unknown x86 shuffle node");
2958 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002959 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002960 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002961 case X86ISD::MOVLPS:
2962 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002963 case X86ISD::MOVSS:
2964 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002965 case X86ISD::UNPCKL:
2966 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002967 return DAG.getNode(Opc, dl, VT, V1, V2);
2968 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969}
2970
Dan Gohmand858e902010-04-17 15:26:15 +00002971SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002972 MachineFunction &MF = DAG.getMachineFunction();
2973 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2974 int ReturnAddrIndex = FuncInfo->getRAIndex();
2975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002976 if (ReturnAddrIndex == 0) {
2977 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002978 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002979 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002980 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002981 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982 }
2983
Evan Cheng25ab6902006-09-08 06:48:29 +00002984 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002985}
2986
2987
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002988bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2989 bool hasSymbolicDisplacement) {
2990 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002991 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002992 return false;
2993
2994 // If we don't have a symbolic displacement - we don't have any extra
2995 // restrictions.
2996 if (!hasSymbolicDisplacement)
2997 return true;
2998
2999 // FIXME: Some tweaks might be needed for medium code model.
3000 if (M != CodeModel::Small && M != CodeModel::Kernel)
3001 return false;
3002
3003 // For small code model we assume that latest object is 16MB before end of 31
3004 // bits boundary. We may also accept pretty large negative constants knowing
3005 // that all objects are in the positive half of address space.
3006 if (M == CodeModel::Small && Offset < 16*1024*1024)
3007 return true;
3008
3009 // For kernel code model we know that all object resist in the negative half
3010 // of 32bits address space. We may not accept negative offsets, since they may
3011 // be just off and we may accept pretty large positive ones.
3012 if (M == CodeModel::Kernel && Offset > 0)
3013 return true;
3014
3015 return false;
3016}
3017
Evan Chengef41ff62011-06-23 17:54:54 +00003018/// isCalleePop - Determines whether the callee is required to pop its
3019/// own arguments. Callee pop is necessary to support tail calls.
3020bool X86::isCalleePop(CallingConv::ID CallingConv,
3021 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3022 if (IsVarArg)
3023 return false;
3024
3025 switch (CallingConv) {
3026 default:
3027 return false;
3028 case CallingConv::X86_StdCall:
3029 return !is64Bit;
3030 case CallingConv::X86_FastCall:
3031 return !is64Bit;
3032 case CallingConv::X86_ThisCall:
3033 return !is64Bit;
3034 case CallingConv::Fast:
3035 return TailCallOpt;
3036 case CallingConv::GHC:
3037 return TailCallOpt;
3038 }
3039}
3040
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3042/// specific condition code, returning the condition code and the LHS/RHS of the
3043/// comparison to make.
3044static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3045 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003046 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3048 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3049 // X > -1 -> X == 0, jump !sign.
3050 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003052 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3053 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003055 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003056 // X < 1 -> X <= 0
3057 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003059 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003060 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003061
Evan Chengd9558e02006-01-06 00:43:03 +00003062 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003063 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003064 case ISD::SETEQ: return X86::COND_E;
3065 case ISD::SETGT: return X86::COND_G;
3066 case ISD::SETGE: return X86::COND_GE;
3067 case ISD::SETLT: return X86::COND_L;
3068 case ISD::SETLE: return X86::COND_LE;
3069 case ISD::SETNE: return X86::COND_NE;
3070 case ISD::SETULT: return X86::COND_B;
3071 case ISD::SETUGT: return X86::COND_A;
3072 case ISD::SETULE: return X86::COND_BE;
3073 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003074 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003076
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003080 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3081 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003082 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3083 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003084 }
3085
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 switch (SetCCOpcode) {
3087 default: break;
3088 case ISD::SETOLT:
3089 case ISD::SETOLE:
3090 case ISD::SETUGT:
3091 case ISD::SETUGE:
3092 std::swap(LHS, RHS);
3093 break;
3094 }
3095
3096 // On a floating point condition, the flags are set as follows:
3097 // ZF PF CF op
3098 // 0 | 0 | 0 | X > Y
3099 // 0 | 0 | 1 | X < Y
3100 // 1 | 0 | 0 | X == Y
3101 // 1 | 1 | 1 | unordered
3102 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003103 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003105 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETOLT: // flipped
3107 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETOLE: // flipped
3110 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETUGT: // flipped
3113 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 case ISD::SETUGE: // flipped
3116 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003117 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003118 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETNE: return X86::COND_NE;
3120 case ISD::SETUO: return X86::COND_P;
3121 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003122 case ISD::SETOEQ:
3123 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003124 }
Evan Chengd9558e02006-01-06 00:43:03 +00003125}
3126
Evan Cheng4a460802006-01-11 00:33:36 +00003127/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3128/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003129/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003130static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003131 switch (X86CC) {
3132 default:
3133 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003134 case X86::COND_B:
3135 case X86::COND_BE:
3136 case X86::COND_E:
3137 case X86::COND_P:
3138 case X86::COND_A:
3139 case X86::COND_AE:
3140 case X86::COND_NE:
3141 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003142 return true;
3143 }
3144}
3145
Evan Chengeb2f9692009-10-27 19:56:55 +00003146/// isFPImmLegal - Returns true if the target can instruction select the
3147/// specified FP immediate natively. If false, the legalizer will
3148/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003149bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003150 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3151 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3152 return true;
3153 }
3154 return false;
3155}
3156
Nate Begeman9008ca62009-04-27 18:41:29 +00003157/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3158/// the specified range (L, H].
3159static bool isUndefOrInRange(int Val, int Low, int Hi) {
3160 return (Val < 0) || (Val >= Low && Val < Hi);
3161}
3162
3163/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3164/// specified value.
3165static bool isUndefOrEqual(int Val, int CmpVal) {
3166 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003167 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003169}
3170
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003171/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3172/// from position Pos and ending in Pos+Size, falls within the specified
3173/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003174static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003175 int Pos, int Size, int Low) {
3176 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3177 if (!isUndefOrEqual(Mask[i], Low))
3178 return false;
3179 return true;
3180}
3181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3183/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3184/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003185static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003186 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 return (Mask[0] < 2 && Mask[1] < 2);
3190 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003191}
3192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3194/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003195static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003197 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003198
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003200 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003204 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return true;
3209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3212/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003213static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003215 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003218 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003222 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003227}
3228
Nate Begemana09008b2009-10-19 02:17:23 +00003229/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3230/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003231static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3232 const X86Subtarget *Subtarget) {
3233 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3234 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003235 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003236
Craig Topper0e2037b2012-01-20 05:53:00 +00003237 unsigned NumElts = VT.getVectorNumElements();
3238 unsigned NumLanes = VT.getSizeInBits()/128;
3239 unsigned NumLaneElts = NumElts/NumLanes;
3240
3241 // Do not handle 64-bit element shuffles with palignr.
3242 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Craig Topper0e2037b2012-01-20 05:53:00 +00003245 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3246 unsigned i;
3247 for (i = 0; i != NumLaneElts; ++i) {
3248 if (Mask[i+l] >= 0)
3249 break;
3250 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003251
Craig Topper0e2037b2012-01-20 05:53:00 +00003252 // Lane is all undef, go to next lane
3253 if (i == NumLaneElts)
3254 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003255
Craig Topper0e2037b2012-01-20 05:53:00 +00003256 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003257
Craig Topper0e2037b2012-01-20 05:53:00 +00003258 // Make sure its in this lane in one of the sources
3259 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3260 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003261 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003262
3263 // If not lane 0, then we must match lane 0
3264 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3265 return false;
3266
3267 // Correct second source to be contiguous with first source
3268 if (Start >= (int)NumElts)
3269 Start -= NumElts - NumLaneElts;
3270
3271 // Make sure we're shifting in the right direction.
3272 if (Start <= (int)(i+l))
3273 return false;
3274
3275 Start -= i;
3276
3277 // Check the rest of the elements to see if they are consecutive.
3278 for (++i; i != NumLaneElts; ++i) {
3279 int Idx = Mask[i+l];
3280
3281 // Make sure its in this lane
3282 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3283 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3284 return false;
3285
3286 // If not lane 0, then we must match lane 0
3287 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3288 return false;
3289
3290 if (Idx >= (int)NumElts)
3291 Idx -= NumElts - NumLaneElts;
3292
3293 if (!isUndefOrEqual(Idx, Start+i))
3294 return false;
3295
3296 }
Nate Begemana09008b2009-10-19 02:17:23 +00003297 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003298
Nate Begemana09008b2009-10-19 02:17:23 +00003299 return true;
3300}
3301
Craig Topper1a7700a2012-01-19 08:19:12 +00003302/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3303/// the two vector operands have swapped position.
3304static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3305 unsigned NumElems) {
3306 for (unsigned i = 0; i != NumElems; ++i) {
3307 int idx = Mask[i];
3308 if (idx < 0)
3309 continue;
3310 else if (idx < (int)NumElems)
3311 Mask[i] = idx + NumElems;
3312 else
3313 Mask[i] = idx - NumElems;
3314 }
3315}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003316
Craig Topper1a7700a2012-01-19 08:19:12 +00003317/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3318/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3319/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3320/// reverse of what x86 shuffles want.
3321static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3322 bool Commuted = false) {
3323 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003324 return false;
3325
Craig Topper1a7700a2012-01-19 08:19:12 +00003326 unsigned NumElems = VT.getVectorNumElements();
3327 unsigned NumLanes = VT.getSizeInBits()/128;
3328 unsigned NumLaneElems = NumElems/NumLanes;
3329
3330 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003331 return false;
3332
3333 // VSHUFPSY divides the resulting vector into 4 chunks.
3334 // The sources are also splitted into 4 chunks, and each destination
3335 // chunk must come from a different source chunk.
3336 //
3337 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3338 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3339 //
3340 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3341 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3342 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003343 // VSHUFPDY divides the resulting vector into 4 chunks.
3344 // The sources are also splitted into 4 chunks, and each destination
3345 // chunk must come from a different source chunk.
3346 //
3347 // SRC1 => X3 X2 X1 X0
3348 // SRC2 => Y3 Y2 Y1 Y0
3349 //
3350 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3351 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003352 unsigned HalfLaneElems = NumLaneElems/2;
3353 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3354 for (unsigned i = 0; i != NumLaneElems; ++i) {
3355 int Idx = Mask[i+l];
3356 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3357 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3358 return false;
3359 // For VSHUFPSY, the mask of the second half must be the same as the
3360 // first but with the appropriate offsets. This works in the same way as
3361 // VPERMILPS works with masks.
3362 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3363 continue;
3364 if (!isUndefOrEqual(Idx, Mask[i]+l))
3365 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003366 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003367 }
3368
3369 return true;
3370}
3371
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003372/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3373/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003374static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003375 unsigned NumElems = VT.getVectorNumElements();
3376
3377 if (VT.getSizeInBits() != 128)
3378 return false;
3379
3380 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003381 return false;
3382
Evan Cheng2064a2b2006-03-28 06:50:32 +00003383 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003384 return isUndefOrEqual(Mask[0], 6) &&
3385 isUndefOrEqual(Mask[1], 7) &&
3386 isUndefOrEqual(Mask[2], 2) &&
3387 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003388}
3389
Nate Begeman0b10b912009-11-07 23:17:15 +00003390/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3391/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3392/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003393static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003394 unsigned NumElems = VT.getVectorNumElements();
3395
3396 if (VT.getSizeInBits() != 128)
3397 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003398
Nate Begeman0b10b912009-11-07 23:17:15 +00003399 if (NumElems != 4)
3400 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003401
Craig Topperdd637ae2012-02-19 05:41:45 +00003402 return isUndefOrEqual(Mask[0], 2) &&
3403 isUndefOrEqual(Mask[1], 3) &&
3404 isUndefOrEqual(Mask[2], 2) &&
3405 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003406}
3407
Evan Cheng5ced1d82006-04-06 23:23:56 +00003408/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3409/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003410static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003411 if (VT.getSizeInBits() != 128)
3412 return false;
3413
Craig Topperdd637ae2012-02-19 05:41:45 +00003414 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416 if (NumElems != 2 && NumElems != 4)
3417 return false;
3418
Craig Topperdd637ae2012-02-19 05:41:45 +00003419 for (unsigned i = 0; i != NumElems/2; ++i)
3420 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003421 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003422
Craig Topperdd637ae2012-02-19 05:41:45 +00003423 for (unsigned i = NumElems/2; i != NumElems; ++i)
3424 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
3427 return true;
3428}
3429
Nate Begeman0b10b912009-11-07 23:17:15 +00003430/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3431/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003432static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3433 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003434
David Greenea20244d2011-03-02 17:23:43 +00003435 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003436 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437 return false;
3438
Craig Topperdd637ae2012-02-19 05:41:45 +00003439 for (unsigned i = 0; i != NumElems/2; ++i)
3440 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003441 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003442
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 for (unsigned i = 0; i != NumElems/2; ++i)
3444 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446
3447 return true;
3448}
3449
Evan Cheng0038e592006-03-28 00:39:58 +00003450/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3451/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003452static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003453 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003454 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003455
3456 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3457 "Unsupported vector type for unpckh");
3458
Craig Topper6347e862011-11-21 06:57:39 +00003459 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003460 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003461 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003462
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003463 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3464 // independently on 128-bit lanes.
3465 unsigned NumLanes = VT.getSizeInBits()/128;
3466 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003467
Craig Topper94438ba2011-12-16 08:06:31 +00003468 for (unsigned l = 0; l != NumLanes; ++l) {
3469 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3470 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003471 i += 2, ++j) {
3472 int BitI = Mask[i];
3473 int BitI1 = Mask[i+1];
3474 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003475 return false;
David Greenea20244d2011-03-02 17:23:43 +00003476 if (V2IsSplat) {
3477 if (!isUndefOrEqual(BitI1, NumElts))
3478 return false;
3479 } else {
3480 if (!isUndefOrEqual(BitI1, j + NumElts))
3481 return false;
3482 }
Evan Cheng39623da2006-04-20 08:58:49 +00003483 }
Evan Cheng0038e592006-03-28 00:39:58 +00003484 }
David Greenea20244d2011-03-02 17:23:43 +00003485
Evan Cheng0038e592006-03-28 00:39:58 +00003486 return true;
3487}
3488
Evan Cheng4fcb9222006-03-28 02:43:26 +00003489/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3490/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003491static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003492 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003493 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003494
3495 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3496 "Unsupported vector type for unpckh");
3497
Craig Topper6347e862011-11-21 06:57:39 +00003498 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003499 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003500 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003501
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003502 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3503 // independently on 128-bit lanes.
3504 unsigned NumLanes = VT.getSizeInBits()/128;
3505 unsigned NumLaneElts = NumElts/NumLanes;
3506
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003508 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3509 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003510 int BitI = Mask[i];
3511 int BitI1 = Mask[i+1];
3512 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003513 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003514 if (V2IsSplat) {
3515 if (isUndefOrEqual(BitI1, NumElts))
3516 return false;
3517 } else {
3518 if (!isUndefOrEqual(BitI1, j+NumElts))
3519 return false;
3520 }
Evan Cheng39623da2006-04-20 08:58:49 +00003521 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003522 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003523 return true;
3524}
3525
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003526/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3527/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3528/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003529static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003530 bool HasAVX2) {
3531 unsigned NumElts = VT.getVectorNumElements();
3532
3533 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3534 "Unsupported vector type for unpckh");
3535
3536 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3537 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003538 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003539
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003540 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3541 // FIXME: Need a better way to get rid of this, there's no latency difference
3542 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3543 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003544 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003545 return false;
3546
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3548 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003549 unsigned NumLanes = VT.getSizeInBits()/128;
3550 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003551
Craig Topper94438ba2011-12-16 08:06:31 +00003552 for (unsigned l = 0; l != NumLanes; ++l) {
3553 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3554 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003555 i += 2, ++j) {
3556 int BitI = Mask[i];
3557 int BitI1 = Mask[i+1];
3558
3559 if (!isUndefOrEqual(BitI, j))
3560 return false;
3561 if (!isUndefOrEqual(BitI1, j))
3562 return false;
3563 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003564 }
David Greenea20244d2011-03-02 17:23:43 +00003565
Rafael Espindola15684b22009-04-24 12:40:33 +00003566 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003567}
3568
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003569/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3570/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3571/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003572static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003573 unsigned NumElts = VT.getVectorNumElements();
3574
3575 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3576 "Unsupported vector type for unpckh");
3577
3578 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3579 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003581
Craig Topper94438ba2011-12-16 08:06:31 +00003582 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3583 // independently on 128-bit lanes.
3584 unsigned NumLanes = VT.getSizeInBits()/128;
3585 unsigned NumLaneElts = NumElts/NumLanes;
3586
3587 for (unsigned l = 0; l != NumLanes; ++l) {
3588 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3589 i != (l+1)*NumLaneElts; i += 2, ++j) {
3590 int BitI = Mask[i];
3591 int BitI1 = Mask[i+1];
3592 if (!isUndefOrEqual(BitI, j))
3593 return false;
3594 if (!isUndefOrEqual(BitI1, j))
3595 return false;
3596 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003597 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003598 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003599}
3600
Evan Cheng017dcc62006-04-21 01:05:10 +00003601/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3602/// specifies a shuffle of elements that is suitable for input to MOVSS,
3603/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003604static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003605 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003606 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003607 if (VT.getSizeInBits() == 256)
3608 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003609
Craig Topperc612d792012-01-02 09:17:37 +00003610 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003613 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003614
Craig Topperc612d792012-01-02 09:17:37 +00003615 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003618
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003619 return true;
3620}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003621
Craig Topper70b883b2011-11-28 10:14:51 +00003622/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003623/// as permutations between 128-bit chunks or halves. As an example: this
3624/// shuffle bellow:
3625/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3626/// The first half comes from the second half of V1 and the second half from the
3627/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003628static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003629 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003630 return false;
3631
3632 // The shuffle result is divided into half A and half B. In total the two
3633 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3634 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003635 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003636 bool MatchA = false, MatchB = false;
3637
3638 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003639 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003640 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3641 MatchA = true;
3642 break;
3643 }
3644 }
3645
3646 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003647 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003648 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3649 MatchB = true;
3650 break;
3651 }
3652 }
3653
3654 return MatchA && MatchB;
3655}
3656
Craig Topper70b883b2011-11-28 10:14:51 +00003657/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3658/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003659static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 EVT VT = SVOp->getValueType(0);
3661
Craig Topperc612d792012-01-02 09:17:37 +00003662 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003663
Craig Topperc612d792012-01-02 09:17:37 +00003664 unsigned FstHalf = 0, SndHalf = 0;
3665 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 if (SVOp->getMaskElt(i) > 0) {
3667 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3668 break;
3669 }
3670 }
Craig Topperc612d792012-01-02 09:17:37 +00003671 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003672 if (SVOp->getMaskElt(i) > 0) {
3673 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3674 break;
3675 }
3676 }
3677
3678 return (FstHalf | (SndHalf << 4));
3679}
3680
Craig Topper70b883b2011-11-28 10:14:51 +00003681/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003682/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3683/// Note that VPERMIL mask matching is different depending whether theunderlying
3684/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3685/// to the same elements of the low, but to the higher half of the source.
3686/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003687/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003688static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003689 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003690 return false;
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003693 // Only match 256-bit with 32/64-bit types
3694 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003695 return false;
3696
Craig Topperc612d792012-01-02 09:17:37 +00003697 unsigned NumLanes = VT.getSizeInBits()/128;
3698 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003699 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003700 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003701 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003702 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003704 continue;
3705 // VPERMILPS handling
3706 if (Mask[i] < 0)
3707 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003708 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003709 return false;
3710 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003711 }
3712
3713 return true;
3714}
3715
Craig Topper5aaffa82012-02-19 02:53:47 +00003716/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003717/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003718/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003719static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003721 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003722 if (VT.getSizeInBits() == 256)
3723 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003724 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003725 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003726
Nate Begeman9008ca62009-04-27 18:41:29 +00003727 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Craig Topperc612d792012-01-02 09:17:37 +00003730 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003731 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3732 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3733 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003734 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003735
Evan Cheng39623da2006-04-20 08:58:49 +00003736 return true;
3737}
3738
Evan Chengd9539472006-04-14 21:59:03 +00003739/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3740/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003741/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003742static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003743 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003744 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003745 return false;
3746
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003747 unsigned NumElems = VT.getVectorNumElements();
3748
3749 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3750 (VT.getSizeInBits() == 256 && NumElems != 8))
3751 return false;
3752
3753 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003754 for (unsigned i = 0; i != NumElems; i += 2)
3755 if (!isUndefOrEqual(Mask[i], i+1) ||
3756 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003758
3759 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003760}
3761
3762/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3763/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003764/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003765static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003766 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003767 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003768 return false;
3769
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003770 unsigned NumElems = VT.getVectorNumElements();
3771
3772 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3773 (VT.getSizeInBits() == 256 && NumElems != 8))
3774 return false;
3775
3776 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003777 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003778 if (!isUndefOrEqual(Mask[i], i) ||
3779 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003781
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003782 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003783}
3784
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003785/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3786/// specifies a shuffle of elements that is suitable for input to 256-bit
3787/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003788static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003789 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003790
Craig Topperbeabc6c2011-12-05 06:56:46 +00003791 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003792 return false;
3793
Craig Topperc612d792012-01-02 09:17:37 +00003794 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003795 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003796 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003798 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003799 return false;
3800 return true;
3801}
3802
Evan Cheng0b457f02008-09-25 20:50:48 +00003803/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003804/// specifies a shuffle of elements that is suitable for input to 128-bit
3805/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003806static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003807 if (VT.getSizeInBits() != 128)
3808 return false;
3809
Craig Topperc612d792012-01-02 09:17:37 +00003810 unsigned e = VT.getVectorNumElements() / 2;
3811 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003812 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003813 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003814 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003815 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003816 return false;
3817 return true;
3818}
3819
David Greenec38a03e2011-02-03 15:50:00 +00003820/// isVEXTRACTF128Index - Return true if the specified
3821/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3822/// suitable for input to VEXTRACTF128.
3823bool X86::isVEXTRACTF128Index(SDNode *N) {
3824 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3825 return false;
3826
3827 // The index should be aligned on a 128-bit boundary.
3828 uint64_t Index =
3829 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3830
3831 unsigned VL = N->getValueType(0).getVectorNumElements();
3832 unsigned VBits = N->getValueType(0).getSizeInBits();
3833 unsigned ElSize = VBits / VL;
3834 bool Result = (Index * ElSize) % 128 == 0;
3835
3836 return Result;
3837}
3838
David Greeneccacdc12011-02-04 16:08:29 +00003839/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3840/// operand specifies a subvector insert that is suitable for input to
3841/// VINSERTF128.
3842bool X86::isVINSERTF128Index(SDNode *N) {
3843 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3844 return false;
3845
3846 // The index should be aligned on a 128-bit boundary.
3847 uint64_t Index =
3848 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3849
3850 unsigned VL = N->getValueType(0).getVectorNumElements();
3851 unsigned VBits = N->getValueType(0).getSizeInBits();
3852 unsigned ElSize = VBits / VL;
3853 bool Result = (Index * ElSize) % 128 == 0;
3854
3855 return Result;
3856}
3857
Evan Cheng63d33002006-03-22 08:01:21 +00003858/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003859/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003860/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003861static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003862 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003863
Craig Topper1a7700a2012-01-19 08:19:12 +00003864 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3865 "Unsupported vector type for PSHUF/SHUFP");
3866
3867 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3868 // independently on 128-bit lanes.
3869 unsigned NumElts = VT.getVectorNumElements();
3870 unsigned NumLanes = VT.getSizeInBits()/128;
3871 unsigned NumLaneElts = NumElts/NumLanes;
3872
3873 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3874 "Only supports 2 or 4 elements per lane");
3875
3876 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003877 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003878 for (unsigned i = 0; i != NumElts; ++i) {
3879 int Elt = N->getMaskElt(i);
3880 if (Elt < 0) continue;
3881 Elt %= NumLaneElts;
3882 unsigned ShAmt = i << Shift;
3883 if (ShAmt >= 8) ShAmt -= 8;
3884 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003885 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003886
Evan Cheng63d33002006-03-22 08:01:21 +00003887 return Mask;
3888}
3889
Evan Cheng506d3df2006-03-29 23:07:14 +00003890/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003891/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003892static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003893 unsigned Mask = 0;
3894 // 8 nodes, but we only care about the last 4.
3895 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003896 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003898 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003899 if (i != 4)
3900 Mask <<= 2;
3901 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003902 return Mask;
3903}
3904
3905/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003906/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003907static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003908 unsigned Mask = 0;
3909 // 8 nodes, but we only care about the first 4.
3910 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003911 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 if (Val >= 0)
3913 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003914 if (i != 0)
3915 Mask <<= 2;
3916 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003917 return Mask;
3918}
3919
Nate Begemana09008b2009-10-19 02:17:23 +00003920/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3921/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003922static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3923 EVT VT = SVOp->getValueType(0);
3924 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003925
Craig Topper0e2037b2012-01-20 05:53:00 +00003926 unsigned NumElts = VT.getVectorNumElements();
3927 unsigned NumLanes = VT.getSizeInBits()/128;
3928 unsigned NumLaneElts = NumElts/NumLanes;
3929
3930 int Val = 0;
3931 unsigned i;
3932 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003933 Val = SVOp->getMaskElt(i);
3934 if (Val >= 0)
3935 break;
3936 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003937 if (Val >= (int)NumElts)
3938 Val -= NumElts - NumLaneElts;
3939
Eli Friedman63f8dde2011-07-25 21:36:45 +00003940 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003941 return (Val - i) * EltSize;
3942}
3943
David Greenec38a03e2011-02-03 15:50:00 +00003944/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3945/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3946/// instructions.
3947unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3948 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3949 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3950
3951 uint64_t Index =
3952 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3953
3954 EVT VecVT = N->getOperand(0).getValueType();
3955 EVT ElVT = VecVT.getVectorElementType();
3956
3957 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003958 return Index / NumElemsPerChunk;
3959}
3960
David Greeneccacdc12011-02-04 16:08:29 +00003961/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3962/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3963/// instructions.
3964unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3965 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3966 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3967
3968 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003969 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003970
3971 EVT VecVT = N->getValueType(0);
3972 EVT ElVT = VecVT.getVectorElementType();
3973
3974 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003975 return Index / NumElemsPerChunk;
3976}
3977
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003978/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3979/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3980/// Handles 256-bit.
3981static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3982 EVT VT = N->getValueType(0);
3983
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003984 unsigned NumElts = VT.getVectorNumElements();
3985
Craig Topper095c5282012-04-15 23:48:57 +00003986 assert((VT.is256BitVector() && NumElts == 4) &&
3987 "Unsupported vector type for VPERMQ/VPERMPD");
3988
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003989 unsigned Mask = 0;
3990 for (unsigned i = 0; i != NumElts; ++i) {
3991 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003992 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003993 continue;
3994 Mask |= Elt << (i*2);
3995 }
3996
3997 return Mask;
3998}
Evan Cheng37b73872009-07-30 08:33:02 +00003999/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4000/// constant +0.0.
4001bool X86::isZeroNode(SDValue Elt) {
4002 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004003 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004004 (isa<ConstantFPSDNode>(Elt) &&
4005 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4006}
4007
Nate Begeman9008ca62009-04-27 18:41:29 +00004008/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4009/// their permute mask.
4010static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4011 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004012 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004013 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004015
Nate Begeman5a5ca152009-04-29 05:20:52 +00004016 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 int idx = SVOp->getMaskElt(i);
4018 if (idx < 0)
4019 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004020 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004022 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4026 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004027}
4028
Evan Cheng533a0aa2006-04-19 20:35:22 +00004029/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4030/// match movhlps. The lower half elements should come from upper half of
4031/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004032/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004033static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004034 if (VT.getSizeInBits() != 128)
4035 return false;
4036 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004037 return false;
4038 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004039 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004040 return false;
4041 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004042 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004043 return false;
4044 return true;
4045}
4046
Evan Cheng5ced1d82006-04-06 23:23:56 +00004047/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004048/// is promoted to a vector. It also returns the LoadSDNode by reference if
4049/// required.
4050static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004051 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4052 return false;
4053 N = N->getOperand(0).getNode();
4054 if (!ISD::isNON_EXTLoad(N))
4055 return false;
4056 if (LD)
4057 *LD = cast<LoadSDNode>(N);
4058 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004059}
4060
Dan Gohman65fd6562011-11-03 21:49:52 +00004061// Test whether the given value is a vector value which will be legalized
4062// into a load.
4063static bool WillBeConstantPoolLoad(SDNode *N) {
4064 if (N->getOpcode() != ISD::BUILD_VECTOR)
4065 return false;
4066
4067 // Check for any non-constant elements.
4068 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4069 switch (N->getOperand(i).getNode()->getOpcode()) {
4070 case ISD::UNDEF:
4071 case ISD::ConstantFP:
4072 case ISD::Constant:
4073 break;
4074 default:
4075 return false;
4076 }
4077
4078 // Vectors of all-zeros and all-ones are materialized with special
4079 // instructions rather than being loaded.
4080 return !ISD::isBuildVectorAllZeros(N) &&
4081 !ISD::isBuildVectorAllOnes(N);
4082}
4083
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4085/// match movlp{s|d}. The lower half elements should come from lower half of
4086/// V1 (and in order), and the upper half elements should come from the upper
4087/// half of V2 (and in order). And since V1 will become the source of the
4088/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004089static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004090 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004091 if (VT.getSizeInBits() != 128)
4092 return false;
4093
Evan Cheng466685d2006-10-09 20:57:25 +00004094 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004095 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004096 // Is V2 is a vector load, don't do this transformation. We will try to use
4097 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004098 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004099 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004101 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004102
Evan Cheng533a0aa2006-04-19 20:35:22 +00004103 if (NumElems != 2 && NumElems != 4)
4104 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004105 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004106 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004108 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004109 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110 return false;
4111 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112}
4113
Evan Cheng39623da2006-04-20 08:58:49 +00004114/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4115/// all the same.
4116static bool isSplatVector(SDNode *N) {
4117 if (N->getOpcode() != ISD::BUILD_VECTOR)
4118 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004119
Dan Gohman475871a2008-07-27 21:46:04 +00004120 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004121 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4122 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004123 return false;
4124 return true;
4125}
4126
Evan Cheng213d2cf2007-05-17 18:45:50 +00004127/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004128/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004129/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004130static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004131 SDValue V1 = N->getOperand(0);
4132 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004133 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4134 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004136 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004138 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4139 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004140 if (Opc != ISD::BUILD_VECTOR ||
4141 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 return false;
4143 } else if (Idx >= 0) {
4144 unsigned Opc = V1.getOpcode();
4145 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4146 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004147 if (Opc != ISD::BUILD_VECTOR ||
4148 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004149 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004150 }
4151 }
4152 return true;
4153}
4154
4155/// getZeroVector - Returns a vector of specified type with all zero elements.
4156///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004157static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004158 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004159 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Dale Johannesen0488fb62010-09-30 23:57:10 +00004161 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004162 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004163 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004164 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004165 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004166 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4167 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4168 } else { // SSE1
4169 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4170 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4171 }
4172 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004173 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004174 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4175 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4176 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4177 } else {
4178 // 256-bit logic and arithmetic instructions in AVX are all
4179 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4180 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4181 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4182 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4183 }
Evan Chengf0df0312008-05-15 08:39:06 +00004184 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004185 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004186}
4187
Chris Lattner8a594482007-11-25 00:24:49 +00004188/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004189/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4190/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4191/// Then bitcast to their original type, ensuring they get CSE'd.
4192static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4193 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004194 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004195 assert((VT.is128BitVector() || VT.is256BitVector())
4196 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004197
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004199 SDValue Vec;
4200 if (VT.getSizeInBits() == 256) {
4201 if (HasAVX2) { // AVX2
4202 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4203 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4204 } else { // AVX
4205 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004206 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004207 }
4208 } else {
4209 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004210 }
4211
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004213}
4214
Evan Cheng39623da2006-04-20 08:58:49 +00004215/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4216/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004217static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004218 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004219 if (Mask[i] > (int)NumElems) {
4220 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004221 }
Evan Cheng39623da2006-04-20 08:58:49 +00004222 }
Evan Cheng39623da2006-04-20 08:58:49 +00004223}
4224
Evan Cheng017dcc62006-04-21 01:05:10 +00004225/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4226/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004227static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue V2) {
4229 unsigned NumElems = VT.getVectorNumElements();
4230 SmallVector<int, 8> Mask;
4231 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004232 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 Mask.push_back(i);
4234 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004235}
4236
Nate Begeman9008ca62009-04-27 18:41:29 +00004237/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004238static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 SDValue V2) {
4240 unsigned NumElems = VT.getVectorNumElements();
4241 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004242 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 Mask.push_back(i);
4244 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004245 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004247}
4248
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004249/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004250static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 SDValue V2) {
4252 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004253 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004255 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 Mask.push_back(i + Half);
4257 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004258 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004260}
4261
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004262// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004263// a generic shuffle instruction because the target has no such instructions.
4264// Generate shuffles which repeat i16 and i8 several times until they can be
4265// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004266static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004267 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004268 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004270
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 while (NumElems > 4) {
4272 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004273 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 EltNo -= NumElems/2;
4277 }
4278 NumElems >>= 1;
4279 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280 return V;
4281}
Eric Christopherfd179292009-08-27 18:07:15 +00004282
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004283/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4284static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4285 EVT VT = V.getValueType();
4286 DebugLoc dl = V.getDebugLoc();
4287 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4288 && "Vector size not supported");
4289
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004290 if (VT.getSizeInBits() == 128) {
4291 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004292 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004293 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4294 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004295 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004296 // To use VPERMILPS to splat scalars, the second half of indicies must
4297 // refer to the higher part, which is a duplication of the lower one,
4298 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004299 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4300 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004301
4302 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4303 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4304 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004305 }
4306
4307 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4308}
4309
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004310/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004311static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4312 EVT SrcVT = SV->getValueType(0);
4313 SDValue V1 = SV->getOperand(0);
4314 DebugLoc dl = SV->getDebugLoc();
4315
4316 int EltNo = SV->getSplatIndex();
4317 int NumElems = SrcVT.getVectorNumElements();
4318 unsigned Size = SrcVT.getSizeInBits();
4319
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004320 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4321 "Unknown how to promote splat for type");
4322
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004323 // Extract the 128-bit part containing the splat element and update
4324 // the splat element index when it refers to the higher register.
4325 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004326 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Craig Topperb14940a2012-04-22 20:55:18 +00004327 V1 = Extract128BitVector(V1, Idx, DAG, dl);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328 if (Idx > 0)
4329 EltNo -= NumElems/2;
4330 }
4331
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004332 // All i16 and i8 vector types can't be used directly by a generic shuffle
4333 // instruction because the target has no such instruction. Generate shuffles
4334 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004335 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004336 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004337 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004338 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339
4340 // Recreate the 256-bit vector and place the same 128-bit vector
4341 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004342 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004343 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004344 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345 }
4346
4347 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004348}
4349
Evan Chengba05f722006-04-21 23:03:30 +00004350/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004351/// vector of zero or undef vector. This produces a shuffle where the low
4352/// element of V2 is swizzled into the zero/undef vector, landing at element
4353/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004354static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004355 bool IsZero,
4356 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004357 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004358 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004359 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004360 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 unsigned NumElems = VT.getVectorNumElements();
4362 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004363 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 // If this is the insertion idx, put the low elt of V2 here.
4365 MaskVec.push_back(i == Idx ? NumElems : i);
4366 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004367}
4368
Craig Toppera1ffc682012-03-20 06:42:26 +00004369/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4370/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004371/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004372static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004373 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004374 unsigned NumElems = VT.getVectorNumElements();
4375 SDValue ImmN;
4376
Craig Topper89f4e662012-03-20 07:17:59 +00004377 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004378 switch(N->getOpcode()) {
4379 case X86ISD::SHUFP:
4380 ImmN = N->getOperand(N->getNumOperands()-1);
4381 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4382 break;
4383 case X86ISD::UNPCKH:
4384 DecodeUNPCKHMask(VT, Mask);
4385 break;
4386 case X86ISD::UNPCKL:
4387 DecodeUNPCKLMask(VT, Mask);
4388 break;
4389 case X86ISD::MOVHLPS:
4390 DecodeMOVHLPSMask(NumElems, Mask);
4391 break;
4392 case X86ISD::MOVLHPS:
4393 DecodeMOVLHPSMask(NumElems, Mask);
4394 break;
4395 case X86ISD::PSHUFD:
4396 case X86ISD::VPERMILP:
4397 ImmN = N->getOperand(N->getNumOperands()-1);
4398 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004399 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004400 break;
4401 case X86ISD::PSHUFHW:
4402 ImmN = N->getOperand(N->getNumOperands()-1);
4403 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004404 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004405 break;
4406 case X86ISD::PSHUFLW:
4407 ImmN = N->getOperand(N->getNumOperands()-1);
4408 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004409 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004410 break;
4411 case X86ISD::MOVSS:
4412 case X86ISD::MOVSD: {
4413 // The index 0 always comes from the first element of the second source,
4414 // this is why MOVSS and MOVSD are used in the first place. The other
4415 // elements come from the other positions of the first source vector
4416 Mask.push_back(NumElems);
4417 for (unsigned i = 1; i != NumElems; ++i) {
4418 Mask.push_back(i);
4419 }
4420 break;
4421 }
4422 case X86ISD::VPERM2X128:
4423 ImmN = N->getOperand(N->getNumOperands()-1);
4424 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004425 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004426 break;
4427 case X86ISD::MOVDDUP:
4428 case X86ISD::MOVLHPD:
4429 case X86ISD::MOVLPD:
4430 case X86ISD::MOVLPS:
4431 case X86ISD::MOVSHDUP:
4432 case X86ISD::MOVSLDUP:
4433 case X86ISD::PALIGN:
4434 // Not yet implemented
4435 return false;
4436 default: llvm_unreachable("unknown target shuffle node");
4437 }
4438
4439 return true;
4440}
4441
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004442/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4443/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004444static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004445 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004446 if (Depth == 6)
4447 return SDValue(); // Limit search depth.
4448
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004449 SDValue V = SDValue(N, 0);
4450 EVT VT = V.getValueType();
4451 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452
4453 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4454 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004455 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004456
Craig Topper3d092db2012-03-21 02:14:01 +00004457 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004458 return DAG.getUNDEF(VT.getVectorElementType());
4459
Craig Topperd156dc12012-02-06 07:17:51 +00004460 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004461 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4462 : SV->getOperand(1);
4463 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004464 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004465
4466 // Recurse into target specific vector shuffles to find scalars.
4467 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004468 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004469 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004471 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004472
Craig Topper89f4e662012-03-20 07:17:59 +00004473 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004474 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475
Craig Topper3d092db2012-03-21 02:14:01 +00004476 int Elt = ShuffleMask[Index];
4477 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004478 return DAG.getUNDEF(VT.getVectorElementType());
4479
Craig Topper3d092db2012-03-21 02:14:01 +00004480 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004481 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004482 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004483 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004484 }
4485
4486 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004487 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004488 V = V.getOperand(0);
4489 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004490 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004491
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004492 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004493 return SDValue();
4494 }
4495
4496 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4497 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004498 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499
4500 if (V.getOpcode() == ISD::BUILD_VECTOR)
4501 return V.getOperand(Index);
4502
4503 return SDValue();
4504}
4505
4506/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4507/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004508/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509static
Craig Topper3d092db2012-03-21 02:14:01 +00004510unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004512 unsigned i;
4513 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004514 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004515 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004516 if (!(Elt.getNode() &&
4517 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4518 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004519 }
4520
4521 return i;
4522}
4523
Craig Topper3d092db2012-03-21 02:14:01 +00004524/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4525/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4527static
Craig Topper3d092db2012-03-21 02:14:01 +00004528bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4529 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4530 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 bool SeenV1 = false;
4532 bool SeenV2 = false;
4533
Craig Topper3d092db2012-03-21 02:14:01 +00004534 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535 int Idx = SVOp->getMaskElt(i);
4536 // Ignore undef indicies
4537 if (Idx < 0)
4538 continue;
4539
Craig Topper3d092db2012-03-21 02:14:01 +00004540 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541 SeenV1 = true;
4542 else
4543 SeenV2 = true;
4544
4545 // Only accept consecutive elements from the same vector
4546 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4547 return false;
4548 }
4549
4550 OpNum = SeenV1 ? 0 : 1;
4551 return true;
4552}
4553
4554/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4555/// logical left shift of a vector.
4556static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4557 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4558 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4559 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4560 false /* check zeros from right */, DAG);
4561 unsigned OpSrc;
4562
4563 if (!NumZeros)
4564 return false;
4565
4566 // Considering the elements in the mask that are not consecutive zeros,
4567 // check if they consecutively come from only one of the source vectors.
4568 //
4569 // V1 = {X, A, B, C} 0
4570 // \ \ \ /
4571 // vector_shuffle V1, V2 <1, 2, 3, X>
4572 //
4573 if (!isShuffleMaskConsecutive(SVOp,
4574 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004575 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004576 NumZeros, // Where to start looking in the src vector
4577 NumElems, // Number of elements in vector
4578 OpSrc)) // Which source operand ?
4579 return false;
4580
4581 isLeft = false;
4582 ShAmt = NumZeros;
4583 ShVal = SVOp->getOperand(OpSrc);
4584 return true;
4585}
4586
4587/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4588/// logical left shift of a vector.
4589static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4590 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4591 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4592 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4593 true /* check zeros from left */, DAG);
4594 unsigned OpSrc;
4595
4596 if (!NumZeros)
4597 return false;
4598
4599 // Considering the elements in the mask that are not consecutive zeros,
4600 // check if they consecutively come from only one of the source vectors.
4601 //
4602 // 0 { A, B, X, X } = V2
4603 // / \ / /
4604 // vector_shuffle V1, V2 <X, X, 4, 5>
4605 //
4606 if (!isShuffleMaskConsecutive(SVOp,
4607 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004608 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609 0, // Where to start looking in the src vector
4610 NumElems, // Number of elements in vector
4611 OpSrc)) // Which source operand ?
4612 return false;
4613
4614 isLeft = true;
4615 ShAmt = NumZeros;
4616 ShVal = SVOp->getOperand(OpSrc);
4617 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004618}
4619
4620/// isVectorShift - Returns true if the shuffle can be implemented as a
4621/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004622static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004623 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004624 // Although the logic below support any bitwidth size, there are no
4625 // shift instructions which handle more than 128-bit vectors.
4626 if (SVOp->getValueType(0).getSizeInBits() > 128)
4627 return false;
4628
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4630 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4631 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004632
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004633 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004634}
4635
Evan Chengc78d3b42006-04-24 18:01:45 +00004636/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4637///
Dan Gohman475871a2008-07-27 21:46:04 +00004638static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004639 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004640 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004641 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004642 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004643 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004644 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004645
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004646 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004647 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004648 bool First = true;
4649 for (unsigned i = 0; i < 16; ++i) {
4650 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4651 if (ThisIsNonZero && First) {
4652 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004653 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004654 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 First = false;
4657 }
4658
4659 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004660 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004661 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4662 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004663 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 }
4666 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4668 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4669 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004670 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004672 } else
4673 ThisElt = LastElt;
4674
Gabor Greifba36cb52008-08-28 21:40:38 +00004675 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004677 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004678 }
4679 }
4680
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004681 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004682}
4683
Bill Wendlinga348c562007-03-22 18:42:45 +00004684/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004685///
Dan Gohman475871a2008-07-27 21:46:04 +00004686static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004687 unsigned NumNonZero, unsigned NumZero,
4688 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004689 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004690 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004691 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004692 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004693
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004694 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004695 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004696 bool First = true;
4697 for (unsigned i = 0; i < 8; ++i) {
4698 bool isNonZero = (NonZeros & (1 << i)) != 0;
4699 if (isNonZero) {
4700 if (First) {
4701 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004702 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004705 First = false;
4706 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004707 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004709 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 }
4711 }
4712
4713 return V;
4714}
4715
Evan Chengf26ffe92008-05-29 08:22:04 +00004716/// getVShift - Return a vector logical shift node.
4717///
Owen Andersone50ed302009-08-10 22:56:29 +00004718static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004719 unsigned NumBits, SelectionDAG &DAG,
4720 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004721 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004722 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004723 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004724 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4725 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004726 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004727 DAG.getConstant(NumBits,
4728 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004729}
4730
Dan Gohman475871a2008-07-27 21:46:04 +00004731SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004732X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004733 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004734
Evan Chengc3630942009-12-09 21:00:30 +00004735 // Check if the scalar load can be widened into a vector load. And if
4736 // the address is "base + cst" see if the cst can be "absorbed" into
4737 // the shuffle mask.
4738 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4739 SDValue Ptr = LD->getBasePtr();
4740 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4741 return SDValue();
4742 EVT PVT = LD->getValueType(0);
4743 if (PVT != MVT::i32 && PVT != MVT::f32)
4744 return SDValue();
4745
4746 int FI = -1;
4747 int64_t Offset = 0;
4748 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4749 FI = FINode->getIndex();
4750 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004751 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004752 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4753 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4754 Offset = Ptr.getConstantOperandVal(1);
4755 Ptr = Ptr.getOperand(0);
4756 } else {
4757 return SDValue();
4758 }
4759
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004760 // FIXME: 256-bit vector instructions don't require a strict alignment,
4761 // improve this code to support it better.
4762 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004763 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004764 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004765 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004766 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004767 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004768 // Can't change the alignment. FIXME: It's possible to compute
4769 // the exact stack offset and reference FI + adjust offset instead.
4770 // If someone *really* cares about this. That's the way to implement it.
4771 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004772 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004773 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004774 }
4775 }
4776
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004777 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004778 // Ptr + (Offset & ~15).
4779 if (Offset < 0)
4780 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004781 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004782 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004783 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004784 if (StartOffset)
4785 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4786 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4787
4788 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004789 int NumElems = VT.getVectorNumElements();
4790
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004791 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4792 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004793 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004794 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004795
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004796 SmallVector<int, 8> Mask;
4797 for (int i = 0; i < NumElems; ++i)
4798 Mask.push_back(EltNo);
4799
Craig Toppercc3000632012-01-30 07:50:31 +00004800 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004801 }
4802
4803 return SDValue();
4804}
4805
Michael J. Spencerec38de22010-10-10 22:04:20 +00004806/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4807/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004808/// load which has the same value as a build_vector whose operands are 'elts'.
4809///
4810/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004811///
Nate Begeman1449f292010-03-24 22:19:06 +00004812/// FIXME: we'd also like to handle the case where the last elements are zero
4813/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4814/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004815static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004816 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004817 EVT EltVT = VT.getVectorElementType();
4818 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004819
Nate Begemanfdea31a2010-03-24 20:49:50 +00004820 LoadSDNode *LDBase = NULL;
4821 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004822
Nate Begeman1449f292010-03-24 22:19:06 +00004823 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004824 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004825 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004826 for (unsigned i = 0; i < NumElems; ++i) {
4827 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828
Nate Begemanfdea31a2010-03-24 20:49:50 +00004829 if (!Elt.getNode() ||
4830 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4831 return SDValue();
4832 if (!LDBase) {
4833 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4834 return SDValue();
4835 LDBase = cast<LoadSDNode>(Elt.getNode());
4836 LastLoadedElt = i;
4837 continue;
4838 }
4839 if (Elt.getOpcode() == ISD::UNDEF)
4840 continue;
4841
4842 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4843 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4844 return SDValue();
4845 LastLoadedElt = i;
4846 }
Nate Begeman1449f292010-03-24 22:19:06 +00004847
4848 // If we have found an entire vector of loads and undefs, then return a large
4849 // load of the entire vector width starting at the base pointer. If we found
4850 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004851 if (LastLoadedElt == NumElems - 1) {
4852 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004853 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004854 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004855 LDBase->isVolatile(), LDBase->isNonTemporal(),
4856 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004857 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004858 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004859 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004860 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004861 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4862 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004863 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4864 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004865 SDValue ResNode =
4866 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4867 LDBase->getPointerInfo(),
4868 LDBase->getAlignment(),
4869 false/*isVolatile*/, true/*ReadMem*/,
4870 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004871 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004872 }
4873 return SDValue();
4874}
4875
Nadav Rotem9d68b062012-04-08 12:54:54 +00004876/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4877/// to generate a splat value for the following cases:
4878/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004879/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004880/// a scalar load, or a constant.
4881/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004882/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004883SDValue
4884X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004885 if (!Subtarget->hasAVX())
4886 return SDValue();
4887
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004888 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004889 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004890
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004891 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004892 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004893
Nadav Rotem9d68b062012-04-08 12:54:54 +00004894 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004895 default:
4896 // Unknown pattern found.
4897 return SDValue();
4898
4899 case ISD::BUILD_VECTOR: {
4900 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004901 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004902 return SDValue();
4903
Nadav Rotem9d68b062012-04-08 12:54:54 +00004904 Ld = Op.getOperand(0);
4905 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4906 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004907
4908 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004909 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004910 // Constants may have multiple users.
4911 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004912 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004913 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004914 }
4915
4916 case ISD::VECTOR_SHUFFLE: {
4917 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4918
4919 // Shuffles must have a splat mask where the first element is
4920 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004921 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004922 return SDValue();
4923
4924 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004925 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004926 return SDValue();
4927
4928 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004929 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004930 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004931
4932 // The scalar_to_vector node and the suspected
4933 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004934 // Constants may have multiple users.
4935 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004936 return SDValue();
4937 break;
4938 }
4939 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004940
Nadav Rotem9d68b062012-04-08 12:54:54 +00004941 bool Is256 = VT.getSizeInBits() == 256;
4942 bool Is128 = VT.getSizeInBits() == 128;
4943
4944 // Handle the broadcasting a single constant scalar from the constant pool
4945 // into a vector. On Sandybridge it is still better to load a constant vector
4946 // from the constant pool and not to broadcast it from a scalar.
4947 if (ConstSplatVal && Subtarget->hasAVX2()) {
4948 EVT CVT = Ld.getValueType();
4949 assert(!CVT.isVector() && "Must not broadcast a vector type");
4950 unsigned ScalarSize = CVT.getSizeInBits();
4951
4952 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4953 (Is128 && (ScalarSize == 32))) {
4954
Nadav Rotem9d68b062012-04-08 12:54:54 +00004955 const Constant *C = 0;
4956 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4957 C = CI->getConstantIntValue();
4958 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4959 C = CF->getConstantFPValue();
4960
4961 assert(C && "Invalid constant type");
4962
Nadav Rotem154819d2012-04-09 07:45:58 +00004963 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004964 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004965 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004966 MachinePointerInfo::getConstantPool(),
4967 false, false, false, Alignment);
4968
Nadav Rotem9d68b062012-04-08 12:54:54 +00004969 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4970 }
4971 }
4972
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004974 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976
Craig Toppera1902a12012-02-01 06:51:58 +00004977 // Reject loads that have uses of the chain result
4978 if (Ld->hasAnyUseOfValue(1))
4979 return SDValue();
4980
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004981 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4982
4983 // VBroadcast to YMM
4984 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986
4987 // VBroadcast to XMM
4988 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004989 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990
Craig Toppera9376332012-01-10 08:23:59 +00004991 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4992 // double since there is vbroadcastsd xmm
4993 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4994 // VBroadcast to YMM
4995 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004996 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004997
4998 // VBroadcast to XMM
4999 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005000 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005001 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005002
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003 // Unsupported broadcast.
5004 return SDValue();
5005}
5006
Evan Chengc3630942009-12-09 21:00:30 +00005007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005008X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005009 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005010
David Greenef125a292011-02-08 19:04:41 +00005011 EVT VT = Op.getValueType();
5012 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005013 unsigned NumElems = Op.getNumOperands();
5014
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005015 // Vectors containing all zeros can be matched by pxor and xorps later
5016 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5017 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5018 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005019 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005020 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005021
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005022 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005023 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005025 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005026 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5027 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005028 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005029 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005030 return Op;
5031
Craig Topper07a27622012-01-22 03:07:48 +00005032 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005033 }
5034
Nadav Rotem154819d2012-04-09 07:45:58 +00005035 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005036 if (Broadcast.getNode())
5037 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038
Owen Andersone50ed302009-08-10 22:56:29 +00005039 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041 unsigned NumZero = 0;
5042 unsigned NumNonZero = 0;
5043 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005044 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005046 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005047 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005048 if (Elt.getOpcode() == ISD::UNDEF)
5049 continue;
5050 Values.insert(Elt);
5051 if (Elt.getOpcode() != ISD::Constant &&
5052 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005053 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005054 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005055 NumZero++;
5056 else {
5057 NonZeros |= (1 << i);
5058 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059 }
5060 }
5061
Chris Lattner97a2a562010-08-26 05:24:29 +00005062 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5063 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005064 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065
Chris Lattner67f453a2008-03-09 05:42:06 +00005066 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005067 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005070
Chris Lattner62098042008-03-09 01:05:04 +00005071 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5072 // the value are obviously zero, truncate the value to i32 and do the
5073 // insertion that way. Only do this if the value is non-constant or if the
5074 // value is a constant being inserted into element 0. It is cheaper to do
5075 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005077 (!IsAllConstants || Idx == 0)) {
5078 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005079 // Handle SSE only.
5080 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5081 EVT VecVT = MVT::v4i32;
5082 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Chris Lattner62098042008-03-09 01:05:04 +00005084 // Truncate the value (which may itself be a constant) to i32, and
5085 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005087 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005088 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattner62098042008-03-09 01:05:04 +00005090 // Now we have our 32-bit value zero extended in the low element of
5091 // a vector. If Idx != 0, swizzle it into place.
5092 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005093 SmallVector<int, 4> Mask;
5094 Mask.push_back(Idx);
5095 for (unsigned i = 1; i != VecElts; ++i)
5096 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005097 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005099 }
Craig Topper07a27622012-01-22 03:07:48 +00005100 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005101 }
5102 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005103
Chris Lattner19f79692008-03-08 22:59:52 +00005104 // If we have a constant or non-constant insertion into the low element of
5105 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5106 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005107 // depending on what the source datatype is.
5108 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005109 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005110 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005111
5112 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005114 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005115 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005116 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5117 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005118 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005119 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005120 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5121 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005122 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005123 }
5124
5125 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005127 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005128 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005129 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005130 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005131 } else {
5132 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005133 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005136 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005137 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005138
5139 // Is it a vector logical left shift?
5140 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005141 X86::isZeroNode(Op.getOperand(0)) &&
5142 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005143 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005144 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005145 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005146 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005147 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005149
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005150 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005151 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152
Chris Lattner19f79692008-03-08 22:59:52 +00005153 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5154 // is a non-constant being inserted into an element other than the low one,
5155 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5156 // movd/movss) to move this into the low element, then shuffle it into
5157 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005159 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005162 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005163 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 MaskVec.push_back(i == Idx ? 0 : 1);
5166 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 }
5168 }
5169
Chris Lattner67f453a2008-03-09 05:42:06 +00005170 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005171 if (Values.size() == 1) {
5172 if (EVTBits == 32) {
5173 // Instead of a shuffle like this:
5174 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5175 // Check if it's possible to issue this instead.
5176 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5177 unsigned Idx = CountTrailingZeros_32(NonZeros);
5178 SDValue Item = Op.getOperand(Idx);
5179 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5180 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5181 }
Dan Gohman475871a2008-07-27 21:46:04 +00005182 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Dan Gohmana3941172007-07-24 22:55:08 +00005185 // A vector full of immediates; various special cases are already
5186 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005187 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005188 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005189
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005190 // For AVX-length vectors, build the individual 128-bit pieces and use
5191 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005192 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005193 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005194 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005195 V.push_back(Op.getOperand(i));
5196
5197 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5198
5199 // Build both the lower and upper subvector.
5200 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5201 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5202 NumElems/2);
5203
5204 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005205 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005206 }
5207
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005208 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005209 if (EVTBits == 64) {
5210 if (NumNonZero == 1) {
5211 // One half is zero or undef.
5212 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005213 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005214 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005215 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005216 }
Dan Gohman475871a2008-07-27 21:46:04 +00005217 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005218 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219
5220 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005221 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005222 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005223 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005224 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 }
5226
Bill Wendling826f36f2007-03-28 00:57:11 +00005227 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005229 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005230 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005231 }
5232
5233 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005234 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 if (NumElems == 4 && NumZero > 0) {
5236 for (unsigned i = 0; i < 4; ++i) {
5237 bool isZero = !(NonZeros & (1 << i));
5238 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005239 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 else
Dale Johannesenace16102009-02-03 19:33:06 +00005241 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 }
5243
5244 for (unsigned i = 0; i < 2; ++i) {
5245 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5246 default: break;
5247 case 0:
5248 V[i] = V[i*2]; // Must be a zero vector.
5249 break;
5250 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005251 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 break;
5253 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255 break;
5256 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 break;
5259 }
5260 }
5261
Benjamin Kramer9c683542012-01-30 15:16:21 +00005262 bool Reverse1 = (NonZeros & 0x3) == 2;
5263 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5264 int MaskVec[] = {
5265 Reverse1 ? 1 : 0,
5266 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005267 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5268 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005269 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
5272
Nate Begemanfdea31a2010-03-24 20:49:50 +00005273 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5274 // Check for a build vector of consecutive loads.
5275 for (unsigned i = 0; i < NumElems; ++i)
5276 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005277
Nate Begemanfdea31a2010-03-24 20:49:50 +00005278 // Check for elements which are consecutive loads.
5279 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5280 if (LD.getNode())
5281 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005282
5283 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005284 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005285 SDValue Result;
5286 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5287 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5288 else
5289 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005290
Chris Lattner24faf612010-08-28 17:59:08 +00005291 for (unsigned i = 1; i < NumElems; ++i) {
5292 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5293 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005294 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005295 }
5296 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005298
Chris Lattner6e80e442010-08-28 17:15:43 +00005299 // Otherwise, expand into a number of unpckl*, start by extending each of
5300 // our (non-undef) elements to the full vector width with the element in the
5301 // bottom slot of the vector (which generates no code for SSE).
5302 for (unsigned i = 0; i < NumElems; ++i) {
5303 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5304 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5305 else
5306 V[i] = DAG.getUNDEF(VT);
5307 }
5308
5309 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5311 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5312 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005313 unsigned EltStride = NumElems >> 1;
5314 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005315 for (unsigned i = 0; i < EltStride; ++i) {
5316 // If V[i+EltStride] is undef and this is the first round of mixing,
5317 // then it is safe to just drop this shuffle: V[i] is already in the
5318 // right place, the one element (since it's the first round) being
5319 // inserted as undef can be dropped. This isn't safe for successive
5320 // rounds because they will permute elements within both vectors.
5321 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5322 EltStride == NumElems/2)
5323 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005324
Chris Lattner6e80e442010-08-28 17:15:43 +00005325 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005326 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005327 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 }
5329 return V[0];
5330 }
Dan Gohman475871a2008-07-27 21:46:04 +00005331 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332}
5333
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005334// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5335// them in a MMX register. This is better than doing a stack convert.
5336static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005337 DebugLoc dl = Op.getDebugLoc();
5338 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005339
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005340 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5341 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5342 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005343 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005344 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5345 InVec = Op.getOperand(1);
5346 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5347 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005348 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005349 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5350 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5351 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005352 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005353 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5354 Mask[0] = 0; Mask[1] = 2;
5355 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5356 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005357 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005358}
5359
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005360// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5361// to create 256-bit vectors from two other 128-bit ones.
5362static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5363 DebugLoc dl = Op.getDebugLoc();
5364 EVT ResVT = Op.getValueType();
5365
5366 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5367
5368 SDValue V1 = Op.getOperand(0);
5369 SDValue V2 = Op.getOperand(1);
5370 unsigned NumElems = ResVT.getVectorNumElements();
5371
Craig Topper4c7972d2012-04-22 18:15:59 +00005372 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005373}
5374
5375SDValue
5376X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005377 EVT ResVT = Op.getValueType();
5378
5379 assert(Op.getNumOperands() == 2);
5380 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5381 "Unsupported CONCAT_VECTORS for value type");
5382
5383 // We support concatenate two MMX registers and place them in a MMX register.
5384 // This is better than doing a stack convert.
5385 if (ResVT.is128BitVector())
5386 return LowerMMXCONCAT_VECTORS(Op, DAG);
5387
5388 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5389 // from two other 128-bit ones.
5390 return LowerAVXCONCAT_VECTORS(Op, DAG);
5391}
5392
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005393// Try to lower a shuffle node into a simple blend instruction.
5394static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5395 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005396 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005397 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5398 SDValue V1 = SVOp->getOperand(0);
5399 SDValue V2 = SVOp->getOperand(1);
5400 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005401 EVT VT = Op.getValueType();
5402 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005403 int MaskSize = VT.getVectorNumElements();
5404 int InSize = InVT.getVectorNumElements();
5405
Nadav Roteme6113782012-04-11 06:40:27 +00005406 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005407 return SDValue();
5408
5409 if (MaskSize != InSize)
5410 return SDValue();
5411
Nadav Roteme6113782012-04-11 06:40:27 +00005412 int ISDNo = 0;
5413 MVT OpTy;
5414
5415 switch (VT.getSimpleVT().SimpleTy) {
5416 default: return SDValue();
5417 case MVT::v8i16:
5418 ISDNo = X86ISD::BLENDPW;
5419 OpTy = MVT::v8i16;
5420 break;
5421 case MVT::v4i32:
5422 case MVT::v4f32:
5423 ISDNo = X86ISD::BLENDPS;
5424 OpTy = MVT::v4f32;
5425 break;
5426 case MVT::v2i64:
5427 case MVT::v2f64:
5428 ISDNo = X86ISD::BLENDPD;
5429 OpTy = MVT::v2f64;
5430 break;
5431 case MVT::v8i32:
5432 case MVT::v8f32:
5433 if (!Subtarget->hasAVX())
5434 return SDValue();
5435 ISDNo = X86ISD::BLENDPS;
5436 OpTy = MVT::v8f32;
5437 break;
5438 case MVT::v4i64:
5439 case MVT::v4f64:
5440 if (!Subtarget->hasAVX())
5441 return SDValue();
5442 ISDNo = X86ISD::BLENDPD;
5443 OpTy = MVT::v4f64;
5444 break;
5445 case MVT::v16i16:
5446 if (!Subtarget->hasAVX2())
5447 return SDValue();
5448 ISDNo = X86ISD::BLENDPW;
5449 OpTy = MVT::v16i16;
5450 break;
5451 }
5452 assert(ISDNo && "Invalid Op Number");
5453
5454 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005455
5456 for (int i = 0; i < MaskSize; ++i) {
5457 int EltIdx = SVOp->getMaskElt(i);
5458 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005459 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005460 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005461 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005462 else return SDValue();
5463 }
5464
Nadav Roteme6113782012-04-11 06:40:27 +00005465 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5466 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5467 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5468 DAG.getConstant(MaskVals, MVT::i32));
5469 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005470}
5471
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472// v8i16 shuffles - Prefer shuffles in the following order:
5473// 1. [all] pshuflw, pshufhw, optional move
5474// 2. [ssse3] 1 x pshufb
5475// 3. [ssse3] 2 x pshufb + 1 x por
5476// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005477SDValue
5478X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5479 SelectionDAG &DAG) const {
5480 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005481 SDValue V1 = SVOp->getOperand(0);
5482 SDValue V2 = SVOp->getOperand(1);
5483 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005485
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 // Determine if more than 1 of the words in each of the low and high quadwords
5487 // of the result come from the same quadword of one of the two inputs. Undef
5488 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005489 unsigned LoQuad[] = { 0, 0, 0, 0 };
5490 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005491 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005492 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005493 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005494 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 MaskVals.push_back(EltIdx);
5496 if (EltIdx < 0) {
5497 ++Quad[0];
5498 ++Quad[1];
5499 ++Quad[2];
5500 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005501 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 }
5503 ++Quad[EltIdx / 4];
5504 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005506
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005508 unsigned MaxQuad = 1;
5509 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 if (LoQuad[i] > MaxQuad) {
5511 BestLoQuad = i;
5512 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005513 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005514 }
5515
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005517 MaxQuad = 1;
5518 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 if (HiQuad[i] > MaxQuad) {
5520 BestHiQuad = i;
5521 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005522 }
5523 }
5524
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005526 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 // single pshufb instruction is necessary. If There are more than 2 input
5528 // quads, disable the next transformation since it does not help SSSE3.
5529 bool V1Used = InputQuads[0] || InputQuads[1];
5530 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005531 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005533 BestLoQuad = InputQuads[0] ? 0 : 1;
5534 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 }
5536 if (InputQuads.count() > 2) {
5537 BestLoQuad = -1;
5538 BestHiQuad = -1;
5539 }
5540 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005541
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5543 // the shuffle mask. If a quad is scored as -1, that means that it contains
5544 // words from all 4 input quadwords.
5545 SDValue NewV;
5546 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005547 int MaskV[] = {
5548 BestLoQuad < 0 ? 0 : BestLoQuad,
5549 BestHiQuad < 0 ? 1 : BestHiQuad
5550 };
Eric Christopherfd179292009-08-27 18:07:15 +00005551 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005552 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5553 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5554 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005555
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5557 // source words for the shuffle, to aid later transformations.
5558 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005559 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005562 if (idx != (int)i)
5563 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 AllWordsInNewV = false;
5567 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005568 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005569
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5571 if (AllWordsInNewV) {
5572 for (int i = 0; i != 8; ++i) {
5573 int idx = MaskVals[i];
5574 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005575 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005576 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 if ((idx != i) && idx < 4)
5578 pshufhw = false;
5579 if ((idx != i) && idx > 3)
5580 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005581 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 V1 = NewV;
5583 V2Used = false;
5584 BestLoQuad = 0;
5585 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005586 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005587
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5589 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005590 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005591 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5592 unsigned TargetMask = 0;
5593 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005595 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5596 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5597 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005598 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005599 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005600 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005601 }
Eric Christopherfd179292009-08-27 18:07:15 +00005602
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 // If we have SSSE3, and all words of the result are from 1 input vector,
5604 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5605 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005606 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005610 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 // mask, and elements that come from V1 in the V2 mask, so that the two
5612 // results can be OR'd together.
5613 bool TwoInputs = V1Used && V2Used;
5614 for (unsigned i = 0; i != 8; ++i) {
5615 int EltIdx = MaskVals[i] * 2;
5616 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5618 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 continue;
5620 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5622 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005624 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005625 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005626 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005629 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // Calculate the shuffle mask for the second input, shuffle it, and
5632 // OR it with the first shuffled input.
5633 pshufbMask.clear();
5634 for (unsigned i = 0; i != 8; ++i) {
5635 int EltIdx = MaskVals[i] * 2;
5636 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5638 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 continue;
5640 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5642 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005644 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005645 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005646 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 MVT::v16i8, &pshufbMask[0], 16));
5648 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005649 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
5651
5652 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5653 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005654 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005656 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 for (int i = 0; i != 4; ++i) {
5658 int idx = MaskVals[i];
5659 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 InOrder.set(i);
5661 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005662 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 }
5665 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005667 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005668
Craig Topperdd637ae2012-02-19 05:41:45 +00005669 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5670 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005671 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005672 NewV.getOperand(0),
5673 getShufflePSHUFLWImmediate(SVOp), DAG);
5674 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 }
Eric Christopherfd179292009-08-27 18:07:15 +00005676
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5678 // and update MaskVals with the new element order.
5679 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005680 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 for (unsigned i = 4; i != 8; ++i) {
5682 int idx = MaskVals[i];
5683 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 InOrder.set(i);
5685 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005686 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 }
5689 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005691 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005692
Craig Topperdd637ae2012-02-19 05:41:45 +00005693 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5694 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005695 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005696 NewV.getOperand(0),
5697 getShufflePSHUFHWImmediate(SVOp), DAG);
5698 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 }
Eric Christopherfd179292009-08-27 18:07:15 +00005700
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 // In case BestHi & BestLo were both -1, which means each quadword has a word
5702 // from each of the four input quadwords, calculate the InOrder bitvector now
5703 // before falling through to the insert/extract cleanup.
5704 if (BestLoQuad == -1 && BestHiQuad == -1) {
5705 NewV = V1;
5706 for (int i = 0; i != 8; ++i)
5707 if (MaskVals[i] < 0 || MaskVals[i] == i)
5708 InOrder.set(i);
5709 }
Eric Christopherfd179292009-08-27 18:07:15 +00005710
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 // The other elements are put in the right place using pextrw and pinsrw.
5712 for (unsigned i = 0; i != 8; ++i) {
5713 if (InOrder[i])
5714 continue;
5715 int EltIdx = MaskVals[i];
5716 if (EltIdx < 0)
5717 continue;
5718 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 DAG.getIntPtrConstant(i));
5725 }
5726 return NewV;
5727}
5728
5729// v16i8 shuffles - Prefer shuffles in the following order:
5730// 1. [ssse3] 1 x pshufb
5731// 2. [ssse3] 2 x pshufb + 1 x por
5732// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5733static
Nate Begeman9008ca62009-04-27 18:41:29 +00005734SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005735 SelectionDAG &DAG,
5736 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005737 SDValue V1 = SVOp->getOperand(0);
5738 SDValue V2 = SVOp->getOperand(1);
5739 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005740 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005743 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 // present, fall back to case 3.
5745 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5746 bool V1Only = true;
5747 bool V2Only = true;
5748 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 if (EltIdx < 0)
5751 continue;
5752 if (EltIdx < 16)
5753 V2Only = false;
5754 else
5755 V1Only = false;
5756 }
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005759 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005763 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 //
5765 // Otherwise, we have elements from both input vectors, and must zero out
5766 // elements that come from V2 in the first mask, and V1 in the second mask
5767 // so that we can OR them together.
5768 bool TwoInputs = !(V1Only || V2Only);
5769 for (unsigned i = 0; i != 16; ++i) {
5770 int EltIdx = MaskVals[i];
5771 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 continue;
5774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 }
5777 // If all the elements are from V2, assign it to V1 and return after
5778 // building the first pshufb.
5779 if (V2Only)
5780 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005782 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 if (!TwoInputs)
5785 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005786
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 // Calculate the shuffle mask for the second input, shuffle it, and
5788 // OR it with the first shuffled input.
5789 pshufbMask.clear();
5790 for (unsigned i = 0; i != 16; ++i) {
5791 int EltIdx = MaskVals[i];
5792 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 continue;
5795 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005799 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 MVT::v16i8, &pshufbMask[0], 16));
5801 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 }
Eric Christopherfd179292009-08-27 18:07:15 +00005803
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 // No SSSE3 - Calculate in place words and then fix all out of place words
5805 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5806 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005807 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5808 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 SDValue NewV = V2Only ? V2 : V1;
5810 for (int i = 0; i != 8; ++i) {
5811 int Elt0 = MaskVals[i*2];
5812 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 // This word of the result is all undef, skip it.
5815 if (Elt0 < 0 && Elt1 < 0)
5816 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 // This word of the result is already in the correct place, skip it.
5819 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5820 continue;
5821 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5822 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005823
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5825 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5826 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005827
5828 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5829 // using a single extract together, load it and store it.
5830 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005832 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005834 DAG.getIntPtrConstant(i));
5835 continue;
5836 }
5837
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005839 // source byte is not also odd, shift the extracted word left 8 bits
5840 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 DAG.getIntPtrConstant(Elt1 / 2));
5844 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005846 DAG.getConstant(8,
5847 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005848 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5850 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 }
5852 // If Elt0 is defined, extract it from the appropriate source. If the
5853 // source byte is not also even, shift the extracted word right 8 bits. If
5854 // Elt1 was also defined, OR the extracted values together before
5855 // inserting them in the result.
5856 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5859 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005861 DAG.getConstant(8,
5862 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5865 DAG.getConstant(0x00FF, MVT::i16));
5866 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 : InsElt0;
5868 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 DAG.getIntPtrConstant(i));
5871 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005872 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005873}
5874
Evan Cheng7a831ce2007-12-15 03:00:47 +00005875/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005876/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005877/// done when every pair / quad of shuffle mask elements point to elements in
5878/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005879/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005880static
Nate Begeman9008ca62009-04-27 18:41:29 +00005881SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005882 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005883 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005884 SDValue V1 = SVOp->getOperand(0);
5885 SDValue V2 = SVOp->getOperand(1);
5886 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005887 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005888 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005890 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 case MVT::v4f32: NewVT = MVT::v2f64; break;
5892 case MVT::v4i32: NewVT = MVT::v2i64; break;
5893 case MVT::v8i16: NewVT = MVT::v4i32; break;
5894 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005895 }
5896
Nate Begeman9008ca62009-04-27 18:41:29 +00005897 int Scale = NumElems / NewWidth;
5898 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005899 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005900 int StartIdx = -1;
5901 for (int j = 0; j < Scale; ++j) {
5902 int EltIdx = SVOp->getMaskElt(i+j);
5903 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005904 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005905 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005906 StartIdx = EltIdx - (EltIdx % Scale);
5907 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005908 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005909 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005910 if (StartIdx == -1)
5911 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005912 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005913 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005914 }
5915
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005916 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5917 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005918 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005919}
5920
Evan Chengd880b972008-05-09 21:53:03 +00005921/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005922///
Owen Andersone50ed302009-08-10 22:56:29 +00005923static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 SDValue SrcOp, SelectionDAG &DAG,
5925 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005927 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005928 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005929 LD = dyn_cast<LoadSDNode>(SrcOp);
5930 if (!LD) {
5931 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5932 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005933 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005934 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005935 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005936 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005937 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005938 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005940 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005941 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5942 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5943 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005944 SrcOp.getOperand(0)
5945 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005946 }
5947 }
5948 }
5949
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005950 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005951 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005952 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005953 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005954}
5955
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005956/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5957/// which could not be matched by any known target speficic shuffle
5958static SDValue
5959LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005960 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005961
Craig Topper8f35c132012-01-20 09:29:03 +00005962 unsigned NumElems = VT.getVectorNumElements();
5963 unsigned NumLaneElems = NumElems / 2;
5964
Craig Topper8f35c132012-01-20 09:29:03 +00005965 DebugLoc dl = SVOp->getDebugLoc();
5966 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005967 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5968 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005969
Craig Topper9a2b6e12012-04-06 07:45:23 +00005970 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005971 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005972 // Build a shuffle mask for the output, discovering on the fly which
5973 // input vectors to use as shuffle operands (recorded in InputUsed).
5974 // If building a suitable shuffle vector proves too hard, then bail
5975 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005976 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005977 unsigned LaneStart = l * NumLaneElems;
5978 for (unsigned i = 0; i != NumLaneElems; ++i) {
5979 // The mask element. This indexes into the input.
5980 int Idx = SVOp->getMaskElt(i+LaneStart);
5981 if (Idx < 0) {
5982 // the mask element does not index into any input vector.
5983 Mask.push_back(-1);
5984 continue;
5985 }
Craig Topper8f35c132012-01-20 09:29:03 +00005986
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 // The input vector this mask element indexes into.
5988 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005989
Craig Topper9a2b6e12012-04-06 07:45:23 +00005990 // Turn the index into an offset from the start of the input vector.
5991 Idx -= Input * NumLaneElems;
5992
5993 // Find or create a shuffle vector operand to hold this input.
5994 unsigned OpNo;
5995 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5996 if (InputUsed[OpNo] == Input)
5997 // This input vector is already an operand.
5998 break;
5999 if (InputUsed[OpNo] < 0) {
6000 // Create a new operand for this input vector.
6001 InputUsed[OpNo] = Input;
6002 break;
6003 }
6004 }
6005
6006 if (OpNo >= array_lengthof(InputUsed)) {
6007 // More than two input vectors used! Give up.
6008 return SDValue();
6009 }
6010
6011 // Add the mask index for the new shuffle vector.
6012 Mask.push_back(Idx + OpNo * NumLaneElems);
6013 }
6014
6015 if (InputUsed[0] < 0) {
6016 // No input vectors were used! The result is undefined.
6017 Shufs[l] = DAG.getUNDEF(NVT);
6018 } else {
6019 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006020 (InputUsed[0] % 2) * NumLaneElems,
6021 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006022 // If only one input was used, use an undefined vector for the other.
6023 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6024 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006025 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006026 // At least one input vector was used. Create a new shuffle vector.
6027 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6028 }
6029
6030 Mask.clear();
6031 }
Craig Topper8f35c132012-01-20 09:29:03 +00006032
6033 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006034 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006035}
6036
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006037/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6038/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006039static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006040LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006041 SDValue V1 = SVOp->getOperand(0);
6042 SDValue V2 = SVOp->getOperand(1);
6043 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006044 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006045
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006046 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6047
Benjamin Kramer9c683542012-01-30 15:16:21 +00006048 std::pair<int, int> Locs[4];
6049 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006050 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006051
Evan Chengace3c172008-07-22 21:13:36 +00006052 unsigned NumHi = 0;
6053 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006054 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 int Idx = PermMask[i];
6056 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006057 Locs[i] = std::make_pair(-1, -1);
6058 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6060 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006061 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006063 NumLo++;
6064 } else {
6065 Locs[i] = std::make_pair(1, NumHi);
6066 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006068 NumHi++;
6069 }
6070 }
6071 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006072
Evan Chengace3c172008-07-22 21:13:36 +00006073 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006074 // If no more than two elements come from either vector. This can be
6075 // implemented with two shuffles. First shuffle gather the elements.
6076 // The second shuffle, which takes the first shuffle as both of its
6077 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006078 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006079
Benjamin Kramer9c683542012-01-30 15:16:21 +00006080 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006081
Benjamin Kramer9c683542012-01-30 15:16:21 +00006082 for (unsigned i = 0; i != 4; ++i)
6083 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006084 unsigned Idx = (i < 2) ? 0 : 4;
6085 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006087 }
Evan Chengace3c172008-07-22 21:13:36 +00006088
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 } else if (NumLo == 3 || NumHi == 3) {
6091 // Otherwise, we must have three elements from one vector, call it X, and
6092 // one element from the other, call it Y. First, use a shufps to build an
6093 // intermediate vector with the one element from Y and the element from X
6094 // that will be in the same half in the final destination (the indexes don't
6095 // matter). Then, use a shufps to build the final vector, taking the half
6096 // containing the element from Y from the intermediate, and the other half
6097 // from X.
6098 if (NumHi == 3) {
6099 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006100 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006101 std::swap(V1, V2);
6102 }
6103
6104 // Find the element from V2.
6105 unsigned HiIndex;
6106 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 int Val = PermMask[HiIndex];
6108 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006109 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 if (Val >= 4)
6111 break;
6112 }
6113
Nate Begeman9008ca62009-04-27 18:41:29 +00006114 Mask1[0] = PermMask[HiIndex];
6115 Mask1[1] = -1;
6116 Mask1[2] = PermMask[HiIndex^1];
6117 Mask1[3] = -1;
6118 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006119
6120 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006121 Mask1[0] = PermMask[0];
6122 Mask1[1] = PermMask[1];
6123 Mask1[2] = HiIndex & 1 ? 6 : 4;
6124 Mask1[3] = HiIndex & 1 ? 4 : 6;
6125 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006126 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 Mask1[0] = HiIndex & 1 ? 2 : 0;
6128 Mask1[1] = HiIndex & 1 ? 0 : 2;
6129 Mask1[2] = PermMask[2];
6130 Mask1[3] = PermMask[3];
6131 if (Mask1[2] >= 0)
6132 Mask1[2] += 4;
6133 if (Mask1[3] >= 0)
6134 Mask1[3] += 4;
6135 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006136 }
Evan Chengace3c172008-07-22 21:13:36 +00006137 }
6138
6139 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006140 int LoMask[] = { -1, -1, -1, -1 };
6141 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006142
Benjamin Kramer9c683542012-01-30 15:16:21 +00006143 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006144 unsigned MaskIdx = 0;
6145 unsigned LoIdx = 0;
6146 unsigned HiIdx = 2;
6147 for (unsigned i = 0; i != 4; ++i) {
6148 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006149 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006150 MaskIdx = 1;
6151 LoIdx = 0;
6152 HiIdx = 2;
6153 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 int Idx = PermMask[i];
6155 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006156 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006157 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006158 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006159 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006160 LoIdx++;
6161 } else {
6162 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006163 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006164 HiIdx++;
6165 }
6166 }
6167
Nate Begeman9008ca62009-04-27 18:41:29 +00006168 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6169 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006170 int MaskOps[] = { -1, -1, -1, -1 };
6171 for (unsigned i = 0; i != 4; ++i)
6172 if (Locs[i].first != -1)
6173 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006175}
6176
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006177static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006178 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006179 V = V.getOperand(0);
6180 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6181 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006182 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6183 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6184 // BUILD_VECTOR (load), undef
6185 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006186 if (MayFoldLoad(V))
6187 return true;
6188 return false;
6189}
6190
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006191// FIXME: the version above should always be used. Since there's
6192// a bug where several vector shuffles can't be folded because the
6193// DAG is not updated during lowering and a node claims to have two
6194// uses while it only has one, use this version, and let isel match
6195// another instruction if the load really happens to have more than
6196// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006197// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006198static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006199 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006200 V = V.getOperand(0);
6201 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6202 V = V.getOperand(0);
6203 if (ISD::isNormalLoad(V.getNode()))
6204 return true;
6205 return false;
6206}
6207
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006208static
Evan Cheng835580f2010-10-07 20:50:20 +00006209SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6210 EVT VT = Op.getValueType();
6211
6212 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006213 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6214 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006215 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6216 V1, DAG));
6217}
6218
6219static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006220SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006221 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006222 SDValue V1 = Op.getOperand(0);
6223 SDValue V2 = Op.getOperand(1);
6224 EVT VT = Op.getValueType();
6225
6226 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6227
Craig Topper1accb7e2012-01-10 06:54:16 +00006228 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006229 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6230
Evan Cheng0899f5c2011-08-31 02:05:24 +00006231 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6232 return DAG.getNode(ISD::BITCAST, dl, VT,
6233 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6234 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6235 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006236}
6237
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006238static
6239SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6240 SDValue V1 = Op.getOperand(0);
6241 SDValue V2 = Op.getOperand(1);
6242 EVT VT = Op.getValueType();
6243
6244 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6245 "unsupported shuffle type");
6246
6247 if (V2.getOpcode() == ISD::UNDEF)
6248 V2 = V1;
6249
6250 // v4i32 or v4f32
6251 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6252}
6253
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006254static
Craig Topper1accb7e2012-01-10 06:54:16 +00006255SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006256 SDValue V1 = Op.getOperand(0);
6257 SDValue V2 = Op.getOperand(1);
6258 EVT VT = Op.getValueType();
6259 unsigned NumElems = VT.getVectorNumElements();
6260
6261 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6262 // operand of these instructions is only memory, so check if there's a
6263 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6264 // same masks.
6265 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006266
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006267 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006268 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006269 CanFoldLoad = true;
6270
6271 // When V1 is a load, it can be folded later into a store in isel, example:
6272 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6273 // turns into:
6274 // (MOVLPSmr addr:$src1, VR128:$src2)
6275 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006276 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006277 CanFoldLoad = true;
6278
Dan Gohman65fd6562011-11-03 21:49:52 +00006279 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006280 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006281 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006282 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6283
6284 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006285 // If we don't care about the second element, procede to use movss.
6286 if (SVOp->getMaskElt(1) != -1)
6287 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006288 }
6289
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006290 // movl and movlp will both match v2i64, but v2i64 is never matched by
6291 // movl earlier because we make it strict to avoid messing with the movlp load
6292 // folding logic (see the code above getMOVLP call). Match it here then,
6293 // this is horrible, but will stay like this until we move all shuffle
6294 // matching to x86 specific nodes. Note that for the 1st condition all
6295 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006296 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006297 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6298 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006299 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006300 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006301 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006302 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006303
6304 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6305
6306 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006307 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006308 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006309}
6310
Nadav Rotem154819d2012-04-09 07:45:58 +00006311SDValue
6312X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006313 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6314 EVT VT = Op.getValueType();
6315 DebugLoc dl = Op.getDebugLoc();
6316 SDValue V1 = Op.getOperand(0);
6317 SDValue V2 = Op.getOperand(1);
6318
6319 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006320 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006321
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006322 // Handle splat operations
6323 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006324 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006325 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006326
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006327 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006328 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006329 if (Broadcast.getNode())
6330 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006331
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006332 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006333 if ((Size == 128 && NumElem <= 4) ||
6334 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006335 return SDValue();
6336
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006337 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006338 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006339 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006340
6341 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6342 // do it!
6343 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6344 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6345 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006346 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006347 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006348 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006349 // FIXME: Figure out a cleaner way to do this.
6350 // Try to make use of movq to zero out the top part.
6351 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6352 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6353 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006354 EVT NewVT = NewOp.getValueType();
6355 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6356 NewVT, true, false))
6357 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006358 DAG, Subtarget, dl);
6359 }
6360 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6361 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006362 if (NewOp.getNode()) {
6363 EVT NewVT = NewOp.getValueType();
6364 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6365 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6366 DAG, Subtarget, dl);
6367 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006368 }
6369 }
6370 return SDValue();
6371}
6372
Dan Gohman475871a2008-07-27 21:46:04 +00006373SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006374X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006375 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006376 SDValue V1 = Op.getOperand(0);
6377 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006378 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006379 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006380 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006381 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006382 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006383 bool V1IsSplat = false;
6384 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006385 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006386 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006387 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006388 MachineFunction &MF = DAG.getMachineFunction();
6389 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006390
Craig Topper3426a3e2011-11-14 06:46:21 +00006391 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006392
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006393 if (V1IsUndef && V2IsUndef)
6394 return DAG.getUNDEF(VT);
6395
6396 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006397
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006398 // Vector shuffle lowering takes 3 steps:
6399 //
6400 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6401 // narrowing and commutation of operands should be handled.
6402 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6403 // shuffle nodes.
6404 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6405 // so the shuffle can be broken into other shuffles and the legalizer can
6406 // try the lowering again.
6407 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006408 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409 // be matched during isel, all of them must be converted to a target specific
6410 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006411
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006412 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6413 // narrowing and commutation of operands should be handled. The actual code
6414 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006415 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006416 if (NewOp.getNode())
6417 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006418
Craig Topper5aaffa82012-02-19 02:53:47 +00006419 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6420
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006421 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6422 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006423 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006424 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006425 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006426 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006427
Craig Topperdd637ae2012-02-19 05:41:45 +00006428 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006429 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006430 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006431
Craig Topperdd637ae2012-02-19 05:41:45 +00006432 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006433 return getMOVHighToLow(Op, dl, DAG);
6434
6435 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006436 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006437 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006438 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006439
Craig Topper5aaffa82012-02-19 02:53:47 +00006440 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006441 // The actual implementation will match the mask in the if above and then
6442 // during isel it can match several different instructions, not only pshufd
6443 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006444 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6445 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006446
Craig Topper5aaffa82012-02-19 02:53:47 +00006447 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006448
Craig Topperdbd98a42012-02-07 06:28:42 +00006449 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6450 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6451
Craig Topper1accb7e2012-01-10 06:54:16 +00006452 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006453 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6454
Craig Topperb3982da2011-12-31 23:50:21 +00006455 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006456 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006457 }
Eric Christopherfd179292009-08-27 18:07:15 +00006458
Evan Chengf26ffe92008-05-29 08:22:04 +00006459 // Check if this can be converted into a logical shift.
6460 bool isLeft = false;
6461 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006462 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006463 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006464 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006466 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006467 EVT EltVT = VT.getVectorElementType();
6468 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006469 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006470 }
Eric Christopherfd179292009-08-27 18:07:15 +00006471
Craig Topper5aaffa82012-02-19 02:53:47 +00006472 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006473 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006474 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006475 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006476 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006477 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6478
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006479 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006480 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6481 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006482 }
Eric Christopherfd179292009-08-27 18:07:15 +00006483
Nate Begeman9008ca62009-04-27 18:41:29 +00006484 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006485 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006486 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006487
Craig Topperdd637ae2012-02-19 05:41:45 +00006488 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006489 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006490
Craig Topperdd637ae2012-02-19 05:41:45 +00006491 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006492 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006493
Craig Topperdd637ae2012-02-19 05:41:45 +00006494 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006495 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006496
Craig Topperdd637ae2012-02-19 05:41:45 +00006497 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006498 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499
Craig Topperdd637ae2012-02-19 05:41:45 +00006500 if (ShouldXformToMOVHLPS(M, VT) ||
6501 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006502 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503
Evan Chengf26ffe92008-05-29 08:22:04 +00006504 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006505 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006506 EVT EltVT = VT.getVectorElementType();
6507 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006508 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006509 }
Eric Christopherfd179292009-08-27 18:07:15 +00006510
Evan Cheng9eca5e82006-10-25 21:49:50 +00006511 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006512 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6513 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006514 V1IsSplat = isSplatVector(V1.getNode());
6515 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006516
Chris Lattner8a594482007-11-25 00:24:49 +00006517 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006518 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6519 CommuteVectorShuffleMask(M, NumElems);
6520 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006521 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006522 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006523 }
6524
Craig Topperbeabc6c2011-12-05 06:56:46 +00006525 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006526 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006527 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006528 return V1;
6529 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6530 // the instruction selector will not match, so get a canonical MOVL with
6531 // swapped operands to undo the commute.
6532 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006533 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534
Craig Topperbeabc6c2011-12-05 06:56:46 +00006535 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006536 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006537
Craig Topperbeabc6c2011-12-05 06:56:46 +00006538 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006539 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006540
Evan Cheng9bbbb982006-10-25 20:48:19 +00006541 if (V2IsSplat) {
6542 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006543 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006544 // new vector_shuffle with the corrected mask.p
6545 SmallVector<int, 8> NewMask(M.begin(), M.end());
6546 NormalizeMask(NewMask, NumElems);
6547 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6548 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6549 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6550 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551 }
6552 }
6553
Evan Cheng9eca5e82006-10-25 21:49:50 +00006554 if (Commuted) {
6555 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006556 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006557 CommuteVectorShuffleMask(M, NumElems);
6558 std::swap(V1, V2);
6559 std::swap(V1IsSplat, V2IsSplat);
6560 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006561
Craig Topper39a9e482012-02-11 06:24:48 +00006562 if (isUNPCKLMask(M, VT, HasAVX2))
6563 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006564
Craig Topper39a9e482012-02-11 06:24:48 +00006565 if (isUNPCKHMask(M, VT, HasAVX2))
6566 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006567 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006568
Nate Begeman9008ca62009-04-27 18:41:29 +00006569 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006570 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006571 return CommuteVectorShuffle(SVOp, DAG);
6572
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006573 // The checks below are all present in isShuffleMaskLegal, but they are
6574 // inlined here right now to enable us to directly emit target specific
6575 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006576
Craig Topper0e2037b2012-01-20 05:53:00 +00006577 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006578 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006579 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006580 DAG);
6581
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006582 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6583 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006584 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006585 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006586 }
6587
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006588 if (isPSHUFHWMask(M, VT))
6589 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006590 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006591 DAG);
6592
6593 if (isPSHUFLWMask(M, VT))
6594 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006595 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006596 DAG);
6597
Craig Topper1a7700a2012-01-19 08:19:12 +00006598 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006599 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006600 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006601
Craig Topper94438ba2011-12-16 08:06:31 +00006602 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006603 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006604 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006605 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006606
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006607 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006608 // Generate target specific nodes for 128 or 256-bit shuffles only
6609 // supported in the AVX instruction set.
6610 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006611
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006612 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006613 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006614 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6615
Craig Topper70b883b2011-11-28 10:14:51 +00006616 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006617 if (isVPERMILPMask(M, VT, HasAVX)) {
6618 if (HasAVX2 && VT == MVT::v8i32)
6619 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006621 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006622 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006623 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006624
Craig Topper70b883b2011-11-28 10:14:51 +00006625 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006626 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006627 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006628 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006629
Nadav Rotem91794872012-04-11 11:05:21 +00006630 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006631 if (BlendOp.getNode())
6632 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006633
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006634 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006635 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006636 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006637 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006638 }
Craig Topper92040742012-04-16 06:43:40 +00006639 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6640 &permclMask[0], 8);
6641 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006642 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006643 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006644 }
Craig Topper095c5282012-04-15 23:48:57 +00006645
Craig Topper8325c112012-04-16 00:41:45 +00006646 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6647 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006648 getShuffleCLImmediate(SVOp), DAG);
6649
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006650
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006651 //===--------------------------------------------------------------------===//
6652 // Since no target specific shuffle was selected for this generic one,
6653 // lower it into other known shuffles. FIXME: this isn't true yet, but
6654 // this is the plan.
6655 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006656
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006657 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6658 if (VT == MVT::v8i16) {
6659 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6660 if (NewOp.getNode())
6661 return NewOp;
6662 }
6663
6664 if (VT == MVT::v16i8) {
6665 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6666 if (NewOp.getNode())
6667 return NewOp;
6668 }
6669
6670 // Handle all 128-bit wide vectors with 4 elements, and match them with
6671 // several different shuffle types.
6672 if (NumElems == 4 && VT.getSizeInBits() == 128)
6673 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6674
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006675 // Handle general 256-bit shuffles
6676 if (VT.is256BitVector())
6677 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6678
Dan Gohman475871a2008-07-27 21:46:04 +00006679 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680}
6681
Dan Gohman475871a2008-07-27 21:46:04 +00006682SDValue
6683X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006684 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006685 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006686 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006687
6688 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6689 return SDValue();
6690
Duncan Sands83ec4b62008-06-06 12:08:01 +00006691 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006693 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006695 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006696 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006697 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006698 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6699 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6700 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6702 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006703 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006705 Op.getOperand(0)),
6706 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006708 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006710 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006711 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006713 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6714 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006715 // result has a single use which is a store or a bitcast to i32. And in
6716 // the case of a store, it's not worth it if the index is a constant 0,
6717 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006718 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006719 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006720 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006721 if ((User->getOpcode() != ISD::STORE ||
6722 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6723 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006724 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006726 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006728 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006729 Op.getOperand(0)),
6730 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006731 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006732 } else if (VT == MVT::i32 || VT == MVT::i64) {
6733 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006734 if (isa<ConstantSDNode>(Op.getOperand(1)))
6735 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006736 }
Dan Gohman475871a2008-07-27 21:46:04 +00006737 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006738}
6739
6740
Dan Gohman475871a2008-07-27 21:46:04 +00006741SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006742X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6743 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006745 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006746
David Greene74a579d2011-02-10 16:57:36 +00006747 SDValue Vec = Op.getOperand(0);
6748 EVT VecVT = Vec.getValueType();
6749
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006750 // If this is a 256-bit vector result, first extract the 128-bit vector and
6751 // then extract the element from the 128-bit vector.
6752 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006753 DebugLoc dl = Op.getNode()->getDebugLoc();
6754 unsigned NumElems = VecVT.getVectorNumElements();
6755 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006756 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6757
6758 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006759 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006760 Vec = Extract128BitVector(Vec, Upper ? NumElems/2 : 0, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006761
David Greene74a579d2011-02-10 16:57:36 +00006762 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006763 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006764 }
6765
6766 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6767
Craig Topperd0a31172012-01-10 06:37:29 +00006768 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006769 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006770 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006771 return Res;
6772 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006773
Owen Andersone50ed302009-08-10 22:56:29 +00006774 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006775 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006776 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006777 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006778 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006779 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006780 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6782 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006783 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006785 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006786 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006787 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006788 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006790 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006792 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006793 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006794 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 if (Idx == 0)
6796 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006797
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006799 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006800 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006801 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006802 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006803 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006804 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006805 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006806 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6807 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6808 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006809 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810 if (Idx == 0)
6811 return Op;
6812
6813 // UNPCKHPD the element to the lowest double word, then movsd.
6814 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6815 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006816 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006817 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006818 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006819 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006820 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006821 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822 }
6823
Dan Gohman475871a2008-07-27 21:46:04 +00006824 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825}
6826
Dan Gohman475871a2008-07-27 21:46:04 +00006827SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006828X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6829 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006830 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006831 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006832 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006833
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SDValue N0 = Op.getOperand(0);
6835 SDValue N1 = Op.getOperand(1);
6836 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006837
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006838 if (VT.getSizeInBits() == 256)
6839 return SDValue();
6840
Dan Gohman8a55ce42009-09-23 21:02:20 +00006841 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006842 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006843 unsigned Opc;
6844 if (VT == MVT::v8i16)
6845 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006846 else if (VT == MVT::v16i8)
6847 Opc = X86ISD::PINSRB;
6848 else
6849 Opc = X86ISD::PINSRB;
6850
Nate Begeman14d12ca2008-02-11 04:19:36 +00006851 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6852 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 if (N1.getValueType() != MVT::i32)
6854 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6855 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006856 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006857 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006858 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859 // Bits [7:6] of the constant are the source select. This will always be
6860 // zero here. The DAG Combiner may combine an extract_elt index into these
6861 // bits. For example (insert (extract, 3), 2) could be matched by putting
6862 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006863 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006864 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006865 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006866 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006867 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006868 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006870 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006871 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6872 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006873 // PINSR* works with constant index.
6874 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006875 }
Dan Gohman475871a2008-07-27 21:46:04 +00006876 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006877}
6878
Dan Gohman475871a2008-07-27 21:46:04 +00006879SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006880X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006881 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006882 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006883
David Greene6b381262011-02-09 15:32:06 +00006884 DebugLoc dl = Op.getDebugLoc();
6885 SDValue N0 = Op.getOperand(0);
6886 SDValue N1 = Op.getOperand(1);
6887 SDValue N2 = Op.getOperand(2);
6888
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006889 // If this is a 256-bit vector result, first extract the 128-bit vector,
6890 // insert the element into the extracted half and then place it back.
6891 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006892 if (!isa<ConstantSDNode>(N2))
6893 return SDValue();
6894
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006895 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006896 unsigned NumElems = VT.getVectorNumElements();
6897 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006898 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006899 unsigned Ins128Idx = Upper ? NumElems/2 : 0;
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006900 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006901
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006902 // Insert the element into the desired half.
6903 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6904 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006905
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006906 // Insert the changed part back to the 256-bit vector
6907 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006908 }
6909
Craig Topperd0a31172012-01-10 06:37:29 +00006910 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006911 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6912
Dan Gohman8a55ce42009-09-23 21:02:20 +00006913 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006914 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006915
Dan Gohman8a55ce42009-09-23 21:02:20 +00006916 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006917 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6918 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 if (N1.getValueType() != MVT::i32)
6920 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6921 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006922 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006923 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924 }
Dan Gohman475871a2008-07-27 21:46:04 +00006925 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926}
6927
Dan Gohman475871a2008-07-27 21:46:04 +00006928SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006929X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006930 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006931 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006932 EVT OpVT = Op.getValueType();
6933
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006934 // If this is a 256-bit vector result, first insert into a 128-bit
6935 // vector and then insert into the 256-bit vector.
6936 if (OpVT.getSizeInBits() > 128) {
6937 // Insert into a 128-bit vector.
6938 EVT VT128 = EVT::getVectorVT(*Context,
6939 OpVT.getVectorElementType(),
6940 OpVT.getVectorNumElements() / 2);
6941
6942 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6943
6944 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006945 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006946 }
6947
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006948 if (Op.getValueType() == MVT::v1i64 &&
6949 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006951
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006953 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6954 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006955 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006956 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006957}
6958
David Greene91585092011-01-26 15:38:49 +00006959// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6960// a simple subregister reference or explicit instructions to grab
6961// upper bits of a vector.
6962SDValue
6963X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6964 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006965 DebugLoc dl = Op.getNode()->getDebugLoc();
6966 SDValue Vec = Op.getNode()->getOperand(0);
6967 SDValue Idx = Op.getNode()->getOperand(1);
6968
Craig Topperb14940a2012-04-22 20:55:18 +00006969 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
6970 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
6971 isa<ConstantSDNode>(Idx)) {
6972 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6973 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00006974 }
David Greene91585092011-01-26 15:38:49 +00006975 }
6976 return SDValue();
6977}
6978
David Greenecfe33c42011-01-26 19:13:22 +00006979// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6980// simple superregister reference or explicit instructions to insert
6981// the upper bits of a vector.
6982SDValue
6983X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6984 if (Subtarget->hasAVX()) {
6985 DebugLoc dl = Op.getNode()->getDebugLoc();
6986 SDValue Vec = Op.getNode()->getOperand(0);
6987 SDValue SubVec = Op.getNode()->getOperand(1);
6988 SDValue Idx = Op.getNode()->getOperand(2);
6989
Craig Topperb14940a2012-04-22 20:55:18 +00006990 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
6991 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
6992 isa<ConstantSDNode>(Idx)) {
6993 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6994 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006995 }
6996 }
6997 return SDValue();
6998}
6999
Bill Wendling056292f2008-09-16 21:48:12 +00007000// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7001// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7002// one of the above mentioned nodes. It has to be wrapped because otherwise
7003// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7004// be used to form addressing mode. These wrapped nodes will be selected
7005// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007006SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007007X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007008 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007009
Chris Lattner41621a22009-06-26 19:22:52 +00007010 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7011 // global base reg.
7012 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007013 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007014 CodeModel::Model M = getTargetMachine().getCodeModel();
7015
Chris Lattner4f066492009-07-11 20:29:19 +00007016 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007017 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007018 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007019 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007020 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007021 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007022 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007023
Evan Cheng1606e8e2009-03-13 07:51:59 +00007024 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007025 CP->getAlignment(),
7026 CP->getOffset(), OpFlag);
7027 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007028 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007029 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007030 if (OpFlag) {
7031 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007032 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007033 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007034 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007035 }
7036
7037 return Result;
7038}
7039
Dan Gohmand858e902010-04-17 15:26:15 +00007040SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007041 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Chris Lattner18c59872009-06-27 04:16:01 +00007043 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7044 // global base reg.
7045 unsigned char OpFlag = 0;
7046 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007047 CodeModel::Model M = getTargetMachine().getCodeModel();
7048
Chris Lattner4f066492009-07-11 20:29:19 +00007049 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007050 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007051 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007052 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007053 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007054 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007055 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007056
Chris Lattner18c59872009-06-27 04:16:01 +00007057 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7058 OpFlag);
7059 DebugLoc DL = JT->getDebugLoc();
7060 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007061
Chris Lattner18c59872009-06-27 04:16:01 +00007062 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007063 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007064 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7065 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007066 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007067 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007068
Chris Lattner18c59872009-06-27 04:16:01 +00007069 return Result;
7070}
7071
7072SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007073X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007074 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007075
Chris Lattner18c59872009-06-27 04:16:01 +00007076 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7077 // global base reg.
7078 unsigned char OpFlag = 0;
7079 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007080 CodeModel::Model M = getTargetMachine().getCodeModel();
7081
Chris Lattner4f066492009-07-11 20:29:19 +00007082 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007083 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7084 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7085 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007086 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007087 } else if (Subtarget->isPICStyleGOT()) {
7088 OpFlag = X86II::MO_GOT;
7089 } else if (Subtarget->isPICStyleStubPIC()) {
7090 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7091 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7092 OpFlag = X86II::MO_DARWIN_NONLAZY;
7093 }
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007096
Chris Lattner18c59872009-06-27 04:16:01 +00007097 DebugLoc DL = Op.getDebugLoc();
7098 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007099
7100
Chris Lattner18c59872009-06-27 04:16:01 +00007101 // With PIC, the address is actually $g + Offset.
7102 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007103 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007104 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7105 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007106 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007107 Result);
7108 }
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Eli Friedman586272d2011-08-11 01:48:05 +00007110 // For symbols that require a load from a stub to get the address, emit the
7111 // load.
7112 if (isGlobalStubReference(OpFlag))
7113 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007114 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 return Result;
7117}
7118
Dan Gohman475871a2008-07-27 21:46:04 +00007119SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007120X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007121 // Create the TargetBlockAddressAddress node.
7122 unsigned char OpFlags =
7123 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007124 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007125 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007126 DebugLoc dl = Op.getDebugLoc();
7127 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7128 /*isTarget=*/true, OpFlags);
7129
Dan Gohmanf705adb2009-10-30 01:28:02 +00007130 if (Subtarget->isPICStyleRIPRel() &&
7131 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007132 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7133 else
7134 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007135
Dan Gohman29cbade2009-11-20 23:18:13 +00007136 // With PIC, the address is actually $g + Offset.
7137 if (isGlobalRelativeToPICBase(OpFlags)) {
7138 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7139 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7140 Result);
7141 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007142
7143 return Result;
7144}
7145
7146SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007147X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007148 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007149 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007150 // Create the TargetGlobalAddress node, folding in the constant
7151 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007152 unsigned char OpFlags =
7153 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007154 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007155 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007156 if (OpFlags == X86II::MO_NO_FLAG &&
7157 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007158 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007159 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007160 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007161 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007162 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007163 }
Eric Christopherfd179292009-08-27 18:07:15 +00007164
Chris Lattner4f066492009-07-11 20:29:19 +00007165 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007166 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007167 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7168 else
7169 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007170
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007171 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007172 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007173 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7174 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007175 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007177
Chris Lattner36c25012009-07-10 07:34:39 +00007178 // For globals that require a load from a stub to get the address, emit the
7179 // load.
7180 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007181 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007182 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007183
Dan Gohman6520e202008-10-18 02:06:02 +00007184 // If there was a non-zero offset that we didn't fold, create an explicit
7185 // addition for it.
7186 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007187 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007188 DAG.getConstant(Offset, getPointerTy()));
7189
Evan Cheng0db9fe62006-04-25 20:13:52 +00007190 return Result;
7191}
7192
Evan Chengda43bcf2008-09-24 00:05:32 +00007193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007194X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007195 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007196 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007197 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007198}
7199
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007200static SDValue
7201GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007202 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007203 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007204 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007205 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007206 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007207 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007208 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007209 GA->getOffset(),
7210 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007211 if (InFlag) {
7212 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007213 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007214 } else {
7215 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007216 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007217 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007218
7219 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007220 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007221
Rafael Espindola15f1b662009-04-24 12:59:40 +00007222 SDValue Flag = Chain.getValue(1);
7223 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007224}
7225
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007226// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007227static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007228LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007229 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007231 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7232 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007233 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007234 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007235 InFlag = Chain.getValue(1);
7236
Chris Lattnerb903bed2009-06-26 21:20:29 +00007237 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007238}
7239
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007240// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007241static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007242LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007243 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007244 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7245 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007246}
7247
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007248// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7249// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007250static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007251 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007252 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007253 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007254
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007255 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7256 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7257 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007258
Michael J. Spencerec38de22010-10-10 22:04:20 +00007259 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007260 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007261 MachinePointerInfo(Ptr),
7262 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007263
Chris Lattnerb903bed2009-06-26 21:20:29 +00007264 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007265 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7266 // initialexec.
7267 unsigned WrapperKind = X86ISD::Wrapper;
7268 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007269 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007270 } else if (is64Bit) {
7271 assert(model == TLSModel::InitialExec);
7272 OperandFlags = X86II::MO_GOTTPOFF;
7273 WrapperKind = X86ISD::WrapperRIP;
7274 } else {
7275 assert(model == TLSModel::InitialExec);
7276 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007277 }
Eric Christopherfd179292009-08-27 18:07:15 +00007278
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007279 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7280 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007281 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007282 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007283 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007284 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007285
Rafael Espindola9a580232009-02-27 13:37:18 +00007286 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007287 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007288 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007289
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007290 // The address of the thread local variable is the add of the thread
7291 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007292 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007293}
7294
Dan Gohman475871a2008-07-27 21:46:04 +00007295SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007296X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007297
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007298 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007300
Eric Christopher30ef0e52010-06-03 04:07:48 +00007301 if (Subtarget->isTargetELF()) {
7302 // TODO: implement the "local dynamic" model
7303 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007304
Eric Christopher30ef0e52010-06-03 04:07:48 +00007305 // If GV is an alias then use the aliasee for determining
7306 // thread-localness.
7307 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7308 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007309
Chandler Carruth34797132012-04-08 17:20:55 +00007310 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007311
Eric Christopher30ef0e52010-06-03 04:07:48 +00007312 switch (model) {
7313 case TLSModel::GeneralDynamic:
7314 case TLSModel::LocalDynamic: // not implemented
7315 if (Subtarget->is64Bit())
7316 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7317 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007318
Eric Christopher30ef0e52010-06-03 04:07:48 +00007319 case TLSModel::InitialExec:
7320 case TLSModel::LocalExec:
7321 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7322 Subtarget->is64Bit());
7323 }
7324 } else if (Subtarget->isTargetDarwin()) {
7325 // Darwin only has one model of TLS. Lower to that.
7326 unsigned char OpFlag = 0;
7327 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7328 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329
Eric Christopher30ef0e52010-06-03 04:07:48 +00007330 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7331 // global base reg.
7332 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7333 !Subtarget->is64Bit();
7334 if (PIC32)
7335 OpFlag = X86II::MO_TLVP_PIC_BASE;
7336 else
7337 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007338 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007339 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007340 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007341 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007343
Eric Christopher30ef0e52010-06-03 04:07:48 +00007344 // With PIC32, the address is actually $g + Offset.
7345 if (PIC32)
7346 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7347 DAG.getNode(X86ISD::GlobalBaseReg,
7348 DebugLoc(), getPointerTy()),
7349 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007350
Eric Christopher30ef0e52010-06-03 04:07:48 +00007351 // Lowering the machine isd will make sure everything is in the right
7352 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007353 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007354 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007355 SDValue Args[] = { Chain, Offset };
7356 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357
Eric Christopher30ef0e52010-06-03 04:07:48 +00007358 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7359 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7360 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007361
Eric Christopher30ef0e52010-06-03 04:07:48 +00007362 // And our return value (tls address) is in the standard call return value
7363 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007364 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007365 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7366 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007367 } else if (Subtarget->isTargetWindows()) {
7368 // Just use the implicit TLS architecture
7369 // Need to generate someting similar to:
7370 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7371 // ; from TEB
7372 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7373 // mov rcx, qword [rdx+rcx*8]
7374 // mov eax, .tls$:tlsvar
7375 // [rax+rcx] contains the address
7376 // Windows 64bit: gs:0x58
7377 // Windows 32bit: fs:__tls_array
7378
7379 // If GV is an alias then use the aliasee for determining
7380 // thread-localness.
7381 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7382 GV = GA->resolveAliasedGlobal(false);
7383 DebugLoc dl = GA->getDebugLoc();
7384 SDValue Chain = DAG.getEntryNode();
7385
7386 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7387 // %gs:0x58 (64-bit).
7388 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7389 ? Type::getInt8PtrTy(*DAG.getContext(),
7390 256)
7391 : Type::getInt32PtrTy(*DAG.getContext(),
7392 257));
7393
7394 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7395 Subtarget->is64Bit()
7396 ? DAG.getIntPtrConstant(0x58)
7397 : DAG.getExternalSymbol("_tls_array",
7398 getPointerTy()),
7399 MachinePointerInfo(Ptr),
7400 false, false, false, 0);
7401
7402 // Load the _tls_index variable
7403 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7404 if (Subtarget->is64Bit())
7405 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7406 IDX, MachinePointerInfo(), MVT::i32,
7407 false, false, 0);
7408 else
7409 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7410 false, false, false, 0);
7411
7412 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7413 getPointerTy());
7414 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7415
7416 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7417 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7418 false, false, false, 0);
7419
7420 // Get the offset of start of .tls section
7421 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7422 GA->getValueType(0),
7423 GA->getOffset(), X86II::MO_SECREL);
7424 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7425
7426 // The address of the thread local variable is the add of the thread
7427 // pointer with the offset of the variable.
7428 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007429 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007430
David Blaikie4d6ccb52012-01-20 21:51:11 +00007431 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007432}
7433
Evan Cheng0db9fe62006-04-25 20:13:52 +00007434
Chad Rosierb90d2a92012-01-03 23:19:12 +00007435/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7436/// and take a 2 x i32 value to shift plus a shift amount.
7437SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007438 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007439 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007440 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007441 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007442 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue ShOpLo = Op.getOperand(0);
7444 SDValue ShOpHi = Op.getOperand(1);
7445 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007446 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007448 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007449
Dan Gohman475871a2008-07-27 21:46:04 +00007450 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007451 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007452 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7453 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007454 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007455 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7456 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007457 }
Evan Chenge3413162006-01-09 18:33:28 +00007458
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7460 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007461 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007463
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7467 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007468
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007469 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007470 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7471 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007473 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7474 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 }
7476
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007478 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479}
Evan Chenga3195e82006-01-12 22:54:21 +00007480
Dan Gohmand858e902010-04-17 15:26:15 +00007481SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7482 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007483 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007484
Dale Johannesen0488fb62010-09-30 23:57:10 +00007485 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007486 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007487
Owen Anderson825b72b2009-08-11 20:47:22 +00007488 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007489 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Eli Friedman36df4992009-05-27 00:47:34 +00007491 // These are really Legal; return the operand so the caller accepts it as
7492 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007494 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007496 Subtarget->is64Bit()) {
7497 return Op;
7498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007499
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007500 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007501 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007502 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007503 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007504 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007505 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007506 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007507 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007508 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007509 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7510}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511
Owen Andersone50ed302009-08-10 22:56:29 +00007512SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007513 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007514 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007516 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007517 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007518 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007519 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007520 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007521 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007523
Chris Lattner492a43e2010-09-22 01:28:21 +00007524 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007525
Stuart Hastings84be9582011-06-02 15:57:11 +00007526 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7527 MachineMemOperand *MMO;
7528 if (FI) {
7529 int SSFI = FI->getIndex();
7530 MMO =
7531 DAG.getMachineFunction()
7532 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7533 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7534 } else {
7535 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7536 StackSlot = StackSlot.getOperand(1);
7537 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007538 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007539 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7540 X86ISD::FILD, DL,
7541 Tys, Ops, array_lengthof(Ops),
7542 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007543
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007544 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007546 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547
7548 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7549 // shouldn't be necessary except that RFP cannot be live across
7550 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007551 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007552 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7553 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007554 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007556 SDValue Ops[] = {
7557 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7558 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007559 MachineMemOperand *MMO =
7560 DAG.getMachineFunction()
7561 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007562 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007563
Chris Lattner492a43e2010-09-22 01:28:21 +00007564 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7565 Ops, array_lengthof(Ops),
7566 Op.getValueType(), MMO);
7567 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007568 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007569 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007570 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007571
Evan Cheng0db9fe62006-04-25 20:13:52 +00007572 return Result;
7573}
7574
Bill Wendling8b8a6362009-01-17 03:56:04 +00007575// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007576SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7577 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007578 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007579 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007580 movq %rax, %xmm0
7581 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7582 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7583 #ifdef __SSE3__
7584 haddpd %xmm0, %xmm0
7585 #else
7586 pshufd $0x4e, %xmm0, %xmm1
7587 addpd %xmm1, %xmm0
7588 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007589 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007590
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007591 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007592 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007593
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007594 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007595 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7596 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007597 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007598
Chris Lattner97484792012-01-25 09:56:22 +00007599 SmallVector<Constant*,2> CV1;
7600 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007601 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007602 CV1.push_back(
7603 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7604 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007605 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007606
Bill Wendling397ae212012-01-05 02:13:20 +00007607 // Load the 64-bit value into an XMM register.
7608 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7609 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007611 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007612 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007613 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7614 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7615 CLod0);
7616
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007618 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007619 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007620 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007622 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007623
Craig Topperd0a31172012-01-10 06:37:29 +00007624 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007625 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7626 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7627 } else {
7628 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7629 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7630 S2F, 0x4E, DAG);
7631 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7632 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7633 Sub);
7634 }
7635
7636 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007637 DAG.getIntPtrConstant(0));
7638}
7639
Bill Wendling8b8a6362009-01-17 03:56:04 +00007640// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007641SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7642 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007643 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644 // FP constant to bias correct the final result.
7645 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007647
7648 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007650 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007651
Eli Friedmanf3704762011-08-29 21:15:46 +00007652 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007653 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007654
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007656 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007657 DAG.getIntPtrConstant(0));
7658
7659 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007661 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007662 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007664 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007665 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 MVT::v2f64, Bias)));
7667 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007668 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007669 DAG.getIntPtrConstant(0));
7670
7671 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673
7674 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007675 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007676
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007678 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007679 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007681 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007682 }
7683
7684 // Handle final rounding.
7685 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007686}
7687
Dan Gohmand858e902010-04-17 15:26:15 +00007688SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7689 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007690 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007691 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007693 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007694 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7695 // the optimization here.
7696 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007698
Owen Andersone50ed302009-08-10 22:56:29 +00007699 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007700 EVT DstVT = Op.getValueType();
7701 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007703 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007704 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007705 else if (Subtarget->is64Bit() &&
7706 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007707 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007708
7709 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007711 if (SrcVT == MVT::i32) {
7712 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7713 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7714 getPointerTy(), StackSlot, WordOff);
7715 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007716 StackSlot, MachinePointerInfo(),
7717 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007718 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007719 OffsetSlot, MachinePointerInfo(),
7720 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007721 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7722 return Fild;
7723 }
7724
7725 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7726 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007727 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007728 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007729 // For i64 source, we need to add the appropriate power of 2 if the input
7730 // was negative. This is the same as the optimization in
7731 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7732 // we must be careful to do the computation in x87 extended precision, not
7733 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007734 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7735 MachineMemOperand *MMO =
7736 DAG.getMachineFunction()
7737 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7738 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007739
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7741 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007742 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7743 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007744
7745 APInt FF(32, 0x5F800000ULL);
7746
7747 // Check whether the sign bit is set.
7748 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7749 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7750 ISD::SETLT);
7751
7752 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7753 SDValue FudgePtr = DAG.getConstantPool(
7754 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7755 getPointerTy());
7756
7757 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7758 SDValue Zero = DAG.getIntPtrConstant(0);
7759 SDValue Four = DAG.getIntPtrConstant(4);
7760 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7761 Zero, Four);
7762 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7763
7764 // Load the value out, extending it from f32 to f80.
7765 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007766 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007767 FudgePtr, MachinePointerInfo::getConstantPool(),
7768 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007769 // Extend everything to 80 bits to force it to be done on x87.
7770 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7771 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772}
7773
Dan Gohman475871a2008-07-27 21:46:04 +00007774std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007775FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007776 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007777
Owen Andersone50ed302009-08-10 22:56:29 +00007778 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007779
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007780 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7782 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007783 }
7784
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7786 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007787 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007788
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007789 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007791 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007792 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007793 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007795 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007796 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007797
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007798 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7799 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007800 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007801 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007802 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007803 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007804
Evan Cheng0db9fe62006-04-25 20:13:52 +00007805 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007806 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7807 Opc = X86ISD::WIN_FTOL;
7808 else
7809 switch (DstTy.getSimpleVT().SimpleTy) {
7810 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7811 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7812 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7813 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7814 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007815
Dan Gohman475871a2008-07-27 21:46:04 +00007816 SDValue Chain = DAG.getEntryNode();
7817 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007818 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007819 // FIXME This causes a redundant load/store if the SSE-class value is already
7820 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007821 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007823 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007824 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007825 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007827 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007828 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007829 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007830
Chris Lattner492a43e2010-09-22 01:28:21 +00007831 MachineMemOperand *MMO =
7832 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7833 MachineMemOperand::MOLoad, MemSize, MemSize);
7834 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7835 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007836 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007837 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007838 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7839 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007840
Chris Lattner07290932010-09-22 01:05:16 +00007841 MachineMemOperand *MMO =
7842 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7843 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007844
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007845 if (Opc != X86ISD::WIN_FTOL) {
7846 // Build the FP_TO_INT*_IN_MEM
7847 SDValue Ops[] = { Chain, Value, StackSlot };
7848 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7849 Ops, 3, DstTy, MMO);
7850 return std::make_pair(FIST, StackSlot);
7851 } else {
7852 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7853 DAG.getVTList(MVT::Other, MVT::Glue),
7854 Chain, Value);
7855 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7856 MVT::i32, ftol.getValue(1));
7857 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7858 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007859 SDValue Ops[] = { eax, edx };
7860 SDValue pair = IsReplace
7861 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7862 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007863 return std::make_pair(pair, SDValue());
7864 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865}
7866
Dan Gohmand858e902010-04-17 15:26:15 +00007867SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7868 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007869 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007870 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007871
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007872 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7873 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007874 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007875 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7876 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007878 if (StackSlot.getNode())
7879 // Load the result.
7880 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7881 FIST, StackSlot, MachinePointerInfo(),
7882 false, false, false, 0);
7883 else
7884 // The node is the result.
7885 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007886}
7887
Dan Gohmand858e902010-04-17 15:26:15 +00007888SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7889 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007890 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7891 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007892 SDValue FIST = Vals.first, StackSlot = Vals.second;
7893 assert(FIST.getNode() && "Unexpected failure");
7894
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007895 if (StackSlot.getNode())
7896 // Load the result.
7897 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7898 FIST, StackSlot, MachinePointerInfo(),
7899 false, false, false, 0);
7900 else
7901 // The node is the result.
7902 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007903}
7904
Dan Gohmand858e902010-04-17 15:26:15 +00007905SDValue X86TargetLowering::LowerFABS(SDValue Op,
7906 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007907 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007908 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007909 EVT VT = Op.getValueType();
7910 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007911 if (VT.isVector())
7912 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007913 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007915 C = ConstantVector::getSplat(2,
7916 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007917 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007918 C = ConstantVector::getSplat(4,
7919 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007920 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007921 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007922 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007923 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007924 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007925 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007926}
7927
Dan Gohmand858e902010-04-17 15:26:15 +00007928SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007929 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007930 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007931 EVT VT = Op.getValueType();
7932 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007933 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7934 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007935 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007936 NumElts = VT.getVectorNumElements();
7937 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007938 Constant *C;
7939 if (EltVT == MVT::f64)
7940 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7941 else
7942 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7943 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007944 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007945 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007946 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007947 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007948 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007949 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007950 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007951 DAG.getNode(ISD::XOR, dl, XORVT,
7952 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007953 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007954 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007955 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007956 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007957 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007958}
7959
Dan Gohmand858e902010-04-17 15:26:15 +00007960SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007961 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007962 SDValue Op0 = Op.getOperand(0);
7963 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007964 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007965 EVT VT = Op.getValueType();
7966 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007967
7968 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007969 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007970 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007971 SrcVT = VT;
7972 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007973 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007974 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007975 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007976 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007977 }
7978
7979 // At this point the operands and the result should have the same
7980 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007981
Evan Cheng68c47cb2007-01-05 07:55:56 +00007982 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007983 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007984 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007987 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007988 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7989 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7990 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7991 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007992 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007993 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007994 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007995 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007996 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007997 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007998 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007999
8000 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008001 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 // Op0 is MVT::f32, Op1 is MVT::f64.
8003 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8004 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8005 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008006 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008007 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008008 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008009 }
8010
Evan Cheng73d6cf12007-01-05 21:37:56 +00008011 // Clear first operand sign bit.
8012 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008013 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8015 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008016 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008017 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8018 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8019 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8020 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008021 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008022 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008023 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008024 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008025 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008026 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008027 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008028
8029 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008030 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008031}
8032
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008033SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8034 SDValue N0 = Op.getOperand(0);
8035 DebugLoc dl = Op.getDebugLoc();
8036 EVT VT = Op.getValueType();
8037
8038 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8039 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8040 DAG.getConstant(1, VT));
8041 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8042}
8043
Dan Gohman076aee32009-03-04 19:44:21 +00008044/// Emit nodes that will be selected as "test Op0,Op0", or something
8045/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008046SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008047 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008048 DebugLoc dl = Op.getDebugLoc();
8049
Dan Gohman31125812009-03-07 01:58:32 +00008050 // CF and OF aren't always set the way we want. Determine which
8051 // of these we need.
8052 bool NeedCF = false;
8053 bool NeedOF = false;
8054 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008055 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008056 case X86::COND_A: case X86::COND_AE:
8057 case X86::COND_B: case X86::COND_BE:
8058 NeedCF = true;
8059 break;
8060 case X86::COND_G: case X86::COND_GE:
8061 case X86::COND_L: case X86::COND_LE:
8062 case X86::COND_O: case X86::COND_NO:
8063 NeedOF = true;
8064 break;
Dan Gohman31125812009-03-07 01:58:32 +00008065 }
8066
Dan Gohman076aee32009-03-04 19:44:21 +00008067 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008068 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8069 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008070 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8071 // Emit a CMP with 0, which is the TEST pattern.
8072 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8073 DAG.getConstant(0, Op.getValueType()));
8074
8075 unsigned Opcode = 0;
8076 unsigned NumOperands = 0;
8077 switch (Op.getNode()->getOpcode()) {
8078 case ISD::ADD:
8079 // Due to an isel shortcoming, be conservative if this add is likely to be
8080 // selected as part of a load-modify-store instruction. When the root node
8081 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8082 // uses of other nodes in the match, such as the ADD in this case. This
8083 // leads to the ADD being left around and reselected, with the result being
8084 // two adds in the output. Alas, even if none our users are stores, that
8085 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8086 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8087 // climbing the DAG back to the root, and it doesn't seem to be worth the
8088 // effort.
8089 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008090 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8091 if (UI->getOpcode() != ISD::CopyToReg &&
8092 UI->getOpcode() != ISD::SETCC &&
8093 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008094 goto default_case;
8095
8096 if (ConstantSDNode *C =
8097 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8098 // An add of one will be selected as an INC.
8099 if (C->getAPIntValue() == 1) {
8100 Opcode = X86ISD::INC;
8101 NumOperands = 1;
8102 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008103 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008104
8105 // An add of negative one (subtract of one) will be selected as a DEC.
8106 if (C->getAPIntValue().isAllOnesValue()) {
8107 Opcode = X86ISD::DEC;
8108 NumOperands = 1;
8109 break;
8110 }
Dan Gohman076aee32009-03-04 19:44:21 +00008111 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008112
8113 // Otherwise use a regular EFLAGS-setting add.
8114 Opcode = X86ISD::ADD;
8115 NumOperands = 2;
8116 break;
8117 case ISD::AND: {
8118 // If the primary and result isn't used, don't bother using X86ISD::AND,
8119 // because a TEST instruction will be better.
8120 bool NonFlagUse = false;
8121 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8122 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8123 SDNode *User = *UI;
8124 unsigned UOpNo = UI.getOperandNo();
8125 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8126 // Look pass truncate.
8127 UOpNo = User->use_begin().getOperandNo();
8128 User = *User->use_begin();
8129 }
8130
8131 if (User->getOpcode() != ISD::BRCOND &&
8132 User->getOpcode() != ISD::SETCC &&
8133 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8134 NonFlagUse = true;
8135 break;
8136 }
Dan Gohman076aee32009-03-04 19:44:21 +00008137 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008138
8139 if (!NonFlagUse)
8140 break;
8141 }
8142 // FALL THROUGH
8143 case ISD::SUB:
8144 case ISD::OR:
8145 case ISD::XOR:
8146 // Due to the ISEL shortcoming noted above, be conservative if this op is
8147 // likely to be selected as part of a load-modify-store instruction.
8148 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8149 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8150 if (UI->getOpcode() == ISD::STORE)
8151 goto default_case;
8152
8153 // Otherwise use a regular EFLAGS-setting instruction.
8154 switch (Op.getNode()->getOpcode()) {
8155 default: llvm_unreachable("unexpected operator!");
8156 case ISD::SUB: Opcode = X86ISD::SUB; break;
8157 case ISD::OR: Opcode = X86ISD::OR; break;
8158 case ISD::XOR: Opcode = X86ISD::XOR; break;
8159 case ISD::AND: Opcode = X86ISD::AND; break;
8160 }
8161
8162 NumOperands = 2;
8163 break;
8164 case X86ISD::ADD:
8165 case X86ISD::SUB:
8166 case X86ISD::INC:
8167 case X86ISD::DEC:
8168 case X86ISD::OR:
8169 case X86ISD::XOR:
8170 case X86ISD::AND:
8171 return SDValue(Op.getNode(), 1);
8172 default:
8173 default_case:
8174 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008175 }
8176
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008177 if (Opcode == 0)
8178 // Emit a CMP with 0, which is the TEST pattern.
8179 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8180 DAG.getConstant(0, Op.getValueType()));
8181
8182 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8183 SmallVector<SDValue, 4> Ops;
8184 for (unsigned i = 0; i != NumOperands; ++i)
8185 Ops.push_back(Op.getOperand(i));
8186
8187 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8188 DAG.ReplaceAllUsesWith(Op, New);
8189 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008190}
8191
8192/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8193/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008194SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008195 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8197 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008198 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008199
8200 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008201 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008202}
8203
Evan Chengd40d03e2010-01-06 19:38:29 +00008204/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8205/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008206SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8207 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008208 SDValue Op0 = And.getOperand(0);
8209 SDValue Op1 = And.getOperand(1);
8210 if (Op0.getOpcode() == ISD::TRUNCATE)
8211 Op0 = Op0.getOperand(0);
8212 if (Op1.getOpcode() == ISD::TRUNCATE)
8213 Op1 = Op1.getOperand(0);
8214
Evan Chengd40d03e2010-01-06 19:38:29 +00008215 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008216 if (Op1.getOpcode() == ISD::SHL)
8217 std::swap(Op0, Op1);
8218 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008219 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8220 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008221 // If we looked past a truncate, check that it's only truncating away
8222 // known zeros.
8223 unsigned BitWidth = Op0.getValueSizeInBits();
8224 unsigned AndBitWidth = And.getValueSizeInBits();
8225 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008226 APInt Zeros, Ones;
8227 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008228 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8229 return SDValue();
8230 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008231 LHS = Op1;
8232 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008233 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008234 } else if (Op1.getOpcode() == ISD::Constant) {
8235 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008236 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008237 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008238
8239 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 LHS = AndLHS.getOperand(0);
8241 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008242 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008243
8244 // Use BT if the immediate can't be encoded in a TEST instruction.
8245 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8246 LHS = AndLHS;
8247 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8248 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 }
Evan Cheng0488db92007-09-25 01:57:46 +00008250
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008252 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008254 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008256 // Also promote i16 to i32 for performance / code size reason.
8257 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008258 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008259 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008260
Evan Chengd40d03e2010-01-06 19:38:29 +00008261 // If the operand types disagree, extend the shift amount to match. Since
8262 // BT ignores high bits (like shifts) we can use anyextend.
8263 if (LHS.getValueType() != RHS.getValueType())
8264 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008265
Evan Chengd40d03e2010-01-06 19:38:29 +00008266 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8267 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8268 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8269 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008270 }
8271
Evan Cheng54de3ea2010-01-05 06:52:31 +00008272 return SDValue();
8273}
8274
Dan Gohmand858e902010-04-17 15:26:15 +00008275SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008276
8277 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8278
Evan Cheng54de3ea2010-01-05 06:52:31 +00008279 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8280 SDValue Op0 = Op.getOperand(0);
8281 SDValue Op1 = Op.getOperand(1);
8282 DebugLoc dl = Op.getDebugLoc();
8283 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8284
8285 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008286 // Lower (X & (1 << N)) == 0 to BT(X, N).
8287 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8288 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008289 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008290 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008291 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008292 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8293 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8294 if (NewSetCC.getNode())
8295 return NewSetCC;
8296 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008297
Chris Lattner481eebc2010-12-19 21:23:48 +00008298 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8299 // these.
8300 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008301 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008302 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8303 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008304
Chris Lattner481eebc2010-12-19 21:23:48 +00008305 // If the input is a setcc, then reuse the input setcc or use a new one with
8306 // the inverted condition.
8307 if (Op0.getOpcode() == X86ISD::SETCC) {
8308 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8309 bool Invert = (CC == ISD::SETNE) ^
8310 cast<ConstantSDNode>(Op1)->isNullValue();
8311 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008312
Evan Cheng2c755ba2010-02-27 07:36:59 +00008313 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008314 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8315 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8316 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008317 }
8318
Evan Chenge5b51ac2010-04-17 06:13:15 +00008319 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008320 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008321 if (X86CC == X86::COND_INVALID)
8322 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008323
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008324 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008326 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008327}
8328
Craig Topper89af15e2011-09-18 08:03:58 +00008329// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008330// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008331static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008332 EVT VT = Op.getValueType();
8333
Duncan Sands28b77e92011-09-06 19:07:46 +00008334 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008335 "Unsupported value type for operation");
8336
8337 int NumElems = VT.getVectorNumElements();
8338 DebugLoc dl = Op.getDebugLoc();
8339 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008340
8341 // Extract the LHS vectors
8342 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008343 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8344 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008345
8346 // Extract the RHS vectors
8347 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008348 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8349 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008350
8351 // Issue the operation on the smaller types and concatenate the result back
8352 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8353 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8354 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8355 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8356 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8357}
8358
8359
Dan Gohmand858e902010-04-17 15:26:15 +00008360SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008361 SDValue Cond;
8362 SDValue Op0 = Op.getOperand(0);
8363 SDValue Op1 = Op.getOperand(1);
8364 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008365 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008366 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8367 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008368 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008369
8370 if (isFP) {
8371 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008372 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008373 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008374
Nate Begeman30a0de92008-07-17 16:51:19 +00008375 bool Swap = false;
8376
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008377 // SSE Condition code mapping:
8378 // 0 - EQ
8379 // 1 - LT
8380 // 2 - LE
8381 // 3 - UNORD
8382 // 4 - NEQ
8383 // 5 - NLT
8384 // 6 - NLE
8385 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 switch (SetCCOpcode) {
8387 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008388 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008390 case ISD::SETOGT:
8391 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008392 case ISD::SETLT:
8393 case ISD::SETOLT: SSECC = 1; break;
8394 case ISD::SETOGE:
8395 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 case ISD::SETLE:
8397 case ISD::SETOLE: SSECC = 2; break;
8398 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008399 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 case ISD::SETNE: SSECC = 4; break;
8401 case ISD::SETULE: Swap = true;
8402 case ISD::SETUGE: SSECC = 5; break;
8403 case ISD::SETULT: Swap = true;
8404 case ISD::SETUGT: SSECC = 6; break;
8405 case ISD::SETO: SSECC = 7; break;
8406 }
8407 if (Swap)
8408 std::swap(Op0, Op1);
8409
Nate Begemanfb8ead02008-07-25 19:05:58 +00008410 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008411 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008412 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008413 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008414 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8415 DAG.getConstant(3, MVT::i8));
8416 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8417 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008418 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008419 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008420 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008421 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8422 DAG.getConstant(7, MVT::i8));
8423 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8424 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008425 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008426 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008427 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 }
8429 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008430 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8431 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008433
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008434 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008435 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008436 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008437
Nate Begeman30a0de92008-07-17 16:51:19 +00008438 // We are handling one of the integer comparisons here. Since SSE only has
8439 // GT and EQ comparisons for integer, swapping operands and multiple
8440 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008441 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008442 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Nate Begeman30a0de92008-07-17 16:51:19 +00008444 switch (SetCCOpcode) {
8445 default: break;
8446 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008447 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008448 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008449 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008451 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008453 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008454 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008455 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008456 }
8457 if (Swap)
8458 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008459
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008460 // Check that the operation in question is available (most are plain SSE2,
8461 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008462 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008463 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008464 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008465 return SDValue();
8466
Nate Begeman30a0de92008-07-17 16:51:19 +00008467 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8468 // bits of the inputs before performing those operations.
8469 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008470 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008471 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8472 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008473 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008474 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8475 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008476 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8477 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008479
Dale Johannesenace16102009-02-03 19:33:06 +00008480 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008481
8482 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008483 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008484 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008485
Nate Begeman30a0de92008-07-17 16:51:19 +00008486 return Result;
8487}
Evan Cheng0488db92007-09-25 01:57:46 +00008488
Evan Cheng370e5342008-12-03 08:38:43 +00008489// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008490static bool isX86LogicalCmp(SDValue Op) {
8491 unsigned Opc = Op.getNode()->getOpcode();
8492 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8493 return true;
8494 if (Op.getResNo() == 1 &&
8495 (Opc == X86ISD::ADD ||
8496 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008497 Opc == X86ISD::ADC ||
8498 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008499 Opc == X86ISD::SMUL ||
8500 Opc == X86ISD::UMUL ||
8501 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008502 Opc == X86ISD::DEC ||
8503 Opc == X86ISD::OR ||
8504 Opc == X86ISD::XOR ||
8505 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008506 return true;
8507
Chris Lattner9637d5b2010-12-05 07:49:54 +00008508 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8509 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008510
Dan Gohman076aee32009-03-04 19:44:21 +00008511 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008512}
8513
Chris Lattnera2b56002010-12-05 01:23:24 +00008514static bool isZero(SDValue V) {
8515 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8516 return C && C->isNullValue();
8517}
8518
Chris Lattner96908b12010-12-05 02:00:51 +00008519static bool isAllOnes(SDValue V) {
8520 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8521 return C && C->isAllOnesValue();
8522}
8523
Dan Gohmand858e902010-04-17 15:26:15 +00008524SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008525 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008526 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008527 SDValue Op1 = Op.getOperand(1);
8528 SDValue Op2 = Op.getOperand(2);
8529 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008530 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008531
Dan Gohman1a492952009-10-20 16:22:37 +00008532 if (Cond.getOpcode() == ISD::SETCC) {
8533 SDValue NewCond = LowerSETCC(Cond, DAG);
8534 if (NewCond.getNode())
8535 Cond = NewCond;
8536 }
Evan Cheng734503b2006-09-11 02:19:56 +00008537
Chris Lattnera2b56002010-12-05 01:23:24 +00008538 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008539 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008540 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008541 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008542 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008543 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8544 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008545 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008546
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
8549 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008550 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8551 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008552
8553 SDValue CmpOp0 = Cmp.getOperand(0);
8554 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8555 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008556
Chris Lattner96908b12010-12-05 02:00:51 +00008557 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008558 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8559 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008560
Chris Lattner96908b12010-12-05 02:00:51 +00008561 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8562 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008563
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008564 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008565 if (N2C == 0 || !N2C->isNullValue())
8566 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8567 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008568 }
8569 }
8570
Chris Lattnera2b56002010-12-05 01:23:24 +00008571 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008572 if (Cond.getOpcode() == ISD::AND &&
8573 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8574 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008575 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008576 Cond = Cond.getOperand(0);
8577 }
8578
Evan Cheng3f41d662007-10-08 22:16:29 +00008579 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8580 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008581 unsigned CondOpcode = Cond.getOpcode();
8582 if (CondOpcode == X86ISD::SETCC ||
8583 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008584 CC = Cond.getOperand(0);
8585
Dan Gohman475871a2008-07-27 21:46:04 +00008586 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008587 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008588 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008589
Evan Cheng3f41d662007-10-08 22:16:29 +00008590 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008591 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008592 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008593 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008594
Chris Lattnerd1980a52009-03-12 06:52:53 +00008595 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8596 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008597 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008598 addTest = false;
8599 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008600 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8601 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8602 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8603 Cond.getOperand(0).getValueType() != MVT::i8)) {
8604 SDValue LHS = Cond.getOperand(0);
8605 SDValue RHS = Cond.getOperand(1);
8606 unsigned X86Opcode;
8607 unsigned X86Cond;
8608 SDVTList VTs;
8609 switch (CondOpcode) {
8610 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8611 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8612 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8613 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8614 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8615 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8616 default: llvm_unreachable("unexpected overflowing operator");
8617 }
8618 if (CondOpcode == ISD::UMULO)
8619 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8620 MVT::i32);
8621 else
8622 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8623
8624 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8625
8626 if (CondOpcode == ISD::UMULO)
8627 Cond = X86Op.getValue(2);
8628 else
8629 Cond = X86Op.getValue(1);
8630
8631 CC = DAG.getConstant(X86Cond, MVT::i8);
8632 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008633 }
8634
8635 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008636 // Look pass the truncate.
8637 if (Cond.getOpcode() == ISD::TRUNCATE)
8638 Cond = Cond.getOperand(0);
8639
8640 // We know the result of AND is compared against zero. Try to match
8641 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008642 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008643 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008644 if (NewSetCC.getNode()) {
8645 CC = NewSetCC.getOperand(0);
8646 Cond = NewSetCC.getOperand(1);
8647 addTest = false;
8648 }
8649 }
8650 }
8651
8652 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008653 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008654 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008655 }
8656
Benjamin Kramere915ff32010-12-22 23:09:28 +00008657 // a < b ? -1 : 0 -> RES = ~setcc_carry
8658 // a < b ? 0 : -1 -> RES = setcc_carry
8659 // a >= b ? -1 : 0 -> RES = setcc_carry
8660 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8661 if (Cond.getOpcode() == X86ISD::CMP) {
8662 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8663
8664 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8665 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8666 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8667 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8668 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8669 return DAG.getNOT(DL, Res, Res.getValueType());
8670 return Res;
8671 }
8672 }
8673
Evan Cheng0488db92007-09-25 01:57:46 +00008674 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8675 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008676 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008677 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008678 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008679}
8680
Evan Cheng370e5342008-12-03 08:38:43 +00008681// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8682// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8683// from the AND / OR.
8684static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8685 Opc = Op.getOpcode();
8686 if (Opc != ISD::OR && Opc != ISD::AND)
8687 return false;
8688 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8689 Op.getOperand(0).hasOneUse() &&
8690 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8691 Op.getOperand(1).hasOneUse());
8692}
8693
Evan Cheng961d6d42009-02-02 08:19:07 +00008694// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8695// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008696static bool isXor1OfSetCC(SDValue Op) {
8697 if (Op.getOpcode() != ISD::XOR)
8698 return false;
8699 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8700 if (N1C && N1C->getAPIntValue() == 1) {
8701 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8702 Op.getOperand(0).hasOneUse();
8703 }
8704 return false;
8705}
8706
Dan Gohmand858e902010-04-17 15:26:15 +00008707SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008708 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008709 SDValue Chain = Op.getOperand(0);
8710 SDValue Cond = Op.getOperand(1);
8711 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008712 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008714 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008715
Dan Gohman1a492952009-10-20 16:22:37 +00008716 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008717 // Check for setcc([su]{add,sub,mul}o == 0).
8718 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8719 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8720 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8721 Cond.getOperand(0).getResNo() == 1 &&
8722 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8723 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8724 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8725 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8726 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8727 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8728 Inverted = true;
8729 Cond = Cond.getOperand(0);
8730 } else {
8731 SDValue NewCond = LowerSETCC(Cond, DAG);
8732 if (NewCond.getNode())
8733 Cond = NewCond;
8734 }
Dan Gohman1a492952009-10-20 16:22:37 +00008735 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008736#if 0
8737 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008738 else if (Cond.getOpcode() == X86ISD::ADD ||
8739 Cond.getOpcode() == X86ISD::SUB ||
8740 Cond.getOpcode() == X86ISD::SMUL ||
8741 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008742 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008743#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008744
Evan Chengad9c0a32009-12-15 00:53:42 +00008745 // Look pass (and (setcc_carry (cmp ...)), 1).
8746 if (Cond.getOpcode() == ISD::AND &&
8747 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8748 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008749 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008750 Cond = Cond.getOperand(0);
8751 }
8752
Evan Cheng3f41d662007-10-08 22:16:29 +00008753 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8754 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008755 unsigned CondOpcode = Cond.getOpcode();
8756 if (CondOpcode == X86ISD::SETCC ||
8757 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008758 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008759
Dan Gohman475871a2008-07-27 21:46:04 +00008760 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008761 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008762 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008763 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008764 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008765 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008766 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008767 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008768 default: break;
8769 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008770 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008771 // These can only come from an arithmetic instruction with overflow,
8772 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008773 Cond = Cond.getNode()->getOperand(1);
8774 addTest = false;
8775 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008776 }
Evan Cheng0488db92007-09-25 01:57:46 +00008777 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008778 }
8779 CondOpcode = Cond.getOpcode();
8780 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8781 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8782 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8783 Cond.getOperand(0).getValueType() != MVT::i8)) {
8784 SDValue LHS = Cond.getOperand(0);
8785 SDValue RHS = Cond.getOperand(1);
8786 unsigned X86Opcode;
8787 unsigned X86Cond;
8788 SDVTList VTs;
8789 switch (CondOpcode) {
8790 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8791 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8792 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8793 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8794 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8795 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8796 default: llvm_unreachable("unexpected overflowing operator");
8797 }
8798 if (Inverted)
8799 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8800 if (CondOpcode == ISD::UMULO)
8801 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8802 MVT::i32);
8803 else
8804 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8805
8806 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8807
8808 if (CondOpcode == ISD::UMULO)
8809 Cond = X86Op.getValue(2);
8810 else
8811 Cond = X86Op.getValue(1);
8812
8813 CC = DAG.getConstant(X86Cond, MVT::i8);
8814 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008815 } else {
8816 unsigned CondOpc;
8817 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8818 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008819 if (CondOpc == ISD::OR) {
8820 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8821 // two branches instead of an explicit OR instruction with a
8822 // separate test.
8823 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008824 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008825 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008826 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008827 Chain, Dest, CC, Cmp);
8828 CC = Cond.getOperand(1).getOperand(0);
8829 Cond = Cmp;
8830 addTest = false;
8831 }
8832 } else { // ISD::AND
8833 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8834 // two branches instead of an explicit AND instruction with a
8835 // separate test. However, we only do this if this block doesn't
8836 // have a fall-through edge, because this requires an explicit
8837 // jmp when the condition is false.
8838 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008839 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Op.getNode()->hasOneUse()) {
8841 X86::CondCode CCode =
8842 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8843 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008844 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008845 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008846 // Look for an unconditional branch following this conditional branch.
8847 // We need this because we need to reverse the successors in order
8848 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008849 if (User->getOpcode() == ISD::BR) {
8850 SDValue FalseBB = User->getOperand(1);
8851 SDNode *NewBR =
8852 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008853 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008854 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008856
Dale Johannesene4d209d2009-02-03 20:21:25 +00008857 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008858 Chain, Dest, CC, Cmp);
8859 X86::CondCode CCode =
8860 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8861 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008862 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008863 Cond = Cmp;
8864 addTest = false;
8865 }
8866 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008867 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008868 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8869 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8870 // It should be transformed during dag combiner except when the condition
8871 // is set by a arithmetics with overflow node.
8872 X86::CondCode CCode =
8873 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8874 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008876 Cond = Cond.getOperand(0).getOperand(1);
8877 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008878 } else if (Cond.getOpcode() == ISD::SETCC &&
8879 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8880 // For FCMP_OEQ, we can emit
8881 // two branches instead of an explicit AND instruction with a
8882 // separate test. However, we only do this if this block doesn't
8883 // have a fall-through edge, because this requires an explicit
8884 // jmp when the condition is false.
8885 if (Op.getNode()->hasOneUse()) {
8886 SDNode *User = *Op.getNode()->use_begin();
8887 // Look for an unconditional branch following this conditional branch.
8888 // We need this because we need to reverse the successors in order
8889 // to implement FCMP_OEQ.
8890 if (User->getOpcode() == ISD::BR) {
8891 SDValue FalseBB = User->getOperand(1);
8892 SDNode *NewBR =
8893 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8894 assert(NewBR == User);
8895 (void)NewBR;
8896 Dest = FalseBB;
8897
8898 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8899 Cond.getOperand(0), Cond.getOperand(1));
8900 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8901 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8902 Chain, Dest, CC, Cmp);
8903 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8904 Cond = Cmp;
8905 addTest = false;
8906 }
8907 }
8908 } else if (Cond.getOpcode() == ISD::SETCC &&
8909 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8910 // For FCMP_UNE, we can emit
8911 // two branches instead of an explicit AND instruction with a
8912 // separate test. However, we only do this if this block doesn't
8913 // have a fall-through edge, because this requires an explicit
8914 // jmp when the condition is false.
8915 if (Op.getNode()->hasOneUse()) {
8916 SDNode *User = *Op.getNode()->use_begin();
8917 // Look for an unconditional branch following this conditional branch.
8918 // We need this because we need to reverse the successors in order
8919 // to implement FCMP_UNE.
8920 if (User->getOpcode() == ISD::BR) {
8921 SDValue FalseBB = User->getOperand(1);
8922 SDNode *NewBR =
8923 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8924 assert(NewBR == User);
8925 (void)NewBR;
8926
8927 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8928 Cond.getOperand(0), Cond.getOperand(1));
8929 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8930 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8931 Chain, Dest, CC, Cmp);
8932 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8933 Cond = Cmp;
8934 addTest = false;
8935 Dest = FalseBB;
8936 }
8937 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008938 }
Evan Cheng0488db92007-09-25 01:57:46 +00008939 }
8940
8941 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008942 // Look pass the truncate.
8943 if (Cond.getOpcode() == ISD::TRUNCATE)
8944 Cond = Cond.getOperand(0);
8945
8946 // We know the result of AND is compared against zero. Try to match
8947 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008948 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008949 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8950 if (NewSetCC.getNode()) {
8951 CC = NewSetCC.getOperand(0);
8952 Cond = NewSetCC.getOperand(1);
8953 addTest = false;
8954 }
8955 }
8956 }
8957
8958 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008959 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008960 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008961 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008962 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008963 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008964}
8965
Anton Korobeynikove060b532007-04-17 19:34:00 +00008966
8967// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8968// Calls to _alloca is needed to probe the stack when allocating more than 4k
8969// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8970// that the guard pages used by the OS virtual memory manager are allocated in
8971// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008972SDValue
8973X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008974 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008975 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008976 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008978 "are being used");
8979 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008980 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008981
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008982 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008983 SDValue Chain = Op.getOperand(0);
8984 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008985 // FIXME: Ensure alignment here
8986
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008987 bool Is64Bit = Subtarget->is64Bit();
8988 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008989
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008990 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008991 MachineFunction &MF = DAG.getMachineFunction();
8992 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008993
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008994 if (Is64Bit) {
8995 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008996 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008998
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9000 I != E; I++)
9001 if (I->hasNestAttr())
9002 report_fatal_error("Cannot use segmented stacks with functions that "
9003 "have nested arguments.");
9004 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009005
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009006 const TargetRegisterClass *AddrRegClass =
9007 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9008 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9009 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9010 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9011 DAG.getRegister(Vreg, SPTy));
9012 SDValue Ops1[2] = { Value, Chain };
9013 return DAG.getMergeValues(Ops1, 2, dl);
9014 } else {
9015 SDValue Flag;
9016 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009017
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009018 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9019 Flag = Chain.getValue(1);
9020 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009021
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009022 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9023 Flag = Chain.getValue(1);
9024
9025 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9026
9027 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9028 return DAG.getMergeValues(Ops1, 2, dl);
9029 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009030}
9031
Dan Gohmand858e902010-04-17 15:26:15 +00009032SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009033 MachineFunction &MF = DAG.getMachineFunction();
9034 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9035
Dan Gohman69de1932008-02-06 22:27:42 +00009036 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009038
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009039 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009040 // vastart just stores the address of the VarArgsFrameIndex slot into the
9041 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009042 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9043 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9045 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009046 }
9047
9048 // __va_list_tag:
9049 // gp_offset (0 - 6 * 8)
9050 // fp_offset (48 - 48 + 8 * 16)
9051 // overflow_arg_area (point to parameters coming in memory).
9052 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009053 SmallVector<SDValue, 8> MemOps;
9054 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009055 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009056 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009057 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9058 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009060 MemOps.push_back(Store);
9061
9062 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009063 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009064 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009065 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009066 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9067 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009068 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009069 MemOps.push_back(Store);
9070
9071 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009072 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009073 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009074 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9075 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9077 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009078 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009079 MemOps.push_back(Store);
9080
9081 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009082 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009083 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009084 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9085 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009086 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9087 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009088 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009089 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009091}
9092
Dan Gohmand858e902010-04-17 15:26:15 +00009093SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009094 assert(Subtarget->is64Bit() &&
9095 "LowerVAARG only handles 64-bit va_arg!");
9096 assert((Subtarget->isTargetLinux() ||
9097 Subtarget->isTargetDarwin()) &&
9098 "Unhandled target in LowerVAARG");
9099 assert(Op.getNode()->getNumOperands() == 4);
9100 SDValue Chain = Op.getOperand(0);
9101 SDValue SrcPtr = Op.getOperand(1);
9102 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9103 unsigned Align = Op.getConstantOperandVal(3);
9104 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009105
Dan Gohman320afb82010-10-12 18:00:49 +00009106 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009107 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009108 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9109 uint8_t ArgMode;
9110
9111 // Decide which area this value should be read from.
9112 // TODO: Implement the AMD64 ABI in its entirety. This simple
9113 // selection mechanism works only for the basic types.
9114 if (ArgVT == MVT::f80) {
9115 llvm_unreachable("va_arg for f80 not yet implemented");
9116 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9117 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9118 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9119 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9120 } else {
9121 llvm_unreachable("Unhandled argument type in LowerVAARG");
9122 }
9123
9124 if (ArgMode == 2) {
9125 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009126 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009127 !(DAG.getMachineFunction()
9128 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009129 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009130 }
9131
9132 // Insert VAARG_64 node into the DAG
9133 // VAARG_64 returns two values: Variable Argument Address, Chain
9134 SmallVector<SDValue, 11> InstOps;
9135 InstOps.push_back(Chain);
9136 InstOps.push_back(SrcPtr);
9137 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9138 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9139 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9140 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9141 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9142 VTs, &InstOps[0], InstOps.size(),
9143 MVT::i64,
9144 MachinePointerInfo(SV),
9145 /*Align=*/0,
9146 /*Volatile=*/false,
9147 /*ReadMem=*/true,
9148 /*WriteMem=*/true);
9149 Chain = VAARG.getValue(1);
9150
9151 // Load the next argument and return it
9152 return DAG.getLoad(ArgVT, dl,
9153 Chain,
9154 VAARG,
9155 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009156 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009157}
9158
Dan Gohmand858e902010-04-17 15:26:15 +00009159SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009160 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009161 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009162 SDValue Chain = Op.getOperand(0);
9163 SDValue DstPtr = Op.getOperand(1);
9164 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009165 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9166 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009167 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009168
Chris Lattnere72f2022010-09-21 05:40:29 +00009169 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009170 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009171 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009172 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009173}
9174
Craig Topper80e46362012-01-23 06:16:53 +00009175// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9176// may or may not be a constant. Takes immediate version of shift as input.
9177static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9178 SDValue SrcOp, SDValue ShAmt,
9179 SelectionDAG &DAG) {
9180 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9181
9182 if (isa<ConstantSDNode>(ShAmt)) {
9183 switch (Opc) {
9184 default: llvm_unreachable("Unknown target vector shift node");
9185 case X86ISD::VSHLI:
9186 case X86ISD::VSRLI:
9187 case X86ISD::VSRAI:
9188 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9189 }
9190 }
9191
9192 // Change opcode to non-immediate version
9193 switch (Opc) {
9194 default: llvm_unreachable("Unknown target vector shift node");
9195 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9196 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9197 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9198 }
9199
9200 // Need to build a vector containing shift amount
9201 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9202 SDValue ShOps[4];
9203 ShOps[0] = ShAmt;
9204 ShOps[1] = DAG.getConstant(0, MVT::i32);
9205 ShOps[2] = DAG.getUNDEF(MVT::i32);
9206 ShOps[3] = DAG.getUNDEF(MVT::i32);
9207 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9208 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9209 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9210}
9211
Dan Gohman475871a2008-07-27 21:46:04 +00009212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009213X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009214 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009215 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009216 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009217 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009218 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 case Intrinsic::x86_sse_comieq_ss:
9220 case Intrinsic::x86_sse_comilt_ss:
9221 case Intrinsic::x86_sse_comile_ss:
9222 case Intrinsic::x86_sse_comigt_ss:
9223 case Intrinsic::x86_sse_comige_ss:
9224 case Intrinsic::x86_sse_comineq_ss:
9225 case Intrinsic::x86_sse_ucomieq_ss:
9226 case Intrinsic::x86_sse_ucomilt_ss:
9227 case Intrinsic::x86_sse_ucomile_ss:
9228 case Intrinsic::x86_sse_ucomigt_ss:
9229 case Intrinsic::x86_sse_ucomige_ss:
9230 case Intrinsic::x86_sse_ucomineq_ss:
9231 case Intrinsic::x86_sse2_comieq_sd:
9232 case Intrinsic::x86_sse2_comilt_sd:
9233 case Intrinsic::x86_sse2_comile_sd:
9234 case Intrinsic::x86_sse2_comigt_sd:
9235 case Intrinsic::x86_sse2_comige_sd:
9236 case Intrinsic::x86_sse2_comineq_sd:
9237 case Intrinsic::x86_sse2_ucomieq_sd:
9238 case Intrinsic::x86_sse2_ucomilt_sd:
9239 case Intrinsic::x86_sse2_ucomile_sd:
9240 case Intrinsic::x86_sse2_ucomigt_sd:
9241 case Intrinsic::x86_sse2_ucomige_sd:
9242 case Intrinsic::x86_sse2_ucomineq_sd: {
9243 unsigned Opc = 0;
9244 ISD::CondCode CC = ISD::SETCC_INVALID;
9245 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009246 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009247 case Intrinsic::x86_sse_comieq_ss:
9248 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::COMI;
9250 CC = ISD::SETEQ;
9251 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009252 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::COMI;
9255 CC = ISD::SETLT;
9256 break;
9257 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009259 Opc = X86ISD::COMI;
9260 CC = ISD::SETLE;
9261 break;
9262 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::COMI;
9265 CC = ISD::SETGT;
9266 break;
9267 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009268 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009269 Opc = X86ISD::COMI;
9270 CC = ISD::SETGE;
9271 break;
9272 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009273 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009274 Opc = X86ISD::COMI;
9275 CC = ISD::SETNE;
9276 break;
9277 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009278 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009279 Opc = X86ISD::UCOMI;
9280 CC = ISD::SETEQ;
9281 break;
9282 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009283 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009284 Opc = X86ISD::UCOMI;
9285 CC = ISD::SETLT;
9286 break;
9287 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009288 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009289 Opc = X86ISD::UCOMI;
9290 CC = ISD::SETLE;
9291 break;
9292 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009293 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009294 Opc = X86ISD::UCOMI;
9295 CC = ISD::SETGT;
9296 break;
9297 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009298 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009299 Opc = X86ISD::UCOMI;
9300 CC = ISD::SETGE;
9301 break;
9302 case Intrinsic::x86_sse_ucomineq_ss:
9303 case Intrinsic::x86_sse2_ucomineq_sd:
9304 Opc = X86ISD::UCOMI;
9305 CC = ISD::SETNE;
9306 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009307 }
Evan Cheng734503b2006-09-11 02:19:56 +00009308
Dan Gohman475871a2008-07-27 21:46:04 +00009309 SDValue LHS = Op.getOperand(1);
9310 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009311 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009312 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9314 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9315 DAG.getConstant(X86CC, MVT::i8), Cond);
9316 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009317 }
Craig Topper86c7c582012-01-30 01:10:15 +00009318 // XOP comparison intrinsics
9319 case Intrinsic::x86_xop_vpcomltb:
9320 case Intrinsic::x86_xop_vpcomltw:
9321 case Intrinsic::x86_xop_vpcomltd:
9322 case Intrinsic::x86_xop_vpcomltq:
9323 case Intrinsic::x86_xop_vpcomltub:
9324 case Intrinsic::x86_xop_vpcomltuw:
9325 case Intrinsic::x86_xop_vpcomltud:
9326 case Intrinsic::x86_xop_vpcomltuq:
9327 case Intrinsic::x86_xop_vpcomleb:
9328 case Intrinsic::x86_xop_vpcomlew:
9329 case Intrinsic::x86_xop_vpcomled:
9330 case Intrinsic::x86_xop_vpcomleq:
9331 case Intrinsic::x86_xop_vpcomleub:
9332 case Intrinsic::x86_xop_vpcomleuw:
9333 case Intrinsic::x86_xop_vpcomleud:
9334 case Intrinsic::x86_xop_vpcomleuq:
9335 case Intrinsic::x86_xop_vpcomgtb:
9336 case Intrinsic::x86_xop_vpcomgtw:
9337 case Intrinsic::x86_xop_vpcomgtd:
9338 case Intrinsic::x86_xop_vpcomgtq:
9339 case Intrinsic::x86_xop_vpcomgtub:
9340 case Intrinsic::x86_xop_vpcomgtuw:
9341 case Intrinsic::x86_xop_vpcomgtud:
9342 case Intrinsic::x86_xop_vpcomgtuq:
9343 case Intrinsic::x86_xop_vpcomgeb:
9344 case Intrinsic::x86_xop_vpcomgew:
9345 case Intrinsic::x86_xop_vpcomged:
9346 case Intrinsic::x86_xop_vpcomgeq:
9347 case Intrinsic::x86_xop_vpcomgeub:
9348 case Intrinsic::x86_xop_vpcomgeuw:
9349 case Intrinsic::x86_xop_vpcomgeud:
9350 case Intrinsic::x86_xop_vpcomgeuq:
9351 case Intrinsic::x86_xop_vpcomeqb:
9352 case Intrinsic::x86_xop_vpcomeqw:
9353 case Intrinsic::x86_xop_vpcomeqd:
9354 case Intrinsic::x86_xop_vpcomeqq:
9355 case Intrinsic::x86_xop_vpcomequb:
9356 case Intrinsic::x86_xop_vpcomequw:
9357 case Intrinsic::x86_xop_vpcomequd:
9358 case Intrinsic::x86_xop_vpcomequq:
9359 case Intrinsic::x86_xop_vpcomneb:
9360 case Intrinsic::x86_xop_vpcomnew:
9361 case Intrinsic::x86_xop_vpcomned:
9362 case Intrinsic::x86_xop_vpcomneq:
9363 case Intrinsic::x86_xop_vpcomneub:
9364 case Intrinsic::x86_xop_vpcomneuw:
9365 case Intrinsic::x86_xop_vpcomneud:
9366 case Intrinsic::x86_xop_vpcomneuq:
9367 case Intrinsic::x86_xop_vpcomfalseb:
9368 case Intrinsic::x86_xop_vpcomfalsew:
9369 case Intrinsic::x86_xop_vpcomfalsed:
9370 case Intrinsic::x86_xop_vpcomfalseq:
9371 case Intrinsic::x86_xop_vpcomfalseub:
9372 case Intrinsic::x86_xop_vpcomfalseuw:
9373 case Intrinsic::x86_xop_vpcomfalseud:
9374 case Intrinsic::x86_xop_vpcomfalseuq:
9375 case Intrinsic::x86_xop_vpcomtrueb:
9376 case Intrinsic::x86_xop_vpcomtruew:
9377 case Intrinsic::x86_xop_vpcomtrued:
9378 case Intrinsic::x86_xop_vpcomtrueq:
9379 case Intrinsic::x86_xop_vpcomtrueub:
9380 case Intrinsic::x86_xop_vpcomtrueuw:
9381 case Intrinsic::x86_xop_vpcomtrueud:
9382 case Intrinsic::x86_xop_vpcomtrueuq: {
9383 unsigned CC = 0;
9384 unsigned Opc = 0;
9385
9386 switch (IntNo) {
9387 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9388 case Intrinsic::x86_xop_vpcomltb:
9389 case Intrinsic::x86_xop_vpcomltw:
9390 case Intrinsic::x86_xop_vpcomltd:
9391 case Intrinsic::x86_xop_vpcomltq:
9392 CC = 0;
9393 Opc = X86ISD::VPCOM;
9394 break;
9395 case Intrinsic::x86_xop_vpcomltub:
9396 case Intrinsic::x86_xop_vpcomltuw:
9397 case Intrinsic::x86_xop_vpcomltud:
9398 case Intrinsic::x86_xop_vpcomltuq:
9399 CC = 0;
9400 Opc = X86ISD::VPCOMU;
9401 break;
9402 case Intrinsic::x86_xop_vpcomleb:
9403 case Intrinsic::x86_xop_vpcomlew:
9404 case Intrinsic::x86_xop_vpcomled:
9405 case Intrinsic::x86_xop_vpcomleq:
9406 CC = 1;
9407 Opc = X86ISD::VPCOM;
9408 break;
9409 case Intrinsic::x86_xop_vpcomleub:
9410 case Intrinsic::x86_xop_vpcomleuw:
9411 case Intrinsic::x86_xop_vpcomleud:
9412 case Intrinsic::x86_xop_vpcomleuq:
9413 CC = 1;
9414 Opc = X86ISD::VPCOMU;
9415 break;
9416 case Intrinsic::x86_xop_vpcomgtb:
9417 case Intrinsic::x86_xop_vpcomgtw:
9418 case Intrinsic::x86_xop_vpcomgtd:
9419 case Intrinsic::x86_xop_vpcomgtq:
9420 CC = 2;
9421 Opc = X86ISD::VPCOM;
9422 break;
9423 case Intrinsic::x86_xop_vpcomgtub:
9424 case Intrinsic::x86_xop_vpcomgtuw:
9425 case Intrinsic::x86_xop_vpcomgtud:
9426 case Intrinsic::x86_xop_vpcomgtuq:
9427 CC = 2;
9428 Opc = X86ISD::VPCOMU;
9429 break;
9430 case Intrinsic::x86_xop_vpcomgeb:
9431 case Intrinsic::x86_xop_vpcomgew:
9432 case Intrinsic::x86_xop_vpcomged:
9433 case Intrinsic::x86_xop_vpcomgeq:
9434 CC = 3;
9435 Opc = X86ISD::VPCOM;
9436 break;
9437 case Intrinsic::x86_xop_vpcomgeub:
9438 case Intrinsic::x86_xop_vpcomgeuw:
9439 case Intrinsic::x86_xop_vpcomgeud:
9440 case Intrinsic::x86_xop_vpcomgeuq:
9441 CC = 3;
9442 Opc = X86ISD::VPCOMU;
9443 break;
9444 case Intrinsic::x86_xop_vpcomeqb:
9445 case Intrinsic::x86_xop_vpcomeqw:
9446 case Intrinsic::x86_xop_vpcomeqd:
9447 case Intrinsic::x86_xop_vpcomeqq:
9448 CC = 4;
9449 Opc = X86ISD::VPCOM;
9450 break;
9451 case Intrinsic::x86_xop_vpcomequb:
9452 case Intrinsic::x86_xop_vpcomequw:
9453 case Intrinsic::x86_xop_vpcomequd:
9454 case Intrinsic::x86_xop_vpcomequq:
9455 CC = 4;
9456 Opc = X86ISD::VPCOMU;
9457 break;
9458 case Intrinsic::x86_xop_vpcomneb:
9459 case Intrinsic::x86_xop_vpcomnew:
9460 case Intrinsic::x86_xop_vpcomned:
9461 case Intrinsic::x86_xop_vpcomneq:
9462 CC = 5;
9463 Opc = X86ISD::VPCOM;
9464 break;
9465 case Intrinsic::x86_xop_vpcomneub:
9466 case Intrinsic::x86_xop_vpcomneuw:
9467 case Intrinsic::x86_xop_vpcomneud:
9468 case Intrinsic::x86_xop_vpcomneuq:
9469 CC = 5;
9470 Opc = X86ISD::VPCOMU;
9471 break;
9472 case Intrinsic::x86_xop_vpcomfalseb:
9473 case Intrinsic::x86_xop_vpcomfalsew:
9474 case Intrinsic::x86_xop_vpcomfalsed:
9475 case Intrinsic::x86_xop_vpcomfalseq:
9476 CC = 6;
9477 Opc = X86ISD::VPCOM;
9478 break;
9479 case Intrinsic::x86_xop_vpcomfalseub:
9480 case Intrinsic::x86_xop_vpcomfalseuw:
9481 case Intrinsic::x86_xop_vpcomfalseud:
9482 case Intrinsic::x86_xop_vpcomfalseuq:
9483 CC = 6;
9484 Opc = X86ISD::VPCOMU;
9485 break;
9486 case Intrinsic::x86_xop_vpcomtrueb:
9487 case Intrinsic::x86_xop_vpcomtruew:
9488 case Intrinsic::x86_xop_vpcomtrued:
9489 case Intrinsic::x86_xop_vpcomtrueq:
9490 CC = 7;
9491 Opc = X86ISD::VPCOM;
9492 break;
9493 case Intrinsic::x86_xop_vpcomtrueub:
9494 case Intrinsic::x86_xop_vpcomtrueuw:
9495 case Intrinsic::x86_xop_vpcomtrueud:
9496 case Intrinsic::x86_xop_vpcomtrueuq:
9497 CC = 7;
9498 Opc = X86ISD::VPCOMU;
9499 break;
9500 }
9501
9502 SDValue LHS = Op.getOperand(1);
9503 SDValue RHS = Op.getOperand(2);
9504 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9505 DAG.getConstant(CC, MVT::i8));
9506 }
9507
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009508 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009509 case Intrinsic::x86_sse2_pmulu_dq:
9510 case Intrinsic::x86_avx2_pmulu_dq:
9511 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9512 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009513 case Intrinsic::x86_sse3_hadd_ps:
9514 case Intrinsic::x86_sse3_hadd_pd:
9515 case Intrinsic::x86_avx_hadd_ps_256:
9516 case Intrinsic::x86_avx_hadd_pd_256:
9517 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9518 Op.getOperand(1), Op.getOperand(2));
9519 case Intrinsic::x86_sse3_hsub_ps:
9520 case Intrinsic::x86_sse3_hsub_pd:
9521 case Intrinsic::x86_avx_hsub_ps_256:
9522 case Intrinsic::x86_avx_hsub_pd_256:
9523 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9524 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009525 case Intrinsic::x86_ssse3_phadd_w_128:
9526 case Intrinsic::x86_ssse3_phadd_d_128:
9527 case Intrinsic::x86_avx2_phadd_w:
9528 case Intrinsic::x86_avx2_phadd_d:
9529 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9530 Op.getOperand(1), Op.getOperand(2));
9531 case Intrinsic::x86_ssse3_phsub_w_128:
9532 case Intrinsic::x86_ssse3_phsub_d_128:
9533 case Intrinsic::x86_avx2_phsub_w:
9534 case Intrinsic::x86_avx2_phsub_d:
9535 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9536 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009537 case Intrinsic::x86_avx2_psllv_d:
9538 case Intrinsic::x86_avx2_psllv_q:
9539 case Intrinsic::x86_avx2_psllv_d_256:
9540 case Intrinsic::x86_avx2_psllv_q_256:
9541 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9542 Op.getOperand(1), Op.getOperand(2));
9543 case Intrinsic::x86_avx2_psrlv_d:
9544 case Intrinsic::x86_avx2_psrlv_q:
9545 case Intrinsic::x86_avx2_psrlv_d_256:
9546 case Intrinsic::x86_avx2_psrlv_q_256:
9547 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9548 Op.getOperand(1), Op.getOperand(2));
9549 case Intrinsic::x86_avx2_psrav_d:
9550 case Intrinsic::x86_avx2_psrav_d_256:
9551 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9552 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009553 case Intrinsic::x86_ssse3_pshuf_b_128:
9554 case Intrinsic::x86_avx2_pshuf_b:
9555 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9556 Op.getOperand(1), Op.getOperand(2));
9557 case Intrinsic::x86_ssse3_psign_b_128:
9558 case Intrinsic::x86_ssse3_psign_w_128:
9559 case Intrinsic::x86_ssse3_psign_d_128:
9560 case Intrinsic::x86_avx2_psign_b:
9561 case Intrinsic::x86_avx2_psign_w:
9562 case Intrinsic::x86_avx2_psign_d:
9563 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9564 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009565 case Intrinsic::x86_sse41_insertps:
9566 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9568 case Intrinsic::x86_avx_vperm2f128_ps_256:
9569 case Intrinsic::x86_avx_vperm2f128_pd_256:
9570 case Intrinsic::x86_avx_vperm2f128_si_256:
9571 case Intrinsic::x86_avx2_vperm2i128:
9572 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9573 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009574 case Intrinsic::x86_avx2_permd:
9575 case Intrinsic::x86_avx2_permps:
9576 // Operands intentionally swapped. Mask is last operand to intrinsic,
9577 // but second operand for node/intruction.
9578 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9579 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009580
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009581 // ptest and testp intrinsics. The intrinsic these come from are designed to
9582 // return an integer value, not just an instruction so lower it to the ptest
9583 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009584 case Intrinsic::x86_sse41_ptestz:
9585 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009586 case Intrinsic::x86_sse41_ptestnzc:
9587 case Intrinsic::x86_avx_ptestz_256:
9588 case Intrinsic::x86_avx_ptestc_256:
9589 case Intrinsic::x86_avx_ptestnzc_256:
9590 case Intrinsic::x86_avx_vtestz_ps:
9591 case Intrinsic::x86_avx_vtestc_ps:
9592 case Intrinsic::x86_avx_vtestnzc_ps:
9593 case Intrinsic::x86_avx_vtestz_pd:
9594 case Intrinsic::x86_avx_vtestc_pd:
9595 case Intrinsic::x86_avx_vtestnzc_pd:
9596 case Intrinsic::x86_avx_vtestz_ps_256:
9597 case Intrinsic::x86_avx_vtestc_ps_256:
9598 case Intrinsic::x86_avx_vtestnzc_ps_256:
9599 case Intrinsic::x86_avx_vtestz_pd_256:
9600 case Intrinsic::x86_avx_vtestc_pd_256:
9601 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9602 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009603 unsigned X86CC = 0;
9604 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009605 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009606 case Intrinsic::x86_avx_vtestz_ps:
9607 case Intrinsic::x86_avx_vtestz_pd:
9608 case Intrinsic::x86_avx_vtestz_ps_256:
9609 case Intrinsic::x86_avx_vtestz_pd_256:
9610 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009611 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009612 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009613 // ZF = 1
9614 X86CC = X86::COND_E;
9615 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009616 case Intrinsic::x86_avx_vtestc_ps:
9617 case Intrinsic::x86_avx_vtestc_pd:
9618 case Intrinsic::x86_avx_vtestc_ps_256:
9619 case Intrinsic::x86_avx_vtestc_pd_256:
9620 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009621 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009622 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009623 // CF = 1
9624 X86CC = X86::COND_B;
9625 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009626 case Intrinsic::x86_avx_vtestnzc_ps:
9627 case Intrinsic::x86_avx_vtestnzc_pd:
9628 case Intrinsic::x86_avx_vtestnzc_ps_256:
9629 case Intrinsic::x86_avx_vtestnzc_pd_256:
9630 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009631 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009632 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009633 // ZF and CF = 0
9634 X86CC = X86::COND_A;
9635 break;
9636 }
Eric Christopherfd179292009-08-27 18:07:15 +00009637
Eric Christopher71c67532009-07-29 00:28:05 +00009638 SDValue LHS = Op.getOperand(1);
9639 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009640 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9641 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9643 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9644 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009645 }
Evan Cheng5759f972008-05-04 09:15:50 +00009646
Craig Topper80e46362012-01-23 06:16:53 +00009647 // SSE/AVX shift intrinsics
9648 case Intrinsic::x86_sse2_psll_w:
9649 case Intrinsic::x86_sse2_psll_d:
9650 case Intrinsic::x86_sse2_psll_q:
9651 case Intrinsic::x86_avx2_psll_w:
9652 case Intrinsic::x86_avx2_psll_d:
9653 case Intrinsic::x86_avx2_psll_q:
9654 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9655 Op.getOperand(1), Op.getOperand(2));
9656 case Intrinsic::x86_sse2_psrl_w:
9657 case Intrinsic::x86_sse2_psrl_d:
9658 case Intrinsic::x86_sse2_psrl_q:
9659 case Intrinsic::x86_avx2_psrl_w:
9660 case Intrinsic::x86_avx2_psrl_d:
9661 case Intrinsic::x86_avx2_psrl_q:
9662 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9663 Op.getOperand(1), Op.getOperand(2));
9664 case Intrinsic::x86_sse2_psra_w:
9665 case Intrinsic::x86_sse2_psra_d:
9666 case Intrinsic::x86_avx2_psra_w:
9667 case Intrinsic::x86_avx2_psra_d:
9668 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9669 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009670 case Intrinsic::x86_sse2_pslli_w:
9671 case Intrinsic::x86_sse2_pslli_d:
9672 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_avx2_pslli_w:
9674 case Intrinsic::x86_avx2_pslli_d:
9675 case Intrinsic::x86_avx2_pslli_q:
9676 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9677 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009678 case Intrinsic::x86_sse2_psrli_w:
9679 case Intrinsic::x86_sse2_psrli_d:
9680 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009681 case Intrinsic::x86_avx2_psrli_w:
9682 case Intrinsic::x86_avx2_psrli_d:
9683 case Intrinsic::x86_avx2_psrli_q:
9684 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9685 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009686 case Intrinsic::x86_sse2_psrai_w:
9687 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009688 case Intrinsic::x86_avx2_psrai_w:
9689 case Intrinsic::x86_avx2_psrai_d:
9690 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9691 Op.getOperand(1), Op.getOperand(2), DAG);
9692 // Fix vector shift instructions where the last operand is a non-immediate
9693 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009694 case Intrinsic::x86_mmx_pslli_w:
9695 case Intrinsic::x86_mmx_pslli_d:
9696 case Intrinsic::x86_mmx_pslli_q:
9697 case Intrinsic::x86_mmx_psrli_w:
9698 case Intrinsic::x86_mmx_psrli_d:
9699 case Intrinsic::x86_mmx_psrli_q:
9700 case Intrinsic::x86_mmx_psrai_w:
9701 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009702 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009703 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009704 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009705
9706 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009707 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009708 case Intrinsic::x86_mmx_pslli_w:
9709 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009710 break;
Craig Topper80e46362012-01-23 06:16:53 +00009711 case Intrinsic::x86_mmx_pslli_d:
9712 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009713 break;
Craig Topper80e46362012-01-23 06:16:53 +00009714 case Intrinsic::x86_mmx_pslli_q:
9715 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009716 break;
Craig Topper80e46362012-01-23 06:16:53 +00009717 case Intrinsic::x86_mmx_psrli_w:
9718 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009719 break;
Craig Topper80e46362012-01-23 06:16:53 +00009720 case Intrinsic::x86_mmx_psrli_d:
9721 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009722 break;
Craig Topper80e46362012-01-23 06:16:53 +00009723 case Intrinsic::x86_mmx_psrli_q:
9724 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009725 break;
Craig Topper80e46362012-01-23 06:16:53 +00009726 case Intrinsic::x86_mmx_psrai_w:
9727 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009728 break;
Craig Topper80e46362012-01-23 06:16:53 +00009729 case Intrinsic::x86_mmx_psrai_d:
9730 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009731 break;
Craig Topper80e46362012-01-23 06:16:53 +00009732 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009733 }
Mon P Wangefa42202009-09-03 19:56:25 +00009734
9735 // The vector shift intrinsics with scalars uses 32b shift amounts but
9736 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9737 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009738 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9739 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009740// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009741
Owen Andersone50ed302009-08-10 22:56:29 +00009742 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009743 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009744 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009745 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009746 Op.getOperand(1), ShAmt);
9747 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009748 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009749}
Evan Cheng72261582005-12-20 06:22:03 +00009750
Dan Gohmand858e902010-04-17 15:26:15 +00009751SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9752 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009753 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9754 MFI->setReturnAddressIsTaken(true);
9755
Bill Wendling64e87322009-01-16 19:25:27 +00009756 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009757 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009758
9759 if (Depth > 0) {
9760 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9761 SDValue Offset =
9762 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009764 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009765 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009766 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009767 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009768 }
9769
9770 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009771 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009772 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009773 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009774}
9775
Dan Gohmand858e902010-04-17 15:26:15 +00009776SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009777 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9778 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009779
Owen Andersone50ed302009-08-10 22:56:29 +00009780 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009781 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009782 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9783 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009784 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009785 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009786 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9787 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009788 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009789 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009790}
9791
Dan Gohman475871a2008-07-27 21:46:04 +00009792SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009793 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009794 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009795}
9796
Dan Gohmand858e902010-04-17 15:26:15 +00009797SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009798 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009799 SDValue Chain = Op.getOperand(0);
9800 SDValue Offset = Op.getOperand(1);
9801 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009802 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009803
Dan Gohmand8816272010-08-11 18:14:00 +00009804 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9805 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9806 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009807 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009808
Dan Gohmand8816272010-08-11 18:14:00 +00009809 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9810 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009811 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009812 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9813 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009814 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009815 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009816
Dale Johannesene4d209d2009-02-03 20:21:25 +00009817 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009819 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009820}
9821
Duncan Sands4a544a72011-09-06 13:37:06 +00009822SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9823 SelectionDAG &DAG) const {
9824 return Op.getOperand(0);
9825}
9826
9827SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9828 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009829 SDValue Root = Op.getOperand(0);
9830 SDValue Trmp = Op.getOperand(1); // trampoline
9831 SDValue FPtr = Op.getOperand(2); // nested function
9832 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009833 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009834
Dan Gohman69de1932008-02-06 22:27:42 +00009835 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009836
9837 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009838 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009839
9840 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009841 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9842 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009843
Evan Cheng0e6a0522011-07-18 20:57:22 +00009844 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9845 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009846
9847 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9848
9849 // Load the pointer to the nested function into R11.
9850 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009851 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009852 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009853 Addr, MachinePointerInfo(TrmpAddr),
9854 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009855
Owen Anderson825b72b2009-08-11 20:47:22 +00009856 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9857 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009858 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9859 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009860 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009861
9862 // Load the 'nest' parameter value into R10.
9863 // R10 is specified in X86CallingConv.td
9864 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009865 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9866 DAG.getConstant(10, MVT::i64));
9867 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009868 Addr, MachinePointerInfo(TrmpAddr, 10),
9869 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009870
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9872 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9874 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009875 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009876
9877 // Jump to the nested function.
9878 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9880 DAG.getConstant(20, MVT::i64));
9881 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009882 Addr, MachinePointerInfo(TrmpAddr, 20),
9883 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009884
9885 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9887 DAG.getConstant(22, MVT::i64));
9888 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009889 MachinePointerInfo(TrmpAddr, 22),
9890 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009891
Duncan Sands4a544a72011-09-06 13:37:06 +00009892 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009893 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009894 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009895 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009896 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009897 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009898
9899 switch (CC) {
9900 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009901 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009902 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009903 case CallingConv::X86_StdCall: {
9904 // Pass 'nest' parameter in ECX.
9905 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009906 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009907
9908 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009909 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009910 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009911
Chris Lattner58d74912008-03-12 17:45:29 +00009912 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009913 unsigned InRegCount = 0;
9914 unsigned Idx = 1;
9915
9916 for (FunctionType::param_iterator I = FTy->param_begin(),
9917 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009918 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009919 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009920 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009921
9922 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009923 report_fatal_error("Nest register in use - reduce number of inreg"
9924 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009925 }
9926 }
9927 break;
9928 }
9929 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009930 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009931 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009932 // Pass 'nest' parameter in EAX.
9933 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009934 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009935 break;
9936 }
9937
Dan Gohman475871a2008-07-27 21:46:04 +00009938 SDValue OutChains[4];
9939 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009940
Owen Anderson825b72b2009-08-11 20:47:22 +00009941 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9942 DAG.getConstant(10, MVT::i32));
9943 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009944
Chris Lattnera62fe662010-02-05 19:20:30 +00009945 // This is storing the opcode for MOV32ri.
9946 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009947 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009948 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009950 Trmp, MachinePointerInfo(TrmpAddr),
9951 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009952
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9954 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009955 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9956 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009957 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958
Chris Lattnera62fe662010-02-05 19:20:30 +00009959 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009960 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9961 DAG.getConstant(5, MVT::i32));
9962 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009963 MachinePointerInfo(TrmpAddr, 5),
9964 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965
Owen Anderson825b72b2009-08-11 20:47:22 +00009966 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9967 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009968 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9969 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009970 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009971
Duncan Sands4a544a72011-09-06 13:37:06 +00009972 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009973 }
9974}
9975
Dan Gohmand858e902010-04-17 15:26:15 +00009976SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9977 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009978 /*
9979 The rounding mode is in bits 11:10 of FPSR, and has the following
9980 settings:
9981 00 Round to nearest
9982 01 Round to -inf
9983 10 Round to +inf
9984 11 Round to 0
9985
9986 FLT_ROUNDS, on the other hand, expects the following:
9987 -1 Undefined
9988 0 Round to 0
9989 1 Round to nearest
9990 2 Round to +inf
9991 3 Round to -inf
9992
9993 To perform the conversion, we do:
9994 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9995 */
9996
9997 MachineFunction &MF = DAG.getMachineFunction();
9998 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009999 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010000 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010001 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010002 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010003
10004 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010005 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010006 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010007
Michael J. Spencerec38de22010-10-10 22:04:20 +000010008
Chris Lattner2156b792010-09-22 01:11:26 +000010009 MachineMemOperand *MMO =
10010 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10011 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010012
Chris Lattner2156b792010-09-22 01:11:26 +000010013 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10014 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10015 DAG.getVTList(MVT::Other),
10016 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010017
10018 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010019 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010020 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010021
10022 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010023 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010024 DAG.getNode(ISD::SRL, DL, MVT::i16,
10025 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 CWD, DAG.getConstant(0x800, MVT::i16)),
10027 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010028 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010029 DAG.getNode(ISD::SRL, DL, MVT::i16,
10030 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 CWD, DAG.getConstant(0x400, MVT::i16)),
10032 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010033
Dan Gohman475871a2008-07-27 21:46:04 +000010034 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010035 DAG.getNode(ISD::AND, DL, MVT::i16,
10036 DAG.getNode(ISD::ADD, DL, MVT::i16,
10037 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 DAG.getConstant(1, MVT::i16)),
10039 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010040
10041
Duncan Sands83ec4b62008-06-06 12:08:01 +000010042 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010043 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010044}
10045
Dan Gohmand858e902010-04-17 15:26:15 +000010046SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010047 EVT VT = Op.getValueType();
10048 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010049 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010050 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010051
10052 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010054 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010055 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010056 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010057 }
Evan Cheng18efe262007-12-14 02:13:44 +000010058
Evan Cheng152804e2007-12-14 08:30:15 +000010059 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010061 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010062
10063 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010064 SDValue Ops[] = {
10065 Op,
10066 DAG.getConstant(NumBits+NumBits-1, OpVT),
10067 DAG.getConstant(X86::COND_E, MVT::i8),
10068 Op.getValue(1)
10069 };
10070 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010071
10072 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010073 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010074
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 if (VT == MVT::i8)
10076 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010077 return Op;
10078}
10079
Chandler Carruthacc068e2011-12-24 10:55:54 +000010080SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10081 SelectionDAG &DAG) const {
10082 EVT VT = Op.getValueType();
10083 EVT OpVT = VT;
10084 unsigned NumBits = VT.getSizeInBits();
10085 DebugLoc dl = Op.getDebugLoc();
10086
10087 Op = Op.getOperand(0);
10088 if (VT == MVT::i8) {
10089 // Zero extend to i32 since there is not an i8 bsr.
10090 OpVT = MVT::i32;
10091 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10092 }
10093
10094 // Issue a bsr (scan bits in reverse).
10095 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10096 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10097
10098 // And xor with NumBits-1.
10099 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10100
10101 if (VT == MVT::i8)
10102 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10103 return Op;
10104}
10105
Dan Gohmand858e902010-04-17 15:26:15 +000010106SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010107 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010108 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010109 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010110 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010111
10112 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010113 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010114 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010115
10116 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010117 SDValue Ops[] = {
10118 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010119 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010120 DAG.getConstant(X86::COND_E, MVT::i8),
10121 Op.getValue(1)
10122 };
Chandler Carruth77821022011-12-24 12:12:34 +000010123 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010124}
10125
Craig Topper13894fa2011-08-24 06:14:18 +000010126// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10127// ones, and then concatenate the result back.
10128static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010129 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010130
10131 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10132 "Unsupported value type for operation");
10133
10134 int NumElems = VT.getVectorNumElements();
10135 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010136
10137 // Extract the LHS vectors
10138 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010139 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10140 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010141
10142 // Extract the RHS vectors
10143 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010144 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10145 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010146
10147 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10148 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10149
10150 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10151 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10152 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10153}
10154
10155SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10156 assert(Op.getValueType().getSizeInBits() == 256 &&
10157 Op.getValueType().isInteger() &&
10158 "Only handle AVX 256-bit vector integer operation");
10159 return Lower256IntArith(Op, DAG);
10160}
10161
10162SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10163 assert(Op.getValueType().getSizeInBits() == 256 &&
10164 Op.getValueType().isInteger() &&
10165 "Only handle AVX 256-bit vector integer operation");
10166 return Lower256IntArith(Op, DAG);
10167}
10168
10169SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10170 EVT VT = Op.getValueType();
10171
10172 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010173 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010174 return Lower256IntArith(Op, DAG);
10175
Craig Topper5b209e82012-02-05 03:14:49 +000010176 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10177 "Only know how to lower V2I64/V4I64 multiply");
10178
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010179 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010180
Craig Topper5b209e82012-02-05 03:14:49 +000010181 // Ahi = psrlqi(a, 32);
10182 // Bhi = psrlqi(b, 32);
10183 //
10184 // AloBlo = pmuludq(a, b);
10185 // AloBhi = pmuludq(a, Bhi);
10186 // AhiBlo = pmuludq(Ahi, b);
10187
10188 // AloBhi = psllqi(AloBhi, 32);
10189 // AhiBlo = psllqi(AhiBlo, 32);
10190 // return AloBlo + AloBhi + AhiBlo;
10191
Craig Topperaaa643c2011-11-09 07:28:55 +000010192 SDValue A = Op.getOperand(0);
10193 SDValue B = Op.getOperand(1);
10194
Craig Topper5b209e82012-02-05 03:14:49 +000010195 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010196
Craig Topper5b209e82012-02-05 03:14:49 +000010197 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10198 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010199
Craig Topper5b209e82012-02-05 03:14:49 +000010200 // Bit cast to 32-bit vectors for MULUDQ
10201 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10202 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10203 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10204 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10205 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010206
Craig Topper5b209e82012-02-05 03:14:49 +000010207 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10208 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10209 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010210
Craig Topper5b209e82012-02-05 03:14:49 +000010211 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10212 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010213
Dale Johannesene4d209d2009-02-03 20:21:25 +000010214 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010215 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010216}
10217
Nadav Rotem43012222011-05-11 08:12:09 +000010218SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10219
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010220 EVT VT = Op.getValueType();
10221 DebugLoc dl = Op.getDebugLoc();
10222 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010223 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010224 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010225
Craig Topper1accb7e2012-01-10 06:54:16 +000010226 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010227 return SDValue();
10228
Nadav Rotem43012222011-05-11 08:12:09 +000010229 // Optimize shl/srl/sra with constant shift amount.
10230 if (isSplatVector(Amt.getNode())) {
10231 SDValue SclrAmt = Amt->getOperand(0);
10232 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10233 uint64_t ShiftAmt = C->getZExtValue();
10234
Craig Toppered2e13d2012-01-22 19:15:14 +000010235 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10236 (Subtarget->hasAVX2() &&
10237 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10238 if (Op.getOpcode() == ISD::SHL)
10239 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10240 DAG.getConstant(ShiftAmt, MVT::i32));
10241 if (Op.getOpcode() == ISD::SRL)
10242 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10243 DAG.getConstant(ShiftAmt, MVT::i32));
10244 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10245 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10246 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010247 }
10248
Craig Toppered2e13d2012-01-22 19:15:14 +000010249 if (VT == MVT::v16i8) {
10250 if (Op.getOpcode() == ISD::SHL) {
10251 // Make a large shift.
10252 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10253 DAG.getConstant(ShiftAmt, MVT::i32));
10254 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10255 // Zero out the rightmost bits.
10256 SmallVector<SDValue, 16> V(16,
10257 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10258 MVT::i8));
10259 return DAG.getNode(ISD::AND, dl, VT, SHL,
10260 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010261 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010262 if (Op.getOpcode() == ISD::SRL) {
10263 // Make a large shift.
10264 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10265 DAG.getConstant(ShiftAmt, MVT::i32));
10266 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10267 // Zero out the leftmost bits.
10268 SmallVector<SDValue, 16> V(16,
10269 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10270 MVT::i8));
10271 return DAG.getNode(ISD::AND, dl, VT, SRL,
10272 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10273 }
10274 if (Op.getOpcode() == ISD::SRA) {
10275 if (ShiftAmt == 7) {
10276 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010277 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010278 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010279 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010280
Craig Toppered2e13d2012-01-22 19:15:14 +000010281 // R s>> a === ((R u>> a) ^ m) - m
10282 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10283 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10284 MVT::i8));
10285 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10286 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10287 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10288 return Res;
10289 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010290 }
Craig Topper46154eb2011-11-11 07:39:23 +000010291
Craig Topper0d86d462011-11-20 00:12:05 +000010292 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10293 if (Op.getOpcode() == ISD::SHL) {
10294 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010295 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10296 DAG.getConstant(ShiftAmt, MVT::i32));
10297 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010298 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010299 SmallVector<SDValue, 32> V(32,
10300 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10301 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010302 return DAG.getNode(ISD::AND, dl, VT, SHL,
10303 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010304 }
Craig Topper0d86d462011-11-20 00:12:05 +000010305 if (Op.getOpcode() == ISD::SRL) {
10306 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010307 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10308 DAG.getConstant(ShiftAmt, MVT::i32));
10309 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010310 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010311 SmallVector<SDValue, 32> V(32,
10312 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10313 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010314 return DAG.getNode(ISD::AND, dl, VT, SRL,
10315 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10316 }
10317 if (Op.getOpcode() == ISD::SRA) {
10318 if (ShiftAmt == 7) {
10319 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010320 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010321 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010322 }
10323
10324 // R s>> a === ((R u>> a) ^ m) - m
10325 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10326 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10327 MVT::i8));
10328 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10329 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10330 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10331 return Res;
10332 }
10333 }
Nadav Rotem43012222011-05-11 08:12:09 +000010334 }
10335 }
10336
10337 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010338 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10340 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010341
Chris Lattner7302d802012-02-06 21:56:39 +000010342 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10343 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010344 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10345 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010346 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010347 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010348
10349 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010350 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010351 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10352 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10353 }
Nadav Rotem43012222011-05-11 08:12:09 +000010354 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010355 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010356
Nate Begeman51409212010-07-28 00:21:48 +000010357 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010358 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10359 DAG.getConstant(5, MVT::i32));
10360 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010361
Lang Hames8b99c1e2011-12-17 01:08:46 +000010362 // Turn 'a' into a mask suitable for VSELECT
10363 SDValue VSelM = DAG.getConstant(0x80, VT);
10364 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010365 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010366
Lang Hames8b99c1e2011-12-17 01:08:46 +000010367 SDValue CM1 = DAG.getConstant(0x0f, VT);
10368 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010369
Lang Hames8b99c1e2011-12-17 01:08:46 +000010370 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10371 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010372 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10373 DAG.getConstant(4, MVT::i32), DAG);
10374 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010375 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10376
Nate Begeman51409212010-07-28 00:21:48 +000010377 // a += a
10378 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010379 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010380 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010381
Lang Hames8b99c1e2011-12-17 01:08:46 +000010382 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10383 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010384 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10385 DAG.getConstant(2, MVT::i32), DAG);
10386 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010387 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10388
Nate Begeman51409212010-07-28 00:21:48 +000010389 // a += a
10390 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010391 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010392 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010393
Lang Hames8b99c1e2011-12-17 01:08:46 +000010394 // return VSELECT(r, r+r, a);
10395 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010396 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010397 return R;
10398 }
Craig Topper46154eb2011-11-11 07:39:23 +000010399
10400 // Decompose 256-bit shifts into smaller 128-bit shifts.
10401 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010402 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010403 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10404 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10405
10406 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010407 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10408 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010409
10410 // Recreate the shift amount vectors
10411 SDValue Amt1, Amt2;
10412 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10413 // Constant shift amount
10414 SmallVector<SDValue, 4> Amt1Csts;
10415 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010416 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010417 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010418 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010419 Amt2Csts.push_back(Amt->getOperand(i));
10420
10421 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10422 &Amt1Csts[0], NumElems/2);
10423 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10424 &Amt2Csts[0], NumElems/2);
10425 } else {
10426 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010427 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10428 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010429 }
10430
10431 // Issue new vector shifts for the smaller types
10432 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10433 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10434
10435 // Concatenate the result back
10436 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10437 }
10438
Nate Begeman51409212010-07-28 00:21:48 +000010439 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010440}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010441
Dan Gohmand858e902010-04-17 15:26:15 +000010442SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010443 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10444 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010445 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10446 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010447 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010448 SDValue LHS = N->getOperand(0);
10449 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010450 unsigned BaseOp = 0;
10451 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010452 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010453 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010454 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010455 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010456 // A subtract of one will be selected as a INC. Note that INC doesn't
10457 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010458 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10459 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010460 BaseOp = X86ISD::INC;
10461 Cond = X86::COND_O;
10462 break;
10463 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010464 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010465 Cond = X86::COND_O;
10466 break;
10467 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010468 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010469 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010470 break;
10471 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010472 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10473 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010474 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10475 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010476 BaseOp = X86ISD::DEC;
10477 Cond = X86::COND_O;
10478 break;
10479 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010480 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010481 Cond = X86::COND_O;
10482 break;
10483 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010484 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010485 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010486 break;
10487 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010488 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010489 Cond = X86::COND_O;
10490 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010491 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10492 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10493 MVT::i32);
10494 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010495
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010496 SDValue SetCC =
10497 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10498 DAG.getConstant(X86::COND_O, MVT::i32),
10499 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010500
Dan Gohman6e5fda22011-07-22 18:45:15 +000010501 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010502 }
Bill Wendling74c37652008-12-09 22:08:41 +000010503 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010504
Bill Wendling61edeb52008-12-02 01:06:39 +000010505 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010506 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010507 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010508
Bill Wendling61edeb52008-12-02 01:06:39 +000010509 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010510 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10511 DAG.getConstant(Cond, MVT::i32),
10512 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010513
Dan Gohman6e5fda22011-07-22 18:45:15 +000010514 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010515}
10516
Chad Rosier30450e82011-12-22 22:35:21 +000010517SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10518 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010519 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010520 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10521 EVT VT = Op.getValueType();
10522
Craig Toppered2e13d2012-01-22 19:15:14 +000010523 if (!Subtarget->hasSSE2() || !VT.isVector())
10524 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010525
Craig Toppered2e13d2012-01-22 19:15:14 +000010526 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10527 ExtraVT.getScalarType().getSizeInBits();
10528 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10529
10530 switch (VT.getSimpleVT().SimpleTy) {
10531 default: return SDValue();
10532 case MVT::v8i32:
10533 case MVT::v16i16:
10534 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010535 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010536 if (!Subtarget->hasAVX2()) {
10537 // needs to be split
10538 int NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010539
Craig Toppered2e13d2012-01-22 19:15:14 +000010540 // Extract the LHS vectors
10541 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010542 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10543 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010544
Craig Toppered2e13d2012-01-22 19:15:14 +000010545 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10546 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010547
Craig Toppered2e13d2012-01-22 19:15:14 +000010548 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10549 int ExtraNumElems = ExtraVT.getVectorNumElements();
10550 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10551 ExtraNumElems/2);
10552 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010553
Craig Toppered2e13d2012-01-22 19:15:14 +000010554 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10555 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010556
Craig Toppered2e13d2012-01-22 19:15:14 +000010557 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10558 }
10559 // fall through
10560 case MVT::v4i32:
10561 case MVT::v8i16: {
10562 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10563 Op.getOperand(0), ShAmt, DAG);
10564 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010565 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010566 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010567}
10568
10569
Eric Christopher9a9d2752010-07-22 02:48:34 +000010570SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10571 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010572
Eric Christopher77ed1352011-07-08 00:04:56 +000010573 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10574 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010575 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010576 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010577 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010578 SDValue Ops[] = {
10579 DAG.getRegister(X86::ESP, MVT::i32), // Base
10580 DAG.getTargetConstant(1, MVT::i8), // Scale
10581 DAG.getRegister(0, MVT::i32), // Index
10582 DAG.getTargetConstant(0, MVT::i32), // Disp
10583 DAG.getRegister(0, MVT::i32), // Segment.
10584 Zero,
10585 Chain
10586 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010587 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010588 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10589 array_lengthof(Ops));
10590 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010591 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010592
Eric Christopher9a9d2752010-07-22 02:48:34 +000010593 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010594 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010595 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010596
Chris Lattner132929a2010-08-14 17:26:09 +000010597 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10598 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10599 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10600 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010601
Chris Lattner132929a2010-08-14 17:26:09 +000010602 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10603 if (!Op1 && !Op2 && !Op3 && Op4)
10604 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010605
Chris Lattner132929a2010-08-14 17:26:09 +000010606 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10607 if (Op1 && !Op2 && !Op3 && !Op4)
10608 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010609
10610 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010611 // (MFENCE)>;
10612 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010613}
10614
Eli Friedman14648462011-07-27 22:21:52 +000010615SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10616 SelectionDAG &DAG) const {
10617 DebugLoc dl = Op.getDebugLoc();
10618 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10619 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10620 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10621 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10622
10623 // The only fence that needs an instruction is a sequentially-consistent
10624 // cross-thread fence.
10625 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10626 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10627 // no-sse2). There isn't any reason to disable it if the target processor
10628 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010629 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010630 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10631
10632 SDValue Chain = Op.getOperand(0);
10633 SDValue Zero = DAG.getConstant(0, MVT::i32);
10634 SDValue Ops[] = {
10635 DAG.getRegister(X86::ESP, MVT::i32), // Base
10636 DAG.getTargetConstant(1, MVT::i8), // Scale
10637 DAG.getRegister(0, MVT::i32), // Index
10638 DAG.getTargetConstant(0, MVT::i32), // Disp
10639 DAG.getRegister(0, MVT::i32), // Segment.
10640 Zero,
10641 Chain
10642 };
10643 SDNode *Res =
10644 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10645 array_lengthof(Ops));
10646 return SDValue(Res, 0);
10647 }
10648
10649 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10650 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10651}
10652
10653
Dan Gohmand858e902010-04-17 15:26:15 +000010654SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010655 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010656 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010657 unsigned Reg = 0;
10658 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010660 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010661 case MVT::i8: Reg = X86::AL; size = 1; break;
10662 case MVT::i16: Reg = X86::AX; size = 2; break;
10663 case MVT::i32: Reg = X86::EAX; size = 4; break;
10664 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010665 assert(Subtarget->is64Bit() && "Node not type legal!");
10666 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010667 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010668 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010669 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010670 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010671 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010672 Op.getOperand(1),
10673 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010675 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010676 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010677 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10678 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10679 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010680 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010681 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010682 return cpOut;
10683}
10684
Duncan Sands1607f052008-12-01 11:39:25 +000010685SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010686 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010687 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010688 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010689 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010690 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010691 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10693 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010694 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010695 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10696 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010697 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010698 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010699 rdx.getValue(1)
10700 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010701 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010702}
10703
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010704SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010705 SelectionDAG &DAG) const {
10706 EVT SrcVT = Op.getOperand(0).getValueType();
10707 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010708 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010709 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010710 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010711 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010712 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010713 // i64 <=> MMX conversions are Legal.
10714 if (SrcVT==MVT::i64 && DstVT.isVector())
10715 return Op;
10716 if (DstVT==MVT::i64 && SrcVT.isVector())
10717 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010718 // MMX <=> MMX conversions are Legal.
10719 if (SrcVT.isVector() && DstVT.isVector())
10720 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010721 // All other conversions need to be expanded.
10722 return SDValue();
10723}
Chris Lattner5b856542010-12-20 00:59:46 +000010724
Dan Gohmand858e902010-04-17 15:26:15 +000010725SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010726 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010727 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010728 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010729 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010730 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010731 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010732 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010733 Node->getOperand(0),
10734 Node->getOperand(1), negOp,
10735 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010736 cast<AtomicSDNode>(Node)->getAlignment(),
10737 cast<AtomicSDNode>(Node)->getOrdering(),
10738 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010739}
10740
Eli Friedman327236c2011-08-24 20:50:09 +000010741static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10742 SDNode *Node = Op.getNode();
10743 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010744 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010745
10746 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010747 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10748 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10749 // (The only way to get a 16-byte store is cmpxchg16b)
10750 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10751 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10752 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010753 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10754 cast<AtomicSDNode>(Node)->getMemoryVT(),
10755 Node->getOperand(0),
10756 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010757 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010758 cast<AtomicSDNode>(Node)->getOrdering(),
10759 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010760 return Swap.getValue(1);
10761 }
10762 // Other atomic stores have a simple pattern.
10763 return Op;
10764}
10765
Chris Lattner5b856542010-12-20 00:59:46 +000010766static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10767 EVT VT = Op.getNode()->getValueType(0);
10768
10769 // Let legalize expand this if it isn't a legal type yet.
10770 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10771 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010772
Chris Lattner5b856542010-12-20 00:59:46 +000010773 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010774
Chris Lattner5b856542010-12-20 00:59:46 +000010775 unsigned Opc;
10776 bool ExtraOp = false;
10777 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010778 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010779 case ISD::ADDC: Opc = X86ISD::ADD; break;
10780 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10781 case ISD::SUBC: Opc = X86ISD::SUB; break;
10782 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10783 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010784
Chris Lattner5b856542010-12-20 00:59:46 +000010785 if (!ExtraOp)
10786 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10787 Op.getOperand(1));
10788 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10789 Op.getOperand(1), Op.getOperand(2));
10790}
10791
Evan Cheng0db9fe62006-04-25 20:13:52 +000010792/// LowerOperation - Provide custom lowering hooks for some operations.
10793///
Dan Gohmand858e902010-04-17 15:26:15 +000010794SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010795 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010796 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010797 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010798 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010799 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010800 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10801 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010802 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010803 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010804 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010805 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10806 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10807 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010808 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010809 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010810 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10811 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10812 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010813 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010814 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010815 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 case ISD::SHL_PARTS:
10817 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010818 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010820 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010821 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010822 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010823 case ISD::FABS: return LowerFABS(Op, DAG);
10824 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010825 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010826 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010827 case ISD::SETCC: return LowerSETCC(Op, DAG);
10828 case ISD::SELECT: return LowerSELECT(Op, DAG);
10829 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010830 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010831 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010832 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010833 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010834 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010835 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10836 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010837 case ISD::FRAME_TO_ARGS_OFFSET:
10838 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010839 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010840 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010841 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10842 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010843 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010844 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010845 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010846 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010847 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010848 case ISD::SRA:
10849 case ISD::SRL:
10850 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010851 case ISD::SADDO:
10852 case ISD::UADDO:
10853 case ISD::SSUBO:
10854 case ISD::USUBO:
10855 case ISD::SMULO:
10856 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010857 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010858 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010859 case ISD::ADDC:
10860 case ISD::ADDE:
10861 case ISD::SUBC:
10862 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010863 case ISD::ADD: return LowerADD(Op, DAG);
10864 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010865 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010866}
10867
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010868static void ReplaceATOMIC_LOAD(SDNode *Node,
10869 SmallVectorImpl<SDValue> &Results,
10870 SelectionDAG &DAG) {
10871 DebugLoc dl = Node->getDebugLoc();
10872 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10873
10874 // Convert wide load -> cmpxchg8b/cmpxchg16b
10875 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10876 // (The only way to get a 16-byte load is cmpxchg16b)
10877 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010878 SDValue Zero = DAG.getConstant(0, VT);
10879 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010880 Node->getOperand(0),
10881 Node->getOperand(1), Zero, Zero,
10882 cast<AtomicSDNode>(Node)->getMemOperand(),
10883 cast<AtomicSDNode>(Node)->getOrdering(),
10884 cast<AtomicSDNode>(Node)->getSynchScope());
10885 Results.push_back(Swap.getValue(0));
10886 Results.push_back(Swap.getValue(1));
10887}
10888
Duncan Sands1607f052008-12-01 11:39:25 +000010889void X86TargetLowering::
10890ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010891 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010892 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010893 assert (Node->getValueType(0) == MVT::i64 &&
10894 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010895
10896 SDValue Chain = Node->getOperand(0);
10897 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010898 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010899 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010900 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010901 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010902 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010903 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010904 SDValue Result =
10905 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10906 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010907 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010908 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010909 Results.push_back(Result.getValue(2));
10910}
10911
Duncan Sands126d9072008-07-04 11:47:58 +000010912/// ReplaceNodeResults - Replace a node with an illegal result type
10913/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010914void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10915 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010916 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010917 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010918 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010919 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010920 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010921 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010922 case ISD::ADDC:
10923 case ISD::ADDE:
10924 case ISD::SUBC:
10925 case ISD::SUBE:
10926 // We don't want to expand or promote these.
10927 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010928 case ISD::FP_TO_SINT:
10929 case ISD::FP_TO_UINT: {
10930 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10931
10932 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10933 return;
10934
Eli Friedman948e95a2009-05-23 09:59:16 +000010935 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010936 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010937 SDValue FIST = Vals.first, StackSlot = Vals.second;
10938 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010939 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010940 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010941 if (StackSlot.getNode() != 0)
10942 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10943 MachinePointerInfo(),
10944 false, false, false, 0));
10945 else
10946 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010947 }
10948 return;
10949 }
10950 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010951 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010952 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010953 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010954 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010955 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010956 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010957 eax.getValue(2));
10958 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10959 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010961 Results.push_back(edx.getValue(1));
10962 return;
10963 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010964 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010965 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010966 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010967 bool Regs64bit = T == MVT::i128;
10968 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010970 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10971 DAG.getConstant(0, HalfT));
10972 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10973 DAG.getConstant(1, HalfT));
10974 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10975 Regs64bit ? X86::RAX : X86::EAX,
10976 cpInL, SDValue());
10977 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10978 Regs64bit ? X86::RDX : X86::EDX,
10979 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010980 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010981 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10982 DAG.getConstant(0, HalfT));
10983 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10984 DAG.getConstant(1, HalfT));
10985 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10986 Regs64bit ? X86::RBX : X86::EBX,
10987 swapInL, cpInH.getValue(1));
10988 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10989 Regs64bit ? X86::RCX : X86::ECX,
10990 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010991 SDValue Ops[] = { swapInH.getValue(0),
10992 N->getOperand(1),
10993 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010994 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010995 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010996 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10997 X86ISD::LCMPXCHG8_DAG;
10998 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010999 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011000 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11001 Regs64bit ? X86::RAX : X86::EAX,
11002 HalfT, Result.getValue(1));
11003 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11004 Regs64bit ? X86::RDX : X86::EDX,
11005 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011006 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011007 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011008 Results.push_back(cpOutH.getValue(1));
11009 return;
11010 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011011 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011012 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11013 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011014 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011015 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11016 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011017 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011018 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11019 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011020 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011021 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11022 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011023 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011024 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11025 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011026 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011027 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11028 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011029 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011030 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11031 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011032 case ISD::ATOMIC_LOAD:
11033 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011034 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011035}
11036
Evan Cheng72261582005-12-20 06:22:03 +000011037const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11038 switch (Opcode) {
11039 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011040 case X86ISD::BSF: return "X86ISD::BSF";
11041 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011042 case X86ISD::SHLD: return "X86ISD::SHLD";
11043 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011044 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011045 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011046 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011047 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011048 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011049 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011050 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11051 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11052 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011053 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011054 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011055 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011056 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011057 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011058 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011059 case X86ISD::COMI: return "X86ISD::COMI";
11060 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011061 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011062 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011063 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11064 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011065 case X86ISD::CMOV: return "X86ISD::CMOV";
11066 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011067 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011068 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11069 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011070 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011071 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011072 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011073 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011074 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011075 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11076 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011077 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011078 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011079 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011080 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011081 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011082 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11083 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11084 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011085 case X86ISD::HADD: return "X86ISD::HADD";
11086 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011087 case X86ISD::FHADD: return "X86ISD::FHADD";
11088 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011089 case X86ISD::FMAX: return "X86ISD::FMAX";
11090 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011091 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11092 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011093 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011094 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011095 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011096 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011097 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011098 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11099 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011100 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11101 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11102 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11103 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11104 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11105 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011106 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11107 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011108 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11109 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011110 case X86ISD::VSHL: return "X86ISD::VSHL";
11111 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011112 case X86ISD::VSRA: return "X86ISD::VSRA";
11113 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11114 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11115 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011116 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011117 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11118 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011119 case X86ISD::ADD: return "X86ISD::ADD";
11120 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011121 case X86ISD::ADC: return "X86ISD::ADC";
11122 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011123 case X86ISD::SMUL: return "X86ISD::SMUL";
11124 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011125 case X86ISD::INC: return "X86ISD::INC";
11126 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011127 case X86ISD::OR: return "X86ISD::OR";
11128 case X86ISD::XOR: return "X86ISD::XOR";
11129 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011130 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011131 case X86ISD::BLSI: return "X86ISD::BLSI";
11132 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11133 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011134 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011135 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011136 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011137 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11138 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11139 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011140 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011141 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011142 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011143 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011144 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011145 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11146 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011147 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11148 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11149 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011150 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11151 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011152 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11153 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011154 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011155 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011156 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011157 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11158 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011159 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011160 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011161 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011162 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011163 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011164 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011165 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011166 }
11167}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011168
Chris Lattnerc9addb72007-03-30 23:15:24 +000011169// isLegalAddressingMode - Return true if the addressing mode represented
11170// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011171bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011172 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011173 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011174 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011175 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011176
Chris Lattnerc9addb72007-03-30 23:15:24 +000011177 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011178 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011179 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011180
Chris Lattnerc9addb72007-03-30 23:15:24 +000011181 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011182 unsigned GVFlags =
11183 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011184
Chris Lattnerdfed4132009-07-10 07:38:24 +000011185 // If a reference to this global requires an extra load, we can't fold it.
11186 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011187 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011188
Chris Lattnerdfed4132009-07-10 07:38:24 +000011189 // If BaseGV requires a register for the PIC base, we cannot also have a
11190 // BaseReg specified.
11191 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011192 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011193
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011194 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011195 if ((M != CodeModel::Small || R != Reloc::Static) &&
11196 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011197 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011198 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011199
Chris Lattnerc9addb72007-03-30 23:15:24 +000011200 switch (AM.Scale) {
11201 case 0:
11202 case 1:
11203 case 2:
11204 case 4:
11205 case 8:
11206 // These scales always work.
11207 break;
11208 case 3:
11209 case 5:
11210 case 9:
11211 // These scales are formed with basereg+scalereg. Only accept if there is
11212 // no basereg yet.
11213 if (AM.HasBaseReg)
11214 return false;
11215 break;
11216 default: // Other stuff never works.
11217 return false;
11218 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011219
Chris Lattnerc9addb72007-03-30 23:15:24 +000011220 return true;
11221}
11222
11223
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011224bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011225 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011226 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011227 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11228 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011229 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011230 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011231 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011232}
11233
Owen Andersone50ed302009-08-10 22:56:29 +000011234bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011235 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011236 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011237 unsigned NumBits1 = VT1.getSizeInBits();
11238 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011239 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011240 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011241 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011242}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011243
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011244bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011245 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011246 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011247}
11248
Owen Andersone50ed302009-08-10 22:56:29 +000011249bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011250 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011251 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011252}
11253
Owen Andersone50ed302009-08-10 22:56:29 +000011254bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011255 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011256 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011257}
11258
Evan Cheng60c07e12006-07-05 22:17:51 +000011259/// isShuffleMaskLegal - Targets can use this to indicate that they only
11260/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11261/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11262/// are assumed to be legal.
11263bool
Eric Christopherfd179292009-08-27 18:07:15 +000011264X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011265 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011266 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011267 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011268 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011269
Nate Begemana09008b2009-10-19 02:17:23 +000011270 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011271 return (VT.getVectorNumElements() == 2 ||
11272 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11273 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011274 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011275 isPSHUFDMask(M, VT) ||
11276 isPSHUFHWMask(M, VT) ||
11277 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011278 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011279 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11280 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011281 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11282 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011283}
11284
Dan Gohman7d8143f2008-04-09 20:09:42 +000011285bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011286X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011287 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011288 unsigned NumElts = VT.getVectorNumElements();
11289 // FIXME: This collection of masks seems suspect.
11290 if (NumElts == 2)
11291 return true;
11292 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11293 return (isMOVLMask(Mask, VT) ||
11294 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011295 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11296 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011297 }
11298 return false;
11299}
11300
11301//===----------------------------------------------------------------------===//
11302// X86 Scheduler Hooks
11303//===----------------------------------------------------------------------===//
11304
Mon P Wang63307c32008-05-05 19:05:59 +000011305// private utility function
11306MachineBasicBlock *
11307X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11308 MachineBasicBlock *MBB,
11309 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011310 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011311 unsigned LoadOpc,
11312 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011313 unsigned notOpc,
11314 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011315 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011316 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011317 // For the atomic bitwise operator, we generate
11318 // thisMBB:
11319 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011320 // ld t1 = [bitinstr.addr]
11321 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011322 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011323 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011324 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011325 // bz newMBB
11326 // fallthrough -->nextMBB
11327 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11328 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011329 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011330 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011331
Mon P Wang63307c32008-05-05 19:05:59 +000011332 /// First build the CFG
11333 MachineFunction *F = MBB->getParent();
11334 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011335 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11336 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11337 F->insert(MBBIter, newMBB);
11338 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011339
Dan Gohman14152b42010-07-06 20:24:04 +000011340 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11341 nextMBB->splice(nextMBB->begin(), thisMBB,
11342 llvm::next(MachineBasicBlock::iterator(bInstr)),
11343 thisMBB->end());
11344 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011345
Mon P Wang63307c32008-05-05 19:05:59 +000011346 // Update thisMBB to fall through to newMBB
11347 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011348
Mon P Wang63307c32008-05-05 19:05:59 +000011349 // newMBB jumps to itself and fall through to nextMBB
11350 newMBB->addSuccessor(nextMBB);
11351 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011352
Mon P Wang63307c32008-05-05 19:05:59 +000011353 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011354 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011355 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011356 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011357 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011358 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011359 int numArgs = bInstr->getNumOperands() - 1;
11360 for (int i=0; i < numArgs; ++i)
11361 argOpers[i] = &bInstr->getOperand(i+1);
11362
11363 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011364 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011365 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011366
Dale Johannesen140be2d2008-08-19 18:47:28 +000011367 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011368 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011369 for (int i=0; i <= lastAddrIndx; ++i)
11370 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011371
Dale Johannesen140be2d2008-08-19 18:47:28 +000011372 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011373 assert((argOpers[valArgIndx]->isReg() ||
11374 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011375 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011376 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011377 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011378 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011379 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011380 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011381 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011382
Richard Smith42fc29e2012-04-13 22:47:00 +000011383 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11384 if (Invert) {
11385 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11386 }
11387 else
11388 t3 = t2;
11389
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011390 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011391 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011392
Dale Johannesene4d209d2009-02-03 20:21:25 +000011393 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011394 for (int i=0; i <= lastAddrIndx; ++i)
11395 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011396 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011397 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011398 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11399 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011400
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011401 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011402 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Mon P Wang63307c32008-05-05 19:05:59 +000011404 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011405 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011406
Dan Gohman14152b42010-07-06 20:24:04 +000011407 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011408 return nextMBB;
11409}
11410
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011411// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011412MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11414 MachineBasicBlock *MBB,
11415 unsigned regOpcL,
11416 unsigned regOpcH,
11417 unsigned immOpcL,
11418 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011419 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 // For the atomic bitwise operator, we generate
11421 // thisMBB (instructions are in pairs, except cmpxchg8b)
11422 // ld t1,t2 = [bitinstr.addr]
11423 // newMBB:
11424 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11425 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011426 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011427 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 // mov ECX, EBX <- t5, t6
11429 // mov EAX, EDX <- t1, t2
11430 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11431 // mov t3, t4 <- EAX, EDX
11432 // bz newMBB
11433 // result in out1, out2
11434 // fallthrough -->nextMBB
11435
Craig Topperc9099502012-04-20 06:31:50 +000011436 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 const unsigned NotOpc = X86::NOT32r;
11439 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11440 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11441 MachineFunction::iterator MBBIter = MBB;
11442 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011443
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011444 /// First build the CFG
11445 MachineFunction *F = MBB->getParent();
11446 MachineBasicBlock *thisMBB = MBB;
11447 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11448 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11449 F->insert(MBBIter, newMBB);
11450 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011451
Dan Gohman14152b42010-07-06 20:24:04 +000011452 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11453 nextMBB->splice(nextMBB->begin(), thisMBB,
11454 llvm::next(MachineBasicBlock::iterator(bInstr)),
11455 thisMBB->end());
11456 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011457
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011458 // Update thisMBB to fall through to newMBB
11459 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011460
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 // newMBB jumps to itself and fall through to nextMBB
11462 newMBB->addSuccessor(nextMBB);
11463 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Dale Johannesene4d209d2009-02-03 20:21:25 +000011465 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 // Insert instructions into newMBB based on incoming instruction
11467 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011468 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011469 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 MachineOperand& dest1Oper = bInstr->getOperand(0);
11471 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011472 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11473 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011474 argOpers[i] = &bInstr->getOperand(i+2);
11475
Dan Gohman71ea4e52010-05-14 21:01:44 +000011476 // We use some of the operands multiple times, so conservatively just
11477 // clear any kill flags that might be present.
11478 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11479 argOpers[i]->setIsKill(false);
11480 }
11481
Evan Chengad5b52f2010-01-08 19:14:57 +000011482 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011483 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011486 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 for (int i=0; i <= lastAddrIndx; ++i)
11488 (*MIB).addOperand(*argOpers[i]);
11489 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011490 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011491 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011492 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011494 MachineOperand newOp3 = *(argOpers[3]);
11495 if (newOp3.isImm())
11496 newOp3.setImm(newOp3.getImm()+4);
11497 else
11498 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011500 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011501
11502 // t3/4 are defined later, at the bottom of the loop
11503 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11504 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011505 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011508 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11509
Evan Cheng306b4ca2010-01-08 23:41:50 +000011510 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011511 // the PHI instructions.
11512 t1 = dest1Oper.getReg();
11513 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011515 int valArgIndx = lastAddrIndx + 1;
11516 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011517 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518 "invalid operand");
11519 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11520 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011521 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011524 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011525 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011526 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011527 (*MIB).addOperand(*argOpers[valArgIndx]);
11528 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011529 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011530 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011531 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011532 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011536 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011537 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011538 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011539
Richard Smith42fc29e2012-04-13 22:47:00 +000011540 unsigned t7, t8;
11541 if (Invert) {
11542 t7 = F->getRegInfo().createVirtualRegister(RC);
11543 t8 = F->getRegInfo().createVirtualRegister(RC);
11544 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11545 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11546 } else {
11547 t7 = t5;
11548 t8 = t6;
11549 }
11550
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011551 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011553 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011554 MIB.addReg(t2);
11555
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011556 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011557 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011558 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011559 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011560
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011562 for (int i=0; i <= lastAddrIndx; ++i)
11563 (*MIB).addOperand(*argOpers[i]);
11564
11565 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011566 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11567 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011569 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011570 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011571 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011572 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011575 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011576
Dan Gohman14152b42010-07-06 20:24:04 +000011577 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011578 return nextMBB;
11579}
11580
11581// private utility function
11582MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011583X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11584 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011585 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011586 // For the atomic min/max operator, we generate
11587 // thisMBB:
11588 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011589 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011590 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011591 // cmp t1, t2
11592 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011593 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011594 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11595 // bz newMBB
11596 // fallthrough -->nextMBB
11597 //
11598 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11599 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011600 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011601 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Mon P Wang63307c32008-05-05 19:05:59 +000011603 /// First build the CFG
11604 MachineFunction *F = MBB->getParent();
11605 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011606 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11607 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11608 F->insert(MBBIter, newMBB);
11609 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011610
Dan Gohman14152b42010-07-06 20:24:04 +000011611 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11612 nextMBB->splice(nextMBB->begin(), thisMBB,
11613 llvm::next(MachineBasicBlock::iterator(mInstr)),
11614 thisMBB->end());
11615 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011616
Mon P Wang63307c32008-05-05 19:05:59 +000011617 // Update thisMBB to fall through to newMBB
11618 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011619
Mon P Wang63307c32008-05-05 19:05:59 +000011620 // newMBB jumps to newMBB and fall through to nextMBB
11621 newMBB->addSuccessor(nextMBB);
11622 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011623
Dale Johannesene4d209d2009-02-03 20:21:25 +000011624 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011625 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011626 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011627 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011628 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011629 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011630 int numArgs = mInstr->getNumOperands() - 1;
11631 for (int i=0; i < numArgs; ++i)
11632 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011633
Mon P Wang63307c32008-05-05 19:05:59 +000011634 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011635 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011636 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011637
Craig Topperc9099502012-04-20 06:31:50 +000011638 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011639 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011640 for (int i=0; i <= lastAddrIndx; ++i)
11641 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011642
Mon P Wang63307c32008-05-05 19:05:59 +000011643 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011644 assert((argOpers[valArgIndx]->isReg() ||
11645 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011646 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011647
Craig Topperc9099502012-04-20 06:31:50 +000011648 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011649 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011650 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011651 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011652 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011653 (*MIB).addOperand(*argOpers[valArgIndx]);
11654
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011655 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011656 MIB.addReg(t1);
11657
Dale Johannesene4d209d2009-02-03 20:21:25 +000011658 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011659 MIB.addReg(t1);
11660 MIB.addReg(t2);
11661
11662 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011663 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011664 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011665 MIB.addReg(t2);
11666 MIB.addReg(t1);
11667
11668 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011669 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011670 for (int i=0; i <= lastAddrIndx; ++i)
11671 (*MIB).addOperand(*argOpers[i]);
11672 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011673 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011674 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11675 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011676
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011677 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011678 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011679
Mon P Wang63307c32008-05-05 19:05:59 +000011680 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011681 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011682
Dan Gohman14152b42010-07-06 20:24:04 +000011683 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011684 return nextMBB;
11685}
11686
Eric Christopherf83a5de2009-08-27 18:08:16 +000011687// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011688// or XMM0_V32I8 in AVX all of this code can be replaced with that
11689// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011690MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011691X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011692 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011693 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011694 "Target must have SSE4.2 or AVX features enabled");
11695
Eric Christopherb120ab42009-08-18 22:50:32 +000011696 DebugLoc dl = MI->getDebugLoc();
11697 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011698 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011699 if (!Subtarget->hasAVX()) {
11700 if (memArg)
11701 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11702 else
11703 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11704 } else {
11705 if (memArg)
11706 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11707 else
11708 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11709 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011710
Eric Christopher41c902f2010-11-30 08:20:21 +000011711 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011712 for (unsigned i = 0; i < numArgs; ++i) {
11713 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011714 if (!(Op.isReg() && Op.isImplicit()))
11715 MIB.addOperand(Op);
11716 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011717 BuildMI(*BB, MI, dl,
11718 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11719 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011720 .addReg(X86::XMM0);
11721
Dan Gohman14152b42010-07-06 20:24:04 +000011722 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011723 return BB;
11724}
11725
11726MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011727X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011728 DebugLoc dl = MI->getDebugLoc();
11729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011730
Eric Christopher228232b2010-11-30 07:20:12 +000011731 // Address into RAX/EAX, other two args into ECX, EDX.
11732 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11733 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11734 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11735 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011736 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011737
Eric Christopher228232b2010-11-30 07:20:12 +000011738 unsigned ValOps = X86::AddrNumOperands;
11739 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11740 .addReg(MI->getOperand(ValOps).getReg());
11741 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11742 .addReg(MI->getOperand(ValOps+1).getReg());
11743
11744 // The instruction doesn't actually take any operands though.
11745 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011746
Eric Christopher228232b2010-11-30 07:20:12 +000011747 MI->eraseFromParent(); // The pseudo is gone now.
11748 return BB;
11749}
11750
11751MachineBasicBlock *
11752X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011753 DebugLoc dl = MI->getDebugLoc();
11754 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011755
Eric Christopher228232b2010-11-30 07:20:12 +000011756 // First arg in ECX, the second in EAX.
11757 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11758 .addReg(MI->getOperand(0).getReg());
11759 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11760 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011761
Eric Christopher228232b2010-11-30 07:20:12 +000011762 // The instruction doesn't actually take any operands though.
11763 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011764
Eric Christopher228232b2010-11-30 07:20:12 +000011765 MI->eraseFromParent(); // The pseudo is gone now.
11766 return BB;
11767}
11768
11769MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011770X86TargetLowering::EmitVAARG64WithCustomInserter(
11771 MachineInstr *MI,
11772 MachineBasicBlock *MBB) const {
11773 // Emit va_arg instruction on X86-64.
11774
11775 // Operands to this pseudo-instruction:
11776 // 0 ) Output : destination address (reg)
11777 // 1-5) Input : va_list address (addr, i64mem)
11778 // 6 ) ArgSize : Size (in bytes) of vararg type
11779 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11780 // 8 ) Align : Alignment of type
11781 // 9 ) EFLAGS (implicit-def)
11782
11783 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11784 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11785
11786 unsigned DestReg = MI->getOperand(0).getReg();
11787 MachineOperand &Base = MI->getOperand(1);
11788 MachineOperand &Scale = MI->getOperand(2);
11789 MachineOperand &Index = MI->getOperand(3);
11790 MachineOperand &Disp = MI->getOperand(4);
11791 MachineOperand &Segment = MI->getOperand(5);
11792 unsigned ArgSize = MI->getOperand(6).getImm();
11793 unsigned ArgMode = MI->getOperand(7).getImm();
11794 unsigned Align = MI->getOperand(8).getImm();
11795
11796 // Memory Reference
11797 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11798 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11799 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11800
11801 // Machine Information
11802 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11803 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11804 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11805 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11806 DebugLoc DL = MI->getDebugLoc();
11807
11808 // struct va_list {
11809 // i32 gp_offset
11810 // i32 fp_offset
11811 // i64 overflow_area (address)
11812 // i64 reg_save_area (address)
11813 // }
11814 // sizeof(va_list) = 24
11815 // alignment(va_list) = 8
11816
11817 unsigned TotalNumIntRegs = 6;
11818 unsigned TotalNumXMMRegs = 8;
11819 bool UseGPOffset = (ArgMode == 1);
11820 bool UseFPOffset = (ArgMode == 2);
11821 unsigned MaxOffset = TotalNumIntRegs * 8 +
11822 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11823
11824 /* Align ArgSize to a multiple of 8 */
11825 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11826 bool NeedsAlign = (Align > 8);
11827
11828 MachineBasicBlock *thisMBB = MBB;
11829 MachineBasicBlock *overflowMBB;
11830 MachineBasicBlock *offsetMBB;
11831 MachineBasicBlock *endMBB;
11832
11833 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11834 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11835 unsigned OffsetReg = 0;
11836
11837 if (!UseGPOffset && !UseFPOffset) {
11838 // If we only pull from the overflow region, we don't create a branch.
11839 // We don't need to alter control flow.
11840 OffsetDestReg = 0; // unused
11841 OverflowDestReg = DestReg;
11842
11843 offsetMBB = NULL;
11844 overflowMBB = thisMBB;
11845 endMBB = thisMBB;
11846 } else {
11847 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11848 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11849 // If not, pull from overflow_area. (branch to overflowMBB)
11850 //
11851 // thisMBB
11852 // | .
11853 // | .
11854 // offsetMBB overflowMBB
11855 // | .
11856 // | .
11857 // endMBB
11858
11859 // Registers for the PHI in endMBB
11860 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11861 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11862
11863 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11864 MachineFunction *MF = MBB->getParent();
11865 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11866 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11867 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11868
11869 MachineFunction::iterator MBBIter = MBB;
11870 ++MBBIter;
11871
11872 // Insert the new basic blocks
11873 MF->insert(MBBIter, offsetMBB);
11874 MF->insert(MBBIter, overflowMBB);
11875 MF->insert(MBBIter, endMBB);
11876
11877 // Transfer the remainder of MBB and its successor edges to endMBB.
11878 endMBB->splice(endMBB->begin(), thisMBB,
11879 llvm::next(MachineBasicBlock::iterator(MI)),
11880 thisMBB->end());
11881 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11882
11883 // Make offsetMBB and overflowMBB successors of thisMBB
11884 thisMBB->addSuccessor(offsetMBB);
11885 thisMBB->addSuccessor(overflowMBB);
11886
11887 // endMBB is a successor of both offsetMBB and overflowMBB
11888 offsetMBB->addSuccessor(endMBB);
11889 overflowMBB->addSuccessor(endMBB);
11890
11891 // Load the offset value into a register
11892 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11893 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11894 .addOperand(Base)
11895 .addOperand(Scale)
11896 .addOperand(Index)
11897 .addDisp(Disp, UseFPOffset ? 4 : 0)
11898 .addOperand(Segment)
11899 .setMemRefs(MMOBegin, MMOEnd);
11900
11901 // Check if there is enough room left to pull this argument.
11902 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11903 .addReg(OffsetReg)
11904 .addImm(MaxOffset + 8 - ArgSizeA8);
11905
11906 // Branch to "overflowMBB" if offset >= max
11907 // Fall through to "offsetMBB" otherwise
11908 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11909 .addMBB(overflowMBB);
11910 }
11911
11912 // In offsetMBB, emit code to use the reg_save_area.
11913 if (offsetMBB) {
11914 assert(OffsetReg != 0);
11915
11916 // Read the reg_save_area address.
11917 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11918 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11919 .addOperand(Base)
11920 .addOperand(Scale)
11921 .addOperand(Index)
11922 .addDisp(Disp, 16)
11923 .addOperand(Segment)
11924 .setMemRefs(MMOBegin, MMOEnd);
11925
11926 // Zero-extend the offset
11927 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11928 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11929 .addImm(0)
11930 .addReg(OffsetReg)
11931 .addImm(X86::sub_32bit);
11932
11933 // Add the offset to the reg_save_area to get the final address.
11934 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11935 .addReg(OffsetReg64)
11936 .addReg(RegSaveReg);
11937
11938 // Compute the offset for the next argument
11939 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11940 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11941 .addReg(OffsetReg)
11942 .addImm(UseFPOffset ? 16 : 8);
11943
11944 // Store it back into the va_list.
11945 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11946 .addOperand(Base)
11947 .addOperand(Scale)
11948 .addOperand(Index)
11949 .addDisp(Disp, UseFPOffset ? 4 : 0)
11950 .addOperand(Segment)
11951 .addReg(NextOffsetReg)
11952 .setMemRefs(MMOBegin, MMOEnd);
11953
11954 // Jump to endMBB
11955 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11956 .addMBB(endMBB);
11957 }
11958
11959 //
11960 // Emit code to use overflow area
11961 //
11962
11963 // Load the overflow_area address into a register.
11964 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11965 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11966 .addOperand(Base)
11967 .addOperand(Scale)
11968 .addOperand(Index)
11969 .addDisp(Disp, 8)
11970 .addOperand(Segment)
11971 .setMemRefs(MMOBegin, MMOEnd);
11972
11973 // If we need to align it, do so. Otherwise, just copy the address
11974 // to OverflowDestReg.
11975 if (NeedsAlign) {
11976 // Align the overflow address
11977 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11978 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11979
11980 // aligned_addr = (addr + (align-1)) & ~(align-1)
11981 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11982 .addReg(OverflowAddrReg)
11983 .addImm(Align-1);
11984
11985 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11986 .addReg(TmpReg)
11987 .addImm(~(uint64_t)(Align-1));
11988 } else {
11989 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11990 .addReg(OverflowAddrReg);
11991 }
11992
11993 // Compute the next overflow address after this argument.
11994 // (the overflow address should be kept 8-byte aligned)
11995 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11996 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11997 .addReg(OverflowDestReg)
11998 .addImm(ArgSizeA8);
11999
12000 // Store the new overflow address.
12001 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12002 .addOperand(Base)
12003 .addOperand(Scale)
12004 .addOperand(Index)
12005 .addDisp(Disp, 8)
12006 .addOperand(Segment)
12007 .addReg(NextAddrReg)
12008 .setMemRefs(MMOBegin, MMOEnd);
12009
12010 // If we branched, emit the PHI to the front of endMBB.
12011 if (offsetMBB) {
12012 BuildMI(*endMBB, endMBB->begin(), DL,
12013 TII->get(X86::PHI), DestReg)
12014 .addReg(OffsetDestReg).addMBB(offsetMBB)
12015 .addReg(OverflowDestReg).addMBB(overflowMBB);
12016 }
12017
12018 // Erase the pseudo instruction
12019 MI->eraseFromParent();
12020
12021 return endMBB;
12022}
12023
12024MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012025X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12026 MachineInstr *MI,
12027 MachineBasicBlock *MBB) const {
12028 // Emit code to save XMM registers to the stack. The ABI says that the
12029 // number of registers to save is given in %al, so it's theoretically
12030 // possible to do an indirect jump trick to avoid saving all of them,
12031 // however this code takes a simpler approach and just executes all
12032 // of the stores if %al is non-zero. It's less code, and it's probably
12033 // easier on the hardware branch predictor, and stores aren't all that
12034 // expensive anyway.
12035
12036 // Create the new basic blocks. One block contains all the XMM stores,
12037 // and one block is the final destination regardless of whether any
12038 // stores were performed.
12039 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12040 MachineFunction *F = MBB->getParent();
12041 MachineFunction::iterator MBBIter = MBB;
12042 ++MBBIter;
12043 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12044 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12045 F->insert(MBBIter, XMMSaveMBB);
12046 F->insert(MBBIter, EndMBB);
12047
Dan Gohman14152b42010-07-06 20:24:04 +000012048 // Transfer the remainder of MBB and its successor edges to EndMBB.
12049 EndMBB->splice(EndMBB->begin(), MBB,
12050 llvm::next(MachineBasicBlock::iterator(MI)),
12051 MBB->end());
12052 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12053
Dan Gohmand6708ea2009-08-15 01:38:56 +000012054 // The original block will now fall through to the XMM save block.
12055 MBB->addSuccessor(XMMSaveMBB);
12056 // The XMMSaveMBB will fall through to the end block.
12057 XMMSaveMBB->addSuccessor(EndMBB);
12058
12059 // Now add the instructions.
12060 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12061 DebugLoc DL = MI->getDebugLoc();
12062
12063 unsigned CountReg = MI->getOperand(0).getReg();
12064 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12065 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12066
12067 if (!Subtarget->isTargetWin64()) {
12068 // If %al is 0, branch around the XMM save block.
12069 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012070 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012071 MBB->addSuccessor(EndMBB);
12072 }
12073
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012074 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012075 // In the XMM save block, save all the XMM argument registers.
12076 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12077 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012078 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012079 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012080 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012081 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012082 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012083 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012084 .addFrameIndex(RegSaveFrameIndex)
12085 .addImm(/*Scale=*/1)
12086 .addReg(/*IndexReg=*/0)
12087 .addImm(/*Disp=*/Offset)
12088 .addReg(/*Segment=*/0)
12089 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012090 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012091 }
12092
Dan Gohman14152b42010-07-06 20:24:04 +000012093 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012094
12095 return EndMBB;
12096}
Mon P Wang63307c32008-05-05 19:05:59 +000012097
Lang Hames6e3f7e42012-02-03 01:13:49 +000012098// The EFLAGS operand of SelectItr might be missing a kill marker
12099// because there were multiple uses of EFLAGS, and ISel didn't know
12100// which to mark. Figure out whether SelectItr should have had a
12101// kill marker, and set it if it should. Returns the correct kill
12102// marker value.
12103static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12104 MachineBasicBlock* BB,
12105 const TargetRegisterInfo* TRI) {
12106 // Scan forward through BB for a use/def of EFLAGS.
12107 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12108 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012109 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012110 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012111 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012112 if (mi.definesRegister(X86::EFLAGS))
12113 break; // Should have kill-flag - update below.
12114 }
12115
12116 // If we hit the end of the block, check whether EFLAGS is live into a
12117 // successor.
12118 if (miI == BB->end()) {
12119 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12120 sEnd = BB->succ_end();
12121 sItr != sEnd; ++sItr) {
12122 MachineBasicBlock* succ = *sItr;
12123 if (succ->isLiveIn(X86::EFLAGS))
12124 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012125 }
12126 }
12127
Lang Hames6e3f7e42012-02-03 01:13:49 +000012128 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12129 // out. SelectMI should have a kill flag on EFLAGS.
12130 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012131 return true;
12132}
12133
Evan Cheng60c07e12006-07-05 22:17:51 +000012134MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012135X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012136 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012137 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12138 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012139
Chris Lattner52600972009-09-02 05:57:00 +000012140 // To "insert" a SELECT_CC instruction, we actually have to insert the
12141 // diamond control-flow pattern. The incoming instruction knows the
12142 // destination vreg to set, the condition code register to branch on, the
12143 // true/false values to select between, and a branch opcode to use.
12144 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12145 MachineFunction::iterator It = BB;
12146 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012147
Chris Lattner52600972009-09-02 05:57:00 +000012148 // thisMBB:
12149 // ...
12150 // TrueVal = ...
12151 // cmpTY ccX, r1, r2
12152 // bCC copy1MBB
12153 // fallthrough --> copy0MBB
12154 MachineBasicBlock *thisMBB = BB;
12155 MachineFunction *F = BB->getParent();
12156 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12157 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012158 F->insert(It, copy0MBB);
12159 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012160
Bill Wendling730c07e2010-06-25 20:48:10 +000012161 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12162 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012163 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12164 if (!MI->killsRegister(X86::EFLAGS) &&
12165 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12166 copy0MBB->addLiveIn(X86::EFLAGS);
12167 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012168 }
12169
Dan Gohman14152b42010-07-06 20:24:04 +000012170 // Transfer the remainder of BB and its successor edges to sinkMBB.
12171 sinkMBB->splice(sinkMBB->begin(), BB,
12172 llvm::next(MachineBasicBlock::iterator(MI)),
12173 BB->end());
12174 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12175
12176 // Add the true and fallthrough blocks as its successors.
12177 BB->addSuccessor(copy0MBB);
12178 BB->addSuccessor(sinkMBB);
12179
12180 // Create the conditional branch instruction.
12181 unsigned Opc =
12182 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12183 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12184
Chris Lattner52600972009-09-02 05:57:00 +000012185 // copy0MBB:
12186 // %FalseValue = ...
12187 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012188 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012189
Chris Lattner52600972009-09-02 05:57:00 +000012190 // sinkMBB:
12191 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12192 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012193 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12194 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012195 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12196 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12197
Dan Gohman14152b42010-07-06 20:24:04 +000012198 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012199 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012200}
12201
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012202MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012203X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12204 bool Is64Bit) const {
12205 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12206 DebugLoc DL = MI->getDebugLoc();
12207 MachineFunction *MF = BB->getParent();
12208 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12209
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012210 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012211
12212 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12213 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12214
12215 // BB:
12216 // ... [Till the alloca]
12217 // If stacklet is not large enough, jump to mallocMBB
12218 //
12219 // bumpMBB:
12220 // Allocate by subtracting from RSP
12221 // Jump to continueMBB
12222 //
12223 // mallocMBB:
12224 // Allocate by call to runtime
12225 //
12226 // continueMBB:
12227 // ...
12228 // [rest of original BB]
12229 //
12230
12231 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12232 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12233 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12234
12235 MachineRegisterInfo &MRI = MF->getRegInfo();
12236 const TargetRegisterClass *AddrRegClass =
12237 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12238
12239 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12240 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12241 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012242 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012243 sizeVReg = MI->getOperand(1).getReg(),
12244 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12245
12246 MachineFunction::iterator MBBIter = BB;
12247 ++MBBIter;
12248
12249 MF->insert(MBBIter, bumpMBB);
12250 MF->insert(MBBIter, mallocMBB);
12251 MF->insert(MBBIter, continueMBB);
12252
12253 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12254 (MachineBasicBlock::iterator(MI)), BB->end());
12255 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12256
12257 // Add code to the main basic block to check if the stack limit has been hit,
12258 // and if so, jump to mallocMBB otherwise to bumpMBB.
12259 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012260 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012261 .addReg(tmpSPVReg).addReg(sizeVReg);
12262 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012263 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012264 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012265 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12266
12267 // bumpMBB simply decreases the stack pointer, since we know the current
12268 // stacklet has enough space.
12269 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012270 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012271 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012272 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012273 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12274
12275 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012276 const uint32_t *RegMask =
12277 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012278 if (Is64Bit) {
12279 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12280 .addReg(sizeVReg);
12281 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012282 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12283 .addRegMask(RegMask)
12284 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012285 } else {
12286 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12287 .addImm(12);
12288 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12289 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012290 .addExternalSymbol("__morestack_allocate_stack_space")
12291 .addRegMask(RegMask)
12292 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 }
12294
12295 if (!Is64Bit)
12296 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12297 .addImm(16);
12298
12299 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12300 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12301 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12302
12303 // Set up the CFG correctly.
12304 BB->addSuccessor(bumpMBB);
12305 BB->addSuccessor(mallocMBB);
12306 mallocMBB->addSuccessor(continueMBB);
12307 bumpMBB->addSuccessor(continueMBB);
12308
12309 // Take care of the PHI nodes.
12310 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12311 MI->getOperand(0).getReg())
12312 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12313 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12314
12315 // Delete the original pseudo instruction.
12316 MI->eraseFromParent();
12317
12318 // And we're done.
12319 return continueMBB;
12320}
12321
12322MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012323X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012324 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012325 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12326 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012327
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012328 assert(!Subtarget->isTargetEnvMacho());
12329
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012330 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12331 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012332
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012333 if (Subtarget->isTargetWin64()) {
12334 if (Subtarget->isTargetCygMing()) {
12335 // ___chkstk(Mingw64):
12336 // Clobbers R10, R11, RAX and EFLAGS.
12337 // Updates RSP.
12338 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12339 .addExternalSymbol("___chkstk")
12340 .addReg(X86::RAX, RegState::Implicit)
12341 .addReg(X86::RSP, RegState::Implicit)
12342 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12343 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12344 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12345 } else {
12346 // __chkstk(MSVCRT): does not update stack pointer.
12347 // Clobbers R10, R11 and EFLAGS.
12348 // FIXME: RAX(allocated size) might be reused and not killed.
12349 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12350 .addExternalSymbol("__chkstk")
12351 .addReg(X86::RAX, RegState::Implicit)
12352 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12353 // RAX has the offset to subtracted from RSP.
12354 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12355 .addReg(X86::RSP)
12356 .addReg(X86::RAX);
12357 }
12358 } else {
12359 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012360 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12361
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012362 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12363 .addExternalSymbol(StackProbeSymbol)
12364 .addReg(X86::EAX, RegState::Implicit)
12365 .addReg(X86::ESP, RegState::Implicit)
12366 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12367 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12368 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12369 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012370
Dan Gohman14152b42010-07-06 20:24:04 +000012371 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012372 return BB;
12373}
Chris Lattner52600972009-09-02 05:57:00 +000012374
12375MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012376X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12377 MachineBasicBlock *BB) const {
12378 // This is pretty easy. We're taking the value that we received from
12379 // our load from the relocation, sticking it in either RDI (x86-64)
12380 // or EAX and doing an indirect call. The return value will then
12381 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012382 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012383 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012384 DebugLoc DL = MI->getDebugLoc();
12385 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012386
12387 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012388 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012389
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012390 // Get a register mask for the lowered call.
12391 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12392 // proper register mask.
12393 const uint32_t *RegMask =
12394 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012395 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012396 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12397 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012398 .addReg(X86::RIP)
12399 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012400 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012401 MI->getOperand(3).getTargetFlags())
12402 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012403 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012404 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012405 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012406 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012407 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12408 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012409 .addReg(0)
12410 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012411 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012412 MI->getOperand(3).getTargetFlags())
12413 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012414 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012415 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012416 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012417 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012418 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12419 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012420 .addReg(TII->getGlobalBaseReg(F))
12421 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012422 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012423 MI->getOperand(3).getTargetFlags())
12424 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012425 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012426 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012427 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012428 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012429
Dan Gohman14152b42010-07-06 20:24:04 +000012430 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012431 return BB;
12432}
12433
12434MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012435X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012436 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012437 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012438 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012439 case X86::TAILJMPd64:
12440 case X86::TAILJMPr64:
12441 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012442 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012443 case X86::TCRETURNdi64:
12444 case X86::TCRETURNri64:
12445 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012446 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012447 case X86::WIN_ALLOCA:
12448 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012449 case X86::SEG_ALLOCA_32:
12450 return EmitLoweredSegAlloca(MI, BB, false);
12451 case X86::SEG_ALLOCA_64:
12452 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012453 case X86::TLSCall_32:
12454 case X86::TLSCall_64:
12455 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012456 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012457 case X86::CMOV_FR32:
12458 case X86::CMOV_FR64:
12459 case X86::CMOV_V4F32:
12460 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012461 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012462 case X86::CMOV_V8F32:
12463 case X86::CMOV_V4F64:
12464 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012465 case X86::CMOV_GR16:
12466 case X86::CMOV_GR32:
12467 case X86::CMOV_RFP32:
12468 case X86::CMOV_RFP64:
12469 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012470 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012471
Dale Johannesen849f2142007-07-03 00:53:03 +000012472 case X86::FP32_TO_INT16_IN_MEM:
12473 case X86::FP32_TO_INT32_IN_MEM:
12474 case X86::FP32_TO_INT64_IN_MEM:
12475 case X86::FP64_TO_INT16_IN_MEM:
12476 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012477 case X86::FP64_TO_INT64_IN_MEM:
12478 case X86::FP80_TO_INT16_IN_MEM:
12479 case X86::FP80_TO_INT32_IN_MEM:
12480 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012481 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12482 DebugLoc DL = MI->getDebugLoc();
12483
Evan Cheng60c07e12006-07-05 22:17:51 +000012484 // Change the floating point control register to use "round towards zero"
12485 // mode when truncating to an integer value.
12486 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012487 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012488 addFrameReference(BuildMI(*BB, MI, DL,
12489 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012490
12491 // Load the old value of the high byte of the control word...
12492 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012493 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012494 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012495 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012496
12497 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012498 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012499 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012500
12501 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012502 addFrameReference(BuildMI(*BB, MI, DL,
12503 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012504
12505 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012506 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012507 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012508
12509 // Get the X86 opcode to use.
12510 unsigned Opc;
12511 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012512 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012513 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12514 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12515 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12516 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12517 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12518 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012519 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12520 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12521 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012522 }
12523
12524 X86AddressMode AM;
12525 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012526 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012527 AM.BaseType = X86AddressMode::RegBase;
12528 AM.Base.Reg = Op.getReg();
12529 } else {
12530 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012531 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012532 }
12533 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012534 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012535 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012536 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012537 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012538 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012539 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012540 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012541 AM.GV = Op.getGlobal();
12542 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012543 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012544 }
Dan Gohman14152b42010-07-06 20:24:04 +000012545 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012546 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012547
12548 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012549 addFrameReference(BuildMI(*BB, MI, DL,
12550 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012551
Dan Gohman14152b42010-07-06 20:24:04 +000012552 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012553 return BB;
12554 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012555 // String/text processing lowering.
12556 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012557 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012558 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12559 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012560 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012561 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12562 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012563 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012564 return EmitPCMP(MI, BB, 5, false /* in mem */);
12565 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012566 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012567 return EmitPCMP(MI, BB, 5, true /* in mem */);
12568
Eric Christopher228232b2010-11-30 07:20:12 +000012569 // Thread synchronization.
12570 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012571 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012572 case X86::MWAIT:
12573 return EmitMwait(MI, BB);
12574
Eric Christopherb120ab42009-08-18 22:50:32 +000012575 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012576 case X86::ATOMAND32:
12577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012578 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012579 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012580 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012581 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012582 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12584 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012585 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012586 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012587 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012588 case X86::ATOMXOR32:
12589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012590 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012591 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012592 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012593 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012594 case X86::ATOMNAND32:
12595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012596 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012597 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012598 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012599 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012600 case X86::ATOMMIN32:
12601 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12602 case X86::ATOMMAX32:
12603 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12604 case X86::ATOMUMIN32:
12605 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12606 case X86::ATOMUMAX32:
12607 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608
12609 case X86::ATOMAND16:
12610 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12611 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012612 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012613 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012614 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012615 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012616 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012617 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012618 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012619 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012620 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012621 case X86::ATOMXOR16:
12622 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12623 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012624 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012625 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012626 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012627 case X86::ATOMNAND16:
12628 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12629 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012630 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012631 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012632 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012633 case X86::ATOMMIN16:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12635 case X86::ATOMMAX16:
12636 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12637 case X86::ATOMUMIN16:
12638 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12639 case X86::ATOMUMAX16:
12640 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12641
12642 case X86::ATOMAND8:
12643 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12644 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012645 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012646 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012647 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012649 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012650 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012651 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012652 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012653 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012654 case X86::ATOMXOR8:
12655 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12656 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012657 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012658 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012659 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012660 case X86::ATOMNAND8:
12661 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12662 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012663 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012664 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012665 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012666 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012667 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012668 case X86::ATOMAND64:
12669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012670 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012671 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012672 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012673 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012674 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12676 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012678 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012679 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012680 case X86::ATOMXOR64:
12681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012682 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012684 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012685 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012686 case X86::ATOMNAND64:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12688 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012690 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012691 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012692 case X86::ATOMMIN64:
12693 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12694 case X86::ATOMMAX64:
12695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12696 case X86::ATOMUMIN64:
12697 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12698 case X86::ATOMUMAX64:
12699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012700
12701 // This group does 64-bit operations on a 32-bit host.
12702 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012703 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012704 X86::AND32rr, X86::AND32rr,
12705 X86::AND32ri, X86::AND32ri,
12706 false);
12707 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012708 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012709 X86::OR32rr, X86::OR32rr,
12710 X86::OR32ri, X86::OR32ri,
12711 false);
12712 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012713 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012714 X86::XOR32rr, X86::XOR32rr,
12715 X86::XOR32ri, X86::XOR32ri,
12716 false);
12717 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012718 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012719 X86::AND32rr, X86::AND32rr,
12720 X86::AND32ri, X86::AND32ri,
12721 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012722 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012723 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012724 X86::ADD32rr, X86::ADC32rr,
12725 X86::ADD32ri, X86::ADC32ri,
12726 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012727 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012728 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012729 X86::SUB32rr, X86::SBB32rr,
12730 X86::SUB32ri, X86::SBB32ri,
12731 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012732 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012733 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012734 X86::MOV32rr, X86::MOV32rr,
12735 X86::MOV32ri, X86::MOV32ri,
12736 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012737 case X86::VASTART_SAVE_XMM_REGS:
12738 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012739
12740 case X86::VAARG_64:
12741 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012742 }
12743}
12744
12745//===----------------------------------------------------------------------===//
12746// X86 Optimization Hooks
12747//===----------------------------------------------------------------------===//
12748
Dan Gohman475871a2008-07-27 21:46:04 +000012749void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012750 APInt &KnownZero,
12751 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012752 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012753 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012754 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012755 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012756 assert((Opc >= ISD::BUILTIN_OP_END ||
12757 Opc == ISD::INTRINSIC_WO_CHAIN ||
12758 Opc == ISD::INTRINSIC_W_CHAIN ||
12759 Opc == ISD::INTRINSIC_VOID) &&
12760 "Should use MaskedValueIsZero if you don't know whether Op"
12761 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012762
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012763 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012764 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012765 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012766 case X86ISD::ADD:
12767 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012768 case X86ISD::ADC:
12769 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012770 case X86ISD::SMUL:
12771 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012772 case X86ISD::INC:
12773 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012774 case X86ISD::OR:
12775 case X86ISD::XOR:
12776 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012777 // These nodes' second result is a boolean.
12778 if (Op.getResNo() == 0)
12779 break;
12780 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012781 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012782 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012783 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012784 case ISD::INTRINSIC_WO_CHAIN: {
12785 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12786 unsigned NumLoBits = 0;
12787 switch (IntId) {
12788 default: break;
12789 case Intrinsic::x86_sse_movmsk_ps:
12790 case Intrinsic::x86_avx_movmsk_ps_256:
12791 case Intrinsic::x86_sse2_movmsk_pd:
12792 case Intrinsic::x86_avx_movmsk_pd_256:
12793 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012794 case Intrinsic::x86_sse2_pmovmskb_128:
12795 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012796 // High bits of movmskp{s|d}, pmovmskb are known zero.
12797 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012798 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012799 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12800 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12801 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12802 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12803 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12804 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012805 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012806 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012807 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012808 break;
12809 }
12810 }
12811 break;
12812 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012813 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012814}
Chris Lattner259e97c2006-01-31 19:43:35 +000012815
Owen Andersonbc146b02010-09-21 20:42:50 +000012816unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12817 unsigned Depth) const {
12818 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12819 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12820 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012821
Owen Andersonbc146b02010-09-21 20:42:50 +000012822 // Fallback case.
12823 return 1;
12824}
12825
Evan Cheng206ee9d2006-07-07 08:33:52 +000012826/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012827/// node is a GlobalAddress + offset.
12828bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012829 const GlobalValue* &GA,
12830 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012831 if (N->getOpcode() == X86ISD::Wrapper) {
12832 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012833 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012834 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012835 return true;
12836 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012837 }
Evan Chengad4196b2008-05-12 19:56:52 +000012838 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012839}
12840
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012841/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12842/// same as extracting the high 128-bit part of 256-bit vector and then
12843/// inserting the result into the low part of a new 256-bit vector
12844static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12845 EVT VT = SVOp->getValueType(0);
12846 int NumElems = VT.getVectorNumElements();
12847
12848 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12849 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12850 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12851 SVOp->getMaskElt(j) >= 0)
12852 return false;
12853
12854 return true;
12855}
12856
12857/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12858/// same as extracting the low 128-bit part of 256-bit vector and then
12859/// inserting the result into the high part of a new 256-bit vector
12860static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12861 EVT VT = SVOp->getValueType(0);
12862 int NumElems = VT.getVectorNumElements();
12863
12864 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12865 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12866 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12867 SVOp->getMaskElt(j) >= 0)
12868 return false;
12869
12870 return true;
12871}
12872
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012873/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12874static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012875 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012876 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012877 DebugLoc dl = N->getDebugLoc();
12878 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12879 SDValue V1 = SVOp->getOperand(0);
12880 SDValue V2 = SVOp->getOperand(1);
12881 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012882 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012883
12884 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12885 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12886 //
12887 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012888 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012889 // V UNDEF BUILD_VECTOR UNDEF
12890 // \ / \ /
12891 // CONCAT_VECTOR CONCAT_VECTOR
12892 // \ /
12893 // \ /
12894 // RESULT: V + zero extended
12895 //
12896 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12897 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12898 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12899 return SDValue();
12900
12901 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12902 return SDValue();
12903
12904 // To match the shuffle mask, the first half of the mask should
12905 // be exactly the first vector, and all the rest a splat with the
12906 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012907 for (int i = 0; i < NumElems/2; ++i)
12908 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12909 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12910 return SDValue();
12911
Chad Rosier3d1161e2012-01-03 21:05:52 +000012912 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12913 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12914 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12915 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12916 SDValue ResNode =
12917 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12918 Ld->getMemoryVT(),
12919 Ld->getPointerInfo(),
12920 Ld->getAlignment(),
12921 false/*isVolatile*/, true/*ReadMem*/,
12922 false/*WriteMem*/);
12923 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12924 }
12925
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012926 // Emit a zeroed vector and insert the desired subvector on its
12927 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012928 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012929 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012930 return DCI.CombineTo(N, InsV);
12931 }
12932
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012933 //===--------------------------------------------------------------------===//
12934 // Combine some shuffles into subvector extracts and inserts:
12935 //
12936
12937 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12938 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012939 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12940 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012941 return DCI.CombineTo(N, InsV);
12942 }
12943
12944 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12945 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012946 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12947 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012948 return DCI.CombineTo(N, InsV);
12949 }
12950
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012951 return SDValue();
12952}
12953
12954/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012955static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012956 TargetLowering::DAGCombinerInfo &DCI,
12957 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012958 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012959 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012960
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012961 // Don't create instructions with illegal types after legalize types has run.
12962 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12963 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12964 return SDValue();
12965
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012966 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12967 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12968 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012969 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012970
12971 // Only handle 128 wide vector from here on.
12972 if (VT.getSizeInBits() != 128)
12973 return SDValue();
12974
12975 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12976 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12977 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012978 SmallVector<SDValue, 16> Elts;
12979 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012980 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012981
Nate Begemanfdea31a2010-03-24 20:49:50 +000012982 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012983}
Evan Chengd880b972008-05-09 21:53:03 +000012984
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012985
12986/// PerformTruncateCombine - Converts truncate operation to
12987/// a sequence of vector shuffle operations.
12988/// It is possible when we truncate 256-bit vector to 128-bit vector
12989
12990SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12991 DAGCombinerInfo &DCI) const {
12992 if (!DCI.isBeforeLegalizeOps())
12993 return SDValue();
12994
12995 if (!Subtarget->hasAVX()) return SDValue();
12996
12997 EVT VT = N->getValueType(0);
12998 SDValue Op = N->getOperand(0);
12999 EVT OpVT = Op.getValueType();
13000 DebugLoc dl = N->getDebugLoc();
13001
13002 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13003
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013004 if (Subtarget->hasAVX2()) {
13005 // AVX2: v4i64 -> v4i32
13006
13007 // VPERMD
13008 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13009
13010 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13011 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13012 ShufMask);
13013
Craig Topperd63fa652012-04-22 18:51:37 +000013014 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13015 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013016 }
13017
13018 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013019 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013020 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013021
13022 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013023 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013024
13025 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13026 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13027
13028 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013029 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013030
Craig Topperd63fa652012-04-22 18:51:37 +000013031 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13032 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013033
13034 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013035 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013036
Elena Demikhovsky73252572012-02-01 10:33:05 +000013037 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013038 }
Craig Topperd63fa652012-04-22 18:51:37 +000013039
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013040 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13041
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013042 if (Subtarget->hasAVX2()) {
13043 // AVX2: v8i32 -> v8i16
13044
13045 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013046
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013047 // PSHUFB
13048 SmallVector<SDValue,32> pshufbMask;
13049 for (unsigned i = 0; i < 2; ++i) {
13050 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13051 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13052 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13053 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13054 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13055 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13056 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13057 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13058 for (unsigned j = 0; j < 8; ++j)
13059 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13060 }
Craig Topperd63fa652012-04-22 18:51:37 +000013061 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13062 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013063 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13064
13065 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13066
13067 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013068 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013069 &ShufMask[0]);
13070
Craig Topperd63fa652012-04-22 18:51:37 +000013071 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13072 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013073
13074 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13075 }
13076
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013077 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013078 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013079
13080 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013081 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013082
13083 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13084 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13085
13086 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013087 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13088 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013089
Craig Topperd63fa652012-04-22 18:51:37 +000013090 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013091 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013092 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013093 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013094
13095 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13096 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13097
13098 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013099 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013100
Elena Demikhovsky73252572012-02-01 10:33:05 +000013101 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013102 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013103 }
13104
13105 return SDValue();
13106}
13107
Craig Topper89f4e662012-03-20 07:17:59 +000013108/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13109/// specific shuffle of a load can be folded into a single element load.
13110/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13111/// shuffles have been customed lowered so we need to handle those here.
13112static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13113 TargetLowering::DAGCombinerInfo &DCI) {
13114 if (DCI.isBeforeLegalizeOps())
13115 return SDValue();
13116
13117 SDValue InVec = N->getOperand(0);
13118 SDValue EltNo = N->getOperand(1);
13119
13120 if (!isa<ConstantSDNode>(EltNo))
13121 return SDValue();
13122
13123 EVT VT = InVec.getValueType();
13124
13125 bool HasShuffleIntoBitcast = false;
13126 if (InVec.getOpcode() == ISD::BITCAST) {
13127 // Don't duplicate a load with other uses.
13128 if (!InVec.hasOneUse())
13129 return SDValue();
13130 EVT BCVT = InVec.getOperand(0).getValueType();
13131 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13132 return SDValue();
13133 InVec = InVec.getOperand(0);
13134 HasShuffleIntoBitcast = true;
13135 }
13136
13137 if (!isTargetShuffle(InVec.getOpcode()))
13138 return SDValue();
13139
13140 // Don't duplicate a load with other uses.
13141 if (!InVec.hasOneUse())
13142 return SDValue();
13143
13144 SmallVector<int, 16> ShuffleMask;
13145 bool UnaryShuffle;
13146 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13147 return SDValue();
13148
13149 // Select the input vector, guarding against out of range extract vector.
13150 unsigned NumElems = VT.getVectorNumElements();
13151 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13152 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13153 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13154 : InVec.getOperand(1);
13155
13156 // If inputs to shuffle are the same for both ops, then allow 2 uses
13157 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13158
13159 if (LdNode.getOpcode() == ISD::BITCAST) {
13160 // Don't duplicate a load with other uses.
13161 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13162 return SDValue();
13163
13164 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13165 LdNode = LdNode.getOperand(0);
13166 }
13167
13168 if (!ISD::isNormalLoad(LdNode.getNode()))
13169 return SDValue();
13170
13171 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13172
13173 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13174 return SDValue();
13175
13176 if (HasShuffleIntoBitcast) {
13177 // If there's a bitcast before the shuffle, check if the load type and
13178 // alignment is valid.
13179 unsigned Align = LN0->getAlignment();
13180 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13181 unsigned NewAlign = TLI.getTargetData()->
13182 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13183
13184 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13185 return SDValue();
13186 }
13187
13188 // All checks match so transform back to vector_shuffle so that DAG combiner
13189 // can finish the job
13190 DebugLoc dl = N->getDebugLoc();
13191
13192 // Create shuffle node taking into account the case that its a unary shuffle
13193 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13194 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13195 InVec.getOperand(0), Shuffle,
13196 &ShuffleMask[0]);
13197 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13198 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13199 EltNo);
13200}
13201
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013202/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13203/// generation and convert it from being a bunch of shuffles and extracts
13204/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013205static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013206 TargetLowering::DAGCombinerInfo &DCI) {
13207 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13208 if (NewOp.getNode())
13209 return NewOp;
13210
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013211 SDValue InputVector = N->getOperand(0);
13212
13213 // Only operate on vectors of 4 elements, where the alternative shuffling
13214 // gets to be more expensive.
13215 if (InputVector.getValueType() != MVT::v4i32)
13216 return SDValue();
13217
13218 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13219 // single use which is a sign-extend or zero-extend, and all elements are
13220 // used.
13221 SmallVector<SDNode *, 4> Uses;
13222 unsigned ExtractedElements = 0;
13223 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13224 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13225 if (UI.getUse().getResNo() != InputVector.getResNo())
13226 return SDValue();
13227
13228 SDNode *Extract = *UI;
13229 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13230 return SDValue();
13231
13232 if (Extract->getValueType(0) != MVT::i32)
13233 return SDValue();
13234 if (!Extract->hasOneUse())
13235 return SDValue();
13236 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13237 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13238 return SDValue();
13239 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13240 return SDValue();
13241
13242 // Record which element was extracted.
13243 ExtractedElements |=
13244 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13245
13246 Uses.push_back(Extract);
13247 }
13248
13249 // If not all the elements were used, this may not be worthwhile.
13250 if (ExtractedElements != 15)
13251 return SDValue();
13252
13253 // Ok, we've now decided to do the transformation.
13254 DebugLoc dl = InputVector.getDebugLoc();
13255
13256 // Store the value to a temporary stack slot.
13257 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013258 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13259 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013260
13261 // Replace each use (extract) with a load of the appropriate element.
13262 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13263 UE = Uses.end(); UI != UE; ++UI) {
13264 SDNode *Extract = *UI;
13265
Nadav Rotem86694292011-05-17 08:31:57 +000013266 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013267 SDValue Idx = Extract->getOperand(1);
13268 unsigned EltSize =
13269 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13270 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013271 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013272 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13273
Nadav Rotem86694292011-05-17 08:31:57 +000013274 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013275 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013276
13277 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013278 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013279 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013280 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013281
13282 // Replace the exact with the load.
13283 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13284 }
13285
13286 // The replacement was made in place; don't return anything.
13287 return SDValue();
13288}
13289
Duncan Sands6bcd2192011-09-17 16:49:39 +000013290/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13291/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013292static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013293 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013294 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013295
13296
Chris Lattner47b4ce82009-03-11 05:48:52 +000013297 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013298 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013299 // Get the LHS/RHS of the select.
13300 SDValue LHS = N->getOperand(1);
13301 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013302 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013303
Dan Gohman670e5392009-09-21 18:03:22 +000013304 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013305 // instructions match the semantics of the common C idiom x<y?x:y but not
13306 // x<=y?x:y, because of how they handle negative zero (which can be
13307 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013308 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13309 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013310 (Subtarget->hasSSE2() ||
13311 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013312 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013313
Chris Lattner47b4ce82009-03-11 05:48:52 +000013314 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013315 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013316 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13317 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013318 switch (CC) {
13319 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013320 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013321 // Converting this to a min would handle NaNs incorrectly, and swapping
13322 // the operands would cause it to handle comparisons between positive
13323 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013324 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013325 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013326 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13327 break;
13328 std::swap(LHS, RHS);
13329 }
Dan Gohman670e5392009-09-21 18:03:22 +000013330 Opcode = X86ISD::FMIN;
13331 break;
13332 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013333 // Converting this to a min would handle comparisons between positive
13334 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013335 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013336 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13337 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013338 Opcode = X86ISD::FMIN;
13339 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013340 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013341 // Converting this to a min would handle both negative zeros and NaNs
13342 // incorrectly, but we can swap the operands to fix both.
13343 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013344 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013345 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013346 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013347 Opcode = X86ISD::FMIN;
13348 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013349
Dan Gohman670e5392009-09-21 18:03:22 +000013350 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013351 // Converting this to a max would handle comparisons between positive
13352 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013353 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013354 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013355 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013356 Opcode = X86ISD::FMAX;
13357 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013358 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013359 // Converting this to a max would handle NaNs incorrectly, and swapping
13360 // the operands would cause it to handle comparisons between positive
13361 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013362 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013363 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013364 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13365 break;
13366 std::swap(LHS, RHS);
13367 }
Dan Gohman670e5392009-09-21 18:03:22 +000013368 Opcode = X86ISD::FMAX;
13369 break;
13370 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013371 // Converting this to a max would handle both negative zeros and NaNs
13372 // incorrectly, but we can swap the operands to fix both.
13373 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013374 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013375 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013376 case ISD::SETGE:
13377 Opcode = X86ISD::FMAX;
13378 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013379 }
Dan Gohman670e5392009-09-21 18:03:22 +000013380 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013381 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13382 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013383 switch (CC) {
13384 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013385 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013386 // Converting this to a min would handle comparisons between positive
13387 // and negative zero incorrectly, and swapping the operands would
13388 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013389 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013390 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013391 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013392 break;
13393 std::swap(LHS, RHS);
13394 }
Dan Gohman670e5392009-09-21 18:03:22 +000013395 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013396 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013397 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013398 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013399 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013400 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13401 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013402 Opcode = X86ISD::FMIN;
13403 break;
13404 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013405 // Converting this to a min would handle both negative zeros and NaNs
13406 // incorrectly, but we can swap the operands to fix both.
13407 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013408 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013409 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013410 case ISD::SETGE:
13411 Opcode = X86ISD::FMIN;
13412 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013413
Dan Gohman670e5392009-09-21 18:03:22 +000013414 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013415 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013416 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013417 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013418 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013419 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013420 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013421 // Converting this to a max would handle comparisons between positive
13422 // and negative zero incorrectly, and swapping the operands would
13423 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013424 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013425 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013426 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013427 break;
13428 std::swap(LHS, RHS);
13429 }
Dan Gohman670e5392009-09-21 18:03:22 +000013430 Opcode = X86ISD::FMAX;
13431 break;
13432 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013433 // Converting this to a max would handle both negative zeros and NaNs
13434 // incorrectly, but we can swap the operands to fix both.
13435 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013436 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013437 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013438 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013439 Opcode = X86ISD::FMAX;
13440 break;
13441 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013442 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013443
Chris Lattner47b4ce82009-03-11 05:48:52 +000013444 if (Opcode)
13445 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013446 }
Eric Christopherfd179292009-08-27 18:07:15 +000013447
Chris Lattnerd1980a52009-03-12 06:52:53 +000013448 // If this is a select between two integer constants, try to do some
13449 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013450 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13451 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013452 // Don't do this for crazy integer types.
13453 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13454 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013455 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013456 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013457
Chris Lattnercee56e72009-03-13 05:53:31 +000013458 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013459 // Efficiently invertible.
13460 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13461 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13462 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13463 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013464 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013465 }
Eric Christopherfd179292009-08-27 18:07:15 +000013466
Chris Lattnerd1980a52009-03-12 06:52:53 +000013467 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013468 if (FalseC->getAPIntValue() == 0 &&
13469 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013470 if (NeedsCondInvert) // Invert the condition if needed.
13471 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13472 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013473
Chris Lattnerd1980a52009-03-12 06:52:53 +000013474 // Zero extend the condition if needed.
13475 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013476
Chris Lattnercee56e72009-03-13 05:53:31 +000013477 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013478 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013479 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013480 }
Eric Christopherfd179292009-08-27 18:07:15 +000013481
Chris Lattner97a29a52009-03-13 05:22:11 +000013482 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013483 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013484 if (NeedsCondInvert) // Invert the condition if needed.
13485 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13486 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013487
Chris Lattner97a29a52009-03-13 05:22:11 +000013488 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013489 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13490 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013491 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013492 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013493 }
Eric Christopherfd179292009-08-27 18:07:15 +000013494
Chris Lattnercee56e72009-03-13 05:53:31 +000013495 // Optimize cases that will turn into an LEA instruction. This requires
13496 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013497 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013498 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013499 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013500
Chris Lattnercee56e72009-03-13 05:53:31 +000013501 bool isFastMultiplier = false;
13502 if (Diff < 10) {
13503 switch ((unsigned char)Diff) {
13504 default: break;
13505 case 1: // result = add base, cond
13506 case 2: // result = lea base( , cond*2)
13507 case 3: // result = lea base(cond, cond*2)
13508 case 4: // result = lea base( , cond*4)
13509 case 5: // result = lea base(cond, cond*4)
13510 case 8: // result = lea base( , cond*8)
13511 case 9: // result = lea base(cond, cond*8)
13512 isFastMultiplier = true;
13513 break;
13514 }
13515 }
Eric Christopherfd179292009-08-27 18:07:15 +000013516
Chris Lattnercee56e72009-03-13 05:53:31 +000013517 if (isFastMultiplier) {
13518 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13519 if (NeedsCondInvert) // Invert the condition if needed.
13520 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13521 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013522
Chris Lattnercee56e72009-03-13 05:53:31 +000013523 // Zero extend the condition if needed.
13524 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13525 Cond);
13526 // Scale the condition by the difference.
13527 if (Diff != 1)
13528 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13529 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013530
Chris Lattnercee56e72009-03-13 05:53:31 +000013531 // Add the base if non-zero.
13532 if (FalseC->getAPIntValue() != 0)
13533 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13534 SDValue(FalseC, 0));
13535 return Cond;
13536 }
Eric Christopherfd179292009-08-27 18:07:15 +000013537 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013538 }
13539 }
Eric Christopherfd179292009-08-27 18:07:15 +000013540
Evan Cheng56f582d2012-01-04 01:41:39 +000013541 // Canonicalize max and min:
13542 // (x > y) ? x : y -> (x >= y) ? x : y
13543 // (x < y) ? x : y -> (x <= y) ? x : y
13544 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13545 // the need for an extra compare
13546 // against zero. e.g.
13547 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13548 // subl %esi, %edi
13549 // testl %edi, %edi
13550 // movl $0, %eax
13551 // cmovgl %edi, %eax
13552 // =>
13553 // xorl %eax, %eax
13554 // subl %esi, $edi
13555 // cmovsl %eax, %edi
13556 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13557 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13558 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13559 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13560 switch (CC) {
13561 default: break;
13562 case ISD::SETLT:
13563 case ISD::SETGT: {
13564 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13565 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13566 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13567 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13568 }
13569 }
13570 }
13571
Nadav Rotemcc616562012-01-15 19:27:55 +000013572 // If we know that this node is legal then we know that it is going to be
13573 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13574 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13575 // to simplify previous instructions.
13576 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13577 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13578 !DCI.isBeforeLegalize() &&
13579 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13580 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13581 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13582 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13583
13584 APInt KnownZero, KnownOne;
13585 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13586 DCI.isBeforeLegalizeOps());
13587 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13588 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13589 DCI.CommitTargetLoweringOpt(TLO);
13590 }
13591
Dan Gohman475871a2008-07-27 21:46:04 +000013592 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013593}
13594
Chris Lattnerd1980a52009-03-12 06:52:53 +000013595/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13596static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13597 TargetLowering::DAGCombinerInfo &DCI) {
13598 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013599
Chris Lattnerd1980a52009-03-12 06:52:53 +000013600 // If the flag operand isn't dead, don't touch this CMOV.
13601 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13602 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013603
Evan Chengb5a55d92011-05-24 01:48:22 +000013604 SDValue FalseOp = N->getOperand(0);
13605 SDValue TrueOp = N->getOperand(1);
13606 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13607 SDValue Cond = N->getOperand(3);
13608 if (CC == X86::COND_E || CC == X86::COND_NE) {
13609 switch (Cond.getOpcode()) {
13610 default: break;
13611 case X86ISD::BSR:
13612 case X86ISD::BSF:
13613 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13614 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13615 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13616 }
13617 }
13618
Chris Lattnerd1980a52009-03-12 06:52:53 +000013619 // If this is a select between two integer constants, try to do some
13620 // optimizations. Note that the operands are ordered the opposite of SELECT
13621 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013622 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13623 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013624 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13625 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013626 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13627 CC = X86::GetOppositeBranchCondition(CC);
13628 std::swap(TrueC, FalseC);
13629 }
Eric Christopherfd179292009-08-27 18:07:15 +000013630
Chris Lattnerd1980a52009-03-12 06:52:53 +000013631 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013632 // This is efficient for any integer data type (including i8/i16) and
13633 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013635 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13636 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattnerd1980a52009-03-12 06:52:53 +000013638 // Zero extend the condition if needed.
13639 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013640
Chris Lattnerd1980a52009-03-12 06:52:53 +000013641 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13642 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013644 if (N->getNumValues() == 2) // Dead flag value?
13645 return DCI.CombineTo(N, Cond, SDValue());
13646 return Cond;
13647 }
Eric Christopherfd179292009-08-27 18:07:15 +000013648
Chris Lattnercee56e72009-03-13 05:53:31 +000013649 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13650 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013651 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013652 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13653 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattner97a29a52009-03-13 05:22:11 +000013655 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013656 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13657 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013658 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13659 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013660
Chris Lattner97a29a52009-03-13 05:22:11 +000013661 if (N->getNumValues() == 2) // Dead flag value?
13662 return DCI.CombineTo(N, Cond, SDValue());
13663 return Cond;
13664 }
Eric Christopherfd179292009-08-27 18:07:15 +000013665
Chris Lattnercee56e72009-03-13 05:53:31 +000013666 // Optimize cases that will turn into an LEA instruction. This requires
13667 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013668 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013669 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013670 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013671
Chris Lattnercee56e72009-03-13 05:53:31 +000013672 bool isFastMultiplier = false;
13673 if (Diff < 10) {
13674 switch ((unsigned char)Diff) {
13675 default: break;
13676 case 1: // result = add base, cond
13677 case 2: // result = lea base( , cond*2)
13678 case 3: // result = lea base(cond, cond*2)
13679 case 4: // result = lea base( , cond*4)
13680 case 5: // result = lea base(cond, cond*4)
13681 case 8: // result = lea base( , cond*8)
13682 case 9: // result = lea base(cond, cond*8)
13683 isFastMultiplier = true;
13684 break;
13685 }
13686 }
Eric Christopherfd179292009-08-27 18:07:15 +000013687
Chris Lattnercee56e72009-03-13 05:53:31 +000013688 if (isFastMultiplier) {
13689 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013690 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13691 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013692 // Zero extend the condition if needed.
13693 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13694 Cond);
13695 // Scale the condition by the difference.
13696 if (Diff != 1)
13697 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13698 DAG.getConstant(Diff, Cond.getValueType()));
13699
13700 // Add the base if non-zero.
13701 if (FalseC->getAPIntValue() != 0)
13702 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13703 SDValue(FalseC, 0));
13704 if (N->getNumValues() == 2) // Dead flag value?
13705 return DCI.CombineTo(N, Cond, SDValue());
13706 return Cond;
13707 }
Eric Christopherfd179292009-08-27 18:07:15 +000013708 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013709 }
13710 }
13711 return SDValue();
13712}
13713
13714
Evan Cheng0b0cd912009-03-28 05:57:29 +000013715/// PerformMulCombine - Optimize a single multiply with constant into two
13716/// in order to implement it with two cheaper instructions, e.g.
13717/// LEA + SHL, LEA + LEA.
13718static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13719 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013720 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13721 return SDValue();
13722
Owen Andersone50ed302009-08-10 22:56:29 +000013723 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013724 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013725 return SDValue();
13726
13727 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13728 if (!C)
13729 return SDValue();
13730 uint64_t MulAmt = C->getZExtValue();
13731 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13732 return SDValue();
13733
13734 uint64_t MulAmt1 = 0;
13735 uint64_t MulAmt2 = 0;
13736 if ((MulAmt % 9) == 0) {
13737 MulAmt1 = 9;
13738 MulAmt2 = MulAmt / 9;
13739 } else if ((MulAmt % 5) == 0) {
13740 MulAmt1 = 5;
13741 MulAmt2 = MulAmt / 5;
13742 } else if ((MulAmt % 3) == 0) {
13743 MulAmt1 = 3;
13744 MulAmt2 = MulAmt / 3;
13745 }
13746 if (MulAmt2 &&
13747 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13748 DebugLoc DL = N->getDebugLoc();
13749
13750 if (isPowerOf2_64(MulAmt2) &&
13751 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13752 // If second multiplifer is pow2, issue it first. We want the multiply by
13753 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13754 // is an add.
13755 std::swap(MulAmt1, MulAmt2);
13756
13757 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013758 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013759 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013760 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013761 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013762 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013763 DAG.getConstant(MulAmt1, VT));
13764
Eric Christopherfd179292009-08-27 18:07:15 +000013765 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013766 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013767 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013768 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013769 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013770 DAG.getConstant(MulAmt2, VT));
13771
13772 // Do not add new nodes to DAG combiner worklist.
13773 DCI.CombineTo(N, NewMul, false);
13774 }
13775 return SDValue();
13776}
13777
Evan Chengad9c0a32009-12-15 00:53:42 +000013778static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13779 SDValue N0 = N->getOperand(0);
13780 SDValue N1 = N->getOperand(1);
13781 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13782 EVT VT = N0.getValueType();
13783
13784 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13785 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013786 if (VT.isInteger() && !VT.isVector() &&
13787 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013788 N0.getOperand(1).getOpcode() == ISD::Constant) {
13789 SDValue N00 = N0.getOperand(0);
13790 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13791 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13792 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13793 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13794 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13795 APInt ShAmt = N1C->getAPIntValue();
13796 Mask = Mask.shl(ShAmt);
13797 if (Mask != 0)
13798 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13799 N00, DAG.getConstant(Mask, VT));
13800 }
13801 }
13802
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013803
13804 // Hardware support for vector shifts is sparse which makes us scalarize the
13805 // vector operations in many cases. Also, on sandybridge ADD is faster than
13806 // shl.
13807 // (shl V, 1) -> add V,V
13808 if (isSplatVector(N1.getNode())) {
13809 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13810 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13811 // We shift all of the values by one. In many cases we do not have
13812 // hardware support for this operation. This is better expressed as an ADD
13813 // of two values.
13814 if (N1C && (1 == N1C->getZExtValue())) {
13815 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13816 }
13817 }
13818
Evan Chengad9c0a32009-12-15 00:53:42 +000013819 return SDValue();
13820}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013821
Nate Begeman740ab032009-01-26 00:52:55 +000013822/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13823/// when possible.
13824static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013825 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013826 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013827 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013828 if (N->getOpcode() == ISD::SHL) {
13829 SDValue V = PerformSHLCombine(N, DAG);
13830 if (V.getNode()) return V;
13831 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013832
Nate Begeman740ab032009-01-26 00:52:55 +000013833 // On X86 with SSE2 support, we can transform this to a vector shift if
13834 // all elements are shifted by the same amount. We can't do this in legalize
13835 // because the a constant vector is typically transformed to a constant pool
13836 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013837 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013838 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013839
Craig Topper7be5dfd2011-11-12 09:58:49 +000013840 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13841 (!Subtarget->hasAVX2() ||
13842 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013843 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013844
Mon P Wang3becd092009-01-28 08:12:05 +000013845 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013846 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013847 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013848 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013849 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13850 unsigned NumElts = VT.getVectorNumElements();
13851 unsigned i = 0;
13852 for (; i != NumElts; ++i) {
13853 SDValue Arg = ShAmtOp.getOperand(i);
13854 if (Arg.getOpcode() == ISD::UNDEF) continue;
13855 BaseShAmt = Arg;
13856 break;
13857 }
Craig Topper37c26772012-01-17 04:44:50 +000013858 // Handle the case where the build_vector is all undef
13859 // FIXME: Should DAG allow this?
13860 if (i == NumElts)
13861 return SDValue();
13862
Mon P Wang3becd092009-01-28 08:12:05 +000013863 for (; i != NumElts; ++i) {
13864 SDValue Arg = ShAmtOp.getOperand(i);
13865 if (Arg.getOpcode() == ISD::UNDEF) continue;
13866 if (Arg != BaseShAmt) {
13867 return SDValue();
13868 }
13869 }
13870 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013871 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013872 SDValue InVec = ShAmtOp.getOperand(0);
13873 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13874 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13875 unsigned i = 0;
13876 for (; i != NumElts; ++i) {
13877 SDValue Arg = InVec.getOperand(i);
13878 if (Arg.getOpcode() == ISD::UNDEF) continue;
13879 BaseShAmt = Arg;
13880 break;
13881 }
13882 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13883 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013884 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013885 if (C->getZExtValue() == SplatIdx)
13886 BaseShAmt = InVec.getOperand(1);
13887 }
13888 }
Mon P Wang845b1892012-02-01 22:15:20 +000013889 if (BaseShAmt.getNode() == 0) {
13890 // Don't create instructions with illegal types after legalize
13891 // types has run.
13892 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13893 !DCI.isBeforeLegalize())
13894 return SDValue();
13895
Mon P Wangefa42202009-09-03 19:56:25 +000013896 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13897 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013898 }
Mon P Wang3becd092009-01-28 08:12:05 +000013899 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013900 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013901
Mon P Wangefa42202009-09-03 19:56:25 +000013902 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013903 if (EltVT.bitsGT(MVT::i32))
13904 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13905 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013906 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013907
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013908 // The shift amount is identical so we can do a vector shift.
13909 SDValue ValOp = N->getOperand(0);
13910 switch (N->getOpcode()) {
13911 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013912 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013913 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013914 switch (VT.getSimpleVT().SimpleTy) {
13915 default: return SDValue();
13916 case MVT::v2i64:
13917 case MVT::v4i32:
13918 case MVT::v8i16:
13919 case MVT::v4i64:
13920 case MVT::v8i32:
13921 case MVT::v16i16:
13922 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13923 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013924 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013925 switch (VT.getSimpleVT().SimpleTy) {
13926 default: return SDValue();
13927 case MVT::v4i32:
13928 case MVT::v8i16:
13929 case MVT::v8i32:
13930 case MVT::v16i16:
13931 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13932 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013933 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013934 switch (VT.getSimpleVT().SimpleTy) {
13935 default: return SDValue();
13936 case MVT::v2i64:
13937 case MVT::v4i32:
13938 case MVT::v8i16:
13939 case MVT::v4i64:
13940 case MVT::v8i32:
13941 case MVT::v16i16:
13942 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13943 }
Nate Begeman740ab032009-01-26 00:52:55 +000013944 }
Nate Begeman740ab032009-01-26 00:52:55 +000013945}
13946
Nate Begemanb65c1752010-12-17 22:55:37 +000013947
Stuart Hastings865f0932011-06-03 23:53:54 +000013948// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13949// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13950// and friends. Likewise for OR -> CMPNEQSS.
13951static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13952 TargetLowering::DAGCombinerInfo &DCI,
13953 const X86Subtarget *Subtarget) {
13954 unsigned opcode;
13955
13956 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13957 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013958 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013959 SDValue N0 = N->getOperand(0);
13960 SDValue N1 = N->getOperand(1);
13961 SDValue CMP0 = N0->getOperand(1);
13962 SDValue CMP1 = N1->getOperand(1);
13963 DebugLoc DL = N->getDebugLoc();
13964
13965 // The SETCCs should both refer to the same CMP.
13966 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13967 return SDValue();
13968
13969 SDValue CMP00 = CMP0->getOperand(0);
13970 SDValue CMP01 = CMP0->getOperand(1);
13971 EVT VT = CMP00.getValueType();
13972
13973 if (VT == MVT::f32 || VT == MVT::f64) {
13974 bool ExpectingFlags = false;
13975 // Check for any users that want flags:
13976 for (SDNode::use_iterator UI = N->use_begin(),
13977 UE = N->use_end();
13978 !ExpectingFlags && UI != UE; ++UI)
13979 switch (UI->getOpcode()) {
13980 default:
13981 case ISD::BR_CC:
13982 case ISD::BRCOND:
13983 case ISD::SELECT:
13984 ExpectingFlags = true;
13985 break;
13986 case ISD::CopyToReg:
13987 case ISD::SIGN_EXTEND:
13988 case ISD::ZERO_EXTEND:
13989 case ISD::ANY_EXTEND:
13990 break;
13991 }
13992
13993 if (!ExpectingFlags) {
13994 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13995 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13996
13997 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13998 X86::CondCode tmp = cc0;
13999 cc0 = cc1;
14000 cc1 = tmp;
14001 }
14002
14003 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14004 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14005 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14006 X86ISD::NodeType NTOperator = is64BitFP ?
14007 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14008 // FIXME: need symbolic constants for these magic numbers.
14009 // See X86ATTInstPrinter.cpp:printSSECC().
14010 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14011 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14012 DAG.getConstant(x86cc, MVT::i8));
14013 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14014 OnesOrZeroesF);
14015 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14016 DAG.getConstant(1, MVT::i32));
14017 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14018 return OneBitOfTruth;
14019 }
14020 }
14021 }
14022 }
14023 return SDValue();
14024}
14025
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014026/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14027/// so it can be folded inside ANDNP.
14028static bool CanFoldXORWithAllOnes(const SDNode *N) {
14029 EVT VT = N->getValueType(0);
14030
14031 // Match direct AllOnes for 128 and 256-bit vectors
14032 if (ISD::isBuildVectorAllOnes(N))
14033 return true;
14034
14035 // Look through a bit convert.
14036 if (N->getOpcode() == ISD::BITCAST)
14037 N = N->getOperand(0).getNode();
14038
14039 // Sometimes the operand may come from a insert_subvector building a 256-bit
14040 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014041 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014042 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14043 SDValue V1 = N->getOperand(0);
14044 SDValue V2 = N->getOperand(1);
14045
14046 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14047 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14048 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14049 ISD::isBuildVectorAllOnes(V2.getNode()))
14050 return true;
14051 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014052
14053 return false;
14054}
14055
Nate Begemanb65c1752010-12-17 22:55:37 +000014056static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14057 TargetLowering::DAGCombinerInfo &DCI,
14058 const X86Subtarget *Subtarget) {
14059 if (DCI.isBeforeLegalizeOps())
14060 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014061
Stuart Hastings865f0932011-06-03 23:53:54 +000014062 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14063 if (R.getNode())
14064 return R;
14065
Craig Topper54a11172011-10-14 07:06:56 +000014066 EVT VT = N->getValueType(0);
14067
Craig Topperb4c94572011-10-21 06:55:01 +000014068 // Create ANDN, BLSI, and BLSR instructions
14069 // BLSI is X & (-X)
14070 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014071 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14072 SDValue N0 = N->getOperand(0);
14073 SDValue N1 = N->getOperand(1);
14074 DebugLoc DL = N->getDebugLoc();
14075
14076 // Check LHS for not
14077 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14078 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14079 // Check RHS for not
14080 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14081 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14082
Craig Topperb4c94572011-10-21 06:55:01 +000014083 // Check LHS for neg
14084 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14085 isZero(N0.getOperand(0)))
14086 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14087
14088 // Check RHS for neg
14089 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14090 isZero(N1.getOperand(0)))
14091 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14092
14093 // Check LHS for X-1
14094 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14095 isAllOnes(N0.getOperand(1)))
14096 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14097
14098 // Check RHS for X-1
14099 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14100 isAllOnes(N1.getOperand(1)))
14101 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14102
Craig Topper54a11172011-10-14 07:06:56 +000014103 return SDValue();
14104 }
14105
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014106 // Want to form ANDNP nodes:
14107 // 1) In the hopes of then easily combining them with OR and AND nodes
14108 // to form PBLEND/PSIGN.
14109 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014110 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014111 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014112
Nate Begemanb65c1752010-12-17 22:55:37 +000014113 SDValue N0 = N->getOperand(0);
14114 SDValue N1 = N->getOperand(1);
14115 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014116
Nate Begemanb65c1752010-12-17 22:55:37 +000014117 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014118 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014119 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14120 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014121 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014122
14123 // Check RHS for vnot
14124 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014125 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14126 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014127 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014128
Nate Begemanb65c1752010-12-17 22:55:37 +000014129 return SDValue();
14130}
14131
Evan Cheng760d1942010-01-04 21:22:48 +000014132static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014133 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014134 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014135 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014136 return SDValue();
14137
Stuart Hastings865f0932011-06-03 23:53:54 +000014138 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14139 if (R.getNode())
14140 return R;
14141
Evan Cheng760d1942010-01-04 21:22:48 +000014142 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014143
Evan Cheng760d1942010-01-04 21:22:48 +000014144 SDValue N0 = N->getOperand(0);
14145 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014146
Nate Begemanb65c1752010-12-17 22:55:37 +000014147 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014148 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014149 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014150 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14151 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014152
Craig Topper1666cb62011-11-19 07:07:26 +000014153 // Canonicalize pandn to RHS
14154 if (N0.getOpcode() == X86ISD::ANDNP)
14155 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014156 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014157 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14158 SDValue Mask = N1.getOperand(0);
14159 SDValue X = N1.getOperand(1);
14160 SDValue Y;
14161 if (N0.getOperand(0) == Mask)
14162 Y = N0.getOperand(1);
14163 if (N0.getOperand(1) == Mask)
14164 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014165
Craig Topper1666cb62011-11-19 07:07:26 +000014166 // Check to see if the mask appeared in both the AND and ANDNP and
14167 if (!Y.getNode())
14168 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014169
Craig Topper1666cb62011-11-19 07:07:26 +000014170 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014171 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014172 if (Mask.getOpcode() == ISD::BITCAST)
14173 Mask = Mask.getOperand(0);
14174 if (X.getOpcode() == ISD::BITCAST)
14175 X = X.getOperand(0);
14176 if (Y.getOpcode() == ISD::BITCAST)
14177 Y = Y.getOperand(0);
14178
Craig Topper1666cb62011-11-19 07:07:26 +000014179 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014180
Craig Toppered2e13d2012-01-22 19:15:14 +000014181 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014182 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14183 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014184 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014185 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014186
14187 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014188 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014189 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14190 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14191 if ((SraAmt + 1) != EltBits)
14192 return SDValue();
14193
14194 DebugLoc DL = N->getDebugLoc();
14195
14196 // Now we know we at least have a plendvb with the mask val. See if
14197 // we can form a psignb/w/d.
14198 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014199 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14200 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014201 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14202 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14203 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014204 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014205 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014206 }
14207 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014208 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014209 return SDValue();
14210
14211 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14212
14213 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14214 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14215 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014216 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014217 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014218 }
14219 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014220
Craig Topper1666cb62011-11-19 07:07:26 +000014221 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14222 return SDValue();
14223
Nate Begemanb65c1752010-12-17 22:55:37 +000014224 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014225 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14226 std::swap(N0, N1);
14227 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14228 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014229 if (!N0.hasOneUse() || !N1.hasOneUse())
14230 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014231
14232 SDValue ShAmt0 = N0.getOperand(1);
14233 if (ShAmt0.getValueType() != MVT::i8)
14234 return SDValue();
14235 SDValue ShAmt1 = N1.getOperand(1);
14236 if (ShAmt1.getValueType() != MVT::i8)
14237 return SDValue();
14238 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14239 ShAmt0 = ShAmt0.getOperand(0);
14240 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14241 ShAmt1 = ShAmt1.getOperand(0);
14242
14243 DebugLoc DL = N->getDebugLoc();
14244 unsigned Opc = X86ISD::SHLD;
14245 SDValue Op0 = N0.getOperand(0);
14246 SDValue Op1 = N1.getOperand(0);
14247 if (ShAmt0.getOpcode() == ISD::SUB) {
14248 Opc = X86ISD::SHRD;
14249 std::swap(Op0, Op1);
14250 std::swap(ShAmt0, ShAmt1);
14251 }
14252
Evan Cheng8b1190a2010-04-28 01:18:01 +000014253 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014254 if (ShAmt1.getOpcode() == ISD::SUB) {
14255 SDValue Sum = ShAmt1.getOperand(0);
14256 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014257 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14258 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14259 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14260 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014261 return DAG.getNode(Opc, DL, VT,
14262 Op0, Op1,
14263 DAG.getNode(ISD::TRUNCATE, DL,
14264 MVT::i8, ShAmt0));
14265 }
14266 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14267 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14268 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014269 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014270 return DAG.getNode(Opc, DL, VT,
14271 N0.getOperand(0), N1.getOperand(0),
14272 DAG.getNode(ISD::TRUNCATE, DL,
14273 MVT::i8, ShAmt0));
14274 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014275
Evan Cheng760d1942010-01-04 21:22:48 +000014276 return SDValue();
14277}
14278
Craig Topper3738ccd2011-12-27 06:27:23 +000014279// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014280static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14281 TargetLowering::DAGCombinerInfo &DCI,
14282 const X86Subtarget *Subtarget) {
14283 if (DCI.isBeforeLegalizeOps())
14284 return SDValue();
14285
14286 EVT VT = N->getValueType(0);
14287
14288 if (VT != MVT::i32 && VT != MVT::i64)
14289 return SDValue();
14290
Craig Topper3738ccd2011-12-27 06:27:23 +000014291 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14292
Craig Topperb4c94572011-10-21 06:55:01 +000014293 // Create BLSMSK instructions by finding X ^ (X-1)
14294 SDValue N0 = N->getOperand(0);
14295 SDValue N1 = N->getOperand(1);
14296 DebugLoc DL = N->getDebugLoc();
14297
14298 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14299 isAllOnes(N0.getOperand(1)))
14300 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14301
14302 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14303 isAllOnes(N1.getOperand(1)))
14304 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14305
14306 return SDValue();
14307}
14308
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014309/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14310static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14311 const X86Subtarget *Subtarget) {
14312 LoadSDNode *Ld = cast<LoadSDNode>(N);
14313 EVT RegVT = Ld->getValueType(0);
14314 EVT MemVT = Ld->getMemoryVT();
14315 DebugLoc dl = Ld->getDebugLoc();
14316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14317
14318 ISD::LoadExtType Ext = Ld->getExtensionType();
14319
Nadav Rotemca6f2962011-09-18 19:00:23 +000014320 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014321 // shuffle. We need SSE4 for the shuffles.
14322 // TODO: It is possible to support ZExt by zeroing the undef values
14323 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014324 if (RegVT.isVector() && RegVT.isInteger() &&
14325 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014326 assert(MemVT != RegVT && "Cannot extend to the same type");
14327 assert(MemVT.isVector() && "Must load a vector from memory");
14328
14329 unsigned NumElems = RegVT.getVectorNumElements();
14330 unsigned RegSz = RegVT.getSizeInBits();
14331 unsigned MemSz = MemVT.getSizeInBits();
14332 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014333 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014334 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14335
14336 // Attempt to load the original value using a single load op.
14337 // Find a scalar type which is equal to the loaded word size.
14338 MVT SclrLoadTy = MVT::i8;
14339 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14340 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14341 MVT Tp = (MVT::SimpleValueType)tp;
14342 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14343 SclrLoadTy = Tp;
14344 break;
14345 }
14346 }
14347
14348 // Proceed if a load word is found.
14349 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14350
14351 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14352 RegSz/SclrLoadTy.getSizeInBits());
14353
14354 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14355 RegSz/MemVT.getScalarType().getSizeInBits());
14356 // Can't shuffle using an illegal type.
14357 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14358
14359 // Perform a single load.
14360 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14361 Ld->getBasePtr(),
14362 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014363 Ld->isNonTemporal(), Ld->isInvariant(),
14364 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014365
14366 // Insert the word loaded into a vector.
14367 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14368 LoadUnitVecVT, ScalarLoad);
14369
14370 // Bitcast the loaded value to a vector of the original element type, in
14371 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014372 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14373 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014374 unsigned SizeRatio = RegSz/MemSz;
14375
14376 // Redistribute the loaded elements into the different locations.
14377 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14378 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14379
14380 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014381 DAG.getUNDEF(WideVecVT),
14382 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014383
14384 // Bitcast to the requested type.
14385 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14386 // Replace the original load with the new sequence
14387 // and return the new chain.
14388 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14389 return SDValue(ScalarLoad.getNode(), 1);
14390 }
14391
14392 return SDValue();
14393}
14394
Chris Lattner149a4e52008-02-22 02:09:43 +000014395/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014396static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014397 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014398 StoreSDNode *St = cast<StoreSDNode>(N);
14399 EVT VT = St->getValue().getValueType();
14400 EVT StVT = St->getMemoryVT();
14401 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014402 SDValue StoredVal = St->getOperand(1);
14403 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14404
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014405 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014406 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14407 // 128-bit ones. If in the future the cost becomes only one memory access the
14408 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014409 if (VT.getSizeInBits() == 256 &&
14410 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14411 StoredVal.getNumOperands() == 2) {
14412
14413 SDValue Value0 = StoredVal.getOperand(0);
14414 SDValue Value1 = StoredVal.getOperand(1);
14415
14416 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14417 SDValue Ptr0 = St->getBasePtr();
14418 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14419
14420 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14421 St->getPointerInfo(), St->isVolatile(),
14422 St->isNonTemporal(), St->getAlignment());
14423 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14424 St->getPointerInfo(), St->isVolatile(),
14425 St->isNonTemporal(), St->getAlignment());
14426 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14427 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014428
14429 // Optimize trunc store (of multiple scalars) to shuffle and store.
14430 // First, pack all of the elements in one place. Next, store to memory
14431 // in fewer chunks.
14432 if (St->isTruncatingStore() && VT.isVector()) {
14433 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14434 unsigned NumElems = VT.getVectorNumElements();
14435 assert(StVT != VT && "Cannot truncate to the same type");
14436 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14437 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14438
14439 // From, To sizes and ElemCount must be pow of two
14440 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014441 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014442 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014443 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014444
Nadav Rotem614061b2011-08-10 19:30:14 +000014445 unsigned SizeRatio = FromSz / ToSz;
14446
14447 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14448
14449 // Create a type on which we perform the shuffle
14450 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14451 StVT.getScalarType(), NumElems*SizeRatio);
14452
14453 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14454
14455 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14456 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14457 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14458
14459 // Can't shuffle using an illegal type
14460 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14461
14462 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014463 DAG.getUNDEF(WideVecVT),
14464 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014465 // At this point all of the data is stored at the bottom of the
14466 // register. We now need to save it to mem.
14467
14468 // Find the largest store unit
14469 MVT StoreType = MVT::i8;
14470 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14471 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14472 MVT Tp = (MVT::SimpleValueType)tp;
14473 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14474 StoreType = Tp;
14475 }
14476
14477 // Bitcast the original vector into a vector of store-size units
14478 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14479 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14480 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14481 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14482 SmallVector<SDValue, 8> Chains;
14483 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14484 TLI.getPointerTy());
14485 SDValue Ptr = St->getBasePtr();
14486
14487 // Perform one or more big stores into memory.
14488 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14489 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14490 StoreType, ShuffWide,
14491 DAG.getIntPtrConstant(i));
14492 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14493 St->getPointerInfo(), St->isVolatile(),
14494 St->isNonTemporal(), St->getAlignment());
14495 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14496 Chains.push_back(Ch);
14497 }
14498
14499 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14500 Chains.size());
14501 }
14502
14503
Chris Lattner149a4e52008-02-22 02:09:43 +000014504 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14505 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014506 // A preferable solution to the general problem is to figure out the right
14507 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014508
14509 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014510 if (VT.getSizeInBits() != 64)
14511 return SDValue();
14512
Devang Patel578efa92009-06-05 21:57:13 +000014513 const Function *F = DAG.getMachineFunction().getFunction();
14514 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014515 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014516 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014517 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014518 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014519 isa<LoadSDNode>(St->getValue()) &&
14520 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14521 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014522 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014523 LoadSDNode *Ld = 0;
14524 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014525 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014526 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014527 // Must be a store of a load. We currently handle two cases: the load
14528 // is a direct child, and it's under an intervening TokenFactor. It is
14529 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014530 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014531 Ld = cast<LoadSDNode>(St->getChain());
14532 else if (St->getValue().hasOneUse() &&
14533 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014534 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014535 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014536 TokenFactorIndex = i;
14537 Ld = cast<LoadSDNode>(St->getValue());
14538 } else
14539 Ops.push_back(ChainVal->getOperand(i));
14540 }
14541 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014542
Evan Cheng536e6672009-03-12 05:59:15 +000014543 if (!Ld || !ISD::isNormalLoad(Ld))
14544 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014545
Evan Cheng536e6672009-03-12 05:59:15 +000014546 // If this is not the MMX case, i.e. we are just turning i64 load/store
14547 // into f64 load/store, avoid the transformation if there are multiple
14548 // uses of the loaded value.
14549 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14550 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014551
Evan Cheng536e6672009-03-12 05:59:15 +000014552 DebugLoc LdDL = Ld->getDebugLoc();
14553 DebugLoc StDL = N->getDebugLoc();
14554 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14555 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14556 // pair instead.
14557 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014558 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014559 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14560 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014561 Ld->isNonTemporal(), Ld->isInvariant(),
14562 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014563 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014564 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014565 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014566 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014567 Ops.size());
14568 }
Evan Cheng536e6672009-03-12 05:59:15 +000014569 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014570 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014571 St->isVolatile(), St->isNonTemporal(),
14572 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014573 }
Evan Cheng536e6672009-03-12 05:59:15 +000014574
14575 // Otherwise, lower to two pairs of 32-bit loads / stores.
14576 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014577 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14578 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014579
Owen Anderson825b72b2009-08-11 20:47:22 +000014580 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014581 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014582 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014583 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014584 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014585 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014586 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014587 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014588 MinAlign(Ld->getAlignment(), 4));
14589
14590 SDValue NewChain = LoLd.getValue(1);
14591 if (TokenFactorIndex != -1) {
14592 Ops.push_back(LoLd);
14593 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014594 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014595 Ops.size());
14596 }
14597
14598 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014599 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14600 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014601
14602 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014603 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014604 St->isVolatile(), St->isNonTemporal(),
14605 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014606 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014607 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014608 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014609 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014610 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014611 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014612 }
Dan Gohman475871a2008-07-27 21:46:04 +000014613 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014614}
14615
Duncan Sands17470be2011-09-22 20:15:48 +000014616/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14617/// and return the operands for the horizontal operation in LHS and RHS. A
14618/// horizontal operation performs the binary operation on successive elements
14619/// of its first operand, then on successive elements of its second operand,
14620/// returning the resulting values in a vector. For example, if
14621/// A = < float a0, float a1, float a2, float a3 >
14622/// and
14623/// B = < float b0, float b1, float b2, float b3 >
14624/// then the result of doing a horizontal operation on A and B is
14625/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14626/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14627/// A horizontal-op B, for some already available A and B, and if so then LHS is
14628/// set to A, RHS to B, and the routine returns 'true'.
14629/// Note that the binary operation should have the property that if one of the
14630/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014631static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014632 // Look for the following pattern: if
14633 // A = < float a0, float a1, float a2, float a3 >
14634 // B = < float b0, float b1, float b2, float b3 >
14635 // and
14636 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14637 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14638 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14639 // which is A horizontal-op B.
14640
14641 // At least one of the operands should be a vector shuffle.
14642 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14643 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14644 return false;
14645
14646 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014647
14648 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14649 "Unsupported vector type for horizontal add/sub");
14650
14651 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14652 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014653 unsigned NumElts = VT.getVectorNumElements();
14654 unsigned NumLanes = VT.getSizeInBits()/128;
14655 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014656 assert((NumLaneElts % 2 == 0) &&
14657 "Vector type should have an even number of elements in each lane");
14658 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014659
14660 // View LHS in the form
14661 // LHS = VECTOR_SHUFFLE A, B, LMask
14662 // If LHS is not a shuffle then pretend it is the shuffle
14663 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14664 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14665 // type VT.
14666 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014667 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014668 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14669 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14670 A = LHS.getOperand(0);
14671 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14672 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014673 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14674 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014675 } else {
14676 if (LHS.getOpcode() != ISD::UNDEF)
14677 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014678 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014679 LMask[i] = i;
14680 }
14681
14682 // Likewise, view RHS in the form
14683 // RHS = VECTOR_SHUFFLE C, D, RMask
14684 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014685 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014686 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14687 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14688 C = RHS.getOperand(0);
14689 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14690 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014691 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14692 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014693 } else {
14694 if (RHS.getOpcode() != ISD::UNDEF)
14695 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014696 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014697 RMask[i] = i;
14698 }
14699
14700 // Check that the shuffles are both shuffling the same vectors.
14701 if (!(A == C && B == D) && !(A == D && B == C))
14702 return false;
14703
14704 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14705 if (!A.getNode() && !B.getNode())
14706 return false;
14707
14708 // If A and B occur in reverse order in RHS, then "swap" them (which means
14709 // rewriting the mask).
14710 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014711 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014712
14713 // At this point LHS and RHS are equivalent to
14714 // LHS = VECTOR_SHUFFLE A, B, LMask
14715 // RHS = VECTOR_SHUFFLE A, B, RMask
14716 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014717 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014718 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014719
Craig Topperf8363302011-12-02 08:18:41 +000014720 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014721 if (LIdx < 0 || RIdx < 0 ||
14722 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14723 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014724 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014725
Craig Topperf8363302011-12-02 08:18:41 +000014726 // Check that successive elements are being operated on. If not, this is
14727 // not a horizontal operation.
14728 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14729 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014730 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014731 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014732 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014733 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014734 }
14735
14736 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14737 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14738 return true;
14739}
14740
14741/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14742static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14743 const X86Subtarget *Subtarget) {
14744 EVT VT = N->getValueType(0);
14745 SDValue LHS = N->getOperand(0);
14746 SDValue RHS = N->getOperand(1);
14747
14748 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014749 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014750 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014751 isHorizontalBinOp(LHS, RHS, true))
14752 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14753 return SDValue();
14754}
14755
14756/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14757static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14758 const X86Subtarget *Subtarget) {
14759 EVT VT = N->getValueType(0);
14760 SDValue LHS = N->getOperand(0);
14761 SDValue RHS = N->getOperand(1);
14762
14763 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014764 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014765 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014766 isHorizontalBinOp(LHS, RHS, false))
14767 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14768 return SDValue();
14769}
14770
Chris Lattner6cf73262008-01-25 06:14:17 +000014771/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14772/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014773static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014774 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14775 // F[X]OR(0.0, x) -> x
14776 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014777 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14778 if (C->getValueAPF().isPosZero())
14779 return N->getOperand(1);
14780 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14781 if (C->getValueAPF().isPosZero())
14782 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014783 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014784}
14785
14786/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014787static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014788 // FAND(0.0, x) -> 0.0
14789 // FAND(x, 0.0) -> 0.0
14790 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14791 if (C->getValueAPF().isPosZero())
14792 return N->getOperand(0);
14793 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14794 if (C->getValueAPF().isPosZero())
14795 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014796 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014797}
14798
Dan Gohmane5af2d32009-01-29 01:59:02 +000014799static SDValue PerformBTCombine(SDNode *N,
14800 SelectionDAG &DAG,
14801 TargetLowering::DAGCombinerInfo &DCI) {
14802 // BT ignores high bits in the bit index operand.
14803 SDValue Op1 = N->getOperand(1);
14804 if (Op1.hasOneUse()) {
14805 unsigned BitWidth = Op1.getValueSizeInBits();
14806 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14807 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014808 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14809 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014810 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014811 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14812 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14813 DCI.CommitTargetLoweringOpt(TLO);
14814 }
14815 return SDValue();
14816}
Chris Lattner83e6c992006-10-04 06:57:07 +000014817
Eli Friedman7a5e5552009-06-07 06:52:44 +000014818static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14819 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014820 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014821 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014822 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014823 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014824 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014825 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014826 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014827 }
14828 return SDValue();
14829}
14830
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014831static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14832 TargetLowering::DAGCombinerInfo &DCI,
14833 const X86Subtarget *Subtarget) {
14834 if (!DCI.isBeforeLegalizeOps())
14835 return SDValue();
14836
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014837 if (!Subtarget->hasAVX())
14838 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014839
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014840 EVT VT = N->getValueType(0);
14841 SDValue Op = N->getOperand(0);
14842 EVT OpVT = Op.getValueType();
14843 DebugLoc dl = N->getDebugLoc();
14844
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014845 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14846 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014847
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014848 if (Subtarget->hasAVX2()) {
14849 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
14850 }
14851
14852 // Optimize vectors in AVX mode
14853 // Sign extend v8i16 to v8i32 and
14854 // v4i32 to v4i64
14855 //
14856 // Divide input vector into two parts
14857 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14858 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14859 // concat the vectors to original VT
14860
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014861 unsigned NumElems = OpVT.getVectorNumElements();
14862 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014863 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014864
14865 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014866 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014867
14868 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014869 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014870
14871 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014872 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014873
14874 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014875 VT.getVectorNumElements()/2);
14876
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014877 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14878 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14879
14880 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14881 }
14882 return SDValue();
14883}
14884
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014885static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14886 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014887 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14888 // (and (i32 x86isd::setcc_carry), 1)
14889 // This eliminates the zext. This transformation is necessary because
14890 // ISD::SETCC is always legalized to i8.
14891 DebugLoc dl = N->getDebugLoc();
14892 SDValue N0 = N->getOperand(0);
14893 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014894 EVT OpVT = N0.getValueType();
14895
Evan Cheng2e489c42009-12-16 00:53:11 +000014896 if (N0.getOpcode() == ISD::AND &&
14897 N0.hasOneUse() &&
14898 N0.getOperand(0).hasOneUse()) {
14899 SDValue N00 = N0.getOperand(0);
14900 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14901 return SDValue();
14902 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14903 if (!C || C->getZExtValue() != 1)
14904 return SDValue();
14905 return DAG.getNode(ISD::AND, dl, VT,
14906 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14907 N00.getOperand(0), N00.getOperand(1)),
14908 DAG.getConstant(1, VT));
14909 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014910
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014911 // Optimize vectors in AVX mode:
14912 //
14913 // v8i16 -> v8i32
14914 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14915 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14916 // Concat upper and lower parts.
14917 //
14918 // v4i32 -> v4i64
14919 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14920 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14921 // Concat upper and lower parts.
14922 //
14923 if (Subtarget->hasAVX()) {
14924
Craig Topperd0cf5652012-04-21 18:13:35 +000014925 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14926 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014927
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014928 if (Subtarget->hasAVX2())
14929 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
14930
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014931 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Craig Topperd0cf5652012-04-21 18:13:35 +000014932 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec,
14933 DAG);
14934 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec,
14935 DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014936
Craig Topperd0cf5652012-04-21 18:13:35 +000014937 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14938 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014939
14940 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14941 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14942
14943 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14944 }
14945 }
14946
Evan Cheng2e489c42009-12-16 00:53:11 +000014947 return SDValue();
14948}
14949
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014950// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14951static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14952 unsigned X86CC = N->getConstantOperandVal(0);
14953 SDValue EFLAG = N->getOperand(1);
14954 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014955
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014956 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14957 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14958 // cases.
14959 if (X86CC == X86::COND_B)
14960 return DAG.getNode(ISD::AND, DL, MVT::i8,
14961 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14962 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14963 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014964
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014965 return SDValue();
14966}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014967
Benjamin Kramer1396c402011-06-18 11:09:41 +000014968static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14969 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014970 SDValue Op0 = N->getOperand(0);
14971 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14972 // a 32-bit target where SSE doesn't support i64->FP operations.
14973 if (Op0.getOpcode() == ISD::LOAD) {
14974 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14975 EVT VT = Ld->getValueType(0);
14976 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14977 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14978 !XTLI->getSubtarget()->is64Bit() &&
14979 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014980 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14981 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014982 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14983 return FILDChain;
14984 }
14985 }
14986 return SDValue();
14987}
14988
Chris Lattner23a01992010-12-20 01:37:09 +000014989// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14990static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14991 X86TargetLowering::DAGCombinerInfo &DCI) {
14992 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14993 // the result is either zero or one (depending on the input carry bit).
14994 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14995 if (X86::isZeroNode(N->getOperand(0)) &&
14996 X86::isZeroNode(N->getOperand(1)) &&
14997 // We don't have a good way to replace an EFLAGS use, so only do this when
14998 // dead right now.
14999 SDValue(N, 1).use_empty()) {
15000 DebugLoc DL = N->getDebugLoc();
15001 EVT VT = N->getValueType(0);
15002 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15003 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15004 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15005 DAG.getConstant(X86::COND_B,MVT::i8),
15006 N->getOperand(2)),
15007 DAG.getConstant(1, VT));
15008 return DCI.CombineTo(N, Res1, CarryOut);
15009 }
15010
15011 return SDValue();
15012}
15013
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015014// fold (add Y, (sete X, 0)) -> adc 0, Y
15015// (add Y, (setne X, 0)) -> sbb -1, Y
15016// (sub (sete X, 0), Y) -> sbb 0, Y
15017// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015018static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015019 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015020
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015021 // Look through ZExts.
15022 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15023 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15024 return SDValue();
15025
15026 SDValue SetCC = Ext.getOperand(0);
15027 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15028 return SDValue();
15029
15030 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15031 if (CC != X86::COND_E && CC != X86::COND_NE)
15032 return SDValue();
15033
15034 SDValue Cmp = SetCC.getOperand(1);
15035 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015036 !X86::isZeroNode(Cmp.getOperand(1)) ||
15037 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015038 return SDValue();
15039
15040 SDValue CmpOp0 = Cmp.getOperand(0);
15041 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15042 DAG.getConstant(1, CmpOp0.getValueType()));
15043
15044 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15045 if (CC == X86::COND_NE)
15046 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15047 DL, OtherVal.getValueType(), OtherVal,
15048 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15049 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15050 DL, OtherVal.getValueType(), OtherVal,
15051 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15052}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015053
Craig Topper54f952a2011-11-19 09:02:40 +000015054/// PerformADDCombine - Do target-specific dag combines on integer adds.
15055static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15056 const X86Subtarget *Subtarget) {
15057 EVT VT = N->getValueType(0);
15058 SDValue Op0 = N->getOperand(0);
15059 SDValue Op1 = N->getOperand(1);
15060
15061 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015062 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015063 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015064 isHorizontalBinOp(Op0, Op1, true))
15065 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15066
15067 return OptimizeConditionalInDecrement(N, DAG);
15068}
15069
15070static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15071 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015072 SDValue Op0 = N->getOperand(0);
15073 SDValue Op1 = N->getOperand(1);
15074
15075 // X86 can't encode an immediate LHS of a sub. See if we can push the
15076 // negation into a preceding instruction.
15077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015078 // If the RHS of the sub is a XOR with one use and a constant, invert the
15079 // immediate. Then add one to the LHS of the sub so we can turn
15080 // X-Y -> X+~Y+1, saving one register.
15081 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15082 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015083 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015084 EVT VT = Op0.getValueType();
15085 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15086 Op1.getOperand(0),
15087 DAG.getConstant(~XorC, VT));
15088 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015089 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015090 }
15091 }
15092
Craig Topper54f952a2011-11-19 09:02:40 +000015093 // Try to synthesize horizontal adds from adds of shuffles.
15094 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015095 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015096 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15097 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015098 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15099
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015100 return OptimizeConditionalInDecrement(N, DAG);
15101}
15102
Dan Gohman475871a2008-07-27 21:46:04 +000015103SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015104 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015105 SelectionDAG &DAG = DCI.DAG;
15106 switch (N->getOpcode()) {
15107 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015108 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015109 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015110 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015111 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015112 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015113 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15114 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015115 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015116 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015117 case ISD::SHL:
15118 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015119 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015120 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015121 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015122 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015123 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015124 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015125 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015126 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15127 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015128 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015129 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15130 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015131 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015132 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015133 case ISD::ANY_EXTEND:
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015134 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015135 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015136 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015137 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015138 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015139 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015140 case X86ISD::UNPCKH:
15141 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015142 case X86ISD::MOVHLPS:
15143 case X86ISD::MOVLHPS:
15144 case X86ISD::PSHUFD:
15145 case X86ISD::PSHUFHW:
15146 case X86ISD::PSHUFLW:
15147 case X86ISD::MOVSS:
15148 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015149 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015150 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015151 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015152 }
15153
Dan Gohman475871a2008-07-27 21:46:04 +000015154 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015155}
15156
Evan Chenge5b51ac2010-04-17 06:13:15 +000015157/// isTypeDesirableForOp - Return true if the target has native support for
15158/// the specified value type and it is 'desirable' to use the type for the
15159/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15160/// instruction encodings are longer and some i16 instructions are slow.
15161bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15162 if (!isTypeLegal(VT))
15163 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015164 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015165 return true;
15166
15167 switch (Opc) {
15168 default:
15169 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015170 case ISD::LOAD:
15171 case ISD::SIGN_EXTEND:
15172 case ISD::ZERO_EXTEND:
15173 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015174 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015175 case ISD::SRL:
15176 case ISD::SUB:
15177 case ISD::ADD:
15178 case ISD::MUL:
15179 case ISD::AND:
15180 case ISD::OR:
15181 case ISD::XOR:
15182 return false;
15183 }
15184}
15185
15186/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015187/// beneficial for dag combiner to promote the specified node. If true, it
15188/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015189bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015190 EVT VT = Op.getValueType();
15191 if (VT != MVT::i16)
15192 return false;
15193
Evan Cheng4c26e932010-04-19 19:29:22 +000015194 bool Promote = false;
15195 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015196 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015197 default: break;
15198 case ISD::LOAD: {
15199 LoadSDNode *LD = cast<LoadSDNode>(Op);
15200 // If the non-extending load has a single use and it's not live out, then it
15201 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015202 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15203 Op.hasOneUse()*/) {
15204 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15205 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15206 // The only case where we'd want to promote LOAD (rather then it being
15207 // promoted as an operand is when it's only use is liveout.
15208 if (UI->getOpcode() != ISD::CopyToReg)
15209 return false;
15210 }
15211 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015212 Promote = true;
15213 break;
15214 }
15215 case ISD::SIGN_EXTEND:
15216 case ISD::ZERO_EXTEND:
15217 case ISD::ANY_EXTEND:
15218 Promote = true;
15219 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015220 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015221 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015222 SDValue N0 = Op.getOperand(0);
15223 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015224 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015225 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015226 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015227 break;
15228 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015229 case ISD::ADD:
15230 case ISD::MUL:
15231 case ISD::AND:
15232 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015233 case ISD::XOR:
15234 Commute = true;
15235 // fallthrough
15236 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015237 SDValue N0 = Op.getOperand(0);
15238 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015239 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015240 return false;
15241 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015242 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015243 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015244 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015245 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015246 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015247 }
15248 }
15249
15250 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015251 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015252}
15253
Evan Cheng60c07e12006-07-05 22:17:51 +000015254//===----------------------------------------------------------------------===//
15255// X86 Inline Assembly Support
15256//===----------------------------------------------------------------------===//
15257
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015258namespace {
15259 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015260 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015261 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015262
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015263 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015264 StringRef piece(*args[i]);
15265 if (!s.startswith(piece)) // Check if the piece matches.
15266 return false;
15267
15268 s = s.substr(piece.size());
15269 StringRef::size_type pos = s.find_first_not_of(" \t");
15270 if (pos == 0) // We matched a prefix.
15271 return false;
15272
15273 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015274 }
15275
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015276 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015277 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015278 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015279}
15280
Chris Lattnerb8105652009-07-20 17:51:36 +000015281bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15282 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015283
15284 std::string AsmStr = IA->getAsmString();
15285
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015286 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15287 if (!Ty || Ty->getBitWidth() % 16 != 0)
15288 return false;
15289
Chris Lattnerb8105652009-07-20 17:51:36 +000015290 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015291 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015292 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015293
15294 switch (AsmPieces.size()) {
15295 default: return false;
15296 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015297 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015298 // we will turn this bswap into something that will be lowered to logical
15299 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15300 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015301 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015302 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15303 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15304 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15305 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15306 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15307 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015308 // No need to check constraints, nothing other than the equivalent of
15309 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015310 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015311 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015312
Chris Lattnerb8105652009-07-20 17:51:36 +000015313 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015314 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015315 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015316 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15317 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015318 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015319 const std::string &ConstraintsStr = IA->getConstraintString();
15320 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015321 std::sort(AsmPieces.begin(), AsmPieces.end());
15322 if (AsmPieces.size() == 4 &&
15323 AsmPieces[0] == "~{cc}" &&
15324 AsmPieces[1] == "~{dirflag}" &&
15325 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015326 AsmPieces[3] == "~{fpsr}")
15327 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015328 }
15329 break;
15330 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015331 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015332 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015333 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15334 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15335 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015336 AsmPieces.clear();
15337 const std::string &ConstraintsStr = IA->getConstraintString();
15338 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15339 std::sort(AsmPieces.begin(), AsmPieces.end());
15340 if (AsmPieces.size() == 4 &&
15341 AsmPieces[0] == "~{cc}" &&
15342 AsmPieces[1] == "~{dirflag}" &&
15343 AsmPieces[2] == "~{flags}" &&
15344 AsmPieces[3] == "~{fpsr}")
15345 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015346 }
Evan Cheng55d42002011-01-08 01:24:27 +000015347
15348 if (CI->getType()->isIntegerTy(64)) {
15349 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15350 if (Constraints.size() >= 2 &&
15351 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15352 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15353 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015354 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15355 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15356 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015357 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015358 }
15359 }
15360 break;
15361 }
15362 return false;
15363}
15364
15365
15366
Chris Lattnerf4dff842006-07-11 02:54:03 +000015367/// getConstraintType - Given a constraint letter, return the type of
15368/// constraint it is for this target.
15369X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015370X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15371 if (Constraint.size() == 1) {
15372 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015373 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015374 case 'q':
15375 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015376 case 'f':
15377 case 't':
15378 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015379 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015380 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015381 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015382 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015383 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015384 case 'a':
15385 case 'b':
15386 case 'c':
15387 case 'd':
15388 case 'S':
15389 case 'D':
15390 case 'A':
15391 return C_Register;
15392 case 'I':
15393 case 'J':
15394 case 'K':
15395 case 'L':
15396 case 'M':
15397 case 'N':
15398 case 'G':
15399 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015400 case 'e':
15401 case 'Z':
15402 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015403 default:
15404 break;
15405 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015406 }
Chris Lattner4234f572007-03-25 02:14:49 +000015407 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015408}
15409
John Thompson44ab89e2010-10-29 17:29:13 +000015410/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015411/// This object must already have been set up with the operand type
15412/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015413TargetLowering::ConstraintWeight
15414 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015415 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015416 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015417 Value *CallOperandVal = info.CallOperandVal;
15418 // If we don't have a value, we can't do a match,
15419 // but allow it at the lowest weight.
15420 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015421 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015422 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015423 // Look at the constraint type.
15424 switch (*constraint) {
15425 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015426 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15427 case 'R':
15428 case 'q':
15429 case 'Q':
15430 case 'a':
15431 case 'b':
15432 case 'c':
15433 case 'd':
15434 case 'S':
15435 case 'D':
15436 case 'A':
15437 if (CallOperandVal->getType()->isIntegerTy())
15438 weight = CW_SpecificReg;
15439 break;
15440 case 'f':
15441 case 't':
15442 case 'u':
15443 if (type->isFloatingPointTy())
15444 weight = CW_SpecificReg;
15445 break;
15446 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015447 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015448 weight = CW_SpecificReg;
15449 break;
15450 case 'x':
15451 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015452 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015453 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015454 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015455 break;
15456 case 'I':
15457 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15458 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015459 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015460 }
15461 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015462 case 'J':
15463 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15464 if (C->getZExtValue() <= 63)
15465 weight = CW_Constant;
15466 }
15467 break;
15468 case 'K':
15469 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15470 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15471 weight = CW_Constant;
15472 }
15473 break;
15474 case 'L':
15475 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15476 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15477 weight = CW_Constant;
15478 }
15479 break;
15480 case 'M':
15481 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15482 if (C->getZExtValue() <= 3)
15483 weight = CW_Constant;
15484 }
15485 break;
15486 case 'N':
15487 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15488 if (C->getZExtValue() <= 0xff)
15489 weight = CW_Constant;
15490 }
15491 break;
15492 case 'G':
15493 case 'C':
15494 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15495 weight = CW_Constant;
15496 }
15497 break;
15498 case 'e':
15499 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15500 if ((C->getSExtValue() >= -0x80000000LL) &&
15501 (C->getSExtValue() <= 0x7fffffffLL))
15502 weight = CW_Constant;
15503 }
15504 break;
15505 case 'Z':
15506 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15507 if (C->getZExtValue() <= 0xffffffff)
15508 weight = CW_Constant;
15509 }
15510 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015511 }
15512 return weight;
15513}
15514
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015515/// LowerXConstraint - try to replace an X constraint, which matches anything,
15516/// with another that has more specific requirements based on the type of the
15517/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015518const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015519LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015520 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15521 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015522 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015523 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015524 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015525 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015526 return "x";
15527 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015528
Chris Lattner5e764232008-04-26 23:02:14 +000015529 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015530}
15531
Chris Lattner48884cd2007-08-25 00:47:38 +000015532/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15533/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015534void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015535 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015536 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015537 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015538 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015539
Eric Christopher100c8332011-06-02 23:16:42 +000015540 // Only support length 1 constraints for now.
15541 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015542
Eric Christopher100c8332011-06-02 23:16:42 +000015543 char ConstraintLetter = Constraint[0];
15544 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015545 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015546 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015547 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015548 if (C->getZExtValue() <= 31) {
15549 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015550 break;
15551 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015552 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015553 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015554 case 'J':
15555 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015556 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015557 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15558 break;
15559 }
15560 }
15561 return;
15562 case 'K':
15563 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015564 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015565 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15566 break;
15567 }
15568 }
15569 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015570 case 'N':
15571 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015572 if (C->getZExtValue() <= 255) {
15573 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015574 break;
15575 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015576 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015577 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015578 case 'e': {
15579 // 32-bit signed value
15580 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015581 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15582 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015583 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015584 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015585 break;
15586 }
15587 // FIXME gcc accepts some relocatable values here too, but only in certain
15588 // memory models; it's complicated.
15589 }
15590 return;
15591 }
15592 case 'Z': {
15593 // 32-bit unsigned value
15594 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015595 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15596 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015597 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15598 break;
15599 }
15600 }
15601 // FIXME gcc accepts some relocatable values here too, but only in certain
15602 // memory models; it's complicated.
15603 return;
15604 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015605 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015606 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015607 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015608 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015609 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015610 break;
15611 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015612
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015613 // In any sort of PIC mode addresses need to be computed at runtime by
15614 // adding in a register or some sort of table lookup. These can't
15615 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015616 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015617 return;
15618
Chris Lattnerdc43a882007-05-03 16:52:29 +000015619 // If we are in non-pic codegen mode, we allow the address of a global (with
15620 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015621 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015622 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015623
Chris Lattner49921962009-05-08 18:23:14 +000015624 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15625 while (1) {
15626 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15627 Offset += GA->getOffset();
15628 break;
15629 } else if (Op.getOpcode() == ISD::ADD) {
15630 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15631 Offset += C->getZExtValue();
15632 Op = Op.getOperand(0);
15633 continue;
15634 }
15635 } else if (Op.getOpcode() == ISD::SUB) {
15636 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15637 Offset += -C->getZExtValue();
15638 Op = Op.getOperand(0);
15639 continue;
15640 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015641 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015642
Chris Lattner49921962009-05-08 18:23:14 +000015643 // Otherwise, this isn't something we can handle, reject it.
15644 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015645 }
Eric Christopherfd179292009-08-27 18:07:15 +000015646
Dan Gohman46510a72010-04-15 01:51:59 +000015647 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015648 // If we require an extra load to get this address, as in PIC mode, we
15649 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015650 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15651 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015652 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015653
Devang Patel0d881da2010-07-06 22:08:15 +000015654 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15655 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015656 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015657 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015658 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015659
Gabor Greifba36cb52008-08-28 21:40:38 +000015660 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015661 Ops.push_back(Result);
15662 return;
15663 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015664 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015665}
15666
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015667std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015668X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015669 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015670 // First, see if this is a constraint that directly corresponds to an LLVM
15671 // register class.
15672 if (Constraint.size() == 1) {
15673 // GCC Constraint Letters
15674 switch (Constraint[0]) {
15675 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015676 // TODO: Slight differences here in allocation order and leaving
15677 // RIP in the class. Do they matter any more here than they do
15678 // in the normal allocation?
15679 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15680 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015681 if (VT == MVT::i32 || VT == MVT::f32)
15682 return std::make_pair(0U, &X86::GR32RegClass);
15683 if (VT == MVT::i16)
15684 return std::make_pair(0U, &X86::GR16RegClass);
15685 if (VT == MVT::i8 || VT == MVT::i1)
15686 return std::make_pair(0U, &X86::GR8RegClass);
15687 if (VT == MVT::i64 || VT == MVT::f64)
15688 return std::make_pair(0U, &X86::GR64RegClass);
15689 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015690 }
15691 // 32-bit fallthrough
15692 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015693 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015694 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15695 if (VT == MVT::i16)
15696 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15697 if (VT == MVT::i8 || VT == MVT::i1)
15698 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15699 if (VT == MVT::i64)
15700 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015701 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015702 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015703 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015704 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015705 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015706 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015707 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015708 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015709 return std::make_pair(0U, &X86::GR32RegClass);
15710 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015711 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015712 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015713 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015714 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015715 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015716 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015717 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15718 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015719 case 'f': // FP Stack registers.
15720 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15721 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015722 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015723 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015724 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015725 return std::make_pair(0U, &X86::RFP64RegClass);
15726 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015727 case 'y': // MMX_REGS if MMX allowed.
15728 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015729 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015730 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015731 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015732 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015733 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015734 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015735
Owen Anderson825b72b2009-08-11 20:47:22 +000015736 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015737 default: break;
15738 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015739 case MVT::f32:
15740 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015741 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015742 case MVT::f64:
15743 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015744 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015745 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015746 case MVT::v16i8:
15747 case MVT::v8i16:
15748 case MVT::v4i32:
15749 case MVT::v2i64:
15750 case MVT::v4f32:
15751 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015752 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015753 // AVX types.
15754 case MVT::v32i8:
15755 case MVT::v16i16:
15756 case MVT::v8i32:
15757 case MVT::v4i64:
15758 case MVT::v8f32:
15759 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015760 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015761 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015762 break;
15763 }
15764 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015765
Chris Lattnerf76d1802006-07-31 23:26:50 +000015766 // Use the default implementation in TargetLowering to convert the register
15767 // constraint into a member of a register class.
15768 std::pair<unsigned, const TargetRegisterClass*> Res;
15769 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015770
15771 // Not found as a standard register?
15772 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015773 // Map st(0) -> st(7) -> ST0
15774 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15775 tolower(Constraint[1]) == 's' &&
15776 tolower(Constraint[2]) == 't' &&
15777 Constraint[3] == '(' &&
15778 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15779 Constraint[5] == ')' &&
15780 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015781
Chris Lattner56d77c72009-09-13 22:41:48 +000015782 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015783 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015784 return Res;
15785 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015786
Chris Lattner56d77c72009-09-13 22:41:48 +000015787 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015788 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015789 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015790 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015791 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015792 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015793
15794 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015795 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015796 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015797 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015798 return Res;
15799 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015800
Dale Johannesen330169f2008-11-13 21:52:36 +000015801 // 'A' means EAX + EDX.
15802 if (Constraint == "A") {
15803 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015804 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015805 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015806 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015807 return Res;
15808 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015809
Chris Lattnerf76d1802006-07-31 23:26:50 +000015810 // Otherwise, check to see if this is a register class of the wrong value
15811 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15812 // turn into {ax},{dx}.
15813 if (Res.second->hasType(VT))
15814 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015815
Chris Lattnerf76d1802006-07-31 23:26:50 +000015816 // All of the single-register GCC register classes map their values onto
15817 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15818 // really want an 8-bit or 32-bit register, map to the appropriate register
15819 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015820 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015821 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015822 unsigned DestReg = 0;
15823 switch (Res.first) {
15824 default: break;
15825 case X86::AX: DestReg = X86::AL; break;
15826 case X86::DX: DestReg = X86::DL; break;
15827 case X86::CX: DestReg = X86::CL; break;
15828 case X86::BX: DestReg = X86::BL; break;
15829 }
15830 if (DestReg) {
15831 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015832 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015833 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015834 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015835 unsigned DestReg = 0;
15836 switch (Res.first) {
15837 default: break;
15838 case X86::AX: DestReg = X86::EAX; break;
15839 case X86::DX: DestReg = X86::EDX; break;
15840 case X86::CX: DestReg = X86::ECX; break;
15841 case X86::BX: DestReg = X86::EBX; break;
15842 case X86::SI: DestReg = X86::ESI; break;
15843 case X86::DI: DestReg = X86::EDI; break;
15844 case X86::BP: DestReg = X86::EBP; break;
15845 case X86::SP: DestReg = X86::ESP; break;
15846 }
15847 if (DestReg) {
15848 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015849 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015850 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015851 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015852 unsigned DestReg = 0;
15853 switch (Res.first) {
15854 default: break;
15855 case X86::AX: DestReg = X86::RAX; break;
15856 case X86::DX: DestReg = X86::RDX; break;
15857 case X86::CX: DestReg = X86::RCX; break;
15858 case X86::BX: DestReg = X86::RBX; break;
15859 case X86::SI: DestReg = X86::RSI; break;
15860 case X86::DI: DestReg = X86::RDI; break;
15861 case X86::BP: DestReg = X86::RBP; break;
15862 case X86::SP: DestReg = X86::RSP; break;
15863 }
15864 if (DestReg) {
15865 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015866 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015867 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015868 }
Craig Topperc9099502012-04-20 06:31:50 +000015869 } else if (Res.second == &X86::FR32RegClass ||
15870 Res.second == &X86::FR64RegClass ||
15871 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015872 // Handle references to XMM physical registers that got mapped into the
15873 // wrong class. This can happen with constraints like {xmm0} where the
15874 // target independent register mapper will just pick the first match it can
15875 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015876 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015877 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015878 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015879 Res.second = &X86::FR64RegClass;
15880 else if (X86::VR128RegClass.hasType(VT))
15881 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015882 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015883
Chris Lattnerf76d1802006-07-31 23:26:50 +000015884 return Res;
15885}