blob: 58af729af1cf08679c8bc609bf1f4f70e03bda74 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001246 // Predictable cmov don't hurt on atom because it's in-order.
1247 predictableSelectIsExpensive = !Subtarget->isAtom();
1248
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001249 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252
Duncan Sands28b77e92011-09-06 19:07:46 +00001253EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1254 if (!VT.isVector()) return MVT::i8;
1255 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256}
1257
1258
Evan Cheng29286502008-01-23 23:17:41 +00001259/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1260/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (MaxAlign == 16)
1263 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 if (VTy->getBitWidth() == 128)
1266 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 unsigned EltAlign = 0;
1269 getMaxByValAlign(ATy->getElementType(), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1274 unsigned EltAlign = 0;
1275 getMaxByValAlign(STy->getElementType(i), EltAlign);
1276 if (EltAlign > MaxAlign)
1277 MaxAlign = EltAlign;
1278 if (MaxAlign == 16)
1279 break;
1280 }
1281 }
Evan Cheng29286502008-01-23 23:17:41 +00001282}
1283
1284/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1285/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001286/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1287/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (Subtarget->is64Bit()) {
1290 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001291 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001292 if (TyAlign > 8)
1293 return TyAlign;
1294 return 8;
1295 }
1296
Evan Cheng29286502008-01-23 23:17:41 +00001297 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001298 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001299 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001300 return Align;
1301}
Chris Lattner2b02a442007-02-25 08:29:00 +00001302
Evan Chengf0df0312008-05-15 08:39:06 +00001303/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// and store operations as a result of memset, memcpy, and memmove
1305/// lowering. If DstAlign is zero that means it's safe to destination
1306/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1307/// means there isn't a need to check it against alignment requirement,
1308/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001309/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001310/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1311/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1312/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313/// It returns EVT::Other if the type should be determined using generic
1314/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001315EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001316X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1317 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001318 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001319 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001321 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1322 // linux. This is because the stack realignment code can't handle certain
1323 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001325 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 (Subtarget->isUnalignedMemAccessFast() ||
1329 ((DstAlign == 0 || DstAlign >= 16) &&
1330 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001332 if (Subtarget->getStackAlignment() >= 32) {
1333 if (Subtarget->hasAVX2())
1334 return MVT::v8i32;
1335 if (Subtarget->hasAVX())
1336 return MVT::v8f32;
1337 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001343 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 // Do not use f64 to lower memcpy if source is string constant. It's
1347 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001349 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001350 }
Evan Chengf0df0312008-05-15 08:39:06 +00001351 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 return MVT::i64;
1353 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001354}
1355
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001356/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1357/// current function. The returned value is a member of the
1358/// MachineJumpTableInfo::JTEntryKind enum.
1359unsigned X86TargetLowering::getJumpTableEncoding() const {
1360 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1361 // symbol.
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1363 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001365
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001366 // Otherwise, use the normal jump table encoding heuristics.
1367 return TargetLowering::getJumpTableEncoding();
1368}
1369
Chris Lattnerc64daab2010-01-26 05:02:42 +00001370const MCExpr *
1371X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1372 const MachineBasicBlock *MBB,
1373 unsigned uid,MCContext &Ctx) const{
1374 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT());
1376 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1377 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001378 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1379 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380}
1381
Evan Chengcc415862007-11-09 01:32:10 +00001382/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1383/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001385 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001386 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001387 // This doesn't have DebugLoc associated with it, but is not really the
1388 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001389 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001390 return Table;
1391}
1392
Chris Lattner589c6f62010-01-26 06:28:43 +00001393/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1394/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1395/// MCExpr.
1396const MCExpr *X86TargetLowering::
1397getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1398 MCContext &Ctx) const {
1399 // X86-64 uses RIP relative addressing based on the jump table label.
1400 if (Subtarget->isPICStyleRIPRel())
1401 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1402
1403 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001404 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001405}
1406
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001407// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001408std::pair<const TargetRegisterClass*, uint8_t>
1409X86TargetLowering::findRepresentativeClass(EVT VT) const{
1410 const TargetRegisterClass *RRC = 0;
1411 uint8_t Cost = 1;
1412 switch (VT.getSimpleVT().SimpleTy) {
1413 default:
1414 return TargetLowering::findRepresentativeClass(VT);
1415 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = Subtarget->is64Bit() ?
1417 (const TargetRegisterClass*)&X86::GR64RegClass :
1418 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001420 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001422 break;
1423 case MVT::f32: case MVT::f64:
1424 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1425 case MVT::v4f32: case MVT::v2f64:
1426 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1427 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001429 break;
1430 }
1431 return std::make_pair(RRC, Cost);
1432}
1433
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001434bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1435 unsigned &Offset) const {
1436 if (!Subtarget->isTargetLinux())
1437 return false;
1438
1439 if (Subtarget->is64Bit()) {
1440 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1441 Offset = 0x28;
1442 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1443 AddressSpace = 256;
1444 else
1445 AddressSpace = 257;
1446 } else {
1447 // %gs:0x14 on i386
1448 Offset = 0x14;
1449 AddressSpace = 256;
1450 }
1451 return true;
1452}
1453
1454
Chris Lattner2b02a442007-02-25 08:29:00 +00001455//===----------------------------------------------------------------------===//
1456// Return Value Calling Convention Implementation
1457//===----------------------------------------------------------------------===//
1458
Chris Lattner59ed56b2007-02-28 04:55:35 +00001459#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001460
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461bool
Eric Christopher471e4222011-06-08 23:55:35 +00001462X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001463 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001467 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001468 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001469 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Chris Lattner9774c912007-02-27 05:28:59 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 RVLocs, *DAG.getContext());
1484 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Evan Chengdcea1632010-02-04 02:40:39 +00001486 // Add the regs to the liveout set for the function.
1487 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1490 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001495 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1496 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1498 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001500 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1502 CCValAssign &VA = RVLocs[i];
1503 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001505 EVT ValVT = ValToCopy.getValueType();
1506
Dale Johannesenc4510512010-09-24 19:05:48 +00001507 // If this is x86-64, and we disabled SSE, we can't return FP values,
1508 // or SSE or MMX vectors.
1509 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1510 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001511 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001512 report_fatal_error("SSE register return with SSE disabled");
1513 }
1514 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1515 // llvm-gcc has never done it right and no one has noticed, so this
1516 // should be OK for now.
1517 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001518 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001519 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1522 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (VA.getLocReg() == X86::ST0 ||
1524 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001525 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1526 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001527 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001529 RetOps.push_back(ValToCopy);
1530 // Don't emit a copytoreg.
1531 continue;
1532 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001533
Evan Cheng242b38b2009-02-23 09:03:22 +00001534 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1535 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001536 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001537 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001540 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1541 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 // If we don't have SSE2 available, convert to v4f32 so the generated
1543 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001544 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001546 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001547 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001549
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001551 Flag = Chain.getValue(1);
1552 }
Dan Gohman61a92132008-04-21 23:59:07 +00001553
1554 // The x86-64 ABI for returning structs by value requires that we copy
1555 // the sret argument into %rax for the return. We saved the argument into
1556 // a virtual register in the entry block, so now we copy the value out
1557 // and into %rax.
1558 if (Subtarget->is64Bit() &&
1559 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1560 MachineFunction &MF = DAG.getMachineFunction();
1561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1562 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001564 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001566
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001569
1570 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001571 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps[0] = Chain; // Update chain.
1575
1576 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001577 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001578 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
1580 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001582}
1583
Evan Chengbf010eb2012-04-10 01:51:00 +00001584bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 if (N->getNumValues() != 1)
1586 return false;
1587 if (!N->hasNUsesOfValue(1, 0))
1588 return false;
1589
Evan Chengbf010eb2012-04-10 01:51:00 +00001590 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001592 if (Copy->getOpcode() == ISD::CopyToReg) {
1593 // If the copy has a glue operand, we conservatively assume it isn't safe to
1594 // perform a tail call.
1595 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1596 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001597 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001598 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001599 return false;
1600
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604 if (UI->getOpcode() != X86ISD::RET_FLAG)
1605 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001606 HasRet = true;
1607 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609 if (!HasRet)
1610 return false;
1611
1612 Chain = TCChain;
1613 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614}
1615
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616EVT
1617X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001618 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001620 // TODO: Is this also valid on 32-bit?
1621 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001622 ReturnMVT = MVT::i8;
1623 else
1624 ReturnMVT = MVT::i32;
1625
1626 EVT MinVT = getRegisterType(Context, ReturnMVT);
1627 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001628}
1629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630/// LowerCallResult - Lower the result values of a call into the
1631/// appropriate copies out of appropriate physical registers.
1632///
1633SDValue
1634X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001635 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 const SmallVectorImpl<ISD::InputArg> &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001638 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001639
Chris Lattnere32bbf62007-02-28 07:09:55 +00001640 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001641 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001643 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001644 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001646
Chris Lattner3085e152007-02-25 08:59:22 +00001647 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001648 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001649 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001654 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001655 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 }
1657
Evan Cheng79fb3b42009-02-20 20:43:02 +00001658 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659
1660 // If this is a call to a function that returns an fp value on the floating
1661 // point stack, we must guarantee the the value is popped from the stack, so
1662 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001663 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 // instead.
1665 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1666 // If we prefer to use the value in xmm registers, copy it out as f80 and
1667 // use a truncate to move it from fp stack reg to xmm reg.
1668 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001670 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1671 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001672 Val = Chain.getValue(0);
1673
1674 // Round the f80 to the right size, which also moves it to the appropriate
1675 // xmm register.
1676 if (CopyVT != VA.getValVT())
1677 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1678 // This truncation won't change the value.
1679 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001680 } else {
1681 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1682 CopyVT, InFlag).getValue(1);
1683 Val = Chain.getValue(0);
1684 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001685 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001687 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001690}
1691
1692
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001695//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001696// StdCall calling convention seems to be standard for many Windows' API
1697// routines and around. It differs from C calling convention just a little:
1698// callee should clean up the stack, not caller. Symbols should be also
1699// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001700// For info on fast calling convention see Fast Calling Convention (tail call)
1701// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1706 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001708
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001710}
1711
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001712/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714static bool
1715ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1716 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001718
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001720}
1721
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001722/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1723/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724/// the specific parameter attribute. The copy will be passed as a byval
1725/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001726static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001727CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001728 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1729 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001730 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001731
Dale Johannesendd64c412009-02-04 00:33:20 +00001732 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001733 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001734 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001735}
1736
Chris Lattner29689432010-03-11 00:22:57 +00001737/// IsTailCallConvention - Return true if the calling convention is one that
1738/// supports tail call optimization.
1739static bool IsTailCallConvention(CallingConv::ID CC) {
1740 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1741}
1742
Evan Cheng485fafc2011-03-21 01:19:09 +00001743bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001744 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001745 return false;
1746
1747 CallSite CS(CI);
1748 CallingConv::ID CalleeCC = CS.getCallingConv();
1749 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1750 return false;
1751
1752 return true;
1753}
1754
Evan Cheng0c439eb2010-01-27 00:07:07 +00001755/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1756/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1758 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001759 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001760}
1761
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762SDValue
1763X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::InputArg> &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 const CCValAssign &VA,
1768 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001770 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1773 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001774 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001775 EVT ValVT;
1776
1777 // If value is passed by pointer we have address passed instead of the value
1778 // itself.
1779 if (VA.getLocInfo() == CCValAssign::Indirect)
1780 ValVT = VA.getLocVT();
1781 else
1782 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001783
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001784 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001786 // In case of tail call optimization mark all arguments mutable. Since they
1787 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001788 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001789 unsigned Bytes = Flags.getByValSize();
1790 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1791 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 return DAG.getFrameIndex(FI, getPointerTy());
1793 } else {
1794 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001795 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1797 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001798 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001799 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001800 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001801}
1802
Dan Gohman475871a2008-07-27 21:46:04 +00001803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 bool isVarArg,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl,
1809 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 SmallVectorImpl<SDValue> &InVals)
1811 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 const Function* Fn = MF.getFunction();
1816 if (Fn->hasExternalLinkage() &&
1817 Subtarget->isTargetCygMing() &&
1818 Fn->getName() == "main")
1819 FuncInfo->setForceFramePointer(true);
1820
Evan Cheng1bc78042006-04-26 01:20:17 +00001821 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001823 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001824 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner29689432010-03-11 00:22:57 +00001826 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1827 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001828
Chris Lattner638402b2007-02-28 07:00:42 +00001829 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001831 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001833
1834 // Allocate shadow area for Win64
1835 if (IsWin64) {
1836 CCInfo.AllocateStack(32, 8);
1837 }
1838
Duncan Sands45907662010-10-31 13:21:44 +00001839 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001842 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
1845 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1846 // places.
1847 assert(VA.getValNo() != LastVal &&
1848 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001849 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001854 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001863 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001867 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001870 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Devang Patel68e6bee2011-02-21 23:21:26 +00001872 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1876 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1877 // right size.
1878 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
1881 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001882 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 // Handle MMX values passed in XMM regs.
1889 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001890 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1891 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 } else
1893 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001894 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 } else {
1896 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899
1900 // If value is passed via pointer - do a load.
1901 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001902 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001903 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001904
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001906 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907
Dan Gohman61a92132008-04-21 23:59:07 +00001908 // The x86-64 ABI for returning structs by value requires that we copy
1909 // the sret argument into %rax for the return. Save the argument into
1910 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001911 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001912 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1913 unsigned Reg = FuncInfo->getSRetReturnReg();
1914 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001916 FuncInfo->setSRetReturnReg(Reg);
1917 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001920 }
1921
Chris Lattnerf39f7712007-02-28 05:46:49 +00001922 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001923 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001924 if (FuncIsMadeTailCallSafe(CallConv,
1925 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001927
Evan Cheng1bc78042006-04-26 01:20:17 +00001928 // If the function takes variable number of arguments, make a frame index for
1929 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001930 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001931 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1932 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001933 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 }
1935 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1937
1938 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1944 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1947 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1948 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001949 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
1952 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 // The XMM registers which might contain var arg parameters are shadowed
1954 // in their paired GPR. So we only need to save the GPR to their home
1955 // slots.
1956 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 } else {
1959 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1960 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961
Chad Rosier30450e82011-12-22 22:35:21 +00001962 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1963 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964 }
1965 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1966 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967
Devang Patel578efa92009-06-05 21:57:13 +00001968 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001969 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1972 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001973 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001974 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001975 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001976 // Kernel mode asks for SSE to be disabled, so don't push them
1977 // on the stack.
1978 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001979
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001981 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001982 // Get to the caller-allocated home save location. Add 8 to account
1983 // for the return address.
1984 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001986 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001987 // Fixup to set vararg frame on shadow area (4 x i64).
1988 if (NumIntRegs < 4)
1989 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 } else {
1991 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001992 // registers, then we must store them to their spots on the stack so
1993 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1995 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1996 FuncInfo->setRegSaveFrameIndex(
1997 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002003 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2004 getPointerTy());
2005 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2008 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002009 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002010 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002013 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002014 MachinePointerInfo::getFixedStack(
2015 FuncInfo->getRegSaveFrameIndex(), Offset),
2016 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2022 // Now store the XMM (fp + vector) parameter registers.
2023 SmallVector<SDValue, 11> SaveXMMOps;
2024 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Craig Topperc9099502012-04-20 06:31:50 +00002026 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002027 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2028 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2031 FuncInfo->getRegSaveFrameIndex()));
2032 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2033 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002037 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002038 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2039 SaveXMMOps.push_back(Val);
2040 }
2041 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2042 MVT::Other,
2043 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002045
2046 if (!MemOps.empty())
2047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2048 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002051
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002053 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2054 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002056 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002058 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002059 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2060 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002062 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 // RegSaveFrameIndex is X86-64 only.
2066 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002067 if (CallConv == CallingConv::X86_FastCall ||
2068 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 // fastcc functions can't have varargs.
2070 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 }
Evan Cheng25caf632006-05-23 21:06:34 +00002072
Rafael Espindola76927d752011-08-30 19:39:58 +00002073 FuncInfo->setArgumentStackSize(StackSize);
2074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002076}
2077
Dan Gohman475871a2008-07-27 21:46:04 +00002078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2080 SDValue StackPtr, SDValue Arg,
2081 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002082 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002084 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002088 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002089
2090 return DAG.getStore(Chain, dl, Arg, PtrOff,
2091 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002092 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002093}
2094
Bill Wendling64e87322009-01-16 19:25:27 +00002095/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002097SDValue
2098X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002099 SDValue &OutRetAddr, SDValue Chain,
2100 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002101 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002103 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002105
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002107 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002108 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110}
2111
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002112/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002114static SDValue
2115EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002117 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 // Store the return address to the appropriate stack slot.
2119 if (!FPDiff) return Chain;
2120 // Calculate the new stack slot for the return address.
2121 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002123 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002127 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002128 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 return Chain;
2130}
2131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002133X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002134 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002135 SelectionDAG &DAG = CLI.DAG;
2136 DebugLoc &dl = CLI.DL;
2137 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2138 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2139 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2140 SDValue Chain = CLI.Chain;
2141 SDValue Callee = CLI.Callee;
2142 CallingConv::ID CallConv = CLI.CallConv;
2143 bool &isTailCall = CLI.IsTailCall;
2144 bool isVarArg = CLI.IsVarArg;
2145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 MachineFunction &MF = DAG.getMachineFunction();
2147 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002148 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002149 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002151 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152
Nick Lewycky22de16d2012-01-19 00:34:10 +00002153 if (MF.getTarget().Options.DisableTailCalls)
2154 isTailCall = false;
2155
Evan Cheng5f941932010-02-05 02:21:12 +00002156 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002157 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002158 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2159 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002160 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002161
2162 // Sibcalls are automatically detected tailcalls which do not require
2163 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002164 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002165 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002166
2167 if (isTailCall)
2168 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002169 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002170
Chris Lattner29689432010-03-11 00:22:57 +00002171 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2172 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002173
Chris Lattner638402b2007-02-28 07:00:42 +00002174 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002175 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002176 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002178
2179 // Allocate shadow area for Win64
2180 if (IsWin64) {
2181 CCInfo.AllocateStack(32, 8);
2182 }
2183
Duncan Sands45907662010-10-31 13:21:44 +00002184 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002185
Chris Lattner423c5f42007-02-28 05:31:48 +00002186 // Get a count of how many bytes are to be pushed on the stack.
2187 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002189 // This is a sibcall. The memory operands are available in caller's
2190 // own caller's stack.
2191 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002192 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2193 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002194 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002195
Gordon Henriksen86737662008-01-05 16:56:59 +00002196 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002197 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002199 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002200 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2201 FPDiff = NumBytesCallerPushed - NumBytes;
2202
2203 // Set the delta of movement of the returnaddr stackslot.
2204 // But only set if delta is greater than previous delta.
2205 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2206 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2207 }
2208
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 if (!IsSibcall)
2210 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002211
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002213 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002214 if (isTailCall && FPDiff)
2215 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2216 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002217
Dan Gohman475871a2008-07-27 21:46:04 +00002218 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2219 SmallVector<SDValue, 8> MemOpChains;
2220 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002221
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222 // Walk the register/memloc assignments, inserting copies/loads. In the case
2223 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002224 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2225 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002226 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002227 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002229 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002230
Chris Lattner423c5f42007-02-28 05:31:48 +00002231 // Promote the value if needed.
2232 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002233 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002234 case CCValAssign::Full: break;
2235 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002236 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002237 break;
2238 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002239 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002240 break;
2241 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002242 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2243 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2246 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002247 } else
2248 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2249 break;
2250 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002251 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002252 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002253 case CCValAssign::Indirect: {
2254 // Store the argument.
2255 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002256 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002257 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002258 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002259 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002260 Arg = SpillSlot;
2261 break;
2262 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Chris Lattner423c5f42007-02-28 05:31:48 +00002265 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002266 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2267 if (isVarArg && IsWin64) {
2268 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2269 // shadow reg if callee is a varargs function.
2270 unsigned ShadowReg = 0;
2271 switch (VA.getLocReg()) {
2272 case X86::XMM0: ShadowReg = X86::RCX; break;
2273 case X86::XMM1: ShadowReg = X86::RDX; break;
2274 case X86::XMM2: ShadowReg = X86::R8; break;
2275 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002276 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002277 if (ShadowReg)
2278 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002279 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002280 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002281 assert(VA.isMemLoc());
2282 if (StackPtr.getNode() == 0)
2283 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2284 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2285 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002286 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002288
Evan Cheng32fe1032006-05-25 00:59:30 +00002289 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002291 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002292
Evan Cheng347d5f72006-04-28 21:29:37 +00002293 // Build a sequence of copy-to-reg nodes chained together with token chain
2294 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 // Tail call byval lowering might overwrite argument registers so in case of
2297 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002300 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002301 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 InFlag = Chain.getValue(1);
2303 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002304
Chris Lattner88e1fd52009-07-09 04:24:46 +00002305 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2307 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002309 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2310 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002311 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002312 InFlag);
2313 InFlag = Chain.getValue(1);
2314 } else {
2315 // If we are tail calling and generating PIC/GOT style code load the
2316 // address of the callee into ECX. The value in ecx is used as target of
2317 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2318 // for tail calls on PIC/GOT architectures. Normally we would just put the
2319 // address of GOT into ebx and then call target@PLT. But for tail calls
2320 // ebx would be restored (since ebx is callee saved) before jumping to the
2321 // target@PLT.
2322
2323 // Note: The actual moving to ECX is done further down.
2324 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2325 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2326 !G->getGlobal()->hasProtectedVisibility())
2327 Callee = LowerGlobalAddress(Callee, DAG);
2328 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002329 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002330 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002331 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002332
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002333 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // From AMD64 ABI document:
2335 // For calls that may call functions that use varargs or stdargs
2336 // (prototype-less calls or calls to functions containing ellipsis (...) in
2337 // the declaration) %al is used as hidden argument to specify the number
2338 // of SSE registers used. The contents of %al do not need to match exactly
2339 // the number of registers, but must be an ubound on the number of SSE
2340 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002341
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002343 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2345 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2346 };
2347 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002348 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002349 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Dale Johannesendd64c412009-02-04 00:33:20 +00002351 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 InFlag = Chain.getValue(1);
2354 }
2355
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002356
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002357 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002358 if (isTailCall) {
2359 // Force all the incoming stack arguments to be loaded from the stack
2360 // before any new outgoing arguments are stored to the stack, because the
2361 // outgoing stack slots may alias the incoming argument stack slots, and
2362 // the alias isn't otherwise explicit. This is slightly more conservative
2363 // than necessary, because it means that each store effectively depends
2364 // on every argument instead of just those arguments it would clobber.
2365 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2366
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SmallVector<SDValue, 8> MemOpChains2;
2368 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002369 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002370 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002371 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002372 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002373 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2374 CCValAssign &VA = ArgLocs[i];
2375 if (VA.isRegLoc())
2376 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002377 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002378 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 // Create frame index.
2381 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002382 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002383 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002384 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002385
Duncan Sands276dcbd2008-03-21 09:14:45 +00002386 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002387 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002389 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002392 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002393
Dan Gohman98ca4f22009-08-05 01:29:28 +00002394 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2395 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002396 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002397 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002398 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002399 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002401 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002402 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002403 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002404 }
2405 }
2406
2407 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002409 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002410
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 // Copy arguments to their registers.
2412 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002413 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002414 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002415 InFlag = Chain.getValue(1);
2416 }
Dan Gohman475871a2008-07-27 21:46:04 +00002417 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002418
Gordon Henriksen86737662008-01-05 16:56:59 +00002419 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002420 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002421 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002422 }
2423
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002424 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2425 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2426 // In the 64-bit large code model, we have to make all calls
2427 // through a register, since the call instruction's 32-bit
2428 // pc-relative offset may not be large enough to hold the whole
2429 // address.
2430 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002431 // If the callee is a GlobalAddress node (quite common, every direct call
2432 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2433 // it.
2434
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002435 // We should use extra load for direct calls to dllimported functions in
2436 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002437 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002438 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002439 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002440 bool ExtraLoad = false;
2441 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002442
Chris Lattner48a7d022009-07-09 05:02:21 +00002443 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2444 // external symbols most go through the PLT in PIC mode. If the symbol
2445 // has hidden or protected visibility, or if it is static or local, then
2446 // we don't need to use the PLT - we can directly call it.
2447 if (Subtarget->isTargetELF() &&
2448 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002449 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002450 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002451 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002452 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002453 (!Subtarget->getTargetTriple().isMacOSX() ||
2454 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002455 // PC-relative references to external symbols should go through $stub,
2456 // unless we're building with the leopard linker or later, which
2457 // automatically synthesizes these stubs.
2458 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002459 } else if (Subtarget->isPICStyleRIPRel() &&
2460 isa<Function>(GV) &&
2461 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2462 // If the function is marked as non-lazy, generate an indirect call
2463 // which loads from the GOT directly. This avoids runtime overhead
2464 // at the cost of eager binding (and one extra byte of encoding).
2465 OpFlags = X86II::MO_GOTPCREL;
2466 WrapperKind = X86ISD::WrapperRIP;
2467 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002468 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002469
Devang Patel0d881da2010-07-06 22:08:15 +00002470 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002471 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002472
2473 // Add a wrapper if needed.
2474 if (WrapperKind != ISD::DELETED_NODE)
2475 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2476 // Add extra indirection if needed.
2477 if (ExtraLoad)
2478 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2479 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002480 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002481 }
Bill Wendling056292f2008-09-16 21:48:12 +00002482 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002483 unsigned char OpFlags = 0;
2484
Evan Cheng1bf891a2010-12-01 22:59:46 +00002485 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2486 // external symbols should go through the PLT.
2487 if (Subtarget->isTargetELF() &&
2488 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2489 OpFlags = X86II::MO_PLT;
2490 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002491 (!Subtarget->getTargetTriple().isMacOSX() ||
2492 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002493 // PC-relative references to external symbols should go through $stub,
2494 // unless we're building with the leopard linker or later, which
2495 // automatically synthesizes these stubs.
2496 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002497 }
Eric Christopherfd179292009-08-27 18:07:15 +00002498
Chris Lattner48a7d022009-07-09 05:02:21 +00002499 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2500 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002501 }
2502
Chris Lattnerd96d0722007-02-25 06:40:16 +00002503 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002504 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002505 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002506
Evan Chengf22f9b32010-02-06 03:28:46 +00002507 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002508 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2509 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002510 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002512
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002513 Ops.push_back(Chain);
2514 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002515
Dan Gohman98ca4f22009-08-05 01:29:28 +00002516 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002518
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 // Add argument registers to the end of the list so that they are known live
2520 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002521 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2522 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2523 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002524
Evan Cheng586ccac2008-03-18 23:36:35 +00002525 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002527 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2528
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002529 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002530 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002532
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002533 // Add a register mask operand representing the call-preserved registers.
2534 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2535 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2536 assert(Mask && "Missing call preserved mask for calling convention");
2537 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002538
Gabor Greifba36cb52008-08-28 21:40:38 +00002539 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002540 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002541
Dan Gohman98ca4f22009-08-05 01:29:28 +00002542 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002543 // We used to do:
2544 //// If this is the first return lowered for this function, add the regs
2545 //// to the liveout set for the function.
2546 // This isn't right, although it's probably harmless on x86; liveouts
2547 // should be computed from returns not tail calls. Consider a void
2548 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 return DAG.getNode(X86ISD::TC_RETURN, dl,
2550 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 }
2552
Dale Johannesenace16102009-02-03 19:33:06 +00002553 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002554 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002555
Chris Lattner2d297092006-05-23 18:50:38 +00002556 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002558 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2559 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002561 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2562 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002563 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002564 // pops the hidden struct pointer, so we have to push it back.
2565 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002566 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002567 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002568 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002569 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002570
Gordon Henriksenae636f82008-01-03 16:47:34 +00002571 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002572 if (!IsSibcall) {
2573 Chain = DAG.getCALLSEQ_END(Chain,
2574 DAG.getIntPtrConstant(NumBytes, true),
2575 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2576 true),
2577 InFlag);
2578 InFlag = Chain.getValue(1);
2579 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002580
Chris Lattner3085e152007-02-25 08:59:22 +00002581 // Handle result values, copying them out of physregs into vregs that we
2582 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2584 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002585}
2586
Evan Cheng25ab6902006-09-08 06:48:29 +00002587
2588//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// Fast Calling Convention (tail call) implementation
2590//===----------------------------------------------------------------------===//
2591
2592// Like std call, callee cleans arguments, convention except that ECX is
2593// reserved for storing the tail called function address. Only 2 registers are
2594// free for argument passing (inreg). Tail call optimization is performed
2595// provided:
2596// * tailcallopt is enabled
2597// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002598// On X86_64 architecture with GOT-style position independent code only local
2599// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002600// To keep the stack aligned according to platform abi the function
2601// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2602// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002603// If a tail called function callee has more arguments than the caller the
2604// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002605// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606// original REtADDR, but before the saved framepointer or the spilled registers
2607// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2608// stack layout:
2609// arg1
2610// arg2
2611// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002612// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002613// move area ]
2614// (possible EBP)
2615// ESI
2616// EDI
2617// local1 ..
2618
2619/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2620/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002621unsigned
2622X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2623 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 MachineFunction &MF = DAG.getMachineFunction();
2625 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002626 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002628 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002630 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2632 // Number smaller than 12 so just add the difference.
2633 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2634 } else {
2635 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002636 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002637 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002638 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002639 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002640}
2641
Evan Cheng5f941932010-02-05 02:21:12 +00002642/// MatchingStackOffset - Return true if the given stack call argument is
2643/// already available in the same position (relatively) of the caller's
2644/// incoming argument stack.
2645static
2646bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2647 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2648 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002649 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2650 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002651 if (Arg.getOpcode() == ISD::CopyFromReg) {
2652 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002653 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002654 return false;
2655 MachineInstr *Def = MRI->getVRegDef(VR);
2656 if (!Def)
2657 return false;
2658 if (!Flags.isByVal()) {
2659 if (!TII->isLoadFromStackSlot(Def, FI))
2660 return false;
2661 } else {
2662 unsigned Opcode = Def->getOpcode();
2663 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2664 Def->getOperand(1).isFI()) {
2665 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002667 } else
2668 return false;
2669 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002670 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2671 if (Flags.isByVal())
2672 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002673 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002674 // define @foo(%struct.X* %A) {
2675 // tail call @bar(%struct.X* byval %A)
2676 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002677 return false;
2678 SDValue Ptr = Ld->getBasePtr();
2679 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2680 if (!FINode)
2681 return false;
2682 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002683 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002684 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002685 FI = FINode->getIndex();
2686 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002687 } else
2688 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002689
Evan Cheng4cae1332010-03-05 08:38:04 +00002690 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002691 if (!MFI->isFixedObjectIndex(FI))
2692 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002693 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002694}
2695
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2697/// for tail call optimization. Targets which want to do tail call
2698/// optimization should implement this function.
2699bool
2700X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002701 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002703 bool isCalleeStructRet,
2704 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002705 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002706 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002707 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002709 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002710 CalleeCC != CallingConv::C)
2711 return false;
2712
Evan Cheng7096ae42010-01-29 06:45:59 +00002713 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002714 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002715 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002716 CallingConv::ID CallerCC = CallerF->getCallingConv();
2717 bool CCMatch = CallerCC == CalleeCC;
2718
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002719 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002720 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002721 return true;
2722 return false;
2723 }
2724
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002725 // Look for obvious safe cases to perform tail call optimization that do not
2726 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002727
Evan Cheng2c12cb42010-03-26 16:26:03 +00002728 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2729 // emit a special epilogue.
2730 if (RegInfo->needsStackRealignment(MF))
2731 return false;
2732
Evan Chenga375d472010-03-15 18:54:48 +00002733 // Also avoid sibcall optimization if either caller or callee uses struct
2734 // return semantics.
2735 if (isCalleeStructRet || isCallerStructRet)
2736 return false;
2737
Chad Rosier2416da32011-06-24 21:15:36 +00002738 // An stdcall caller is expected to clean up its arguments; the callee
2739 // isn't going to do that.
2740 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2741 return false;
2742
Chad Rosier871f6642011-05-18 19:59:50 +00002743 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002744 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002745 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002746
2747 // Optimizing for varargs on Win64 is unlikely to be safe without
2748 // additional testing.
2749 if (Subtarget->isTargetWin64())
2750 return false;
2751
Chad Rosier871f6642011-05-18 19:59:50 +00002752 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002753 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002754 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002755
Chad Rosier871f6642011-05-18 19:59:50 +00002756 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2757 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2758 if (!ArgLocs[i].isRegLoc())
2759 return false;
2760 }
2761
Chad Rosier30450e82011-12-22 22:35:21 +00002762 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2763 // stack. Therefore, if it's not used by the call it is not safe to optimize
2764 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002765 bool Unused = false;
2766 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2767 if (!Ins[i].Used) {
2768 Unused = true;
2769 break;
2770 }
2771 }
2772 if (Unused) {
2773 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002775 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002776 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002777 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002778 CCValAssign &VA = RVLocs[i];
2779 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2780 return false;
2781 }
2782 }
2783
Evan Cheng13617962010-04-30 01:12:32 +00002784 // If the calling conventions do not match, then we'd better make sure the
2785 // results are returned in the same way as what the caller expects.
2786 if (!CCMatch) {
2787 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002790 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2791
2792 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002793 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002794 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002795 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2796
2797 if (RVLocs1.size() != RVLocs2.size())
2798 return false;
2799 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2800 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2801 return false;
2802 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2803 return false;
2804 if (RVLocs1[i].isRegLoc()) {
2805 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2806 return false;
2807 } else {
2808 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2809 return false;
2810 }
2811 }
2812 }
2813
Evan Chenga6bff982010-01-30 01:22:00 +00002814 // If the callee takes no arguments then go on to check the results of the
2815 // call.
2816 if (!Outs.empty()) {
2817 // Check if stack adjustment is needed. For now, do not do this if any
2818 // argument is passed on the stack.
2819 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002820 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002821 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002822
2823 // Allocate shadow area for Win64
2824 if (Subtarget->isTargetWin64()) {
2825 CCInfo.AllocateStack(32, 8);
2826 }
2827
Duncan Sands45907662010-10-31 13:21:44 +00002828 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002829 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002830 MachineFunction &MF = DAG.getMachineFunction();
2831 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2832 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002833
2834 // Check if the arguments are already laid out in the right way as
2835 // the caller's fixed stack objects.
2836 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002837 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2838 const X86InstrInfo *TII =
2839 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2841 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002842 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002844 if (VA.getLocInfo() == CCValAssign::Indirect)
2845 return false;
2846 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002847 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2848 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002849 return false;
2850 }
2851 }
2852 }
Evan Cheng9c044672010-05-29 01:35:22 +00002853
2854 // If the tailcall address may be in a register, then make sure it's
2855 // possible to register allocate for it. In 32-bit, the call address can
2856 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002857 // callee-saved registers are restored. These happen to be the same
2858 // registers used to pass 'inreg' arguments so watch out for those.
2859 if (!Subtarget->is64Bit() &&
2860 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002861 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002862 unsigned NumInRegs = 0;
2863 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2864 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002865 if (!VA.isRegLoc())
2866 continue;
2867 unsigned Reg = VA.getLocReg();
2868 switch (Reg) {
2869 default: break;
2870 case X86::EAX: case X86::EDX: case X86::ECX:
2871 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002872 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002873 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002874 }
2875 }
2876 }
Evan Chenga6bff982010-01-30 01:22:00 +00002877 }
Evan Chengb1712452010-01-27 06:25:16 +00002878
Evan Cheng86809cc2010-02-03 03:28:02 +00002879 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002880}
2881
Dan Gohman3df24e62008-09-03 23:12:08 +00002882FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002883X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2884 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002885}
2886
2887
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002888//===----------------------------------------------------------------------===//
2889// Other Lowering Hooks
2890//===----------------------------------------------------------------------===//
2891
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002892static bool MayFoldLoad(SDValue Op) {
2893 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2894}
2895
2896static bool MayFoldIntoStore(SDValue Op) {
2897 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2898}
2899
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900static bool isTargetShuffle(unsigned Opcode) {
2901 switch(Opcode) {
2902 default: return false;
2903 case X86ISD::PSHUFD:
2904 case X86ISD::PSHUFHW:
2905 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002906 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002907 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002909 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002910 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002911 case X86ISD::MOVLPS:
2912 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002913 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002914 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002915 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916 case X86ISD::MOVSS:
2917 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002918 case X86ISD::UNPCKL:
2919 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002920 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002921 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002922 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002923 return true;
2924 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925}
2926
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002927static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002928 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002929 switch(Opc) {
2930 default: llvm_unreachable("Unknown x86 shuffle node");
2931 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002932 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002933 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002934 return DAG.getNode(Opc, dl, VT, V1);
2935 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002936}
2937
2938static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002939 SDValue V1, unsigned TargetMask,
2940 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941 switch(Opc) {
2942 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002944 case X86ISD::PSHUFHW:
2945 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002946 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002947 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002948 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2949 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002950}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002951
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002953 SDValue V1, SDValue V2, unsigned TargetMask,
2954 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955 switch(Opc) {
2956 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002957 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002958 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002959 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002960 return DAG.getNode(Opc, dl, VT, V1, V2,
2961 DAG.getConstant(TargetMask, MVT::i8));
2962 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002963}
2964
2965static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2966 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2967 switch(Opc) {
2968 default: llvm_unreachable("Unknown x86 shuffle node");
2969 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002970 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002971 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002972 case X86ISD::MOVLPS:
2973 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002974 case X86ISD::MOVSS:
2975 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002976 case X86ISD::UNPCKL:
2977 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002978 return DAG.getNode(Opc, dl, VT, V1, V2);
2979 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002980}
2981
Dan Gohmand858e902010-04-17 15:26:15 +00002982SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002983 MachineFunction &MF = DAG.getMachineFunction();
2984 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2985 int ReturnAddrIndex = FuncInfo->getRAIndex();
2986
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987 if (ReturnAddrIndex == 0) {
2988 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002989 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002990 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002991 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002992 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002993 }
2994
Evan Cheng25ab6902006-09-08 06:48:29 +00002995 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002996}
2997
2998
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002999bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3000 bool hasSymbolicDisplacement) {
3001 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003002 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003003 return false;
3004
3005 // If we don't have a symbolic displacement - we don't have any extra
3006 // restrictions.
3007 if (!hasSymbolicDisplacement)
3008 return true;
3009
3010 // FIXME: Some tweaks might be needed for medium code model.
3011 if (M != CodeModel::Small && M != CodeModel::Kernel)
3012 return false;
3013
3014 // For small code model we assume that latest object is 16MB before end of 31
3015 // bits boundary. We may also accept pretty large negative constants knowing
3016 // that all objects are in the positive half of address space.
3017 if (M == CodeModel::Small && Offset < 16*1024*1024)
3018 return true;
3019
3020 // For kernel code model we know that all object resist in the negative half
3021 // of 32bits address space. We may not accept negative offsets, since they may
3022 // be just off and we may accept pretty large positive ones.
3023 if (M == CodeModel::Kernel && Offset > 0)
3024 return true;
3025
3026 return false;
3027}
3028
Evan Chengef41ff62011-06-23 17:54:54 +00003029/// isCalleePop - Determines whether the callee is required to pop its
3030/// own arguments. Callee pop is necessary to support tail calls.
3031bool X86::isCalleePop(CallingConv::ID CallingConv,
3032 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3033 if (IsVarArg)
3034 return false;
3035
3036 switch (CallingConv) {
3037 default:
3038 return false;
3039 case CallingConv::X86_StdCall:
3040 return !is64Bit;
3041 case CallingConv::X86_FastCall:
3042 return !is64Bit;
3043 case CallingConv::X86_ThisCall:
3044 return !is64Bit;
3045 case CallingConv::Fast:
3046 return TailCallOpt;
3047 case CallingConv::GHC:
3048 return TailCallOpt;
3049 }
3050}
3051
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003052/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3053/// specific condition code, returning the condition code and the LHS/RHS of the
3054/// comparison to make.
3055static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3056 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003057 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003058 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3059 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3060 // X > -1 -> X == 0, jump !sign.
3061 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003063 }
3064 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003065 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003067 }
3068 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003069 // X < 1 -> X <= 0
3070 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003071 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003072 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003073 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003074
Evan Chengd9558e02006-01-06 00:43:03 +00003075 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003076 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003077 case ISD::SETEQ: return X86::COND_E;
3078 case ISD::SETGT: return X86::COND_G;
3079 case ISD::SETGE: return X86::COND_GE;
3080 case ISD::SETLT: return X86::COND_L;
3081 case ISD::SETLE: return X86::COND_LE;
3082 case ISD::SETNE: return X86::COND_NE;
3083 case ISD::SETULT: return X86::COND_B;
3084 case ISD::SETUGT: return X86::COND_A;
3085 case ISD::SETULE: return X86::COND_BE;
3086 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003087 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003089
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003091
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003093 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3094 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3096 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003097 }
3098
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 switch (SetCCOpcode) {
3100 default: break;
3101 case ISD::SETOLT:
3102 case ISD::SETOLE:
3103 case ISD::SETUGT:
3104 case ISD::SETUGE:
3105 std::swap(LHS, RHS);
3106 break;
3107 }
3108
3109 // On a floating point condition, the flags are set as follows:
3110 // ZF PF CF op
3111 // 0 | 0 | 0 | X > Y
3112 // 0 | 0 | 1 | X < Y
3113 // 1 | 0 | 0 | X == Y
3114 // 1 | 1 | 1 | unordered
3115 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003116 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETOLT: // flipped
3120 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 case ISD::SETOLE: // flipped
3123 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003124 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 case ISD::SETUGT: // flipped
3126 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 case ISD::SETUGE: // flipped
3129 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003130 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003132 case ISD::SETNE: return X86::COND_NE;
3133 case ISD::SETUO: return X86::COND_P;
3134 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003135 case ISD::SETOEQ:
3136 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003137 }
Evan Chengd9558e02006-01-06 00:43:03 +00003138}
3139
Evan Cheng4a460802006-01-11 00:33:36 +00003140/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3141/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003142/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003143static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003144 switch (X86CC) {
3145 default:
3146 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003147 case X86::COND_B:
3148 case X86::COND_BE:
3149 case X86::COND_E:
3150 case X86::COND_P:
3151 case X86::COND_A:
3152 case X86::COND_AE:
3153 case X86::COND_NE:
3154 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003155 return true;
3156 }
3157}
3158
Evan Chengeb2f9692009-10-27 19:56:55 +00003159/// isFPImmLegal - Returns true if the target can instruction select the
3160/// specified FP immediate natively. If false, the legalizer will
3161/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003162bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003163 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3164 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3165 return true;
3166 }
3167 return false;
3168}
3169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3171/// the specified range (L, H].
3172static bool isUndefOrInRange(int Val, int Low, int Hi) {
3173 return (Val < 0) || (Val >= Low && Val < Hi);
3174}
3175
3176/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3177/// specified value.
3178static bool isUndefOrEqual(int Val, int CmpVal) {
3179 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003182}
3183
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003184/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3185/// from position Pos and ending in Pos+Size, falls within the specified
3186/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003188 unsigned Pos, unsigned Size, int Low) {
3189 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003190 if (!isUndefOrEqual(Mask[i], Low))
3191 return false;
3192 return true;
3193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3196/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3197/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003199 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 return (Mask[0] < 2 && Mask[1] < 2);
3203 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3207/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003208static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3209 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003213 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003217 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003218 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Craig Toppera9a568a2012-05-02 08:03:44 +00003221 if (VT == MVT::v16i16) {
3222 // Lower quadword copied in order or undef.
3223 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3224 return false;
3225
3226 // Upper quadword shuffled.
3227 for (unsigned i = 12; i != 16; ++i)
3228 if (!isUndefOrInRange(Mask[i], 12, 16))
3229 return false;
3230 }
3231
Evan Cheng506d3df2006-03-29 23:07:14 +00003232 return true;
3233}
3234
Nate Begeman9008ca62009-04-27 18:41:29 +00003235/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3236/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003237static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3238 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003240
Rafael Espindola15684b22009-04-24 12:40:33 +00003241 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003242 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3243 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003244
Rafael Espindola15684b22009-04-24 12:40:33 +00003245 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003246 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003247 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003248 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003249
Craig Toppera9a568a2012-05-02 08:03:44 +00003250 if (VT == MVT::v16i16) {
3251 // Upper quadword copied in order.
3252 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3253 return false;
3254
3255 // Lower quadword shuffled.
3256 for (unsigned i = 8; i != 12; ++i)
3257 if (!isUndefOrInRange(Mask[i], 8, 12))
3258 return false;
3259 }
3260
Rafael Espindola15684b22009-04-24 12:40:33 +00003261 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003262}
3263
Nate Begemana09008b2009-10-19 02:17:23 +00003264/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3265/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003266static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3267 const X86Subtarget *Subtarget) {
3268 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3269 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003270 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003271
Craig Topper0e2037b2012-01-20 05:53:00 +00003272 unsigned NumElts = VT.getVectorNumElements();
3273 unsigned NumLanes = VT.getSizeInBits()/128;
3274 unsigned NumLaneElts = NumElts/NumLanes;
3275
3276 // Do not handle 64-bit element shuffles with palignr.
3277 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003278 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003279
Craig Topper0e2037b2012-01-20 05:53:00 +00003280 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3281 unsigned i;
3282 for (i = 0; i != NumLaneElts; ++i) {
3283 if (Mask[i+l] >= 0)
3284 break;
3285 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003286
Craig Topper0e2037b2012-01-20 05:53:00 +00003287 // Lane is all undef, go to next lane
3288 if (i == NumLaneElts)
3289 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003290
Craig Topper0e2037b2012-01-20 05:53:00 +00003291 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003292
Craig Topper0e2037b2012-01-20 05:53:00 +00003293 // Make sure its in this lane in one of the sources
3294 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3295 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003296 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003297
3298 // If not lane 0, then we must match lane 0
3299 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3300 return false;
3301
3302 // Correct second source to be contiguous with first source
3303 if (Start >= (int)NumElts)
3304 Start -= NumElts - NumLaneElts;
3305
3306 // Make sure we're shifting in the right direction.
3307 if (Start <= (int)(i+l))
3308 return false;
3309
3310 Start -= i;
3311
3312 // Check the rest of the elements to see if they are consecutive.
3313 for (++i; i != NumLaneElts; ++i) {
3314 int Idx = Mask[i+l];
3315
3316 // Make sure its in this lane
3317 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3318 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3319 return false;
3320
3321 // If not lane 0, then we must match lane 0
3322 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3323 return false;
3324
3325 if (Idx >= (int)NumElts)
3326 Idx -= NumElts - NumLaneElts;
3327
3328 if (!isUndefOrEqual(Idx, Start+i))
3329 return false;
3330
3331 }
Nate Begemana09008b2009-10-19 02:17:23 +00003332 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003333
Nate Begemana09008b2009-10-19 02:17:23 +00003334 return true;
3335}
3336
Craig Topper1a7700a2012-01-19 08:19:12 +00003337/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3338/// the two vector operands have swapped position.
3339static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3340 unsigned NumElems) {
3341 for (unsigned i = 0; i != NumElems; ++i) {
3342 int idx = Mask[i];
3343 if (idx < 0)
3344 continue;
3345 else if (idx < (int)NumElems)
3346 Mask[i] = idx + NumElems;
3347 else
3348 Mask[i] = idx - NumElems;
3349 }
3350}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003351
Craig Topper1a7700a2012-01-19 08:19:12 +00003352/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3353/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3354/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3355/// reverse of what x86 shuffles want.
3356static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3357 bool Commuted = false) {
3358 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003359 return false;
3360
Craig Topper1a7700a2012-01-19 08:19:12 +00003361 unsigned NumElems = VT.getVectorNumElements();
3362 unsigned NumLanes = VT.getSizeInBits()/128;
3363 unsigned NumLaneElems = NumElems/NumLanes;
3364
3365 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003366 return false;
3367
3368 // VSHUFPSY divides the resulting vector into 4 chunks.
3369 // The sources are also splitted into 4 chunks, and each destination
3370 // chunk must come from a different source chunk.
3371 //
3372 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3373 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3374 //
3375 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3376 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3377 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003378 // VSHUFPDY divides the resulting vector into 4 chunks.
3379 // The sources are also splitted into 4 chunks, and each destination
3380 // chunk must come from a different source chunk.
3381 //
3382 // SRC1 => X3 X2 X1 X0
3383 // SRC2 => Y3 Y2 Y1 Y0
3384 //
3385 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3386 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003387 unsigned HalfLaneElems = NumLaneElems/2;
3388 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3389 for (unsigned i = 0; i != NumLaneElems; ++i) {
3390 int Idx = Mask[i+l];
3391 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3392 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3393 return false;
3394 // For VSHUFPSY, the mask of the second half must be the same as the
3395 // first but with the appropriate offsets. This works in the same way as
3396 // VPERMILPS works with masks.
3397 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3398 continue;
3399 if (!isUndefOrEqual(Idx, Mask[i]+l))
3400 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003401 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003402 }
3403
3404 return true;
3405}
3406
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003407/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3408/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003409static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003410 unsigned NumElems = VT.getVectorNumElements();
3411
3412 if (VT.getSizeInBits() != 128)
3413 return false;
3414
3415 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003416 return false;
3417
Evan Cheng2064a2b2006-03-28 06:50:32 +00003418 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003419 return isUndefOrEqual(Mask[0], 6) &&
3420 isUndefOrEqual(Mask[1], 7) &&
3421 isUndefOrEqual(Mask[2], 2) &&
3422 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003423}
3424
Nate Begeman0b10b912009-11-07 23:17:15 +00003425/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3426/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3427/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003428static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003429 unsigned NumElems = VT.getVectorNumElements();
3430
3431 if (VT.getSizeInBits() != 128)
3432 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003433
Nate Begeman0b10b912009-11-07 23:17:15 +00003434 if (NumElems != 4)
3435 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003436
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 return isUndefOrEqual(Mask[0], 2) &&
3438 isUndefOrEqual(Mask[1], 3) &&
3439 isUndefOrEqual(Mask[2], 2) &&
3440 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003441}
3442
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3444/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003445static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003446 if (VT.getSizeInBits() != 128)
3447 return false;
3448
Craig Topperdd637ae2012-02-19 05:41:45 +00003449 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451 if (NumElems != 2 && NumElems != 4)
3452 return false;
3453
Chad Rosier238ae312012-04-30 17:47:15 +00003454 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003455 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003456 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
Chad Rosier238ae312012-04-30 17:47:15 +00003458 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003459 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461
3462 return true;
3463}
3464
Nate Begeman0b10b912009-11-07 23:17:15 +00003465/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3466/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003467static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3468 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469
David Greenea20244d2011-03-02 17:23:43 +00003470 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003471 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472 return false;
3473
Chad Rosier238ae312012-04-30 17:47:15 +00003474 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003475 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003476 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003477
Chad Rosier238ae312012-04-30 17:47:15 +00003478 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3479 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003480 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481
3482 return true;
3483}
3484
Evan Cheng0038e592006-03-28 00:39:58 +00003485/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3486/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003487static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003488 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003489 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003490
3491 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3492 "Unsupported vector type for unpckh");
3493
Craig Topper6347e862011-11-21 06:57:39 +00003494 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003495 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003496 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003497
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003498 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3499 // independently on 128-bit lanes.
3500 unsigned NumLanes = VT.getSizeInBits()/128;
3501 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003502
Craig Topper94438ba2011-12-16 08:06:31 +00003503 for (unsigned l = 0; l != NumLanes; ++l) {
3504 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3505 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003506 i += 2, ++j) {
3507 int BitI = Mask[i];
3508 int BitI1 = Mask[i+1];
3509 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003510 return false;
David Greenea20244d2011-03-02 17:23:43 +00003511 if (V2IsSplat) {
3512 if (!isUndefOrEqual(BitI1, NumElts))
3513 return false;
3514 } else {
3515 if (!isUndefOrEqual(BitI1, j + NumElts))
3516 return false;
3517 }
Evan Cheng39623da2006-04-20 08:58:49 +00003518 }
Evan Cheng0038e592006-03-28 00:39:58 +00003519 }
David Greenea20244d2011-03-02 17:23:43 +00003520
Evan Cheng0038e592006-03-28 00:39:58 +00003521 return true;
3522}
3523
Evan Cheng4fcb9222006-03-28 02:43:26 +00003524/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3525/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003526static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003527 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003528 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003529
3530 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3531 "Unsupported vector type for unpckh");
3532
Craig Topper6347e862011-11-21 06:57:39 +00003533 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003534 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003536
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003537 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3538 // independently on 128-bit lanes.
3539 unsigned NumLanes = VT.getSizeInBits()/128;
3540 unsigned NumLaneElts = NumElts/NumLanes;
3541
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003543 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3544 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003545 int BitI = Mask[i];
3546 int BitI1 = Mask[i+1];
3547 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003548 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003549 if (V2IsSplat) {
3550 if (isUndefOrEqual(BitI1, NumElts))
3551 return false;
3552 } else {
3553 if (!isUndefOrEqual(BitI1, j+NumElts))
3554 return false;
3555 }
Evan Cheng39623da2006-04-20 08:58:49 +00003556 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003557 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003558 return true;
3559}
3560
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003561/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3562/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3563/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003564static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003565 bool HasAVX2) {
3566 unsigned NumElts = VT.getVectorNumElements();
3567
3568 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3569 "Unsupported vector type for unpckh");
3570
3571 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3572 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003573 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003574
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003575 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3576 // FIXME: Need a better way to get rid of this, there's no latency difference
3577 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3578 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003579 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003580 return false;
3581
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003582 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3583 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003584 unsigned NumLanes = VT.getSizeInBits()/128;
3585 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003586
Craig Topper94438ba2011-12-16 08:06:31 +00003587 for (unsigned l = 0; l != NumLanes; ++l) {
3588 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3589 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003590 i += 2, ++j) {
3591 int BitI = Mask[i];
3592 int BitI1 = Mask[i+1];
3593
3594 if (!isUndefOrEqual(BitI, j))
3595 return false;
3596 if (!isUndefOrEqual(BitI1, j))
3597 return false;
3598 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003599 }
David Greenea20244d2011-03-02 17:23:43 +00003600
Rafael Espindola15684b22009-04-24 12:40:33 +00003601 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003602}
3603
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003604/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3605/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3606/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003607static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003608 unsigned NumElts = VT.getVectorNumElements();
3609
3610 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3611 "Unsupported vector type for unpckh");
3612
3613 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3614 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003615 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003616
Craig Topper94438ba2011-12-16 08:06:31 +00003617 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3618 // independently on 128-bit lanes.
3619 unsigned NumLanes = VT.getSizeInBits()/128;
3620 unsigned NumLaneElts = NumElts/NumLanes;
3621
3622 for (unsigned l = 0; l != NumLanes; ++l) {
3623 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3624 i != (l+1)*NumLaneElts; i += 2, ++j) {
3625 int BitI = Mask[i];
3626 int BitI1 = Mask[i+1];
3627 if (!isUndefOrEqual(BitI, j))
3628 return false;
3629 if (!isUndefOrEqual(BitI1, j))
3630 return false;
3631 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003632 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003633 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003634}
3635
Evan Cheng017dcc62006-04-21 01:05:10 +00003636/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3637/// specifies a shuffle of elements that is suitable for input to MOVSS,
3638/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003639static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003640 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003641 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003642 if (VT.getSizeInBits() == 256)
3643 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003644
Craig Topperc612d792012-01-02 09:17:37 +00003645 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003646
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003648 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003649
Craig Topperc612d792012-01-02 09:17:37 +00003650 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003653
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003654 return true;
3655}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003656
Craig Topper70b883b2011-11-28 10:14:51 +00003657/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003658/// as permutations between 128-bit chunks or halves. As an example: this
3659/// shuffle bellow:
3660/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3661/// The first half comes from the second half of V1 and the second half from the
3662/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003663static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003664 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 return false;
3666
3667 // The shuffle result is divided into half A and half B. In total the two
3668 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3669 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003670 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003671 bool MatchA = false, MatchB = false;
3672
3673 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003674 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3676 MatchA = true;
3677 break;
3678 }
3679 }
3680
3681 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003682 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003683 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3684 MatchB = true;
3685 break;
3686 }
3687 }
3688
3689 return MatchA && MatchB;
3690}
3691
Craig Topper70b883b2011-11-28 10:14:51 +00003692/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3693/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003694static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003695 EVT VT = SVOp->getValueType(0);
3696
Craig Topperc612d792012-01-02 09:17:37 +00003697 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003698
Craig Topperc612d792012-01-02 09:17:37 +00003699 unsigned FstHalf = 0, SndHalf = 0;
3700 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 if (SVOp->getMaskElt(i) > 0) {
3702 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3703 break;
3704 }
3705 }
Craig Topperc612d792012-01-02 09:17:37 +00003706 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003707 if (SVOp->getMaskElt(i) > 0) {
3708 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3709 break;
3710 }
3711 }
3712
3713 return (FstHalf | (SndHalf << 4));
3714}
3715
Craig Topper70b883b2011-11-28 10:14:51 +00003716/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003717/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3718/// Note that VPERMIL mask matching is different depending whether theunderlying
3719/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3720/// to the same elements of the low, but to the higher half of the source.
3721/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003722/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003723static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003724 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003728 // Only match 256-bit with 32/64-bit types
3729 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003730 return false;
3731
Craig Topperc612d792012-01-02 09:17:37 +00003732 unsigned NumLanes = VT.getSizeInBits()/128;
3733 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003734 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003735 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003736 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003737 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003739 continue;
3740 // VPERMILPS handling
3741 if (Mask[i] < 0)
3742 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003743 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003744 return false;
3745 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003746 }
3747
3748 return true;
3749}
3750
Craig Topper5aaffa82012-02-19 02:53:47 +00003751/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003752/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003753/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003754static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003756 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003757 if (VT.getSizeInBits() == 256)
3758 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003759 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003760 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003761
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003763 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003764
Craig Topperc612d792012-01-02 09:17:37 +00003765 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3767 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3768 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003769 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003770
Evan Cheng39623da2006-04-20 08:58:49 +00003771 return true;
3772}
3773
Evan Chengd9539472006-04-14 21:59:03 +00003774/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3775/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003776/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003777static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003778 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003779 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003780 return false;
3781
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003782 unsigned NumElems = VT.getVectorNumElements();
3783
3784 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3785 (VT.getSizeInBits() == 256 && NumElems != 8))
3786 return false;
3787
3788 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003789 for (unsigned i = 0; i != NumElems; i += 2)
3790 if (!isUndefOrEqual(Mask[i], i+1) ||
3791 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003792 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003793
3794 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003795}
3796
3797/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3798/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003799/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003800static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003801 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003802 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003803 return false;
3804
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003805 unsigned NumElems = VT.getVectorNumElements();
3806
3807 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3808 (VT.getSizeInBits() == 256 && NumElems != 8))
3809 return false;
3810
3811 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003812 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003813 if (!isUndefOrEqual(Mask[i], i) ||
3814 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003816
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003817 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003818}
3819
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003820/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3821/// specifies a shuffle of elements that is suitable for input to 256-bit
3822/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003823static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003824 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003825
Craig Topperbeabc6c2011-12-05 06:56:46 +00003826 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003827 return false;
3828
Craig Topperc612d792012-01-02 09:17:37 +00003829 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003830 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003831 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003832 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003833 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003834 return false;
3835 return true;
3836}
3837
Evan Cheng0b457f02008-09-25 20:50:48 +00003838/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003839/// specifies a shuffle of elements that is suitable for input to 128-bit
3840/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003841static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003842 if (VT.getSizeInBits() != 128)
3843 return false;
3844
Craig Topperc612d792012-01-02 09:17:37 +00003845 unsigned e = VT.getVectorNumElements() / 2;
3846 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003847 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003848 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003849 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003850 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003851 return false;
3852 return true;
3853}
3854
David Greenec38a03e2011-02-03 15:50:00 +00003855/// isVEXTRACTF128Index - Return true if the specified
3856/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3857/// suitable for input to VEXTRACTF128.
3858bool X86::isVEXTRACTF128Index(SDNode *N) {
3859 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3860 return false;
3861
3862 // The index should be aligned on a 128-bit boundary.
3863 uint64_t Index =
3864 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3865
3866 unsigned VL = N->getValueType(0).getVectorNumElements();
3867 unsigned VBits = N->getValueType(0).getSizeInBits();
3868 unsigned ElSize = VBits / VL;
3869 bool Result = (Index * ElSize) % 128 == 0;
3870
3871 return Result;
3872}
3873
David Greeneccacdc12011-02-04 16:08:29 +00003874/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3875/// operand specifies a subvector insert that is suitable for input to
3876/// VINSERTF128.
3877bool X86::isVINSERTF128Index(SDNode *N) {
3878 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3879 return false;
3880
3881 // The index should be aligned on a 128-bit boundary.
3882 uint64_t Index =
3883 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3884
3885 unsigned VL = N->getValueType(0).getVectorNumElements();
3886 unsigned VBits = N->getValueType(0).getSizeInBits();
3887 unsigned ElSize = VBits / VL;
3888 bool Result = (Index * ElSize) % 128 == 0;
3889
3890 return Result;
3891}
3892
Evan Cheng63d33002006-03-22 08:01:21 +00003893/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003894/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003895/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003896static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003897 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003898
Craig Topper1a7700a2012-01-19 08:19:12 +00003899 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3900 "Unsupported vector type for PSHUF/SHUFP");
3901
3902 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3903 // independently on 128-bit lanes.
3904 unsigned NumElts = VT.getVectorNumElements();
3905 unsigned NumLanes = VT.getSizeInBits()/128;
3906 unsigned NumLaneElts = NumElts/NumLanes;
3907
3908 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3909 "Only supports 2 or 4 elements per lane");
3910
3911 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003912 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003913 for (unsigned i = 0; i != NumElts; ++i) {
3914 int Elt = N->getMaskElt(i);
3915 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003916 Elt &= NumLaneElts - 1;
3917 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003918 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003919 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003920
Evan Cheng63d33002006-03-22 08:01:21 +00003921 return Mask;
3922}
3923
Evan Cheng506d3df2006-03-29 23:07:14 +00003924/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003925/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003926static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003927 EVT VT = N->getValueType(0);
3928
3929 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3930 "Unsupported vector type for PSHUFHW");
3931
3932 unsigned NumElts = VT.getVectorNumElements();
3933
Evan Cheng506d3df2006-03-29 23:07:14 +00003934 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003935 for (unsigned l = 0; l != NumElts; l += 8) {
3936 // 8 nodes per lane, but we only care about the last 4.
3937 for (unsigned i = 0; i < 4; ++i) {
3938 int Elt = N->getMaskElt(l+i+4);
3939 if (Elt < 0) continue;
3940 Elt &= 0x3; // only 2-bits.
3941 Mask |= Elt << (i * 2);
3942 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003943 }
Craig Topper6b28d352012-05-03 07:12:59 +00003944
Evan Cheng506d3df2006-03-29 23:07:14 +00003945 return Mask;
3946}
3947
3948/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003949/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003950static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003951 EVT VT = N->getValueType(0);
3952
3953 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3954 "Unsupported vector type for PSHUFHW");
3955
3956 unsigned NumElts = VT.getVectorNumElements();
3957
Evan Cheng506d3df2006-03-29 23:07:14 +00003958 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003959 for (unsigned l = 0; l != NumElts; l += 8) {
3960 // 8 nodes per lane, but we only care about the first 4.
3961 for (unsigned i = 0; i < 4; ++i) {
3962 int Elt = N->getMaskElt(l+i);
3963 if (Elt < 0) continue;
3964 Elt &= 0x3; // only 2-bits
3965 Mask |= Elt << (i * 2);
3966 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003967 }
Craig Topper6b28d352012-05-03 07:12:59 +00003968
Evan Cheng506d3df2006-03-29 23:07:14 +00003969 return Mask;
3970}
3971
Nate Begemana09008b2009-10-19 02:17:23 +00003972/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3973/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003974static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3975 EVT VT = SVOp->getValueType(0);
3976 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003977
Craig Topper0e2037b2012-01-20 05:53:00 +00003978 unsigned NumElts = VT.getVectorNumElements();
3979 unsigned NumLanes = VT.getSizeInBits()/128;
3980 unsigned NumLaneElts = NumElts/NumLanes;
3981
3982 int Val = 0;
3983 unsigned i;
3984 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003985 Val = SVOp->getMaskElt(i);
3986 if (Val >= 0)
3987 break;
3988 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003989 if (Val >= (int)NumElts)
3990 Val -= NumElts - NumLaneElts;
3991
Eli Friedman63f8dde2011-07-25 21:36:45 +00003992 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003993 return (Val - i) * EltSize;
3994}
3995
David Greenec38a03e2011-02-03 15:50:00 +00003996/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3997/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3998/// instructions.
3999unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4000 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4001 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4002
4003 uint64_t Index =
4004 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4005
4006 EVT VecVT = N->getOperand(0).getValueType();
4007 EVT ElVT = VecVT.getVectorElementType();
4008
4009 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004010 return Index / NumElemsPerChunk;
4011}
4012
David Greeneccacdc12011-02-04 16:08:29 +00004013/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4014/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4015/// instructions.
4016unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4017 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4018 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4019
4020 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004021 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004022
4023 EVT VecVT = N->getValueType(0);
4024 EVT ElVT = VecVT.getVectorElementType();
4025
4026 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004027 return Index / NumElemsPerChunk;
4028}
4029
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004030/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4031/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4032/// Handles 256-bit.
4033static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4034 EVT VT = N->getValueType(0);
4035
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004036 unsigned NumElts = VT.getVectorNumElements();
4037
Craig Topper095c5282012-04-15 23:48:57 +00004038 assert((VT.is256BitVector() && NumElts == 4) &&
4039 "Unsupported vector type for VPERMQ/VPERMPD");
4040
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004041 unsigned Mask = 0;
4042 for (unsigned i = 0; i != NumElts; ++i) {
4043 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004044 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004045 continue;
4046 Mask |= Elt << (i*2);
4047 }
4048
4049 return Mask;
4050}
Evan Cheng37b73872009-07-30 08:33:02 +00004051/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4052/// constant +0.0.
4053bool X86::isZeroNode(SDValue Elt) {
4054 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004055 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004056 (isa<ConstantFPSDNode>(Elt) &&
4057 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4058}
4059
Nate Begeman9008ca62009-04-27 18:41:29 +00004060/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4061/// their permute mask.
4062static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4063 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004064 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004065 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004067
Nate Begeman5a5ca152009-04-29 05:20:52 +00004068 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004069 int Idx = SVOp->getMaskElt(i);
4070 if (Idx >= 0) {
4071 if (Idx < (int)NumElems)
4072 Idx += NumElems;
4073 else
4074 Idx -= NumElems;
4075 }
4076 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004077 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4079 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080}
4081
Evan Cheng533a0aa2006-04-19 20:35:22 +00004082/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4083/// match movhlps. The lower half elements should come from upper half of
4084/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004085/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004086static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004087 if (VT.getSizeInBits() != 128)
4088 return false;
4089 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004092 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004093 return false;
4094 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004095 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096 return false;
4097 return true;
4098}
4099
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004101/// is promoted to a vector. It also returns the LoadSDNode by reference if
4102/// required.
4103static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004104 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4105 return false;
4106 N = N->getOperand(0).getNode();
4107 if (!ISD::isNON_EXTLoad(N))
4108 return false;
4109 if (LD)
4110 *LD = cast<LoadSDNode>(N);
4111 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112}
4113
Dan Gohman65fd6562011-11-03 21:49:52 +00004114// Test whether the given value is a vector value which will be legalized
4115// into a load.
4116static bool WillBeConstantPoolLoad(SDNode *N) {
4117 if (N->getOpcode() != ISD::BUILD_VECTOR)
4118 return false;
4119
4120 // Check for any non-constant elements.
4121 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4122 switch (N->getOperand(i).getNode()->getOpcode()) {
4123 case ISD::UNDEF:
4124 case ISD::ConstantFP:
4125 case ISD::Constant:
4126 break;
4127 default:
4128 return false;
4129 }
4130
4131 // Vectors of all-zeros and all-ones are materialized with special
4132 // instructions rather than being loaded.
4133 return !ISD::isBuildVectorAllZeros(N) &&
4134 !ISD::isBuildVectorAllOnes(N);
4135}
4136
Evan Cheng533a0aa2006-04-19 20:35:22 +00004137/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4138/// match movlp{s|d}. The lower half elements should come from lower half of
4139/// V1 (and in order), and the upper half elements should come from the upper
4140/// half of V2 (and in order). And since V1 will become the source of the
4141/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004142static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004143 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004144 if (VT.getSizeInBits() != 128)
4145 return false;
4146
Evan Cheng466685d2006-10-09 20:57:25 +00004147 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004148 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004149 // Is V2 is a vector load, don't do this transformation. We will try to use
4150 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004151 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004152 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004153
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004154 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156 if (NumElems != 2 && NumElems != 4)
4157 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004158 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004159 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004160 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004161 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004162 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004163 return false;
4164 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004165}
4166
Evan Cheng39623da2006-04-20 08:58:49 +00004167/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4168/// all the same.
4169static bool isSplatVector(SDNode *N) {
4170 if (N->getOpcode() != ISD::BUILD_VECTOR)
4171 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004172
Dan Gohman475871a2008-07-27 21:46:04 +00004173 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004174 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4175 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176 return false;
4177 return true;
4178}
4179
Evan Cheng213d2cf2007-05-17 18:45:50 +00004180/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004181/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004182/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004183static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SDValue V1 = N->getOperand(0);
4185 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004186 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4187 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004189 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004191 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4192 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004193 if (Opc != ISD::BUILD_VECTOR ||
4194 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 return false;
4196 } else if (Idx >= 0) {
4197 unsigned Opc = V1.getOpcode();
4198 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4199 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004200 if (Opc != ISD::BUILD_VECTOR ||
4201 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004202 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004203 }
4204 }
4205 return true;
4206}
4207
4208/// getZeroVector - Returns a vector of specified type with all zero elements.
4209///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004210static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004211 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004212 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004213 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Dale Johannesen0488fb62010-09-30 23:57:10 +00004215 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004216 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004218 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004219 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004220 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4221 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4222 } else { // SSE1
4223 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4225 }
Craig Topper9d352402012-04-23 07:24:41 +00004226 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004227 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004228 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4229 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4231 } else {
4232 // 256-bit logic and arithmetic instructions in AVX are all
4233 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4234 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4235 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4237 }
Craig Topper9d352402012-04-23 07:24:41 +00004238 } else
4239 llvm_unreachable("Unexpected vector type");
4240
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004241 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004242}
4243
Chris Lattner8a594482007-11-25 00:24:49 +00004244/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004245/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4246/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4247/// Then bitcast to their original type, ensuring they get CSE'd.
4248static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4249 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004250 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004251 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004252
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004254 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004255 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004256 if (HasAVX2) { // AVX2
4257 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4259 } else { // AVX
4260 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004261 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004262 }
Craig Topper9d352402012-04-23 07:24:41 +00004263 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004264 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004265 } else
4266 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004267
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004269}
4270
Evan Cheng39623da2006-04-20 08:58:49 +00004271/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4272/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004273static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004274 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004275 if (Mask[i] > (int)NumElems) {
4276 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004277 }
Evan Cheng39623da2006-04-20 08:58:49 +00004278 }
Evan Cheng39623da2006-04-20 08:58:49 +00004279}
4280
Evan Cheng017dcc62006-04-21 01:05:10 +00004281/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4282/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004283static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 SDValue V2) {
4285 unsigned NumElems = VT.getVectorNumElements();
4286 SmallVector<int, 8> Mask;
4287 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004288 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 Mask.push_back(i);
4290 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004291}
4292
Nate Begeman9008ca62009-04-27 18:41:29 +00004293/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004294static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 SDValue V2) {
4296 unsigned NumElems = VT.getVectorNumElements();
4297 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004298 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 Mask.push_back(i);
4300 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004301 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004303}
4304
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004305/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004306static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SDValue V2) {
4308 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004310 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 Mask.push_back(i + Half);
4312 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004313 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004315}
4316
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004317// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318// a generic shuffle instruction because the target has no such instructions.
4319// Generate shuffles which repeat i16 and i8 several times until they can be
4320// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004321static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004324 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004325
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 while (NumElems > 4) {
4327 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004330 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 EltNo -= NumElems/2;
4332 }
4333 NumElems >>= 1;
4334 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335 return V;
4336}
Eric Christopherfd179292009-08-27 18:07:15 +00004337
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4339static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4340 EVT VT = V.getValueType();
4341 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004342 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004343
Craig Topper9d352402012-04-23 07:24:41 +00004344 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004345 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004347 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4348 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004349 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004350 // To use VPERMILPS to splat scalars, the second half of indicies must
4351 // refer to the higher part, which is a duplication of the lower one,
4352 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4354 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004355
4356 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4357 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4358 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004359 } else
4360 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004361
4362 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4363}
4364
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004365/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4367 EVT SrcVT = SV->getValueType(0);
4368 SDValue V1 = SV->getOperand(0);
4369 DebugLoc dl = SV->getDebugLoc();
4370
4371 int EltNo = SV->getSplatIndex();
4372 int NumElems = SrcVT.getVectorNumElements();
4373 unsigned Size = SrcVT.getSizeInBits();
4374
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004375 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4376 "Unknown how to promote splat for type");
4377
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378 // Extract the 128-bit part containing the splat element and update
4379 // the splat element index when it refers to the higher register.
4380 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004381 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4382 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383 EltNo -= NumElems/2;
4384 }
4385
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004386 // All i16 and i8 vector types can't be used directly by a generic shuffle
4387 // instruction because the target has no such instruction. Generate shuffles
4388 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004389 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004390 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004392 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393
4394 // Recreate the 256-bit vector and place the same 128-bit vector
4395 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004396 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004398 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 }
4400
4401 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004402}
4403
Evan Chengba05f722006-04-21 23:03:30 +00004404/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004405/// vector of zero or undef vector. This produces a shuffle where the low
4406/// element of V2 is swizzled into the zero/undef vector, landing at element
4407/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004408static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004409 bool IsZero,
4410 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004411 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004412 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004413 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004414 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 unsigned NumElems = VT.getVectorNumElements();
4416 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004417 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 // If this is the insertion idx, put the low elt of V2 here.
4419 MaskVec.push_back(i == Idx ? NumElems : i);
4420 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004421}
4422
Craig Toppera1ffc682012-03-20 06:42:26 +00004423/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4424/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004425/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004426static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004427 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004428 unsigned NumElems = VT.getVectorNumElements();
4429 SDValue ImmN;
4430
Craig Topper89f4e662012-03-20 07:17:59 +00004431 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004432 switch(N->getOpcode()) {
4433 case X86ISD::SHUFP:
4434 ImmN = N->getOperand(N->getNumOperands()-1);
4435 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4436 break;
4437 case X86ISD::UNPCKH:
4438 DecodeUNPCKHMask(VT, Mask);
4439 break;
4440 case X86ISD::UNPCKL:
4441 DecodeUNPCKLMask(VT, Mask);
4442 break;
4443 case X86ISD::MOVHLPS:
4444 DecodeMOVHLPSMask(NumElems, Mask);
4445 break;
4446 case X86ISD::MOVLHPS:
4447 DecodeMOVLHPSMask(NumElems, Mask);
4448 break;
4449 case X86ISD::PSHUFD:
4450 case X86ISD::VPERMILP:
4451 ImmN = N->getOperand(N->getNumOperands()-1);
4452 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004453 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004454 break;
4455 case X86ISD::PSHUFHW:
4456 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004457 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004458 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004459 break;
4460 case X86ISD::PSHUFLW:
4461 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004462 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004463 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004464 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004465 case X86ISD::VPERMI:
4466 ImmN = N->getOperand(N->getNumOperands()-1);
4467 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4468 IsUnary = true;
4469 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004470 case X86ISD::MOVSS:
4471 case X86ISD::MOVSD: {
4472 // The index 0 always comes from the first element of the second source,
4473 // this is why MOVSS and MOVSD are used in the first place. The other
4474 // elements come from the other positions of the first source vector
4475 Mask.push_back(NumElems);
4476 for (unsigned i = 1; i != NumElems; ++i) {
4477 Mask.push_back(i);
4478 }
4479 break;
4480 }
4481 case X86ISD::VPERM2X128:
4482 ImmN = N->getOperand(N->getNumOperands()-1);
4483 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004484 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004485 break;
4486 case X86ISD::MOVDDUP:
4487 case X86ISD::MOVLHPD:
4488 case X86ISD::MOVLPD:
4489 case X86ISD::MOVLPS:
4490 case X86ISD::MOVSHDUP:
4491 case X86ISD::MOVSLDUP:
4492 case X86ISD::PALIGN:
4493 // Not yet implemented
4494 return false;
4495 default: llvm_unreachable("unknown target shuffle node");
4496 }
4497
4498 return true;
4499}
4500
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004501/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4502/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004503static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004504 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004505 if (Depth == 6)
4506 return SDValue(); // Limit search depth.
4507
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508 SDValue V = SDValue(N, 0);
4509 EVT VT = V.getValueType();
4510 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511
4512 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4513 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004514 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004515
Craig Topper3d092db2012-03-21 02:14:01 +00004516 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004517 return DAG.getUNDEF(VT.getVectorElementType());
4518
Craig Topperd156dc12012-02-06 07:17:51 +00004519 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004520 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4521 : SV->getOperand(1);
4522 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004523 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524
4525 // Recurse into target specific vector shuffles to find scalars.
4526 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004527 MVT ShufVT = V.getValueType().getSimpleVT();
4528 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004529 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004530 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004531 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004532
Craig Topperd978c542012-05-06 19:46:21 +00004533 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004534 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004535
Craig Topper3d092db2012-03-21 02:14:01 +00004536 int Elt = ShuffleMask[Index];
4537 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004538 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004539
Craig Topper3d092db2012-03-21 02:14:01 +00004540 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004541 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004542 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004543 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004544 }
4545
4546 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004547 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 V = V.getOperand(0);
4549 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004550 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004552 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553 return SDValue();
4554 }
4555
4556 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4557 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004558 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
4560 if (V.getOpcode() == ISD::BUILD_VECTOR)
4561 return V.getOperand(Index);
4562
4563 return SDValue();
4564}
4565
4566/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4567/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004568/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569static
Craig Topper3d092db2012-03-21 02:14:01 +00004570unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004572 unsigned i;
4573 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004574 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004575 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004576 if (!(Elt.getNode() &&
4577 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4578 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579 }
4580
4581 return i;
4582}
4583
Craig Topper3d092db2012-03-21 02:14:01 +00004584/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4585/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4587static
Craig Topper3d092db2012-03-21 02:14:01 +00004588bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4589 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4590 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004591 bool SeenV1 = false;
4592 bool SeenV2 = false;
4593
Craig Topper3d092db2012-03-21 02:14:01 +00004594 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004595 int Idx = SVOp->getMaskElt(i);
4596 // Ignore undef indicies
4597 if (Idx < 0)
4598 continue;
4599
Craig Topper3d092db2012-03-21 02:14:01 +00004600 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 SeenV1 = true;
4602 else
4603 SeenV2 = true;
4604
4605 // Only accept consecutive elements from the same vector
4606 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4607 return false;
4608 }
4609
4610 OpNum = SeenV1 ? 0 : 1;
4611 return true;
4612}
4613
4614/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4615/// logical left shift of a vector.
4616static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4617 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4618 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4619 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4620 false /* check zeros from right */, DAG);
4621 unsigned OpSrc;
4622
4623 if (!NumZeros)
4624 return false;
4625
4626 // Considering the elements in the mask that are not consecutive zeros,
4627 // check if they consecutively come from only one of the source vectors.
4628 //
4629 // V1 = {X, A, B, C} 0
4630 // \ \ \ /
4631 // vector_shuffle V1, V2 <1, 2, 3, X>
4632 //
4633 if (!isShuffleMaskConsecutive(SVOp,
4634 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004635 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 NumZeros, // Where to start looking in the src vector
4637 NumElems, // Number of elements in vector
4638 OpSrc)) // Which source operand ?
4639 return false;
4640
4641 isLeft = false;
4642 ShAmt = NumZeros;
4643 ShVal = SVOp->getOperand(OpSrc);
4644 return true;
4645}
4646
4647/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4648/// logical left shift of a vector.
4649static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4650 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4651 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4652 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4653 true /* check zeros from left */, DAG);
4654 unsigned OpSrc;
4655
4656 if (!NumZeros)
4657 return false;
4658
4659 // Considering the elements in the mask that are not consecutive zeros,
4660 // check if they consecutively come from only one of the source vectors.
4661 //
4662 // 0 { A, B, X, X } = V2
4663 // / \ / /
4664 // vector_shuffle V1, V2 <X, X, 4, 5>
4665 //
4666 if (!isShuffleMaskConsecutive(SVOp,
4667 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004668 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004669 0, // Where to start looking in the src vector
4670 NumElems, // Number of elements in vector
4671 OpSrc)) // Which source operand ?
4672 return false;
4673
4674 isLeft = true;
4675 ShAmt = NumZeros;
4676 ShVal = SVOp->getOperand(OpSrc);
4677 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004678}
4679
4680/// isVectorShift - Returns true if the shuffle can be implemented as a
4681/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004682static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004683 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004684 // Although the logic below support any bitwidth size, there are no
4685 // shift instructions which handle more than 128-bit vectors.
4686 if (SVOp->getValueType(0).getSizeInBits() > 128)
4687 return false;
4688
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004689 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4690 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4691 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004692
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004693 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004694}
4695
Evan Chengc78d3b42006-04-24 18:01:45 +00004696/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4697///
Dan Gohman475871a2008-07-27 21:46:04 +00004698static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004699 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004700 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004701 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004702 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004704 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004705
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004706 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004707 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 bool First = true;
4709 for (unsigned i = 0; i < 16; ++i) {
4710 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4711 if (ThisIsNonZero && First) {
4712 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004713 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004714 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004716 First = false;
4717 }
4718
4719 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004720 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004721 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4722 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004723 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 }
4726 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4728 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4729 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 } else
4733 ThisElt = LastElt;
4734
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004737 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004738 }
4739 }
4740
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004741 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004742}
4743
Bill Wendlinga348c562007-03-22 18:42:45 +00004744/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004745///
Dan Gohman475871a2008-07-27 21:46:04 +00004746static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004747 unsigned NumNonZero, unsigned NumZero,
4748 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004749 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004750 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004753
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 bool First = true;
4757 for (unsigned i = 0; i < 8; ++i) {
4758 bool isNonZero = (NonZeros & (1 << i)) != 0;
4759 if (isNonZero) {
4760 if (First) {
4761 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004762 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004763 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 First = false;
4766 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004767 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004769 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 }
4771 }
4772
4773 return V;
4774}
4775
Evan Chengf26ffe92008-05-29 08:22:04 +00004776/// getVShift - Return a vector logical shift node.
4777///
Owen Andersone50ed302009-08-10 22:56:29 +00004778static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 unsigned NumBits, SelectionDAG &DAG,
4780 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004781 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004782 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004783 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004784 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4785 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004786 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004787 DAG.getConstant(NumBits,
4788 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004789}
4790
Dan Gohman475871a2008-07-27 21:46:04 +00004791SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004792X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004793 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004794
Evan Chengc3630942009-12-09 21:00:30 +00004795 // Check if the scalar load can be widened into a vector load. And if
4796 // the address is "base + cst" see if the cst can be "absorbed" into
4797 // the shuffle mask.
4798 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4799 SDValue Ptr = LD->getBasePtr();
4800 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4801 return SDValue();
4802 EVT PVT = LD->getValueType(0);
4803 if (PVT != MVT::i32 && PVT != MVT::f32)
4804 return SDValue();
4805
4806 int FI = -1;
4807 int64_t Offset = 0;
4808 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4809 FI = FINode->getIndex();
4810 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004811 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004812 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4813 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4814 Offset = Ptr.getConstantOperandVal(1);
4815 Ptr = Ptr.getOperand(0);
4816 } else {
4817 return SDValue();
4818 }
4819
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004820 // FIXME: 256-bit vector instructions don't require a strict alignment,
4821 // improve this code to support it better.
4822 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004823 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004825 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004826 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004827 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004828 // Can't change the alignment. FIXME: It's possible to compute
4829 // the exact stack offset and reference FI + adjust offset instead.
4830 // If someone *really* cares about this. That's the way to implement it.
4831 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004832 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004833 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004834 }
4835 }
4836
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004838 // Ptr + (Offset & ~15).
4839 if (Offset < 0)
4840 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004841 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004842 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004844 if (StartOffset)
4845 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4846 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4847
4848 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004849 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4852 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004853 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004854 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004857 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004858 Mask.push_back(EltNo);
4859
Craig Toppercc3000632012-01-30 07:50:31 +00004860 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004861 }
4862
4863 return SDValue();
4864}
4865
Michael J. Spencerec38de22010-10-10 22:04:20 +00004866/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4867/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004868/// load which has the same value as a build_vector whose operands are 'elts'.
4869///
4870/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004871///
Nate Begeman1449f292010-03-24 22:19:06 +00004872/// FIXME: we'd also like to handle the case where the last elements are zero
4873/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4874/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004875static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004876 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004877 EVT EltVT = VT.getVectorElementType();
4878 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004879
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 LoadSDNode *LDBase = NULL;
4881 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Nate Begeman1449f292010-03-24 22:19:06 +00004883 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004884 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004885 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886 for (unsigned i = 0; i < NumElems; ++i) {
4887 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004888
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 if (!Elt.getNode() ||
4890 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4891 return SDValue();
4892 if (!LDBase) {
4893 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4894 return SDValue();
4895 LDBase = cast<LoadSDNode>(Elt.getNode());
4896 LastLoadedElt = i;
4897 continue;
4898 }
4899 if (Elt.getOpcode() == ISD::UNDEF)
4900 continue;
4901
4902 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4903 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4904 return SDValue();
4905 LastLoadedElt = i;
4906 }
Nate Begeman1449f292010-03-24 22:19:06 +00004907
4908 // If we have found an entire vector of loads and undefs, then return a large
4909 // load of the entire vector width starting at the base pointer. If we found
4910 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004911 if (LastLoadedElt == NumElems - 1) {
4912 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004913 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004914 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004915 LDBase->isVolatile(), LDBase->isNonTemporal(),
4916 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004917 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004918 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004919 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004920 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004921 }
4922 if (NumElems == 4 && LastLoadedElt == 1 &&
4923 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004924 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4925 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004926 SDValue ResNode =
4927 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4928 LDBase->getPointerInfo(),
4929 LDBase->getAlignment(),
4930 false/*isVolatile*/, true/*ReadMem*/,
4931 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004932 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933 }
4934 return SDValue();
4935}
4936
Nadav Rotem9d68b062012-04-08 12:54:54 +00004937/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4938/// to generate a splat value for the following cases:
4939/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004940/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004941/// a scalar load, or a constant.
4942/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004943/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004944SDValue
4945X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004946 if (!Subtarget->hasAVX())
4947 return SDValue();
4948
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004949 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004950 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004951
Craig Topper5da8a802012-05-04 05:49:51 +00004952 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4953 "Unsupported vector type for broadcast.");
4954
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004955 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004956 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004957
Nadav Rotem9d68b062012-04-08 12:54:54 +00004958 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959 default:
4960 // Unknown pattern found.
4961 return SDValue();
4962
4963 case ISD::BUILD_VECTOR: {
4964 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004965 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966 return SDValue();
4967
Nadav Rotem9d68b062012-04-08 12:54:54 +00004968 Ld = Op.getOperand(0);
4969 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4970 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004971
4972 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004974 // Constants may have multiple users.
4975 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004976 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004977 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004978 }
4979
4980 case ISD::VECTOR_SHUFFLE: {
4981 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4982
4983 // Shuffles must have a splat mask where the first element is
4984 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004985 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986 return SDValue();
4987
4988 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00004989 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
4990 Sc.getOpcode() != ISD::BUILD_VECTOR)
4991 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992
4993 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004994 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004995 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996
4997 // The scalar_to_vector node and the suspected
4998 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999 // Constants may have multiple users.
5000 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 return SDValue();
5002 break;
5003 }
5004 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005
Nadav Rotem9d68b062012-04-08 12:54:54 +00005006 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005007
5008 // Handle the broadcasting a single constant scalar from the constant pool
5009 // into a vector. On Sandybridge it is still better to load a constant vector
5010 // from the constant pool and not to broadcast it from a scalar.
5011 if (ConstSplatVal && Subtarget->hasAVX2()) {
5012 EVT CVT = Ld.getValueType();
5013 assert(!CVT.isVector() && "Must not broadcast a vector type");
5014 unsigned ScalarSize = CVT.getSizeInBits();
5015
Craig Topper5da8a802012-05-04 05:49:51 +00005016 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017 const Constant *C = 0;
5018 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5019 C = CI->getConstantIntValue();
5020 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5021 C = CF->getConstantFPValue();
5022
5023 assert(C && "Invalid constant type");
5024
Nadav Rotem154819d2012-04-09 07:45:58 +00005025 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005026 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005027 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005028 MachinePointerInfo::getConstantPool(),
5029 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005030
Nadav Rotem9d68b062012-04-08 12:54:54 +00005031 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5032 }
5033 }
5034
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005035 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5037
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005038 // Handle AVX2 in-register broadcasts.
5039 if (!IsLoad && Subtarget->hasAVX2() &&
5040 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5041 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5042
5043 // The scalar source must be a normal load.
5044 if (!IsLoad)
5045 return SDValue();
5046
Craig Topper5da8a802012-05-04 05:49:51 +00005047 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005048 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049
Craig Toppera9376332012-01-10 08:23:59 +00005050 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005051 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005052 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005053 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005054 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005055 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005056
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057 // Unsupported broadcast.
5058 return SDValue();
5059}
5060
Evan Chengc3630942009-12-09 21:00:30 +00005061SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005062X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005063 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005064
David Greenef125a292011-02-08 19:04:41 +00005065 EVT VT = Op.getValueType();
5066 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005067 unsigned NumElems = Op.getNumOperands();
5068
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005069 // Vectors containing all zeros can be matched by pxor and xorps later
5070 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5071 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5072 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005073 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005074 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005076 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005077 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005080 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5081 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005082 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005083 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005084 return Op;
5085
Craig Topper07a27622012-01-22 03:07:48 +00005086 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005087 }
5088
Nadav Rotem154819d2012-04-09 07:45:58 +00005089 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005090 if (Broadcast.getNode())
5091 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005092
Owen Andersone50ed302009-08-10 22:56:29 +00005093 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 unsigned NumZero = 0;
5096 unsigned NumNonZero = 0;
5097 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005098 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005101 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005102 if (Elt.getOpcode() == ISD::UNDEF)
5103 continue;
5104 Values.insert(Elt);
5105 if (Elt.getOpcode() != ISD::Constant &&
5106 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005107 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005108 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005109 NumZero++;
5110 else {
5111 NonZeros |= (1 << i);
5112 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 }
5114 }
5115
Chris Lattner97a2a562010-08-26 05:24:29 +00005116 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5117 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005118 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119
Chris Lattner67f453a2008-03-09 05:42:06 +00005120 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005121 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005123 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005124
Chris Lattner62098042008-03-09 01:05:04 +00005125 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5126 // the value are obviously zero, truncate the value to i32 and do the
5127 // insertion that way. Only do this if the value is non-constant or if the
5128 // value is a constant being inserted into element 0. It is cheaper to do
5129 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005131 (!IsAllConstants || Idx == 0)) {
5132 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005133 // Handle SSE only.
5134 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5135 EVT VecVT = MVT::v4i32;
5136 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005137
Chris Lattner62098042008-03-09 01:05:04 +00005138 // Truncate the value (which may itself be a constant) to i32, and
5139 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005140 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005141 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005142 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005143
Chris Lattner62098042008-03-09 01:05:04 +00005144 // Now we have our 32-bit value zero extended in the low element of
5145 // a vector. If Idx != 0, swizzle it into place.
5146 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005147 SmallVector<int, 4> Mask;
5148 Mask.push_back(Idx);
5149 for (unsigned i = 1; i != VecElts; ++i)
5150 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005151 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005152 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005153 }
Craig Topper07a27622012-01-22 03:07:48 +00005154 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005155 }
5156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattner19f79692008-03-08 22:59:52 +00005158 // If we have a constant or non-constant insertion into the low element of
5159 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5160 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005161 // depending on what the source datatype is.
5162 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005163 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005164 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005165
5166 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005168 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005169 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005170 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5171 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005172 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005173 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005174 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5175 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005176 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005177 }
5178
5179 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005181 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005182 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005183 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005184 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005185 } else {
5186 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005187 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005188 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005189 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005190 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005191 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005192
5193 // Is it a vector logical left shift?
5194 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005195 X86::isZeroNode(Op.getOperand(0)) &&
5196 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005197 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005198 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005199 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005200 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005201 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005204 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005205 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206
Chris Lattner19f79692008-03-08 22:59:52 +00005207 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5208 // is a non-constant being inserted into an element other than the low one,
5209 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5210 // movd/movss) to move this into the low element, then shuffle it into
5211 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005212 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005213 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005216 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005217 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005218 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005219 MaskVec.push_back(i == Idx ? 0 : 1);
5220 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
5222 }
5223
Chris Lattner67f453a2008-03-09 05:42:06 +00005224 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005225 if (Values.size() == 1) {
5226 if (EVTBits == 32) {
5227 // Instead of a shuffle like this:
5228 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5229 // Check if it's possible to issue this instead.
5230 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5231 unsigned Idx = CountTrailingZeros_32(NonZeros);
5232 SDValue Item = Op.getOperand(Idx);
5233 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5234 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5235 }
Dan Gohman475871a2008-07-27 21:46:04 +00005236 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005238
Dan Gohmana3941172007-07-24 22:55:08 +00005239 // A vector full of immediates; various special cases are already
5240 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005241 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005242 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005243
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005244 // For AVX-length vectors, build the individual 128-bit pieces and use
5245 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005246 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005247 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005248 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005249 V.push_back(Op.getOperand(i));
5250
5251 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5252
5253 // Build both the lower and upper subvector.
5254 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5255 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5256 NumElems/2);
5257
5258 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005259 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005260 }
5261
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005262 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005263 if (EVTBits == 64) {
5264 if (NumNonZero == 1) {
5265 // One half is zero or undef.
5266 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005267 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005268 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005269 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005270 }
Dan Gohman475871a2008-07-27 21:46:04 +00005271 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005272 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273
5274 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005275 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005276 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005277 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005278 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 }
5280
Bill Wendling826f36f2007-03-28 00:57:11 +00005281 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005282 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005283 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005284 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 }
5286
5287 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005288 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 if (NumElems == 4 && NumZero > 0) {
5290 for (unsigned i = 0; i < 4; ++i) {
5291 bool isZero = !(NonZeros & (1 << i));
5292 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005293 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 else
Dale Johannesenace16102009-02-03 19:33:06 +00005295 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 }
5297
5298 for (unsigned i = 0; i < 2; ++i) {
5299 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5300 default: break;
5301 case 0:
5302 V[i] = V[i*2]; // Must be a zero vector.
5303 break;
5304 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 break;
5307 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005308 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 break;
5310 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005312 break;
5313 }
5314 }
5315
Benjamin Kramer9c683542012-01-30 15:16:21 +00005316 bool Reverse1 = (NonZeros & 0x3) == 2;
5317 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5318 int MaskVec[] = {
5319 Reverse1 ? 1 : 0,
5320 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005321 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5322 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005323 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005324 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325 }
5326
Nate Begemanfdea31a2010-03-24 20:49:50 +00005327 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5328 // Check for a build vector of consecutive loads.
5329 for (unsigned i = 0; i < NumElems; ++i)
5330 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005331
Nate Begemanfdea31a2010-03-24 20:49:50 +00005332 // Check for elements which are consecutive loads.
5333 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5334 if (LD.getNode())
5335 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005336
5337 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005338 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005339 SDValue Result;
5340 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5341 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5342 else
5343 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005344
Chris Lattner24faf612010-08-28 17:59:08 +00005345 for (unsigned i = 1; i < NumElems; ++i) {
5346 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5347 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005349 }
5350 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005352
Chris Lattner6e80e442010-08-28 17:15:43 +00005353 // Otherwise, expand into a number of unpckl*, start by extending each of
5354 // our (non-undef) elements to the full vector width with the element in the
5355 // bottom slot of the vector (which generates no code for SSE).
5356 for (unsigned i = 0; i < NumElems; ++i) {
5357 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5358 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5359 else
5360 V[i] = DAG.getUNDEF(VT);
5361 }
5362
5363 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5365 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5366 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005367 unsigned EltStride = NumElems >> 1;
5368 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005369 for (unsigned i = 0; i < EltStride; ++i) {
5370 // If V[i+EltStride] is undef and this is the first round of mixing,
5371 // then it is safe to just drop this shuffle: V[i] is already in the
5372 // right place, the one element (since it's the first round) being
5373 // inserted as undef can be dropped. This isn't safe for successive
5374 // rounds because they will permute elements within both vectors.
5375 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5376 EltStride == NumElems/2)
5377 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005378
Chris Lattner6e80e442010-08-28 17:15:43 +00005379 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005380 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005381 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382 }
5383 return V[0];
5384 }
Dan Gohman475871a2008-07-27 21:46:04 +00005385 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386}
5387
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005388// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5389// them in a MMX register. This is better than doing a stack convert.
5390static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 DebugLoc dl = Op.getDebugLoc();
5392 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005393
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005394 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5395 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5396 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005397 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005398 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5399 InVec = Op.getOperand(1);
5400 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5401 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005402 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005403 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5404 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5405 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005407 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5408 Mask[0] = 0; Mask[1] = 2;
5409 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5410 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005412}
5413
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005414// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5415// to create 256-bit vectors from two other 128-bit ones.
5416static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5417 DebugLoc dl = Op.getDebugLoc();
5418 EVT ResVT = Op.getValueType();
5419
5420 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5421
5422 SDValue V1 = Op.getOperand(0);
5423 SDValue V2 = Op.getOperand(1);
5424 unsigned NumElems = ResVT.getVectorNumElements();
5425
Craig Topper4c7972d2012-04-22 18:15:59 +00005426 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005427}
5428
5429SDValue
5430X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005431 EVT ResVT = Op.getValueType();
5432
5433 assert(Op.getNumOperands() == 2);
5434 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5435 "Unsupported CONCAT_VECTORS for value type");
5436
5437 // We support concatenate two MMX registers and place them in a MMX register.
5438 // This is better than doing a stack convert.
5439 if (ResVT.is128BitVector())
5440 return LowerMMXCONCAT_VECTORS(Op, DAG);
5441
5442 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5443 // from two other 128-bit ones.
5444 return LowerAVXCONCAT_VECTORS(Op, DAG);
5445}
5446
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005447// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005448static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005449 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005450 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005451 SDValue V1 = SVOp->getOperand(0);
5452 SDValue V2 = SVOp->getOperand(1);
5453 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005454 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005455 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005456
Nadav Roteme6113782012-04-11 06:40:27 +00005457 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005458 return SDValue();
5459
Craig Topper1842ba02012-04-23 06:38:28 +00005460 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005461 MVT OpTy;
5462
Craig Topper708e44f2012-04-23 07:36:33 +00005463 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005464 default: return SDValue();
5465 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005466 ISDNo = X86ISD::BLENDPW;
5467 OpTy = MVT::v8i16;
5468 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005469 case MVT::v4i32:
5470 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005471 ISDNo = X86ISD::BLENDPS;
5472 OpTy = MVT::v4f32;
5473 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005474 case MVT::v2i64:
5475 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005476 ISDNo = X86ISD::BLENDPD;
5477 OpTy = MVT::v2f64;
5478 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005479 case MVT::v8i32:
5480 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005481 if (!Subtarget->hasAVX())
5482 return SDValue();
5483 ISDNo = X86ISD::BLENDPS;
5484 OpTy = MVT::v8f32;
5485 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005486 case MVT::v4i64:
5487 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005488 if (!Subtarget->hasAVX())
5489 return SDValue();
5490 ISDNo = X86ISD::BLENDPD;
5491 OpTy = MVT::v4f64;
5492 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005493 }
5494 assert(ISDNo && "Invalid Op Number");
5495
5496 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005497
Craig Topper1842ba02012-04-23 06:38:28 +00005498 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005499 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005500 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005501 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005502 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005503 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005504 else
5505 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005506 }
5507
Nadav Roteme6113782012-04-11 06:40:27 +00005508 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5509 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5510 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5511 DAG.getConstant(MaskVals, MVT::i32));
5512 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005513}
5514
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515// v8i16 shuffles - Prefer shuffles in the following order:
5516// 1. [all] pshuflw, pshufhw, optional move
5517// 2. [ssse3] 1 x pshufb
5518// 3. [ssse3] 2 x pshufb + 1 x por
5519// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005520SDValue
5521X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5522 SelectionDAG &DAG) const {
5523 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 SDValue V1 = SVOp->getOperand(0);
5525 SDValue V2 = SVOp->getOperand(1);
5526 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005528
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 // Determine if more than 1 of the words in each of the low and high quadwords
5530 // of the result come from the same quadword of one of the two inputs. Undef
5531 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005532 unsigned LoQuad[] = { 0, 0, 0, 0 };
5533 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005534 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005536 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005537 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 MaskVals.push_back(EltIdx);
5539 if (EltIdx < 0) {
5540 ++Quad[0];
5541 ++Quad[1];
5542 ++Quad[2];
5543 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005544 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 }
5546 ++Quad[EltIdx / 4];
5547 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005548 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005551 unsigned MaxQuad = 1;
5552 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 if (LoQuad[i] > MaxQuad) {
5554 BestLoQuad = i;
5555 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005557 }
5558
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 MaxQuad = 1;
5561 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if (HiQuad[i] > MaxQuad) {
5563 BestHiQuad = i;
5564 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
5566 }
5567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005569 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 // single pshufb instruction is necessary. If There are more than 2 input
5571 // quads, disable the next transformation since it does not help SSSE3.
5572 bool V1Used = InputQuads[0] || InputQuads[1];
5573 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005574 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005576 BestLoQuad = InputQuads[0] ? 0 : 1;
5577 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 }
5579 if (InputQuads.count() > 2) {
5580 BestLoQuad = -1;
5581 BestHiQuad = -1;
5582 }
5583 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5586 // the shuffle mask. If a quad is scored as -1, that means that it contains
5587 // words from all 4 input quadwords.
5588 SDValue NewV;
5589 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005590 int MaskV[] = {
5591 BestLoQuad < 0 ? 0 : BestLoQuad,
5592 BestHiQuad < 0 ? 1 : BestHiQuad
5593 };
Eric Christopherfd179292009-08-27 18:07:15 +00005594 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005595 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5596 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5597 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5600 // source words for the shuffle, to aid later transformations.
5601 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005602 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005603 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005605 if (idx != (int)i)
5606 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 AllWordsInNewV = false;
5610 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5614 if (AllWordsInNewV) {
5615 for (int i = 0; i != 8; ++i) {
5616 int idx = MaskVals[i];
5617 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005619 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 if ((idx != i) && idx < 4)
5621 pshufhw = false;
5622 if ((idx != i) && idx > 3)
5623 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005624 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 V1 = NewV;
5626 V2Used = false;
5627 BestLoQuad = 0;
5628 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005629 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5632 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005633 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005634 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5635 unsigned TargetMask = 0;
5636 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005638 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5639 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5640 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005641 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005642 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005643 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005644 }
Eric Christopherfd179292009-08-27 18:07:15 +00005645
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 // If we have SSSE3, and all words of the result are from 1 input vector,
5647 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5648 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005649 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005651
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005653 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 // mask, and elements that come from V1 in the V2 mask, so that the two
5655 // results can be OR'd together.
5656 bool TwoInputs = V1Used && V2Used;
5657 for (unsigned i = 0; i != 8; ++i) {
5658 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005659 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5660 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5661 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5662 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005664 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005665 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005666 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005669 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // Calculate the shuffle mask for the second input, shuffle it, and
5672 // OR it with the first shuffled input.
5673 pshufbMask.clear();
5674 for (unsigned i = 0; i != 8; ++i) {
5675 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005676 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5677 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5678 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5679 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005681 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005682 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005683 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 MVT::v16i8, &pshufbMask[0], 16));
5685 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005686 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 }
5688
5689 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5690 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005691 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005693 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 for (int i = 0; i != 4; ++i) {
5695 int idx = MaskVals[i];
5696 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 InOrder.set(i);
5698 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005699 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 }
5702 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005704 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005705
Craig Topperdd637ae2012-02-19 05:41:45 +00005706 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5707 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005708 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005709 NewV.getOperand(0),
5710 getShufflePSHUFLWImmediate(SVOp), DAG);
5711 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 }
Eric Christopherfd179292009-08-27 18:07:15 +00005713
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5715 // and update MaskVals with the new element order.
5716 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005717 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 for (unsigned i = 4; i != 8; ++i) {
5719 int idx = MaskVals[i];
5720 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 InOrder.set(i);
5722 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005723 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 }
5726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005729
Craig Topperdd637ae2012-02-19 05:41:45 +00005730 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5731 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005732 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005733 NewV.getOperand(0),
5734 getShufflePSHUFHWImmediate(SVOp), DAG);
5735 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 }
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 // In case BestHi & BestLo were both -1, which means each quadword has a word
5739 // from each of the four input quadwords, calculate the InOrder bitvector now
5740 // before falling through to the insert/extract cleanup.
5741 if (BestLoQuad == -1 && BestHiQuad == -1) {
5742 NewV = V1;
5743 for (int i = 0; i != 8; ++i)
5744 if (MaskVals[i] < 0 || MaskVals[i] == i)
5745 InOrder.set(i);
5746 }
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 // The other elements are put in the right place using pextrw and pinsrw.
5749 for (unsigned i = 0; i != 8; ++i) {
5750 if (InOrder[i])
5751 continue;
5752 int EltIdx = MaskVals[i];
5753 if (EltIdx < 0)
5754 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005755 SDValue ExtOp = (EltIdx < 8) ?
5756 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5757 DAG.getIntPtrConstant(EltIdx)) :
5758 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 DAG.getIntPtrConstant(i));
5762 }
5763 return NewV;
5764}
5765
5766// v16i8 shuffles - Prefer shuffles in the following order:
5767// 1. [ssse3] 1 x pshufb
5768// 2. [ssse3] 2 x pshufb + 1 x por
5769// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5770static
Nate Begeman9008ca62009-04-27 18:41:29 +00005771SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005772 SelectionDAG &DAG,
5773 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 SDValue V1 = SVOp->getOperand(0);
5775 SDValue V2 = SVOp->getOperand(1);
5776 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005777 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Craig Topperb82b5ab2012-05-18 06:42:06 +00005779 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5780
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005782 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005784
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005786 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005790 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 //
5792 // Otherwise, we have elements from both input vectors, and must zero out
5793 // elements that come from V2 in the first mask, and V1 in the second mask
5794 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 for (unsigned i = 0; i != 16; ++i) {
5796 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005797 if (EltIdx < 0 || EltIdx >= 16)
5798 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005802 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005804 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005806
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 // Calculate the shuffle mask for the second input, shuffle it, and
5808 // OR it with the first shuffled input.
5809 pshufbMask.clear();
5810 for (unsigned i = 0; i != 16; ++i) {
5811 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005812 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005813 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005816 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 MVT::v16i8, &pshufbMask[0], 16));
5818 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 }
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 // No SSSE3 - Calculate in place words and then fix all out of place words
5822 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5823 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005824 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5825 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005826 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 for (int i = 0; i != 8; ++i) {
5828 int Elt0 = MaskVals[i*2];
5829 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // This word of the result is all undef, skip it.
5832 if (Elt0 < 0 && Elt1 < 0)
5833 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005836 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005838
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5840 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5841 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005842
5843 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5844 // using a single extract together, load it and store it.
5845 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005847 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005849 DAG.getIntPtrConstant(i));
5850 continue;
5851 }
5852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005854 // source byte is not also odd, shift the extracted word left 8 bits
5855 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 DAG.getIntPtrConstant(Elt1 / 2));
5859 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005861 DAG.getConstant(8,
5862 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5865 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 }
5867 // If Elt0 is defined, extract it from the appropriate source. If the
5868 // source byte is not also even, shift the extracted word right 8 bits. If
5869 // Elt1 was also defined, OR the extracted values together before
5870 // inserting them in the result.
5871 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5874 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005876 DAG.getConstant(8,
5877 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005878 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5880 DAG.getConstant(0x00FF, MVT::i16));
5881 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 : InsElt0;
5883 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 DAG.getIntPtrConstant(i));
5886 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005887 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005888}
5889
Evan Cheng7a831ce2007-12-15 03:00:47 +00005890/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005891/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005892/// done when every pair / quad of shuffle mask elements point to elements in
5893/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005894/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005895static
Nate Begeman9008ca62009-04-27 18:41:29 +00005896SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005897 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005898 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005900 MVT NewVT;
5901 unsigned Scale;
5902 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005903 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005904 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5905 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5906 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5907 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5908 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5909 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005910 }
5911
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005913 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005914 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005915 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005916 int EltIdx = SVOp->getMaskElt(i+j);
5917 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005918 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005919 if (StartIdx < 0)
5920 StartIdx = (EltIdx / Scale);
5921 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005922 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005923 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005924 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005925 }
5926
Craig Topper11ac1f82012-05-04 04:08:44 +00005927 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5928 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005930}
5931
Evan Chengd880b972008-05-09 21:53:03 +00005932/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005933///
Owen Andersone50ed302009-08-10 22:56:29 +00005934static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 SDValue SrcOp, SelectionDAG &DAG,
5936 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005938 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005939 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005940 LD = dyn_cast<LoadSDNode>(SrcOp);
5941 if (!LD) {
5942 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5943 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005944 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005945 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005946 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005948 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005949 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005951 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005952 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5953 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5954 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005955 SrcOp.getOperand(0)
5956 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005957 }
5958 }
5959 }
5960
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005961 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005962 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005963 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005964 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005965}
5966
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005967/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5968/// which could not be matched by any known target speficic shuffle
5969static SDValue
5970LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005971 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005972
Craig Topper8f35c132012-01-20 09:29:03 +00005973 unsigned NumElems = VT.getVectorNumElements();
5974 unsigned NumLaneElems = NumElems / 2;
5975
Craig Topper8f35c132012-01-20 09:29:03 +00005976 DebugLoc dl = SVOp->getDebugLoc();
5977 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005978 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00005979 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005980
Craig Topper9a2b6e12012-04-06 07:45:23 +00005981 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005982 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005983 // Build a shuffle mask for the output, discovering on the fly which
5984 // input vectors to use as shuffle operands (recorded in InputUsed).
5985 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00005986 // out with UseBuildVector set.
5987 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005988 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005989 unsigned LaneStart = l * NumLaneElems;
5990 for (unsigned i = 0; i != NumLaneElems; ++i) {
5991 // The mask element. This indexes into the input.
5992 int Idx = SVOp->getMaskElt(i+LaneStart);
5993 if (Idx < 0) {
5994 // the mask element does not index into any input vector.
5995 Mask.push_back(-1);
5996 continue;
5997 }
Craig Topper8f35c132012-01-20 09:29:03 +00005998
Craig Topper9a2b6e12012-04-06 07:45:23 +00005999 // The input vector this mask element indexes into.
6000 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006001
Craig Topper9a2b6e12012-04-06 07:45:23 +00006002 // Turn the index into an offset from the start of the input vector.
6003 Idx -= Input * NumLaneElems;
6004
6005 // Find or create a shuffle vector operand to hold this input.
6006 unsigned OpNo;
6007 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6008 if (InputUsed[OpNo] == Input)
6009 // This input vector is already an operand.
6010 break;
6011 if (InputUsed[OpNo] < 0) {
6012 // Create a new operand for this input vector.
6013 InputUsed[OpNo] = Input;
6014 break;
6015 }
6016 }
6017
6018 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006019 // More than two input vectors used! Give up on trying to create a
6020 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6021 UseBuildVector = true;
6022 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006023 }
6024
6025 // Add the mask index for the new shuffle vector.
6026 Mask.push_back(Idx + OpNo * NumLaneElems);
6027 }
6028
Craig Topper8ae97ba2012-05-21 06:40:16 +00006029 if (UseBuildVector) {
6030 SmallVector<SDValue, 16> SVOps;
6031 for (unsigned i = 0; i != NumLaneElems; ++i) {
6032 // The mask element. This indexes into the input.
6033 int Idx = SVOp->getMaskElt(i+LaneStart);
6034 if (Idx < 0) {
6035 SVOps.push_back(DAG.getUNDEF(EltVT));
6036 continue;
6037 }
6038
6039 // The input vector this mask element indexes into.
6040 int Input = Idx / NumElems;
6041
6042 // Turn the index into an offset from the start of the input vector.
6043 Idx -= Input * NumElems;
6044
6045 // Extract the vector element by hand.
6046 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6047 SVOp->getOperand(Input),
6048 DAG.getIntPtrConstant(Idx)));
6049 }
6050
6051 // Construct the output using a BUILD_VECTOR.
6052 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6053 SVOps.size());
6054 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006055 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006056 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006057 } else {
6058 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006059 (InputUsed[0] % 2) * NumLaneElems,
6060 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006061 // If only one input was used, use an undefined vector for the other.
6062 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6063 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006064 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006065 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006066 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006067 }
6068
6069 Mask.clear();
6070 }
Craig Topper8f35c132012-01-20 09:29:03 +00006071
6072 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006073 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006074}
6075
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006076/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6077/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006078static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006079LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006080 SDValue V1 = SVOp->getOperand(0);
6081 SDValue V2 = SVOp->getOperand(1);
6082 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006083 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006084
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006085 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6086
Benjamin Kramer9c683542012-01-30 15:16:21 +00006087 std::pair<int, int> Locs[4];
6088 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006089 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006090
Evan Chengace3c172008-07-22 21:13:36 +00006091 unsigned NumHi = 0;
6092 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006093 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 int Idx = PermMask[i];
6095 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006096 Locs[i] = std::make_pair(-1, -1);
6097 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6099 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006100 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006102 NumLo++;
6103 } else {
6104 Locs[i] = std::make_pair(1, NumHi);
6105 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006107 NumHi++;
6108 }
6109 }
6110 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006111
Evan Chengace3c172008-07-22 21:13:36 +00006112 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 // If no more than two elements come from either vector. This can be
6114 // implemented with two shuffles. First shuffle gather the elements.
6115 // The second shuffle, which takes the first shuffle as both of its
6116 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006117 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118
Benjamin Kramer9c683542012-01-30 15:16:21 +00006119 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006120
Benjamin Kramer9c683542012-01-30 15:16:21 +00006121 for (unsigned i = 0; i != 4; ++i)
6122 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006123 unsigned Idx = (i < 2) ? 0 : 4;
6124 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006125 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006126 }
Evan Chengace3c172008-07-22 21:13:36 +00006127
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006129 }
6130
6131 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006132 // Otherwise, we must have three elements from one vector, call it X, and
6133 // one element from the other, call it Y. First, use a shufps to build an
6134 // intermediate vector with the one element from Y and the element from X
6135 // that will be in the same half in the final destination (the indexes don't
6136 // matter). Then, use a shufps to build the final vector, taking the half
6137 // containing the element from Y from the intermediate, and the other half
6138 // from X.
6139 if (NumHi == 3) {
6140 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006141 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006142 std::swap(V1, V2);
6143 }
6144
6145 // Find the element from V2.
6146 unsigned HiIndex;
6147 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006148 int Val = PermMask[HiIndex];
6149 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006150 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006151 if (Val >= 4)
6152 break;
6153 }
6154
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 Mask1[0] = PermMask[HiIndex];
6156 Mask1[1] = -1;
6157 Mask1[2] = PermMask[HiIndex^1];
6158 Mask1[3] = -1;
6159 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006160
6161 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006162 Mask1[0] = PermMask[0];
6163 Mask1[1] = PermMask[1];
6164 Mask1[2] = HiIndex & 1 ? 6 : 4;
6165 Mask1[3] = HiIndex & 1 ? 4 : 6;
6166 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006167 }
Craig Topper69947b92012-04-23 06:57:04 +00006168
6169 Mask1[0] = HiIndex & 1 ? 2 : 0;
6170 Mask1[1] = HiIndex & 1 ? 0 : 2;
6171 Mask1[2] = PermMask[2];
6172 Mask1[3] = PermMask[3];
6173 if (Mask1[2] >= 0)
6174 Mask1[2] += 4;
6175 if (Mask1[3] >= 0)
6176 Mask1[3] += 4;
6177 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006178 }
6179
6180 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006181 int LoMask[] = { -1, -1, -1, -1 };
6182 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006183
Benjamin Kramer9c683542012-01-30 15:16:21 +00006184 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006185 unsigned MaskIdx = 0;
6186 unsigned LoIdx = 0;
6187 unsigned HiIdx = 2;
6188 for (unsigned i = 0; i != 4; ++i) {
6189 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006190 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006191 MaskIdx = 1;
6192 LoIdx = 0;
6193 HiIdx = 2;
6194 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 int Idx = PermMask[i];
6196 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006197 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006198 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006199 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006200 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006201 LoIdx++;
6202 } else {
6203 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006204 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006205 HiIdx++;
6206 }
6207 }
6208
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6210 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006211 int MaskOps[] = { -1, -1, -1, -1 };
6212 for (unsigned i = 0; i != 4; ++i)
6213 if (Locs[i].first != -1)
6214 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006215 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006216}
6217
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006218static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006219 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006220 V = V.getOperand(0);
6221 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6222 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006223 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6224 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6225 // BUILD_VECTOR (load), undef
6226 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006227 if (MayFoldLoad(V))
6228 return true;
6229 return false;
6230}
6231
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006232// FIXME: the version above should always be used. Since there's
6233// a bug where several vector shuffles can't be folded because the
6234// DAG is not updated during lowering and a node claims to have two
6235// uses while it only has one, use this version, and let isel match
6236// another instruction if the load really happens to have more than
6237// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006238// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006239static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006240 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006241 V = V.getOperand(0);
6242 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6243 V = V.getOperand(0);
6244 if (ISD::isNormalLoad(V.getNode()))
6245 return true;
6246 return false;
6247}
6248
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006249static
Evan Cheng835580f2010-10-07 20:50:20 +00006250SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6251 EVT VT = Op.getValueType();
6252
6253 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006254 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6255 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006256 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6257 V1, DAG));
6258}
6259
6260static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006261SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006262 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006263 SDValue V1 = Op.getOperand(0);
6264 SDValue V2 = Op.getOperand(1);
6265 EVT VT = Op.getValueType();
6266
6267 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6268
Craig Topper1accb7e2012-01-10 06:54:16 +00006269 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006270 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6271
Evan Cheng0899f5c2011-08-31 02:05:24 +00006272 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6273 return DAG.getNode(ISD::BITCAST, dl, VT,
6274 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6275 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6276 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006277}
6278
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006279static
6280SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6281 SDValue V1 = Op.getOperand(0);
6282 SDValue V2 = Op.getOperand(1);
6283 EVT VT = Op.getValueType();
6284
6285 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6286 "unsupported shuffle type");
6287
6288 if (V2.getOpcode() == ISD::UNDEF)
6289 V2 = V1;
6290
6291 // v4i32 or v4f32
6292 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6293}
6294
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006295static
Craig Topper1accb7e2012-01-10 06:54:16 +00006296SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 SDValue V1 = Op.getOperand(0);
6298 SDValue V2 = Op.getOperand(1);
6299 EVT VT = Op.getValueType();
6300 unsigned NumElems = VT.getVectorNumElements();
6301
6302 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6303 // operand of these instructions is only memory, so check if there's a
6304 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6305 // same masks.
6306 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006308 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006309 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 CanFoldLoad = true;
6311
6312 // When V1 is a load, it can be folded later into a store in isel, example:
6313 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6314 // turns into:
6315 // (MOVLPSmr addr:$src1, VR128:$src2)
6316 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006317 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318 CanFoldLoad = true;
6319
Dan Gohman65fd6562011-11-03 21:49:52 +00006320 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006322 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006323 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6324
6325 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006326 // If we don't care about the second element, procede to use movss.
6327 if (SVOp->getMaskElt(1) != -1)
6328 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 }
6330
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331 // movl and movlp will both match v2i64, but v2i64 is never matched by
6332 // movl earlier because we make it strict to avoid messing with the movlp load
6333 // folding logic (see the code above getMOVLP call). Match it here then,
6334 // this is horrible, but will stay like this until we move all shuffle
6335 // matching to x86 specific nodes. Note that for the 1st condition all
6336 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006337 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006338 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6339 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006340 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006341 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006343 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344
6345 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6346
6347 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006348 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006349 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350}
6351
Nadav Rotem154819d2012-04-09 07:45:58 +00006352SDValue
6353X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006354 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6355 EVT VT = Op.getValueType();
6356 DebugLoc dl = Op.getDebugLoc();
6357 SDValue V1 = Op.getOperand(0);
6358 SDValue V2 = Op.getOperand(1);
6359
6360 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006361 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006362
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006363 // Handle splat operations
6364 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006365 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006366 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006367
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006368 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006369 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006370 if (Broadcast.getNode())
6371 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006372
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006373 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006374 if ((Size == 128 && NumElem <= 4) ||
6375 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006376 return SDValue();
6377
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006378 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006379 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006380 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006381
6382 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6383 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006384 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6385 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006386 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6387 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006388 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006389 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006390 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006391 // FIXME: Figure out a cleaner way to do this.
6392 // Try to make use of movq to zero out the top part.
6393 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6394 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6395 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006396 EVT NewVT = NewOp.getValueType();
6397 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6398 NewVT, true, false))
6399 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006400 DAG, Subtarget, dl);
6401 }
6402 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6403 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006404 if (NewOp.getNode()) {
6405 EVT NewVT = NewOp.getValueType();
6406 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6407 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6408 DAG, Subtarget, dl);
6409 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006410 }
6411 }
6412 return SDValue();
6413}
6414
Dan Gohman475871a2008-07-27 21:46:04 +00006415SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006416X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006417 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006418 SDValue V1 = Op.getOperand(0);
6419 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006420 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006421 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006422 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006423 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006424 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006425 bool V1IsSplat = false;
6426 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006427 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006428 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006429 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006430 MachineFunction &MF = DAG.getMachineFunction();
6431 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006432
Craig Topper3426a3e2011-11-14 06:46:21 +00006433 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006434
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006435 if (V1IsUndef && V2IsUndef)
6436 return DAG.getUNDEF(VT);
6437
6438 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006439
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006440 // Vector shuffle lowering takes 3 steps:
6441 //
6442 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6443 // narrowing and commutation of operands should be handled.
6444 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6445 // shuffle nodes.
6446 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6447 // so the shuffle can be broken into other shuffles and the legalizer can
6448 // try the lowering again.
6449 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006450 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006451 // be matched during isel, all of them must be converted to a target specific
6452 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006453
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006454 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6455 // narrowing and commutation of operands should be handled. The actual code
6456 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006457 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006458 if (NewOp.getNode())
6459 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006460
Craig Topper5aaffa82012-02-19 02:53:47 +00006461 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6462
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006463 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6464 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006465 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006466 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006467 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006468 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006469
Craig Topperdd637ae2012-02-19 05:41:45 +00006470 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006471 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006472 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006473
Craig Topperdd637ae2012-02-19 05:41:45 +00006474 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006475 return getMOVHighToLow(Op, dl, DAG);
6476
6477 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006478 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006479 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006480 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006481
Craig Topper5aaffa82012-02-19 02:53:47 +00006482 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006483 // The actual implementation will match the mask in the if above and then
6484 // during isel it can match several different instructions, not only pshufd
6485 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006486 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6487 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006488
Craig Topper5aaffa82012-02-19 02:53:47 +00006489 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006490
Craig Topperdbd98a42012-02-07 06:28:42 +00006491 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6492 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6493
Craig Topper1accb7e2012-01-10 06:54:16 +00006494 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006495 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6496
Craig Topperb3982da2011-12-31 23:50:21 +00006497 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006498 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006499 }
Eric Christopherfd179292009-08-27 18:07:15 +00006500
Evan Chengf26ffe92008-05-29 08:22:04 +00006501 // Check if this can be converted into a logical shift.
6502 bool isLeft = false;
6503 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006505 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006506 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006507 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006508 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006509 EVT EltVT = VT.getVectorElementType();
6510 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006511 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006512 }
Eric Christopherfd179292009-08-27 18:07:15 +00006513
Craig Topper5aaffa82012-02-19 02:53:47 +00006514 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006515 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006516 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006518 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006519 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6520
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006521 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006522 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6523 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006524 }
Eric Christopherfd179292009-08-27 18:07:15 +00006525
Nate Begeman9008ca62009-04-27 18:41:29 +00006526 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006527 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006528 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006529
Craig Topperdd637ae2012-02-19 05:41:45 +00006530 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006531 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006532
Craig Topperdd637ae2012-02-19 05:41:45 +00006533 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006534 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006535
Craig Topperdd637ae2012-02-19 05:41:45 +00006536 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006537 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006538
Craig Topperdd637ae2012-02-19 05:41:45 +00006539 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006540 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006541
Craig Topperdd637ae2012-02-19 05:41:45 +00006542 if (ShouldXformToMOVHLPS(M, VT) ||
6543 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006544 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545
Evan Chengf26ffe92008-05-29 08:22:04 +00006546 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006547 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006548 EVT EltVT = VT.getVectorElementType();
6549 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006550 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006551 }
Eric Christopherfd179292009-08-27 18:07:15 +00006552
Evan Cheng9eca5e82006-10-25 21:49:50 +00006553 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006554 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6555 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006556 V1IsSplat = isSplatVector(V1.getNode());
6557 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006558
Chris Lattner8a594482007-11-25 00:24:49 +00006559 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006560 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6561 CommuteVectorShuffleMask(M, NumElems);
6562 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006563 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006564 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006565 }
6566
Craig Topperbeabc6c2011-12-05 06:56:46 +00006567 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006568 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006569 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006570 return V1;
6571 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6572 // the instruction selector will not match, so get a canonical MOVL with
6573 // swapped operands to undo the commute.
6574 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006575 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576
Craig Topperbeabc6c2011-12-05 06:56:46 +00006577 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006578 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006579
Craig Topperbeabc6c2011-12-05 06:56:46 +00006580 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006581 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006582
Evan Cheng9bbbb982006-10-25 20:48:19 +00006583 if (V2IsSplat) {
6584 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006585 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006586 // new vector_shuffle with the corrected mask.p
6587 SmallVector<int, 8> NewMask(M.begin(), M.end());
6588 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006589 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006590 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006591 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006592 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593 }
6594
Evan Cheng9eca5e82006-10-25 21:49:50 +00006595 if (Commuted) {
6596 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006598 CommuteVectorShuffleMask(M, NumElems);
6599 std::swap(V1, V2);
6600 std::swap(V1IsSplat, V2IsSplat);
6601 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006602
Craig Topper39a9e482012-02-11 06:24:48 +00006603 if (isUNPCKLMask(M, VT, HasAVX2))
6604 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006605
Craig Topper39a9e482012-02-11 06:24:48 +00006606 if (isUNPCKHMask(M, VT, HasAVX2))
6607 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006608 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006611 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006612 return CommuteVectorShuffle(SVOp, DAG);
6613
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006614 // The checks below are all present in isShuffleMaskLegal, but they are
6615 // inlined here right now to enable us to directly emit target specific
6616 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006617
Craig Topper0e2037b2012-01-20 05:53:00 +00006618 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006619 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006620 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006621 DAG);
6622
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006623 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6624 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006625 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006626 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006627 }
6628
Craig Toppera9a568a2012-05-02 08:03:44 +00006629 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006630 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006631 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006632 DAG);
6633
Craig Toppera9a568a2012-05-02 08:03:44 +00006634 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006635 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006636 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006637 DAG);
6638
Craig Topper1a7700a2012-01-19 08:19:12 +00006639 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006640 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006641 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006642
Craig Topper94438ba2011-12-16 08:06:31 +00006643 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006644 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006645 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006646 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006647
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006648 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649 // Generate target specific nodes for 128 or 256-bit shuffles only
6650 // supported in the AVX instruction set.
6651 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006652
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006653 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006654 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006655 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6656
Craig Topper70b883b2011-11-28 10:14:51 +00006657 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006658 if (isVPERMILPMask(M, VT, HasAVX)) {
6659 if (HasAVX2 && VT == MVT::v8i32)
6660 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006661 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006662 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006663 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006664 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006665
Craig Topper70b883b2011-11-28 10:14:51 +00006666 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006667 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006668 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006669 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006670
Craig Topper1842ba02012-04-23 06:38:28 +00006671 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006672 if (BlendOp.getNode())
6673 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006674
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006675 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006676 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006677 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006678 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006679 }
Craig Topper92040742012-04-16 06:43:40 +00006680 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6681 &permclMask[0], 8);
6682 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006683 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006684 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006685 }
Craig Topper095c5282012-04-15 23:48:57 +00006686
Craig Topper8325c112012-04-16 00:41:45 +00006687 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6688 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006689 getShuffleCLImmediate(SVOp), DAG);
6690
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006691
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006692 //===--------------------------------------------------------------------===//
6693 // Since no target specific shuffle was selected for this generic one,
6694 // lower it into other known shuffles. FIXME: this isn't true yet, but
6695 // this is the plan.
6696 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006697
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006698 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6699 if (VT == MVT::v8i16) {
6700 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6701 if (NewOp.getNode())
6702 return NewOp;
6703 }
6704
6705 if (VT == MVT::v16i8) {
6706 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6707 if (NewOp.getNode())
6708 return NewOp;
6709 }
6710
6711 // Handle all 128-bit wide vectors with 4 elements, and match them with
6712 // several different shuffle types.
6713 if (NumElems == 4 && VT.getSizeInBits() == 128)
6714 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6715
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006716 // Handle general 256-bit shuffles
6717 if (VT.is256BitVector())
6718 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6719
Dan Gohman475871a2008-07-27 21:46:04 +00006720 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721}
6722
Dan Gohman475871a2008-07-27 21:46:04 +00006723SDValue
6724X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006725 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006726 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006728
6729 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6730 return SDValue();
6731
Duncan Sands83ec4b62008-06-06 12:08:01 +00006732 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006734 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006736 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006737 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006738 }
6739
6740 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006741 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6742 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6743 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6745 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006746 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006748 Op.getOperand(0)),
6749 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006751 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006753 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006754 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006755 }
6756
6757 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006758 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6759 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006760 // result has a single use which is a store or a bitcast to i32. And in
6761 // the case of a store, it's not worth it if the index is a constant 0,
6762 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006763 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006764 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006765 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006766 if ((User->getOpcode() != ISD::STORE ||
6767 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6768 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006769 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006771 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006773 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006774 Op.getOperand(0)),
6775 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006776 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006777 }
6778
6779 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006780 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006781 if (isa<ConstantSDNode>(Op.getOperand(1)))
6782 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783 }
Dan Gohman475871a2008-07-27 21:46:04 +00006784 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006785}
6786
6787
Dan Gohman475871a2008-07-27 21:46:04 +00006788SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006789X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6790 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006792 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793
David Greene74a579d2011-02-10 16:57:36 +00006794 SDValue Vec = Op.getOperand(0);
6795 EVT VecVT = Vec.getValueType();
6796
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006797 // If this is a 256-bit vector result, first extract the 128-bit vector and
6798 // then extract the element from the 128-bit vector.
6799 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006800 DebugLoc dl = Op.getNode()->getDebugLoc();
6801 unsigned NumElems = VecVT.getVectorNumElements();
6802 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006803 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6804
6805 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006806 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006807
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006808 if (IdxVal >= NumElems/2)
6809 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006810 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006811 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006812 }
6813
6814 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6815
Craig Topperd0a31172012-01-10 06:37:29 +00006816 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006817 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006818 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006819 return Res;
6820 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006821
Owen Andersone50ed302009-08-10 22:56:29 +00006822 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006823 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006825 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006826 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006827 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006828 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6830 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006831 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006833 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006835 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006836 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006838 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006840 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006841 }
6842
6843 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006844 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 if (Idx == 0)
6846 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006847
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006849 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006850 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006851 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006852 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006853 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006854 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006855 }
6856
6857 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006858 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6859 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6860 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006861 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 if (Idx == 0)
6863 return Op;
6864
6865 // UNPCKHPD the element to the lowest double word, then movsd.
6866 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6867 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006868 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006869 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006870 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006871 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006872 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006873 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 }
6875
Dan Gohman475871a2008-07-27 21:46:04 +00006876 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877}
6878
Dan Gohman475871a2008-07-27 21:46:04 +00006879SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006880X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6881 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006882 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006883 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006884 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006885
Dan Gohman475871a2008-07-27 21:46:04 +00006886 SDValue N0 = Op.getOperand(0);
6887 SDValue N1 = Op.getOperand(1);
6888 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006889
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006890 if (VT.getSizeInBits() == 256)
6891 return SDValue();
6892
Dan Gohman8a55ce42009-09-23 21:02:20 +00006893 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006894 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006895 unsigned Opc;
6896 if (VT == MVT::v8i16)
6897 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006898 else if (VT == MVT::v16i8)
6899 Opc = X86ISD::PINSRB;
6900 else
6901 Opc = X86ISD::PINSRB;
6902
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6904 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 if (N1.getValueType() != MVT::i32)
6906 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6907 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006908 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006909 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006910 }
6911
6912 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913 // Bits [7:6] of the constant are the source select. This will always be
6914 // zero here. The DAG Combiner may combine an extract_elt index into these
6915 // bits. For example (insert (extract, 3), 2) could be matched by putting
6916 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006917 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006918 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006919 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006920 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006921 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006922 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006923 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006924 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006925 }
6926
6927 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006928 // PINSR* works with constant index.
6929 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 }
Dan Gohman475871a2008-07-27 21:46:04 +00006931 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932}
6933
Dan Gohman475871a2008-07-27 21:46:04 +00006934SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006935X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006936 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006937 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006938
David Greene6b381262011-02-09 15:32:06 +00006939 DebugLoc dl = Op.getDebugLoc();
6940 SDValue N0 = Op.getOperand(0);
6941 SDValue N1 = Op.getOperand(1);
6942 SDValue N2 = Op.getOperand(2);
6943
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006944 // If this is a 256-bit vector result, first extract the 128-bit vector,
6945 // insert the element into the extracted half and then place it back.
6946 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006947 if (!isa<ConstantSDNode>(N2))
6948 return SDValue();
6949
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006950 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006951 unsigned NumElems = VT.getVectorNumElements();
6952 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006953 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006954
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006955 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006956 bool Upper = IdxVal >= NumElems/2;
6957 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6958 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006959
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006960 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006961 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006962 }
6963
Craig Topperd0a31172012-01-10 06:37:29 +00006964 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006965 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6966
Dan Gohman8a55ce42009-09-23 21:02:20 +00006967 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006968 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006969
Dan Gohman8a55ce42009-09-23 21:02:20 +00006970 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006971 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6972 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 if (N1.getValueType() != MVT::i32)
6974 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6975 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006976 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006977 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978 }
Dan Gohman475871a2008-07-27 21:46:04 +00006979 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006980}
6981
Dan Gohman475871a2008-07-27 21:46:04 +00006982SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006983X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006984 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006985 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006986 EVT OpVT = Op.getValueType();
6987
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006988 // If this is a 256-bit vector result, first insert into a 128-bit
6989 // vector and then insert into the 256-bit vector.
6990 if (OpVT.getSizeInBits() > 128) {
6991 // Insert into a 128-bit vector.
6992 EVT VT128 = EVT::getVectorVT(*Context,
6993 OpVT.getVectorElementType(),
6994 OpVT.getVectorNumElements() / 2);
6995
6996 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6997
6998 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006999 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007000 }
7001
Craig Topperd77d2fe2012-04-29 20:22:05 +00007002 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007003 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007005
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007007 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7008 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007009 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007010}
7011
David Greene91585092011-01-26 15:38:49 +00007012// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7013// a simple subregister reference or explicit instructions to grab
7014// upper bits of a vector.
7015SDValue
7016X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7017 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007018 DebugLoc dl = Op.getNode()->getDebugLoc();
7019 SDValue Vec = Op.getNode()->getOperand(0);
7020 SDValue Idx = Op.getNode()->getOperand(1);
7021
Craig Topperb14940a2012-04-22 20:55:18 +00007022 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7023 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7024 isa<ConstantSDNode>(Idx)) {
7025 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7026 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007027 }
David Greene91585092011-01-26 15:38:49 +00007028 }
7029 return SDValue();
7030}
7031
David Greenecfe33c42011-01-26 19:13:22 +00007032// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7033// simple superregister reference or explicit instructions to insert
7034// the upper bits of a vector.
7035SDValue
7036X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7037 if (Subtarget->hasAVX()) {
7038 DebugLoc dl = Op.getNode()->getDebugLoc();
7039 SDValue Vec = Op.getNode()->getOperand(0);
7040 SDValue SubVec = Op.getNode()->getOperand(1);
7041 SDValue Idx = Op.getNode()->getOperand(2);
7042
Craig Topperb14940a2012-04-22 20:55:18 +00007043 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7044 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7045 isa<ConstantSDNode>(Idx)) {
7046 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7047 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007048 }
7049 }
7050 return SDValue();
7051}
7052
Bill Wendling056292f2008-09-16 21:48:12 +00007053// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7054// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7055// one of the above mentioned nodes. It has to be wrapped because otherwise
7056// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7057// be used to form addressing mode. These wrapped nodes will be selected
7058// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007059SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007060X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007062
Chris Lattner41621a22009-06-26 19:22:52 +00007063 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7064 // global base reg.
7065 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007066 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007067 CodeModel::Model M = getTargetMachine().getCodeModel();
7068
Chris Lattner4f066492009-07-11 20:29:19 +00007069 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007070 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007071 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007072 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007073 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007074 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007075 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007076
Evan Cheng1606e8e2009-03-13 07:51:59 +00007077 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007078 CP->getAlignment(),
7079 CP->getOffset(), OpFlag);
7080 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007081 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007082 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007083 if (OpFlag) {
7084 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007085 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007086 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007087 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007088 }
7089
7090 return Result;
7091}
7092
Dan Gohmand858e902010-04-17 15:26:15 +00007093SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007094 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007095
Chris Lattner18c59872009-06-27 04:16:01 +00007096 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7097 // global base reg.
7098 unsigned char OpFlag = 0;
7099 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007100 CodeModel::Model M = getTargetMachine().getCodeModel();
7101
Chris Lattner4f066492009-07-11 20:29:19 +00007102 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007103 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007104 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007105 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007106 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007107 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007108 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Chris Lattner18c59872009-06-27 04:16:01 +00007110 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7111 OpFlag);
7112 DebugLoc DL = JT->getDebugLoc();
7113 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner18c59872009-06-27 04:16:01 +00007115 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007116 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007117 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7118 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007119 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007120 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007121
Chris Lattner18c59872009-06-27 04:16:01 +00007122 return Result;
7123}
7124
7125SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007126X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007127 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Chris Lattner18c59872009-06-27 04:16:01 +00007129 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7130 // global base reg.
7131 unsigned char OpFlag = 0;
7132 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007133 CodeModel::Model M = getTargetMachine().getCodeModel();
7134
Chris Lattner4f066492009-07-11 20:29:19 +00007135 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007136 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7137 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7138 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007139 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007140 } else if (Subtarget->isPICStyleGOT()) {
7141 OpFlag = X86II::MO_GOT;
7142 } else if (Subtarget->isPICStyleStubPIC()) {
7143 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7144 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7145 OpFlag = X86II::MO_DARWIN_NONLAZY;
7146 }
Eric Christopherfd179292009-08-27 18:07:15 +00007147
Chris Lattner18c59872009-06-27 04:16:01 +00007148 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007149
Chris Lattner18c59872009-06-27 04:16:01 +00007150 DebugLoc DL = Op.getDebugLoc();
7151 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007152
7153
Chris Lattner18c59872009-06-27 04:16:01 +00007154 // With PIC, the address is actually $g + Offset.
7155 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007156 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007157 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7158 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007159 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007160 Result);
7161 }
Eric Christopherfd179292009-08-27 18:07:15 +00007162
Eli Friedman586272d2011-08-11 01:48:05 +00007163 // For symbols that require a load from a stub to get the address, emit the
7164 // load.
7165 if (isGlobalStubReference(OpFlag))
7166 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007167 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007168
Chris Lattner18c59872009-06-27 04:16:01 +00007169 return Result;
7170}
7171
Dan Gohman475871a2008-07-27 21:46:04 +00007172SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007173X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007174 // Create the TargetBlockAddressAddress node.
7175 unsigned char OpFlags =
7176 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007177 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007178 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007179 DebugLoc dl = Op.getDebugLoc();
7180 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7181 /*isTarget=*/true, OpFlags);
7182
Dan Gohmanf705adb2009-10-30 01:28:02 +00007183 if (Subtarget->isPICStyleRIPRel() &&
7184 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007185 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7186 else
7187 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007188
Dan Gohman29cbade2009-11-20 23:18:13 +00007189 // With PIC, the address is actually $g + Offset.
7190 if (isGlobalRelativeToPICBase(OpFlags)) {
7191 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7192 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7193 Result);
7194 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007195
7196 return Result;
7197}
7198
7199SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007200X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007201 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007202 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007203 // Create the TargetGlobalAddress node, folding in the constant
7204 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007205 unsigned char OpFlags =
7206 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007207 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007208 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007209 if (OpFlags == X86II::MO_NO_FLAG &&
7210 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007211 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007212 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007213 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007214 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007215 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007216 }
Eric Christopherfd179292009-08-27 18:07:15 +00007217
Chris Lattner4f066492009-07-11 20:29:19 +00007218 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007219 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007220 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7221 else
7222 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007223
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007224 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007225 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007226 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7227 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007228 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007229 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007230
Chris Lattner36c25012009-07-10 07:34:39 +00007231 // For globals that require a load from a stub to get the address, emit the
7232 // load.
7233 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007234 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007235 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007236
Dan Gohman6520e202008-10-18 02:06:02 +00007237 // If there was a non-zero offset that we didn't fold, create an explicit
7238 // addition for it.
7239 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007240 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007241 DAG.getConstant(Offset, getPointerTy()));
7242
Evan Cheng0db9fe62006-04-25 20:13:52 +00007243 return Result;
7244}
7245
Evan Chengda43bcf2008-09-24 00:05:32 +00007246SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007247X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007248 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007249 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007250 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007251}
7252
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007253static SDValue
7254GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007255 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007256 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007257 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007258 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007259 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007260 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007261 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007262 GA->getOffset(),
7263 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007264 if (InFlag) {
7265 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007266 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007267 } else {
7268 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007269 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007270 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007271
7272 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007273 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007274
Rafael Espindola15f1b662009-04-24 12:59:40 +00007275 SDValue Flag = Chain.getValue(1);
7276 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007277}
7278
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007279// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007280static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007281LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007282 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007283 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007284 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7285 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007287 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007288 InFlag = Chain.getValue(1);
7289
Chris Lattnerb903bed2009-06-26 21:20:29 +00007290 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007291}
7292
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007293// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007294static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007295LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007296 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007297 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7298 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007299}
7300
Hans Wennborg228756c2012-05-11 10:11:01 +00007301// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007302static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007303 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007304 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007305 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007306
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007307 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7308 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7309 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007310
Michael J. Spencerec38de22010-10-10 22:04:20 +00007311 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007312 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007313 MachinePointerInfo(Ptr),
7314 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007315
Chris Lattnerb903bed2009-06-26 21:20:29 +00007316 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007317 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7318 // initialexec.
7319 unsigned WrapperKind = X86ISD::Wrapper;
7320 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007321 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007322 } else if (model == TLSModel::InitialExec) {
7323 if (is64Bit) {
7324 OperandFlags = X86II::MO_GOTTPOFF;
7325 WrapperKind = X86ISD::WrapperRIP;
7326 } else {
7327 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7328 }
Chris Lattner18c59872009-06-27 04:16:01 +00007329 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007330 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007331 }
Eric Christopherfd179292009-08-27 18:07:15 +00007332
Hans Wennborg228756c2012-05-11 10:11:01 +00007333 // emit "addl x@ntpoff,%eax" (local exec)
7334 // or "addl x@indntpoff,%eax" (initial exec)
7335 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007336 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007337 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007338 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007339 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007340
Hans Wennborg228756c2012-05-11 10:11:01 +00007341 if (model == TLSModel::InitialExec) {
7342 if (isPIC && !is64Bit) {
7343 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7344 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7345 Offset);
7346 } else {
7347 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7348 MachinePointerInfo::getGOT(), false, false, false,
7349 0);
7350 }
7351 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007352
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007353 // The address of the thread local variable is the add of the thread
7354 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007355 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007356}
7357
Dan Gohman475871a2008-07-27 21:46:04 +00007358SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007359X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007360
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007362 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007363
Eric Christopher30ef0e52010-06-03 04:07:48 +00007364 if (Subtarget->isTargetELF()) {
7365 // TODO: implement the "local dynamic" model
Michael J. Spencerec38de22010-10-10 22:04:20 +00007366
Eric Christopher30ef0e52010-06-03 04:07:48 +00007367 // If GV is an alias then use the aliasee for determining
7368 // thread-localness.
7369 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7370 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
Chandler Carruth34797132012-04-08 17:20:55 +00007372 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007373
Eric Christopher30ef0e52010-06-03 04:07:48 +00007374 switch (model) {
7375 case TLSModel::GeneralDynamic:
7376 case TLSModel::LocalDynamic: // not implemented
7377 if (Subtarget->is64Bit())
7378 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7379 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007380
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 case TLSModel::InitialExec:
7382 case TLSModel::LocalExec:
7383 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007384 Subtarget->is64Bit(),
7385 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007386 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007387 llvm_unreachable("Unknown TLS model.");
7388 }
7389
7390 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 // Darwin only has one model of TLS. Lower to that.
7392 unsigned char OpFlag = 0;
7393 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7394 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007395
Eric Christopher30ef0e52010-06-03 04:07:48 +00007396 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7397 // global base reg.
7398 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7399 !Subtarget->is64Bit();
7400 if (PIC32)
7401 OpFlag = X86II::MO_TLVP_PIC_BASE;
7402 else
7403 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007404 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007405 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007406 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007407 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007408 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007409
Eric Christopher30ef0e52010-06-03 04:07:48 +00007410 // With PIC32, the address is actually $g + Offset.
7411 if (PIC32)
7412 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7413 DAG.getNode(X86ISD::GlobalBaseReg,
7414 DebugLoc(), getPointerTy()),
7415 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007416
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 // Lowering the machine isd will make sure everything is in the right
7418 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007419 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007420 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007421 SDValue Args[] = { Chain, Offset };
7422 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Eric Christopher30ef0e52010-06-03 04:07:48 +00007424 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7425 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7426 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007427
Eric Christopher30ef0e52010-06-03 04:07:48 +00007428 // And our return value (tls address) is in the standard call return value
7429 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007430 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007431 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7432 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007433 }
7434
7435 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007436 // Just use the implicit TLS architecture
7437 // Need to generate someting similar to:
7438 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7439 // ; from TEB
7440 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7441 // mov rcx, qword [rdx+rcx*8]
7442 // mov eax, .tls$:tlsvar
7443 // [rax+rcx] contains the address
7444 // Windows 64bit: gs:0x58
7445 // Windows 32bit: fs:__tls_array
7446
7447 // If GV is an alias then use the aliasee for determining
7448 // thread-localness.
7449 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7450 GV = GA->resolveAliasedGlobal(false);
7451 DebugLoc dl = GA->getDebugLoc();
7452 SDValue Chain = DAG.getEntryNode();
7453
7454 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7455 // %gs:0x58 (64-bit).
7456 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7457 ? Type::getInt8PtrTy(*DAG.getContext(),
7458 256)
7459 : Type::getInt32PtrTy(*DAG.getContext(),
7460 257));
7461
7462 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7463 Subtarget->is64Bit()
7464 ? DAG.getIntPtrConstant(0x58)
7465 : DAG.getExternalSymbol("_tls_array",
7466 getPointerTy()),
7467 MachinePointerInfo(Ptr),
7468 false, false, false, 0);
7469
7470 // Load the _tls_index variable
7471 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7472 if (Subtarget->is64Bit())
7473 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7474 IDX, MachinePointerInfo(), MVT::i32,
7475 false, false, 0);
7476 else
7477 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7478 false, false, false, 0);
7479
7480 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007481 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007482 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7483
7484 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7485 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7486 false, false, false, 0);
7487
7488 // Get the offset of start of .tls section
7489 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7490 GA->getValueType(0),
7491 GA->getOffset(), X86II::MO_SECREL);
7492 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7493
7494 // The address of the thread local variable is the add of the thread
7495 // pointer with the offset of the variable.
7496 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007497 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007498
David Blaikie4d6ccb52012-01-20 21:51:11 +00007499 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007500}
7501
Evan Cheng0db9fe62006-04-25 20:13:52 +00007502
Chad Rosierb90d2a92012-01-03 23:19:12 +00007503/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7504/// and take a 2 x i32 value to shift plus a shift amount.
7505SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007506 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007507 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007508 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007509 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007510 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007511 SDValue ShOpLo = Op.getOperand(0);
7512 SDValue ShOpHi = Op.getOperand(1);
7513 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007514 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007516 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007517
Dan Gohman475871a2008-07-27 21:46:04 +00007518 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007519 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007520 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7521 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007522 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007523 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7524 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007525 }
Evan Chenge3413162006-01-09 18:33:28 +00007526
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7528 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007529 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007531
Dan Gohman475871a2008-07-27 21:46:04 +00007532 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007534 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7535 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007536
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007537 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007538 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7539 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007540 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007541 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7542 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007543 }
7544
Dan Gohman475871a2008-07-27 21:46:04 +00007545 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007546 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547}
Evan Chenga3195e82006-01-12 22:54:21 +00007548
Dan Gohmand858e902010-04-17 15:26:15 +00007549SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7550 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007551 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007552
Dale Johannesen0488fb62010-09-30 23:57:10 +00007553 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007554 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007555
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007557 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007558
Eli Friedman36df4992009-05-27 00:47:34 +00007559 // These are really Legal; return the operand so the caller accepts it as
7560 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007562 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007564 Subtarget->is64Bit()) {
7565 return Op;
7566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007567
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007568 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007569 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007570 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007571 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007572 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007573 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007574 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007575 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007576 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007577 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7578}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007579
Owen Andersone50ed302009-08-10 22:56:29 +00007580SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007581 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007582 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007583 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007584 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007585 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007586 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007587 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007588 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007589 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007591
Chris Lattner492a43e2010-09-22 01:28:21 +00007592 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007593
Stuart Hastings84be9582011-06-02 15:57:11 +00007594 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7595 MachineMemOperand *MMO;
7596 if (FI) {
7597 int SSFI = FI->getIndex();
7598 MMO =
7599 DAG.getMachineFunction()
7600 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7601 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7602 } else {
7603 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7604 StackSlot = StackSlot.getOperand(1);
7605 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007606 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007607 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7608 X86ISD::FILD, DL,
7609 Tys, Ops, array_lengthof(Ops),
7610 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007611
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007612 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007614 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615
7616 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7617 // shouldn't be necessary except that RFP cannot be live across
7618 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007619 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007620 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7621 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007622 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007624 SDValue Ops[] = {
7625 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7626 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007627 MachineMemOperand *MMO =
7628 DAG.getMachineFunction()
7629 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007630 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007631
Chris Lattner492a43e2010-09-22 01:28:21 +00007632 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7633 Ops, array_lengthof(Ops),
7634 Op.getValueType(), MMO);
7635 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007636 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007637 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007638 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007639
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640 return Result;
7641}
7642
Bill Wendling8b8a6362009-01-17 03:56:04 +00007643// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007644SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7645 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007646 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007647 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007648 movq %rax, %xmm0
7649 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7650 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7651 #ifdef __SSE3__
7652 haddpd %xmm0, %xmm0
7653 #else
7654 pshufd $0x4e, %xmm0, %xmm1
7655 addpd %xmm1, %xmm0
7656 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007657 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007658
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007659 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007660 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007661
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007662 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007663 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7664 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007665 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007666
Chris Lattner97484792012-01-25 09:56:22 +00007667 SmallVector<Constant*,2> CV1;
7668 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007669 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007670 CV1.push_back(
7671 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7672 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007673 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007674
Bill Wendling397ae212012-01-05 02:13:20 +00007675 // Load the 64-bit value into an XMM register.
7676 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7677 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007678 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007679 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007680 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007681 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7682 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7683 CLod0);
7684
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007686 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007687 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007688 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007690 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007691
Craig Topperd0a31172012-01-10 06:37:29 +00007692 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007693 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7694 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7695 } else {
7696 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7697 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7698 S2F, 0x4E, DAG);
7699 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7700 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7701 Sub);
7702 }
7703
7704 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007705 DAG.getIntPtrConstant(0));
7706}
7707
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007709SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7710 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007711 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712 // FP constant to bias correct the final result.
7713 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007715
7716 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007718 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719
Eli Friedmanf3704762011-08-29 21:15:46 +00007720 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007721 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007722
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007724 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007725 DAG.getIntPtrConstant(0));
7726
7727 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007729 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007730 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007732 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007733 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 MVT::v2f64, Bias)));
7735 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007736 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007737 DAG.getIntPtrConstant(0));
7738
7739 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007741
7742 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007743 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007744
Craig Topper69947b92012-04-23 06:57:04 +00007745 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007746 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007747 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007748 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007749 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007750
7751 // Handle final rounding.
7752 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007753}
7754
Dan Gohmand858e902010-04-17 15:26:15 +00007755SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7756 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007757 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007758 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007760 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007761 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7762 // the optimization here.
7763 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007764 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007765
Owen Andersone50ed302009-08-10 22:56:29 +00007766 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007767 EVT DstVT = Op.getValueType();
7768 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007769 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007770 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007772 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007773 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007774
7775 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007777 if (SrcVT == MVT::i32) {
7778 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7779 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7780 getPointerTy(), StackSlot, WordOff);
7781 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007782 StackSlot, MachinePointerInfo(),
7783 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007784 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007785 OffsetSlot, MachinePointerInfo(),
7786 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007787 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7788 return Fild;
7789 }
7790
7791 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7792 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007793 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007794 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007795 // For i64 source, we need to add the appropriate power of 2 if the input
7796 // was negative. This is the same as the optimization in
7797 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7798 // we must be careful to do the computation in x87 extended precision, not
7799 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007800 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7801 MachineMemOperand *MMO =
7802 DAG.getMachineFunction()
7803 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7804 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007805
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007806 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7807 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007808 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7809 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007810
7811 APInt FF(32, 0x5F800000ULL);
7812
7813 // Check whether the sign bit is set.
7814 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7815 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7816 ISD::SETLT);
7817
7818 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7819 SDValue FudgePtr = DAG.getConstantPool(
7820 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7821 getPointerTy());
7822
7823 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7824 SDValue Zero = DAG.getIntPtrConstant(0);
7825 SDValue Four = DAG.getIntPtrConstant(4);
7826 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7827 Zero, Four);
7828 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7829
7830 // Load the value out, extending it from f32 to f80.
7831 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007832 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007833 FudgePtr, MachinePointerInfo::getConstantPool(),
7834 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007835 // Extend everything to 80 bits to force it to be done on x87.
7836 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7837 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007838}
7839
Dan Gohman475871a2008-07-27 21:46:04 +00007840std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007841FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007842 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007843
Owen Andersone50ed302009-08-10 22:56:29 +00007844 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007845
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007846 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7848 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007849 }
7850
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7852 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007853 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007854
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007855 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007857 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007858 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007859 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007861 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007862 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007863
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007864 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7865 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007866 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007867 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007868 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007869 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007870
Evan Cheng0db9fe62006-04-25 20:13:52 +00007871 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007872 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7873 Opc = X86ISD::WIN_FTOL;
7874 else
7875 switch (DstTy.getSimpleVT().SimpleTy) {
7876 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7877 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7878 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7879 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7880 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007881
Dan Gohman475871a2008-07-27 21:46:04 +00007882 SDValue Chain = DAG.getEntryNode();
7883 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007884 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007885 // FIXME This causes a redundant load/store if the SSE-class value is already
7886 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007887 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007889 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007890 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007891 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007892 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007893 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007894 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007895 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007896
Chris Lattner492a43e2010-09-22 01:28:21 +00007897 MachineMemOperand *MMO =
7898 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7899 MachineMemOperand::MOLoad, MemSize, MemSize);
7900 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7901 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007903 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007904 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7905 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007906
Chris Lattner07290932010-09-22 01:05:16 +00007907 MachineMemOperand *MMO =
7908 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7909 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007910
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007911 if (Opc != X86ISD::WIN_FTOL) {
7912 // Build the FP_TO_INT*_IN_MEM
7913 SDValue Ops[] = { Chain, Value, StackSlot };
7914 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7915 Ops, 3, DstTy, MMO);
7916 return std::make_pair(FIST, StackSlot);
7917 } else {
7918 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7919 DAG.getVTList(MVT::Other, MVT::Glue),
7920 Chain, Value);
7921 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7922 MVT::i32, ftol.getValue(1));
7923 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7924 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007925 SDValue Ops[] = { eax, edx };
7926 SDValue pair = IsReplace
7927 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7928 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007929 return std::make_pair(pair, SDValue());
7930 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007931}
7932
Dan Gohmand858e902010-04-17 15:26:15 +00007933SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7934 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007935 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007936 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007937
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007938 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7939 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007940 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007941 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7942 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007943
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007944 if (StackSlot.getNode())
7945 // Load the result.
7946 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7947 FIST, StackSlot, MachinePointerInfo(),
7948 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007949
7950 // The node is the result.
7951 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007952}
7953
Dan Gohmand858e902010-04-17 15:26:15 +00007954SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7955 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007956 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7957 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007958 SDValue FIST = Vals.first, StackSlot = Vals.second;
7959 assert(FIST.getNode() && "Unexpected failure");
7960
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007961 if (StackSlot.getNode())
7962 // Load the result.
7963 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7964 FIST, StackSlot, MachinePointerInfo(),
7965 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007966
7967 // The node is the result.
7968 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007969}
7970
Dan Gohmand858e902010-04-17 15:26:15 +00007971SDValue X86TargetLowering::LowerFABS(SDValue Op,
7972 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007973 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007974 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007975 EVT VT = Op.getValueType();
7976 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007977 if (VT.isVector())
7978 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007979 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007981 C = ConstantVector::getSplat(2,
7982 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007984 C = ConstantVector::getSplat(4,
7985 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007986 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007987 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007988 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007989 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007990 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007991 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007992}
7993
Dan Gohmand858e902010-04-17 15:26:15 +00007994SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007995 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007996 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007997 EVT VT = Op.getValueType();
7998 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007999 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8000 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008001 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008002 NumElts = VT.getVectorNumElements();
8003 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008004 Constant *C;
8005 if (EltVT == MVT::f64)
8006 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8007 else
8008 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8009 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008010 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008011 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008012 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008013 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008014 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008015 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008016 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008017 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008018 DAG.getNode(ISD::BITCAST, dl, XORVT,
8019 Op.getOperand(0)),
8020 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008021 }
Craig Topper69947b92012-04-23 06:57:04 +00008022
8023 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008024}
8025
Dan Gohmand858e902010-04-17 15:26:15 +00008026SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008027 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008028 SDValue Op0 = Op.getOperand(0);
8029 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008030 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008031 EVT VT = Op.getValueType();
8032 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008033
8034 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008035 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008036 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008037 SrcVT = VT;
8038 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008039 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008040 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008041 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008042 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008043 }
8044
8045 // At this point the operands and the result should have the same
8046 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008047
Evan Cheng68c47cb2007-01-05 07:55:56 +00008048 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008049 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008051 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8052 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008053 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008054 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8055 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8056 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8057 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008058 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008059 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008060 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008061 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008062 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008063 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008064 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008065
8066 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008067 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008068 // Op0 is MVT::f32, Op1 is MVT::f64.
8069 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8070 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8071 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008072 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008074 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008075 }
8076
Evan Cheng73d6cf12007-01-05 21:37:56 +00008077 // Clear first operand sign bit.
8078 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008079 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008080 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8081 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008082 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008083 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8084 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8085 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8086 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008087 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008088 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008089 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008090 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008091 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008092 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008093 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008094
8095 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008096 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008097}
8098
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008099SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8100 SDValue N0 = Op.getOperand(0);
8101 DebugLoc dl = Op.getDebugLoc();
8102 EVT VT = Op.getValueType();
8103
8104 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8105 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8106 DAG.getConstant(1, VT));
8107 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8108}
8109
Dan Gohman076aee32009-03-04 19:44:21 +00008110/// Emit nodes that will be selected as "test Op0,Op0", or something
8111/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008112SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008113 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008114 DebugLoc dl = Op.getDebugLoc();
8115
Dan Gohman31125812009-03-07 01:58:32 +00008116 // CF and OF aren't always set the way we want. Determine which
8117 // of these we need.
8118 bool NeedCF = false;
8119 bool NeedOF = false;
8120 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008121 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008122 case X86::COND_A: case X86::COND_AE:
8123 case X86::COND_B: case X86::COND_BE:
8124 NeedCF = true;
8125 break;
8126 case X86::COND_G: case X86::COND_GE:
8127 case X86::COND_L: case X86::COND_LE:
8128 case X86::COND_O: case X86::COND_NO:
8129 NeedOF = true;
8130 break;
Dan Gohman31125812009-03-07 01:58:32 +00008131 }
8132
Dan Gohman076aee32009-03-04 19:44:21 +00008133 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008134 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8135 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008136 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8137 // Emit a CMP with 0, which is the TEST pattern.
8138 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8139 DAG.getConstant(0, Op.getValueType()));
8140
8141 unsigned Opcode = 0;
8142 unsigned NumOperands = 0;
8143 switch (Op.getNode()->getOpcode()) {
8144 case ISD::ADD:
8145 // Due to an isel shortcoming, be conservative if this add is likely to be
8146 // selected as part of a load-modify-store instruction. When the root node
8147 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8148 // uses of other nodes in the match, such as the ADD in this case. This
8149 // leads to the ADD being left around and reselected, with the result being
8150 // two adds in the output. Alas, even if none our users are stores, that
8151 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8152 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8153 // climbing the DAG back to the root, and it doesn't seem to be worth the
8154 // effort.
8155 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008156 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8157 if (UI->getOpcode() != ISD::CopyToReg &&
8158 UI->getOpcode() != ISD::SETCC &&
8159 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008160 goto default_case;
8161
8162 if (ConstantSDNode *C =
8163 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8164 // An add of one will be selected as an INC.
8165 if (C->getAPIntValue() == 1) {
8166 Opcode = X86ISD::INC;
8167 NumOperands = 1;
8168 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008169 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008170
8171 // An add of negative one (subtract of one) will be selected as a DEC.
8172 if (C->getAPIntValue().isAllOnesValue()) {
8173 Opcode = X86ISD::DEC;
8174 NumOperands = 1;
8175 break;
8176 }
Dan Gohman076aee32009-03-04 19:44:21 +00008177 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008178
8179 // Otherwise use a regular EFLAGS-setting add.
8180 Opcode = X86ISD::ADD;
8181 NumOperands = 2;
8182 break;
8183 case ISD::AND: {
8184 // If the primary and result isn't used, don't bother using X86ISD::AND,
8185 // because a TEST instruction will be better.
8186 bool NonFlagUse = false;
8187 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8188 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8189 SDNode *User = *UI;
8190 unsigned UOpNo = UI.getOperandNo();
8191 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8192 // Look pass truncate.
8193 UOpNo = User->use_begin().getOperandNo();
8194 User = *User->use_begin();
8195 }
8196
8197 if (User->getOpcode() != ISD::BRCOND &&
8198 User->getOpcode() != ISD::SETCC &&
8199 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8200 NonFlagUse = true;
8201 break;
8202 }
Dan Gohman076aee32009-03-04 19:44:21 +00008203 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008204
8205 if (!NonFlagUse)
8206 break;
8207 }
8208 // FALL THROUGH
8209 case ISD::SUB:
8210 case ISD::OR:
8211 case ISD::XOR:
8212 // Due to the ISEL shortcoming noted above, be conservative if this op is
8213 // likely to be selected as part of a load-modify-store instruction.
8214 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8215 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8216 if (UI->getOpcode() == ISD::STORE)
8217 goto default_case;
8218
8219 // Otherwise use a regular EFLAGS-setting instruction.
8220 switch (Op.getNode()->getOpcode()) {
8221 default: llvm_unreachable("unexpected operator!");
8222 case ISD::SUB: Opcode = X86ISD::SUB; break;
8223 case ISD::OR: Opcode = X86ISD::OR; break;
8224 case ISD::XOR: Opcode = X86ISD::XOR; break;
8225 case ISD::AND: Opcode = X86ISD::AND; break;
8226 }
8227
8228 NumOperands = 2;
8229 break;
8230 case X86ISD::ADD:
8231 case X86ISD::SUB:
8232 case X86ISD::INC:
8233 case X86ISD::DEC:
8234 case X86ISD::OR:
8235 case X86ISD::XOR:
8236 case X86ISD::AND:
8237 return SDValue(Op.getNode(), 1);
8238 default:
8239 default_case:
8240 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008241 }
8242
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008243 if (Opcode == 0)
8244 // Emit a CMP with 0, which is the TEST pattern.
8245 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8246 DAG.getConstant(0, Op.getValueType()));
8247
8248 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8249 SmallVector<SDValue, 4> Ops;
8250 for (unsigned i = 0; i != NumOperands; ++i)
8251 Ops.push_back(Op.getOperand(i));
8252
8253 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8254 DAG.ReplaceAllUsesWith(Op, New);
8255 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008256}
8257
8258/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8259/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008260SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008261 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8263 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008264 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008265
8266 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008267 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008268}
8269
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008270/// Convert a comparison if required by the subtarget.
8271SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8272 SelectionDAG &DAG) const {
8273 // If the subtarget does not support the FUCOMI instruction, floating-point
8274 // comparisons have to be converted.
8275 if (Subtarget->hasCMov() ||
8276 Cmp.getOpcode() != X86ISD::CMP ||
8277 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8278 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8279 return Cmp;
8280
8281 // The instruction selector will select an FUCOM instruction instead of
8282 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8283 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8284 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8285 DebugLoc dl = Cmp.getDebugLoc();
8286 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8287 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8288 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8289 DAG.getConstant(8, MVT::i8));
8290 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8291 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8292}
8293
Evan Chengd40d03e2010-01-06 19:38:29 +00008294/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8295/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008296SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8297 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 SDValue Op0 = And.getOperand(0);
8299 SDValue Op1 = And.getOperand(1);
8300 if (Op0.getOpcode() == ISD::TRUNCATE)
8301 Op0 = Op0.getOperand(0);
8302 if (Op1.getOpcode() == ISD::TRUNCATE)
8303 Op1 = Op1.getOperand(0);
8304
Evan Chengd40d03e2010-01-06 19:38:29 +00008305 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008306 if (Op1.getOpcode() == ISD::SHL)
8307 std::swap(Op0, Op1);
8308 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008309 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8310 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008311 // If we looked past a truncate, check that it's only truncating away
8312 // known zeros.
8313 unsigned BitWidth = Op0.getValueSizeInBits();
8314 unsigned AndBitWidth = And.getValueSizeInBits();
8315 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008316 APInt Zeros, Ones;
8317 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008318 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8319 return SDValue();
8320 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008321 LHS = Op1;
8322 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008323 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008324 } else if (Op1.getOpcode() == ISD::Constant) {
8325 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008326 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008327 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008328
8329 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008330 LHS = AndLHS.getOperand(0);
8331 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008332 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008333
8334 // Use BT if the immediate can't be encoded in a TEST instruction.
8335 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8336 LHS = AndLHS;
8337 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8338 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008339 }
Evan Cheng0488db92007-09-25 01:57:46 +00008340
Evan Chengd40d03e2010-01-06 19:38:29 +00008341 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008342 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008343 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008344 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008345 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008346 // Also promote i16 to i32 for performance / code size reason.
8347 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008348 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008349 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008350
Evan Chengd40d03e2010-01-06 19:38:29 +00008351 // If the operand types disagree, extend the shift amount to match. Since
8352 // BT ignores high bits (like shifts) we can use anyextend.
8353 if (LHS.getValueType() != RHS.getValueType())
8354 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008355
Evan Chengd40d03e2010-01-06 19:38:29 +00008356 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8357 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8358 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8359 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008360 }
8361
Evan Cheng54de3ea2010-01-05 06:52:31 +00008362 return SDValue();
8363}
8364
Dan Gohmand858e902010-04-17 15:26:15 +00008365SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008366
8367 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8368
Evan Cheng54de3ea2010-01-05 06:52:31 +00008369 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8370 SDValue Op0 = Op.getOperand(0);
8371 SDValue Op1 = Op.getOperand(1);
8372 DebugLoc dl = Op.getDebugLoc();
8373 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8374
8375 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008376 // Lower (X & (1 << N)) == 0 to BT(X, N).
8377 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8378 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008379 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008380 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008381 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008382 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8383 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8384 if (NewSetCC.getNode())
8385 return NewSetCC;
8386 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008387
Chris Lattner481eebc2010-12-19 21:23:48 +00008388 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8389 // these.
8390 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008391 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008392 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8393 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008394
Chris Lattner481eebc2010-12-19 21:23:48 +00008395 // If the input is a setcc, then reuse the input setcc or use a new one with
8396 // the inverted condition.
8397 if (Op0.getOpcode() == X86ISD::SETCC) {
8398 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8399 bool Invert = (CC == ISD::SETNE) ^
8400 cast<ConstantSDNode>(Op1)->isNullValue();
8401 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008402
Evan Cheng2c755ba2010-02-27 07:36:59 +00008403 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008404 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8405 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8406 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008407 }
8408
Evan Chenge5b51ac2010-04-17 06:13:15 +00008409 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008410 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008411 if (X86CC == X86::COND_INVALID)
8412 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008413
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008414 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008415 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008416 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008417 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008418}
8419
Craig Topper89af15e2011-09-18 08:03:58 +00008420// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008421// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008422static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008423 EVT VT = Op.getValueType();
8424
Duncan Sands28b77e92011-09-06 19:07:46 +00008425 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008426 "Unsupported value type for operation");
8427
Craig Topper66ddd152012-04-27 22:54:43 +00008428 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008429 DebugLoc dl = Op.getDebugLoc();
8430 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008431
8432 // Extract the LHS vectors
8433 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008434 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8435 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008436
8437 // Extract the RHS vectors
8438 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008439 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8440 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008441
8442 // Issue the operation on the smaller types and concatenate the result back
8443 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8444 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8445 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8446 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8447 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8448}
8449
8450
Dan Gohmand858e902010-04-17 15:26:15 +00008451SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008452 SDValue Cond;
8453 SDValue Op0 = Op.getOperand(0);
8454 SDValue Op1 = Op.getOperand(1);
8455 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008456 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8458 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008459 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008460
8461 if (isFP) {
8462 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008463 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008464 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008465
Nate Begeman30a0de92008-07-17 16:51:19 +00008466 bool Swap = false;
8467
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008468 // SSE Condition code mapping:
8469 // 0 - EQ
8470 // 1 - LT
8471 // 2 - LE
8472 // 3 - UNORD
8473 // 4 - NEQ
8474 // 5 - NLT
8475 // 6 - NLE
8476 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008477 switch (SetCCOpcode) {
8478 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008479 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008480 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008481 case ISD::SETOGT:
8482 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008483 case ISD::SETLT:
8484 case ISD::SETOLT: SSECC = 1; break;
8485 case ISD::SETOGE:
8486 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008487 case ISD::SETLE:
8488 case ISD::SETOLE: SSECC = 2; break;
8489 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008490 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008491 case ISD::SETNE: SSECC = 4; break;
8492 case ISD::SETULE: Swap = true;
8493 case ISD::SETUGE: SSECC = 5; break;
8494 case ISD::SETULT: Swap = true;
8495 case ISD::SETUGT: SSECC = 6; break;
8496 case ISD::SETO: SSECC = 7; break;
8497 }
8498 if (Swap)
8499 std::swap(Op0, Op1);
8500
Nate Begemanfb8ead02008-07-25 19:05:58 +00008501 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008502 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008503 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008504 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008505 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8506 DAG.getConstant(3, MVT::i8));
8507 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8508 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008509 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008510 }
8511 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008512 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008513 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8514 DAG.getConstant(7, MVT::i8));
8515 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8516 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008517 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008518 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008519 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008520 }
8521 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008522 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8523 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008525
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008526 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008527 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008528 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008529
Nate Begeman30a0de92008-07-17 16:51:19 +00008530 // We are handling one of the integer comparisons here. Since SSE only has
8531 // GT and EQ comparisons for integer, swapping operands and multiple
8532 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008533 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008534 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008535
Nate Begeman30a0de92008-07-17 16:51:19 +00008536 switch (SetCCOpcode) {
8537 default: break;
8538 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008539 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008540 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008541 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008542 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008543 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008544 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008545 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008546 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008547 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008548 }
8549 if (Swap)
8550 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008551
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008552 // Check that the operation in question is available (most are plain SSE2,
8553 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008554 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008555 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008556 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008557 return SDValue();
8558
Nate Begeman30a0de92008-07-17 16:51:19 +00008559 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8560 // bits of the inputs before performing those operations.
8561 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008562 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008563 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8564 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008565 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008566 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8567 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008568 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8569 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008571
Dale Johannesenace16102009-02-03 19:33:06 +00008572 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008573
8574 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008575 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008576 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008577
Nate Begeman30a0de92008-07-17 16:51:19 +00008578 return Result;
8579}
Evan Cheng0488db92007-09-25 01:57:46 +00008580
Evan Cheng370e5342008-12-03 08:38:43 +00008581// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008582static bool isX86LogicalCmp(SDValue Op) {
8583 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008584 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8585 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008586 return true;
8587 if (Op.getResNo() == 1 &&
8588 (Opc == X86ISD::ADD ||
8589 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008590 Opc == X86ISD::ADC ||
8591 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008592 Opc == X86ISD::SMUL ||
8593 Opc == X86ISD::UMUL ||
8594 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008595 Opc == X86ISD::DEC ||
8596 Opc == X86ISD::OR ||
8597 Opc == X86ISD::XOR ||
8598 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008599 return true;
8600
Chris Lattner9637d5b2010-12-05 07:49:54 +00008601 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8602 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008603
Dan Gohman076aee32009-03-04 19:44:21 +00008604 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008605}
8606
Chris Lattnera2b56002010-12-05 01:23:24 +00008607static bool isZero(SDValue V) {
8608 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8609 return C && C->isNullValue();
8610}
8611
Chris Lattner96908b12010-12-05 02:00:51 +00008612static bool isAllOnes(SDValue V) {
8613 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8614 return C && C->isAllOnesValue();
8615}
8616
Dan Gohmand858e902010-04-17 15:26:15 +00008617SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008618 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008619 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008620 SDValue Op1 = Op.getOperand(1);
8621 SDValue Op2 = Op.getOperand(2);
8622 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008623 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008624
Dan Gohman1a492952009-10-20 16:22:37 +00008625 if (Cond.getOpcode() == ISD::SETCC) {
8626 SDValue NewCond = LowerSETCC(Cond, DAG);
8627 if (NewCond.getNode())
8628 Cond = NewCond;
8629 }
Evan Cheng734503b2006-09-11 02:19:56 +00008630
Manman Ren769ea2f2012-05-01 17:16:15 +00008631 // Handle the following cases related to max and min:
8632 // (a > b) ? (a-b) : 0
8633 // (a >= b) ? (a-b) : 0
8634 // (b < a) ? (a-b) : 0
8635 // (b <= a) ? (a-b) : 0
8636 // Comparison is removed to use EFLAGS from SUB.
8637 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8638 if (Cond.getOpcode() == X86ISD::SETCC &&
8639 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8640 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8641 C->getAPIntValue() == 0) {
8642 SDValue Cmp = Cond.getOperand(1);
8643 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8644 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8645 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8646 (CC == X86::COND_G || CC == X86::COND_GE ||
8647 CC == X86::COND_A || CC == X86::COND_AE)) ||
8648 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8649 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8650 (CC == X86::COND_L || CC == X86::COND_LE ||
8651 CC == X86::COND_B || CC == X86::COND_BE))) {
8652
8653 if (Op1.getOpcode() == ISD::SUB) {
8654 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8655 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8656 Op1.getOperand(0), Op1.getOperand(1));
8657 DAG.ReplaceAllUsesWith(Op1, New);
8658 Op1 = New;
8659 }
8660
8661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8662 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8663 CC == X86::COND_L ||
8664 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8665 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8666 SDValue(Op1.getNode(), 1) };
8667 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8668 }
8669 }
8670
Chris Lattnera2b56002010-12-05 01:23:24 +00008671 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008672 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008673 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008674 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008675 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008676 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8677 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008678 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008679
Chris Lattnera2b56002010-12-05 01:23:24 +00008680 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008681
8682 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008683 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8684 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008685
8686 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008687 // Apply further optimizations for special cases
8688 // (select (x != 0), -1, 0) -> neg & sbb
8689 // (select (x == 0), 0, -1) -> neg & sbb
8690 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8691 if (YC->isNullValue() &&
8692 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8693 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8694 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8695 DAG.getConstant(0, CmpOp0.getValueType()),
8696 CmpOp0);
8697 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8698 DAG.getConstant(X86::COND_B, MVT::i8),
8699 SDValue(Neg.getNode(), 1));
8700 return Res;
8701 }
8702
Chris Lattnera2b56002010-12-05 01:23:24 +00008703 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8704 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008705 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008706
Chris Lattner96908b12010-12-05 02:00:51 +00008707 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008708 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8709 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008710
Chris Lattner96908b12010-12-05 02:00:51 +00008711 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8712 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008713
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008714 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008715 if (N2C == 0 || !N2C->isNullValue())
8716 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8717 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008718 }
8719 }
8720
Chris Lattnera2b56002010-12-05 01:23:24 +00008721 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008722 if (Cond.getOpcode() == ISD::AND &&
8723 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8724 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008725 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008726 Cond = Cond.getOperand(0);
8727 }
8728
Evan Cheng3f41d662007-10-08 22:16:29 +00008729 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8730 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008731 unsigned CondOpcode = Cond.getOpcode();
8732 if (CondOpcode == X86ISD::SETCC ||
8733 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008734 CC = Cond.getOperand(0);
8735
Dan Gohman475871a2008-07-27 21:46:04 +00008736 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008737 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008738 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008739
Evan Cheng3f41d662007-10-08 22:16:29 +00008740 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008741 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008742 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008743 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008744
Chris Lattnerd1980a52009-03-12 06:52:53 +00008745 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8746 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008747 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008748 addTest = false;
8749 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008750 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8751 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8752 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8753 Cond.getOperand(0).getValueType() != MVT::i8)) {
8754 SDValue LHS = Cond.getOperand(0);
8755 SDValue RHS = Cond.getOperand(1);
8756 unsigned X86Opcode;
8757 unsigned X86Cond;
8758 SDVTList VTs;
8759 switch (CondOpcode) {
8760 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8761 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8762 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8763 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8764 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8765 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8766 default: llvm_unreachable("unexpected overflowing operator");
8767 }
8768 if (CondOpcode == ISD::UMULO)
8769 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8770 MVT::i32);
8771 else
8772 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8773
8774 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8775
8776 if (CondOpcode == ISD::UMULO)
8777 Cond = X86Op.getValue(2);
8778 else
8779 Cond = X86Op.getValue(1);
8780
8781 CC = DAG.getConstant(X86Cond, MVT::i8);
8782 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008783 }
8784
8785 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008786 // Look pass the truncate.
8787 if (Cond.getOpcode() == ISD::TRUNCATE)
8788 Cond = Cond.getOperand(0);
8789
8790 // We know the result of AND is compared against zero. Try to match
8791 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008792 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008793 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008794 if (NewSetCC.getNode()) {
8795 CC = NewSetCC.getOperand(0);
8796 Cond = NewSetCC.getOperand(1);
8797 addTest = false;
8798 }
8799 }
8800 }
8801
8802 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008803 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008804 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008805 }
8806
Benjamin Kramere915ff32010-12-22 23:09:28 +00008807 // a < b ? -1 : 0 -> RES = ~setcc_carry
8808 // a < b ? 0 : -1 -> RES = setcc_carry
8809 // a >= b ? -1 : 0 -> RES = setcc_carry
8810 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8811 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008812 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008813 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8814
8815 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8816 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8817 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8818 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8819 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8820 return DAG.getNOT(DL, Res, Res.getValueType());
8821 return Res;
8822 }
8823 }
8824
Evan Cheng0488db92007-09-25 01:57:46 +00008825 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8826 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008827 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008828 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008829 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008830}
8831
Evan Cheng370e5342008-12-03 08:38:43 +00008832// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8833// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8834// from the AND / OR.
8835static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8836 Opc = Op.getOpcode();
8837 if (Opc != ISD::OR && Opc != ISD::AND)
8838 return false;
8839 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8840 Op.getOperand(0).hasOneUse() &&
8841 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8842 Op.getOperand(1).hasOneUse());
8843}
8844
Evan Cheng961d6d42009-02-02 08:19:07 +00008845// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8846// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008847static bool isXor1OfSetCC(SDValue Op) {
8848 if (Op.getOpcode() != ISD::XOR)
8849 return false;
8850 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8851 if (N1C && N1C->getAPIntValue() == 1) {
8852 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8853 Op.getOperand(0).hasOneUse();
8854 }
8855 return false;
8856}
8857
Dan Gohmand858e902010-04-17 15:26:15 +00008858SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008859 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008860 SDValue Chain = Op.getOperand(0);
8861 SDValue Cond = Op.getOperand(1);
8862 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008863 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008864 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008865 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008866
Dan Gohman1a492952009-10-20 16:22:37 +00008867 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008868 // Check for setcc([su]{add,sub,mul}o == 0).
8869 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8870 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8871 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8872 Cond.getOperand(0).getResNo() == 1 &&
8873 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8874 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8875 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8876 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8877 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8878 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8879 Inverted = true;
8880 Cond = Cond.getOperand(0);
8881 } else {
8882 SDValue NewCond = LowerSETCC(Cond, DAG);
8883 if (NewCond.getNode())
8884 Cond = NewCond;
8885 }
Dan Gohman1a492952009-10-20 16:22:37 +00008886 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008887#if 0
8888 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008889 else if (Cond.getOpcode() == X86ISD::ADD ||
8890 Cond.getOpcode() == X86ISD::SUB ||
8891 Cond.getOpcode() == X86ISD::SMUL ||
8892 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008893 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008894#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008895
Evan Chengad9c0a32009-12-15 00:53:42 +00008896 // Look pass (and (setcc_carry (cmp ...)), 1).
8897 if (Cond.getOpcode() == ISD::AND &&
8898 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8899 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008900 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008901 Cond = Cond.getOperand(0);
8902 }
8903
Evan Cheng3f41d662007-10-08 22:16:29 +00008904 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8905 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008906 unsigned CondOpcode = Cond.getOpcode();
8907 if (CondOpcode == X86ISD::SETCC ||
8908 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008909 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008910
Dan Gohman475871a2008-07-27 21:46:04 +00008911 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008912 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008913 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008914 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008915 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008916 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008917 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008918 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008919 default: break;
8920 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008921 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008922 // These can only come from an arithmetic instruction with overflow,
8923 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008924 Cond = Cond.getNode()->getOperand(1);
8925 addTest = false;
8926 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008927 }
Evan Cheng0488db92007-09-25 01:57:46 +00008928 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008929 }
8930 CondOpcode = Cond.getOpcode();
8931 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8932 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8933 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8934 Cond.getOperand(0).getValueType() != MVT::i8)) {
8935 SDValue LHS = Cond.getOperand(0);
8936 SDValue RHS = Cond.getOperand(1);
8937 unsigned X86Opcode;
8938 unsigned X86Cond;
8939 SDVTList VTs;
8940 switch (CondOpcode) {
8941 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8942 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8943 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8944 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8945 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8946 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8947 default: llvm_unreachable("unexpected overflowing operator");
8948 }
8949 if (Inverted)
8950 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8951 if (CondOpcode == ISD::UMULO)
8952 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8953 MVT::i32);
8954 else
8955 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8956
8957 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8958
8959 if (CondOpcode == ISD::UMULO)
8960 Cond = X86Op.getValue(2);
8961 else
8962 Cond = X86Op.getValue(1);
8963
8964 CC = DAG.getConstant(X86Cond, MVT::i8);
8965 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008966 } else {
8967 unsigned CondOpc;
8968 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8969 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008970 if (CondOpc == ISD::OR) {
8971 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8972 // two branches instead of an explicit OR instruction with a
8973 // separate test.
8974 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008975 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008976 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008977 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008978 Chain, Dest, CC, Cmp);
8979 CC = Cond.getOperand(1).getOperand(0);
8980 Cond = Cmp;
8981 addTest = false;
8982 }
8983 } else { // ISD::AND
8984 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8985 // two branches instead of an explicit AND instruction with a
8986 // separate test. However, we only do this if this block doesn't
8987 // have a fall-through edge, because this requires an explicit
8988 // jmp when the condition is false.
8989 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008990 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008991 Op.getNode()->hasOneUse()) {
8992 X86::CondCode CCode =
8993 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8994 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008995 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008996 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008997 // Look for an unconditional branch following this conditional branch.
8998 // We need this because we need to reverse the successors in order
8999 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009000 if (User->getOpcode() == ISD::BR) {
9001 SDValue FalseBB = User->getOperand(1);
9002 SDNode *NewBR =
9003 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009004 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009005 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009006 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009007
Dale Johannesene4d209d2009-02-03 20:21:25 +00009008 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009009 Chain, Dest, CC, Cmp);
9010 X86::CondCode CCode =
9011 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9012 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009013 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009014 Cond = Cmp;
9015 addTest = false;
9016 }
9017 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009018 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009019 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9020 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9021 // It should be transformed during dag combiner except when the condition
9022 // is set by a arithmetics with overflow node.
9023 X86::CondCode CCode =
9024 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9025 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009026 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009027 Cond = Cond.getOperand(0).getOperand(1);
9028 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009029 } else if (Cond.getOpcode() == ISD::SETCC &&
9030 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9031 // For FCMP_OEQ, we can emit
9032 // two branches instead of an explicit AND instruction with a
9033 // separate test. However, we only do this if this block doesn't
9034 // have a fall-through edge, because this requires an explicit
9035 // jmp when the condition is false.
9036 if (Op.getNode()->hasOneUse()) {
9037 SDNode *User = *Op.getNode()->use_begin();
9038 // Look for an unconditional branch following this conditional branch.
9039 // We need this because we need to reverse the successors in order
9040 // to implement FCMP_OEQ.
9041 if (User->getOpcode() == ISD::BR) {
9042 SDValue FalseBB = User->getOperand(1);
9043 SDNode *NewBR =
9044 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9045 assert(NewBR == User);
9046 (void)NewBR;
9047 Dest = FalseBB;
9048
9049 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9050 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009051 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009052 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9053 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9054 Chain, Dest, CC, Cmp);
9055 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9056 Cond = Cmp;
9057 addTest = false;
9058 }
9059 }
9060 } else if (Cond.getOpcode() == ISD::SETCC &&
9061 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9062 // For FCMP_UNE, we can emit
9063 // two branches instead of an explicit AND instruction with a
9064 // separate test. However, we only do this if this block doesn't
9065 // have a fall-through edge, because this requires an explicit
9066 // jmp when the condition is false.
9067 if (Op.getNode()->hasOneUse()) {
9068 SDNode *User = *Op.getNode()->use_begin();
9069 // Look for an unconditional branch following this conditional branch.
9070 // We need this because we need to reverse the successors in order
9071 // to implement FCMP_UNE.
9072 if (User->getOpcode() == ISD::BR) {
9073 SDValue FalseBB = User->getOperand(1);
9074 SDNode *NewBR =
9075 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9076 assert(NewBR == User);
9077 (void)NewBR;
9078
9079 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9080 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009081 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009082 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9083 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9084 Chain, Dest, CC, Cmp);
9085 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9086 Cond = Cmp;
9087 addTest = false;
9088 Dest = FalseBB;
9089 }
9090 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009091 }
Evan Cheng0488db92007-09-25 01:57:46 +00009092 }
9093
9094 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009095 // Look pass the truncate.
9096 if (Cond.getOpcode() == ISD::TRUNCATE)
9097 Cond = Cond.getOperand(0);
9098
9099 // We know the result of AND is compared against zero. Try to match
9100 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009101 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009102 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9103 if (NewSetCC.getNode()) {
9104 CC = NewSetCC.getOperand(0);
9105 Cond = NewSetCC.getOperand(1);
9106 addTest = false;
9107 }
9108 }
9109 }
9110
9111 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009113 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009114 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009115 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009116 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009117 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009118}
9119
Anton Korobeynikove060b532007-04-17 19:34:00 +00009120
9121// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9122// Calls to _alloca is needed to probe the stack when allocating more than 4k
9123// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9124// that the guard pages used by the OS virtual memory manager are allocated in
9125// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009126SDValue
9127X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009128 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009129 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009130 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009131 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009132 "are being used");
9133 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009134 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009135
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009136 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009137 SDValue Chain = Op.getOperand(0);
9138 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009139 // FIXME: Ensure alignment here
9140
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009141 bool Is64Bit = Subtarget->is64Bit();
9142 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009143
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009144 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009145 MachineFunction &MF = DAG.getMachineFunction();
9146 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009147
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009148 if (Is64Bit) {
9149 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009150 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009151 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009152
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009153 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009154 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009155 if (I->hasNestAttr())
9156 report_fatal_error("Cannot use segmented stacks with functions that "
9157 "have nested arguments.");
9158 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009159
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009160 const TargetRegisterClass *AddrRegClass =
9161 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9162 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9163 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9164 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9165 DAG.getRegister(Vreg, SPTy));
9166 SDValue Ops1[2] = { Value, Chain };
9167 return DAG.getMergeValues(Ops1, 2, dl);
9168 } else {
9169 SDValue Flag;
9170 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009171
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009172 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9173 Flag = Chain.getValue(1);
9174 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009175
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009176 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9177 Flag = Chain.getValue(1);
9178
9179 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9180
9181 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9182 return DAG.getMergeValues(Ops1, 2, dl);
9183 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009184}
9185
Dan Gohmand858e902010-04-17 15:26:15 +00009186SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009187 MachineFunction &MF = DAG.getMachineFunction();
9188 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9189
Dan Gohman69de1932008-02-06 22:27:42 +00009190 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009191 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009192
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009193 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009194 // vastart just stores the address of the VarArgsFrameIndex slot into the
9195 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009196 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9197 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009198 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9199 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009200 }
9201
9202 // __va_list_tag:
9203 // gp_offset (0 - 6 * 8)
9204 // fp_offset (48 - 48 + 8 * 16)
9205 // overflow_arg_area (point to parameters coming in memory).
9206 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009207 SmallVector<SDValue, 8> MemOps;
9208 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009209 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009210 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009211 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9212 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009213 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009214 MemOps.push_back(Store);
9215
9216 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009217 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009218 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009219 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009220 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9221 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009222 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009223 MemOps.push_back(Store);
9224
9225 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009226 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009227 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009228 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9229 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009230 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9231 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009232 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009233 MemOps.push_back(Store);
9234
9235 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009236 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009238 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9239 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009240 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9241 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009242 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009243 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009244 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245}
9246
Dan Gohmand858e902010-04-17 15:26:15 +00009247SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009248 assert(Subtarget->is64Bit() &&
9249 "LowerVAARG only handles 64-bit va_arg!");
9250 assert((Subtarget->isTargetLinux() ||
9251 Subtarget->isTargetDarwin()) &&
9252 "Unhandled target in LowerVAARG");
9253 assert(Op.getNode()->getNumOperands() == 4);
9254 SDValue Chain = Op.getOperand(0);
9255 SDValue SrcPtr = Op.getOperand(1);
9256 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9257 unsigned Align = Op.getConstantOperandVal(3);
9258 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009259
Dan Gohman320afb82010-10-12 18:00:49 +00009260 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009261 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009262 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9263 uint8_t ArgMode;
9264
9265 // Decide which area this value should be read from.
9266 // TODO: Implement the AMD64 ABI in its entirety. This simple
9267 // selection mechanism works only for the basic types.
9268 if (ArgVT == MVT::f80) {
9269 llvm_unreachable("va_arg for f80 not yet implemented");
9270 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9271 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9272 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9273 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9274 } else {
9275 llvm_unreachable("Unhandled argument type in LowerVAARG");
9276 }
9277
9278 if (ArgMode == 2) {
9279 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009280 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009281 !(DAG.getMachineFunction()
9282 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009283 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009284 }
9285
9286 // Insert VAARG_64 node into the DAG
9287 // VAARG_64 returns two values: Variable Argument Address, Chain
9288 SmallVector<SDValue, 11> InstOps;
9289 InstOps.push_back(Chain);
9290 InstOps.push_back(SrcPtr);
9291 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9292 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9293 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9294 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9295 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9296 VTs, &InstOps[0], InstOps.size(),
9297 MVT::i64,
9298 MachinePointerInfo(SV),
9299 /*Align=*/0,
9300 /*Volatile=*/false,
9301 /*ReadMem=*/true,
9302 /*WriteMem=*/true);
9303 Chain = VAARG.getValue(1);
9304
9305 // Load the next argument and return it
9306 return DAG.getLoad(ArgVT, dl,
9307 Chain,
9308 VAARG,
9309 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009310 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009311}
9312
Dan Gohmand858e902010-04-17 15:26:15 +00009313SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009314 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009315 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009316 SDValue Chain = Op.getOperand(0);
9317 SDValue DstPtr = Op.getOperand(1);
9318 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009319 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9320 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009321 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009322
Chris Lattnere72f2022010-09-21 05:40:29 +00009323 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009324 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009325 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009326 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009327}
9328
Craig Topper80e46362012-01-23 06:16:53 +00009329// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9330// may or may not be a constant. Takes immediate version of shift as input.
9331static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9332 SDValue SrcOp, SDValue ShAmt,
9333 SelectionDAG &DAG) {
9334 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9335
9336 if (isa<ConstantSDNode>(ShAmt)) {
9337 switch (Opc) {
9338 default: llvm_unreachable("Unknown target vector shift node");
9339 case X86ISD::VSHLI:
9340 case X86ISD::VSRLI:
9341 case X86ISD::VSRAI:
9342 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9343 }
9344 }
9345
9346 // Change opcode to non-immediate version
9347 switch (Opc) {
9348 default: llvm_unreachable("Unknown target vector shift node");
9349 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9350 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9351 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9352 }
9353
9354 // Need to build a vector containing shift amount
9355 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9356 SDValue ShOps[4];
9357 ShOps[0] = ShAmt;
9358 ShOps[1] = DAG.getConstant(0, MVT::i32);
9359 ShOps[2] = DAG.getUNDEF(MVT::i32);
9360 ShOps[3] = DAG.getUNDEF(MVT::i32);
9361 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9362 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9363 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9364}
9365
Dan Gohman475871a2008-07-27 21:46:04 +00009366SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009367X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009368 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009369 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009370 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009371 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009372 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009373 case Intrinsic::x86_sse_comieq_ss:
9374 case Intrinsic::x86_sse_comilt_ss:
9375 case Intrinsic::x86_sse_comile_ss:
9376 case Intrinsic::x86_sse_comigt_ss:
9377 case Intrinsic::x86_sse_comige_ss:
9378 case Intrinsic::x86_sse_comineq_ss:
9379 case Intrinsic::x86_sse_ucomieq_ss:
9380 case Intrinsic::x86_sse_ucomilt_ss:
9381 case Intrinsic::x86_sse_ucomile_ss:
9382 case Intrinsic::x86_sse_ucomigt_ss:
9383 case Intrinsic::x86_sse_ucomige_ss:
9384 case Intrinsic::x86_sse_ucomineq_ss:
9385 case Intrinsic::x86_sse2_comieq_sd:
9386 case Intrinsic::x86_sse2_comilt_sd:
9387 case Intrinsic::x86_sse2_comile_sd:
9388 case Intrinsic::x86_sse2_comigt_sd:
9389 case Intrinsic::x86_sse2_comige_sd:
9390 case Intrinsic::x86_sse2_comineq_sd:
9391 case Intrinsic::x86_sse2_ucomieq_sd:
9392 case Intrinsic::x86_sse2_ucomilt_sd:
9393 case Intrinsic::x86_sse2_ucomile_sd:
9394 case Intrinsic::x86_sse2_ucomigt_sd:
9395 case Intrinsic::x86_sse2_ucomige_sd:
9396 case Intrinsic::x86_sse2_ucomineq_sd: {
9397 unsigned Opc = 0;
9398 ISD::CondCode CC = ISD::SETCC_INVALID;
9399 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009400 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009401 case Intrinsic::x86_sse_comieq_ss:
9402 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009403 Opc = X86ISD::COMI;
9404 CC = ISD::SETEQ;
9405 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009406 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009407 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009408 Opc = X86ISD::COMI;
9409 CC = ISD::SETLT;
9410 break;
9411 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009412 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009413 Opc = X86ISD::COMI;
9414 CC = ISD::SETLE;
9415 break;
9416 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009417 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009418 Opc = X86ISD::COMI;
9419 CC = ISD::SETGT;
9420 break;
9421 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009422 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009423 Opc = X86ISD::COMI;
9424 CC = ISD::SETGE;
9425 break;
9426 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009427 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009428 Opc = X86ISD::COMI;
9429 CC = ISD::SETNE;
9430 break;
9431 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009432 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009433 Opc = X86ISD::UCOMI;
9434 CC = ISD::SETEQ;
9435 break;
9436 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009437 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009438 Opc = X86ISD::UCOMI;
9439 CC = ISD::SETLT;
9440 break;
9441 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009442 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009443 Opc = X86ISD::UCOMI;
9444 CC = ISD::SETLE;
9445 break;
9446 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009447 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009448 Opc = X86ISD::UCOMI;
9449 CC = ISD::SETGT;
9450 break;
9451 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009452 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009453 Opc = X86ISD::UCOMI;
9454 CC = ISD::SETGE;
9455 break;
9456 case Intrinsic::x86_sse_ucomineq_ss:
9457 case Intrinsic::x86_sse2_ucomineq_sd:
9458 Opc = X86ISD::UCOMI;
9459 CC = ISD::SETNE;
9460 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009461 }
Evan Cheng734503b2006-09-11 02:19:56 +00009462
Dan Gohman475871a2008-07-27 21:46:04 +00009463 SDValue LHS = Op.getOperand(1);
9464 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009465 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009466 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9468 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9469 DAG.getConstant(X86CC, MVT::i8), Cond);
9470 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009471 }
Craig Topper86c7c582012-01-30 01:10:15 +00009472 // XOP comparison intrinsics
9473 case Intrinsic::x86_xop_vpcomltb:
9474 case Intrinsic::x86_xop_vpcomltw:
9475 case Intrinsic::x86_xop_vpcomltd:
9476 case Intrinsic::x86_xop_vpcomltq:
9477 case Intrinsic::x86_xop_vpcomltub:
9478 case Intrinsic::x86_xop_vpcomltuw:
9479 case Intrinsic::x86_xop_vpcomltud:
9480 case Intrinsic::x86_xop_vpcomltuq:
9481 case Intrinsic::x86_xop_vpcomleb:
9482 case Intrinsic::x86_xop_vpcomlew:
9483 case Intrinsic::x86_xop_vpcomled:
9484 case Intrinsic::x86_xop_vpcomleq:
9485 case Intrinsic::x86_xop_vpcomleub:
9486 case Intrinsic::x86_xop_vpcomleuw:
9487 case Intrinsic::x86_xop_vpcomleud:
9488 case Intrinsic::x86_xop_vpcomleuq:
9489 case Intrinsic::x86_xop_vpcomgtb:
9490 case Intrinsic::x86_xop_vpcomgtw:
9491 case Intrinsic::x86_xop_vpcomgtd:
9492 case Intrinsic::x86_xop_vpcomgtq:
9493 case Intrinsic::x86_xop_vpcomgtub:
9494 case Intrinsic::x86_xop_vpcomgtuw:
9495 case Intrinsic::x86_xop_vpcomgtud:
9496 case Intrinsic::x86_xop_vpcomgtuq:
9497 case Intrinsic::x86_xop_vpcomgeb:
9498 case Intrinsic::x86_xop_vpcomgew:
9499 case Intrinsic::x86_xop_vpcomged:
9500 case Intrinsic::x86_xop_vpcomgeq:
9501 case Intrinsic::x86_xop_vpcomgeub:
9502 case Intrinsic::x86_xop_vpcomgeuw:
9503 case Intrinsic::x86_xop_vpcomgeud:
9504 case Intrinsic::x86_xop_vpcomgeuq:
9505 case Intrinsic::x86_xop_vpcomeqb:
9506 case Intrinsic::x86_xop_vpcomeqw:
9507 case Intrinsic::x86_xop_vpcomeqd:
9508 case Intrinsic::x86_xop_vpcomeqq:
9509 case Intrinsic::x86_xop_vpcomequb:
9510 case Intrinsic::x86_xop_vpcomequw:
9511 case Intrinsic::x86_xop_vpcomequd:
9512 case Intrinsic::x86_xop_vpcomequq:
9513 case Intrinsic::x86_xop_vpcomneb:
9514 case Intrinsic::x86_xop_vpcomnew:
9515 case Intrinsic::x86_xop_vpcomned:
9516 case Intrinsic::x86_xop_vpcomneq:
9517 case Intrinsic::x86_xop_vpcomneub:
9518 case Intrinsic::x86_xop_vpcomneuw:
9519 case Intrinsic::x86_xop_vpcomneud:
9520 case Intrinsic::x86_xop_vpcomneuq:
9521 case Intrinsic::x86_xop_vpcomfalseb:
9522 case Intrinsic::x86_xop_vpcomfalsew:
9523 case Intrinsic::x86_xop_vpcomfalsed:
9524 case Intrinsic::x86_xop_vpcomfalseq:
9525 case Intrinsic::x86_xop_vpcomfalseub:
9526 case Intrinsic::x86_xop_vpcomfalseuw:
9527 case Intrinsic::x86_xop_vpcomfalseud:
9528 case Intrinsic::x86_xop_vpcomfalseuq:
9529 case Intrinsic::x86_xop_vpcomtrueb:
9530 case Intrinsic::x86_xop_vpcomtruew:
9531 case Intrinsic::x86_xop_vpcomtrued:
9532 case Intrinsic::x86_xop_vpcomtrueq:
9533 case Intrinsic::x86_xop_vpcomtrueub:
9534 case Intrinsic::x86_xop_vpcomtrueuw:
9535 case Intrinsic::x86_xop_vpcomtrueud:
9536 case Intrinsic::x86_xop_vpcomtrueuq: {
9537 unsigned CC = 0;
9538 unsigned Opc = 0;
9539
9540 switch (IntNo) {
9541 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9542 case Intrinsic::x86_xop_vpcomltb:
9543 case Intrinsic::x86_xop_vpcomltw:
9544 case Intrinsic::x86_xop_vpcomltd:
9545 case Intrinsic::x86_xop_vpcomltq:
9546 CC = 0;
9547 Opc = X86ISD::VPCOM;
9548 break;
9549 case Intrinsic::x86_xop_vpcomltub:
9550 case Intrinsic::x86_xop_vpcomltuw:
9551 case Intrinsic::x86_xop_vpcomltud:
9552 case Intrinsic::x86_xop_vpcomltuq:
9553 CC = 0;
9554 Opc = X86ISD::VPCOMU;
9555 break;
9556 case Intrinsic::x86_xop_vpcomleb:
9557 case Intrinsic::x86_xop_vpcomlew:
9558 case Intrinsic::x86_xop_vpcomled:
9559 case Intrinsic::x86_xop_vpcomleq:
9560 CC = 1;
9561 Opc = X86ISD::VPCOM;
9562 break;
9563 case Intrinsic::x86_xop_vpcomleub:
9564 case Intrinsic::x86_xop_vpcomleuw:
9565 case Intrinsic::x86_xop_vpcomleud:
9566 case Intrinsic::x86_xop_vpcomleuq:
9567 CC = 1;
9568 Opc = X86ISD::VPCOMU;
9569 break;
9570 case Intrinsic::x86_xop_vpcomgtb:
9571 case Intrinsic::x86_xop_vpcomgtw:
9572 case Intrinsic::x86_xop_vpcomgtd:
9573 case Intrinsic::x86_xop_vpcomgtq:
9574 CC = 2;
9575 Opc = X86ISD::VPCOM;
9576 break;
9577 case Intrinsic::x86_xop_vpcomgtub:
9578 case Intrinsic::x86_xop_vpcomgtuw:
9579 case Intrinsic::x86_xop_vpcomgtud:
9580 case Intrinsic::x86_xop_vpcomgtuq:
9581 CC = 2;
9582 Opc = X86ISD::VPCOMU;
9583 break;
9584 case Intrinsic::x86_xop_vpcomgeb:
9585 case Intrinsic::x86_xop_vpcomgew:
9586 case Intrinsic::x86_xop_vpcomged:
9587 case Intrinsic::x86_xop_vpcomgeq:
9588 CC = 3;
9589 Opc = X86ISD::VPCOM;
9590 break;
9591 case Intrinsic::x86_xop_vpcomgeub:
9592 case Intrinsic::x86_xop_vpcomgeuw:
9593 case Intrinsic::x86_xop_vpcomgeud:
9594 case Intrinsic::x86_xop_vpcomgeuq:
9595 CC = 3;
9596 Opc = X86ISD::VPCOMU;
9597 break;
9598 case Intrinsic::x86_xop_vpcomeqb:
9599 case Intrinsic::x86_xop_vpcomeqw:
9600 case Intrinsic::x86_xop_vpcomeqd:
9601 case Intrinsic::x86_xop_vpcomeqq:
9602 CC = 4;
9603 Opc = X86ISD::VPCOM;
9604 break;
9605 case Intrinsic::x86_xop_vpcomequb:
9606 case Intrinsic::x86_xop_vpcomequw:
9607 case Intrinsic::x86_xop_vpcomequd:
9608 case Intrinsic::x86_xop_vpcomequq:
9609 CC = 4;
9610 Opc = X86ISD::VPCOMU;
9611 break;
9612 case Intrinsic::x86_xop_vpcomneb:
9613 case Intrinsic::x86_xop_vpcomnew:
9614 case Intrinsic::x86_xop_vpcomned:
9615 case Intrinsic::x86_xop_vpcomneq:
9616 CC = 5;
9617 Opc = X86ISD::VPCOM;
9618 break;
9619 case Intrinsic::x86_xop_vpcomneub:
9620 case Intrinsic::x86_xop_vpcomneuw:
9621 case Intrinsic::x86_xop_vpcomneud:
9622 case Intrinsic::x86_xop_vpcomneuq:
9623 CC = 5;
9624 Opc = X86ISD::VPCOMU;
9625 break;
9626 case Intrinsic::x86_xop_vpcomfalseb:
9627 case Intrinsic::x86_xop_vpcomfalsew:
9628 case Intrinsic::x86_xop_vpcomfalsed:
9629 case Intrinsic::x86_xop_vpcomfalseq:
9630 CC = 6;
9631 Opc = X86ISD::VPCOM;
9632 break;
9633 case Intrinsic::x86_xop_vpcomfalseub:
9634 case Intrinsic::x86_xop_vpcomfalseuw:
9635 case Intrinsic::x86_xop_vpcomfalseud:
9636 case Intrinsic::x86_xop_vpcomfalseuq:
9637 CC = 6;
9638 Opc = X86ISD::VPCOMU;
9639 break;
9640 case Intrinsic::x86_xop_vpcomtrueb:
9641 case Intrinsic::x86_xop_vpcomtruew:
9642 case Intrinsic::x86_xop_vpcomtrued:
9643 case Intrinsic::x86_xop_vpcomtrueq:
9644 CC = 7;
9645 Opc = X86ISD::VPCOM;
9646 break;
9647 case Intrinsic::x86_xop_vpcomtrueub:
9648 case Intrinsic::x86_xop_vpcomtrueuw:
9649 case Intrinsic::x86_xop_vpcomtrueud:
9650 case Intrinsic::x86_xop_vpcomtrueuq:
9651 CC = 7;
9652 Opc = X86ISD::VPCOMU;
9653 break;
9654 }
9655
9656 SDValue LHS = Op.getOperand(1);
9657 SDValue RHS = Op.getOperand(2);
9658 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9659 DAG.getConstant(CC, MVT::i8));
9660 }
9661
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009662 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009663 case Intrinsic::x86_sse2_pmulu_dq:
9664 case Intrinsic::x86_avx2_pmulu_dq:
9665 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9666 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009667 case Intrinsic::x86_sse3_hadd_ps:
9668 case Intrinsic::x86_sse3_hadd_pd:
9669 case Intrinsic::x86_avx_hadd_ps_256:
9670 case Intrinsic::x86_avx_hadd_pd_256:
9671 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9672 Op.getOperand(1), Op.getOperand(2));
9673 case Intrinsic::x86_sse3_hsub_ps:
9674 case Intrinsic::x86_sse3_hsub_pd:
9675 case Intrinsic::x86_avx_hsub_ps_256:
9676 case Intrinsic::x86_avx_hsub_pd_256:
9677 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9678 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009679 case Intrinsic::x86_ssse3_phadd_w_128:
9680 case Intrinsic::x86_ssse3_phadd_d_128:
9681 case Intrinsic::x86_avx2_phadd_w:
9682 case Intrinsic::x86_avx2_phadd_d:
9683 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9684 Op.getOperand(1), Op.getOperand(2));
9685 case Intrinsic::x86_ssse3_phsub_w_128:
9686 case Intrinsic::x86_ssse3_phsub_d_128:
9687 case Intrinsic::x86_avx2_phsub_w:
9688 case Intrinsic::x86_avx2_phsub_d:
9689 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9690 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009691 case Intrinsic::x86_avx2_psllv_d:
9692 case Intrinsic::x86_avx2_psllv_q:
9693 case Intrinsic::x86_avx2_psllv_d_256:
9694 case Intrinsic::x86_avx2_psllv_q_256:
9695 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9696 Op.getOperand(1), Op.getOperand(2));
9697 case Intrinsic::x86_avx2_psrlv_d:
9698 case Intrinsic::x86_avx2_psrlv_q:
9699 case Intrinsic::x86_avx2_psrlv_d_256:
9700 case Intrinsic::x86_avx2_psrlv_q_256:
9701 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9702 Op.getOperand(1), Op.getOperand(2));
9703 case Intrinsic::x86_avx2_psrav_d:
9704 case Intrinsic::x86_avx2_psrav_d_256:
9705 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9706 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009707 case Intrinsic::x86_ssse3_pshuf_b_128:
9708 case Intrinsic::x86_avx2_pshuf_b:
9709 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9710 Op.getOperand(1), Op.getOperand(2));
9711 case Intrinsic::x86_ssse3_psign_b_128:
9712 case Intrinsic::x86_ssse3_psign_w_128:
9713 case Intrinsic::x86_ssse3_psign_d_128:
9714 case Intrinsic::x86_avx2_psign_b:
9715 case Intrinsic::x86_avx2_psign_w:
9716 case Intrinsic::x86_avx2_psign_d:
9717 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9718 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009719 case Intrinsic::x86_sse41_insertps:
9720 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9721 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9722 case Intrinsic::x86_avx_vperm2f128_ps_256:
9723 case Intrinsic::x86_avx_vperm2f128_pd_256:
9724 case Intrinsic::x86_avx_vperm2f128_si_256:
9725 case Intrinsic::x86_avx2_vperm2i128:
9726 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9727 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009728 case Intrinsic::x86_avx2_permd:
9729 case Intrinsic::x86_avx2_permps:
9730 // Operands intentionally swapped. Mask is last operand to intrinsic,
9731 // but second operand for node/intruction.
9732 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9733 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009734
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009735 // ptest and testp intrinsics. The intrinsic these come from are designed to
9736 // return an integer value, not just an instruction so lower it to the ptest
9737 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009738 case Intrinsic::x86_sse41_ptestz:
9739 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009740 case Intrinsic::x86_sse41_ptestnzc:
9741 case Intrinsic::x86_avx_ptestz_256:
9742 case Intrinsic::x86_avx_ptestc_256:
9743 case Intrinsic::x86_avx_ptestnzc_256:
9744 case Intrinsic::x86_avx_vtestz_ps:
9745 case Intrinsic::x86_avx_vtestc_ps:
9746 case Intrinsic::x86_avx_vtestnzc_ps:
9747 case Intrinsic::x86_avx_vtestz_pd:
9748 case Intrinsic::x86_avx_vtestc_pd:
9749 case Intrinsic::x86_avx_vtestnzc_pd:
9750 case Intrinsic::x86_avx_vtestz_ps_256:
9751 case Intrinsic::x86_avx_vtestc_ps_256:
9752 case Intrinsic::x86_avx_vtestnzc_ps_256:
9753 case Intrinsic::x86_avx_vtestz_pd_256:
9754 case Intrinsic::x86_avx_vtestc_pd_256:
9755 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9756 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009757 unsigned X86CC = 0;
9758 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009759 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009760 case Intrinsic::x86_avx_vtestz_ps:
9761 case Intrinsic::x86_avx_vtestz_pd:
9762 case Intrinsic::x86_avx_vtestz_ps_256:
9763 case Intrinsic::x86_avx_vtestz_pd_256:
9764 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009765 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009766 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009767 // ZF = 1
9768 X86CC = X86::COND_E;
9769 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009770 case Intrinsic::x86_avx_vtestc_ps:
9771 case Intrinsic::x86_avx_vtestc_pd:
9772 case Intrinsic::x86_avx_vtestc_ps_256:
9773 case Intrinsic::x86_avx_vtestc_pd_256:
9774 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009775 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009776 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009777 // CF = 1
9778 X86CC = X86::COND_B;
9779 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009780 case Intrinsic::x86_avx_vtestnzc_ps:
9781 case Intrinsic::x86_avx_vtestnzc_pd:
9782 case Intrinsic::x86_avx_vtestnzc_ps_256:
9783 case Intrinsic::x86_avx_vtestnzc_pd_256:
9784 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009785 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009786 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009787 // ZF and CF = 0
9788 X86CC = X86::COND_A;
9789 break;
9790 }
Eric Christopherfd179292009-08-27 18:07:15 +00009791
Eric Christopher71c67532009-07-29 00:28:05 +00009792 SDValue LHS = Op.getOperand(1);
9793 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009794 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9795 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009796 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9797 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9798 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009799 }
Evan Cheng5759f972008-05-04 09:15:50 +00009800
Craig Topper80e46362012-01-23 06:16:53 +00009801 // SSE/AVX shift intrinsics
9802 case Intrinsic::x86_sse2_psll_w:
9803 case Intrinsic::x86_sse2_psll_d:
9804 case Intrinsic::x86_sse2_psll_q:
9805 case Intrinsic::x86_avx2_psll_w:
9806 case Intrinsic::x86_avx2_psll_d:
9807 case Intrinsic::x86_avx2_psll_q:
9808 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9809 Op.getOperand(1), Op.getOperand(2));
9810 case Intrinsic::x86_sse2_psrl_w:
9811 case Intrinsic::x86_sse2_psrl_d:
9812 case Intrinsic::x86_sse2_psrl_q:
9813 case Intrinsic::x86_avx2_psrl_w:
9814 case Intrinsic::x86_avx2_psrl_d:
9815 case Intrinsic::x86_avx2_psrl_q:
9816 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9817 Op.getOperand(1), Op.getOperand(2));
9818 case Intrinsic::x86_sse2_psra_w:
9819 case Intrinsic::x86_sse2_psra_d:
9820 case Intrinsic::x86_avx2_psra_w:
9821 case Intrinsic::x86_avx2_psra_d:
9822 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9823 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009824 case Intrinsic::x86_sse2_pslli_w:
9825 case Intrinsic::x86_sse2_pslli_d:
9826 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009827 case Intrinsic::x86_avx2_pslli_w:
9828 case Intrinsic::x86_avx2_pslli_d:
9829 case Intrinsic::x86_avx2_pslli_q:
9830 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9831 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009832 case Intrinsic::x86_sse2_psrli_w:
9833 case Intrinsic::x86_sse2_psrli_d:
9834 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009835 case Intrinsic::x86_avx2_psrli_w:
9836 case Intrinsic::x86_avx2_psrli_d:
9837 case Intrinsic::x86_avx2_psrli_q:
9838 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9839 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009840 case Intrinsic::x86_sse2_psrai_w:
9841 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009842 case Intrinsic::x86_avx2_psrai_w:
9843 case Intrinsic::x86_avx2_psrai_d:
9844 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9845 Op.getOperand(1), Op.getOperand(2), DAG);
9846 // Fix vector shift instructions where the last operand is a non-immediate
9847 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009848 case Intrinsic::x86_mmx_pslli_w:
9849 case Intrinsic::x86_mmx_pslli_d:
9850 case Intrinsic::x86_mmx_pslli_q:
9851 case Intrinsic::x86_mmx_psrli_w:
9852 case Intrinsic::x86_mmx_psrli_d:
9853 case Intrinsic::x86_mmx_psrli_q:
9854 case Intrinsic::x86_mmx_psrai_w:
9855 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009856 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009857 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009858 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009859
9860 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009861 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009862 case Intrinsic::x86_mmx_pslli_w:
9863 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009864 break;
Craig Topper80e46362012-01-23 06:16:53 +00009865 case Intrinsic::x86_mmx_pslli_d:
9866 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009867 break;
Craig Topper80e46362012-01-23 06:16:53 +00009868 case Intrinsic::x86_mmx_pslli_q:
9869 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009870 break;
Craig Topper80e46362012-01-23 06:16:53 +00009871 case Intrinsic::x86_mmx_psrli_w:
9872 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009873 break;
Craig Topper80e46362012-01-23 06:16:53 +00009874 case Intrinsic::x86_mmx_psrli_d:
9875 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009876 break;
Craig Topper80e46362012-01-23 06:16:53 +00009877 case Intrinsic::x86_mmx_psrli_q:
9878 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009879 break;
Craig Topper80e46362012-01-23 06:16:53 +00009880 case Intrinsic::x86_mmx_psrai_w:
9881 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009882 break;
Craig Topper80e46362012-01-23 06:16:53 +00009883 case Intrinsic::x86_mmx_psrai_d:
9884 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009885 break;
Craig Topper80e46362012-01-23 06:16:53 +00009886 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009887 }
Mon P Wangefa42202009-09-03 19:56:25 +00009888
9889 // The vector shift intrinsics with scalars uses 32b shift amounts but
9890 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9891 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009892 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9893 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009894// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009895
Owen Andersone50ed302009-08-10 22:56:29 +00009896 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009897 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009898 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009899 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009900 Op.getOperand(1), ShAmt);
9901 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009902 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009903}
Evan Cheng72261582005-12-20 06:22:03 +00009904
Dan Gohmand858e902010-04-17 15:26:15 +00009905SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9906 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009907 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9908 MFI->setReturnAddressIsTaken(true);
9909
Bill Wendling64e87322009-01-16 19:25:27 +00009910 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009911 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009912
9913 if (Depth > 0) {
9914 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9915 SDValue Offset =
9916 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009918 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009919 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009920 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009921 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009922 }
9923
9924 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009925 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009926 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009927 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009928}
9929
Dan Gohmand858e902010-04-17 15:26:15 +00009930SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009931 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9932 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009933
Owen Andersone50ed302009-08-10 22:56:29 +00009934 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009935 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009936 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9937 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009938 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009939 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009940 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9941 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009942 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009943 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009944}
9945
Dan Gohman475871a2008-07-27 21:46:04 +00009946SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009947 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009948 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009949}
9950
Dan Gohmand858e902010-04-17 15:26:15 +00009951SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009952 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009953 SDValue Chain = Op.getOperand(0);
9954 SDValue Offset = Op.getOperand(1);
9955 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009956 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009957
Dan Gohmand8816272010-08-11 18:14:00 +00009958 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9959 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9960 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009961 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009962
Dan Gohmand8816272010-08-11 18:14:00 +00009963 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9964 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009965 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009966 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9967 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009968 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009969 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009970
Dale Johannesene4d209d2009-02-03 20:21:25 +00009971 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009973 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009974}
9975
Duncan Sands4a544a72011-09-06 13:37:06 +00009976SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9977 SelectionDAG &DAG) const {
9978 return Op.getOperand(0);
9979}
9980
9981SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9982 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009983 SDValue Root = Op.getOperand(0);
9984 SDValue Trmp = Op.getOperand(1); // trampoline
9985 SDValue FPtr = Op.getOperand(2); // nested function
9986 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009987 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988
Dan Gohman69de1932008-02-06 22:27:42 +00009989 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009990
9991 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009992 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009993
9994 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009995 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9996 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009997
Evan Cheng0e6a0522011-07-18 20:57:22 +00009998 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9999 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010000
10001 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10002
10003 // Load the pointer to the nested function into R11.
10004 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010005 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010007 Addr, MachinePointerInfo(TrmpAddr),
10008 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010009
Owen Anderson825b72b2009-08-11 20:47:22 +000010010 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10011 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010012 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10013 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010014 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010015
10016 // Load the 'nest' parameter value into R10.
10017 // R10 is specified in X86CallingConv.td
10018 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10020 DAG.getConstant(10, MVT::i64));
10021 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010022 Addr, MachinePointerInfo(TrmpAddr, 10),
10023 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010024
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10026 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010027 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10028 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010029 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010030
10031 // Jump to the nested function.
10032 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010033 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10034 DAG.getConstant(20, MVT::i64));
10035 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010036 Addr, MachinePointerInfo(TrmpAddr, 20),
10037 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010038
10039 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10041 DAG.getConstant(22, MVT::i64));
10042 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010043 MachinePointerInfo(TrmpAddr, 22),
10044 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010045
Duncan Sands4a544a72011-09-06 13:37:06 +000010046 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010047 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010048 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010049 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010050 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010051 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010052
10053 switch (CC) {
10054 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010055 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010056 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010057 case CallingConv::X86_StdCall: {
10058 // Pass 'nest' parameter in ECX.
10059 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010060 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010061
10062 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010063 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010064 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010065
Chris Lattner58d74912008-03-12 17:45:29 +000010066 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010067 unsigned InRegCount = 0;
10068 unsigned Idx = 1;
10069
10070 for (FunctionType::param_iterator I = FTy->param_begin(),
10071 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010072 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010073 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010074 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010075
10076 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010077 report_fatal_error("Nest register in use - reduce number of inreg"
10078 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010079 }
10080 }
10081 break;
10082 }
10083 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010084 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010085 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010086 // Pass 'nest' parameter in EAX.
10087 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010088 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010089 break;
10090 }
10091
Dan Gohman475871a2008-07-27 21:46:04 +000010092 SDValue OutChains[4];
10093 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010094
Owen Anderson825b72b2009-08-11 20:47:22 +000010095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10096 DAG.getConstant(10, MVT::i32));
10097 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010098
Chris Lattnera62fe662010-02-05 19:20:30 +000010099 // This is storing the opcode for MOV32ri.
10100 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010101 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010102 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010103 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010104 Trmp, MachinePointerInfo(TrmpAddr),
10105 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010106
Owen Anderson825b72b2009-08-11 20:47:22 +000010107 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10108 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010109 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10110 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010111 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010112
Chris Lattnera62fe662010-02-05 19:20:30 +000010113 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010114 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10115 DAG.getConstant(5, MVT::i32));
10116 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010117 MachinePointerInfo(TrmpAddr, 5),
10118 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010119
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10121 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010122 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10123 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010124 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010125
Duncan Sands4a544a72011-09-06 13:37:06 +000010126 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010127 }
10128}
10129
Dan Gohmand858e902010-04-17 15:26:15 +000010130SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10131 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010132 /*
10133 The rounding mode is in bits 11:10 of FPSR, and has the following
10134 settings:
10135 00 Round to nearest
10136 01 Round to -inf
10137 10 Round to +inf
10138 11 Round to 0
10139
10140 FLT_ROUNDS, on the other hand, expects the following:
10141 -1 Undefined
10142 0 Round to 0
10143 1 Round to nearest
10144 2 Round to +inf
10145 3 Round to -inf
10146
10147 To perform the conversion, we do:
10148 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10149 */
10150
10151 MachineFunction &MF = DAG.getMachineFunction();
10152 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010153 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010154 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010155 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010156 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010157
10158 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010159 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010160 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010161
Michael J. Spencerec38de22010-10-10 22:04:20 +000010162
Chris Lattner2156b792010-09-22 01:11:26 +000010163 MachineMemOperand *MMO =
10164 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10165 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010166
Chris Lattner2156b792010-09-22 01:11:26 +000010167 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10168 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10169 DAG.getVTList(MVT::Other),
10170 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010171
10172 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010173 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010174 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010175
10176 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010177 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010178 DAG.getNode(ISD::SRL, DL, MVT::i16,
10179 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 CWD, DAG.getConstant(0x800, MVT::i16)),
10181 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010182 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010183 DAG.getNode(ISD::SRL, DL, MVT::i16,
10184 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010185 CWD, DAG.getConstant(0x400, MVT::i16)),
10186 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010187
Dan Gohman475871a2008-07-27 21:46:04 +000010188 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010189 DAG.getNode(ISD::AND, DL, MVT::i16,
10190 DAG.getNode(ISD::ADD, DL, MVT::i16,
10191 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 DAG.getConstant(1, MVT::i16)),
10193 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010194
10195
Duncan Sands83ec4b62008-06-06 12:08:01 +000010196 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010197 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010198}
10199
Dan Gohmand858e902010-04-17 15:26:15 +000010200SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010201 EVT VT = Op.getValueType();
10202 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010203 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010204 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010205
10206 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010208 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010209 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010210 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010211 }
Evan Cheng18efe262007-12-14 02:13:44 +000010212
Evan Cheng152804e2007-12-14 08:30:15 +000010213 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010214 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010215 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010216
10217 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010218 SDValue Ops[] = {
10219 Op,
10220 DAG.getConstant(NumBits+NumBits-1, OpVT),
10221 DAG.getConstant(X86::COND_E, MVT::i8),
10222 Op.getValue(1)
10223 };
10224 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010225
10226 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010227 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010228
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 if (VT == MVT::i8)
10230 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010231 return Op;
10232}
10233
Chandler Carruthacc068e2011-12-24 10:55:54 +000010234SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10235 SelectionDAG &DAG) const {
10236 EVT VT = Op.getValueType();
10237 EVT OpVT = VT;
10238 unsigned NumBits = VT.getSizeInBits();
10239 DebugLoc dl = Op.getDebugLoc();
10240
10241 Op = Op.getOperand(0);
10242 if (VT == MVT::i8) {
10243 // Zero extend to i32 since there is not an i8 bsr.
10244 OpVT = MVT::i32;
10245 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10246 }
10247
10248 // Issue a bsr (scan bits in reverse).
10249 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10250 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10251
10252 // And xor with NumBits-1.
10253 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10254
10255 if (VT == MVT::i8)
10256 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10257 return Op;
10258}
10259
Dan Gohmand858e902010-04-17 15:26:15 +000010260SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010261 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010262 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010263 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010264 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010265
10266 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010267 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010268 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010269
10270 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010271 SDValue Ops[] = {
10272 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010273 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010274 DAG.getConstant(X86::COND_E, MVT::i8),
10275 Op.getValue(1)
10276 };
Chandler Carruth77821022011-12-24 12:12:34 +000010277 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010278}
10279
Craig Topper13894fa2011-08-24 06:14:18 +000010280// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10281// ones, and then concatenate the result back.
10282static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010283 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010284
10285 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10286 "Unsupported value type for operation");
10287
Craig Topper66ddd152012-04-27 22:54:43 +000010288 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010289 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010290
10291 // Extract the LHS vectors
10292 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010293 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10294 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010295
10296 // Extract the RHS vectors
10297 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010298 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10299 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010300
10301 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10302 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10303
10304 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10305 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10306 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10307}
10308
10309SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10310 assert(Op.getValueType().getSizeInBits() == 256 &&
10311 Op.getValueType().isInteger() &&
10312 "Only handle AVX 256-bit vector integer operation");
10313 return Lower256IntArith(Op, DAG);
10314}
10315
10316SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10317 assert(Op.getValueType().getSizeInBits() == 256 &&
10318 Op.getValueType().isInteger() &&
10319 "Only handle AVX 256-bit vector integer operation");
10320 return Lower256IntArith(Op, DAG);
10321}
10322
10323SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10324 EVT VT = Op.getValueType();
10325
10326 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010327 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010328 return Lower256IntArith(Op, DAG);
10329
Craig Topper5b209e82012-02-05 03:14:49 +000010330 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10331 "Only know how to lower V2I64/V4I64 multiply");
10332
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010333 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010334
Craig Topper5b209e82012-02-05 03:14:49 +000010335 // Ahi = psrlqi(a, 32);
10336 // Bhi = psrlqi(b, 32);
10337 //
10338 // AloBlo = pmuludq(a, b);
10339 // AloBhi = pmuludq(a, Bhi);
10340 // AhiBlo = pmuludq(Ahi, b);
10341
10342 // AloBhi = psllqi(AloBhi, 32);
10343 // AhiBlo = psllqi(AhiBlo, 32);
10344 // return AloBlo + AloBhi + AhiBlo;
10345
Craig Topperaaa643c2011-11-09 07:28:55 +000010346 SDValue A = Op.getOperand(0);
10347 SDValue B = Op.getOperand(1);
10348
Craig Topper5b209e82012-02-05 03:14:49 +000010349 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010350
Craig Topper5b209e82012-02-05 03:14:49 +000010351 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10352 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010353
Craig Topper5b209e82012-02-05 03:14:49 +000010354 // Bit cast to 32-bit vectors for MULUDQ
10355 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10356 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10357 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10358 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10359 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010360
Craig Topper5b209e82012-02-05 03:14:49 +000010361 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10362 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10363 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010364
Craig Topper5b209e82012-02-05 03:14:49 +000010365 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10366 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010367
Dale Johannesene4d209d2009-02-03 20:21:25 +000010368 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010369 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010370}
10371
Nadav Rotem43012222011-05-11 08:12:09 +000010372SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10373
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010374 EVT VT = Op.getValueType();
10375 DebugLoc dl = Op.getDebugLoc();
10376 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010377 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010378 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010379
Craig Topper1accb7e2012-01-10 06:54:16 +000010380 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010381 return SDValue();
10382
Nadav Rotem43012222011-05-11 08:12:09 +000010383 // Optimize shl/srl/sra with constant shift amount.
10384 if (isSplatVector(Amt.getNode())) {
10385 SDValue SclrAmt = Amt->getOperand(0);
10386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10387 uint64_t ShiftAmt = C->getZExtValue();
10388
Craig Toppered2e13d2012-01-22 19:15:14 +000010389 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10390 (Subtarget->hasAVX2() &&
10391 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10392 if (Op.getOpcode() == ISD::SHL)
10393 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10394 DAG.getConstant(ShiftAmt, MVT::i32));
10395 if (Op.getOpcode() == ISD::SRL)
10396 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10397 DAG.getConstant(ShiftAmt, MVT::i32));
10398 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10399 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10400 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010401 }
10402
Craig Toppered2e13d2012-01-22 19:15:14 +000010403 if (VT == MVT::v16i8) {
10404 if (Op.getOpcode() == ISD::SHL) {
10405 // Make a large shift.
10406 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10407 DAG.getConstant(ShiftAmt, MVT::i32));
10408 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10409 // Zero out the rightmost bits.
10410 SmallVector<SDValue, 16> V(16,
10411 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10412 MVT::i8));
10413 return DAG.getNode(ISD::AND, dl, VT, SHL,
10414 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010415 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010416 if (Op.getOpcode() == ISD::SRL) {
10417 // Make a large shift.
10418 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10419 DAG.getConstant(ShiftAmt, MVT::i32));
10420 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10421 // Zero out the leftmost bits.
10422 SmallVector<SDValue, 16> V(16,
10423 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10424 MVT::i8));
10425 return DAG.getNode(ISD::AND, dl, VT, SRL,
10426 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10427 }
10428 if (Op.getOpcode() == ISD::SRA) {
10429 if (ShiftAmt == 7) {
10430 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010431 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010432 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010433 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010434
Craig Toppered2e13d2012-01-22 19:15:14 +000010435 // R s>> a === ((R u>> a) ^ m) - m
10436 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10437 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10438 MVT::i8));
10439 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10440 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10441 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10442 return Res;
10443 }
Craig Topper731dfd02012-04-23 03:42:40 +000010444 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010445 }
Craig Topper46154eb2011-11-11 07:39:23 +000010446
Craig Topper0d86d462011-11-20 00:12:05 +000010447 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10448 if (Op.getOpcode() == ISD::SHL) {
10449 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010450 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10451 DAG.getConstant(ShiftAmt, MVT::i32));
10452 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010453 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010454 SmallVector<SDValue, 32> V(32,
10455 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10456 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010457 return DAG.getNode(ISD::AND, dl, VT, SHL,
10458 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010459 }
Craig Topper0d86d462011-11-20 00:12:05 +000010460 if (Op.getOpcode() == ISD::SRL) {
10461 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010462 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10463 DAG.getConstant(ShiftAmt, MVT::i32));
10464 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010465 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010466 SmallVector<SDValue, 32> V(32,
10467 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10468 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010469 return DAG.getNode(ISD::AND, dl, VT, SRL,
10470 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10471 }
10472 if (Op.getOpcode() == ISD::SRA) {
10473 if (ShiftAmt == 7) {
10474 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010475 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010476 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010477 }
10478
10479 // R s>> a === ((R u>> a) ^ m) - m
10480 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10481 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10482 MVT::i8));
10483 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10484 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10485 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10486 return Res;
10487 }
Craig Topper731dfd02012-04-23 03:42:40 +000010488 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010489 }
Nadav Rotem43012222011-05-11 08:12:09 +000010490 }
10491 }
10492
10493 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010494 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010495 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10496 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010497
Chris Lattner7302d802012-02-06 21:56:39 +000010498 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10499 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010500 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10501 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010502 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010503 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010504
10505 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010506 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010507 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10508 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10509 }
Nadav Rotem43012222011-05-11 08:12:09 +000010510 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010511 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010512
Nate Begeman51409212010-07-28 00:21:48 +000010513 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010514 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10515 DAG.getConstant(5, MVT::i32));
10516 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010517
Lang Hames8b99c1e2011-12-17 01:08:46 +000010518 // Turn 'a' into a mask suitable for VSELECT
10519 SDValue VSelM = DAG.getConstant(0x80, VT);
10520 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010521 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010522
Lang Hames8b99c1e2011-12-17 01:08:46 +000010523 SDValue CM1 = DAG.getConstant(0x0f, VT);
10524 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010525
Lang Hames8b99c1e2011-12-17 01:08:46 +000010526 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10527 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010528 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10529 DAG.getConstant(4, MVT::i32), DAG);
10530 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010531 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10532
Nate Begeman51409212010-07-28 00:21:48 +000010533 // a += a
10534 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010535 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010536 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010537
Lang Hames8b99c1e2011-12-17 01:08:46 +000010538 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10539 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010540 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10541 DAG.getConstant(2, MVT::i32), DAG);
10542 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010543 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10544
Nate Begeman51409212010-07-28 00:21:48 +000010545 // a += a
10546 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010547 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010548 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010549
Lang Hames8b99c1e2011-12-17 01:08:46 +000010550 // return VSELECT(r, r+r, a);
10551 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010552 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010553 return R;
10554 }
Craig Topper46154eb2011-11-11 07:39:23 +000010555
10556 // Decompose 256-bit shifts into smaller 128-bit shifts.
10557 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010558 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010559 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10560 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10561
10562 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010563 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10564 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010565
10566 // Recreate the shift amount vectors
10567 SDValue Amt1, Amt2;
10568 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10569 // Constant shift amount
10570 SmallVector<SDValue, 4> Amt1Csts;
10571 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010572 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010573 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010575 Amt2Csts.push_back(Amt->getOperand(i));
10576
10577 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10578 &Amt1Csts[0], NumElems/2);
10579 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10580 &Amt2Csts[0], NumElems/2);
10581 } else {
10582 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010583 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10584 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010585 }
10586
10587 // Issue new vector shifts for the smaller types
10588 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10589 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10590
10591 // Concatenate the result back
10592 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10593 }
10594
Nate Begeman51409212010-07-28 00:21:48 +000010595 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010596}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010597
Dan Gohmand858e902010-04-17 15:26:15 +000010598SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010599 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10600 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010601 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10602 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010603 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010604 SDValue LHS = N->getOperand(0);
10605 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010606 unsigned BaseOp = 0;
10607 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010608 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010609 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010610 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010611 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010612 // A subtract of one will be selected as a INC. Note that INC doesn't
10613 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010614 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10615 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010616 BaseOp = X86ISD::INC;
10617 Cond = X86::COND_O;
10618 break;
10619 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010620 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010621 Cond = X86::COND_O;
10622 break;
10623 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010624 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010625 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010626 break;
10627 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010628 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10629 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010630 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10631 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010632 BaseOp = X86ISD::DEC;
10633 Cond = X86::COND_O;
10634 break;
10635 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010636 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010637 Cond = X86::COND_O;
10638 break;
10639 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010640 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010641 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010642 break;
10643 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010644 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010645 Cond = X86::COND_O;
10646 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010647 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10648 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10649 MVT::i32);
10650 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010651
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010652 SDValue SetCC =
10653 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10654 DAG.getConstant(X86::COND_O, MVT::i32),
10655 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010656
Dan Gohman6e5fda22011-07-22 18:45:15 +000010657 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010658 }
Bill Wendling74c37652008-12-09 22:08:41 +000010659 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010660
Bill Wendling61edeb52008-12-02 01:06:39 +000010661 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010662 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010663 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010664
Bill Wendling61edeb52008-12-02 01:06:39 +000010665 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010666 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10667 DAG.getConstant(Cond, MVT::i32),
10668 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010669
Dan Gohman6e5fda22011-07-22 18:45:15 +000010670 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010671}
10672
Chad Rosier30450e82011-12-22 22:35:21 +000010673SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10674 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010675 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010676 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10677 EVT VT = Op.getValueType();
10678
Craig Toppered2e13d2012-01-22 19:15:14 +000010679 if (!Subtarget->hasSSE2() || !VT.isVector())
10680 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010681
Craig Toppered2e13d2012-01-22 19:15:14 +000010682 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10683 ExtraVT.getScalarType().getSizeInBits();
10684 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10685
10686 switch (VT.getSimpleVT().SimpleTy) {
10687 default: return SDValue();
10688 case MVT::v8i32:
10689 case MVT::v16i16:
10690 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010691 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010692 if (!Subtarget->hasAVX2()) {
10693 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010694 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010695
Craig Toppered2e13d2012-01-22 19:15:14 +000010696 // Extract the LHS vectors
10697 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010698 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10699 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010700
Craig Toppered2e13d2012-01-22 19:15:14 +000010701 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10702 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010703
Craig Toppered2e13d2012-01-22 19:15:14 +000010704 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010705 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010706 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10707 ExtraNumElems/2);
10708 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010709
Craig Toppered2e13d2012-01-22 19:15:14 +000010710 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10711 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010712
Craig Toppered2e13d2012-01-22 19:15:14 +000010713 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10714 }
10715 // fall through
10716 case MVT::v4i32:
10717 case MVT::v8i16: {
10718 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10719 Op.getOperand(0), ShAmt, DAG);
10720 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010721 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010722 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010723}
10724
10725
Eric Christopher9a9d2752010-07-22 02:48:34 +000010726SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10727 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010728
Eric Christopher77ed1352011-07-08 00:04:56 +000010729 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10730 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010731 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010732 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010733 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010734 SDValue Ops[] = {
10735 DAG.getRegister(X86::ESP, MVT::i32), // Base
10736 DAG.getTargetConstant(1, MVT::i8), // Scale
10737 DAG.getRegister(0, MVT::i32), // Index
10738 DAG.getTargetConstant(0, MVT::i32), // Disp
10739 DAG.getRegister(0, MVT::i32), // Segment.
10740 Zero,
10741 Chain
10742 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010743 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010744 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10745 array_lengthof(Ops));
10746 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010747 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010748
Eric Christopher9a9d2752010-07-22 02:48:34 +000010749 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010750 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010751 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010752
Chris Lattner132929a2010-08-14 17:26:09 +000010753 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10754 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10755 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10756 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010757
Chris Lattner132929a2010-08-14 17:26:09 +000010758 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10759 if (!Op1 && !Op2 && !Op3 && Op4)
10760 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010761
Chris Lattner132929a2010-08-14 17:26:09 +000010762 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10763 if (Op1 && !Op2 && !Op3 && !Op4)
10764 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010765
10766 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010767 // (MFENCE)>;
10768 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010769}
10770
Eli Friedman14648462011-07-27 22:21:52 +000010771SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10772 SelectionDAG &DAG) const {
10773 DebugLoc dl = Op.getDebugLoc();
10774 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10775 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10776 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10777 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10778
10779 // The only fence that needs an instruction is a sequentially-consistent
10780 // cross-thread fence.
10781 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10782 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10783 // no-sse2). There isn't any reason to disable it if the target processor
10784 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010785 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010786 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10787
10788 SDValue Chain = Op.getOperand(0);
10789 SDValue Zero = DAG.getConstant(0, MVT::i32);
10790 SDValue Ops[] = {
10791 DAG.getRegister(X86::ESP, MVT::i32), // Base
10792 DAG.getTargetConstant(1, MVT::i8), // Scale
10793 DAG.getRegister(0, MVT::i32), // Index
10794 DAG.getTargetConstant(0, MVT::i32), // Disp
10795 DAG.getRegister(0, MVT::i32), // Segment.
10796 Zero,
10797 Chain
10798 };
10799 SDNode *Res =
10800 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10801 array_lengthof(Ops));
10802 return SDValue(Res, 0);
10803 }
10804
10805 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10806 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10807}
10808
10809
Dan Gohmand858e902010-04-17 15:26:15 +000010810SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010811 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010812 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010813 unsigned Reg = 0;
10814 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010815 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010816 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010817 case MVT::i8: Reg = X86::AL; size = 1; break;
10818 case MVT::i16: Reg = X86::AX; size = 2; break;
10819 case MVT::i32: Reg = X86::EAX; size = 4; break;
10820 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010821 assert(Subtarget->is64Bit() && "Node not type legal!");
10822 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010823 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010824 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010825 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010826 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010827 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010828 Op.getOperand(1),
10829 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010830 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010831 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010832 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010833 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10834 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10835 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010836 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010837 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010838 return cpOut;
10839}
10840
Duncan Sands1607f052008-12-01 11:39:25 +000010841SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010842 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010843 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010844 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010845 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010846 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010847 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010848 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10849 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010850 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010851 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10852 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010853 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010854 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010855 rdx.getValue(1)
10856 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010857 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010858}
10859
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010860SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010861 SelectionDAG &DAG) const {
10862 EVT SrcVT = Op.getOperand(0).getValueType();
10863 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010864 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010865 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010866 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010867 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010868 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010869 // i64 <=> MMX conversions are Legal.
10870 if (SrcVT==MVT::i64 && DstVT.isVector())
10871 return Op;
10872 if (DstVT==MVT::i64 && SrcVT.isVector())
10873 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010874 // MMX <=> MMX conversions are Legal.
10875 if (SrcVT.isVector() && DstVT.isVector())
10876 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010877 // All other conversions need to be expanded.
10878 return SDValue();
10879}
Chris Lattner5b856542010-12-20 00:59:46 +000010880
Dan Gohmand858e902010-04-17 15:26:15 +000010881SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010882 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010883 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010884 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010885 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010886 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010887 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010888 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010889 Node->getOperand(0),
10890 Node->getOperand(1), negOp,
10891 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010892 cast<AtomicSDNode>(Node)->getAlignment(),
10893 cast<AtomicSDNode>(Node)->getOrdering(),
10894 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010895}
10896
Eli Friedman327236c2011-08-24 20:50:09 +000010897static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10898 SDNode *Node = Op.getNode();
10899 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010900 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010901
10902 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010903 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10904 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10905 // (The only way to get a 16-byte store is cmpxchg16b)
10906 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10907 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10908 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010909 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10910 cast<AtomicSDNode>(Node)->getMemoryVT(),
10911 Node->getOperand(0),
10912 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010913 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010914 cast<AtomicSDNode>(Node)->getOrdering(),
10915 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010916 return Swap.getValue(1);
10917 }
10918 // Other atomic stores have a simple pattern.
10919 return Op;
10920}
10921
Chris Lattner5b856542010-12-20 00:59:46 +000010922static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10923 EVT VT = Op.getNode()->getValueType(0);
10924
10925 // Let legalize expand this if it isn't a legal type yet.
10926 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10927 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010928
Chris Lattner5b856542010-12-20 00:59:46 +000010929 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010930
Chris Lattner5b856542010-12-20 00:59:46 +000010931 unsigned Opc;
10932 bool ExtraOp = false;
10933 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010934 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010935 case ISD::ADDC: Opc = X86ISD::ADD; break;
10936 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10937 case ISD::SUBC: Opc = X86ISD::SUB; break;
10938 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10939 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010940
Chris Lattner5b856542010-12-20 00:59:46 +000010941 if (!ExtraOp)
10942 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10943 Op.getOperand(1));
10944 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10945 Op.getOperand(1), Op.getOperand(2));
10946}
10947
Evan Cheng0db9fe62006-04-25 20:13:52 +000010948/// LowerOperation - Provide custom lowering hooks for some operations.
10949///
Dan Gohmand858e902010-04-17 15:26:15 +000010950SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010951 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010952 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010953 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010954 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010955 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010956 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10957 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010958 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010959 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010960 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010961 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10962 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10963 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010964 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010965 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010966 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10967 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10968 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010969 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010970 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010971 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010972 case ISD::SHL_PARTS:
10973 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010974 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010975 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010976 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010977 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010978 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010979 case ISD::FABS: return LowerFABS(Op, DAG);
10980 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010981 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010982 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010983 case ISD::SETCC: return LowerSETCC(Op, DAG);
10984 case ISD::SELECT: return LowerSELECT(Op, DAG);
10985 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010986 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010987 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010988 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010989 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010990 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010991 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10992 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010993 case ISD::FRAME_TO_ARGS_OFFSET:
10994 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010995 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010996 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010997 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10998 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010999 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011000 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011001 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011002 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011003 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011004 case ISD::SRA:
11005 case ISD::SRL:
11006 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011007 case ISD::SADDO:
11008 case ISD::UADDO:
11009 case ISD::SSUBO:
11010 case ISD::USUBO:
11011 case ISD::SMULO:
11012 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011013 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011014 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011015 case ISD::ADDC:
11016 case ISD::ADDE:
11017 case ISD::SUBC:
11018 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011019 case ISD::ADD: return LowerADD(Op, DAG);
11020 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011021 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011022}
11023
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011024static void ReplaceATOMIC_LOAD(SDNode *Node,
11025 SmallVectorImpl<SDValue> &Results,
11026 SelectionDAG &DAG) {
11027 DebugLoc dl = Node->getDebugLoc();
11028 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11029
11030 // Convert wide load -> cmpxchg8b/cmpxchg16b
11031 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11032 // (The only way to get a 16-byte load is cmpxchg16b)
11033 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011034 SDValue Zero = DAG.getConstant(0, VT);
11035 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011036 Node->getOperand(0),
11037 Node->getOperand(1), Zero, Zero,
11038 cast<AtomicSDNode>(Node)->getMemOperand(),
11039 cast<AtomicSDNode>(Node)->getOrdering(),
11040 cast<AtomicSDNode>(Node)->getSynchScope());
11041 Results.push_back(Swap.getValue(0));
11042 Results.push_back(Swap.getValue(1));
11043}
11044
Duncan Sands1607f052008-12-01 11:39:25 +000011045void X86TargetLowering::
11046ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011047 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011048 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011049 assert (Node->getValueType(0) == MVT::i64 &&
11050 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011051
11052 SDValue Chain = Node->getOperand(0);
11053 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011054 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011055 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011056 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011057 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011058 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011059 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011060 SDValue Result =
11061 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11062 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011063 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011064 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011065 Results.push_back(Result.getValue(2));
11066}
11067
Duncan Sands126d9072008-07-04 11:47:58 +000011068/// ReplaceNodeResults - Replace a node with an illegal result type
11069/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011070void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11071 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011072 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011073 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011074 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011075 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011076 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011077 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011078 case ISD::ADDC:
11079 case ISD::ADDE:
11080 case ISD::SUBC:
11081 case ISD::SUBE:
11082 // We don't want to expand or promote these.
11083 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011084 case ISD::FP_TO_SINT:
11085 case ISD::FP_TO_UINT: {
11086 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11087
11088 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11089 return;
11090
Eli Friedman948e95a2009-05-23 09:59:16 +000011091 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011092 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011093 SDValue FIST = Vals.first, StackSlot = Vals.second;
11094 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011095 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011096 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011097 if (StackSlot.getNode() != 0)
11098 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11099 MachinePointerInfo(),
11100 false, false, false, 0));
11101 else
11102 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011103 }
11104 return;
11105 }
11106 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011107 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011108 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011109 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011110 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011111 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011112 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011113 eax.getValue(2));
11114 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11115 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011116 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011117 Results.push_back(edx.getValue(1));
11118 return;
11119 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011120 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011121 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011122 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011123 bool Regs64bit = T == MVT::i128;
11124 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011125 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011126 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11127 DAG.getConstant(0, HalfT));
11128 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11129 DAG.getConstant(1, HalfT));
11130 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11131 Regs64bit ? X86::RAX : X86::EAX,
11132 cpInL, SDValue());
11133 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11134 Regs64bit ? X86::RDX : X86::EDX,
11135 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011136 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011137 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11138 DAG.getConstant(0, HalfT));
11139 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11140 DAG.getConstant(1, HalfT));
11141 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11142 Regs64bit ? X86::RBX : X86::EBX,
11143 swapInL, cpInH.getValue(1));
11144 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11145 Regs64bit ? X86::RCX : X86::ECX,
11146 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011147 SDValue Ops[] = { swapInH.getValue(0),
11148 N->getOperand(1),
11149 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011150 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011151 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011152 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11153 X86ISD::LCMPXCHG8_DAG;
11154 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011155 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011156 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11157 Regs64bit ? X86::RAX : X86::EAX,
11158 HalfT, Result.getValue(1));
11159 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11160 Regs64bit ? X86::RDX : X86::EDX,
11161 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011162 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011163 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011164 Results.push_back(cpOutH.getValue(1));
11165 return;
11166 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011167 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011168 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11169 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011170 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011171 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11172 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011173 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011174 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11175 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011176 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011177 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11178 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011179 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011180 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11181 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011182 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011183 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11184 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011185 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011186 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11187 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011188 case ISD::ATOMIC_LOAD:
11189 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011190 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011191}
11192
Evan Cheng72261582005-12-20 06:22:03 +000011193const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11194 switch (Opcode) {
11195 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011196 case X86ISD::BSF: return "X86ISD::BSF";
11197 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011198 case X86ISD::SHLD: return "X86ISD::SHLD";
11199 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011200 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011201 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011202 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011203 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011204 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011205 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011206 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11207 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11208 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011209 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011210 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011211 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011212 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011213 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011214 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011215 case X86ISD::COMI: return "X86ISD::COMI";
11216 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011217 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011218 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011219 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11220 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011221 case X86ISD::CMOV: return "X86ISD::CMOV";
11222 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011223 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011224 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11225 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011226 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011227 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011228 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011229 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011230 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011231 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11232 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011233 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011234 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011235 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011236 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011237 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011238 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11239 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11240 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011241 case X86ISD::HADD: return "X86ISD::HADD";
11242 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011243 case X86ISD::FHADD: return "X86ISD::FHADD";
11244 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011245 case X86ISD::FMAX: return "X86ISD::FMAX";
11246 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011247 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11248 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011249 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011250 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011251 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011252 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011253 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011254 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011255 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11256 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011257 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11258 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11259 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11260 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11261 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11262 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011263 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11264 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011265 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11266 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011267 case X86ISD::VSHL: return "X86ISD::VSHL";
11268 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011269 case X86ISD::VSRA: return "X86ISD::VSRA";
11270 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11271 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11272 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011273 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011274 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11275 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011276 case X86ISD::ADD: return "X86ISD::ADD";
11277 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011278 case X86ISD::ADC: return "X86ISD::ADC";
11279 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011280 case X86ISD::SMUL: return "X86ISD::SMUL";
11281 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011282 case X86ISD::INC: return "X86ISD::INC";
11283 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011284 case X86ISD::OR: return "X86ISD::OR";
11285 case X86ISD::XOR: return "X86ISD::XOR";
11286 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011287 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011288 case X86ISD::BLSI: return "X86ISD::BLSI";
11289 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11290 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011291 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011292 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011293 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011294 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11295 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11296 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011297 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011298 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011299 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011300 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011301 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011302 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11303 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011304 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11305 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11306 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011307 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11308 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011309 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11310 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011311 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011312 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011313 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011314 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11315 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011316 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011317 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011318 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011319 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011320 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011321 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011322 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011323 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011324 }
11325}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011326
Chris Lattnerc9addb72007-03-30 23:15:24 +000011327// isLegalAddressingMode - Return true if the addressing mode represented
11328// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011329bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011330 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011331 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011332 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011333 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Chris Lattnerc9addb72007-03-30 23:15:24 +000011335 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011336 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011337 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011338
Chris Lattnerc9addb72007-03-30 23:15:24 +000011339 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011340 unsigned GVFlags =
11341 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011342
Chris Lattnerdfed4132009-07-10 07:38:24 +000011343 // If a reference to this global requires an extra load, we can't fold it.
11344 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011345 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011346
Chris Lattnerdfed4132009-07-10 07:38:24 +000011347 // If BaseGV requires a register for the PIC base, we cannot also have a
11348 // BaseReg specified.
11349 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011350 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011351
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011352 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011353 if ((M != CodeModel::Small || R != Reloc::Static) &&
11354 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011355 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011356 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Chris Lattnerc9addb72007-03-30 23:15:24 +000011358 switch (AM.Scale) {
11359 case 0:
11360 case 1:
11361 case 2:
11362 case 4:
11363 case 8:
11364 // These scales always work.
11365 break;
11366 case 3:
11367 case 5:
11368 case 9:
11369 // These scales are formed with basereg+scalereg. Only accept if there is
11370 // no basereg yet.
11371 if (AM.HasBaseReg)
11372 return false;
11373 break;
11374 default: // Other stuff never works.
11375 return false;
11376 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Chris Lattnerc9addb72007-03-30 23:15:24 +000011378 return true;
11379}
11380
11381
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011382bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011383 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011384 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011385 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11386 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011387 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011388 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011389 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011390}
11391
Owen Andersone50ed302009-08-10 22:56:29 +000011392bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011393 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011394 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011395 unsigned NumBits1 = VT1.getSizeInBits();
11396 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011397 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011398 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011399 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011400}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011401
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011402bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011403 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011404 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011405}
11406
Owen Andersone50ed302009-08-10 22:56:29 +000011407bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011408 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011409 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011410}
11411
Owen Andersone50ed302009-08-10 22:56:29 +000011412bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011413 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011414 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011415}
11416
Evan Cheng60c07e12006-07-05 22:17:51 +000011417/// isShuffleMaskLegal - Targets can use this to indicate that they only
11418/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11419/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11420/// are assumed to be legal.
11421bool
Eric Christopherfd179292009-08-27 18:07:15 +000011422X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011423 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011424 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011425 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011426 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011427
Nate Begemana09008b2009-10-19 02:17:23 +000011428 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011429 return (VT.getVectorNumElements() == 2 ||
11430 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11431 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011432 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011433 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011434 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11435 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011436 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011437 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11438 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011439 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11440 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011441}
11442
Dan Gohman7d8143f2008-04-09 20:09:42 +000011443bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011444X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011445 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011446 unsigned NumElts = VT.getVectorNumElements();
11447 // FIXME: This collection of masks seems suspect.
11448 if (NumElts == 2)
11449 return true;
11450 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11451 return (isMOVLMask(Mask, VT) ||
11452 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011453 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11454 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011455 }
11456 return false;
11457}
11458
11459//===----------------------------------------------------------------------===//
11460// X86 Scheduler Hooks
11461//===----------------------------------------------------------------------===//
11462
Mon P Wang63307c32008-05-05 19:05:59 +000011463// private utility function
11464MachineBasicBlock *
11465X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11466 MachineBasicBlock *MBB,
11467 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011468 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011469 unsigned LoadOpc,
11470 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011471 unsigned notOpc,
11472 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011473 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011474 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011475 // For the atomic bitwise operator, we generate
11476 // thisMBB:
11477 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011478 // ld t1 = [bitinstr.addr]
11479 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011480 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011481 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011482 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011483 // bz newMBB
11484 // fallthrough -->nextMBB
11485 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11486 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011487 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011488 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Mon P Wang63307c32008-05-05 19:05:59 +000011490 /// First build the CFG
11491 MachineFunction *F = MBB->getParent();
11492 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011493 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11494 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11495 F->insert(MBBIter, newMBB);
11496 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011497
Dan Gohman14152b42010-07-06 20:24:04 +000011498 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11499 nextMBB->splice(nextMBB->begin(), thisMBB,
11500 llvm::next(MachineBasicBlock::iterator(bInstr)),
11501 thisMBB->end());
11502 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011503
Mon P Wang63307c32008-05-05 19:05:59 +000011504 // Update thisMBB to fall through to newMBB
11505 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011506
Mon P Wang63307c32008-05-05 19:05:59 +000011507 // newMBB jumps to itself and fall through to nextMBB
11508 newMBB->addSuccessor(nextMBB);
11509 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Mon P Wang63307c32008-05-05 19:05:59 +000011511 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011512 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011513 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011514 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011515 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011516 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011517 int numArgs = bInstr->getNumOperands() - 1;
11518 for (int i=0; i < numArgs; ++i)
11519 argOpers[i] = &bInstr->getOperand(i+1);
11520
11521 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011522 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011523 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011524
Dale Johannesen140be2d2008-08-19 18:47:28 +000011525 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011526 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011527 for (int i=0; i <= lastAddrIndx; ++i)
11528 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011529
Dale Johannesen140be2d2008-08-19 18:47:28 +000011530 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011531 assert((argOpers[valArgIndx]->isReg() ||
11532 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011533 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011534 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011536 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011538 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011539 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011540
Richard Smith42fc29e2012-04-13 22:47:00 +000011541 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11542 if (Invert) {
11543 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11544 }
11545 else
11546 t3 = t2;
11547
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011548 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011549 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011550
Dale Johannesene4d209d2009-02-03 20:21:25 +000011551 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011552 for (int i=0; i <= lastAddrIndx; ++i)
11553 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011554 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011555 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011556 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11557 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011558
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011559 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011560 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011561
Mon P Wang63307c32008-05-05 19:05:59 +000011562 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011563 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011564
Dan Gohman14152b42010-07-06 20:24:04 +000011565 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011566 return nextMBB;
11567}
11568
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011569// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011570MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11572 MachineBasicBlock *MBB,
11573 unsigned regOpcL,
11574 unsigned regOpcH,
11575 unsigned immOpcL,
11576 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011577 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011578 // For the atomic bitwise operator, we generate
11579 // thisMBB (instructions are in pairs, except cmpxchg8b)
11580 // ld t1,t2 = [bitinstr.addr]
11581 // newMBB:
11582 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11583 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011584 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011585 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011586 // mov ECX, EBX <- t5, t6
11587 // mov EAX, EDX <- t1, t2
11588 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11589 // mov t3, t4 <- EAX, EDX
11590 // bz newMBB
11591 // result in out1, out2
11592 // fallthrough -->nextMBB
11593
Craig Topperc9099502012-04-20 06:31:50 +000011594 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 const unsigned NotOpc = X86::NOT32r;
11597 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11598 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11599 MachineFunction::iterator MBBIter = MBB;
11600 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011601
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602 /// First build the CFG
11603 MachineFunction *F = MBB->getParent();
11604 MachineBasicBlock *thisMBB = MBB;
11605 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11606 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11607 F->insert(MBBIter, newMBB);
11608 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011609
Dan Gohman14152b42010-07-06 20:24:04 +000011610 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11611 nextMBB->splice(nextMBB->begin(), thisMBB,
11612 llvm::next(MachineBasicBlock::iterator(bInstr)),
11613 thisMBB->end());
11614 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011615
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011616 // Update thisMBB to fall through to newMBB
11617 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011618
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011619 // newMBB jumps to itself and fall through to nextMBB
11620 newMBB->addSuccessor(nextMBB);
11621 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011622
Dale Johannesene4d209d2009-02-03 20:21:25 +000011623 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011624 // Insert instructions into newMBB based on incoming instruction
11625 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011626 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011627 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011628 MachineOperand& dest1Oper = bInstr->getOperand(0);
11629 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011630 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11631 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011632 argOpers[i] = &bInstr->getOperand(i+2);
11633
Dan Gohman71ea4e52010-05-14 21:01:44 +000011634 // We use some of the operands multiple times, so conservatively just
11635 // clear any kill flags that might be present.
11636 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11637 argOpers[i]->setIsKill(false);
11638 }
11639
Evan Chengad5b52f2010-01-08 19:14:57 +000011640 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011641 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011643 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011644 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011645 for (int i=0; i <= lastAddrIndx; ++i)
11646 (*MIB).addOperand(*argOpers[i]);
11647 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011648 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011649 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011650 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011651 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011652 MachineOperand newOp3 = *(argOpers[3]);
11653 if (newOp3.isImm())
11654 newOp3.setImm(newOp3.getImm()+4);
11655 else
11656 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011657 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011658 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011659
11660 // t3/4 are defined later, at the bottom of the loop
11661 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11662 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011663 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011664 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011665 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011666 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11667
Evan Cheng306b4ca2010-01-08 23:41:50 +000011668 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011669 // the PHI instructions.
11670 t1 = dest1Oper.getReg();
11671 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011672
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011673 int valArgIndx = lastAddrIndx + 1;
11674 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011675 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011676 "invalid operand");
11677 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11678 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011679 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011680 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011681 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011682 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011683 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011684 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011685 (*MIB).addOperand(*argOpers[valArgIndx]);
11686 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011687 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011688 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011689 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011690 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011691 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011693 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011694 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011695 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011696 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011697
Richard Smith42fc29e2012-04-13 22:47:00 +000011698 unsigned t7, t8;
11699 if (Invert) {
11700 t7 = F->getRegInfo().createVirtualRegister(RC);
11701 t8 = F->getRegInfo().createVirtualRegister(RC);
11702 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11703 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11704 } else {
11705 t7 = t5;
11706 t8 = t6;
11707 }
11708
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011709 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011710 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011711 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011712 MIB.addReg(t2);
11713
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011714 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011715 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011716 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011717 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011718
Dale Johannesene4d209d2009-02-03 20:21:25 +000011719 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011720 for (int i=0; i <= lastAddrIndx; ++i)
11721 (*MIB).addOperand(*argOpers[i]);
11722
11723 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011724 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11725 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011726
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011727 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011728 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011729 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011730 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011731
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011732 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011733 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011734
Dan Gohman14152b42010-07-06 20:24:04 +000011735 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011736 return nextMBB;
11737}
11738
11739// private utility function
11740MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011741X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11742 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011743 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011744 // For the atomic min/max operator, we generate
11745 // thisMBB:
11746 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011747 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011748 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011749 // cmp t1, t2
11750 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011751 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011752 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11753 // bz newMBB
11754 // fallthrough -->nextMBB
11755 //
11756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11757 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011758 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011759 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011760
Mon P Wang63307c32008-05-05 19:05:59 +000011761 /// First build the CFG
11762 MachineFunction *F = MBB->getParent();
11763 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011764 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11765 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11766 F->insert(MBBIter, newMBB);
11767 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011768
Dan Gohman14152b42010-07-06 20:24:04 +000011769 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11770 nextMBB->splice(nextMBB->begin(), thisMBB,
11771 llvm::next(MachineBasicBlock::iterator(mInstr)),
11772 thisMBB->end());
11773 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011774
Mon P Wang63307c32008-05-05 19:05:59 +000011775 // Update thisMBB to fall through to newMBB
11776 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011777
Mon P Wang63307c32008-05-05 19:05:59 +000011778 // newMBB jumps to newMBB and fall through to nextMBB
11779 newMBB->addSuccessor(nextMBB);
11780 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011781
Dale Johannesene4d209d2009-02-03 20:21:25 +000011782 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011783 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011784 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011785 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011786 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011787 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011788 int numArgs = mInstr->getNumOperands() - 1;
11789 for (int i=0; i < numArgs; ++i)
11790 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011791
Mon P Wang63307c32008-05-05 19:05:59 +000011792 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011793 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011794 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011795
Craig Topperc9099502012-04-20 06:31:50 +000011796 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011797 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011798 for (int i=0; i <= lastAddrIndx; ++i)
11799 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011800
Mon P Wang63307c32008-05-05 19:05:59 +000011801 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011802 assert((argOpers[valArgIndx]->isReg() ||
11803 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011804 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011805
Craig Topperc9099502012-04-20 06:31:50 +000011806 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011807 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011808 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011809 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011810 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011811 (*MIB).addOperand(*argOpers[valArgIndx]);
11812
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011813 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011814 MIB.addReg(t1);
11815
Dale Johannesene4d209d2009-02-03 20:21:25 +000011816 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011817 MIB.addReg(t1);
11818 MIB.addReg(t2);
11819
11820 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011821 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011822 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011823 MIB.addReg(t2);
11824 MIB.addReg(t1);
11825
11826 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011827 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011828 for (int i=0; i <= lastAddrIndx; ++i)
11829 (*MIB).addOperand(*argOpers[i]);
11830 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011831 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011832 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11833 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011834
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011835 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011836 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011837
Mon P Wang63307c32008-05-05 19:05:59 +000011838 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011839 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011840
Dan Gohman14152b42010-07-06 20:24:04 +000011841 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011842 return nextMBB;
11843}
11844
Eric Christopherf83a5de2009-08-27 18:08:16 +000011845// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011846// or XMM0_V32I8 in AVX all of this code can be replaced with that
11847// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011848MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011849X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011850 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011851 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011852 "Target must have SSE4.2 or AVX features enabled");
11853
Eric Christopherb120ab42009-08-18 22:50:32 +000011854 DebugLoc dl = MI->getDebugLoc();
11855 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011856 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011857 if (!Subtarget->hasAVX()) {
11858 if (memArg)
11859 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11860 else
11861 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11862 } else {
11863 if (memArg)
11864 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11865 else
11866 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11867 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011868
Eric Christopher41c902f2010-11-30 08:20:21 +000011869 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011870 for (unsigned i = 0; i < numArgs; ++i) {
11871 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011872 if (!(Op.isReg() && Op.isImplicit()))
11873 MIB.addOperand(Op);
11874 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011875 BuildMI(*BB, MI, dl,
11876 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11877 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011878 .addReg(X86::XMM0);
11879
Dan Gohman14152b42010-07-06 20:24:04 +000011880 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011881 return BB;
11882}
11883
11884MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011885X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011886 DebugLoc dl = MI->getDebugLoc();
11887 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011888
Eric Christopher228232b2010-11-30 07:20:12 +000011889 // Address into RAX/EAX, other two args into ECX, EDX.
11890 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11891 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11892 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11893 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011894 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011895
Eric Christopher228232b2010-11-30 07:20:12 +000011896 unsigned ValOps = X86::AddrNumOperands;
11897 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11898 .addReg(MI->getOperand(ValOps).getReg());
11899 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11900 .addReg(MI->getOperand(ValOps+1).getReg());
11901
11902 // The instruction doesn't actually take any operands though.
11903 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011904
Eric Christopher228232b2010-11-30 07:20:12 +000011905 MI->eraseFromParent(); // The pseudo is gone now.
11906 return BB;
11907}
11908
11909MachineBasicBlock *
11910X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011911 DebugLoc dl = MI->getDebugLoc();
11912 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011913
Eric Christopher228232b2010-11-30 07:20:12 +000011914 // First arg in ECX, the second in EAX.
11915 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11916 .addReg(MI->getOperand(0).getReg());
11917 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11918 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011919
Eric Christopher228232b2010-11-30 07:20:12 +000011920 // The instruction doesn't actually take any operands though.
11921 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011922
Eric Christopher228232b2010-11-30 07:20:12 +000011923 MI->eraseFromParent(); // The pseudo is gone now.
11924 return BB;
11925}
11926
11927MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011928X86TargetLowering::EmitVAARG64WithCustomInserter(
11929 MachineInstr *MI,
11930 MachineBasicBlock *MBB) const {
11931 // Emit va_arg instruction on X86-64.
11932
11933 // Operands to this pseudo-instruction:
11934 // 0 ) Output : destination address (reg)
11935 // 1-5) Input : va_list address (addr, i64mem)
11936 // 6 ) ArgSize : Size (in bytes) of vararg type
11937 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11938 // 8 ) Align : Alignment of type
11939 // 9 ) EFLAGS (implicit-def)
11940
11941 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11942 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11943
11944 unsigned DestReg = MI->getOperand(0).getReg();
11945 MachineOperand &Base = MI->getOperand(1);
11946 MachineOperand &Scale = MI->getOperand(2);
11947 MachineOperand &Index = MI->getOperand(3);
11948 MachineOperand &Disp = MI->getOperand(4);
11949 MachineOperand &Segment = MI->getOperand(5);
11950 unsigned ArgSize = MI->getOperand(6).getImm();
11951 unsigned ArgMode = MI->getOperand(7).getImm();
11952 unsigned Align = MI->getOperand(8).getImm();
11953
11954 // Memory Reference
11955 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11956 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11957 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11958
11959 // Machine Information
11960 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11961 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11962 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11963 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11964 DebugLoc DL = MI->getDebugLoc();
11965
11966 // struct va_list {
11967 // i32 gp_offset
11968 // i32 fp_offset
11969 // i64 overflow_area (address)
11970 // i64 reg_save_area (address)
11971 // }
11972 // sizeof(va_list) = 24
11973 // alignment(va_list) = 8
11974
11975 unsigned TotalNumIntRegs = 6;
11976 unsigned TotalNumXMMRegs = 8;
11977 bool UseGPOffset = (ArgMode == 1);
11978 bool UseFPOffset = (ArgMode == 2);
11979 unsigned MaxOffset = TotalNumIntRegs * 8 +
11980 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11981
11982 /* Align ArgSize to a multiple of 8 */
11983 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11984 bool NeedsAlign = (Align > 8);
11985
11986 MachineBasicBlock *thisMBB = MBB;
11987 MachineBasicBlock *overflowMBB;
11988 MachineBasicBlock *offsetMBB;
11989 MachineBasicBlock *endMBB;
11990
11991 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11992 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11993 unsigned OffsetReg = 0;
11994
11995 if (!UseGPOffset && !UseFPOffset) {
11996 // If we only pull from the overflow region, we don't create a branch.
11997 // We don't need to alter control flow.
11998 OffsetDestReg = 0; // unused
11999 OverflowDestReg = DestReg;
12000
12001 offsetMBB = NULL;
12002 overflowMBB = thisMBB;
12003 endMBB = thisMBB;
12004 } else {
12005 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12006 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12007 // If not, pull from overflow_area. (branch to overflowMBB)
12008 //
12009 // thisMBB
12010 // | .
12011 // | .
12012 // offsetMBB overflowMBB
12013 // | .
12014 // | .
12015 // endMBB
12016
12017 // Registers for the PHI in endMBB
12018 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12019 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12020
12021 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12022 MachineFunction *MF = MBB->getParent();
12023 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12024 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12025 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12026
12027 MachineFunction::iterator MBBIter = MBB;
12028 ++MBBIter;
12029
12030 // Insert the new basic blocks
12031 MF->insert(MBBIter, offsetMBB);
12032 MF->insert(MBBIter, overflowMBB);
12033 MF->insert(MBBIter, endMBB);
12034
12035 // Transfer the remainder of MBB and its successor edges to endMBB.
12036 endMBB->splice(endMBB->begin(), thisMBB,
12037 llvm::next(MachineBasicBlock::iterator(MI)),
12038 thisMBB->end());
12039 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12040
12041 // Make offsetMBB and overflowMBB successors of thisMBB
12042 thisMBB->addSuccessor(offsetMBB);
12043 thisMBB->addSuccessor(overflowMBB);
12044
12045 // endMBB is a successor of both offsetMBB and overflowMBB
12046 offsetMBB->addSuccessor(endMBB);
12047 overflowMBB->addSuccessor(endMBB);
12048
12049 // Load the offset value into a register
12050 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12051 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12052 .addOperand(Base)
12053 .addOperand(Scale)
12054 .addOperand(Index)
12055 .addDisp(Disp, UseFPOffset ? 4 : 0)
12056 .addOperand(Segment)
12057 .setMemRefs(MMOBegin, MMOEnd);
12058
12059 // Check if there is enough room left to pull this argument.
12060 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12061 .addReg(OffsetReg)
12062 .addImm(MaxOffset + 8 - ArgSizeA8);
12063
12064 // Branch to "overflowMBB" if offset >= max
12065 // Fall through to "offsetMBB" otherwise
12066 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12067 .addMBB(overflowMBB);
12068 }
12069
12070 // In offsetMBB, emit code to use the reg_save_area.
12071 if (offsetMBB) {
12072 assert(OffsetReg != 0);
12073
12074 // Read the reg_save_area address.
12075 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12076 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12077 .addOperand(Base)
12078 .addOperand(Scale)
12079 .addOperand(Index)
12080 .addDisp(Disp, 16)
12081 .addOperand(Segment)
12082 .setMemRefs(MMOBegin, MMOEnd);
12083
12084 // Zero-extend the offset
12085 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12086 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12087 .addImm(0)
12088 .addReg(OffsetReg)
12089 .addImm(X86::sub_32bit);
12090
12091 // Add the offset to the reg_save_area to get the final address.
12092 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12093 .addReg(OffsetReg64)
12094 .addReg(RegSaveReg);
12095
12096 // Compute the offset for the next argument
12097 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12098 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12099 .addReg(OffsetReg)
12100 .addImm(UseFPOffset ? 16 : 8);
12101
12102 // Store it back into the va_list.
12103 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12104 .addOperand(Base)
12105 .addOperand(Scale)
12106 .addOperand(Index)
12107 .addDisp(Disp, UseFPOffset ? 4 : 0)
12108 .addOperand(Segment)
12109 .addReg(NextOffsetReg)
12110 .setMemRefs(MMOBegin, MMOEnd);
12111
12112 // Jump to endMBB
12113 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12114 .addMBB(endMBB);
12115 }
12116
12117 //
12118 // Emit code to use overflow area
12119 //
12120
12121 // Load the overflow_area address into a register.
12122 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12123 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12124 .addOperand(Base)
12125 .addOperand(Scale)
12126 .addOperand(Index)
12127 .addDisp(Disp, 8)
12128 .addOperand(Segment)
12129 .setMemRefs(MMOBegin, MMOEnd);
12130
12131 // If we need to align it, do so. Otherwise, just copy the address
12132 // to OverflowDestReg.
12133 if (NeedsAlign) {
12134 // Align the overflow address
12135 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12136 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12137
12138 // aligned_addr = (addr + (align-1)) & ~(align-1)
12139 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12140 .addReg(OverflowAddrReg)
12141 .addImm(Align-1);
12142
12143 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12144 .addReg(TmpReg)
12145 .addImm(~(uint64_t)(Align-1));
12146 } else {
12147 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12148 .addReg(OverflowAddrReg);
12149 }
12150
12151 // Compute the next overflow address after this argument.
12152 // (the overflow address should be kept 8-byte aligned)
12153 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12154 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12155 .addReg(OverflowDestReg)
12156 .addImm(ArgSizeA8);
12157
12158 // Store the new overflow address.
12159 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12160 .addOperand(Base)
12161 .addOperand(Scale)
12162 .addOperand(Index)
12163 .addDisp(Disp, 8)
12164 .addOperand(Segment)
12165 .addReg(NextAddrReg)
12166 .setMemRefs(MMOBegin, MMOEnd);
12167
12168 // If we branched, emit the PHI to the front of endMBB.
12169 if (offsetMBB) {
12170 BuildMI(*endMBB, endMBB->begin(), DL,
12171 TII->get(X86::PHI), DestReg)
12172 .addReg(OffsetDestReg).addMBB(offsetMBB)
12173 .addReg(OverflowDestReg).addMBB(overflowMBB);
12174 }
12175
12176 // Erase the pseudo instruction
12177 MI->eraseFromParent();
12178
12179 return endMBB;
12180}
12181
12182MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012183X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12184 MachineInstr *MI,
12185 MachineBasicBlock *MBB) const {
12186 // Emit code to save XMM registers to the stack. The ABI says that the
12187 // number of registers to save is given in %al, so it's theoretically
12188 // possible to do an indirect jump trick to avoid saving all of them,
12189 // however this code takes a simpler approach and just executes all
12190 // of the stores if %al is non-zero. It's less code, and it's probably
12191 // easier on the hardware branch predictor, and stores aren't all that
12192 // expensive anyway.
12193
12194 // Create the new basic blocks. One block contains all the XMM stores,
12195 // and one block is the final destination regardless of whether any
12196 // stores were performed.
12197 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12198 MachineFunction *F = MBB->getParent();
12199 MachineFunction::iterator MBBIter = MBB;
12200 ++MBBIter;
12201 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12202 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12203 F->insert(MBBIter, XMMSaveMBB);
12204 F->insert(MBBIter, EndMBB);
12205
Dan Gohman14152b42010-07-06 20:24:04 +000012206 // Transfer the remainder of MBB and its successor edges to EndMBB.
12207 EndMBB->splice(EndMBB->begin(), MBB,
12208 llvm::next(MachineBasicBlock::iterator(MI)),
12209 MBB->end());
12210 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12211
Dan Gohmand6708ea2009-08-15 01:38:56 +000012212 // The original block will now fall through to the XMM save block.
12213 MBB->addSuccessor(XMMSaveMBB);
12214 // The XMMSaveMBB will fall through to the end block.
12215 XMMSaveMBB->addSuccessor(EndMBB);
12216
12217 // Now add the instructions.
12218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12219 DebugLoc DL = MI->getDebugLoc();
12220
12221 unsigned CountReg = MI->getOperand(0).getReg();
12222 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12223 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12224
12225 if (!Subtarget->isTargetWin64()) {
12226 // If %al is 0, branch around the XMM save block.
12227 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012228 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012229 MBB->addSuccessor(EndMBB);
12230 }
12231
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012232 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012233 // In the XMM save block, save all the XMM argument registers.
12234 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12235 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012236 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012237 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012238 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012239 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012240 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012241 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012242 .addFrameIndex(RegSaveFrameIndex)
12243 .addImm(/*Scale=*/1)
12244 .addReg(/*IndexReg=*/0)
12245 .addImm(/*Disp=*/Offset)
12246 .addReg(/*Segment=*/0)
12247 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012248 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012249 }
12250
Dan Gohman14152b42010-07-06 20:24:04 +000012251 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012252
12253 return EndMBB;
12254}
Mon P Wang63307c32008-05-05 19:05:59 +000012255
Lang Hames6e3f7e42012-02-03 01:13:49 +000012256// The EFLAGS operand of SelectItr might be missing a kill marker
12257// because there were multiple uses of EFLAGS, and ISel didn't know
12258// which to mark. Figure out whether SelectItr should have had a
12259// kill marker, and set it if it should. Returns the correct kill
12260// marker value.
12261static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12262 MachineBasicBlock* BB,
12263 const TargetRegisterInfo* TRI) {
12264 // Scan forward through BB for a use/def of EFLAGS.
12265 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12266 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012267 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012268 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012269 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012270 if (mi.definesRegister(X86::EFLAGS))
12271 break; // Should have kill-flag - update below.
12272 }
12273
12274 // If we hit the end of the block, check whether EFLAGS is live into a
12275 // successor.
12276 if (miI == BB->end()) {
12277 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12278 sEnd = BB->succ_end();
12279 sItr != sEnd; ++sItr) {
12280 MachineBasicBlock* succ = *sItr;
12281 if (succ->isLiveIn(X86::EFLAGS))
12282 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012283 }
12284 }
12285
Lang Hames6e3f7e42012-02-03 01:13:49 +000012286 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12287 // out. SelectMI should have a kill flag on EFLAGS.
12288 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012289 return true;
12290}
12291
Evan Cheng60c07e12006-07-05 22:17:51 +000012292MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012293X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012294 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12296 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012297
Chris Lattner52600972009-09-02 05:57:00 +000012298 // To "insert" a SELECT_CC instruction, we actually have to insert the
12299 // diamond control-flow pattern. The incoming instruction knows the
12300 // destination vreg to set, the condition code register to branch on, the
12301 // true/false values to select between, and a branch opcode to use.
12302 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12303 MachineFunction::iterator It = BB;
12304 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012305
Chris Lattner52600972009-09-02 05:57:00 +000012306 // thisMBB:
12307 // ...
12308 // TrueVal = ...
12309 // cmpTY ccX, r1, r2
12310 // bCC copy1MBB
12311 // fallthrough --> copy0MBB
12312 MachineBasicBlock *thisMBB = BB;
12313 MachineFunction *F = BB->getParent();
12314 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12315 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012316 F->insert(It, copy0MBB);
12317 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012318
Bill Wendling730c07e2010-06-25 20:48:10 +000012319 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12320 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012321 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12322 if (!MI->killsRegister(X86::EFLAGS) &&
12323 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12324 copy0MBB->addLiveIn(X86::EFLAGS);
12325 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012326 }
12327
Dan Gohman14152b42010-07-06 20:24:04 +000012328 // Transfer the remainder of BB and its successor edges to sinkMBB.
12329 sinkMBB->splice(sinkMBB->begin(), BB,
12330 llvm::next(MachineBasicBlock::iterator(MI)),
12331 BB->end());
12332 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12333
12334 // Add the true and fallthrough blocks as its successors.
12335 BB->addSuccessor(copy0MBB);
12336 BB->addSuccessor(sinkMBB);
12337
12338 // Create the conditional branch instruction.
12339 unsigned Opc =
12340 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12341 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12342
Chris Lattner52600972009-09-02 05:57:00 +000012343 // copy0MBB:
12344 // %FalseValue = ...
12345 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012346 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012347
Chris Lattner52600972009-09-02 05:57:00 +000012348 // sinkMBB:
12349 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12350 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012351 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12352 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012353 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12354 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12355
Dan Gohman14152b42010-07-06 20:24:04 +000012356 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012357 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012358}
12359
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012360MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012361X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12362 bool Is64Bit) const {
12363 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12364 DebugLoc DL = MI->getDebugLoc();
12365 MachineFunction *MF = BB->getParent();
12366 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12367
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012368 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012369
12370 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12371 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12372
12373 // BB:
12374 // ... [Till the alloca]
12375 // If stacklet is not large enough, jump to mallocMBB
12376 //
12377 // bumpMBB:
12378 // Allocate by subtracting from RSP
12379 // Jump to continueMBB
12380 //
12381 // mallocMBB:
12382 // Allocate by call to runtime
12383 //
12384 // continueMBB:
12385 // ...
12386 // [rest of original BB]
12387 //
12388
12389 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12390 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12391 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12392
12393 MachineRegisterInfo &MRI = MF->getRegInfo();
12394 const TargetRegisterClass *AddrRegClass =
12395 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12396
12397 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12398 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12399 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012400 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012401 sizeVReg = MI->getOperand(1).getReg(),
12402 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12403
12404 MachineFunction::iterator MBBIter = BB;
12405 ++MBBIter;
12406
12407 MF->insert(MBBIter, bumpMBB);
12408 MF->insert(MBBIter, mallocMBB);
12409 MF->insert(MBBIter, continueMBB);
12410
12411 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12412 (MachineBasicBlock::iterator(MI)), BB->end());
12413 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12414
12415 // Add code to the main basic block to check if the stack limit has been hit,
12416 // and if so, jump to mallocMBB otherwise to bumpMBB.
12417 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012418 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012419 .addReg(tmpSPVReg).addReg(sizeVReg);
12420 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012421 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012422 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012423 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12424
12425 // bumpMBB simply decreases the stack pointer, since we know the current
12426 // stacklet has enough space.
12427 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012428 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012429 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012430 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012431 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12432
12433 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012434 const uint32_t *RegMask =
12435 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012436 if (Is64Bit) {
12437 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12438 .addReg(sizeVReg);
12439 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012440 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12441 .addRegMask(RegMask)
12442 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012443 } else {
12444 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12445 .addImm(12);
12446 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12447 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012448 .addExternalSymbol("__morestack_allocate_stack_space")
12449 .addRegMask(RegMask)
12450 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012451 }
12452
12453 if (!Is64Bit)
12454 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12455 .addImm(16);
12456
12457 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12458 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12459 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12460
12461 // Set up the CFG correctly.
12462 BB->addSuccessor(bumpMBB);
12463 BB->addSuccessor(mallocMBB);
12464 mallocMBB->addSuccessor(continueMBB);
12465 bumpMBB->addSuccessor(continueMBB);
12466
12467 // Take care of the PHI nodes.
12468 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12469 MI->getOperand(0).getReg())
12470 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12471 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12472
12473 // Delete the original pseudo instruction.
12474 MI->eraseFromParent();
12475
12476 // And we're done.
12477 return continueMBB;
12478}
12479
12480MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012481X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012482 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012483 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12484 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012485
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012486 assert(!Subtarget->isTargetEnvMacho());
12487
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012488 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12489 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012490
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012491 if (Subtarget->isTargetWin64()) {
12492 if (Subtarget->isTargetCygMing()) {
12493 // ___chkstk(Mingw64):
12494 // Clobbers R10, R11, RAX and EFLAGS.
12495 // Updates RSP.
12496 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12497 .addExternalSymbol("___chkstk")
12498 .addReg(X86::RAX, RegState::Implicit)
12499 .addReg(X86::RSP, RegState::Implicit)
12500 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12501 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12502 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12503 } else {
12504 // __chkstk(MSVCRT): does not update stack pointer.
12505 // Clobbers R10, R11 and EFLAGS.
12506 // FIXME: RAX(allocated size) might be reused and not killed.
12507 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12508 .addExternalSymbol("__chkstk")
12509 .addReg(X86::RAX, RegState::Implicit)
12510 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12511 // RAX has the offset to subtracted from RSP.
12512 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12513 .addReg(X86::RSP)
12514 .addReg(X86::RAX);
12515 }
12516 } else {
12517 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012518 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12519
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012520 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12521 .addExternalSymbol(StackProbeSymbol)
12522 .addReg(X86::EAX, RegState::Implicit)
12523 .addReg(X86::ESP, RegState::Implicit)
12524 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12525 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12526 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12527 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012528
Dan Gohman14152b42010-07-06 20:24:04 +000012529 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012530 return BB;
12531}
Chris Lattner52600972009-09-02 05:57:00 +000012532
12533MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012534X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12535 MachineBasicBlock *BB) const {
12536 // This is pretty easy. We're taking the value that we received from
12537 // our load from the relocation, sticking it in either RDI (x86-64)
12538 // or EAX and doing an indirect call. The return value will then
12539 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012540 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012541 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012542 DebugLoc DL = MI->getDebugLoc();
12543 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012544
12545 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012546 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012547
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012548 // Get a register mask for the lowered call.
12549 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12550 // proper register mask.
12551 const uint32_t *RegMask =
12552 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012553 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012554 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12555 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012556 .addReg(X86::RIP)
12557 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012558 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012559 MI->getOperand(3).getTargetFlags())
12560 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012561 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012562 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012563 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012564 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012565 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12566 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012567 .addReg(0)
12568 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012569 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012570 MI->getOperand(3).getTargetFlags())
12571 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012572 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012573 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012574 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012575 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012576 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12577 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012578 .addReg(TII->getGlobalBaseReg(F))
12579 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012580 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012581 MI->getOperand(3).getTargetFlags())
12582 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012583 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012584 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012585 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012586 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012587
Dan Gohman14152b42010-07-06 20:24:04 +000012588 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012589 return BB;
12590}
12591
12592MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012593X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012594 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012595 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012596 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012597 case X86::TAILJMPd64:
12598 case X86::TAILJMPr64:
12599 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012600 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012601 case X86::TCRETURNdi64:
12602 case X86::TCRETURNri64:
12603 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012604 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012605 case X86::WIN_ALLOCA:
12606 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012607 case X86::SEG_ALLOCA_32:
12608 return EmitLoweredSegAlloca(MI, BB, false);
12609 case X86::SEG_ALLOCA_64:
12610 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012611 case X86::TLSCall_32:
12612 case X86::TLSCall_64:
12613 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012614 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012615 case X86::CMOV_FR32:
12616 case X86::CMOV_FR64:
12617 case X86::CMOV_V4F32:
12618 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012619 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012620 case X86::CMOV_V8F32:
12621 case X86::CMOV_V4F64:
12622 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012623 case X86::CMOV_GR16:
12624 case X86::CMOV_GR32:
12625 case X86::CMOV_RFP32:
12626 case X86::CMOV_RFP64:
12627 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012628 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012629
Dale Johannesen849f2142007-07-03 00:53:03 +000012630 case X86::FP32_TO_INT16_IN_MEM:
12631 case X86::FP32_TO_INT32_IN_MEM:
12632 case X86::FP32_TO_INT64_IN_MEM:
12633 case X86::FP64_TO_INT16_IN_MEM:
12634 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012635 case X86::FP64_TO_INT64_IN_MEM:
12636 case X86::FP80_TO_INT16_IN_MEM:
12637 case X86::FP80_TO_INT32_IN_MEM:
12638 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012639 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12640 DebugLoc DL = MI->getDebugLoc();
12641
Evan Cheng60c07e12006-07-05 22:17:51 +000012642 // Change the floating point control register to use "round towards zero"
12643 // mode when truncating to an integer value.
12644 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012645 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012646 addFrameReference(BuildMI(*BB, MI, DL,
12647 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012648
12649 // Load the old value of the high byte of the control word...
12650 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012651 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012652 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012653 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012654
12655 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012656 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012657 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012658
12659 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012660 addFrameReference(BuildMI(*BB, MI, DL,
12661 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012662
12663 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012664 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012665 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012666
12667 // Get the X86 opcode to use.
12668 unsigned Opc;
12669 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012670 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012671 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12672 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12673 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12674 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12675 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12676 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012677 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12678 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12679 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012680 }
12681
12682 X86AddressMode AM;
12683 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012684 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012685 AM.BaseType = X86AddressMode::RegBase;
12686 AM.Base.Reg = Op.getReg();
12687 } else {
12688 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012689 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012690 }
12691 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012692 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012693 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012694 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012695 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012696 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012697 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012698 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012699 AM.GV = Op.getGlobal();
12700 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012701 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012702 }
Dan Gohman14152b42010-07-06 20:24:04 +000012703 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012704 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012705
12706 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012707 addFrameReference(BuildMI(*BB, MI, DL,
12708 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012709
Dan Gohman14152b42010-07-06 20:24:04 +000012710 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012711 return BB;
12712 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012713 // String/text processing lowering.
12714 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012715 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012716 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12717 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012718 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012719 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12720 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012721 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012722 return EmitPCMP(MI, BB, 5, false /* in mem */);
12723 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012724 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012725 return EmitPCMP(MI, BB, 5, true /* in mem */);
12726
Eric Christopher228232b2010-11-30 07:20:12 +000012727 // Thread synchronization.
12728 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012729 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012730 case X86::MWAIT:
12731 return EmitMwait(MI, BB);
12732
Eric Christopherb120ab42009-08-18 22:50:32 +000012733 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012734 case X86::ATOMAND32:
12735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012736 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012737 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012738 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012739 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012740 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12742 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012743 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012744 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012745 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012746 case X86::ATOMXOR32:
12747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012748 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012749 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012750 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012751 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012752 case X86::ATOMNAND32:
12753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012754 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012755 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012756 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012757 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012758 case X86::ATOMMIN32:
12759 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12760 case X86::ATOMMAX32:
12761 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12762 case X86::ATOMUMIN32:
12763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12764 case X86::ATOMUMAX32:
12765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012766
12767 case X86::ATOMAND16:
12768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12769 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012770 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012771 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012772 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012773 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012775 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012776 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012777 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012778 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012779 case X86::ATOMXOR16:
12780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12781 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012782 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012783 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012784 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012785 case X86::ATOMNAND16:
12786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12787 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012788 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012789 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012790 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012791 case X86::ATOMMIN16:
12792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12793 case X86::ATOMMAX16:
12794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12795 case X86::ATOMUMIN16:
12796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12797 case X86::ATOMUMAX16:
12798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12799
12800 case X86::ATOMAND8:
12801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12802 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012803 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012804 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012805 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012806 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012808 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012809 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012810 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012811 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012812 case X86::ATOMXOR8:
12813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12814 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012815 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012816 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012817 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012818 case X86::ATOMNAND8:
12819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12820 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012821 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012822 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012823 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012824 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012825 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012826 case X86::ATOMAND64:
12827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012828 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012829 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012830 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012831 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012832 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12834 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012835 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012836 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012837 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012838 case X86::ATOMXOR64:
12839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012840 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012841 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012842 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012843 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012844 case X86::ATOMNAND64:
12845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12846 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012847 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012848 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012849 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012850 case X86::ATOMMIN64:
12851 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12852 case X86::ATOMMAX64:
12853 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12854 case X86::ATOMUMIN64:
12855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12856 case X86::ATOMUMAX64:
12857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012858
12859 // This group does 64-bit operations on a 32-bit host.
12860 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012861 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012862 X86::AND32rr, X86::AND32rr,
12863 X86::AND32ri, X86::AND32ri,
12864 false);
12865 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012866 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012867 X86::OR32rr, X86::OR32rr,
12868 X86::OR32ri, X86::OR32ri,
12869 false);
12870 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012871 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012872 X86::XOR32rr, X86::XOR32rr,
12873 X86::XOR32ri, X86::XOR32ri,
12874 false);
12875 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012877 X86::AND32rr, X86::AND32rr,
12878 X86::AND32ri, X86::AND32ri,
12879 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012880 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012882 X86::ADD32rr, X86::ADC32rr,
12883 X86::ADD32ri, X86::ADC32ri,
12884 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012885 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012887 X86::SUB32rr, X86::SBB32rr,
12888 X86::SUB32ri, X86::SBB32ri,
12889 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012890 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012892 X86::MOV32rr, X86::MOV32rr,
12893 X86::MOV32ri, X86::MOV32ri,
12894 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012895 case X86::VASTART_SAVE_XMM_REGS:
12896 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012897
12898 case X86::VAARG_64:
12899 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012900 }
12901}
12902
12903//===----------------------------------------------------------------------===//
12904// X86 Optimization Hooks
12905//===----------------------------------------------------------------------===//
12906
Dan Gohman475871a2008-07-27 21:46:04 +000012907void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012908 APInt &KnownZero,
12909 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012910 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012911 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012912 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012913 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012914 assert((Opc >= ISD::BUILTIN_OP_END ||
12915 Opc == ISD::INTRINSIC_WO_CHAIN ||
12916 Opc == ISD::INTRINSIC_W_CHAIN ||
12917 Opc == ISD::INTRINSIC_VOID) &&
12918 "Should use MaskedValueIsZero if you don't know whether Op"
12919 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012920
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012921 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012922 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012923 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012924 case X86ISD::ADD:
12925 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012926 case X86ISD::ADC:
12927 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012928 case X86ISD::SMUL:
12929 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012930 case X86ISD::INC:
12931 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012932 case X86ISD::OR:
12933 case X86ISD::XOR:
12934 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012935 // These nodes' second result is a boolean.
12936 if (Op.getResNo() == 0)
12937 break;
12938 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012939 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012940 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012941 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012942 case ISD::INTRINSIC_WO_CHAIN: {
12943 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12944 unsigned NumLoBits = 0;
12945 switch (IntId) {
12946 default: break;
12947 case Intrinsic::x86_sse_movmsk_ps:
12948 case Intrinsic::x86_avx_movmsk_ps_256:
12949 case Intrinsic::x86_sse2_movmsk_pd:
12950 case Intrinsic::x86_avx_movmsk_pd_256:
12951 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012952 case Intrinsic::x86_sse2_pmovmskb_128:
12953 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012954 // High bits of movmskp{s|d}, pmovmskb are known zero.
12955 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012956 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012957 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12958 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12959 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12960 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12961 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12962 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012963 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012964 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012965 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012966 break;
12967 }
12968 }
12969 break;
12970 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012971 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012972}
Chris Lattner259e97c2006-01-31 19:43:35 +000012973
Owen Andersonbc146b02010-09-21 20:42:50 +000012974unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12975 unsigned Depth) const {
12976 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12977 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12978 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012979
Owen Andersonbc146b02010-09-21 20:42:50 +000012980 // Fallback case.
12981 return 1;
12982}
12983
Evan Cheng206ee9d2006-07-07 08:33:52 +000012984/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012985/// node is a GlobalAddress + offset.
12986bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012987 const GlobalValue* &GA,
12988 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012989 if (N->getOpcode() == X86ISD::Wrapper) {
12990 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012991 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012992 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012993 return true;
12994 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012995 }
Evan Chengad4196b2008-05-12 19:56:52 +000012996 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012997}
12998
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012999/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13000/// same as extracting the high 128-bit part of 256-bit vector and then
13001/// inserting the result into the low part of a new 256-bit vector
13002static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13003 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013004 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013005
13006 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013007 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013008 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13009 SVOp->getMaskElt(j) >= 0)
13010 return false;
13011
13012 return true;
13013}
13014
13015/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13016/// same as extracting the low 128-bit part of 256-bit vector and then
13017/// inserting the result into the high part of a new 256-bit vector
13018static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13019 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013020 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013021
13022 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013023 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013024 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13025 SVOp->getMaskElt(j) >= 0)
13026 return false;
13027
13028 return true;
13029}
13030
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013031/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13032static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013033 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013034 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013035 DebugLoc dl = N->getDebugLoc();
13036 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13037 SDValue V1 = SVOp->getOperand(0);
13038 SDValue V2 = SVOp->getOperand(1);
13039 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013040 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013041
13042 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13043 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13044 //
13045 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013046 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013047 // V UNDEF BUILD_VECTOR UNDEF
13048 // \ / \ /
13049 // CONCAT_VECTOR CONCAT_VECTOR
13050 // \ /
13051 // \ /
13052 // RESULT: V + zero extended
13053 //
13054 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13055 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13056 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13057 return SDValue();
13058
13059 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13060 return SDValue();
13061
13062 // To match the shuffle mask, the first half of the mask should
13063 // be exactly the first vector, and all the rest a splat with the
13064 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013065 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013066 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13067 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13068 return SDValue();
13069
Chad Rosier3d1161e2012-01-03 21:05:52 +000013070 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13071 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013072 if (Ld->hasNUsesOfValue(1, 0)) {
13073 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13074 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13075 SDValue ResNode =
13076 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13077 Ld->getMemoryVT(),
13078 Ld->getPointerInfo(),
13079 Ld->getAlignment(),
13080 false/*isVolatile*/, true/*ReadMem*/,
13081 false/*WriteMem*/);
13082 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13083 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013084 }
13085
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013086 // Emit a zeroed vector and insert the desired subvector on its
13087 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013088 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013089 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013090 return DCI.CombineTo(N, InsV);
13091 }
13092
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013093 //===--------------------------------------------------------------------===//
13094 // Combine some shuffles into subvector extracts and inserts:
13095 //
13096
13097 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13098 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013099 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13100 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013101 return DCI.CombineTo(N, InsV);
13102 }
13103
13104 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13105 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013106 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13107 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013108 return DCI.CombineTo(N, InsV);
13109 }
13110
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013111 return SDValue();
13112}
13113
13114/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013115static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013116 TargetLowering::DAGCombinerInfo &DCI,
13117 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013118 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013119 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013120
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013121 // Don't create instructions with illegal types after legalize types has run.
13122 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13123 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13124 return SDValue();
13125
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013126 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13127 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13128 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013129 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013130
13131 // Only handle 128 wide vector from here on.
13132 if (VT.getSizeInBits() != 128)
13133 return SDValue();
13134
13135 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13136 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13137 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013138 SmallVector<SDValue, 16> Elts;
13139 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013140 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013141
Nate Begemanfdea31a2010-03-24 20:49:50 +000013142 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013143}
Evan Chengd880b972008-05-09 21:53:03 +000013144
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013145
Craig Topperc16f8512012-04-25 06:39:39 +000013146/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013147/// a sequence of vector shuffle operations.
13148/// It is possible when we truncate 256-bit vector to 128-bit vector
13149
13150SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13151 DAGCombinerInfo &DCI) const {
13152 if (!DCI.isBeforeLegalizeOps())
13153 return SDValue();
13154
Craig Topper3ef43cf2012-04-24 06:36:35 +000013155 if (!Subtarget->hasAVX())
13156 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013157
13158 EVT VT = N->getValueType(0);
13159 SDValue Op = N->getOperand(0);
13160 EVT OpVT = Op.getValueType();
13161 DebugLoc dl = N->getDebugLoc();
13162
13163 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13164
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013165 if (Subtarget->hasAVX2()) {
13166 // AVX2: v4i64 -> v4i32
13167
13168 // VPERMD
13169 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13170
13171 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13172 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13173 ShufMask);
13174
Craig Topperd63fa652012-04-22 18:51:37 +000013175 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13176 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013177 }
13178
13179 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013180 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013181 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013182
13183 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013184 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013185
13186 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13187 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13188
13189 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013190 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013191
Craig Topperd63fa652012-04-22 18:51:37 +000013192 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13193 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013194
13195 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013196 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013197
Elena Demikhovsky73252572012-02-01 10:33:05 +000013198 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013199 }
Craig Topperd63fa652012-04-22 18:51:37 +000013200
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013201 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13202
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013203 if (Subtarget->hasAVX2()) {
13204 // AVX2: v8i32 -> v8i16
13205
13206 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013207
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013208 // PSHUFB
13209 SmallVector<SDValue,32> pshufbMask;
13210 for (unsigned i = 0; i < 2; ++i) {
13211 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13212 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13213 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13214 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13215 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13216 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13217 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13218 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13219 for (unsigned j = 0; j < 8; ++j)
13220 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13221 }
Craig Topperd63fa652012-04-22 18:51:37 +000013222 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13223 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013224 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13225
13226 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13227
13228 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013229 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013230 &ShufMask[0]);
13231
Craig Topperd63fa652012-04-22 18:51:37 +000013232 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13233 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013234
13235 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13236 }
13237
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013238 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013239 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013240
13241 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013242 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013243
13244 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13245 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13246
13247 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013248 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13249 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013250
Craig Topperd63fa652012-04-22 18:51:37 +000013251 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013252 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013253 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013254 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013255
13256 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13257 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13258
13259 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013260 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013261
Elena Demikhovsky73252572012-02-01 10:33:05 +000013262 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013263 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013264 }
13265
13266 return SDValue();
13267}
13268
Craig Topper89f4e662012-03-20 07:17:59 +000013269/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13270/// specific shuffle of a load can be folded into a single element load.
13271/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13272/// shuffles have been customed lowered so we need to handle those here.
13273static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13274 TargetLowering::DAGCombinerInfo &DCI) {
13275 if (DCI.isBeforeLegalizeOps())
13276 return SDValue();
13277
13278 SDValue InVec = N->getOperand(0);
13279 SDValue EltNo = N->getOperand(1);
13280
13281 if (!isa<ConstantSDNode>(EltNo))
13282 return SDValue();
13283
13284 EVT VT = InVec.getValueType();
13285
13286 bool HasShuffleIntoBitcast = false;
13287 if (InVec.getOpcode() == ISD::BITCAST) {
13288 // Don't duplicate a load with other uses.
13289 if (!InVec.hasOneUse())
13290 return SDValue();
13291 EVT BCVT = InVec.getOperand(0).getValueType();
13292 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13293 return SDValue();
13294 InVec = InVec.getOperand(0);
13295 HasShuffleIntoBitcast = true;
13296 }
13297
13298 if (!isTargetShuffle(InVec.getOpcode()))
13299 return SDValue();
13300
13301 // Don't duplicate a load with other uses.
13302 if (!InVec.hasOneUse())
13303 return SDValue();
13304
13305 SmallVector<int, 16> ShuffleMask;
13306 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013307 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13308 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013309 return SDValue();
13310
13311 // Select the input vector, guarding against out of range extract vector.
13312 unsigned NumElems = VT.getVectorNumElements();
13313 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13314 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13315 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13316 : InVec.getOperand(1);
13317
13318 // If inputs to shuffle are the same for both ops, then allow 2 uses
13319 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13320
13321 if (LdNode.getOpcode() == ISD::BITCAST) {
13322 // Don't duplicate a load with other uses.
13323 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13324 return SDValue();
13325
13326 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13327 LdNode = LdNode.getOperand(0);
13328 }
13329
13330 if (!ISD::isNormalLoad(LdNode.getNode()))
13331 return SDValue();
13332
13333 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13334
13335 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13336 return SDValue();
13337
13338 if (HasShuffleIntoBitcast) {
13339 // If there's a bitcast before the shuffle, check if the load type and
13340 // alignment is valid.
13341 unsigned Align = LN0->getAlignment();
13342 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13343 unsigned NewAlign = TLI.getTargetData()->
13344 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13345
13346 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13347 return SDValue();
13348 }
13349
13350 // All checks match so transform back to vector_shuffle so that DAG combiner
13351 // can finish the job
13352 DebugLoc dl = N->getDebugLoc();
13353
13354 // Create shuffle node taking into account the case that its a unary shuffle
13355 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13356 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13357 InVec.getOperand(0), Shuffle,
13358 &ShuffleMask[0]);
13359 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13360 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13361 EltNo);
13362}
13363
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013364/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13365/// generation and convert it from being a bunch of shuffles and extracts
13366/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013367static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013368 TargetLowering::DAGCombinerInfo &DCI) {
13369 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13370 if (NewOp.getNode())
13371 return NewOp;
13372
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013373 SDValue InputVector = N->getOperand(0);
13374
13375 // Only operate on vectors of 4 elements, where the alternative shuffling
13376 // gets to be more expensive.
13377 if (InputVector.getValueType() != MVT::v4i32)
13378 return SDValue();
13379
13380 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13381 // single use which is a sign-extend or zero-extend, and all elements are
13382 // used.
13383 SmallVector<SDNode *, 4> Uses;
13384 unsigned ExtractedElements = 0;
13385 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13386 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13387 if (UI.getUse().getResNo() != InputVector.getResNo())
13388 return SDValue();
13389
13390 SDNode *Extract = *UI;
13391 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13392 return SDValue();
13393
13394 if (Extract->getValueType(0) != MVT::i32)
13395 return SDValue();
13396 if (!Extract->hasOneUse())
13397 return SDValue();
13398 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13399 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13400 return SDValue();
13401 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13402 return SDValue();
13403
13404 // Record which element was extracted.
13405 ExtractedElements |=
13406 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13407
13408 Uses.push_back(Extract);
13409 }
13410
13411 // If not all the elements were used, this may not be worthwhile.
13412 if (ExtractedElements != 15)
13413 return SDValue();
13414
13415 // Ok, we've now decided to do the transformation.
13416 DebugLoc dl = InputVector.getDebugLoc();
13417
13418 // Store the value to a temporary stack slot.
13419 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013420 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13421 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013422
13423 // Replace each use (extract) with a load of the appropriate element.
13424 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13425 UE = Uses.end(); UI != UE; ++UI) {
13426 SDNode *Extract = *UI;
13427
Nadav Rotem86694292011-05-17 08:31:57 +000013428 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013429 SDValue Idx = Extract->getOperand(1);
13430 unsigned EltSize =
13431 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13432 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013433 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013434 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13435
Nadav Rotem86694292011-05-17 08:31:57 +000013436 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013437 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013438
13439 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013440 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013441 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013442 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013443
13444 // Replace the exact with the load.
13445 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13446 }
13447
13448 // The replacement was made in place; don't return anything.
13449 return SDValue();
13450}
13451
Duncan Sands6bcd2192011-09-17 16:49:39 +000013452/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13453/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013454static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013455 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013456 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013457
13458
Chris Lattner47b4ce82009-03-11 05:48:52 +000013459 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013460 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 // Get the LHS/RHS of the select.
13462 SDValue LHS = N->getOperand(1);
13463 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013464 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013465
Dan Gohman670e5392009-09-21 18:03:22 +000013466 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013467 // instructions match the semantics of the common C idiom x<y?x:y but not
13468 // x<=y?x:y, because of how they handle negative zero (which can be
13469 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013470 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13471 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013472 (Subtarget->hasSSE2() ||
13473 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013474 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013475
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013477 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013478 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13479 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013480 switch (CC) {
13481 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013482 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013483 // Converting this to a min would handle NaNs incorrectly, and swapping
13484 // the operands would cause it to handle comparisons between positive
13485 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013486 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013487 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013488 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13489 break;
13490 std::swap(LHS, RHS);
13491 }
Dan Gohman670e5392009-09-21 18:03:22 +000013492 Opcode = X86ISD::FMIN;
13493 break;
13494 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013495 // Converting this to a min would handle comparisons between positive
13496 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013497 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013498 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13499 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013500 Opcode = X86ISD::FMIN;
13501 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013502 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013503 // Converting this to a min would handle both negative zeros and NaNs
13504 // incorrectly, but we can swap the operands to fix both.
13505 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013506 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013507 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013508 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013509 Opcode = X86ISD::FMIN;
13510 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013511
Dan Gohman670e5392009-09-21 18:03:22 +000013512 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013513 // Converting this to a max would handle comparisons between positive
13514 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013515 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013516 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013517 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013518 Opcode = X86ISD::FMAX;
13519 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013520 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013521 // Converting this to a max would handle NaNs incorrectly, and swapping
13522 // the operands would cause it to handle comparisons between positive
13523 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013524 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013525 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013526 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13527 break;
13528 std::swap(LHS, RHS);
13529 }
Dan Gohman670e5392009-09-21 18:03:22 +000013530 Opcode = X86ISD::FMAX;
13531 break;
13532 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013533 // Converting this to a max would handle both negative zeros and NaNs
13534 // incorrectly, but we can swap the operands to fix both.
13535 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013536 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013537 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013538 case ISD::SETGE:
13539 Opcode = X86ISD::FMAX;
13540 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013541 }
Dan Gohman670e5392009-09-21 18:03:22 +000013542 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013543 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13544 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013545 switch (CC) {
13546 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013547 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013548 // Converting this to a min would handle comparisons between positive
13549 // and negative zero incorrectly, and swapping the operands would
13550 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013551 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013552 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013553 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013554 break;
13555 std::swap(LHS, RHS);
13556 }
Dan Gohman670e5392009-09-21 18:03:22 +000013557 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013558 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013559 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013560 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013561 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013562 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13563 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013564 Opcode = X86ISD::FMIN;
13565 break;
13566 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013567 // Converting this to a min would handle both negative zeros and NaNs
13568 // incorrectly, but we can swap the operands to fix both.
13569 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013570 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013571 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013572 case ISD::SETGE:
13573 Opcode = X86ISD::FMIN;
13574 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013575
Dan Gohman670e5392009-09-21 18:03:22 +000013576 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013577 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013578 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013579 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013580 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013582 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013583 // Converting this to a max would handle comparisons between positive
13584 // and negative zero incorrectly, and swapping the operands would
13585 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013586 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013587 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013588 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013589 break;
13590 std::swap(LHS, RHS);
13591 }
Dan Gohman670e5392009-09-21 18:03:22 +000013592 Opcode = X86ISD::FMAX;
13593 break;
13594 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013595 // Converting this to a max would handle both negative zeros and NaNs
13596 // incorrectly, but we can swap the operands to fix both.
13597 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013598 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013599 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013600 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013601 Opcode = X86ISD::FMAX;
13602 break;
13603 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013604 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013605
Chris Lattner47b4ce82009-03-11 05:48:52 +000013606 if (Opcode)
13607 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013608 }
Eric Christopherfd179292009-08-27 18:07:15 +000013609
Chris Lattnerd1980a52009-03-12 06:52:53 +000013610 // If this is a select between two integer constants, try to do some
13611 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013612 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13613 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013614 // Don't do this for crazy integer types.
13615 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13616 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013617 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013618 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013619
Chris Lattnercee56e72009-03-13 05:53:31 +000013620 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013621 // Efficiently invertible.
13622 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13623 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13624 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13625 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013626 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013627 }
Eric Christopherfd179292009-08-27 18:07:15 +000013628
Chris Lattnerd1980a52009-03-12 06:52:53 +000013629 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013630 if (FalseC->getAPIntValue() == 0 &&
13631 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013632 if (NeedsCondInvert) // Invert the condition if needed.
13633 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13634 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013635
Chris Lattnerd1980a52009-03-12 06:52:53 +000013636 // Zero extend the condition if needed.
13637 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013638
Chris Lattnercee56e72009-03-13 05:53:31 +000013639 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013640 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013642 }
Eric Christopherfd179292009-08-27 18:07:15 +000013643
Chris Lattner97a29a52009-03-13 05:22:11 +000013644 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013645 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013646 if (NeedsCondInvert) // Invert the condition if needed.
13647 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13648 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013649
Chris Lattner97a29a52009-03-13 05:22:11 +000013650 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013651 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13652 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013653 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013654 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013655 }
Eric Christopherfd179292009-08-27 18:07:15 +000013656
Chris Lattnercee56e72009-03-13 05:53:31 +000013657 // Optimize cases that will turn into an LEA instruction. This requires
13658 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013659 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013660 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013661 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013662
Chris Lattnercee56e72009-03-13 05:53:31 +000013663 bool isFastMultiplier = false;
13664 if (Diff < 10) {
13665 switch ((unsigned char)Diff) {
13666 default: break;
13667 case 1: // result = add base, cond
13668 case 2: // result = lea base( , cond*2)
13669 case 3: // result = lea base(cond, cond*2)
13670 case 4: // result = lea base( , cond*4)
13671 case 5: // result = lea base(cond, cond*4)
13672 case 8: // result = lea base( , cond*8)
13673 case 9: // result = lea base(cond, cond*8)
13674 isFastMultiplier = true;
13675 break;
13676 }
13677 }
Eric Christopherfd179292009-08-27 18:07:15 +000013678
Chris Lattnercee56e72009-03-13 05:53:31 +000013679 if (isFastMultiplier) {
13680 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13681 if (NeedsCondInvert) // Invert the condition if needed.
13682 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13683 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013684
Chris Lattnercee56e72009-03-13 05:53:31 +000013685 // Zero extend the condition if needed.
13686 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13687 Cond);
13688 // Scale the condition by the difference.
13689 if (Diff != 1)
13690 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13691 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013692
Chris Lattnercee56e72009-03-13 05:53:31 +000013693 // Add the base if non-zero.
13694 if (FalseC->getAPIntValue() != 0)
13695 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13696 SDValue(FalseC, 0));
13697 return Cond;
13698 }
Eric Christopherfd179292009-08-27 18:07:15 +000013699 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013700 }
13701 }
Eric Christopherfd179292009-08-27 18:07:15 +000013702
Evan Cheng56f582d2012-01-04 01:41:39 +000013703 // Canonicalize max and min:
13704 // (x > y) ? x : y -> (x >= y) ? x : y
13705 // (x < y) ? x : y -> (x <= y) ? x : y
13706 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13707 // the need for an extra compare
13708 // against zero. e.g.
13709 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13710 // subl %esi, %edi
13711 // testl %edi, %edi
13712 // movl $0, %eax
13713 // cmovgl %edi, %eax
13714 // =>
13715 // xorl %eax, %eax
13716 // subl %esi, $edi
13717 // cmovsl %eax, %edi
13718 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13719 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13720 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13721 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13722 switch (CC) {
13723 default: break;
13724 case ISD::SETLT:
13725 case ISD::SETGT: {
13726 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13727 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13728 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13729 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13730 }
13731 }
13732 }
13733
Nadav Rotemcc616562012-01-15 19:27:55 +000013734 // If we know that this node is legal then we know that it is going to be
13735 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13736 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13737 // to simplify previous instructions.
13738 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13739 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13740 !DCI.isBeforeLegalize() &&
13741 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13742 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13743 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13744 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13745
13746 APInt KnownZero, KnownOne;
13747 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13748 DCI.isBeforeLegalizeOps());
13749 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13750 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13751 DCI.CommitTargetLoweringOpt(TLO);
13752 }
13753
Dan Gohman475871a2008-07-27 21:46:04 +000013754 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013755}
13756
Chris Lattnerd1980a52009-03-12 06:52:53 +000013757/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13758static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13759 TargetLowering::DAGCombinerInfo &DCI) {
13760 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013761
Chris Lattnerd1980a52009-03-12 06:52:53 +000013762 // If the flag operand isn't dead, don't touch this CMOV.
13763 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13764 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013765
Evan Chengb5a55d92011-05-24 01:48:22 +000013766 SDValue FalseOp = N->getOperand(0);
13767 SDValue TrueOp = N->getOperand(1);
13768 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13769 SDValue Cond = N->getOperand(3);
13770 if (CC == X86::COND_E || CC == X86::COND_NE) {
13771 switch (Cond.getOpcode()) {
13772 default: break;
13773 case X86ISD::BSR:
13774 case X86ISD::BSF:
13775 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13776 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13777 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13778 }
13779 }
13780
Chris Lattnerd1980a52009-03-12 06:52:53 +000013781 // If this is a select between two integer constants, try to do some
13782 // optimizations. Note that the operands are ordered the opposite of SELECT
13783 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013784 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13785 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013786 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13787 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013788 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13789 CC = X86::GetOppositeBranchCondition(CC);
13790 std::swap(TrueC, FalseC);
13791 }
Eric Christopherfd179292009-08-27 18:07:15 +000013792
Chris Lattnerd1980a52009-03-12 06:52:53 +000013793 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013794 // This is efficient for any integer data type (including i8/i16) and
13795 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013796 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013797 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13798 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013799
Chris Lattnerd1980a52009-03-12 06:52:53 +000013800 // Zero extend the condition if needed.
13801 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013802
Chris Lattnerd1980a52009-03-12 06:52:53 +000013803 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13804 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013805 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013806 if (N->getNumValues() == 2) // Dead flag value?
13807 return DCI.CombineTo(N, Cond, SDValue());
13808 return Cond;
13809 }
Eric Christopherfd179292009-08-27 18:07:15 +000013810
Chris Lattnercee56e72009-03-13 05:53:31 +000013811 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13812 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013813 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013814 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13815 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013816
Chris Lattner97a29a52009-03-13 05:22:11 +000013817 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013818 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13819 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013820 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13821 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013822
Chris Lattner97a29a52009-03-13 05:22:11 +000013823 if (N->getNumValues() == 2) // Dead flag value?
13824 return DCI.CombineTo(N, Cond, SDValue());
13825 return Cond;
13826 }
Eric Christopherfd179292009-08-27 18:07:15 +000013827
Chris Lattnercee56e72009-03-13 05:53:31 +000013828 // Optimize cases that will turn into an LEA instruction. This requires
13829 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013830 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013831 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013832 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013833
Chris Lattnercee56e72009-03-13 05:53:31 +000013834 bool isFastMultiplier = false;
13835 if (Diff < 10) {
13836 switch ((unsigned char)Diff) {
13837 default: break;
13838 case 1: // result = add base, cond
13839 case 2: // result = lea base( , cond*2)
13840 case 3: // result = lea base(cond, cond*2)
13841 case 4: // result = lea base( , cond*4)
13842 case 5: // result = lea base(cond, cond*4)
13843 case 8: // result = lea base( , cond*8)
13844 case 9: // result = lea base(cond, cond*8)
13845 isFastMultiplier = true;
13846 break;
13847 }
13848 }
Eric Christopherfd179292009-08-27 18:07:15 +000013849
Chris Lattnercee56e72009-03-13 05:53:31 +000013850 if (isFastMultiplier) {
13851 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013852 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13853 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013854 // Zero extend the condition if needed.
13855 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13856 Cond);
13857 // Scale the condition by the difference.
13858 if (Diff != 1)
13859 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13860 DAG.getConstant(Diff, Cond.getValueType()));
13861
13862 // Add the base if non-zero.
13863 if (FalseC->getAPIntValue() != 0)
13864 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13865 SDValue(FalseC, 0));
13866 if (N->getNumValues() == 2) // Dead flag value?
13867 return DCI.CombineTo(N, Cond, SDValue());
13868 return Cond;
13869 }
Eric Christopherfd179292009-08-27 18:07:15 +000013870 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013871 }
13872 }
13873 return SDValue();
13874}
13875
13876
Evan Cheng0b0cd912009-03-28 05:57:29 +000013877/// PerformMulCombine - Optimize a single multiply with constant into two
13878/// in order to implement it with two cheaper instructions, e.g.
13879/// LEA + SHL, LEA + LEA.
13880static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13881 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013882 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13883 return SDValue();
13884
Owen Andersone50ed302009-08-10 22:56:29 +000013885 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013886 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013887 return SDValue();
13888
13889 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13890 if (!C)
13891 return SDValue();
13892 uint64_t MulAmt = C->getZExtValue();
13893 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13894 return SDValue();
13895
13896 uint64_t MulAmt1 = 0;
13897 uint64_t MulAmt2 = 0;
13898 if ((MulAmt % 9) == 0) {
13899 MulAmt1 = 9;
13900 MulAmt2 = MulAmt / 9;
13901 } else if ((MulAmt % 5) == 0) {
13902 MulAmt1 = 5;
13903 MulAmt2 = MulAmt / 5;
13904 } else if ((MulAmt % 3) == 0) {
13905 MulAmt1 = 3;
13906 MulAmt2 = MulAmt / 3;
13907 }
13908 if (MulAmt2 &&
13909 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13910 DebugLoc DL = N->getDebugLoc();
13911
13912 if (isPowerOf2_64(MulAmt2) &&
13913 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13914 // If second multiplifer is pow2, issue it first. We want the multiply by
13915 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13916 // is an add.
13917 std::swap(MulAmt1, MulAmt2);
13918
13919 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013920 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013921 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013922 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013923 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013924 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013925 DAG.getConstant(MulAmt1, VT));
13926
Eric Christopherfd179292009-08-27 18:07:15 +000013927 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013928 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013929 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013930 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013931 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013932 DAG.getConstant(MulAmt2, VT));
13933
13934 // Do not add new nodes to DAG combiner worklist.
13935 DCI.CombineTo(N, NewMul, false);
13936 }
13937 return SDValue();
13938}
13939
Evan Chengad9c0a32009-12-15 00:53:42 +000013940static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13941 SDValue N0 = N->getOperand(0);
13942 SDValue N1 = N->getOperand(1);
13943 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13944 EVT VT = N0.getValueType();
13945
13946 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13947 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013948 if (VT.isInteger() && !VT.isVector() &&
13949 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013950 N0.getOperand(1).getOpcode() == ISD::Constant) {
13951 SDValue N00 = N0.getOperand(0);
13952 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13953 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13954 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13955 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13956 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13957 APInt ShAmt = N1C->getAPIntValue();
13958 Mask = Mask.shl(ShAmt);
13959 if (Mask != 0)
13960 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13961 N00, DAG.getConstant(Mask, VT));
13962 }
13963 }
13964
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013965
13966 // Hardware support for vector shifts is sparse which makes us scalarize the
13967 // vector operations in many cases. Also, on sandybridge ADD is faster than
13968 // shl.
13969 // (shl V, 1) -> add V,V
13970 if (isSplatVector(N1.getNode())) {
13971 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13972 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13973 // We shift all of the values by one. In many cases we do not have
13974 // hardware support for this operation. This is better expressed as an ADD
13975 // of two values.
13976 if (N1C && (1 == N1C->getZExtValue())) {
13977 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13978 }
13979 }
13980
Evan Chengad9c0a32009-12-15 00:53:42 +000013981 return SDValue();
13982}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013983
Nate Begeman740ab032009-01-26 00:52:55 +000013984/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13985/// when possible.
13986static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013987 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013988 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013989 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013990 if (N->getOpcode() == ISD::SHL) {
13991 SDValue V = PerformSHLCombine(N, DAG);
13992 if (V.getNode()) return V;
13993 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013994
Nate Begeman740ab032009-01-26 00:52:55 +000013995 // On X86 with SSE2 support, we can transform this to a vector shift if
13996 // all elements are shifted by the same amount. We can't do this in legalize
13997 // because the a constant vector is typically transformed to a constant pool
13998 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013999 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014000 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014001
Craig Topper7be5dfd2011-11-12 09:58:49 +000014002 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14003 (!Subtarget->hasAVX2() ||
14004 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014005 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014006
Mon P Wang3becd092009-01-28 08:12:05 +000014007 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014008 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014009 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014010 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014011 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14012 unsigned NumElts = VT.getVectorNumElements();
14013 unsigned i = 0;
14014 for (; i != NumElts; ++i) {
14015 SDValue Arg = ShAmtOp.getOperand(i);
14016 if (Arg.getOpcode() == ISD::UNDEF) continue;
14017 BaseShAmt = Arg;
14018 break;
14019 }
Craig Topper37c26772012-01-17 04:44:50 +000014020 // Handle the case where the build_vector is all undef
14021 // FIXME: Should DAG allow this?
14022 if (i == NumElts)
14023 return SDValue();
14024
Mon P Wang3becd092009-01-28 08:12:05 +000014025 for (; i != NumElts; ++i) {
14026 SDValue Arg = ShAmtOp.getOperand(i);
14027 if (Arg.getOpcode() == ISD::UNDEF) continue;
14028 if (Arg != BaseShAmt) {
14029 return SDValue();
14030 }
14031 }
14032 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014033 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014034 SDValue InVec = ShAmtOp.getOperand(0);
14035 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14036 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14037 unsigned i = 0;
14038 for (; i != NumElts; ++i) {
14039 SDValue Arg = InVec.getOperand(i);
14040 if (Arg.getOpcode() == ISD::UNDEF) continue;
14041 BaseShAmt = Arg;
14042 break;
14043 }
14044 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014046 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014047 if (C->getZExtValue() == SplatIdx)
14048 BaseShAmt = InVec.getOperand(1);
14049 }
14050 }
Mon P Wang845b1892012-02-01 22:15:20 +000014051 if (BaseShAmt.getNode() == 0) {
14052 // Don't create instructions with illegal types after legalize
14053 // types has run.
14054 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14055 !DCI.isBeforeLegalize())
14056 return SDValue();
14057
Mon P Wangefa42202009-09-03 19:56:25 +000014058 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14059 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014060 }
Mon P Wang3becd092009-01-28 08:12:05 +000014061 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014062 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014063
Mon P Wangefa42202009-09-03 19:56:25 +000014064 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014065 if (EltVT.bitsGT(MVT::i32))
14066 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14067 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014068 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014069
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014070 // The shift amount is identical so we can do a vector shift.
14071 SDValue ValOp = N->getOperand(0);
14072 switch (N->getOpcode()) {
14073 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014074 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014075 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014076 switch (VT.getSimpleVT().SimpleTy) {
14077 default: return SDValue();
14078 case MVT::v2i64:
14079 case MVT::v4i32:
14080 case MVT::v8i16:
14081 case MVT::v4i64:
14082 case MVT::v8i32:
14083 case MVT::v16i16:
14084 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14085 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014086 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014087 switch (VT.getSimpleVT().SimpleTy) {
14088 default: return SDValue();
14089 case MVT::v4i32:
14090 case MVT::v8i16:
14091 case MVT::v8i32:
14092 case MVT::v16i16:
14093 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14094 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014095 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014096 switch (VT.getSimpleVT().SimpleTy) {
14097 default: return SDValue();
14098 case MVT::v2i64:
14099 case MVT::v4i32:
14100 case MVT::v8i16:
14101 case MVT::v4i64:
14102 case MVT::v8i32:
14103 case MVT::v16i16:
14104 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14105 }
Nate Begeman740ab032009-01-26 00:52:55 +000014106 }
Nate Begeman740ab032009-01-26 00:52:55 +000014107}
14108
Nate Begemanb65c1752010-12-17 22:55:37 +000014109
Stuart Hastings865f0932011-06-03 23:53:54 +000014110// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14111// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14112// and friends. Likewise for OR -> CMPNEQSS.
14113static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14114 TargetLowering::DAGCombinerInfo &DCI,
14115 const X86Subtarget *Subtarget) {
14116 unsigned opcode;
14117
14118 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14119 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014120 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014121 SDValue N0 = N->getOperand(0);
14122 SDValue N1 = N->getOperand(1);
14123 SDValue CMP0 = N0->getOperand(1);
14124 SDValue CMP1 = N1->getOperand(1);
14125 DebugLoc DL = N->getDebugLoc();
14126
14127 // The SETCCs should both refer to the same CMP.
14128 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14129 return SDValue();
14130
14131 SDValue CMP00 = CMP0->getOperand(0);
14132 SDValue CMP01 = CMP0->getOperand(1);
14133 EVT VT = CMP00.getValueType();
14134
14135 if (VT == MVT::f32 || VT == MVT::f64) {
14136 bool ExpectingFlags = false;
14137 // Check for any users that want flags:
14138 for (SDNode::use_iterator UI = N->use_begin(),
14139 UE = N->use_end();
14140 !ExpectingFlags && UI != UE; ++UI)
14141 switch (UI->getOpcode()) {
14142 default:
14143 case ISD::BR_CC:
14144 case ISD::BRCOND:
14145 case ISD::SELECT:
14146 ExpectingFlags = true;
14147 break;
14148 case ISD::CopyToReg:
14149 case ISD::SIGN_EXTEND:
14150 case ISD::ZERO_EXTEND:
14151 case ISD::ANY_EXTEND:
14152 break;
14153 }
14154
14155 if (!ExpectingFlags) {
14156 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14157 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14158
14159 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14160 X86::CondCode tmp = cc0;
14161 cc0 = cc1;
14162 cc1 = tmp;
14163 }
14164
14165 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14166 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14167 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14168 X86ISD::NodeType NTOperator = is64BitFP ?
14169 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14170 // FIXME: need symbolic constants for these magic numbers.
14171 // See X86ATTInstPrinter.cpp:printSSECC().
14172 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14173 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14174 DAG.getConstant(x86cc, MVT::i8));
14175 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14176 OnesOrZeroesF);
14177 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14178 DAG.getConstant(1, MVT::i32));
14179 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14180 return OneBitOfTruth;
14181 }
14182 }
14183 }
14184 }
14185 return SDValue();
14186}
14187
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014188/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14189/// so it can be folded inside ANDNP.
14190static bool CanFoldXORWithAllOnes(const SDNode *N) {
14191 EVT VT = N->getValueType(0);
14192
14193 // Match direct AllOnes for 128 and 256-bit vectors
14194 if (ISD::isBuildVectorAllOnes(N))
14195 return true;
14196
14197 // Look through a bit convert.
14198 if (N->getOpcode() == ISD::BITCAST)
14199 N = N->getOperand(0).getNode();
14200
14201 // Sometimes the operand may come from a insert_subvector building a 256-bit
14202 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014203 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014204 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14205 SDValue V1 = N->getOperand(0);
14206 SDValue V2 = N->getOperand(1);
14207
14208 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14209 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14210 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14211 ISD::isBuildVectorAllOnes(V2.getNode()))
14212 return true;
14213 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014214
14215 return false;
14216}
14217
Nate Begemanb65c1752010-12-17 22:55:37 +000014218static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14219 TargetLowering::DAGCombinerInfo &DCI,
14220 const X86Subtarget *Subtarget) {
14221 if (DCI.isBeforeLegalizeOps())
14222 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014223
Stuart Hastings865f0932011-06-03 23:53:54 +000014224 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14225 if (R.getNode())
14226 return R;
14227
Craig Topper54a11172011-10-14 07:06:56 +000014228 EVT VT = N->getValueType(0);
14229
Craig Topperb4c94572011-10-21 06:55:01 +000014230 // Create ANDN, BLSI, and BLSR instructions
14231 // BLSI is X & (-X)
14232 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014233 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14234 SDValue N0 = N->getOperand(0);
14235 SDValue N1 = N->getOperand(1);
14236 DebugLoc DL = N->getDebugLoc();
14237
14238 // Check LHS for not
14239 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14240 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14241 // Check RHS for not
14242 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14243 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14244
Craig Topperb4c94572011-10-21 06:55:01 +000014245 // Check LHS for neg
14246 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14247 isZero(N0.getOperand(0)))
14248 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14249
14250 // Check RHS for neg
14251 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14252 isZero(N1.getOperand(0)))
14253 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14254
14255 // Check LHS for X-1
14256 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14257 isAllOnes(N0.getOperand(1)))
14258 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14259
14260 // Check RHS for X-1
14261 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14262 isAllOnes(N1.getOperand(1)))
14263 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14264
Craig Topper54a11172011-10-14 07:06:56 +000014265 return SDValue();
14266 }
14267
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014268 // Want to form ANDNP nodes:
14269 // 1) In the hopes of then easily combining them with OR and AND nodes
14270 // to form PBLEND/PSIGN.
14271 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014272 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014273 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014274
Nate Begemanb65c1752010-12-17 22:55:37 +000014275 SDValue N0 = N->getOperand(0);
14276 SDValue N1 = N->getOperand(1);
14277 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014278
Nate Begemanb65c1752010-12-17 22:55:37 +000014279 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014280 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014281 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14282 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014283 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014284
14285 // Check RHS for vnot
14286 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014287 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14288 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014289 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014290
Nate Begemanb65c1752010-12-17 22:55:37 +000014291 return SDValue();
14292}
14293
Evan Cheng760d1942010-01-04 21:22:48 +000014294static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014295 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014296 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014297 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014298 return SDValue();
14299
Stuart Hastings865f0932011-06-03 23:53:54 +000014300 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14301 if (R.getNode())
14302 return R;
14303
Evan Cheng760d1942010-01-04 21:22:48 +000014304 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014305
Evan Cheng760d1942010-01-04 21:22:48 +000014306 SDValue N0 = N->getOperand(0);
14307 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014308
Nate Begemanb65c1752010-12-17 22:55:37 +000014309 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014310 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014311 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014312 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14313 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014314
Craig Topper1666cb62011-11-19 07:07:26 +000014315 // Canonicalize pandn to RHS
14316 if (N0.getOpcode() == X86ISD::ANDNP)
14317 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014318 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014319 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14320 SDValue Mask = N1.getOperand(0);
14321 SDValue X = N1.getOperand(1);
14322 SDValue Y;
14323 if (N0.getOperand(0) == Mask)
14324 Y = N0.getOperand(1);
14325 if (N0.getOperand(1) == Mask)
14326 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014327
Craig Topper1666cb62011-11-19 07:07:26 +000014328 // Check to see if the mask appeared in both the AND and ANDNP and
14329 if (!Y.getNode())
14330 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014331
Craig Topper1666cb62011-11-19 07:07:26 +000014332 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014333 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014334 if (Mask.getOpcode() == ISD::BITCAST)
14335 Mask = Mask.getOperand(0);
14336 if (X.getOpcode() == ISD::BITCAST)
14337 X = X.getOperand(0);
14338 if (Y.getOpcode() == ISD::BITCAST)
14339 Y = Y.getOperand(0);
14340
Craig Topper1666cb62011-11-19 07:07:26 +000014341 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014342
Craig Toppered2e13d2012-01-22 19:15:14 +000014343 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014344 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14345 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014346 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014347 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014348
14349 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014350 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014351 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14352 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14353 if ((SraAmt + 1) != EltBits)
14354 return SDValue();
14355
14356 DebugLoc DL = N->getDebugLoc();
14357
14358 // Now we know we at least have a plendvb with the mask val. See if
14359 // we can form a psignb/w/d.
14360 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014361 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14362 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014363 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14364 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14365 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014366 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014367 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014368 }
14369 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014370 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014371 return SDValue();
14372
14373 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14374
14375 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14376 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14377 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014378 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014379 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014380 }
14381 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014382
Craig Topper1666cb62011-11-19 07:07:26 +000014383 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14384 return SDValue();
14385
Nate Begemanb65c1752010-12-17 22:55:37 +000014386 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014387 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14388 std::swap(N0, N1);
14389 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14390 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014391 if (!N0.hasOneUse() || !N1.hasOneUse())
14392 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014393
14394 SDValue ShAmt0 = N0.getOperand(1);
14395 if (ShAmt0.getValueType() != MVT::i8)
14396 return SDValue();
14397 SDValue ShAmt1 = N1.getOperand(1);
14398 if (ShAmt1.getValueType() != MVT::i8)
14399 return SDValue();
14400 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14401 ShAmt0 = ShAmt0.getOperand(0);
14402 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14403 ShAmt1 = ShAmt1.getOperand(0);
14404
14405 DebugLoc DL = N->getDebugLoc();
14406 unsigned Opc = X86ISD::SHLD;
14407 SDValue Op0 = N0.getOperand(0);
14408 SDValue Op1 = N1.getOperand(0);
14409 if (ShAmt0.getOpcode() == ISD::SUB) {
14410 Opc = X86ISD::SHRD;
14411 std::swap(Op0, Op1);
14412 std::swap(ShAmt0, ShAmt1);
14413 }
14414
Evan Cheng8b1190a2010-04-28 01:18:01 +000014415 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014416 if (ShAmt1.getOpcode() == ISD::SUB) {
14417 SDValue Sum = ShAmt1.getOperand(0);
14418 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014419 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14420 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14421 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14422 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014423 return DAG.getNode(Opc, DL, VT,
14424 Op0, Op1,
14425 DAG.getNode(ISD::TRUNCATE, DL,
14426 MVT::i8, ShAmt0));
14427 }
14428 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14429 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14430 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014431 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014432 return DAG.getNode(Opc, DL, VT,
14433 N0.getOperand(0), N1.getOperand(0),
14434 DAG.getNode(ISD::TRUNCATE, DL,
14435 MVT::i8, ShAmt0));
14436 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014437
Evan Cheng760d1942010-01-04 21:22:48 +000014438 return SDValue();
14439}
14440
Craig Topper3738ccd2011-12-27 06:27:23 +000014441// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014442static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14443 TargetLowering::DAGCombinerInfo &DCI,
14444 const X86Subtarget *Subtarget) {
14445 if (DCI.isBeforeLegalizeOps())
14446 return SDValue();
14447
14448 EVT VT = N->getValueType(0);
14449
14450 if (VT != MVT::i32 && VT != MVT::i64)
14451 return SDValue();
14452
Craig Topper3738ccd2011-12-27 06:27:23 +000014453 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14454
Craig Topperb4c94572011-10-21 06:55:01 +000014455 // Create BLSMSK instructions by finding X ^ (X-1)
14456 SDValue N0 = N->getOperand(0);
14457 SDValue N1 = N->getOperand(1);
14458 DebugLoc DL = N->getDebugLoc();
14459
14460 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14461 isAllOnes(N0.getOperand(1)))
14462 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14463
14464 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14465 isAllOnes(N1.getOperand(1)))
14466 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14467
14468 return SDValue();
14469}
14470
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014471/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14472static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14473 const X86Subtarget *Subtarget) {
14474 LoadSDNode *Ld = cast<LoadSDNode>(N);
14475 EVT RegVT = Ld->getValueType(0);
14476 EVT MemVT = Ld->getMemoryVT();
14477 DebugLoc dl = Ld->getDebugLoc();
14478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14479
14480 ISD::LoadExtType Ext = Ld->getExtensionType();
14481
Nadav Rotemca6f2962011-09-18 19:00:23 +000014482 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014483 // shuffle. We need SSE4 for the shuffles.
14484 // TODO: It is possible to support ZExt by zeroing the undef values
14485 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014486 if (RegVT.isVector() && RegVT.isInteger() &&
14487 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014488 assert(MemVT != RegVT && "Cannot extend to the same type");
14489 assert(MemVT.isVector() && "Must load a vector from memory");
14490
14491 unsigned NumElems = RegVT.getVectorNumElements();
14492 unsigned RegSz = RegVT.getSizeInBits();
14493 unsigned MemSz = MemVT.getSizeInBits();
14494 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014495 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014496 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14497
14498 // Attempt to load the original value using a single load op.
14499 // Find a scalar type which is equal to the loaded word size.
14500 MVT SclrLoadTy = MVT::i8;
14501 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14502 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14503 MVT Tp = (MVT::SimpleValueType)tp;
14504 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14505 SclrLoadTy = Tp;
14506 break;
14507 }
14508 }
14509
14510 // Proceed if a load word is found.
14511 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14512
14513 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14514 RegSz/SclrLoadTy.getSizeInBits());
14515
14516 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14517 RegSz/MemVT.getScalarType().getSizeInBits());
14518 // Can't shuffle using an illegal type.
14519 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14520
14521 // Perform a single load.
14522 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14523 Ld->getBasePtr(),
14524 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014525 Ld->isNonTemporal(), Ld->isInvariant(),
14526 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014527
14528 // Insert the word loaded into a vector.
14529 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14530 LoadUnitVecVT, ScalarLoad);
14531
14532 // Bitcast the loaded value to a vector of the original element type, in
14533 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014534 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14535 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014536 unsigned SizeRatio = RegSz/MemSz;
14537
14538 // Redistribute the loaded elements into the different locations.
14539 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014540 for (unsigned i = 0; i != NumElems; ++i)
14541 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014542
14543 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014544 DAG.getUNDEF(WideVecVT),
14545 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014546
14547 // Bitcast to the requested type.
14548 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14549 // Replace the original load with the new sequence
14550 // and return the new chain.
14551 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14552 return SDValue(ScalarLoad.getNode(), 1);
14553 }
14554
14555 return SDValue();
14556}
14557
Chris Lattner149a4e52008-02-22 02:09:43 +000014558/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014559static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014560 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014561 StoreSDNode *St = cast<StoreSDNode>(N);
14562 EVT VT = St->getValue().getValueType();
14563 EVT StVT = St->getMemoryVT();
14564 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014565 SDValue StoredVal = St->getOperand(1);
14566 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14567
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014568 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014569 // On Sandy Bridge, 256-bit memory operations are executed by two
14570 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14571 // memory operation.
14572 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014573 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14574 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014575 SDValue Value0 = StoredVal.getOperand(0);
14576 SDValue Value1 = StoredVal.getOperand(1);
14577
14578 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14579 SDValue Ptr0 = St->getBasePtr();
14580 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14581
14582 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14583 St->getPointerInfo(), St->isVolatile(),
14584 St->isNonTemporal(), St->getAlignment());
14585 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14586 St->getPointerInfo(), St->isVolatile(),
14587 St->isNonTemporal(), St->getAlignment());
14588 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14589 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014590
14591 // Optimize trunc store (of multiple scalars) to shuffle and store.
14592 // First, pack all of the elements in one place. Next, store to memory
14593 // in fewer chunks.
14594 if (St->isTruncatingStore() && VT.isVector()) {
14595 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14596 unsigned NumElems = VT.getVectorNumElements();
14597 assert(StVT != VT && "Cannot truncate to the same type");
14598 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14599 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14600
14601 // From, To sizes and ElemCount must be pow of two
14602 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014603 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014604 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014605 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014606
Nadav Rotem614061b2011-08-10 19:30:14 +000014607 unsigned SizeRatio = FromSz / ToSz;
14608
14609 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14610
14611 // Create a type on which we perform the shuffle
14612 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14613 StVT.getScalarType(), NumElems*SizeRatio);
14614
14615 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14616
14617 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14618 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014619 for (unsigned i = 0; i != NumElems; ++i)
14620 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014621
14622 // Can't shuffle using an illegal type
14623 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14624
14625 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014626 DAG.getUNDEF(WideVecVT),
14627 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014628 // At this point all of the data is stored at the bottom of the
14629 // register. We now need to save it to mem.
14630
14631 // Find the largest store unit
14632 MVT StoreType = MVT::i8;
14633 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14634 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14635 MVT Tp = (MVT::SimpleValueType)tp;
14636 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14637 StoreType = Tp;
14638 }
14639
14640 // Bitcast the original vector into a vector of store-size units
14641 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14642 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14643 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14644 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14645 SmallVector<SDValue, 8> Chains;
14646 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14647 TLI.getPointerTy());
14648 SDValue Ptr = St->getBasePtr();
14649
14650 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014651 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014652 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14653 StoreType, ShuffWide,
14654 DAG.getIntPtrConstant(i));
14655 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14656 St->getPointerInfo(), St->isVolatile(),
14657 St->isNonTemporal(), St->getAlignment());
14658 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14659 Chains.push_back(Ch);
14660 }
14661
14662 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14663 Chains.size());
14664 }
14665
14666
Chris Lattner149a4e52008-02-22 02:09:43 +000014667 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14668 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014669 // A preferable solution to the general problem is to figure out the right
14670 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014671
14672 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014673 if (VT.getSizeInBits() != 64)
14674 return SDValue();
14675
Devang Patel578efa92009-06-05 21:57:13 +000014676 const Function *F = DAG.getMachineFunction().getFunction();
14677 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014678 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014679 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014680 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014681 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014682 isa<LoadSDNode>(St->getValue()) &&
14683 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14684 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014685 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014686 LoadSDNode *Ld = 0;
14687 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014688 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014689 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014690 // Must be a store of a load. We currently handle two cases: the load
14691 // is a direct child, and it's under an intervening TokenFactor. It is
14692 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014693 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014694 Ld = cast<LoadSDNode>(St->getChain());
14695 else if (St->getValue().hasOneUse() &&
14696 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014697 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014698 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014699 TokenFactorIndex = i;
14700 Ld = cast<LoadSDNode>(St->getValue());
14701 } else
14702 Ops.push_back(ChainVal->getOperand(i));
14703 }
14704 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014705
Evan Cheng536e6672009-03-12 05:59:15 +000014706 if (!Ld || !ISD::isNormalLoad(Ld))
14707 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014708
Evan Cheng536e6672009-03-12 05:59:15 +000014709 // If this is not the MMX case, i.e. we are just turning i64 load/store
14710 // into f64 load/store, avoid the transformation if there are multiple
14711 // uses of the loaded value.
14712 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14713 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014714
Evan Cheng536e6672009-03-12 05:59:15 +000014715 DebugLoc LdDL = Ld->getDebugLoc();
14716 DebugLoc StDL = N->getDebugLoc();
14717 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14718 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14719 // pair instead.
14720 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014721 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014722 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14723 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014724 Ld->isNonTemporal(), Ld->isInvariant(),
14725 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014726 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014727 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014728 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014729 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014730 Ops.size());
14731 }
Evan Cheng536e6672009-03-12 05:59:15 +000014732 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014733 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014734 St->isVolatile(), St->isNonTemporal(),
14735 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014736 }
Evan Cheng536e6672009-03-12 05:59:15 +000014737
14738 // Otherwise, lower to two pairs of 32-bit loads / stores.
14739 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014740 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14741 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014742
Owen Anderson825b72b2009-08-11 20:47:22 +000014743 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014744 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014745 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014746 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014747 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014748 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014749 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014750 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014751 MinAlign(Ld->getAlignment(), 4));
14752
14753 SDValue NewChain = LoLd.getValue(1);
14754 if (TokenFactorIndex != -1) {
14755 Ops.push_back(LoLd);
14756 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014757 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014758 Ops.size());
14759 }
14760
14761 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014762 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14763 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014764
14765 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014766 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014767 St->isVolatile(), St->isNonTemporal(),
14768 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014769 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014770 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014771 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014772 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014773 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014774 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014775 }
Dan Gohman475871a2008-07-27 21:46:04 +000014776 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014777}
14778
Duncan Sands17470be2011-09-22 20:15:48 +000014779/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14780/// and return the operands for the horizontal operation in LHS and RHS. A
14781/// horizontal operation performs the binary operation on successive elements
14782/// of its first operand, then on successive elements of its second operand,
14783/// returning the resulting values in a vector. For example, if
14784/// A = < float a0, float a1, float a2, float a3 >
14785/// and
14786/// B = < float b0, float b1, float b2, float b3 >
14787/// then the result of doing a horizontal operation on A and B is
14788/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14789/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14790/// A horizontal-op B, for some already available A and B, and if so then LHS is
14791/// set to A, RHS to B, and the routine returns 'true'.
14792/// Note that the binary operation should have the property that if one of the
14793/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014794static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014795 // Look for the following pattern: if
14796 // A = < float a0, float a1, float a2, float a3 >
14797 // B = < float b0, float b1, float b2, float b3 >
14798 // and
14799 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14800 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14801 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14802 // which is A horizontal-op B.
14803
14804 // At least one of the operands should be a vector shuffle.
14805 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14806 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14807 return false;
14808
14809 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014810
14811 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14812 "Unsupported vector type for horizontal add/sub");
14813
14814 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14815 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014816 unsigned NumElts = VT.getVectorNumElements();
14817 unsigned NumLanes = VT.getSizeInBits()/128;
14818 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014819 assert((NumLaneElts % 2 == 0) &&
14820 "Vector type should have an even number of elements in each lane");
14821 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014822
14823 // View LHS in the form
14824 // LHS = VECTOR_SHUFFLE A, B, LMask
14825 // If LHS is not a shuffle then pretend it is the shuffle
14826 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14827 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14828 // type VT.
14829 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014830 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014831 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14832 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14833 A = LHS.getOperand(0);
14834 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14835 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014836 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14837 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014838 } else {
14839 if (LHS.getOpcode() != ISD::UNDEF)
14840 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014841 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014842 LMask[i] = i;
14843 }
14844
14845 // Likewise, view RHS in the form
14846 // RHS = VECTOR_SHUFFLE C, D, RMask
14847 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014848 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014849 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14850 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14851 C = RHS.getOperand(0);
14852 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14853 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014854 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14855 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014856 } else {
14857 if (RHS.getOpcode() != ISD::UNDEF)
14858 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014859 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014860 RMask[i] = i;
14861 }
14862
14863 // Check that the shuffles are both shuffling the same vectors.
14864 if (!(A == C && B == D) && !(A == D && B == C))
14865 return false;
14866
14867 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14868 if (!A.getNode() && !B.getNode())
14869 return false;
14870
14871 // If A and B occur in reverse order in RHS, then "swap" them (which means
14872 // rewriting the mask).
14873 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014874 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014875
14876 // At this point LHS and RHS are equivalent to
14877 // LHS = VECTOR_SHUFFLE A, B, LMask
14878 // RHS = VECTOR_SHUFFLE A, B, RMask
14879 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014880 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014881 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014882
Craig Topperf8363302011-12-02 08:18:41 +000014883 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014884 if (LIdx < 0 || RIdx < 0 ||
14885 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14886 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014887 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014888
Craig Topperf8363302011-12-02 08:18:41 +000014889 // Check that successive elements are being operated on. If not, this is
14890 // not a horizontal operation.
14891 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14892 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014893 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014894 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014895 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014896 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014897 }
14898
14899 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14900 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14901 return true;
14902}
14903
14904/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14905static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14906 const X86Subtarget *Subtarget) {
14907 EVT VT = N->getValueType(0);
14908 SDValue LHS = N->getOperand(0);
14909 SDValue RHS = N->getOperand(1);
14910
14911 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014912 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014913 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014914 isHorizontalBinOp(LHS, RHS, true))
14915 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14916 return SDValue();
14917}
14918
14919/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14920static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14921 const X86Subtarget *Subtarget) {
14922 EVT VT = N->getValueType(0);
14923 SDValue LHS = N->getOperand(0);
14924 SDValue RHS = N->getOperand(1);
14925
14926 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014927 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014928 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014929 isHorizontalBinOp(LHS, RHS, false))
14930 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14931 return SDValue();
14932}
14933
Chris Lattner6cf73262008-01-25 06:14:17 +000014934/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14935/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014936static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014937 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14938 // F[X]OR(0.0, x) -> x
14939 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014940 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14941 if (C->getValueAPF().isPosZero())
14942 return N->getOperand(1);
14943 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14944 if (C->getValueAPF().isPosZero())
14945 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014946 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014947}
14948
14949/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014950static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014951 // FAND(0.0, x) -> 0.0
14952 // FAND(x, 0.0) -> 0.0
14953 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14954 if (C->getValueAPF().isPosZero())
14955 return N->getOperand(0);
14956 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14957 if (C->getValueAPF().isPosZero())
14958 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014959 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014960}
14961
Dan Gohmane5af2d32009-01-29 01:59:02 +000014962static SDValue PerformBTCombine(SDNode *N,
14963 SelectionDAG &DAG,
14964 TargetLowering::DAGCombinerInfo &DCI) {
14965 // BT ignores high bits in the bit index operand.
14966 SDValue Op1 = N->getOperand(1);
14967 if (Op1.hasOneUse()) {
14968 unsigned BitWidth = Op1.getValueSizeInBits();
14969 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14970 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014971 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14972 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014973 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014974 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14975 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14976 DCI.CommitTargetLoweringOpt(TLO);
14977 }
14978 return SDValue();
14979}
Chris Lattner83e6c992006-10-04 06:57:07 +000014980
Eli Friedman7a5e5552009-06-07 06:52:44 +000014981static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14982 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014983 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014984 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014985 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014986 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014987 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014988 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014989 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014990 }
14991 return SDValue();
14992}
14993
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014994static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14995 TargetLowering::DAGCombinerInfo &DCI,
14996 const X86Subtarget *Subtarget) {
14997 if (!DCI.isBeforeLegalizeOps())
14998 return SDValue();
14999
Craig Topper3ef43cf2012-04-24 06:36:35 +000015000 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015001 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015002
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015003 EVT VT = N->getValueType(0);
15004 SDValue Op = N->getOperand(0);
15005 EVT OpVT = Op.getValueType();
15006 DebugLoc dl = N->getDebugLoc();
15007
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015008 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15009 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015010
Craig Topper3ef43cf2012-04-24 06:36:35 +000015011 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015012 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015013
15014 // Optimize vectors in AVX mode
15015 // Sign extend v8i16 to v8i32 and
15016 // v4i32 to v4i64
15017 //
15018 // Divide input vector into two parts
15019 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15020 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15021 // concat the vectors to original VT
15022
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015023 unsigned NumElems = OpVT.getVectorNumElements();
15024 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015025 for (unsigned i = 0; i != NumElems/2; ++i)
15026 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015027
15028 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015029 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015030
15031 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015032 for (unsigned i = 0; i != NumElems/2; ++i)
15033 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015034
15035 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015036 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015037
Craig Topper3ef43cf2012-04-24 06:36:35 +000015038 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015039 VT.getVectorNumElements()/2);
15040
Craig Topper3ef43cf2012-04-24 06:36:35 +000015041 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015042 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15043
15044 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15045 }
15046 return SDValue();
15047}
15048
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015049static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015050 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015051 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015052 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15053 // (and (i32 x86isd::setcc_carry), 1)
15054 // This eliminates the zext. This transformation is necessary because
15055 // ISD::SETCC is always legalized to i8.
15056 DebugLoc dl = N->getDebugLoc();
15057 SDValue N0 = N->getOperand(0);
15058 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015059 EVT OpVT = N0.getValueType();
15060
Evan Cheng2e489c42009-12-16 00:53:11 +000015061 if (N0.getOpcode() == ISD::AND &&
15062 N0.hasOneUse() &&
15063 N0.getOperand(0).hasOneUse()) {
15064 SDValue N00 = N0.getOperand(0);
15065 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15066 return SDValue();
15067 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15068 if (!C || C->getZExtValue() != 1)
15069 return SDValue();
15070 return DAG.getNode(ISD::AND, dl, VT,
15071 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15072 N00.getOperand(0), N00.getOperand(1)),
15073 DAG.getConstant(1, VT));
15074 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015075
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015076 // Optimize vectors in AVX mode:
15077 //
15078 // v8i16 -> v8i32
15079 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15080 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15081 // Concat upper and lower parts.
15082 //
15083 // v4i32 -> v4i64
15084 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15085 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15086 // Concat upper and lower parts.
15087 //
Craig Topperc16f8512012-04-25 06:39:39 +000015088 if (!DCI.isBeforeLegalizeOps())
15089 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015090
Craig Topperc16f8512012-04-25 06:39:39 +000015091 if (!Subtarget->hasAVX())
15092 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015093
Craig Topperc16f8512012-04-25 06:39:39 +000015094 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15095 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015096
Craig Topperc16f8512012-04-25 06:39:39 +000015097 if (Subtarget->hasAVX2())
15098 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015099
Craig Topperc16f8512012-04-25 06:39:39 +000015100 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15101 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15102 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015103
Craig Topperc16f8512012-04-25 06:39:39 +000015104 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15105 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015106
Craig Topperc16f8512012-04-25 06:39:39 +000015107 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15108 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15109
15110 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015111 }
15112
Evan Cheng2e489c42009-12-16 00:53:11 +000015113 return SDValue();
15114}
15115
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015116// Optimize x == -y --> x+y == 0
15117// x != -y --> x+y != 0
15118static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15119 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15120 SDValue LHS = N->getOperand(0);
15121 SDValue RHS = N->getOperand(1);
15122
15123 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15124 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15125 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15126 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15127 LHS.getValueType(), RHS, LHS.getOperand(1));
15128 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15129 addV, DAG.getConstant(0, addV.getValueType()), CC);
15130 }
15131 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15132 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15133 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15134 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15135 RHS.getValueType(), LHS, RHS.getOperand(1));
15136 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15137 addV, DAG.getConstant(0, addV.getValueType()), CC);
15138 }
15139 return SDValue();
15140}
15141
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015142// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15143static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15144 unsigned X86CC = N->getConstantOperandVal(0);
15145 SDValue EFLAG = N->getOperand(1);
15146 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015147
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015148 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15149 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15150 // cases.
15151 if (X86CC == X86::COND_B)
15152 return DAG.getNode(ISD::AND, DL, MVT::i8,
15153 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15154 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15155 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015156
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015157 return SDValue();
15158}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015159
Craig Topper7fd5e162012-04-24 06:02:29 +000015160static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015161 SDValue Op0 = N->getOperand(0);
15162 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015163
15164 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015165 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015166 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015167 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015168 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15169 // Notice that we use SINT_TO_FP because we know that the high bits
15170 // are zero and SINT_TO_FP is better supported by the hardware.
15171 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15172 }
15173
15174 return SDValue();
15175}
15176
Benjamin Kramer1396c402011-06-18 11:09:41 +000015177static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15178 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015179 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015180 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015181
15182 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015183 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015184 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015185 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015186 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15187 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15188 }
15189
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015190 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15191 // a 32-bit target where SSE doesn't support i64->FP operations.
15192 if (Op0.getOpcode() == ISD::LOAD) {
15193 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15194 EVT VT = Ld->getValueType(0);
15195 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15196 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15197 !XTLI->getSubtarget()->is64Bit() &&
15198 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015199 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15200 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015201 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15202 return FILDChain;
15203 }
15204 }
15205 return SDValue();
15206}
15207
Craig Topper7fd5e162012-04-24 06:02:29 +000015208static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15209 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015210
15211 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015212 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15213 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015214 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015215 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15216 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15217 }
15218
15219 return SDValue();
15220}
15221
Chris Lattner23a01992010-12-20 01:37:09 +000015222// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15223static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15224 X86TargetLowering::DAGCombinerInfo &DCI) {
15225 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15226 // the result is either zero or one (depending on the input carry bit).
15227 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15228 if (X86::isZeroNode(N->getOperand(0)) &&
15229 X86::isZeroNode(N->getOperand(1)) &&
15230 // We don't have a good way to replace an EFLAGS use, so only do this when
15231 // dead right now.
15232 SDValue(N, 1).use_empty()) {
15233 DebugLoc DL = N->getDebugLoc();
15234 EVT VT = N->getValueType(0);
15235 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15236 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15237 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15238 DAG.getConstant(X86::COND_B,MVT::i8),
15239 N->getOperand(2)),
15240 DAG.getConstant(1, VT));
15241 return DCI.CombineTo(N, Res1, CarryOut);
15242 }
15243
15244 return SDValue();
15245}
15246
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015247// fold (add Y, (sete X, 0)) -> adc 0, Y
15248// (add Y, (setne X, 0)) -> sbb -1, Y
15249// (sub (sete X, 0), Y) -> sbb 0, Y
15250// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015251static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015252 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015253
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015254 // Look through ZExts.
15255 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15256 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15257 return SDValue();
15258
15259 SDValue SetCC = Ext.getOperand(0);
15260 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15261 return SDValue();
15262
15263 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15264 if (CC != X86::COND_E && CC != X86::COND_NE)
15265 return SDValue();
15266
15267 SDValue Cmp = SetCC.getOperand(1);
15268 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015269 !X86::isZeroNode(Cmp.getOperand(1)) ||
15270 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015271 return SDValue();
15272
15273 SDValue CmpOp0 = Cmp.getOperand(0);
15274 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15275 DAG.getConstant(1, CmpOp0.getValueType()));
15276
15277 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15278 if (CC == X86::COND_NE)
15279 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15280 DL, OtherVal.getValueType(), OtherVal,
15281 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15282 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15283 DL, OtherVal.getValueType(), OtherVal,
15284 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15285}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015286
Craig Topper54f952a2011-11-19 09:02:40 +000015287/// PerformADDCombine - Do target-specific dag combines on integer adds.
15288static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15289 const X86Subtarget *Subtarget) {
15290 EVT VT = N->getValueType(0);
15291 SDValue Op0 = N->getOperand(0);
15292 SDValue Op1 = N->getOperand(1);
15293
15294 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015295 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015296 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015297 isHorizontalBinOp(Op0, Op1, true))
15298 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15299
15300 return OptimizeConditionalInDecrement(N, DAG);
15301}
15302
15303static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15304 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015305 SDValue Op0 = N->getOperand(0);
15306 SDValue Op1 = N->getOperand(1);
15307
15308 // X86 can't encode an immediate LHS of a sub. See if we can push the
15309 // negation into a preceding instruction.
15310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015311 // If the RHS of the sub is a XOR with one use and a constant, invert the
15312 // immediate. Then add one to the LHS of the sub so we can turn
15313 // X-Y -> X+~Y+1, saving one register.
15314 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15315 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015316 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015317 EVT VT = Op0.getValueType();
15318 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15319 Op1.getOperand(0),
15320 DAG.getConstant(~XorC, VT));
15321 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015322 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015323 }
15324 }
15325
Craig Topper54f952a2011-11-19 09:02:40 +000015326 // Try to synthesize horizontal adds from adds of shuffles.
15327 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015328 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015329 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15330 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015331 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15332
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015333 return OptimizeConditionalInDecrement(N, DAG);
15334}
15335
Dan Gohman475871a2008-07-27 21:46:04 +000015336SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015337 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015338 SelectionDAG &DAG = DCI.DAG;
15339 switch (N->getOpcode()) {
15340 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015341 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015342 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015343 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015344 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015345 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015346 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15347 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015348 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015349 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015350 case ISD::SHL:
15351 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015352 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015353 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015354 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015355 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015356 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015357 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015358 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015359 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015360 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015361 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15362 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015363 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015364 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15365 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015366 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015367 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015368 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015369 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015370 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015371 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015372 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015373 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015374 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015375 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015376 case X86ISD::UNPCKH:
15377 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015378 case X86ISD::MOVHLPS:
15379 case X86ISD::MOVLHPS:
15380 case X86ISD::PSHUFD:
15381 case X86ISD::PSHUFHW:
15382 case X86ISD::PSHUFLW:
15383 case X86ISD::MOVSS:
15384 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015385 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015386 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015387 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015388 }
15389
Dan Gohman475871a2008-07-27 21:46:04 +000015390 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015391}
15392
Evan Chenge5b51ac2010-04-17 06:13:15 +000015393/// isTypeDesirableForOp - Return true if the target has native support for
15394/// the specified value type and it is 'desirable' to use the type for the
15395/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15396/// instruction encodings are longer and some i16 instructions are slow.
15397bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15398 if (!isTypeLegal(VT))
15399 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015400 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015401 return true;
15402
15403 switch (Opc) {
15404 default:
15405 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015406 case ISD::LOAD:
15407 case ISD::SIGN_EXTEND:
15408 case ISD::ZERO_EXTEND:
15409 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015410 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015411 case ISD::SRL:
15412 case ISD::SUB:
15413 case ISD::ADD:
15414 case ISD::MUL:
15415 case ISD::AND:
15416 case ISD::OR:
15417 case ISD::XOR:
15418 return false;
15419 }
15420}
15421
15422/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015423/// beneficial for dag combiner to promote the specified node. If true, it
15424/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015425bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015426 EVT VT = Op.getValueType();
15427 if (VT != MVT::i16)
15428 return false;
15429
Evan Cheng4c26e932010-04-19 19:29:22 +000015430 bool Promote = false;
15431 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015432 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015433 default: break;
15434 case ISD::LOAD: {
15435 LoadSDNode *LD = cast<LoadSDNode>(Op);
15436 // If the non-extending load has a single use and it's not live out, then it
15437 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015438 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15439 Op.hasOneUse()*/) {
15440 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15441 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15442 // The only case where we'd want to promote LOAD (rather then it being
15443 // promoted as an operand is when it's only use is liveout.
15444 if (UI->getOpcode() != ISD::CopyToReg)
15445 return false;
15446 }
15447 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015448 Promote = true;
15449 break;
15450 }
15451 case ISD::SIGN_EXTEND:
15452 case ISD::ZERO_EXTEND:
15453 case ISD::ANY_EXTEND:
15454 Promote = true;
15455 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015456 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015457 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015458 SDValue N0 = Op.getOperand(0);
15459 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015460 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015461 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015462 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015463 break;
15464 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015465 case ISD::ADD:
15466 case ISD::MUL:
15467 case ISD::AND:
15468 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015469 case ISD::XOR:
15470 Commute = true;
15471 // fallthrough
15472 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015473 SDValue N0 = Op.getOperand(0);
15474 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015475 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015476 return false;
15477 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015478 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015479 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015480 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015481 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015482 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015483 }
15484 }
15485
15486 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015487 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015488}
15489
Evan Cheng60c07e12006-07-05 22:17:51 +000015490//===----------------------------------------------------------------------===//
15491// X86 Inline Assembly Support
15492//===----------------------------------------------------------------------===//
15493
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015494namespace {
15495 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015496 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015497 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015498
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015499 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015500 StringRef piece(*args[i]);
15501 if (!s.startswith(piece)) // Check if the piece matches.
15502 return false;
15503
15504 s = s.substr(piece.size());
15505 StringRef::size_type pos = s.find_first_not_of(" \t");
15506 if (pos == 0) // We matched a prefix.
15507 return false;
15508
15509 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015510 }
15511
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015512 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015513 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015514 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015515}
15516
Chris Lattnerb8105652009-07-20 17:51:36 +000015517bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15518 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015519
15520 std::string AsmStr = IA->getAsmString();
15521
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015522 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15523 if (!Ty || Ty->getBitWidth() % 16 != 0)
15524 return false;
15525
Chris Lattnerb8105652009-07-20 17:51:36 +000015526 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015527 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015528 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015529
15530 switch (AsmPieces.size()) {
15531 default: return false;
15532 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015533 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015534 // we will turn this bswap into something that will be lowered to logical
15535 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15536 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015537 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015538 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15539 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15540 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15541 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15542 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15543 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015544 // No need to check constraints, nothing other than the equivalent of
15545 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015546 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015547 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015548
Chris Lattnerb8105652009-07-20 17:51:36 +000015549 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015550 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015551 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015552 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15553 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015554 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015555 const std::string &ConstraintsStr = IA->getConstraintString();
15556 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015557 std::sort(AsmPieces.begin(), AsmPieces.end());
15558 if (AsmPieces.size() == 4 &&
15559 AsmPieces[0] == "~{cc}" &&
15560 AsmPieces[1] == "~{dirflag}" &&
15561 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015562 AsmPieces[3] == "~{fpsr}")
15563 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015564 }
15565 break;
15566 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015567 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015568 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015569 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15570 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15571 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015572 AsmPieces.clear();
15573 const std::string &ConstraintsStr = IA->getConstraintString();
15574 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15575 std::sort(AsmPieces.begin(), AsmPieces.end());
15576 if (AsmPieces.size() == 4 &&
15577 AsmPieces[0] == "~{cc}" &&
15578 AsmPieces[1] == "~{dirflag}" &&
15579 AsmPieces[2] == "~{flags}" &&
15580 AsmPieces[3] == "~{fpsr}")
15581 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015582 }
Evan Cheng55d42002011-01-08 01:24:27 +000015583
15584 if (CI->getType()->isIntegerTy(64)) {
15585 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15586 if (Constraints.size() >= 2 &&
15587 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15588 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15589 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015590 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15591 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15592 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015593 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015594 }
15595 }
15596 break;
15597 }
15598 return false;
15599}
15600
15601
15602
Chris Lattnerf4dff842006-07-11 02:54:03 +000015603/// getConstraintType - Given a constraint letter, return the type of
15604/// constraint it is for this target.
15605X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015606X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15607 if (Constraint.size() == 1) {
15608 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015609 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015610 case 'q':
15611 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015612 case 'f':
15613 case 't':
15614 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015615 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015616 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015617 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015618 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015619 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015620 case 'a':
15621 case 'b':
15622 case 'c':
15623 case 'd':
15624 case 'S':
15625 case 'D':
15626 case 'A':
15627 return C_Register;
15628 case 'I':
15629 case 'J':
15630 case 'K':
15631 case 'L':
15632 case 'M':
15633 case 'N':
15634 case 'G':
15635 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015636 case 'e':
15637 case 'Z':
15638 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015639 default:
15640 break;
15641 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015642 }
Chris Lattner4234f572007-03-25 02:14:49 +000015643 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015644}
15645
John Thompson44ab89e2010-10-29 17:29:13 +000015646/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015647/// This object must already have been set up with the operand type
15648/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015649TargetLowering::ConstraintWeight
15650 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015651 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015652 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015653 Value *CallOperandVal = info.CallOperandVal;
15654 // If we don't have a value, we can't do a match,
15655 // but allow it at the lowest weight.
15656 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015657 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015658 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015659 // Look at the constraint type.
15660 switch (*constraint) {
15661 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015662 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15663 case 'R':
15664 case 'q':
15665 case 'Q':
15666 case 'a':
15667 case 'b':
15668 case 'c':
15669 case 'd':
15670 case 'S':
15671 case 'D':
15672 case 'A':
15673 if (CallOperandVal->getType()->isIntegerTy())
15674 weight = CW_SpecificReg;
15675 break;
15676 case 'f':
15677 case 't':
15678 case 'u':
15679 if (type->isFloatingPointTy())
15680 weight = CW_SpecificReg;
15681 break;
15682 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015683 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015684 weight = CW_SpecificReg;
15685 break;
15686 case 'x':
15687 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015688 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015689 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015690 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015691 break;
15692 case 'I':
15693 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15694 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015695 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015696 }
15697 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015698 case 'J':
15699 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15700 if (C->getZExtValue() <= 63)
15701 weight = CW_Constant;
15702 }
15703 break;
15704 case 'K':
15705 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15706 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15707 weight = CW_Constant;
15708 }
15709 break;
15710 case 'L':
15711 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15712 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15713 weight = CW_Constant;
15714 }
15715 break;
15716 case 'M':
15717 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15718 if (C->getZExtValue() <= 3)
15719 weight = CW_Constant;
15720 }
15721 break;
15722 case 'N':
15723 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15724 if (C->getZExtValue() <= 0xff)
15725 weight = CW_Constant;
15726 }
15727 break;
15728 case 'G':
15729 case 'C':
15730 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15731 weight = CW_Constant;
15732 }
15733 break;
15734 case 'e':
15735 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15736 if ((C->getSExtValue() >= -0x80000000LL) &&
15737 (C->getSExtValue() <= 0x7fffffffLL))
15738 weight = CW_Constant;
15739 }
15740 break;
15741 case 'Z':
15742 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15743 if (C->getZExtValue() <= 0xffffffff)
15744 weight = CW_Constant;
15745 }
15746 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015747 }
15748 return weight;
15749}
15750
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015751/// LowerXConstraint - try to replace an X constraint, which matches anything,
15752/// with another that has more specific requirements based on the type of the
15753/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015754const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015755LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015756 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15757 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015758 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015759 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015760 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015761 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015762 return "x";
15763 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015764
Chris Lattner5e764232008-04-26 23:02:14 +000015765 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015766}
15767
Chris Lattner48884cd2007-08-25 00:47:38 +000015768/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15769/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015770void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015771 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015772 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015773 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015774 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015775
Eric Christopher100c8332011-06-02 23:16:42 +000015776 // Only support length 1 constraints for now.
15777 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015778
Eric Christopher100c8332011-06-02 23:16:42 +000015779 char ConstraintLetter = Constraint[0];
15780 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015781 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015782 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015783 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015784 if (C->getZExtValue() <= 31) {
15785 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015786 break;
15787 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015788 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015789 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015790 case 'J':
15791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015792 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015793 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15794 break;
15795 }
15796 }
15797 return;
15798 case 'K':
15799 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015800 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015801 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15802 break;
15803 }
15804 }
15805 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015806 case 'N':
15807 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015808 if (C->getZExtValue() <= 255) {
15809 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015810 break;
15811 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015812 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015813 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015814 case 'e': {
15815 // 32-bit signed value
15816 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015817 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15818 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015819 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015820 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015821 break;
15822 }
15823 // FIXME gcc accepts some relocatable values here too, but only in certain
15824 // memory models; it's complicated.
15825 }
15826 return;
15827 }
15828 case 'Z': {
15829 // 32-bit unsigned value
15830 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015831 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15832 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015833 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15834 break;
15835 }
15836 }
15837 // FIXME gcc accepts some relocatable values here too, but only in certain
15838 // memory models; it's complicated.
15839 return;
15840 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015841 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015842 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015843 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015844 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015845 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015846 break;
15847 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015848
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015849 // In any sort of PIC mode addresses need to be computed at runtime by
15850 // adding in a register or some sort of table lookup. These can't
15851 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015852 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015853 return;
15854
Chris Lattnerdc43a882007-05-03 16:52:29 +000015855 // If we are in non-pic codegen mode, we allow the address of a global (with
15856 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015857 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015858 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015859
Chris Lattner49921962009-05-08 18:23:14 +000015860 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15861 while (1) {
15862 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15863 Offset += GA->getOffset();
15864 break;
15865 } else if (Op.getOpcode() == ISD::ADD) {
15866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15867 Offset += C->getZExtValue();
15868 Op = Op.getOperand(0);
15869 continue;
15870 }
15871 } else if (Op.getOpcode() == ISD::SUB) {
15872 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15873 Offset += -C->getZExtValue();
15874 Op = Op.getOperand(0);
15875 continue;
15876 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015877 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015878
Chris Lattner49921962009-05-08 18:23:14 +000015879 // Otherwise, this isn't something we can handle, reject it.
15880 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015881 }
Eric Christopherfd179292009-08-27 18:07:15 +000015882
Dan Gohman46510a72010-04-15 01:51:59 +000015883 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015884 // If we require an extra load to get this address, as in PIC mode, we
15885 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015886 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15887 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015888 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015889
Devang Patel0d881da2010-07-06 22:08:15 +000015890 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15891 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015892 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015893 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015894 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015895
Gabor Greifba36cb52008-08-28 21:40:38 +000015896 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015897 Ops.push_back(Result);
15898 return;
15899 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015900 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015901}
15902
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015903std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015904X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015905 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015906 // First, see if this is a constraint that directly corresponds to an LLVM
15907 // register class.
15908 if (Constraint.size() == 1) {
15909 // GCC Constraint Letters
15910 switch (Constraint[0]) {
15911 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015912 // TODO: Slight differences here in allocation order and leaving
15913 // RIP in the class. Do they matter any more here than they do
15914 // in the normal allocation?
15915 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15916 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015917 if (VT == MVT::i32 || VT == MVT::f32)
15918 return std::make_pair(0U, &X86::GR32RegClass);
15919 if (VT == MVT::i16)
15920 return std::make_pair(0U, &X86::GR16RegClass);
15921 if (VT == MVT::i8 || VT == MVT::i1)
15922 return std::make_pair(0U, &X86::GR8RegClass);
15923 if (VT == MVT::i64 || VT == MVT::f64)
15924 return std::make_pair(0U, &X86::GR64RegClass);
15925 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015926 }
15927 // 32-bit fallthrough
15928 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015929 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015930 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15931 if (VT == MVT::i16)
15932 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15933 if (VT == MVT::i8 || VT == MVT::i1)
15934 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15935 if (VT == MVT::i64)
15936 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015937 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015938 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015939 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015940 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015941 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015942 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015943 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015944 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015945 return std::make_pair(0U, &X86::GR32RegClass);
15946 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015947 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015948 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015949 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015950 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015951 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015952 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015953 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15954 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015955 case 'f': // FP Stack registers.
15956 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15957 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015958 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015959 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015960 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015961 return std::make_pair(0U, &X86::RFP64RegClass);
15962 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015963 case 'y': // MMX_REGS if MMX allowed.
15964 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015965 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015966 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015967 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015968 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015969 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015970 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015971
Owen Anderson825b72b2009-08-11 20:47:22 +000015972 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015973 default: break;
15974 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015975 case MVT::f32:
15976 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015977 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015978 case MVT::f64:
15979 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015980 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015981 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015982 case MVT::v16i8:
15983 case MVT::v8i16:
15984 case MVT::v4i32:
15985 case MVT::v2i64:
15986 case MVT::v4f32:
15987 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015988 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015989 // AVX types.
15990 case MVT::v32i8:
15991 case MVT::v16i16:
15992 case MVT::v8i32:
15993 case MVT::v4i64:
15994 case MVT::v8f32:
15995 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015996 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015997 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015998 break;
15999 }
16000 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016001
Chris Lattnerf76d1802006-07-31 23:26:50 +000016002 // Use the default implementation in TargetLowering to convert the register
16003 // constraint into a member of a register class.
16004 std::pair<unsigned, const TargetRegisterClass*> Res;
16005 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016006
16007 // Not found as a standard register?
16008 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016009 // Map st(0) -> st(7) -> ST0
16010 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16011 tolower(Constraint[1]) == 's' &&
16012 tolower(Constraint[2]) == 't' &&
16013 Constraint[3] == '(' &&
16014 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16015 Constraint[5] == ')' &&
16016 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016017
Chris Lattner56d77c72009-09-13 22:41:48 +000016018 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016019 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016020 return Res;
16021 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016022
Chris Lattner56d77c72009-09-13 22:41:48 +000016023 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016024 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016025 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016026 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016027 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016028 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016029
16030 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016031 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016032 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016033 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016034 return Res;
16035 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016036
Dale Johannesen330169f2008-11-13 21:52:36 +000016037 // 'A' means EAX + EDX.
16038 if (Constraint == "A") {
16039 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016040 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016041 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016042 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016043 return Res;
16044 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016045
Chris Lattnerf76d1802006-07-31 23:26:50 +000016046 // Otherwise, check to see if this is a register class of the wrong value
16047 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16048 // turn into {ax},{dx}.
16049 if (Res.second->hasType(VT))
16050 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016051
Chris Lattnerf76d1802006-07-31 23:26:50 +000016052 // All of the single-register GCC register classes map their values onto
16053 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16054 // really want an 8-bit or 32-bit register, map to the appropriate register
16055 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016056 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016057 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016058 unsigned DestReg = 0;
16059 switch (Res.first) {
16060 default: break;
16061 case X86::AX: DestReg = X86::AL; break;
16062 case X86::DX: DestReg = X86::DL; break;
16063 case X86::CX: DestReg = X86::CL; break;
16064 case X86::BX: DestReg = X86::BL; break;
16065 }
16066 if (DestReg) {
16067 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016068 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016069 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016070 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016071 unsigned DestReg = 0;
16072 switch (Res.first) {
16073 default: break;
16074 case X86::AX: DestReg = X86::EAX; break;
16075 case X86::DX: DestReg = X86::EDX; break;
16076 case X86::CX: DestReg = X86::ECX; break;
16077 case X86::BX: DestReg = X86::EBX; break;
16078 case X86::SI: DestReg = X86::ESI; break;
16079 case X86::DI: DestReg = X86::EDI; break;
16080 case X86::BP: DestReg = X86::EBP; break;
16081 case X86::SP: DestReg = X86::ESP; break;
16082 }
16083 if (DestReg) {
16084 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016085 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016086 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016087 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016088 unsigned DestReg = 0;
16089 switch (Res.first) {
16090 default: break;
16091 case X86::AX: DestReg = X86::RAX; break;
16092 case X86::DX: DestReg = X86::RDX; break;
16093 case X86::CX: DestReg = X86::RCX; break;
16094 case X86::BX: DestReg = X86::RBX; break;
16095 case X86::SI: DestReg = X86::RSI; break;
16096 case X86::DI: DestReg = X86::RDI; break;
16097 case X86::BP: DestReg = X86::RBP; break;
16098 case X86::SP: DestReg = X86::RSP; break;
16099 }
16100 if (DestReg) {
16101 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016102 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016103 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016104 }
Craig Topperc9099502012-04-20 06:31:50 +000016105 } else if (Res.second == &X86::FR32RegClass ||
16106 Res.second == &X86::FR64RegClass ||
16107 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016108 // Handle references to XMM physical registers that got mapped into the
16109 // wrong class. This can happen with constraints like {xmm0} where the
16110 // target independent register mapper will just pick the first match it can
16111 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016112 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016113 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016114 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016115 Res.second = &X86::FR64RegClass;
16116 else if (X86::VR128RegClass.hasType(VT))
16117 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016118 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016119
Chris Lattnerf76d1802006-07-31 23:26:50 +000016120 return Res;
16121}