blob: 203c8733aae6b1a5f75a69111f2ed0395be599ef [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001246 // Predictable cmov don't hurt on atom because it's in-order.
1247 predictableSelectIsExpensive = !Subtarget->isAtom();
1248
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001249 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252
Duncan Sands28b77e92011-09-06 19:07:46 +00001253EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1254 if (!VT.isVector()) return MVT::i8;
1255 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256}
1257
1258
Evan Cheng29286502008-01-23 23:17:41 +00001259/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1260/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (MaxAlign == 16)
1263 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 if (VTy->getBitWidth() == 128)
1266 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 unsigned EltAlign = 0;
1269 getMaxByValAlign(ATy->getElementType(), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1274 unsigned EltAlign = 0;
1275 getMaxByValAlign(STy->getElementType(i), EltAlign);
1276 if (EltAlign > MaxAlign)
1277 MaxAlign = EltAlign;
1278 if (MaxAlign == 16)
1279 break;
1280 }
1281 }
Evan Cheng29286502008-01-23 23:17:41 +00001282}
1283
1284/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1285/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001286/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1287/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (Subtarget->is64Bit()) {
1290 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001291 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001292 if (TyAlign > 8)
1293 return TyAlign;
1294 return 8;
1295 }
1296
Evan Cheng29286502008-01-23 23:17:41 +00001297 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001298 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001299 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001300 return Align;
1301}
Chris Lattner2b02a442007-02-25 08:29:00 +00001302
Evan Chengf0df0312008-05-15 08:39:06 +00001303/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// and store operations as a result of memset, memcpy, and memmove
1305/// lowering. If DstAlign is zero that means it's safe to destination
1306/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1307/// means there isn't a need to check it against alignment requirement,
1308/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001309/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001310/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1311/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1312/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313/// It returns EVT::Other if the type should be determined using generic
1314/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001315EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001316X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1317 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001318 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001319 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001321 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1322 // linux. This is because the stack realignment code can't handle certain
1323 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001325 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 (Subtarget->isUnalignedMemAccessFast() ||
1329 ((DstAlign == 0 || DstAlign >= 16) &&
1330 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001332 if (Subtarget->getStackAlignment() >= 32) {
1333 if (Subtarget->hasAVX2())
1334 return MVT::v8i32;
1335 if (Subtarget->hasAVX())
1336 return MVT::v8f32;
1337 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001343 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 // Do not use f64 to lower memcpy if source is string constant. It's
1347 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001349 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001350 }
Evan Chengf0df0312008-05-15 08:39:06 +00001351 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 return MVT::i64;
1353 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001354}
1355
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001356/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1357/// current function. The returned value is a member of the
1358/// MachineJumpTableInfo::JTEntryKind enum.
1359unsigned X86TargetLowering::getJumpTableEncoding() const {
1360 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1361 // symbol.
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1363 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001365
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001366 // Otherwise, use the normal jump table encoding heuristics.
1367 return TargetLowering::getJumpTableEncoding();
1368}
1369
Chris Lattnerc64daab2010-01-26 05:02:42 +00001370const MCExpr *
1371X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1372 const MachineBasicBlock *MBB,
1373 unsigned uid,MCContext &Ctx) const{
1374 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT());
1376 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1377 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001378 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1379 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380}
1381
Evan Chengcc415862007-11-09 01:32:10 +00001382/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1383/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001385 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001386 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001387 // This doesn't have DebugLoc associated with it, but is not really the
1388 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001389 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001390 return Table;
1391}
1392
Chris Lattner589c6f62010-01-26 06:28:43 +00001393/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1394/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1395/// MCExpr.
1396const MCExpr *X86TargetLowering::
1397getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1398 MCContext &Ctx) const {
1399 // X86-64 uses RIP relative addressing based on the jump table label.
1400 if (Subtarget->isPICStyleRIPRel())
1401 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1402
1403 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001404 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001405}
1406
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001407// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001408std::pair<const TargetRegisterClass*, uint8_t>
1409X86TargetLowering::findRepresentativeClass(EVT VT) const{
1410 const TargetRegisterClass *RRC = 0;
1411 uint8_t Cost = 1;
1412 switch (VT.getSimpleVT().SimpleTy) {
1413 default:
1414 return TargetLowering::findRepresentativeClass(VT);
1415 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = Subtarget->is64Bit() ?
1417 (const TargetRegisterClass*)&X86::GR64RegClass :
1418 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001420 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001422 break;
1423 case MVT::f32: case MVT::f64:
1424 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1425 case MVT::v4f32: case MVT::v2f64:
1426 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1427 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001429 break;
1430 }
1431 return std::make_pair(RRC, Cost);
1432}
1433
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001434bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1435 unsigned &Offset) const {
1436 if (!Subtarget->isTargetLinux())
1437 return false;
1438
1439 if (Subtarget->is64Bit()) {
1440 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1441 Offset = 0x28;
1442 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1443 AddressSpace = 256;
1444 else
1445 AddressSpace = 257;
1446 } else {
1447 // %gs:0x14 on i386
1448 Offset = 0x14;
1449 AddressSpace = 256;
1450 }
1451 return true;
1452}
1453
1454
Chris Lattner2b02a442007-02-25 08:29:00 +00001455//===----------------------------------------------------------------------===//
1456// Return Value Calling Convention Implementation
1457//===----------------------------------------------------------------------===//
1458
Chris Lattner59ed56b2007-02-28 04:55:35 +00001459#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001460
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461bool
Eric Christopher471e4222011-06-08 23:55:35 +00001462X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001463 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001467 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001468 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001469 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Chris Lattner9774c912007-02-27 05:28:59 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 RVLocs, *DAG.getContext());
1484 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Evan Chengdcea1632010-02-04 02:40:39 +00001486 // Add the regs to the liveout set for the function.
1487 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1490 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001495 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1496 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1498 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001500 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1502 CCValAssign &VA = RVLocs[i];
1503 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001505 EVT ValVT = ValToCopy.getValueType();
1506
Dale Johannesenc4510512010-09-24 19:05:48 +00001507 // If this is x86-64, and we disabled SSE, we can't return FP values,
1508 // or SSE or MMX vectors.
1509 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1510 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001511 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001512 report_fatal_error("SSE register return with SSE disabled");
1513 }
1514 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1515 // llvm-gcc has never done it right and no one has noticed, so this
1516 // should be OK for now.
1517 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001518 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001519 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1522 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (VA.getLocReg() == X86::ST0 ||
1524 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001525 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1526 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001527 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001529 RetOps.push_back(ValToCopy);
1530 // Don't emit a copytoreg.
1531 continue;
1532 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001533
Evan Cheng242b38b2009-02-23 09:03:22 +00001534 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1535 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001536 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001537 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001540 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1541 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 // If we don't have SSE2 available, convert to v4f32 so the generated
1543 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001544 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001546 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001547 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001549
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001551 Flag = Chain.getValue(1);
1552 }
Dan Gohman61a92132008-04-21 23:59:07 +00001553
1554 // The x86-64 ABI for returning structs by value requires that we copy
1555 // the sret argument into %rax for the return. We saved the argument into
1556 // a virtual register in the entry block, so now we copy the value out
1557 // and into %rax.
1558 if (Subtarget->is64Bit() &&
1559 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1560 MachineFunction &MF = DAG.getMachineFunction();
1561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1562 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001564 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001566
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001569
1570 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001571 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps[0] = Chain; // Update chain.
1575
1576 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001577 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001578 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
1580 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001582}
1583
Evan Chengbf010eb2012-04-10 01:51:00 +00001584bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 if (N->getNumValues() != 1)
1586 return false;
1587 if (!N->hasNUsesOfValue(1, 0))
1588 return false;
1589
Evan Chengbf010eb2012-04-10 01:51:00 +00001590 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001592 if (Copy->getOpcode() == ISD::CopyToReg) {
1593 // If the copy has a glue operand, we conservatively assume it isn't safe to
1594 // perform a tail call.
1595 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1596 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001597 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001598 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001599 return false;
1600
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604 if (UI->getOpcode() != X86ISD::RET_FLAG)
1605 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001606 HasRet = true;
1607 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609 if (!HasRet)
1610 return false;
1611
1612 Chain = TCChain;
1613 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614}
1615
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616EVT
1617X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001618 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001620 // TODO: Is this also valid on 32-bit?
1621 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001622 ReturnMVT = MVT::i8;
1623 else
1624 ReturnMVT = MVT::i32;
1625
1626 EVT MinVT = getRegisterType(Context, ReturnMVT);
1627 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001628}
1629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630/// LowerCallResult - Lower the result values of a call into the
1631/// appropriate copies out of appropriate physical registers.
1632///
1633SDValue
1634X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001635 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 const SmallVectorImpl<ISD::InputArg> &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001638 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001639
Chris Lattnere32bbf62007-02-28 07:09:55 +00001640 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001641 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001643 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001644 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001646
Chris Lattner3085e152007-02-25 08:59:22 +00001647 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001648 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001649 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001654 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001655 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 }
1657
Evan Cheng79fb3b42009-02-20 20:43:02 +00001658 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659
1660 // If this is a call to a function that returns an fp value on the floating
1661 // point stack, we must guarantee the the value is popped from the stack, so
1662 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001663 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 // instead.
1665 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1666 // If we prefer to use the value in xmm registers, copy it out as f80 and
1667 // use a truncate to move it from fp stack reg to xmm reg.
1668 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001670 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1671 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001672 Val = Chain.getValue(0);
1673
1674 // Round the f80 to the right size, which also moves it to the appropriate
1675 // xmm register.
1676 if (CopyVT != VA.getValVT())
1677 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1678 // This truncation won't change the value.
1679 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001680 } else {
1681 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1682 CopyVT, InFlag).getValue(1);
1683 Val = Chain.getValue(0);
1684 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001685 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001687 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001690}
1691
1692
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001695//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001696// StdCall calling convention seems to be standard for many Windows' API
1697// routines and around. It differs from C calling convention just a little:
1698// callee should clean up the stack, not caller. Symbols should be also
1699// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001700// For info on fast calling convention see Fast Calling Convention (tail call)
1701// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1706 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001708
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001710}
1711
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001712/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714static bool
1715ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1716 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001718
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001720}
1721
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001722/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1723/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724/// the specific parameter attribute. The copy will be passed as a byval
1725/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001726static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001727CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001728 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1729 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001730 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001731
Dale Johannesendd64c412009-02-04 00:33:20 +00001732 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001733 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001734 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001735}
1736
Chris Lattner29689432010-03-11 00:22:57 +00001737/// IsTailCallConvention - Return true if the calling convention is one that
1738/// supports tail call optimization.
1739static bool IsTailCallConvention(CallingConv::ID CC) {
1740 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1741}
1742
Evan Cheng485fafc2011-03-21 01:19:09 +00001743bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001744 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001745 return false;
1746
1747 CallSite CS(CI);
1748 CallingConv::ID CalleeCC = CS.getCallingConv();
1749 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1750 return false;
1751
1752 return true;
1753}
1754
Evan Cheng0c439eb2010-01-27 00:07:07 +00001755/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1756/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1758 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001759 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001760}
1761
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762SDValue
1763X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::InputArg> &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 const CCValAssign &VA,
1768 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001770 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1773 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001774 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001775 EVT ValVT;
1776
1777 // If value is passed by pointer we have address passed instead of the value
1778 // itself.
1779 if (VA.getLocInfo() == CCValAssign::Indirect)
1780 ValVT = VA.getLocVT();
1781 else
1782 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001783
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001784 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001786 // In case of tail call optimization mark all arguments mutable. Since they
1787 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001788 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001789 unsigned Bytes = Flags.getByValSize();
1790 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1791 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 return DAG.getFrameIndex(FI, getPointerTy());
1793 } else {
1794 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001795 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1797 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001798 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001799 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001800 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001801}
1802
Dan Gohman475871a2008-07-27 21:46:04 +00001803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 bool isVarArg,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl,
1809 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 SmallVectorImpl<SDValue> &InVals)
1811 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 const Function* Fn = MF.getFunction();
1816 if (Fn->hasExternalLinkage() &&
1817 Subtarget->isTargetCygMing() &&
1818 Fn->getName() == "main")
1819 FuncInfo->setForceFramePointer(true);
1820
Evan Cheng1bc78042006-04-26 01:20:17 +00001821 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001823 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001824 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner29689432010-03-11 00:22:57 +00001826 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1827 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001828
Chris Lattner638402b2007-02-28 07:00:42 +00001829 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001831 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001833
1834 // Allocate shadow area for Win64
1835 if (IsWin64) {
1836 CCInfo.AllocateStack(32, 8);
1837 }
1838
Duncan Sands45907662010-10-31 13:21:44 +00001839 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001842 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
1845 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1846 // places.
1847 assert(VA.getValNo() != LastVal &&
1848 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001849 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001854 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001863 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001867 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001870 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Devang Patel68e6bee2011-02-21 23:21:26 +00001872 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1876 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1877 // right size.
1878 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
1881 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001882 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 // Handle MMX values passed in XMM regs.
1889 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001890 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1891 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 } else
1893 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001894 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 } else {
1896 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899
1900 // If value is passed via pointer - do a load.
1901 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001902 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001903 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001904
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001906 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907
Dan Gohman61a92132008-04-21 23:59:07 +00001908 // The x86-64 ABI for returning structs by value requires that we copy
1909 // the sret argument into %rax for the return. Save the argument into
1910 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001911 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001912 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1913 unsigned Reg = FuncInfo->getSRetReturnReg();
1914 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001916 FuncInfo->setSRetReturnReg(Reg);
1917 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001920 }
1921
Chris Lattnerf39f7712007-02-28 05:46:49 +00001922 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001923 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001924 if (FuncIsMadeTailCallSafe(CallConv,
1925 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001927
Evan Cheng1bc78042006-04-26 01:20:17 +00001928 // If the function takes variable number of arguments, make a frame index for
1929 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001930 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001931 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1932 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001933 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 }
1935 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1937
1938 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1944 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1947 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1948 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001949 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
1952 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 // The XMM registers which might contain var arg parameters are shadowed
1954 // in their paired GPR. So we only need to save the GPR to their home
1955 // slots.
1956 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 } else {
1959 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1960 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961
Chad Rosier30450e82011-12-22 22:35:21 +00001962 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1963 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964 }
1965 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1966 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967
Devang Patel578efa92009-06-05 21:57:13 +00001968 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001969 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1972 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001973 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001974 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001975 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001976 // Kernel mode asks for SSE to be disabled, so don't push them
1977 // on the stack.
1978 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001979
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001981 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001982 // Get to the caller-allocated home save location. Add 8 to account
1983 // for the return address.
1984 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001986 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001987 // Fixup to set vararg frame on shadow area (4 x i64).
1988 if (NumIntRegs < 4)
1989 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 } else {
1991 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001992 // registers, then we must store them to their spots on the stack so
1993 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1995 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1996 FuncInfo->setRegSaveFrameIndex(
1997 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002003 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2004 getPointerTy());
2005 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2008 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002009 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002010 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002013 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002014 MachinePointerInfo::getFixedStack(
2015 FuncInfo->getRegSaveFrameIndex(), Offset),
2016 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2022 // Now store the XMM (fp + vector) parameter registers.
2023 SmallVector<SDValue, 11> SaveXMMOps;
2024 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Craig Topperc9099502012-04-20 06:31:50 +00002026 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002027 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2028 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2031 FuncInfo->getRegSaveFrameIndex()));
2032 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2033 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002037 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002038 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2039 SaveXMMOps.push_back(Val);
2040 }
2041 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2042 MVT::Other,
2043 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002045
2046 if (!MemOps.empty())
2047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2048 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002051
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002053 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2054 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002056 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002058 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002059 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2060 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002062 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 // RegSaveFrameIndex is X86-64 only.
2066 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002067 if (CallConv == CallingConv::X86_FastCall ||
2068 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 // fastcc functions can't have varargs.
2070 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 }
Evan Cheng25caf632006-05-23 21:06:34 +00002072
Rafael Espindola76927d752011-08-30 19:39:58 +00002073 FuncInfo->setArgumentStackSize(StackSize);
2074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002076}
2077
Dan Gohman475871a2008-07-27 21:46:04 +00002078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2080 SDValue StackPtr, SDValue Arg,
2081 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002082 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002084 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002088 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002089
2090 return DAG.getStore(Chain, dl, Arg, PtrOff,
2091 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002092 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002093}
2094
Bill Wendling64e87322009-01-16 19:25:27 +00002095/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002097SDValue
2098X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002099 SDValue &OutRetAddr, SDValue Chain,
2100 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002101 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002103 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002105
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002107 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002108 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110}
2111
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002112/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002114static SDValue
2115EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002117 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 // Store the return address to the appropriate stack slot.
2119 if (!FPDiff) return Chain;
2120 // Calculate the new stack slot for the return address.
2121 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002123 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002127 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002128 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 return Chain;
2130}
2131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002133X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002135 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002137 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 const SmallVectorImpl<ISD::InputArg> &Ins,
2139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002140 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 MachineFunction &MF = DAG.getMachineFunction();
2142 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002143 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002144 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002146 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147
Nick Lewycky22de16d2012-01-19 00:34:10 +00002148 if (MF.getTarget().Options.DisableTailCalls)
2149 isTailCall = false;
2150
Evan Cheng5f941932010-02-05 02:21:12 +00002151 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002152 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002153 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2154 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002155 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002156
2157 // Sibcalls are automatically detected tailcalls which do not require
2158 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002159 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002160 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002161
2162 if (isTailCall)
2163 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002164 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002165
Chris Lattner29689432010-03-11 00:22:57 +00002166 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2167 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168
Chris Lattner638402b2007-02-28 07:00:42 +00002169 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002171 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002173
2174 // Allocate shadow area for Win64
2175 if (IsWin64) {
2176 CCInfo.AllocateStack(32, 8);
2177 }
2178
Duncan Sands45907662010-10-31 13:21:44 +00002179 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Chris Lattner423c5f42007-02-28 05:31:48 +00002181 // Get a count of how many bytes are to be pushed on the stack.
2182 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002184 // This is a sibcall. The memory operands are available in caller's
2185 // own caller's stack.
2186 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002187 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2188 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002190
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002192 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002194 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2196 FPDiff = NumBytesCallerPushed - NumBytes;
2197
2198 // Set the delta of movement of the returnaddr stackslot.
2199 // But only set if delta is greater than previous delta.
2200 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2201 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2202 }
2203
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (!IsSibcall)
2205 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002208 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 if (isTailCall && FPDiff)
2210 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2211 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002212
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2214 SmallVector<SDValue, 8> MemOpChains;
2215 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002216
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002217 // Walk the register/memloc assignments, inserting copies/loads. In the case
2218 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002219 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2220 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002221 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002222 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002224 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 // Promote the value if needed.
2227 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002228 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 case CCValAssign::Full: break;
2230 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002235 break;
2236 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002237 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2238 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002239 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2241 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002242 } else
2243 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2244 break;
2245 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002246 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002248 case CCValAssign::Indirect: {
2249 // Store the argument.
2250 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002251 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002253 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002254 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002255 Arg = SpillSlot;
2256 break;
2257 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002259
Chris Lattner423c5f42007-02-28 05:31:48 +00002260 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2262 if (isVarArg && IsWin64) {
2263 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2264 // shadow reg if callee is a varargs function.
2265 unsigned ShadowReg = 0;
2266 switch (VA.getLocReg()) {
2267 case X86::XMM0: ShadowReg = X86::RCX; break;
2268 case X86::XMM1: ShadowReg = X86::RDX; break;
2269 case X86::XMM2: ShadowReg = X86::R8; break;
2270 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002272 if (ShadowReg)
2273 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002274 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002275 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002276 assert(VA.isMemLoc());
2277 if (StackPtr.getNode() == 0)
2278 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2279 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2280 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Evan Cheng32fe1032006-05-25 00:59:30 +00002284 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002286 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002287
Evan Cheng347d5f72006-04-28 21:29:37 +00002288 // Build a sequence of copy-to-reg nodes chained together with token chain
2289 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 // Tail call byval lowering might overwrite argument registers so in case of
2292 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002296 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 InFlag = Chain.getValue(1);
2298 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002299
Chris Lattner88e1fd52009-07-09 04:24:46 +00002300 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2302 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2305 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002306 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002307 InFlag);
2308 InFlag = Chain.getValue(1);
2309 } else {
2310 // If we are tail calling and generating PIC/GOT style code load the
2311 // address of the callee into ECX. The value in ecx is used as target of
2312 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2313 // for tail calls on PIC/GOT architectures. Normally we would just put the
2314 // address of GOT into ebx and then call target@PLT. But for tail calls
2315 // ebx would be restored (since ebx is callee saved) before jumping to the
2316 // target@PLT.
2317
2318 // Note: The actual moving to ECX is done further down.
2319 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2320 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2321 !G->getGlobal()->hasProtectedVisibility())
2322 Callee = LowerGlobalAddress(Callee, DAG);
2323 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002324 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002325 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002326 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002327
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002328 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 // From AMD64 ABI document:
2330 // For calls that may call functions that use varargs or stdargs
2331 // (prototype-less calls or calls to functions containing ellipsis (...) in
2332 // the declaration) %al is used as hidden argument to specify the number
2333 // of SSE registers used. The contents of %al do not need to match exactly
2334 // the number of registers, but must be an ubound on the number of SSE
2335 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002336
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002338 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2340 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2341 };
2342 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002343 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002344 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002345
Dale Johannesendd64c412009-02-04 00:33:20 +00002346 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 InFlag = Chain.getValue(1);
2349 }
2350
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002351
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002352 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 if (isTailCall) {
2354 // Force all the incoming stack arguments to be loaded from the stack
2355 // before any new outgoing arguments are stored to the stack, because the
2356 // outgoing stack slots may alias the incoming argument stack slots, and
2357 // the alias isn't otherwise explicit. This is slightly more conservative
2358 // than necessary, because it means that each store effectively depends
2359 // on every argument instead of just those arguments it would clobber.
2360 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2361
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SmallVector<SDValue, 8> MemOpChains2;
2363 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002365 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002366 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002367 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002368 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2369 CCValAssign &VA = ArgLocs[i];
2370 if (VA.isRegLoc())
2371 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002373 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 // Create frame index.
2376 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002377 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002378 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002380
Duncan Sands276dcbd2008-03-21 09:14:45 +00002381 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002382 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002384 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002385 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002386 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002387 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002388
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2390 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002393 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002394 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002396 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002397 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002398 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 }
2400 }
2401
2402 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002404 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002405
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 // Copy arguments to their registers.
2407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002408 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 InFlag = Chain.getValue(1);
2411 }
Dan Gohman475871a2008-07-27 21:46:04 +00002412 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002413
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002415 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002416 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002419 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2420 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2421 // In the 64-bit large code model, we have to make all calls
2422 // through a register, since the call instruction's 32-bit
2423 // pc-relative offset may not be large enough to hold the whole
2424 // address.
2425 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002426 // If the callee is a GlobalAddress node (quite common, every direct call
2427 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2428 // it.
2429
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002430 // We should use extra load for direct calls to dllimported functions in
2431 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002432 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002433 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002434 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002435 bool ExtraLoad = false;
2436 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002437
Chris Lattner48a7d022009-07-09 05:02:21 +00002438 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2439 // external symbols most go through the PLT in PIC mode. If the symbol
2440 // has hidden or protected visibility, or if it is static or local, then
2441 // we don't need to use the PLT - we can directly call it.
2442 if (Subtarget->isTargetELF() &&
2443 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002446 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002447 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002448 (!Subtarget->getTargetTriple().isMacOSX() ||
2449 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002450 // PC-relative references to external symbols should go through $stub,
2451 // unless we're building with the leopard linker or later, which
2452 // automatically synthesizes these stubs.
2453 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002454 } else if (Subtarget->isPICStyleRIPRel() &&
2455 isa<Function>(GV) &&
2456 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2457 // If the function is marked as non-lazy, generate an indirect call
2458 // which loads from the GOT directly. This avoids runtime overhead
2459 // at the cost of eager binding (and one extra byte of encoding).
2460 OpFlags = X86II::MO_GOTPCREL;
2461 WrapperKind = X86ISD::WrapperRIP;
2462 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002464
Devang Patel0d881da2010-07-06 22:08:15 +00002465 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002466 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002467
2468 // Add a wrapper if needed.
2469 if (WrapperKind != ISD::DELETED_NODE)
2470 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2471 // Add extra indirection if needed.
2472 if (ExtraLoad)
2473 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2474 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002475 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002476 }
Bill Wendling056292f2008-09-16 21:48:12 +00002477 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 unsigned char OpFlags = 0;
2479
Evan Cheng1bf891a2010-12-01 22:59:46 +00002480 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2481 // external symbols should go through the PLT.
2482 if (Subtarget->isTargetELF() &&
2483 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2484 OpFlags = X86II::MO_PLT;
2485 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002486 (!Subtarget->getTargetTriple().isMacOSX() ||
2487 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002488 // PC-relative references to external symbols should go through $stub,
2489 // unless we're building with the leopard linker or later, which
2490 // automatically synthesizes these stubs.
2491 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002492 }
Eric Christopherfd179292009-08-27 18:07:15 +00002493
Chris Lattner48a7d022009-07-09 05:02:21 +00002494 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2495 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002496 }
2497
Chris Lattnerd96d0722007-02-25 06:40:16 +00002498 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002499 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002500 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002501
Evan Chengf22f9b32010-02-06 03:28:46 +00002502 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002503 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2504 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002508 Ops.push_back(Chain);
2509 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002513
Gordon Henriksen86737662008-01-05 16:56:59 +00002514 // Add argument registers to the end of the list so that they are known live
2515 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002516 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2517 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2518 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Evan Cheng586ccac2008-03-18 23:36:35 +00002520 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002522 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2523
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002524 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002525 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002527
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002528 // Add a register mask operand representing the call-preserved registers.
2529 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2530 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2531 assert(Mask && "Missing call preserved mask for calling convention");
2532 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002533
Gabor Greifba36cb52008-08-28 21:40:38 +00002534 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002535 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002536
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002538 // We used to do:
2539 //// If this is the first return lowered for this function, add the regs
2540 //// to the liveout set for the function.
2541 // This isn't right, although it's probably harmless on x86; liveouts
2542 // should be computed from returns not tail calls. Consider a void
2543 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 return DAG.getNode(X86ISD::TC_RETURN, dl,
2545 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 }
2547
Dale Johannesenace16102009-02-03 19:33:06 +00002548 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002549 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002550
Chris Lattner2d297092006-05-23 18:50:38 +00002551 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002553 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2554 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002555 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002556 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2557 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002558 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002559 // pops the hidden struct pointer, so we have to push it back.
2560 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002561 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002562 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002564 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002565
Gordon Henriksenae636f82008-01-03 16:47:34 +00002566 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002567 if (!IsSibcall) {
2568 Chain = DAG.getCALLSEQ_END(Chain,
2569 DAG.getIntPtrConstant(NumBytes, true),
2570 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2571 true),
2572 InFlag);
2573 InFlag = Chain.getValue(1);
2574 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002575
Chris Lattner3085e152007-02-25 08:59:22 +00002576 // Handle result values, copying them out of physregs into vregs that we
2577 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2579 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002580}
2581
Evan Cheng25ab6902006-09-08 06:48:29 +00002582
2583//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002584// Fast Calling Convention (tail call) implementation
2585//===----------------------------------------------------------------------===//
2586
2587// Like std call, callee cleans arguments, convention except that ECX is
2588// reserved for storing the tail called function address. Only 2 registers are
2589// free for argument passing (inreg). Tail call optimization is performed
2590// provided:
2591// * tailcallopt is enabled
2592// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002593// On X86_64 architecture with GOT-style position independent code only local
2594// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002595// To keep the stack aligned according to platform abi the function
2596// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2597// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// If a tail called function callee has more arguments than the caller the
2599// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002600// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// original REtADDR, but before the saved framepointer or the spilled registers
2602// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2603// stack layout:
2604// arg1
2605// arg2
2606// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002607// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002608// move area ]
2609// (possible EBP)
2610// ESI
2611// EDI
2612// local1 ..
2613
2614/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2615/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002616unsigned
2617X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2618 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 MachineFunction &MF = DAG.getMachineFunction();
2620 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002621 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002623 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002625 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2627 // Number smaller than 12 so just add the difference.
2628 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2629 } else {
2630 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002631 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002632 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002633 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002634 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002635}
2636
Evan Cheng5f941932010-02-05 02:21:12 +00002637/// MatchingStackOffset - Return true if the given stack call argument is
2638/// already available in the same position (relatively) of the caller's
2639/// incoming argument stack.
2640static
2641bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2642 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2643 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002644 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2645 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002646 if (Arg.getOpcode() == ISD::CopyFromReg) {
2647 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002648 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002649 return false;
2650 MachineInstr *Def = MRI->getVRegDef(VR);
2651 if (!Def)
2652 return false;
2653 if (!Flags.isByVal()) {
2654 if (!TII->isLoadFromStackSlot(Def, FI))
2655 return false;
2656 } else {
2657 unsigned Opcode = Def->getOpcode();
2658 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2659 Def->getOperand(1).isFI()) {
2660 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002662 } else
2663 return false;
2664 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2666 if (Flags.isByVal())
2667 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002668 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 // define @foo(%struct.X* %A) {
2670 // tail call @bar(%struct.X* byval %A)
2671 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002672 return false;
2673 SDValue Ptr = Ld->getBasePtr();
2674 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2675 if (!FINode)
2676 return false;
2677 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002678 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002679 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002680 FI = FINode->getIndex();
2681 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 } else
2683 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002684
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002686 if (!MFI->isFixedObjectIndex(FI))
2687 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002688 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002689}
2690
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2692/// for tail call optimization. Targets which want to do tail call
2693/// optimization should implement this function.
2694bool
2695X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002696 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002698 bool isCalleeStructRet,
2699 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002700 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002701 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002702 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002704 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002705 CalleeCC != CallingConv::C)
2706 return false;
2707
Evan Cheng7096ae42010-01-29 06:45:59 +00002708 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002709 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002710 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002711 CallingConv::ID CallerCC = CallerF->getCallingConv();
2712 bool CCMatch = CallerCC == CalleeCC;
2713
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002714 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002715 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002716 return true;
2717 return false;
2718 }
2719
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002720 // Look for obvious safe cases to perform tail call optimization that do not
2721 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002722
Evan Cheng2c12cb42010-03-26 16:26:03 +00002723 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2724 // emit a special epilogue.
2725 if (RegInfo->needsStackRealignment(MF))
2726 return false;
2727
Evan Chenga375d472010-03-15 18:54:48 +00002728 // Also avoid sibcall optimization if either caller or callee uses struct
2729 // return semantics.
2730 if (isCalleeStructRet || isCallerStructRet)
2731 return false;
2732
Chad Rosier2416da32011-06-24 21:15:36 +00002733 // An stdcall caller is expected to clean up its arguments; the callee
2734 // isn't going to do that.
2735 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002739 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002740 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002741
2742 // Optimizing for varargs on Win64 is unlikely to be safe without
2743 // additional testing.
2744 if (Subtarget->isTargetWin64())
2745 return false;
2746
Chad Rosier871f6642011-05-18 19:59:50 +00002747 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002748 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002749 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002750
Chad Rosier871f6642011-05-18 19:59:50 +00002751 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2752 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2753 if (!ArgLocs[i].isRegLoc())
2754 return false;
2755 }
2756
Chad Rosier30450e82011-12-22 22:35:21 +00002757 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2758 // stack. Therefore, if it's not used by the call it is not safe to optimize
2759 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 bool Unused = false;
2761 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2762 if (!Ins[i].Used) {
2763 Unused = true;
2764 break;
2765 }
2766 }
2767 if (Unused) {
2768 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002770 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002772 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002773 CCValAssign &VA = RVLocs[i];
2774 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2775 return false;
2776 }
2777 }
2778
Evan Cheng13617962010-04-30 01:12:32 +00002779 // If the calling conventions do not match, then we'd better make sure the
2780 // results are returned in the same way as what the caller expects.
2781 if (!CCMatch) {
2782 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002783 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002784 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002785 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2786
2787 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002790 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2791
2792 if (RVLocs1.size() != RVLocs2.size())
2793 return false;
2794 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2795 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2796 return false;
2797 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2798 return false;
2799 if (RVLocs1[i].isRegLoc()) {
2800 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2801 return false;
2802 } else {
2803 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2804 return false;
2805 }
2806 }
2807 }
2808
Evan Chenga6bff982010-01-30 01:22:00 +00002809 // If the callee takes no arguments then go on to check the results of the
2810 // call.
2811 if (!Outs.empty()) {
2812 // Check if stack adjustment is needed. For now, do not do this if any
2813 // argument is passed on the stack.
2814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002815 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002816 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002817
2818 // Allocate shadow area for Win64
2819 if (Subtarget->isTargetWin64()) {
2820 CCInfo.AllocateStack(32, 8);
2821 }
2822
Duncan Sands45907662010-10-31 13:21:44 +00002823 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002824 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002825 MachineFunction &MF = DAG.getMachineFunction();
2826 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2827 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002828
2829 // Check if the arguments are already laid out in the right way as
2830 // the caller's fixed stack objects.
2831 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002832 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2833 const X86InstrInfo *TII =
2834 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002835 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2836 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002837 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002838 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002839 if (VA.getLocInfo() == CCValAssign::Indirect)
2840 return false;
2841 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002842 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2843 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002844 return false;
2845 }
2846 }
2847 }
Evan Cheng9c044672010-05-29 01:35:22 +00002848
2849 // If the tailcall address may be in a register, then make sure it's
2850 // possible to register allocate for it. In 32-bit, the call address can
2851 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002852 // callee-saved registers are restored. These happen to be the same
2853 // registers used to pass 'inreg' arguments so watch out for those.
2854 if (!Subtarget->is64Bit() &&
2855 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002856 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002857 unsigned NumInRegs = 0;
2858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2859 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002860 if (!VA.isRegLoc())
2861 continue;
2862 unsigned Reg = VA.getLocReg();
2863 switch (Reg) {
2864 default: break;
2865 case X86::EAX: case X86::EDX: case X86::ECX:
2866 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002867 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002868 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002869 }
2870 }
2871 }
Evan Chenga6bff982010-01-30 01:22:00 +00002872 }
Evan Chengb1712452010-01-27 06:25:16 +00002873
Evan Cheng86809cc2010-02-03 03:28:02 +00002874 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002875}
2876
Dan Gohman3df24e62008-09-03 23:12:08 +00002877FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002878X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2879 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002880}
2881
2882
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002883//===----------------------------------------------------------------------===//
2884// Other Lowering Hooks
2885//===----------------------------------------------------------------------===//
2886
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002887static bool MayFoldLoad(SDValue Op) {
2888 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2889}
2890
2891static bool MayFoldIntoStore(SDValue Op) {
2892 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2893}
2894
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895static bool isTargetShuffle(unsigned Opcode) {
2896 switch(Opcode) {
2897 default: return false;
2898 case X86ISD::PSHUFD:
2899 case X86ISD::PSHUFHW:
2900 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002901 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002902 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002903 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002904 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002905 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002906 case X86ISD::MOVLPS:
2907 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002908 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002909 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002910 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 case X86ISD::MOVSS:
2912 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002913 case X86ISD::UNPCKL:
2914 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002915 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002916 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002917 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002918 return true;
2919 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002920}
2921
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002922static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002923 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924 switch(Opc) {
2925 default: llvm_unreachable("Unknown x86 shuffle node");
2926 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002927 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002928 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002929 return DAG.getNode(Opc, dl, VT, V1);
2930 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002931}
2932
2933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002934 SDValue V1, unsigned TargetMask,
2935 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 switch(Opc) {
2937 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939 case X86ISD::PSHUFHW:
2940 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002941 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002942 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002943 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2944 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002945}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002946
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002948 SDValue V1, SDValue V2, unsigned TargetMask,
2949 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 switch(Opc) {
2951 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002952 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002953 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002954 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955 return DAG.getNode(Opc, dl, VT, V1, V2,
2956 DAG.getConstant(TargetMask, MVT::i8));
2957 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958}
2959
2960static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2961 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2962 switch(Opc) {
2963 default: llvm_unreachable("Unknown x86 shuffle node");
2964 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002965 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002966 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002967 case X86ISD::MOVLPS:
2968 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002969 case X86ISD::MOVSS:
2970 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002971 case X86ISD::UNPCKL:
2972 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002973 return DAG.getNode(Opc, dl, VT, V1, V2);
2974 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002975}
2976
Dan Gohmand858e902010-04-17 15:26:15 +00002977SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002978 MachineFunction &MF = DAG.getMachineFunction();
2979 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2980 int ReturnAddrIndex = FuncInfo->getRAIndex();
2981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982 if (ReturnAddrIndex == 0) {
2983 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002984 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002985 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002986 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002987 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002988 }
2989
Evan Cheng25ab6902006-09-08 06:48:29 +00002990 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002991}
2992
2993
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2995 bool hasSymbolicDisplacement) {
2996 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002997 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002998 return false;
2999
3000 // If we don't have a symbolic displacement - we don't have any extra
3001 // restrictions.
3002 if (!hasSymbolicDisplacement)
3003 return true;
3004
3005 // FIXME: Some tweaks might be needed for medium code model.
3006 if (M != CodeModel::Small && M != CodeModel::Kernel)
3007 return false;
3008
3009 // For small code model we assume that latest object is 16MB before end of 31
3010 // bits boundary. We may also accept pretty large negative constants knowing
3011 // that all objects are in the positive half of address space.
3012 if (M == CodeModel::Small && Offset < 16*1024*1024)
3013 return true;
3014
3015 // For kernel code model we know that all object resist in the negative half
3016 // of 32bits address space. We may not accept negative offsets, since they may
3017 // be just off and we may accept pretty large positive ones.
3018 if (M == CodeModel::Kernel && Offset > 0)
3019 return true;
3020
3021 return false;
3022}
3023
Evan Chengef41ff62011-06-23 17:54:54 +00003024/// isCalleePop - Determines whether the callee is required to pop its
3025/// own arguments. Callee pop is necessary to support tail calls.
3026bool X86::isCalleePop(CallingConv::ID CallingConv,
3027 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3028 if (IsVarArg)
3029 return false;
3030
3031 switch (CallingConv) {
3032 default:
3033 return false;
3034 case CallingConv::X86_StdCall:
3035 return !is64Bit;
3036 case CallingConv::X86_FastCall:
3037 return !is64Bit;
3038 case CallingConv::X86_ThisCall:
3039 return !is64Bit;
3040 case CallingConv::Fast:
3041 return TailCallOpt;
3042 case CallingConv::GHC:
3043 return TailCallOpt;
3044 }
3045}
3046
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3048/// specific condition code, returning the condition code and the LHS/RHS of the
3049/// comparison to make.
3050static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3051 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003052 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3054 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3055 // X > -1 -> X == 0, jump !sign.
3056 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003058 }
3059 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003060 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003062 }
3063 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003064 // X < 1 -> X <= 0
3065 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003067 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003068 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003069
Evan Chengd9558e02006-01-06 00:43:03 +00003070 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003071 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003072 case ISD::SETEQ: return X86::COND_E;
3073 case ISD::SETGT: return X86::COND_G;
3074 case ISD::SETGE: return X86::COND_GE;
3075 case ISD::SETLT: return X86::COND_L;
3076 case ISD::SETLE: return X86::COND_LE;
3077 case ISD::SETNE: return X86::COND_NE;
3078 case ISD::SETULT: return X86::COND_B;
3079 case ISD::SETUGT: return X86::COND_A;
3080 case ISD::SETULE: return X86::COND_BE;
3081 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003082 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003084
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003088 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3089 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3091 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003092 }
3093
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 switch (SetCCOpcode) {
3095 default: break;
3096 case ISD::SETOLT:
3097 case ISD::SETOLE:
3098 case ISD::SETUGT:
3099 case ISD::SETUGE:
3100 std::swap(LHS, RHS);
3101 break;
3102 }
3103
3104 // On a floating point condition, the flags are set as follows:
3105 // ZF PF CF op
3106 // 0 | 0 | 0 | X > Y
3107 // 0 | 0 | 1 | X < Y
3108 // 1 | 0 | 0 | X == Y
3109 // 1 | 1 | 1 | unordered
3110 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003111 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETOLT: // flipped
3115 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETOLE: // flipped
3118 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETUGT: // flipped
3121 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003123 case ISD::SETUGE: // flipped
3124 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003125 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETNE: return X86::COND_NE;
3128 case ISD::SETUO: return X86::COND_P;
3129 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003130 case ISD::SETOEQ:
3131 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 }
Evan Chengd9558e02006-01-06 00:43:03 +00003133}
3134
Evan Cheng4a460802006-01-11 00:33:36 +00003135/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3136/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003137/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003138static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003139 switch (X86CC) {
3140 default:
3141 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003142 case X86::COND_B:
3143 case X86::COND_BE:
3144 case X86::COND_E:
3145 case X86::COND_P:
3146 case X86::COND_A:
3147 case X86::COND_AE:
3148 case X86::COND_NE:
3149 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003150 return true;
3151 }
3152}
3153
Evan Chengeb2f9692009-10-27 19:56:55 +00003154/// isFPImmLegal - Returns true if the target can instruction select the
3155/// specified FP immediate natively. If false, the legalizer will
3156/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003157bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003158 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3159 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3160 return true;
3161 }
3162 return false;
3163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3166/// the specified range (L, H].
3167static bool isUndefOrInRange(int Val, int Low, int Hi) {
3168 return (Val < 0) || (Val >= Low && Val < Hi);
3169}
3170
3171/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3172/// specified value.
3173static bool isUndefOrEqual(int Val, int CmpVal) {
3174 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003177}
3178
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003179/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3180/// from position Pos and ending in Pos+Size, falls within the specified
3181/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003182static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003183 unsigned Pos, unsigned Size, int Low) {
3184 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003185 if (!isUndefOrEqual(Mask[i], Low))
3186 return false;
3187 return true;
3188}
3189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3192/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003193static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003194 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return (Mask[0] < 2 && Mask[1] < 2);
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3202/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003203static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3204 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003208 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng506d3df2006-03-29 23:07:14 +00003211 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003212 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003213 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Craig Toppera9a568a2012-05-02 08:03:44 +00003216 if (VT == MVT::v16i16) {
3217 // Lower quadword copied in order or undef.
3218 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3219 return false;
3220
3221 // Upper quadword shuffled.
3222 for (unsigned i = 12; i != 16; ++i)
3223 if (!isUndefOrInRange(Mask[i], 12, 16))
3224 return false;
3225 }
3226
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 return true;
3228}
3229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003232static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3233 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003234 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003235
Rafael Espindola15684b22009-04-24 12:40:33 +00003236 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003237 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3238 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003239
Rafael Espindola15684b22009-04-24 12:40:33 +00003240 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003241 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003242 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003243 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003244
Craig Toppera9a568a2012-05-02 08:03:44 +00003245 if (VT == MVT::v16i16) {
3246 // Upper quadword copied in order.
3247 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3248 return false;
3249
3250 // Lower quadword shuffled.
3251 for (unsigned i = 8; i != 12; ++i)
3252 if (!isUndefOrInRange(Mask[i], 8, 12))
3253 return false;
3254 }
3255
Rafael Espindola15684b22009-04-24 12:40:33 +00003256 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003257}
3258
Nate Begemana09008b2009-10-19 02:17:23 +00003259/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3260/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003261static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3262 const X86Subtarget *Subtarget) {
3263 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3264 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003265 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003266
Craig Topper0e2037b2012-01-20 05:53:00 +00003267 unsigned NumElts = VT.getVectorNumElements();
3268 unsigned NumLanes = VT.getSizeInBits()/128;
3269 unsigned NumLaneElts = NumElts/NumLanes;
3270
3271 // Do not handle 64-bit element shuffles with palignr.
3272 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003273 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003274
Craig Topper0e2037b2012-01-20 05:53:00 +00003275 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3276 unsigned i;
3277 for (i = 0; i != NumLaneElts; ++i) {
3278 if (Mask[i+l] >= 0)
3279 break;
3280 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003281
Craig Topper0e2037b2012-01-20 05:53:00 +00003282 // Lane is all undef, go to next lane
3283 if (i == NumLaneElts)
3284 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003285
Craig Topper0e2037b2012-01-20 05:53:00 +00003286 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003287
Craig Topper0e2037b2012-01-20 05:53:00 +00003288 // Make sure its in this lane in one of the sources
3289 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3290 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003291 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003292
3293 // If not lane 0, then we must match lane 0
3294 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3295 return false;
3296
3297 // Correct second source to be contiguous with first source
3298 if (Start >= (int)NumElts)
3299 Start -= NumElts - NumLaneElts;
3300
3301 // Make sure we're shifting in the right direction.
3302 if (Start <= (int)(i+l))
3303 return false;
3304
3305 Start -= i;
3306
3307 // Check the rest of the elements to see if they are consecutive.
3308 for (++i; i != NumLaneElts; ++i) {
3309 int Idx = Mask[i+l];
3310
3311 // Make sure its in this lane
3312 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3313 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3314 return false;
3315
3316 // If not lane 0, then we must match lane 0
3317 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3318 return false;
3319
3320 if (Idx >= (int)NumElts)
3321 Idx -= NumElts - NumLaneElts;
3322
3323 if (!isUndefOrEqual(Idx, Start+i))
3324 return false;
3325
3326 }
Nate Begemana09008b2009-10-19 02:17:23 +00003327 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003328
Nate Begemana09008b2009-10-19 02:17:23 +00003329 return true;
3330}
3331
Craig Topper1a7700a2012-01-19 08:19:12 +00003332/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3333/// the two vector operands have swapped position.
3334static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3335 unsigned NumElems) {
3336 for (unsigned i = 0; i != NumElems; ++i) {
3337 int idx = Mask[i];
3338 if (idx < 0)
3339 continue;
3340 else if (idx < (int)NumElems)
3341 Mask[i] = idx + NumElems;
3342 else
3343 Mask[i] = idx - NumElems;
3344 }
3345}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003346
Craig Topper1a7700a2012-01-19 08:19:12 +00003347/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3348/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3349/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3350/// reverse of what x86 shuffles want.
3351static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3352 bool Commuted = false) {
3353 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003354 return false;
3355
Craig Topper1a7700a2012-01-19 08:19:12 +00003356 unsigned NumElems = VT.getVectorNumElements();
3357 unsigned NumLanes = VT.getSizeInBits()/128;
3358 unsigned NumLaneElems = NumElems/NumLanes;
3359
3360 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003361 return false;
3362
3363 // VSHUFPSY divides the resulting vector into 4 chunks.
3364 // The sources are also splitted into 4 chunks, and each destination
3365 // chunk must come from a different source chunk.
3366 //
3367 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3368 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3369 //
3370 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3371 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3372 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003373 // VSHUFPDY divides the resulting vector into 4 chunks.
3374 // The sources are also splitted into 4 chunks, and each destination
3375 // chunk must come from a different source chunk.
3376 //
3377 // SRC1 => X3 X2 X1 X0
3378 // SRC2 => Y3 Y2 Y1 Y0
3379 //
3380 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3381 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003382 unsigned HalfLaneElems = NumLaneElems/2;
3383 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3384 for (unsigned i = 0; i != NumLaneElems; ++i) {
3385 int Idx = Mask[i+l];
3386 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3387 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3388 return false;
3389 // For VSHUFPSY, the mask of the second half must be the same as the
3390 // first but with the appropriate offsets. This works in the same way as
3391 // VPERMILPS works with masks.
3392 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3393 continue;
3394 if (!isUndefOrEqual(Idx, Mask[i]+l))
3395 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003396 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003397 }
3398
3399 return true;
3400}
3401
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003402/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3403/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003404static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003405 unsigned NumElems = VT.getVectorNumElements();
3406
3407 if (VT.getSizeInBits() != 128)
3408 return false;
3409
3410 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003411 return false;
3412
Evan Cheng2064a2b2006-03-28 06:50:32 +00003413 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003414 return isUndefOrEqual(Mask[0], 6) &&
3415 isUndefOrEqual(Mask[1], 7) &&
3416 isUndefOrEqual(Mask[2], 2) &&
3417 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003418}
3419
Nate Begeman0b10b912009-11-07 23:17:15 +00003420/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3421/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3422/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003423static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003424 unsigned NumElems = VT.getVectorNumElements();
3425
3426 if (VT.getSizeInBits() != 128)
3427 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429 if (NumElems != 4)
3430 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003431
Craig Topperdd637ae2012-02-19 05:41:45 +00003432 return isUndefOrEqual(Mask[0], 2) &&
3433 isUndefOrEqual(Mask[1], 3) &&
3434 isUndefOrEqual(Mask[2], 2) &&
3435 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003436}
3437
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3439/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003440static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003441 if (VT.getSizeInBits() != 128)
3442 return false;
3443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446 if (NumElems != 2 && NumElems != 4)
3447 return false;
3448
Chad Rosier238ae312012-04-30 17:47:15 +00003449 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003450 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Chad Rosier238ae312012-04-30 17:47:15 +00003453 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003454 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
3457 return true;
3458}
3459
Nate Begeman0b10b912009-11-07 23:17:15 +00003460/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3461/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003462static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3463 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
David Greenea20244d2011-03-02 17:23:43 +00003465 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467 return false;
3468
Chad Rosier238ae312012-04-30 17:47:15 +00003469 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003470 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003471 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472
Chad Rosier238ae312012-04-30 17:47:15 +00003473 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3474 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
3477 return true;
3478}
3479
Evan Cheng0038e592006-03-28 00:39:58 +00003480/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3481/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003482static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003483 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003484 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003485
3486 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3487 "Unsupported vector type for unpckh");
3488
Craig Topper6347e862011-11-21 06:57:39 +00003489 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003490 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003491 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003492
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003493 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3494 // independently on 128-bit lanes.
3495 unsigned NumLanes = VT.getSizeInBits()/128;
3496 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003497
Craig Topper94438ba2011-12-16 08:06:31 +00003498 for (unsigned l = 0; l != NumLanes; ++l) {
3499 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3500 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003501 i += 2, ++j) {
3502 int BitI = Mask[i];
3503 int BitI1 = Mask[i+1];
3504 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003505 return false;
David Greenea20244d2011-03-02 17:23:43 +00003506 if (V2IsSplat) {
3507 if (!isUndefOrEqual(BitI1, NumElts))
3508 return false;
3509 } else {
3510 if (!isUndefOrEqual(BitI1, j + NumElts))
3511 return false;
3512 }
Evan Cheng39623da2006-04-20 08:58:49 +00003513 }
Evan Cheng0038e592006-03-28 00:39:58 +00003514 }
David Greenea20244d2011-03-02 17:23:43 +00003515
Evan Cheng0038e592006-03-28 00:39:58 +00003516 return true;
3517}
3518
Evan Cheng4fcb9222006-03-28 02:43:26 +00003519/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3520/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003521static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003522 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003523 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524
3525 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3526 "Unsupported vector type for unpckh");
3527
Craig Topper6347e862011-11-21 06:57:39 +00003528 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003529 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003530 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003531
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003532 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3533 // independently on 128-bit lanes.
3534 unsigned NumLanes = VT.getSizeInBits()/128;
3535 unsigned NumLaneElts = NumElts/NumLanes;
3536
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003537 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003538 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3539 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 int BitI = Mask[i];
3541 int BitI1 = Mask[i+1];
3542 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003543 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003544 if (V2IsSplat) {
3545 if (isUndefOrEqual(BitI1, NumElts))
3546 return false;
3547 } else {
3548 if (!isUndefOrEqual(BitI1, j+NumElts))
3549 return false;
3550 }
Evan Cheng39623da2006-04-20 08:58:49 +00003551 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003552 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003553 return true;
3554}
3555
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003556/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3557/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3558/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003559static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003560 bool HasAVX2) {
3561 unsigned NumElts = VT.getVectorNumElements();
3562
3563 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3564 "Unsupported vector type for unpckh");
3565
3566 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3567 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003568 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003569
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003570 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3571 // FIXME: Need a better way to get rid of this, there's no latency difference
3572 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3573 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003574 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003575 return false;
3576
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003581
Craig Topper94438ba2011-12-16 08:06:31 +00003582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3584 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003585 i += 2, ++j) {
3586 int BitI = Mask[i];
3587 int BitI1 = Mask[i+1];
3588
3589 if (!isUndefOrEqual(BitI, j))
3590 return false;
3591 if (!isUndefOrEqual(BitI1, j))
3592 return false;
3593 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003594 }
David Greenea20244d2011-03-02 17:23:43 +00003595
Rafael Espindola15684b22009-04-24 12:40:33 +00003596 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003597}
3598
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003599/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3600/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3601/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003602static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003603 unsigned NumElts = VT.getVectorNumElements();
3604
3605 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3606 "Unsupported vector type for unpckh");
3607
3608 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3609 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Craig Topper94438ba2011-12-16 08:06:31 +00003612 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3613 // independently on 128-bit lanes.
3614 unsigned NumLanes = VT.getSizeInBits()/128;
3615 unsigned NumLaneElts = NumElts/NumLanes;
3616
3617 for (unsigned l = 0; l != NumLanes; ++l) {
3618 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3619 i != (l+1)*NumLaneElts; i += 2, ++j) {
3620 int BitI = Mask[i];
3621 int BitI1 = Mask[i+1];
3622 if (!isUndefOrEqual(BitI, j))
3623 return false;
3624 if (!isUndefOrEqual(BitI1, j))
3625 return false;
3626 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003627 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003628 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003629}
3630
Evan Cheng017dcc62006-04-21 01:05:10 +00003631/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3632/// specifies a shuffle of elements that is suitable for input to MOVSS,
3633/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003634static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003635 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003636 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003637 if (VT.getSizeInBits() == 256)
3638 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003639
Craig Topperc612d792012-01-02 09:17:37 +00003640 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003641
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003643 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003644
Craig Topperc612d792012-01-02 09:17:37 +00003645 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003648
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003649 return true;
3650}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653/// as permutations between 128-bit chunks or halves. As an example: this
3654/// shuffle bellow:
3655/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3656/// The first half comes from the second half of V1 and the second half from the
3657/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003658static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003659 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 return false;
3661
3662 // The shuffle result is divided into half A and half B. In total the two
3663 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3664 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 bool MatchA = false, MatchB = false;
3667
3668 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003669 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3671 MatchA = true;
3672 break;
3673 }
3674 }
3675
3676 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003677 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3679 MatchB = true;
3680 break;
3681 }
3682 }
3683
3684 return MatchA && MatchB;
3685}
3686
Craig Topper70b883b2011-11-28 10:14:51 +00003687/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3688/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003689static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690 EVT VT = SVOp->getValueType(0);
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693
Craig Topperc612d792012-01-02 09:17:37 +00003694 unsigned FstHalf = 0, SndHalf = 0;
3695 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003696 if (SVOp->getMaskElt(i) > 0) {
3697 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3698 break;
3699 }
3700 }
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 if (SVOp->getMaskElt(i) > 0) {
3703 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3704 break;
3705 }
3706 }
3707
3708 return (FstHalf | (SndHalf << 4));
3709}
3710
Craig Topper70b883b2011-11-28 10:14:51 +00003711/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3713/// Note that VPERMIL mask matching is different depending whether theunderlying
3714/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3715/// to the same elements of the low, but to the higher half of the source.
3716/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003717/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003719 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003720 return false;
3721
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003723 // Only match 256-bit with 32/64-bit types
3724 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumLanes = VT.getSizeInBits()/128;
3728 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003729 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003730 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003732 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003733 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003734 continue;
3735 // VPERMILPS handling
3736 if (Mask[i] < 0)
3737 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003741 }
3742
3743 return true;
3744}
3745
Craig Topper5aaffa82012-02-19 02:53:47 +00003746/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003747/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003748/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003749static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003752 if (VT.getSizeInBits() == 256)
3753 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003754 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003756
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003759
Craig Topperc612d792012-01-02 09:17:37 +00003760 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3762 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3763 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003764 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003765
Evan Cheng39623da2006-04-20 08:58:49 +00003766 return true;
3767}
3768
Evan Chengd9539472006-04-14 21:59:03 +00003769/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3770/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003771/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003772static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003773 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003774 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003775 return false;
3776
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003777 unsigned NumElems = VT.getVectorNumElements();
3778
3779 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3780 (VT.getSizeInBits() == 256 && NumElems != 8))
3781 return false;
3782
3783 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003784 for (unsigned i = 0; i != NumElems; i += 2)
3785 if (!isUndefOrEqual(Mask[i], i+1) ||
3786 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003788
3789 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003790}
3791
3792/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3793/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003794/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003795static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003796 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003797 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003798 return false;
3799
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003800 unsigned NumElems = VT.getVectorNumElements();
3801
3802 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3803 (VT.getSizeInBits() == 256 && NumElems != 8))
3804 return false;
3805
3806 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003807 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 if (!isUndefOrEqual(Mask[i], i) ||
3809 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003811
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003812 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003813}
3814
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003815/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3816/// specifies a shuffle of elements that is suitable for input to 256-bit
3817/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003818static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003819 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003820
Craig Topperbeabc6c2011-12-05 06:56:46 +00003821 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003822 return false;
3823
Craig Topperc612d792012-01-02 09:17:37 +00003824 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003825 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003826 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003827 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003828 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003829 return false;
3830 return true;
3831}
3832
Evan Cheng0b457f02008-09-25 20:50:48 +00003833/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003834/// specifies a shuffle of elements that is suitable for input to 128-bit
3835/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003836static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003837 if (VT.getSizeInBits() != 128)
3838 return false;
3839
Craig Topperc612d792012-01-02 09:17:37 +00003840 unsigned e = VT.getVectorNumElements() / 2;
3841 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003842 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003843 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003844 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003845 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003846 return false;
3847 return true;
3848}
3849
David Greenec38a03e2011-02-03 15:50:00 +00003850/// isVEXTRACTF128Index - Return true if the specified
3851/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3852/// suitable for input to VEXTRACTF128.
3853bool X86::isVEXTRACTF128Index(SDNode *N) {
3854 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3855 return false;
3856
3857 // The index should be aligned on a 128-bit boundary.
3858 uint64_t Index =
3859 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3860
3861 unsigned VL = N->getValueType(0).getVectorNumElements();
3862 unsigned VBits = N->getValueType(0).getSizeInBits();
3863 unsigned ElSize = VBits / VL;
3864 bool Result = (Index * ElSize) % 128 == 0;
3865
3866 return Result;
3867}
3868
David Greeneccacdc12011-02-04 16:08:29 +00003869/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3870/// operand specifies a subvector insert that is suitable for input to
3871/// VINSERTF128.
3872bool X86::isVINSERTF128Index(SDNode *N) {
3873 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3874 return false;
3875
3876 // The index should be aligned on a 128-bit boundary.
3877 uint64_t Index =
3878 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3879
3880 unsigned VL = N->getValueType(0).getVectorNumElements();
3881 unsigned VBits = N->getValueType(0).getSizeInBits();
3882 unsigned ElSize = VBits / VL;
3883 bool Result = (Index * ElSize) % 128 == 0;
3884
3885 return Result;
3886}
3887
Evan Cheng63d33002006-03-22 08:01:21 +00003888/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003889/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003890/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003891static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003892 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003893
Craig Topper1a7700a2012-01-19 08:19:12 +00003894 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3895 "Unsupported vector type for PSHUF/SHUFP");
3896
3897 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3898 // independently on 128-bit lanes.
3899 unsigned NumElts = VT.getVectorNumElements();
3900 unsigned NumLanes = VT.getSizeInBits()/128;
3901 unsigned NumLaneElts = NumElts/NumLanes;
3902
3903 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3904 "Only supports 2 or 4 elements per lane");
3905
3906 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003907 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003908 for (unsigned i = 0; i != NumElts; ++i) {
3909 int Elt = N->getMaskElt(i);
3910 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003911 Elt &= NumLaneElts - 1;
3912 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003913 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003914 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003915
Evan Cheng63d33002006-03-22 08:01:21 +00003916 return Mask;
3917}
3918
Evan Cheng506d3df2006-03-29 23:07:14 +00003919/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003920/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003921static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003922 EVT VT = N->getValueType(0);
3923
3924 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3925 "Unsupported vector type for PSHUFHW");
3926
3927 unsigned NumElts = VT.getVectorNumElements();
3928
Evan Cheng506d3df2006-03-29 23:07:14 +00003929 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003930 for (unsigned l = 0; l != NumElts; l += 8) {
3931 // 8 nodes per lane, but we only care about the last 4.
3932 for (unsigned i = 0; i < 4; ++i) {
3933 int Elt = N->getMaskElt(l+i+4);
3934 if (Elt < 0) continue;
3935 Elt &= 0x3; // only 2-bits.
3936 Mask |= Elt << (i * 2);
3937 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003938 }
Craig Topper6b28d352012-05-03 07:12:59 +00003939
Evan Cheng506d3df2006-03-29 23:07:14 +00003940 return Mask;
3941}
3942
3943/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003944/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003945static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003946 EVT VT = N->getValueType(0);
3947
3948 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3949 "Unsupported vector type for PSHUFHW");
3950
3951 unsigned NumElts = VT.getVectorNumElements();
3952
Evan Cheng506d3df2006-03-29 23:07:14 +00003953 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003954 for (unsigned l = 0; l != NumElts; l += 8) {
3955 // 8 nodes per lane, but we only care about the first 4.
3956 for (unsigned i = 0; i < 4; ++i) {
3957 int Elt = N->getMaskElt(l+i);
3958 if (Elt < 0) continue;
3959 Elt &= 0x3; // only 2-bits
3960 Mask |= Elt << (i * 2);
3961 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003962 }
Craig Topper6b28d352012-05-03 07:12:59 +00003963
Evan Cheng506d3df2006-03-29 23:07:14 +00003964 return Mask;
3965}
3966
Nate Begemana09008b2009-10-19 02:17:23 +00003967/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3968/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003969static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3970 EVT VT = SVOp->getValueType(0);
3971 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003972
Craig Topper0e2037b2012-01-20 05:53:00 +00003973 unsigned NumElts = VT.getVectorNumElements();
3974 unsigned NumLanes = VT.getSizeInBits()/128;
3975 unsigned NumLaneElts = NumElts/NumLanes;
3976
3977 int Val = 0;
3978 unsigned i;
3979 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003980 Val = SVOp->getMaskElt(i);
3981 if (Val >= 0)
3982 break;
3983 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003984 if (Val >= (int)NumElts)
3985 Val -= NumElts - NumLaneElts;
3986
Eli Friedman63f8dde2011-07-25 21:36:45 +00003987 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003988 return (Val - i) * EltSize;
3989}
3990
David Greenec38a03e2011-02-03 15:50:00 +00003991/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3992/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3993/// instructions.
3994unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3995 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3996 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3997
3998 uint64_t Index =
3999 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4000
4001 EVT VecVT = N->getOperand(0).getValueType();
4002 EVT ElVT = VecVT.getVectorElementType();
4003
4004 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004005 return Index / NumElemsPerChunk;
4006}
4007
David Greeneccacdc12011-02-04 16:08:29 +00004008/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4009/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4010/// instructions.
4011unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4012 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4013 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4014
4015 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004016 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004017
4018 EVT VecVT = N->getValueType(0);
4019 EVT ElVT = VecVT.getVectorElementType();
4020
4021 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004022 return Index / NumElemsPerChunk;
4023}
4024
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004025/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4026/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4027/// Handles 256-bit.
4028static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4029 EVT VT = N->getValueType(0);
4030
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004031 unsigned NumElts = VT.getVectorNumElements();
4032
Craig Topper095c5282012-04-15 23:48:57 +00004033 assert((VT.is256BitVector() && NumElts == 4) &&
4034 "Unsupported vector type for VPERMQ/VPERMPD");
4035
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004036 unsigned Mask = 0;
4037 for (unsigned i = 0; i != NumElts; ++i) {
4038 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004039 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004040 continue;
4041 Mask |= Elt << (i*2);
4042 }
4043
4044 return Mask;
4045}
Evan Cheng37b73872009-07-30 08:33:02 +00004046/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4047/// constant +0.0.
4048bool X86::isZeroNode(SDValue Elt) {
4049 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004050 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004051 (isa<ConstantFPSDNode>(Elt) &&
4052 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4053}
4054
Nate Begeman9008ca62009-04-27 18:41:29 +00004055/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4056/// their permute mask.
4057static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4058 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004060 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004062
Nate Begeman5a5ca152009-04-29 05:20:52 +00004063 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 int idx = SVOp->getMaskElt(i);
4065 if (idx < 0)
4066 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004067 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004069 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004071 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4073 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074}
4075
Evan Cheng533a0aa2006-04-19 20:35:22 +00004076/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4077/// match movhlps. The lower half elements should come from upper half of
4078/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004079/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004080static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004081 if (VT.getSizeInBits() != 128)
4082 return false;
4083 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084 return false;
4085 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004086 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087 return false;
4088 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004089 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 return true;
4092}
4093
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004095/// is promoted to a vector. It also returns the LoadSDNode by reference if
4096/// required.
4097static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004098 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4099 return false;
4100 N = N->getOperand(0).getNode();
4101 if (!ISD::isNON_EXTLoad(N))
4102 return false;
4103 if (LD)
4104 *LD = cast<LoadSDNode>(N);
4105 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004106}
4107
Dan Gohman65fd6562011-11-03 21:49:52 +00004108// Test whether the given value is a vector value which will be legalized
4109// into a load.
4110static bool WillBeConstantPoolLoad(SDNode *N) {
4111 if (N->getOpcode() != ISD::BUILD_VECTOR)
4112 return false;
4113
4114 // Check for any non-constant elements.
4115 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4116 switch (N->getOperand(i).getNode()->getOpcode()) {
4117 case ISD::UNDEF:
4118 case ISD::ConstantFP:
4119 case ISD::Constant:
4120 break;
4121 default:
4122 return false;
4123 }
4124
4125 // Vectors of all-zeros and all-ones are materialized with special
4126 // instructions rather than being loaded.
4127 return !ISD::isBuildVectorAllZeros(N) &&
4128 !ISD::isBuildVectorAllOnes(N);
4129}
4130
Evan Cheng533a0aa2006-04-19 20:35:22 +00004131/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4132/// match movlp{s|d}. The lower half elements should come from lower half of
4133/// V1 (and in order), and the upper half elements should come from the upper
4134/// half of V2 (and in order). And since V1 will become the source of the
4135/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004136static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004137 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004138 if (VT.getSizeInBits() != 128)
4139 return false;
4140
Evan Cheng466685d2006-10-09 20:57:25 +00004141 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004142 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004143 // Is V2 is a vector load, don't do this transformation. We will try to use
4144 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004145 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004146 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004148 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004149
Evan Cheng533a0aa2006-04-19 20:35:22 +00004150 if (NumElems != 2 && NumElems != 4)
4151 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004152 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004153 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004154 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004155 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004156 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 return false;
4158 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004159}
4160
Evan Cheng39623da2006-04-20 08:58:49 +00004161/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4162/// all the same.
4163static bool isSplatVector(SDNode *N) {
4164 if (N->getOpcode() != ISD::BUILD_VECTOR)
4165 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004168 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4169 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170 return false;
4171 return true;
4172}
4173
Evan Cheng213d2cf2007-05-17 18:45:50 +00004174/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004175/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004176/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004177static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SDValue V1 = N->getOperand(0);
4179 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004180 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4181 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004183 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004185 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4186 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004187 if (Opc != ISD::BUILD_VECTOR ||
4188 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 return false;
4190 } else if (Idx >= 0) {
4191 unsigned Opc = V1.getOpcode();
4192 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4193 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004194 if (Opc != ISD::BUILD_VECTOR ||
4195 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004196 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004197 }
4198 }
4199 return true;
4200}
4201
4202/// getZeroVector - Returns a vector of specified type with all zero elements.
4203///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004204static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004205 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004206 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004207 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Dale Johannesen0488fb62010-09-30 23:57:10 +00004209 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004210 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004211 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004212 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004213 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004214 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4216 } else { // SSE1
4217 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4218 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4219 }
Craig Topper9d352402012-04-23 07:24:41 +00004220 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004221 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004222 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4223 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4225 } else {
4226 // 256-bit logic and arithmetic instructions in AVX are all
4227 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4228 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4229 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4231 }
Craig Topper9d352402012-04-23 07:24:41 +00004232 } else
4233 llvm_unreachable("Unexpected vector type");
4234
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004236}
4237
Chris Lattner8a594482007-11-25 00:24:49 +00004238/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004239/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4240/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4241/// Then bitcast to their original type, ensuring they get CSE'd.
4242static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4243 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004245 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004248 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004249 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004250 if (HasAVX2) { // AVX2
4251 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4253 } else { // AVX
4254 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004255 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004256 }
Craig Topper9d352402012-04-23 07:24:41 +00004257 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004259 } else
4260 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004261
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004262 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004263}
4264
Evan Cheng39623da2006-04-20 08:58:49 +00004265/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4266/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004267static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004268 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004269 if (Mask[i] > (int)NumElems) {
4270 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004271 }
Evan Cheng39623da2006-04-20 08:58:49 +00004272 }
Evan Cheng39623da2006-04-20 08:58:49 +00004273}
4274
Evan Cheng017dcc62006-04-21 01:05:10 +00004275/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4276/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004277static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 SDValue V2) {
4279 unsigned NumElems = VT.getVectorNumElements();
4280 SmallVector<int, 8> Mask;
4281 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004282 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 Mask.push_back(i);
4284 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004285}
4286
Nate Begeman9008ca62009-04-27 18:41:29 +00004287/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004288static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 SDValue V2) {
4290 unsigned NumElems = VT.getVectorNumElements();
4291 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004292 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 Mask.push_back(i);
4294 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004295 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004297}
4298
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004299/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004300static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 SDValue V2) {
4302 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004304 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 Mask.push_back(i + Half);
4306 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004307 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004309}
4310
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004311// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312// a generic shuffle instruction because the target has no such instructions.
4313// Generate shuffles which repeat i16 and i8 several times until they can be
4314// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004315static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004319
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 while (NumElems > 4) {
4321 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004324 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 EltNo -= NumElems/2;
4326 }
4327 NumElems >>= 1;
4328 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 return V;
4330}
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4333static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4334 EVT VT = V.getValueType();
4335 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004336 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004337
Craig Topper9d352402012-04-23 07:24:41 +00004338 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004339 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004341 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4342 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004343 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004344 // To use VPERMILPS to splat scalars, the second half of indicies must
4345 // refer to the higher part, which is a duplication of the lower one,
4346 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4348 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004349
4350 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4351 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4352 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004353 } else
4354 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004355
4356 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4357}
4358
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004359/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4361 EVT SrcVT = SV->getValueType(0);
4362 SDValue V1 = SV->getOperand(0);
4363 DebugLoc dl = SV->getDebugLoc();
4364
4365 int EltNo = SV->getSplatIndex();
4366 int NumElems = SrcVT.getVectorNumElements();
4367 unsigned Size = SrcVT.getSizeInBits();
4368
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4370 "Unknown how to promote splat for type");
4371
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 // Extract the 128-bit part containing the splat element and update
4373 // the splat element index when it refers to the higher register.
4374 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004375 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4376 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 EltNo -= NumElems/2;
4378 }
4379
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004380 // All i16 and i8 vector types can't be used directly by a generic shuffle
4381 // instruction because the target has no such instruction. Generate shuffles
4382 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004383 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004384 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004386 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387
4388 // Recreate the 256-bit vector and place the same 128-bit vector
4389 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004390 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004392 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 }
4394
4395 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004396}
4397
Evan Chengba05f722006-04-21 23:03:30 +00004398/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004399/// vector of zero or undef vector. This produces a shuffle where the low
4400/// element of V2 is swizzled into the zero/undef vector, landing at element
4401/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004402static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004403 bool IsZero,
4404 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004405 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004406 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004407 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004408 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 unsigned NumElems = VT.getVectorNumElements();
4410 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004411 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 // If this is the insertion idx, put the low elt of V2 here.
4413 MaskVec.push_back(i == Idx ? NumElems : i);
4414 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004415}
4416
Craig Toppera1ffc682012-03-20 06:42:26 +00004417/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4418/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004419/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004420static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004421 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004422 unsigned NumElems = VT.getVectorNumElements();
4423 SDValue ImmN;
4424
Craig Topper89f4e662012-03-20 07:17:59 +00004425 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004426 switch(N->getOpcode()) {
4427 case X86ISD::SHUFP:
4428 ImmN = N->getOperand(N->getNumOperands()-1);
4429 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4430 break;
4431 case X86ISD::UNPCKH:
4432 DecodeUNPCKHMask(VT, Mask);
4433 break;
4434 case X86ISD::UNPCKL:
4435 DecodeUNPCKLMask(VT, Mask);
4436 break;
4437 case X86ISD::MOVHLPS:
4438 DecodeMOVHLPSMask(NumElems, Mask);
4439 break;
4440 case X86ISD::MOVLHPS:
4441 DecodeMOVLHPSMask(NumElems, Mask);
4442 break;
4443 case X86ISD::PSHUFD:
4444 case X86ISD::VPERMILP:
4445 ImmN = N->getOperand(N->getNumOperands()-1);
4446 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004447 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004448 break;
4449 case X86ISD::PSHUFHW:
4450 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004451 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004452 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004453 break;
4454 case X86ISD::PSHUFLW:
4455 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004456 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004457 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004458 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004459 case X86ISD::VPERMI:
4460 ImmN = N->getOperand(N->getNumOperands()-1);
4461 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4462 IsUnary = true;
4463 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004464 case X86ISD::MOVSS:
4465 case X86ISD::MOVSD: {
4466 // The index 0 always comes from the first element of the second source,
4467 // this is why MOVSS and MOVSD are used in the first place. The other
4468 // elements come from the other positions of the first source vector
4469 Mask.push_back(NumElems);
4470 for (unsigned i = 1; i != NumElems; ++i) {
4471 Mask.push_back(i);
4472 }
4473 break;
4474 }
4475 case X86ISD::VPERM2X128:
4476 ImmN = N->getOperand(N->getNumOperands()-1);
4477 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004478 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004479 break;
4480 case X86ISD::MOVDDUP:
4481 case X86ISD::MOVLHPD:
4482 case X86ISD::MOVLPD:
4483 case X86ISD::MOVLPS:
4484 case X86ISD::MOVSHDUP:
4485 case X86ISD::MOVSLDUP:
4486 case X86ISD::PALIGN:
4487 // Not yet implemented
4488 return false;
4489 default: llvm_unreachable("unknown target shuffle node");
4490 }
4491
4492 return true;
4493}
4494
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4496/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004497static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004498 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004499 if (Depth == 6)
4500 return SDValue(); // Limit search depth.
4501
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004502 SDValue V = SDValue(N, 0);
4503 EVT VT = V.getValueType();
4504 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505
4506 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4507 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004508 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509
Craig Topper3d092db2012-03-21 02:14:01 +00004510 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511 return DAG.getUNDEF(VT.getVectorElementType());
4512
Craig Topperd156dc12012-02-06 07:17:51 +00004513 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004514 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4515 : SV->getOperand(1);
4516 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004517 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518
4519 // Recurse into target specific vector shuffles to find scalars.
4520 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004521 MVT ShufVT = V.getValueType().getSimpleVT();
4522 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004523 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004524 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004525 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004526
Craig Topperd978c542012-05-06 19:46:21 +00004527 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004528 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004529
Craig Topper3d092db2012-03-21 02:14:01 +00004530 int Elt = ShuffleMask[Index];
4531 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004532 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004533
Craig Topper3d092db2012-03-21 02:14:01 +00004534 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004535 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004536 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004537 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538 }
4539
4540 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 V = V.getOperand(0);
4543 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004544 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004545
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004546 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 return SDValue();
4548 }
4549
4550 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4551 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004552 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553
4554 if (V.getOpcode() == ISD::BUILD_VECTOR)
4555 return V.getOperand(Index);
4556
4557 return SDValue();
4558}
4559
4560/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4561/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004562/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563static
Craig Topper3d092db2012-03-21 02:14:01 +00004564unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004565 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004566 unsigned i;
4567 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004569 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570 if (!(Elt.getNode() &&
4571 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4572 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 }
4574
4575 return i;
4576}
4577
Craig Topper3d092db2012-03-21 02:14:01 +00004578/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4579/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4581static
Craig Topper3d092db2012-03-21 02:14:01 +00004582bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4583 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4584 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 bool SeenV1 = false;
4586 bool SeenV2 = false;
4587
Craig Topper3d092db2012-03-21 02:14:01 +00004588 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589 int Idx = SVOp->getMaskElt(i);
4590 // Ignore undef indicies
4591 if (Idx < 0)
4592 continue;
4593
Craig Topper3d092db2012-03-21 02:14:01 +00004594 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004595 SeenV1 = true;
4596 else
4597 SeenV2 = true;
4598
4599 // Only accept consecutive elements from the same vector
4600 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4601 return false;
4602 }
4603
4604 OpNum = SeenV1 ? 0 : 1;
4605 return true;
4606}
4607
4608/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4609/// logical left shift of a vector.
4610static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4611 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4612 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4613 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4614 false /* check zeros from right */, DAG);
4615 unsigned OpSrc;
4616
4617 if (!NumZeros)
4618 return false;
4619
4620 // Considering the elements in the mask that are not consecutive zeros,
4621 // check if they consecutively come from only one of the source vectors.
4622 //
4623 // V1 = {X, A, B, C} 0
4624 // \ \ \ /
4625 // vector_shuffle V1, V2 <1, 2, 3, X>
4626 //
4627 if (!isShuffleMaskConsecutive(SVOp,
4628 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004629 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 NumZeros, // Where to start looking in the src vector
4631 NumElems, // Number of elements in vector
4632 OpSrc)) // Which source operand ?
4633 return false;
4634
4635 isLeft = false;
4636 ShAmt = NumZeros;
4637 ShVal = SVOp->getOperand(OpSrc);
4638 return true;
4639}
4640
4641/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4642/// logical left shift of a vector.
4643static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4644 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4645 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4646 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4647 true /* check zeros from left */, DAG);
4648 unsigned OpSrc;
4649
4650 if (!NumZeros)
4651 return false;
4652
4653 // Considering the elements in the mask that are not consecutive zeros,
4654 // check if they consecutively come from only one of the source vectors.
4655 //
4656 // 0 { A, B, X, X } = V2
4657 // / \ / /
4658 // vector_shuffle V1, V2 <X, X, 4, 5>
4659 //
4660 if (!isShuffleMaskConsecutive(SVOp,
4661 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004662 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004663 0, // Where to start looking in the src vector
4664 NumElems, // Number of elements in vector
4665 OpSrc)) // Which source operand ?
4666 return false;
4667
4668 isLeft = true;
4669 ShAmt = NumZeros;
4670 ShVal = SVOp->getOperand(OpSrc);
4671 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004672}
4673
4674/// isVectorShift - Returns true if the shuffle can be implemented as a
4675/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004676static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004677 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004678 // Although the logic below support any bitwidth size, there are no
4679 // shift instructions which handle more than 128-bit vectors.
4680 if (SVOp->getValueType(0).getSizeInBits() > 128)
4681 return false;
4682
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004683 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4684 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4685 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004686
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004687 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004688}
4689
Evan Chengc78d3b42006-04-24 18:01:45 +00004690/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4691///
Dan Gohman475871a2008-07-27 21:46:04 +00004692static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004693 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004694 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004695 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004696 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004698 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004699
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 bool First = true;
4703 for (unsigned i = 0; i < 16; ++i) {
4704 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4705 if (ThisIsNonZero && First) {
4706 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004707 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 First = false;
4711 }
4712
4713 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4716 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004717 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 }
4720 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4722 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4723 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004726 } else
4727 ThisElt = LastElt;
4728
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004731 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 }
4733 }
4734
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004735 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736}
4737
Bill Wendlinga348c562007-03-22 18:42:45 +00004738/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004739///
Dan Gohman475871a2008-07-27 21:46:04 +00004740static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004741 unsigned NumNonZero, unsigned NumZero,
4742 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004743 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004744 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004746 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004747
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004748 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004749 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 bool First = true;
4751 for (unsigned i = 0; i < 8; ++i) {
4752 bool isNonZero = (NonZeros & (1 << i)) != 0;
4753 if (isNonZero) {
4754 if (First) {
4755 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004756 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 First = false;
4760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004761 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004763 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 }
4765 }
4766
4767 return V;
4768}
4769
Evan Chengf26ffe92008-05-29 08:22:04 +00004770/// getVShift - Return a vector logical shift node.
4771///
Owen Andersone50ed302009-08-10 22:56:29 +00004772static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 unsigned NumBits, SelectionDAG &DAG,
4774 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004775 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004776 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004777 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004778 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4779 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004780 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004781 DAG.getConstant(NumBits,
4782 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004783}
4784
Dan Gohman475871a2008-07-27 21:46:04 +00004785SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004786X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004787 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004788
Evan Chengc3630942009-12-09 21:00:30 +00004789 // Check if the scalar load can be widened into a vector load. And if
4790 // the address is "base + cst" see if the cst can be "absorbed" into
4791 // the shuffle mask.
4792 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4793 SDValue Ptr = LD->getBasePtr();
4794 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4795 return SDValue();
4796 EVT PVT = LD->getValueType(0);
4797 if (PVT != MVT::i32 && PVT != MVT::f32)
4798 return SDValue();
4799
4800 int FI = -1;
4801 int64_t Offset = 0;
4802 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4803 FI = FINode->getIndex();
4804 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004805 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004806 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4807 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4808 Offset = Ptr.getConstantOperandVal(1);
4809 Ptr = Ptr.getOperand(0);
4810 } else {
4811 return SDValue();
4812 }
4813
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004814 // FIXME: 256-bit vector instructions don't require a strict alignment,
4815 // improve this code to support it better.
4816 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004817 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004818 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004819 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004820 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004821 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004822 // Can't change the alignment. FIXME: It's possible to compute
4823 // the exact stack offset and reference FI + adjust offset instead.
4824 // If someone *really* cares about this. That's the way to implement it.
4825 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004826 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004827 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004828 }
4829 }
4830
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004831 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004832 // Ptr + (Offset & ~15).
4833 if (Offset < 0)
4834 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004835 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004836 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004838 if (StartOffset)
4839 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4840 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4841
4842 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004843 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4846 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004847 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004848 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004851 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 Mask.push_back(EltNo);
4853
Craig Toppercc3000632012-01-30 07:50:31 +00004854 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004855 }
4856
4857 return SDValue();
4858}
4859
Michael J. Spencerec38de22010-10-10 22:04:20 +00004860/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4861/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004862/// load which has the same value as a build_vector whose operands are 'elts'.
4863///
4864/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004865///
Nate Begeman1449f292010-03-24 22:19:06 +00004866/// FIXME: we'd also like to handle the case where the last elements are zero
4867/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4868/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004869static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004870 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004871 EVT EltVT = VT.getVectorElementType();
4872 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004873
Nate Begemanfdea31a2010-03-24 20:49:50 +00004874 LoadSDNode *LDBase = NULL;
4875 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004876
Nate Begeman1449f292010-03-24 22:19:06 +00004877 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004878 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004879 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 for (unsigned i = 0; i < NumElems; ++i) {
4881 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Nate Begemanfdea31a2010-03-24 20:49:50 +00004883 if (!Elt.getNode() ||
4884 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4885 return SDValue();
4886 if (!LDBase) {
4887 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4888 return SDValue();
4889 LDBase = cast<LoadSDNode>(Elt.getNode());
4890 LastLoadedElt = i;
4891 continue;
4892 }
4893 if (Elt.getOpcode() == ISD::UNDEF)
4894 continue;
4895
4896 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4897 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4898 return SDValue();
4899 LastLoadedElt = i;
4900 }
Nate Begeman1449f292010-03-24 22:19:06 +00004901
4902 // If we have found an entire vector of loads and undefs, then return a large
4903 // load of the entire vector width starting at the base pointer. If we found
4904 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004905 if (LastLoadedElt == NumElems - 1) {
4906 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004907 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004908 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004909 LDBase->isVolatile(), LDBase->isNonTemporal(),
4910 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004911 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004912 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004913 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004914 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004915 }
4916 if (NumElems == 4 && LastLoadedElt == 1 &&
4917 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004918 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4919 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004920 SDValue ResNode =
4921 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4922 LDBase->getPointerInfo(),
4923 LDBase->getAlignment(),
4924 false/*isVolatile*/, true/*ReadMem*/,
4925 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004926 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004927 }
4928 return SDValue();
4929}
4930
Nadav Rotem9d68b062012-04-08 12:54:54 +00004931/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4932/// to generate a splat value for the following cases:
4933/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004934/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004935/// a scalar load, or a constant.
4936/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004937/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004938SDValue
4939X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004940 if (!Subtarget->hasAVX())
4941 return SDValue();
4942
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004944 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004945
Craig Topper5da8a802012-05-04 05:49:51 +00004946 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4947 "Unsupported vector type for broadcast.");
4948
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004949 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004950 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004951
Nadav Rotem9d68b062012-04-08 12:54:54 +00004952 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953 default:
4954 // Unknown pattern found.
4955 return SDValue();
4956
4957 case ISD::BUILD_VECTOR: {
4958 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004959 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 return SDValue();
4961
Nadav Rotem9d68b062012-04-08 12:54:54 +00004962 Ld = Op.getOperand(0);
4963 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4964 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965
4966 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004968 // Constants may have multiple users.
4969 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004970 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004971 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004972 }
4973
4974 case ISD::VECTOR_SHUFFLE: {
4975 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4976
4977 // Shuffles must have a splat mask where the first element is
4978 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004979 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
4981
4982 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00004983 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
4984 Sc.getOpcode() != ISD::BUILD_VECTOR)
4985 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986
4987 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004988 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004989 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990
4991 // The scalar_to_vector node and the suspected
4992 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993 // Constants may have multiple users.
4994 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995 return SDValue();
4996 break;
4997 }
4998 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004999
Nadav Rotem9d68b062012-04-08 12:54:54 +00005000 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005001
5002 // Handle the broadcasting a single constant scalar from the constant pool
5003 // into a vector. On Sandybridge it is still better to load a constant vector
5004 // from the constant pool and not to broadcast it from a scalar.
5005 if (ConstSplatVal && Subtarget->hasAVX2()) {
5006 EVT CVT = Ld.getValueType();
5007 assert(!CVT.isVector() && "Must not broadcast a vector type");
5008 unsigned ScalarSize = CVT.getSizeInBits();
5009
Craig Topper5da8a802012-05-04 05:49:51 +00005010 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005011 const Constant *C = 0;
5012 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5013 C = CI->getConstantIntValue();
5014 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5015 C = CF->getConstantFPValue();
5016
5017 assert(C && "Invalid constant type");
5018
Nadav Rotem154819d2012-04-09 07:45:58 +00005019 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005021 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005022 MachinePointerInfo::getConstantPool(),
5023 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005024
Nadav Rotem9d68b062012-04-08 12:54:54 +00005025 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5026 }
5027 }
5028
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005029 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005030 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5031
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005032 // Handle AVX2 in-register broadcasts.
5033 if (!IsLoad && Subtarget->hasAVX2() &&
5034 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5035 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5036
5037 // The scalar source must be a normal load.
5038 if (!IsLoad)
5039 return SDValue();
5040
Craig Topper5da8a802012-05-04 05:49:51 +00005041 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005042 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005043
Craig Toppera9376332012-01-10 08:23:59 +00005044 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005045 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005046 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005047 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005048 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005049 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005050
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005051 // Unsupported broadcast.
5052 return SDValue();
5053}
5054
Evan Chengc3630942009-12-09 21:00:30 +00005055SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005056X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005057 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005058
David Greenef125a292011-02-08 19:04:41 +00005059 EVT VT = Op.getValueType();
5060 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005061 unsigned NumElems = Op.getNumOperands();
5062
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005063 // Vectors containing all zeros can be matched by pxor and xorps later
5064 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5065 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5066 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005067 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005068 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005070 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005071 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005073 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005074 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5075 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005076 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005077 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005078 return Op;
5079
Craig Topper07a27622012-01-22 03:07:48 +00005080 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005081 }
5082
Nadav Rotem154819d2012-04-09 07:45:58 +00005083 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005084 if (Broadcast.getNode())
5085 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005086
Owen Andersone50ed302009-08-10 22:56:29 +00005087 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005088
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 unsigned NumZero = 0;
5090 unsigned NumNonZero = 0;
5091 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005092 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005095 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005096 if (Elt.getOpcode() == ISD::UNDEF)
5097 continue;
5098 Values.insert(Elt);
5099 if (Elt.getOpcode() != ISD::Constant &&
5100 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005101 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005102 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005103 NumZero++;
5104 else {
5105 NonZeros |= (1 << i);
5106 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 }
5108 }
5109
Chris Lattner97a2a562010-08-26 05:24:29 +00005110 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5111 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005112 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113
Chris Lattner67f453a2008-03-09 05:42:06 +00005114 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005115 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005116 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005117 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005118
Chris Lattner62098042008-03-09 01:05:04 +00005119 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5120 // the value are obviously zero, truncate the value to i32 and do the
5121 // insertion that way. Only do this if the value is non-constant or if the
5122 // value is a constant being inserted into element 0. It is cheaper to do
5123 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005125 (!IsAllConstants || Idx == 0)) {
5126 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005127 // Handle SSE only.
5128 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5129 EVT VecVT = MVT::v4i32;
5130 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Chris Lattner62098042008-03-09 01:05:04 +00005132 // Truncate the value (which may itself be a constant) to i32, and
5133 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005135 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005136 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005137
Chris Lattner62098042008-03-09 01:05:04 +00005138 // Now we have our 32-bit value zero extended in the low element of
5139 // a vector. If Idx != 0, swizzle it into place.
5140 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005141 SmallVector<int, 4> Mask;
5142 Mask.push_back(Idx);
5143 for (unsigned i = 1; i != VecElts; ++i)
5144 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005145 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005147 }
Craig Topper07a27622012-01-22 03:07:48 +00005148 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005149 }
5150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattner19f79692008-03-08 22:59:52 +00005152 // If we have a constant or non-constant insertion into the low element of
5153 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5154 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005155 // depending on what the source datatype is.
5156 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005157 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005158 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005159
5160 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005162 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005163 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005164 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5165 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005166 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005167 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5169 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005170 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005171 }
5172
5173 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005175 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005176 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005177 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005178 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005179 } else {
5180 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005181 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005182 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005183 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005184 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005185 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005186
5187 // Is it a vector logical left shift?
5188 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005189 X86::isZeroNode(Op.getOperand(0)) &&
5190 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005191 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005192 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005193 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005194 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005195 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005196 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005198 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005199 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Chris Lattner19f79692008-03-08 22:59:52 +00005201 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5202 // is a non-constant being inserted into an element other than the low one,
5203 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5204 // movd/movss) to move this into the low element, then shuffle it into
5205 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005207 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005210 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005211 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005212 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005213 MaskVec.push_back(i == Idx ? 0 : 1);
5214 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 }
5216 }
5217
Chris Lattner67f453a2008-03-09 05:42:06 +00005218 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005219 if (Values.size() == 1) {
5220 if (EVTBits == 32) {
5221 // Instead of a shuffle like this:
5222 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5223 // Check if it's possible to issue this instead.
5224 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5225 unsigned Idx = CountTrailingZeros_32(NonZeros);
5226 SDValue Item = Op.getOperand(Idx);
5227 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5228 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5229 }
Dan Gohman475871a2008-07-27 21:46:04 +00005230 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005232
Dan Gohmana3941172007-07-24 22:55:08 +00005233 // A vector full of immediates; various special cases are already
5234 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005235 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005236 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005237
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005238 // For AVX-length vectors, build the individual 128-bit pieces and use
5239 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005240 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005241 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005242 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005243 V.push_back(Op.getOperand(i));
5244
5245 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5246
5247 // Build both the lower and upper subvector.
5248 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5249 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5250 NumElems/2);
5251
5252 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005253 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005254 }
5255
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005256 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005257 if (EVTBits == 64) {
5258 if (NumNonZero == 1) {
5259 // One half is zero or undef.
5260 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005261 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005262 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005263 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005264 }
Dan Gohman475871a2008-07-27 21:46:04 +00005265 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005266 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267
5268 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005269 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005270 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005271 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005272 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 }
5274
Bill Wendling826f36f2007-03-28 00:57:11 +00005275 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005276 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005277 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005278 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 }
5280
5281 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005282 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 if (NumElems == 4 && NumZero > 0) {
5284 for (unsigned i = 0; i < 4; ++i) {
5285 bool isZero = !(NonZeros & (1 << i));
5286 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005287 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 else
Dale Johannesenace16102009-02-03 19:33:06 +00005289 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
5292 for (unsigned i = 0; i < 2; ++i) {
5293 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5294 default: break;
5295 case 0:
5296 V[i] = V[i*2]; // Must be a zero vector.
5297 break;
5298 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 break;
5301 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 break;
5304 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 break;
5307 }
5308 }
5309
Benjamin Kramer9c683542012-01-30 15:16:21 +00005310 bool Reverse1 = (NonZeros & 0x3) == 2;
5311 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5312 int MaskVec[] = {
5313 Reverse1 ? 1 : 0,
5314 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005315 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5316 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005317 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005318 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005319 }
5320
Nate Begemanfdea31a2010-03-24 20:49:50 +00005321 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5322 // Check for a build vector of consecutive loads.
5323 for (unsigned i = 0; i < NumElems; ++i)
5324 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005325
Nate Begemanfdea31a2010-03-24 20:49:50 +00005326 // Check for elements which are consecutive loads.
5327 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5328 if (LD.getNode())
5329 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005330
5331 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005332 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005333 SDValue Result;
5334 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5335 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5336 else
5337 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005338
Chris Lattner24faf612010-08-28 17:59:08 +00005339 for (unsigned i = 1; i < NumElems; ++i) {
5340 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5341 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005342 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005343 }
5344 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005346
Chris Lattner6e80e442010-08-28 17:15:43 +00005347 // Otherwise, expand into a number of unpckl*, start by extending each of
5348 // our (non-undef) elements to the full vector width with the element in the
5349 // bottom slot of the vector (which generates no code for SSE).
5350 for (unsigned i = 0; i < NumElems; ++i) {
5351 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5352 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5353 else
5354 V[i] = DAG.getUNDEF(VT);
5355 }
5356
5357 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5359 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5360 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005361 unsigned EltStride = NumElems >> 1;
5362 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005363 for (unsigned i = 0; i < EltStride; ++i) {
5364 // If V[i+EltStride] is undef and this is the first round of mixing,
5365 // then it is safe to just drop this shuffle: V[i] is already in the
5366 // right place, the one element (since it's the first round) being
5367 // inserted as undef can be dropped. This isn't safe for successive
5368 // rounds because they will permute elements within both vectors.
5369 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5370 EltStride == NumElems/2)
5371 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005372
Chris Lattner6e80e442010-08-28 17:15:43 +00005373 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005374 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005375 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376 }
5377 return V[0];
5378 }
Dan Gohman475871a2008-07-27 21:46:04 +00005379 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380}
5381
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005382// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5383// them in a MMX register. This is better than doing a stack convert.
5384static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005385 DebugLoc dl = Op.getDebugLoc();
5386 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005387
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005388 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5389 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5390 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005391 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005392 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5393 InVec = Op.getOperand(1);
5394 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5395 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005396 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005397 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5398 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5399 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005401 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5402 Mask[0] = 0; Mask[1] = 2;
5403 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5404 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005405 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005406}
5407
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005408// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5409// to create 256-bit vectors from two other 128-bit ones.
5410static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5411 DebugLoc dl = Op.getDebugLoc();
5412 EVT ResVT = Op.getValueType();
5413
5414 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5415
5416 SDValue V1 = Op.getOperand(0);
5417 SDValue V2 = Op.getOperand(1);
5418 unsigned NumElems = ResVT.getVectorNumElements();
5419
Craig Topper4c7972d2012-04-22 18:15:59 +00005420 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005421}
5422
5423SDValue
5424X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005425 EVT ResVT = Op.getValueType();
5426
5427 assert(Op.getNumOperands() == 2);
5428 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5429 "Unsupported CONCAT_VECTORS for value type");
5430
5431 // We support concatenate two MMX registers and place them in a MMX register.
5432 // This is better than doing a stack convert.
5433 if (ResVT.is128BitVector())
5434 return LowerMMXCONCAT_VECTORS(Op, DAG);
5435
5436 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5437 // from two other 128-bit ones.
5438 return LowerAVXCONCAT_VECTORS(Op, DAG);
5439}
5440
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005441// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005442static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005443 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005444 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005445 SDValue V1 = SVOp->getOperand(0);
5446 SDValue V2 = SVOp->getOperand(1);
5447 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005448 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005449 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005450
Nadav Roteme6113782012-04-11 06:40:27 +00005451 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005452 return SDValue();
5453
Craig Topper1842ba02012-04-23 06:38:28 +00005454 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005455 MVT OpTy;
5456
Craig Topper708e44f2012-04-23 07:36:33 +00005457 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005458 default: return SDValue();
5459 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005460 ISDNo = X86ISD::BLENDPW;
5461 OpTy = MVT::v8i16;
5462 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005463 case MVT::v4i32:
5464 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005465 ISDNo = X86ISD::BLENDPS;
5466 OpTy = MVT::v4f32;
5467 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005468 case MVT::v2i64:
5469 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005470 ISDNo = X86ISD::BLENDPD;
5471 OpTy = MVT::v2f64;
5472 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005473 case MVT::v8i32:
5474 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005475 if (!Subtarget->hasAVX())
5476 return SDValue();
5477 ISDNo = X86ISD::BLENDPS;
5478 OpTy = MVT::v8f32;
5479 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005480 case MVT::v4i64:
5481 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005482 if (!Subtarget->hasAVX())
5483 return SDValue();
5484 ISDNo = X86ISD::BLENDPD;
5485 OpTy = MVT::v4f64;
5486 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005487 }
5488 assert(ISDNo && "Invalid Op Number");
5489
5490 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005491
Craig Topper1842ba02012-04-23 06:38:28 +00005492 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005493 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005494 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005495 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005496 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005497 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005498 else
5499 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005500 }
5501
Nadav Roteme6113782012-04-11 06:40:27 +00005502 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5503 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5504 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5505 DAG.getConstant(MaskVals, MVT::i32));
5506 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005507}
5508
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509// v8i16 shuffles - Prefer shuffles in the following order:
5510// 1. [all] pshuflw, pshufhw, optional move
5511// 2. [ssse3] 1 x pshufb
5512// 3. [ssse3] 2 x pshufb + 1 x por
5513// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005514SDValue
5515X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5516 SelectionDAG &DAG) const {
5517 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005518 SDValue V1 = SVOp->getOperand(0);
5519 SDValue V2 = SVOp->getOperand(1);
5520 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 // Determine if more than 1 of the words in each of the low and high quadwords
5524 // of the result come from the same quadword of one of the two inputs. Undef
5525 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005526 unsigned LoQuad[] = { 0, 0, 0, 0 };
5527 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005528 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005530 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005531 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 MaskVals.push_back(EltIdx);
5533 if (EltIdx < 0) {
5534 ++Quad[0];
5535 ++Quad[1];
5536 ++Quad[2];
5537 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 }
5540 ++Quad[EltIdx / 4];
5541 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005542 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 unsigned MaxQuad = 1;
5546 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 if (LoQuad[i] > MaxQuad) {
5548 BestLoQuad = i;
5549 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005550 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005551 }
5552
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005554 MaxQuad = 1;
5555 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 if (HiQuad[i] > MaxQuad) {
5557 BestHiQuad = i;
5558 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 }
5560 }
5561
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005563 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 // single pshufb instruction is necessary. If There are more than 2 input
5565 // quads, disable the next transformation since it does not help SSSE3.
5566 bool V1Used = InputQuads[0] || InputQuads[1];
5567 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005568 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005570 BestLoQuad = InputQuads[0] ? 0 : 1;
5571 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 }
5573 if (InputQuads.count() > 2) {
5574 BestLoQuad = -1;
5575 BestHiQuad = -1;
5576 }
5577 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005578
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5580 // the shuffle mask. If a quad is scored as -1, that means that it contains
5581 // words from all 4 input quadwords.
5582 SDValue NewV;
5583 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005584 int MaskV[] = {
5585 BestLoQuad < 0 ? 0 : BestLoQuad,
5586 BestHiQuad < 0 ? 1 : BestHiQuad
5587 };
Eric Christopherfd179292009-08-27 18:07:15 +00005588 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005589 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5590 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5591 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5594 // source words for the shuffle, to aid later transformations.
5595 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005596 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005597 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005599 if (idx != (int)i)
5600 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 AllWordsInNewV = false;
5604 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005605 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005606
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5608 if (AllWordsInNewV) {
5609 for (int i = 0; i != 8; ++i) {
5610 int idx = MaskVals[i];
5611 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005612 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005613 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 if ((idx != i) && idx < 4)
5615 pshufhw = false;
5616 if ((idx != i) && idx > 3)
5617 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 V1 = NewV;
5620 V2Used = false;
5621 BestLoQuad = 0;
5622 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005623 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5626 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005627 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005628 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5629 unsigned TargetMask = 0;
5630 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005632 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5633 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5634 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005635 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005636 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005637 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005638 }
Eric Christopherfd179292009-08-27 18:07:15 +00005639
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 // If we have SSSE3, and all words of the result are from 1 input vector,
5641 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5642 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005643 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005645
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005647 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 // mask, and elements that come from V1 in the V2 mask, so that the two
5649 // results can be OR'd together.
5650 bool TwoInputs = V1Used && V2Used;
5651 for (unsigned i = 0; i != 8; ++i) {
5652 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005653 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5654 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5655 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5656 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005658 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005659 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005660 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005663 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005664
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 // Calculate the shuffle mask for the second input, shuffle it, and
5666 // OR it with the first shuffled input.
5667 pshufbMask.clear();
5668 for (unsigned i = 0; i != 8; ++i) {
5669 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005670 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5671 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5672 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5673 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005675 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005676 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005677 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 MVT::v16i8, &pshufbMask[0], 16));
5679 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005680 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 }
5682
5683 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5684 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005685 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005687 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 for (int i = 0; i != 4; ++i) {
5689 int idx = MaskVals[i];
5690 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 InOrder.set(i);
5692 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005693 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 }
5696 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005698 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005699
Craig Topperdd637ae2012-02-19 05:41:45 +00005700 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5701 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005702 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005703 NewV.getOperand(0),
5704 getShufflePSHUFLWImmediate(SVOp), DAG);
5705 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 }
Eric Christopherfd179292009-08-27 18:07:15 +00005707
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5709 // and update MaskVals with the new element order.
5710 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005711 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 for (unsigned i = 4; i != 8; ++i) {
5713 int idx = MaskVals[i];
5714 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 InOrder.set(i);
5716 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005717 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 }
5720 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005723
Craig Topperdd637ae2012-02-19 05:41:45 +00005724 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5725 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005726 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005727 NewV.getOperand(0),
5728 getShufflePSHUFHWImmediate(SVOp), DAG);
5729 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 }
Eric Christopherfd179292009-08-27 18:07:15 +00005731
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 // In case BestHi & BestLo were both -1, which means each quadword has a word
5733 // from each of the four input quadwords, calculate the InOrder bitvector now
5734 // before falling through to the insert/extract cleanup.
5735 if (BestLoQuad == -1 && BestHiQuad == -1) {
5736 NewV = V1;
5737 for (int i = 0; i != 8; ++i)
5738 if (MaskVals[i] < 0 || MaskVals[i] == i)
5739 InOrder.set(i);
5740 }
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 // The other elements are put in the right place using pextrw and pinsrw.
5743 for (unsigned i = 0; i != 8; ++i) {
5744 if (InOrder[i])
5745 continue;
5746 int EltIdx = MaskVals[i];
5747 if (EltIdx < 0)
5748 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005749 SDValue ExtOp = (EltIdx < 8) ?
5750 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5751 DAG.getIntPtrConstant(EltIdx)) :
5752 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 DAG.getIntPtrConstant(i));
5756 }
5757 return NewV;
5758}
5759
5760// v16i8 shuffles - Prefer shuffles in the following order:
5761// 1. [ssse3] 1 x pshufb
5762// 2. [ssse3] 2 x pshufb + 1 x por
5763// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5764static
Nate Begeman9008ca62009-04-27 18:41:29 +00005765SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005766 SelectionDAG &DAG,
5767 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 SDValue V1 = SVOp->getOperand(0);
5769 SDValue V2 = SVOp->getOperand(1);
5770 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005771 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005772
Craig Topperb82b5ab2012-05-18 06:42:06 +00005773 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005776 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005780 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005782
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005784 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 //
5786 // Otherwise, we have elements from both input vectors, and must zero out
5787 // elements that come from V2 in the first mask, and V1 in the second mask
5788 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 for (unsigned i = 0; i != 16; ++i) {
5790 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005791 if (EltIdx < 0 || EltIdx >= 16)
5792 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005796 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005798 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // Calculate the shuffle mask for the second input, shuffle it, and
5802 // OR it with the first shuffled input.
5803 pshufbMask.clear();
5804 for (unsigned i = 0; i != 16; ++i) {
5805 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005806 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005810 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 MVT::v16i8, &pshufbMask[0], 16));
5812 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 }
Eric Christopherfd179292009-08-27 18:07:15 +00005814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // No SSSE3 - Calculate in place words and then fix all out of place words
5816 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5817 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005818 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5819 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005820 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 for (int i = 0; i != 8; ++i) {
5822 int Elt0 = MaskVals[i*2];
5823 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005824
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 // This word of the result is all undef, skip it.
5826 if (Elt0 < 0 && Elt1 < 0)
5827 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005828
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005830 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005832
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5834 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5835 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005836
5837 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5838 // using a single extract together, load it and store it.
5839 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005841 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005843 DAG.getIntPtrConstant(i));
5844 continue;
5845 }
5846
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005848 // source byte is not also odd, shift the extracted word left 8 bits
5849 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 DAG.getIntPtrConstant(Elt1 / 2));
5853 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005855 DAG.getConstant(8,
5856 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005857 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5859 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 }
5861 // If Elt0 is defined, extract it from the appropriate source. If the
5862 // source byte is not also even, shift the extracted word right 8 bits. If
5863 // Elt1 was also defined, OR the extracted values together before
5864 // inserting them in the result.
5865 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5868 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005870 DAG.getConstant(8,
5871 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005872 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5874 DAG.getConstant(0x00FF, MVT::i16));
5875 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 : InsElt0;
5877 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 DAG.getIntPtrConstant(i));
5880 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005881 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005882}
5883
Evan Cheng7a831ce2007-12-15 03:00:47 +00005884/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005885/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005886/// done when every pair / quad of shuffle mask elements point to elements in
5887/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005888/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005889static
Nate Begeman9008ca62009-04-27 18:41:29 +00005890SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005891 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005892 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005894 MVT NewVT;
5895 unsigned Scale;
5896 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005897 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005898 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5899 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5900 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5901 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5902 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5903 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005904 }
5905
Nate Begeman9008ca62009-04-27 18:41:29 +00005906 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005907 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005908 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005909 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005910 int EltIdx = SVOp->getMaskElt(i+j);
5911 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005912 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005913 if (StartIdx < 0)
5914 StartIdx = (EltIdx / Scale);
5915 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005916 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005917 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005918 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005919 }
5920
Craig Topper11ac1f82012-05-04 04:08:44 +00005921 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5922 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005924}
5925
Evan Chengd880b972008-05-09 21:53:03 +00005926/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005927///
Owen Andersone50ed302009-08-10 22:56:29 +00005928static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 SDValue SrcOp, SelectionDAG &DAG,
5930 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005932 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005933 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005934 LD = dyn_cast<LoadSDNode>(SrcOp);
5935 if (!LD) {
5936 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5937 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005938 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005939 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005940 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005941 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005942 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005945 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005946 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5947 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5948 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005949 SrcOp.getOperand(0)
5950 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951 }
5952 }
5953 }
5954
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005955 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005956 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005957 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005958 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005959}
5960
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005961/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5962/// which could not be matched by any known target speficic shuffle
5963static SDValue
5964LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005965 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005966
Craig Topper8f35c132012-01-20 09:29:03 +00005967 unsigned NumElems = VT.getVectorNumElements();
5968 unsigned NumLaneElems = NumElems / 2;
5969
Craig Topper8f35c132012-01-20 09:29:03 +00005970 DebugLoc dl = SVOp->getDebugLoc();
5971 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005972 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5973 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005974
Craig Topper9a2b6e12012-04-06 07:45:23 +00005975 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005976 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005977 // Build a shuffle mask for the output, discovering on the fly which
5978 // input vectors to use as shuffle operands (recorded in InputUsed).
5979 // If building a suitable shuffle vector proves too hard, then bail
5980 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005981 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005982 unsigned LaneStart = l * NumLaneElems;
5983 for (unsigned i = 0; i != NumLaneElems; ++i) {
5984 // The mask element. This indexes into the input.
5985 int Idx = SVOp->getMaskElt(i+LaneStart);
5986 if (Idx < 0) {
5987 // the mask element does not index into any input vector.
5988 Mask.push_back(-1);
5989 continue;
5990 }
Craig Topper8f35c132012-01-20 09:29:03 +00005991
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 // The input vector this mask element indexes into.
5993 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005994
Craig Topper9a2b6e12012-04-06 07:45:23 +00005995 // Turn the index into an offset from the start of the input vector.
5996 Idx -= Input * NumLaneElems;
5997
5998 // Find or create a shuffle vector operand to hold this input.
5999 unsigned OpNo;
6000 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6001 if (InputUsed[OpNo] == Input)
6002 // This input vector is already an operand.
6003 break;
6004 if (InputUsed[OpNo] < 0) {
6005 // Create a new operand for this input vector.
6006 InputUsed[OpNo] = Input;
6007 break;
6008 }
6009 }
6010
6011 if (OpNo >= array_lengthof(InputUsed)) {
6012 // More than two input vectors used! Give up.
6013 return SDValue();
6014 }
6015
6016 // Add the mask index for the new shuffle vector.
6017 Mask.push_back(Idx + OpNo * NumLaneElems);
6018 }
6019
6020 if (InputUsed[0] < 0) {
6021 // No input vectors were used! The result is undefined.
6022 Shufs[l] = DAG.getUNDEF(NVT);
6023 } else {
6024 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006025 (InputUsed[0] % 2) * NumLaneElems,
6026 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006027 // If only one input was used, use an undefined vector for the other.
6028 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6029 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006030 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006031 // At least one input vector was used. Create a new shuffle vector.
6032 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6033 }
6034
6035 Mask.clear();
6036 }
Craig Topper8f35c132012-01-20 09:29:03 +00006037
6038 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006039 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006040}
6041
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006042/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6043/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006044static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006045LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006046 SDValue V1 = SVOp->getOperand(0);
6047 SDValue V2 = SVOp->getOperand(1);
6048 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006050
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006051 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6052
Benjamin Kramer9c683542012-01-30 15:16:21 +00006053 std::pair<int, int> Locs[4];
6054 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006055 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006056
Evan Chengace3c172008-07-22 21:13:36 +00006057 unsigned NumHi = 0;
6058 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006059 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 int Idx = PermMask[i];
6061 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006062 Locs[i] = std::make_pair(-1, -1);
6063 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6065 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006066 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006068 NumLo++;
6069 } else {
6070 Locs[i] = std::make_pair(1, NumHi);
6071 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006072 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006073 NumHi++;
6074 }
6075 }
6076 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006077
Evan Chengace3c172008-07-22 21:13:36 +00006078 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006079 // If no more than two elements come from either vector. This can be
6080 // implemented with two shuffles. First shuffle gather the elements.
6081 // The second shuffle, which takes the first shuffle as both of its
6082 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006083 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006084
Benjamin Kramer9c683542012-01-30 15:16:21 +00006085 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006086
Benjamin Kramer9c683542012-01-30 15:16:21 +00006087 for (unsigned i = 0; i != 4; ++i)
6088 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006089 unsigned Idx = (i < 2) ? 0 : 4;
6090 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006092 }
Evan Chengace3c172008-07-22 21:13:36 +00006093
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006095 }
6096
6097 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006098 // Otherwise, we must have three elements from one vector, call it X, and
6099 // one element from the other, call it Y. First, use a shufps to build an
6100 // intermediate vector with the one element from Y and the element from X
6101 // that will be in the same half in the final destination (the indexes don't
6102 // matter). Then, use a shufps to build the final vector, taking the half
6103 // containing the element from Y from the intermediate, and the other half
6104 // from X.
6105 if (NumHi == 3) {
6106 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006107 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006108 std::swap(V1, V2);
6109 }
6110
6111 // Find the element from V2.
6112 unsigned HiIndex;
6113 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006114 int Val = PermMask[HiIndex];
6115 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006117 if (Val >= 4)
6118 break;
6119 }
6120
Nate Begeman9008ca62009-04-27 18:41:29 +00006121 Mask1[0] = PermMask[HiIndex];
6122 Mask1[1] = -1;
6123 Mask1[2] = PermMask[HiIndex^1];
6124 Mask1[3] = -1;
6125 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006126
6127 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 Mask1[0] = PermMask[0];
6129 Mask1[1] = PermMask[1];
6130 Mask1[2] = HiIndex & 1 ? 6 : 4;
6131 Mask1[3] = HiIndex & 1 ? 4 : 6;
6132 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006133 }
Craig Topper69947b92012-04-23 06:57:04 +00006134
6135 Mask1[0] = HiIndex & 1 ? 2 : 0;
6136 Mask1[1] = HiIndex & 1 ? 0 : 2;
6137 Mask1[2] = PermMask[2];
6138 Mask1[3] = PermMask[3];
6139 if (Mask1[2] >= 0)
6140 Mask1[2] += 4;
6141 if (Mask1[3] >= 0)
6142 Mask1[3] += 4;
6143 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006144 }
6145
6146 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006147 int LoMask[] = { -1, -1, -1, -1 };
6148 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006149
Benjamin Kramer9c683542012-01-30 15:16:21 +00006150 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006151 unsigned MaskIdx = 0;
6152 unsigned LoIdx = 0;
6153 unsigned HiIdx = 2;
6154 for (unsigned i = 0; i != 4; ++i) {
6155 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006156 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006157 MaskIdx = 1;
6158 LoIdx = 0;
6159 HiIdx = 2;
6160 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 int Idx = PermMask[i];
6162 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006163 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006165 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006166 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006167 LoIdx++;
6168 } else {
6169 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006170 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006171 HiIdx++;
6172 }
6173 }
6174
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6176 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006177 int MaskOps[] = { -1, -1, -1, -1 };
6178 for (unsigned i = 0; i != 4; ++i)
6179 if (Locs[i].first != -1)
6180 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006182}
6183
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006184static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006185 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006186 V = V.getOperand(0);
6187 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6188 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006189 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6190 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6191 // BUILD_VECTOR (load), undef
6192 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006193 if (MayFoldLoad(V))
6194 return true;
6195 return false;
6196}
6197
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006198// FIXME: the version above should always be used. Since there's
6199// a bug where several vector shuffles can't be folded because the
6200// DAG is not updated during lowering and a node claims to have two
6201// uses while it only has one, use this version, and let isel match
6202// another instruction if the load really happens to have more than
6203// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006204// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006205static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006206 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006207 V = V.getOperand(0);
6208 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6209 V = V.getOperand(0);
6210 if (ISD::isNormalLoad(V.getNode()))
6211 return true;
6212 return false;
6213}
6214
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006215static
Evan Cheng835580f2010-10-07 20:50:20 +00006216SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6217 EVT VT = Op.getValueType();
6218
6219 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006220 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6221 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006222 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6223 V1, DAG));
6224}
6225
6226static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006227SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006228 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006229 SDValue V1 = Op.getOperand(0);
6230 SDValue V2 = Op.getOperand(1);
6231 EVT VT = Op.getValueType();
6232
6233 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6234
Craig Topper1accb7e2012-01-10 06:54:16 +00006235 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006236 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6237
Evan Cheng0899f5c2011-08-31 02:05:24 +00006238 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6239 return DAG.getNode(ISD::BITCAST, dl, VT,
6240 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6241 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6242 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006243}
6244
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006245static
6246SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6247 SDValue V1 = Op.getOperand(0);
6248 SDValue V2 = Op.getOperand(1);
6249 EVT VT = Op.getValueType();
6250
6251 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6252 "unsupported shuffle type");
6253
6254 if (V2.getOpcode() == ISD::UNDEF)
6255 V2 = V1;
6256
6257 // v4i32 or v4f32
6258 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6259}
6260
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006261static
Craig Topper1accb7e2012-01-10 06:54:16 +00006262SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006263 SDValue V1 = Op.getOperand(0);
6264 SDValue V2 = Op.getOperand(1);
6265 EVT VT = Op.getValueType();
6266 unsigned NumElems = VT.getVectorNumElements();
6267
6268 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6269 // operand of these instructions is only memory, so check if there's a
6270 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6271 // same masks.
6272 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006273
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006274 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006275 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276 CanFoldLoad = true;
6277
6278 // When V1 is a load, it can be folded later into a store in isel, example:
6279 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6280 // turns into:
6281 // (MOVLPSmr addr:$src1, VR128:$src2)
6282 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006283 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006284 CanFoldLoad = true;
6285
Dan Gohman65fd6562011-11-03 21:49:52 +00006286 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006287 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006288 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6290
6291 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006292 // If we don't care about the second element, procede to use movss.
6293 if (SVOp->getMaskElt(1) != -1)
6294 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006295 }
6296
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 // movl and movlp will both match v2i64, but v2i64 is never matched by
6298 // movl earlier because we make it strict to avoid messing with the movlp load
6299 // folding logic (see the code above getMOVLP call). Match it here then,
6300 // this is horrible, but will stay like this until we move all shuffle
6301 // matching to x86 specific nodes. Note that for the 1st condition all
6302 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006303 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006304 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6305 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006306 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006307 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006309 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310
6311 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6312
6313 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006314 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006315 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006316}
6317
Nadav Rotem154819d2012-04-09 07:45:58 +00006318SDValue
6319X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006320 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6321 EVT VT = Op.getValueType();
6322 DebugLoc dl = Op.getDebugLoc();
6323 SDValue V1 = Op.getOperand(0);
6324 SDValue V2 = Op.getOperand(1);
6325
6326 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006327 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006328
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006329 // Handle splat operations
6330 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006331 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006332 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006333
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006334 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006335 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006336 if (Broadcast.getNode())
6337 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006338
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006339 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006340 if ((Size == 128 && NumElem <= 4) ||
6341 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006342 return SDValue();
6343
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006344 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006345 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006346 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006347
6348 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6349 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006350 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6351 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006352 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6353 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006354 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006355 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006356 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006357 // FIXME: Figure out a cleaner way to do this.
6358 // Try to make use of movq to zero out the top part.
6359 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6360 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6361 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006362 EVT NewVT = NewOp.getValueType();
6363 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6364 NewVT, true, false))
6365 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006366 DAG, Subtarget, dl);
6367 }
6368 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6369 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006370 if (NewOp.getNode()) {
6371 EVT NewVT = NewOp.getValueType();
6372 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6373 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6374 DAG, Subtarget, dl);
6375 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006376 }
6377 }
6378 return SDValue();
6379}
6380
Dan Gohman475871a2008-07-27 21:46:04 +00006381SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006382X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006383 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006384 SDValue V1 = Op.getOperand(0);
6385 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006386 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006387 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006388 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006389 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006390 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006391 bool V1IsSplat = false;
6392 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006393 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006394 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006395 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006396 MachineFunction &MF = DAG.getMachineFunction();
6397 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006398
Craig Topper3426a3e2011-11-14 06:46:21 +00006399 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006400
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006401 if (V1IsUndef && V2IsUndef)
6402 return DAG.getUNDEF(VT);
6403
6404 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006405
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006406 // Vector shuffle lowering takes 3 steps:
6407 //
6408 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6409 // narrowing and commutation of operands should be handled.
6410 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6411 // shuffle nodes.
6412 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6413 // so the shuffle can be broken into other shuffles and the legalizer can
6414 // try the lowering again.
6415 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006416 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006417 // be matched during isel, all of them must be converted to a target specific
6418 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006419
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6421 // narrowing and commutation of operands should be handled. The actual code
6422 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006423 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006424 if (NewOp.getNode())
6425 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006426
Craig Topper5aaffa82012-02-19 02:53:47 +00006427 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6428
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006429 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6430 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006431 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006432 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006433 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006434 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006435
Craig Topperdd637ae2012-02-19 05:41:45 +00006436 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006437 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006438 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006439
Craig Topperdd637ae2012-02-19 05:41:45 +00006440 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006441 return getMOVHighToLow(Op, dl, DAG);
6442
6443 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006445 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006446 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006447
Craig Topper5aaffa82012-02-19 02:53:47 +00006448 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006449 // The actual implementation will match the mask in the if above and then
6450 // during isel it can match several different instructions, not only pshufd
6451 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6453 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006454
Craig Topper5aaffa82012-02-19 02:53:47 +00006455 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006456
Craig Topperdbd98a42012-02-07 06:28:42 +00006457 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6458 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6459
Craig Topper1accb7e2012-01-10 06:54:16 +00006460 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006461 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6462
Craig Topperb3982da2011-12-31 23:50:21 +00006463 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006464 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006465 }
Eric Christopherfd179292009-08-27 18:07:15 +00006466
Evan Chengf26ffe92008-05-29 08:22:04 +00006467 // Check if this can be converted into a logical shift.
6468 bool isLeft = false;
6469 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006470 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006471 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006472 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006473 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006474 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006475 EVT EltVT = VT.getVectorElementType();
6476 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006477 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006478 }
Eric Christopherfd179292009-08-27 18:07:15 +00006479
Craig Topper5aaffa82012-02-19 02:53:47 +00006480 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006481 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006482 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006483 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006484 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006485 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6486
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006487 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006488 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6489 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006490 }
Eric Christopherfd179292009-08-27 18:07:15 +00006491
Nate Begeman9008ca62009-04-27 18:41:29 +00006492 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006493 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006494 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006495
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006497 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006498
Craig Topperdd637ae2012-02-19 05:41:45 +00006499 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006500 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006501
Craig Topperdd637ae2012-02-19 05:41:45 +00006502 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006503 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006504
Craig Topperdd637ae2012-02-19 05:41:45 +00006505 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006506 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507
Craig Topperdd637ae2012-02-19 05:41:45 +00006508 if (ShouldXformToMOVHLPS(M, VT) ||
6509 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006510 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006511
Evan Chengf26ffe92008-05-29 08:22:04 +00006512 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006513 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006514 EVT EltVT = VT.getVectorElementType();
6515 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006516 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006517 }
Eric Christopherfd179292009-08-27 18:07:15 +00006518
Evan Cheng9eca5e82006-10-25 21:49:50 +00006519 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006520 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6521 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006522 V1IsSplat = isSplatVector(V1.getNode());
6523 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006524
Chris Lattner8a594482007-11-25 00:24:49 +00006525 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006526 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6527 CommuteVectorShuffleMask(M, NumElems);
6528 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006529 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006530 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006531 }
6532
Craig Topperbeabc6c2011-12-05 06:56:46 +00006533 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006534 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006535 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006536 return V1;
6537 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6538 // the instruction selector will not match, so get a canonical MOVL with
6539 // swapped operands to undo the commute.
6540 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006541 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542
Craig Topperbeabc6c2011-12-05 06:56:46 +00006543 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006544 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006545
Craig Topperbeabc6c2011-12-05 06:56:46 +00006546 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006547 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006548
Evan Cheng9bbbb982006-10-25 20:48:19 +00006549 if (V2IsSplat) {
6550 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006551 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006552 // new vector_shuffle with the corrected mask.p
6553 SmallVector<int, 8> NewMask(M.begin(), M.end());
6554 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006555 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006556 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006557 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006558 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006559 }
6560
Evan Cheng9eca5e82006-10-25 21:49:50 +00006561 if (Commuted) {
6562 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006563 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006564 CommuteVectorShuffleMask(M, NumElems);
6565 std::swap(V1, V2);
6566 std::swap(V1IsSplat, V2IsSplat);
6567 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006568
Craig Topper39a9e482012-02-11 06:24:48 +00006569 if (isUNPCKLMask(M, VT, HasAVX2))
6570 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006571
Craig Topper39a9e482012-02-11 06:24:48 +00006572 if (isUNPCKHMask(M, VT, HasAVX2))
6573 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006574 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575
Nate Begeman9008ca62009-04-27 18:41:29 +00006576 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006577 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 return CommuteVectorShuffle(SVOp, DAG);
6579
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006580 // The checks below are all present in isShuffleMaskLegal, but they are
6581 // inlined here right now to enable us to directly emit target specific
6582 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006583
Craig Topper0e2037b2012-01-20 05:53:00 +00006584 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006585 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006586 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006587 DAG);
6588
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006589 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6590 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006591 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006592 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006593 }
6594
Craig Toppera9a568a2012-05-02 08:03:44 +00006595 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006596 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006597 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006598 DAG);
6599
Craig Toppera9a568a2012-05-02 08:03:44 +00006600 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006601 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006602 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006603 DAG);
6604
Craig Topper1a7700a2012-01-19 08:19:12 +00006605 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006606 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006607 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006608
Craig Topper94438ba2011-12-16 08:06:31 +00006609 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006610 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006611 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006612 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006613
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006614 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006615 // Generate target specific nodes for 128 or 256-bit shuffles only
6616 // supported in the AVX instruction set.
6617 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006618
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006619 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006620 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006621 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6622
Craig Topper70b883b2011-11-28 10:14:51 +00006623 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006624 if (isVPERMILPMask(M, VT, HasAVX)) {
6625 if (HasAVX2 && VT == MVT::v8i32)
6626 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006627 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006628 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006629 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006630 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006631
Craig Topper70b883b2011-11-28 10:14:51 +00006632 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006634 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006635 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006636
Craig Topper1842ba02012-04-23 06:38:28 +00006637 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006638 if (BlendOp.getNode())
6639 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006640
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006641 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006642 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006643 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006644 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006645 }
Craig Topper92040742012-04-16 06:43:40 +00006646 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6647 &permclMask[0], 8);
6648 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006649 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006650 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006651 }
Craig Topper095c5282012-04-15 23:48:57 +00006652
Craig Topper8325c112012-04-16 00:41:45 +00006653 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6654 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006655 getShuffleCLImmediate(SVOp), DAG);
6656
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006657
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006658 //===--------------------------------------------------------------------===//
6659 // Since no target specific shuffle was selected for this generic one,
6660 // lower it into other known shuffles. FIXME: this isn't true yet, but
6661 // this is the plan.
6662 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006663
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006664 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6665 if (VT == MVT::v8i16) {
6666 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6667 if (NewOp.getNode())
6668 return NewOp;
6669 }
6670
6671 if (VT == MVT::v16i8) {
6672 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6673 if (NewOp.getNode())
6674 return NewOp;
6675 }
6676
6677 // Handle all 128-bit wide vectors with 4 elements, and match them with
6678 // several different shuffle types.
6679 if (NumElems == 4 && VT.getSizeInBits() == 128)
6680 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6681
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006682 // Handle general 256-bit shuffles
6683 if (VT.is256BitVector())
6684 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6685
Dan Gohman475871a2008-07-27 21:46:04 +00006686 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687}
6688
Dan Gohman475871a2008-07-27 21:46:04 +00006689SDValue
6690X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006691 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006692 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006693 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006694
6695 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6696 return SDValue();
6697
Duncan Sands83ec4b62008-06-06 12:08:01 +00006698 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006699 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006700 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006702 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006703 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006704 }
6705
6706 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006707 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6708 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6709 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6711 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006712 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006714 Op.getOperand(0)),
6715 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006717 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006719 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006720 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006721 }
6722
6723 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006724 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6725 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006726 // result has a single use which is a store or a bitcast to i32. And in
6727 // the case of a store, it's not worth it if the index is a constant 0,
6728 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006729 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006730 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006731 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006732 if ((User->getOpcode() != ISD::STORE ||
6733 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6734 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006735 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006737 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006739 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006740 Op.getOperand(0)),
6741 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006742 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006743 }
6744
6745 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006746 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006747 if (isa<ConstantSDNode>(Op.getOperand(1)))
6748 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006749 }
Dan Gohman475871a2008-07-27 21:46:04 +00006750 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006751}
6752
6753
Dan Gohman475871a2008-07-27 21:46:04 +00006754SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006755X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6756 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006758 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006759
David Greene74a579d2011-02-10 16:57:36 +00006760 SDValue Vec = Op.getOperand(0);
6761 EVT VecVT = Vec.getValueType();
6762
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006763 // If this is a 256-bit vector result, first extract the 128-bit vector and
6764 // then extract the element from the 128-bit vector.
6765 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006766 DebugLoc dl = Op.getNode()->getDebugLoc();
6767 unsigned NumElems = VecVT.getVectorNumElements();
6768 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006769 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6770
6771 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006772 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006773
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006774 if (IdxVal >= NumElems/2)
6775 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006776 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006777 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006778 }
6779
6780 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6781
Craig Topperd0a31172012-01-10 06:37:29 +00006782 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006784 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006785 return Res;
6786 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006787
Owen Andersone50ed302009-08-10 22:56:29 +00006788 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006789 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006791 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006792 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006793 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006794 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6796 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006797 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006799 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006801 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006802 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006804 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006806 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006807 }
6808
6809 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006810 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 if (Idx == 0)
6812 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006813
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006815 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006816 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006817 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006818 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006819 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006820 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006821 }
6822
6823 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6825 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6826 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006827 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 if (Idx == 0)
6829 return Op;
6830
6831 // UNPCKHPD the element to the lowest double word, then movsd.
6832 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6833 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006834 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006835 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006836 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006838 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006839 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 }
6841
Dan Gohman475871a2008-07-27 21:46:04 +00006842 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006843}
6844
Dan Gohman475871a2008-07-27 21:46:04 +00006845SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006846X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6847 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006848 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006849 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006850 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006851
Dan Gohman475871a2008-07-27 21:46:04 +00006852 SDValue N0 = Op.getOperand(0);
6853 SDValue N1 = Op.getOperand(1);
6854 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006855
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006856 if (VT.getSizeInBits() == 256)
6857 return SDValue();
6858
Dan Gohman8a55ce42009-09-23 21:02:20 +00006859 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006860 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006861 unsigned Opc;
6862 if (VT == MVT::v8i16)
6863 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006864 else if (VT == MVT::v16i8)
6865 Opc = X86ISD::PINSRB;
6866 else
6867 Opc = X86ISD::PINSRB;
6868
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6870 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 if (N1.getValueType() != MVT::i32)
6872 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6873 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006875 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006876 }
6877
6878 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879 // Bits [7:6] of the constant are the source select. This will always be
6880 // zero here. The DAG Combiner may combine an extract_elt index into these
6881 // bits. For example (insert (extract, 3), 2) could be matched by putting
6882 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006883 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006884 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006885 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006887 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006888 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006890 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006891 }
6892
6893 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006894 // PINSR* works with constant index.
6895 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006896 }
Dan Gohman475871a2008-07-27 21:46:04 +00006897 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898}
6899
Dan Gohman475871a2008-07-27 21:46:04 +00006900SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006901X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006902 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006903 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904
David Greene6b381262011-02-09 15:32:06 +00006905 DebugLoc dl = Op.getDebugLoc();
6906 SDValue N0 = Op.getOperand(0);
6907 SDValue N1 = Op.getOperand(1);
6908 SDValue N2 = Op.getOperand(2);
6909
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006910 // If this is a 256-bit vector result, first extract the 128-bit vector,
6911 // insert the element into the extracted half and then place it back.
6912 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006913 if (!isa<ConstantSDNode>(N2))
6914 return SDValue();
6915
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006916 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006917 unsigned NumElems = VT.getVectorNumElements();
6918 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006919 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006920
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006921 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006922 bool Upper = IdxVal >= NumElems/2;
6923 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6924 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006925
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006926 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006927 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006928 }
6929
Craig Topperd0a31172012-01-10 06:37:29 +00006930 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6932
Dan Gohman8a55ce42009-09-23 21:02:20 +00006933 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006934 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006935
Dan Gohman8a55ce42009-09-23 21:02:20 +00006936 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006937 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6938 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 if (N1.getValueType() != MVT::i32)
6940 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6941 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006942 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006943 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006944 }
Dan Gohman475871a2008-07-27 21:46:04 +00006945 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006946}
6947
Dan Gohman475871a2008-07-27 21:46:04 +00006948SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006949X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006950 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006951 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006952 EVT OpVT = Op.getValueType();
6953
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006954 // If this is a 256-bit vector result, first insert into a 128-bit
6955 // vector and then insert into the 256-bit vector.
6956 if (OpVT.getSizeInBits() > 128) {
6957 // Insert into a 128-bit vector.
6958 EVT VT128 = EVT::getVectorVT(*Context,
6959 OpVT.getVectorElementType(),
6960 OpVT.getVectorNumElements() / 2);
6961
6962 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6963
6964 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006965 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006966 }
6967
Craig Topperd77d2fe2012-04-29 20:22:05 +00006968 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006969 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006971
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00006973 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
6974 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00006975 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006976}
6977
David Greene91585092011-01-26 15:38:49 +00006978// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6979// a simple subregister reference or explicit instructions to grab
6980// upper bits of a vector.
6981SDValue
6982X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6983 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006984 DebugLoc dl = Op.getNode()->getDebugLoc();
6985 SDValue Vec = Op.getNode()->getOperand(0);
6986 SDValue Idx = Op.getNode()->getOperand(1);
6987
Craig Topperb14940a2012-04-22 20:55:18 +00006988 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
6989 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
6990 isa<ConstantSDNode>(Idx)) {
6991 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6992 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00006993 }
David Greene91585092011-01-26 15:38:49 +00006994 }
6995 return SDValue();
6996}
6997
David Greenecfe33c42011-01-26 19:13:22 +00006998// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6999// simple superregister reference or explicit instructions to insert
7000// the upper bits of a vector.
7001SDValue
7002X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7003 if (Subtarget->hasAVX()) {
7004 DebugLoc dl = Op.getNode()->getDebugLoc();
7005 SDValue Vec = Op.getNode()->getOperand(0);
7006 SDValue SubVec = Op.getNode()->getOperand(1);
7007 SDValue Idx = Op.getNode()->getOperand(2);
7008
Craig Topperb14940a2012-04-22 20:55:18 +00007009 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7010 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7011 isa<ConstantSDNode>(Idx)) {
7012 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7013 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007014 }
7015 }
7016 return SDValue();
7017}
7018
Bill Wendling056292f2008-09-16 21:48:12 +00007019// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7020// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7021// one of the above mentioned nodes. It has to be wrapped because otherwise
7022// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7023// be used to form addressing mode. These wrapped nodes will be selected
7024// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007025SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007026X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007028
Chris Lattner41621a22009-06-26 19:22:52 +00007029 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7030 // global base reg.
7031 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007032 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007033 CodeModel::Model M = getTargetMachine().getCodeModel();
7034
Chris Lattner4f066492009-07-11 20:29:19 +00007035 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007036 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007037 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007038 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007039 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007040 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007041 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Evan Cheng1606e8e2009-03-13 07:51:59 +00007043 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007044 CP->getAlignment(),
7045 CP->getOffset(), OpFlag);
7046 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007047 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007048 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007049 if (OpFlag) {
7050 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007051 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007052 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007053 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007054 }
7055
7056 return Result;
7057}
7058
Dan Gohmand858e902010-04-17 15:26:15 +00007059SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007060 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007061
Chris Lattner18c59872009-06-27 04:16:01 +00007062 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7063 // global base reg.
7064 unsigned char OpFlag = 0;
7065 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007066 CodeModel::Model M = getTargetMachine().getCodeModel();
7067
Chris Lattner4f066492009-07-11 20:29:19 +00007068 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007069 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007070 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007071 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007072 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007073 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007074 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007075
Chris Lattner18c59872009-06-27 04:16:01 +00007076 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7077 OpFlag);
7078 DebugLoc DL = JT->getDebugLoc();
7079 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007080
Chris Lattner18c59872009-06-27 04:16:01 +00007081 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007082 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007083 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7084 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007085 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007086 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007087
Chris Lattner18c59872009-06-27 04:16:01 +00007088 return Result;
7089}
7090
7091SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007092X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007093 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7096 // global base reg.
7097 unsigned char OpFlag = 0;
7098 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007099 CodeModel::Model M = getTargetMachine().getCodeModel();
7100
Chris Lattner4f066492009-07-11 20:29:19 +00007101 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007102 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7103 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7104 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007105 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007106 } else if (Subtarget->isPICStyleGOT()) {
7107 OpFlag = X86II::MO_GOT;
7108 } else if (Subtarget->isPICStyleStubPIC()) {
7109 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7110 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7111 OpFlag = X86II::MO_DARWIN_NONLAZY;
7112 }
Eric Christopherfd179292009-08-27 18:07:15 +00007113
Chris Lattner18c59872009-06-27 04:16:01 +00007114 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 DebugLoc DL = Op.getDebugLoc();
7117 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007118
7119
Chris Lattner18c59872009-06-27 04:16:01 +00007120 // With PIC, the address is actually $g + Offset.
7121 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007122 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007123 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7124 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007125 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007126 Result);
7127 }
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Eli Friedman586272d2011-08-11 01:48:05 +00007129 // For symbols that require a load from a stub to get the address, emit the
7130 // load.
7131 if (isGlobalStubReference(OpFlag))
7132 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007133 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007134
Chris Lattner18c59872009-06-27 04:16:01 +00007135 return Result;
7136}
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007139X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007140 // Create the TargetBlockAddressAddress node.
7141 unsigned char OpFlags =
7142 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007143 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007144 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007145 DebugLoc dl = Op.getDebugLoc();
7146 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7147 /*isTarget=*/true, OpFlags);
7148
Dan Gohmanf705adb2009-10-30 01:28:02 +00007149 if (Subtarget->isPICStyleRIPRel() &&
7150 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007151 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7152 else
7153 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007154
Dan Gohman29cbade2009-11-20 23:18:13 +00007155 // With PIC, the address is actually $g + Offset.
7156 if (isGlobalRelativeToPICBase(OpFlags)) {
7157 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7158 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7159 Result);
7160 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007161
7162 return Result;
7163}
7164
7165SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007166X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007167 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007168 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007169 // Create the TargetGlobalAddress node, folding in the constant
7170 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007171 unsigned char OpFlags =
7172 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007173 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007174 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007175 if (OpFlags == X86II::MO_NO_FLAG &&
7176 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007177 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007178 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007179 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007180 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007181 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007182 }
Eric Christopherfd179292009-08-27 18:07:15 +00007183
Chris Lattner4f066492009-07-11 20:29:19 +00007184 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007185 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007186 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7187 else
7188 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007189
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007190 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007191 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007192 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7193 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007194 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007196
Chris Lattner36c25012009-07-10 07:34:39 +00007197 // For globals that require a load from a stub to get the address, emit the
7198 // load.
7199 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007200 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007201 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202
Dan Gohman6520e202008-10-18 02:06:02 +00007203 // If there was a non-zero offset that we didn't fold, create an explicit
7204 // addition for it.
7205 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007206 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007207 DAG.getConstant(Offset, getPointerTy()));
7208
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209 return Result;
7210}
7211
Evan Chengda43bcf2008-09-24 00:05:32 +00007212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007213X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007214 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007215 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007216 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007217}
7218
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007219static SDValue
7220GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007221 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007222 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007223 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007224 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007225 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007226 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007227 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007228 GA->getOffset(),
7229 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007230 if (InFlag) {
7231 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007232 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007233 } else {
7234 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007235 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007236 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007237
7238 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007239 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007240
Rafael Espindola15f1b662009-04-24 12:59:40 +00007241 SDValue Flag = Chain.getValue(1);
7242 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007243}
7244
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007245// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007246static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007247LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007248 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007250 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7251 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007252 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007253 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254 InFlag = Chain.getValue(1);
7255
Chris Lattnerb903bed2009-06-26 21:20:29 +00007256 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007257}
7258
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007259// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007260static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007261LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007262 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007263 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7264 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007265}
7266
Hans Wennborg228756c2012-05-11 10:11:01 +00007267// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007268static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007269 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007270 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007271 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007272
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007273 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7274 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7275 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007276
Michael J. Spencerec38de22010-10-10 22:04:20 +00007277 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007278 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007279 MachinePointerInfo(Ptr),
7280 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007281
Chris Lattnerb903bed2009-06-26 21:20:29 +00007282 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007283 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7284 // initialexec.
7285 unsigned WrapperKind = X86ISD::Wrapper;
7286 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007287 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007288 } else if (model == TLSModel::InitialExec) {
7289 if (is64Bit) {
7290 OperandFlags = X86II::MO_GOTTPOFF;
7291 WrapperKind = X86ISD::WrapperRIP;
7292 } else {
7293 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7294 }
Chris Lattner18c59872009-06-27 04:16:01 +00007295 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007296 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007297 }
Eric Christopherfd179292009-08-27 18:07:15 +00007298
Hans Wennborg228756c2012-05-11 10:11:01 +00007299 // emit "addl x@ntpoff,%eax" (local exec)
7300 // or "addl x@indntpoff,%eax" (initial exec)
7301 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007302 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007303 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007304 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007305 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007306
Hans Wennborg228756c2012-05-11 10:11:01 +00007307 if (model == TLSModel::InitialExec) {
7308 if (isPIC && !is64Bit) {
7309 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7310 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7311 Offset);
7312 } else {
7313 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7314 MachinePointerInfo::getGOT(), false, false, false,
7315 0);
7316 }
7317 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007318
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007319 // The address of the thread local variable is the add of the thread
7320 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007321 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007322}
7323
Dan Gohman475871a2008-07-27 21:46:04 +00007324SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007325X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007326
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007327 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007328 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007329
Eric Christopher30ef0e52010-06-03 04:07:48 +00007330 if (Subtarget->isTargetELF()) {
7331 // TODO: implement the "local dynamic" model
Michael J. Spencerec38de22010-10-10 22:04:20 +00007332
Eric Christopher30ef0e52010-06-03 04:07:48 +00007333 // If GV is an alias then use the aliasee for determining
7334 // thread-localness.
7335 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7336 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337
Chandler Carruth34797132012-04-08 17:20:55 +00007338 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007339
Eric Christopher30ef0e52010-06-03 04:07:48 +00007340 switch (model) {
7341 case TLSModel::GeneralDynamic:
7342 case TLSModel::LocalDynamic: // not implemented
7343 if (Subtarget->is64Bit())
7344 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7345 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007346
Eric Christopher30ef0e52010-06-03 04:07:48 +00007347 case TLSModel::InitialExec:
7348 case TLSModel::LocalExec:
7349 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007350 Subtarget->is64Bit(),
7351 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007352 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007353 llvm_unreachable("Unknown TLS model.");
7354 }
7355
7356 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007357 // Darwin only has one model of TLS. Lower to that.
7358 unsigned char OpFlag = 0;
7359 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7360 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007361
Eric Christopher30ef0e52010-06-03 04:07:48 +00007362 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7363 // global base reg.
7364 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7365 !Subtarget->is64Bit();
7366 if (PIC32)
7367 OpFlag = X86II::MO_TLVP_PIC_BASE;
7368 else
7369 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007370 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007371 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007372 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007374 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 // With PIC32, the address is actually $g + Offset.
7377 if (PIC32)
7378 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7379 DAG.getNode(X86ISD::GlobalBaseReg,
7380 DebugLoc(), getPointerTy()),
7381 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007382
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 // Lowering the machine isd will make sure everything is in the right
7384 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007385 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007386 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007387 SDValue Args[] = { Chain, Offset };
7388 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007389
Eric Christopher30ef0e52010-06-03 04:07:48 +00007390 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7391 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7392 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007393
Eric Christopher30ef0e52010-06-03 04:07:48 +00007394 // And our return value (tls address) is in the standard call return value
7395 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007396 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007397 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7398 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007399 }
7400
7401 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007402 // Just use the implicit TLS architecture
7403 // Need to generate someting similar to:
7404 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7405 // ; from TEB
7406 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7407 // mov rcx, qword [rdx+rcx*8]
7408 // mov eax, .tls$:tlsvar
7409 // [rax+rcx] contains the address
7410 // Windows 64bit: gs:0x58
7411 // Windows 32bit: fs:__tls_array
7412
7413 // If GV is an alias then use the aliasee for determining
7414 // thread-localness.
7415 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7416 GV = GA->resolveAliasedGlobal(false);
7417 DebugLoc dl = GA->getDebugLoc();
7418 SDValue Chain = DAG.getEntryNode();
7419
7420 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7421 // %gs:0x58 (64-bit).
7422 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7423 ? Type::getInt8PtrTy(*DAG.getContext(),
7424 256)
7425 : Type::getInt32PtrTy(*DAG.getContext(),
7426 257));
7427
7428 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7429 Subtarget->is64Bit()
7430 ? DAG.getIntPtrConstant(0x58)
7431 : DAG.getExternalSymbol("_tls_array",
7432 getPointerTy()),
7433 MachinePointerInfo(Ptr),
7434 false, false, false, 0);
7435
7436 // Load the _tls_index variable
7437 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7438 if (Subtarget->is64Bit())
7439 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7440 IDX, MachinePointerInfo(), MVT::i32,
7441 false, false, 0);
7442 else
7443 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7444 false, false, false, 0);
7445
7446 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007447 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007448 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7449
7450 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7451 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7452 false, false, false, 0);
7453
7454 // Get the offset of start of .tls section
7455 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7456 GA->getValueType(0),
7457 GA->getOffset(), X86II::MO_SECREL);
7458 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7459
7460 // The address of the thread local variable is the add of the thread
7461 // pointer with the offset of the variable.
7462 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007463 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007464
David Blaikie4d6ccb52012-01-20 21:51:11 +00007465 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007466}
7467
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468
Chad Rosierb90d2a92012-01-03 23:19:12 +00007469/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7470/// and take a 2 x i32 value to shift plus a shift amount.
7471SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007472 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007473 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007474 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007475 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007476 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue ShOpLo = Op.getOperand(0);
7478 SDValue ShOpHi = Op.getOperand(1);
7479 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007480 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007482 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007483
Dan Gohman475871a2008-07-27 21:46:04 +00007484 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007485 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007486 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7487 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007489 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7490 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007491 }
Evan Chenge3413162006-01-09 18:33:28 +00007492
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7494 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007495 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007497
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007500 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7501 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007502
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007503 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007504 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7505 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007506 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007507 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7508 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007509 }
7510
Dan Gohman475871a2008-07-27 21:46:04 +00007511 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007512 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513}
Evan Chenga3195e82006-01-12 22:54:21 +00007514
Dan Gohmand858e902010-04-17 15:26:15 +00007515SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7516 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007517 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007518
Dale Johannesen0488fb62010-09-30 23:57:10 +00007519 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007520 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007521
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007523 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007524
Eli Friedman36df4992009-05-27 00:47:34 +00007525 // These are really Legal; return the operand so the caller accepts it as
7526 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007528 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007530 Subtarget->is64Bit()) {
7531 return Op;
7532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007533
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007534 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007535 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007537 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007538 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007539 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007540 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007541 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007542 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007543 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7544}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545
Owen Andersone50ed302009-08-10 22:56:29 +00007546SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007547 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007548 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007549 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007550 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007551 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007552 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007553 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007554 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007555 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007557
Chris Lattner492a43e2010-09-22 01:28:21 +00007558 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007559
Stuart Hastings84be9582011-06-02 15:57:11 +00007560 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7561 MachineMemOperand *MMO;
7562 if (FI) {
7563 int SSFI = FI->getIndex();
7564 MMO =
7565 DAG.getMachineFunction()
7566 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7567 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7568 } else {
7569 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7570 StackSlot = StackSlot.getOperand(1);
7571 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007572 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007573 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7574 X86ISD::FILD, DL,
7575 Tys, Ops, array_lengthof(Ops),
7576 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007578 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007579 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007580 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007581
7582 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7583 // shouldn't be necessary except that RFP cannot be live across
7584 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007585 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007586 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7587 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007588 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007590 SDValue Ops[] = {
7591 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7592 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007593 MachineMemOperand *MMO =
7594 DAG.getMachineFunction()
7595 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007596 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007597
Chris Lattner492a43e2010-09-22 01:28:21 +00007598 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7599 Ops, array_lengthof(Ops),
7600 Op.getValueType(), MMO);
7601 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007602 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007603 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007604 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007605
Evan Cheng0db9fe62006-04-25 20:13:52 +00007606 return Result;
7607}
7608
Bill Wendling8b8a6362009-01-17 03:56:04 +00007609// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007610SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7611 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007612 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007613 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007614 movq %rax, %xmm0
7615 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7616 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7617 #ifdef __SSE3__
7618 haddpd %xmm0, %xmm0
7619 #else
7620 pshufd $0x4e, %xmm0, %xmm1
7621 addpd %xmm1, %xmm0
7622 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007623 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007624
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007625 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007626 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007627
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007628 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007629 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7630 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007631 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007632
Chris Lattner97484792012-01-25 09:56:22 +00007633 SmallVector<Constant*,2> CV1;
7634 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007635 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007636 CV1.push_back(
7637 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7638 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007639 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007640
Bill Wendling397ae212012-01-05 02:13:20 +00007641 // Load the 64-bit value into an XMM register.
7642 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7643 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007645 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007646 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007647 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7648 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7649 CLod0);
7650
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007652 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007653 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007654 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007656 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007657
Craig Topperd0a31172012-01-10 06:37:29 +00007658 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007659 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7660 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7661 } else {
7662 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7663 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7664 S2F, 0x4E, DAG);
7665 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7666 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7667 Sub);
7668 }
7669
7670 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007671 DAG.getIntPtrConstant(0));
7672}
7673
Bill Wendling8b8a6362009-01-17 03:56:04 +00007674// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007675SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7676 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007677 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678 // FP constant to bias correct the final result.
7679 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007681
7682 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007684 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685
Eli Friedmanf3704762011-08-29 21:15:46 +00007686 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007687 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007688
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007690 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007691 DAG.getIntPtrConstant(0));
7692
7693 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007695 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007696 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007698 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007699 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 MVT::v2f64, Bias)));
7701 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007702 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007703 DAG.getIntPtrConstant(0));
7704
7705 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707
7708 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007709 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007710
Craig Topper69947b92012-04-23 06:57:04 +00007711 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007712 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007713 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007714 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007715 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007716
7717 // Handle final rounding.
7718 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719}
7720
Dan Gohmand858e902010-04-17 15:26:15 +00007721SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7722 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007723 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007724 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007725
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007726 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007727 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7728 // the optimization here.
7729 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007730 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007731
Owen Andersone50ed302009-08-10 22:56:29 +00007732 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007733 EVT DstVT = Op.getValueType();
7734 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007735 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007736 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007737 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007738 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007739 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007740
7741 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007743 if (SrcVT == MVT::i32) {
7744 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7745 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7746 getPointerTy(), StackSlot, WordOff);
7747 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007748 StackSlot, MachinePointerInfo(),
7749 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007750 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007751 OffsetSlot, MachinePointerInfo(),
7752 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007753 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7754 return Fild;
7755 }
7756
7757 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7758 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007759 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007760 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761 // For i64 source, we need to add the appropriate power of 2 if the input
7762 // was negative. This is the same as the optimization in
7763 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7764 // we must be careful to do the computation in x87 extended precision, not
7765 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007766 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7767 MachineMemOperand *MMO =
7768 DAG.getMachineFunction()
7769 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7770 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007771
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007772 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7773 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007774 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7775 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007776
7777 APInt FF(32, 0x5F800000ULL);
7778
7779 // Check whether the sign bit is set.
7780 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7781 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7782 ISD::SETLT);
7783
7784 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7785 SDValue FudgePtr = DAG.getConstantPool(
7786 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7787 getPointerTy());
7788
7789 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7790 SDValue Zero = DAG.getIntPtrConstant(0);
7791 SDValue Four = DAG.getIntPtrConstant(4);
7792 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7793 Zero, Four);
7794 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7795
7796 // Load the value out, extending it from f32 to f80.
7797 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007798 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007799 FudgePtr, MachinePointerInfo::getConstantPool(),
7800 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007801 // Extend everything to 80 bits to force it to be done on x87.
7802 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7803 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804}
7805
Dan Gohman475871a2008-07-27 21:46:04 +00007806std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007807FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007808 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007809
Owen Andersone50ed302009-08-10 22:56:29 +00007810 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007811
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007812 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7814 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007815 }
7816
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7818 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007819 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007820
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007821 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007823 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007824 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007825 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007827 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007828 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007829
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007830 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7831 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007832 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007833 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007834 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007835 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007836
Evan Cheng0db9fe62006-04-25 20:13:52 +00007837 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007838 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7839 Opc = X86ISD::WIN_FTOL;
7840 else
7841 switch (DstTy.getSimpleVT().SimpleTy) {
7842 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7843 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7844 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7845 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7846 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007847
Dan Gohman475871a2008-07-27 21:46:04 +00007848 SDValue Chain = DAG.getEntryNode();
7849 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007850 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007851 // FIXME This causes a redundant load/store if the SSE-class value is already
7852 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007853 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007855 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007856 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007857 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007858 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007859 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007860 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007861 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007862
Chris Lattner492a43e2010-09-22 01:28:21 +00007863 MachineMemOperand *MMO =
7864 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7865 MachineMemOperand::MOLoad, MemSize, MemSize);
7866 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7867 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007868 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007869 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007870 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7871 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007872
Chris Lattner07290932010-09-22 01:05:16 +00007873 MachineMemOperand *MMO =
7874 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7875 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007876
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007877 if (Opc != X86ISD::WIN_FTOL) {
7878 // Build the FP_TO_INT*_IN_MEM
7879 SDValue Ops[] = { Chain, Value, StackSlot };
7880 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7881 Ops, 3, DstTy, MMO);
7882 return std::make_pair(FIST, StackSlot);
7883 } else {
7884 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7885 DAG.getVTList(MVT::Other, MVT::Glue),
7886 Chain, Value);
7887 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7888 MVT::i32, ftol.getValue(1));
7889 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7890 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007891 SDValue Ops[] = { eax, edx };
7892 SDValue pair = IsReplace
7893 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7894 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007895 return std::make_pair(pair, SDValue());
7896 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007897}
7898
Dan Gohmand858e902010-04-17 15:26:15 +00007899SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7900 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007901 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007902 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007903
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007904 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7905 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007906 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007907 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7908 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007910 if (StackSlot.getNode())
7911 // Load the result.
7912 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7913 FIST, StackSlot, MachinePointerInfo(),
7914 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007915
7916 // The node is the result.
7917 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007918}
7919
Dan Gohmand858e902010-04-17 15:26:15 +00007920SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7921 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007922 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7923 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007924 SDValue FIST = Vals.first, StackSlot = Vals.second;
7925 assert(FIST.getNode() && "Unexpected failure");
7926
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007927 if (StackSlot.getNode())
7928 // Load the result.
7929 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7930 FIST, StackSlot, MachinePointerInfo(),
7931 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007932
7933 // The node is the result.
7934 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007935}
7936
Dan Gohmand858e902010-04-17 15:26:15 +00007937SDValue X86TargetLowering::LowerFABS(SDValue Op,
7938 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007939 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007940 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007941 EVT VT = Op.getValueType();
7942 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007943 if (VT.isVector())
7944 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007945 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007946 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007947 C = ConstantVector::getSplat(2,
7948 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007949 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007950 C = ConstantVector::getSplat(4,
7951 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007952 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007953 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007954 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007955 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007956 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007957 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007958}
7959
Dan Gohmand858e902010-04-17 15:26:15 +00007960SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007961 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007962 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007963 EVT VT = Op.getValueType();
7964 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007965 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7966 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007967 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007968 NumElts = VT.getVectorNumElements();
7969 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007970 Constant *C;
7971 if (EltVT == MVT::f64)
7972 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7973 else
7974 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7975 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007976 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007977 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007978 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007979 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007980 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007981 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007982 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007983 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007984 DAG.getNode(ISD::BITCAST, dl, XORVT,
7985 Op.getOperand(0)),
7986 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007987 }
Craig Topper69947b92012-04-23 06:57:04 +00007988
7989 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007990}
7991
Dan Gohmand858e902010-04-17 15:26:15 +00007992SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007993 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007994 SDValue Op0 = Op.getOperand(0);
7995 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007996 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007997 EVT VT = Op.getValueType();
7998 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007999
8000 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008001 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008002 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008003 SrcVT = VT;
8004 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008005 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008006 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008007 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008008 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008009 }
8010
8011 // At this point the operands and the result should have the same
8012 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008013
Evan Cheng68c47cb2007-01-05 07:55:56 +00008014 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008015 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008017 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8018 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008019 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008020 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8021 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8022 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8023 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008024 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008025 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008026 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008027 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008028 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008029 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008030 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008031
8032 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008033 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008034 // Op0 is MVT::f32, Op1 is MVT::f64.
8035 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8036 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8037 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008038 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008039 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008040 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008041 }
8042
Evan Cheng73d6cf12007-01-05 21:37:56 +00008043 // Clear first operand sign bit.
8044 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008045 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008046 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8047 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008048 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008049 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8050 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8051 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8052 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008053 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008054 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008055 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008056 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008057 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008058 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008059 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008060
8061 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008062 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008063}
8064
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008065SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8066 SDValue N0 = Op.getOperand(0);
8067 DebugLoc dl = Op.getDebugLoc();
8068 EVT VT = Op.getValueType();
8069
8070 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8071 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8072 DAG.getConstant(1, VT));
8073 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8074}
8075
Dan Gohman076aee32009-03-04 19:44:21 +00008076/// Emit nodes that will be selected as "test Op0,Op0", or something
8077/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008078SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008079 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008080 DebugLoc dl = Op.getDebugLoc();
8081
Dan Gohman31125812009-03-07 01:58:32 +00008082 // CF and OF aren't always set the way we want. Determine which
8083 // of these we need.
8084 bool NeedCF = false;
8085 bool NeedOF = false;
8086 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008087 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008088 case X86::COND_A: case X86::COND_AE:
8089 case X86::COND_B: case X86::COND_BE:
8090 NeedCF = true;
8091 break;
8092 case X86::COND_G: case X86::COND_GE:
8093 case X86::COND_L: case X86::COND_LE:
8094 case X86::COND_O: case X86::COND_NO:
8095 NeedOF = true;
8096 break;
Dan Gohman31125812009-03-07 01:58:32 +00008097 }
8098
Dan Gohman076aee32009-03-04 19:44:21 +00008099 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008100 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8101 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008102 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8103 // Emit a CMP with 0, which is the TEST pattern.
8104 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8105 DAG.getConstant(0, Op.getValueType()));
8106
8107 unsigned Opcode = 0;
8108 unsigned NumOperands = 0;
8109 switch (Op.getNode()->getOpcode()) {
8110 case ISD::ADD:
8111 // Due to an isel shortcoming, be conservative if this add is likely to be
8112 // selected as part of a load-modify-store instruction. When the root node
8113 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8114 // uses of other nodes in the match, such as the ADD in this case. This
8115 // leads to the ADD being left around and reselected, with the result being
8116 // two adds in the output. Alas, even if none our users are stores, that
8117 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8118 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8119 // climbing the DAG back to the root, and it doesn't seem to be worth the
8120 // effort.
8121 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008122 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8123 if (UI->getOpcode() != ISD::CopyToReg &&
8124 UI->getOpcode() != ISD::SETCC &&
8125 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008126 goto default_case;
8127
8128 if (ConstantSDNode *C =
8129 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8130 // An add of one will be selected as an INC.
8131 if (C->getAPIntValue() == 1) {
8132 Opcode = X86ISD::INC;
8133 NumOperands = 1;
8134 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008135 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008136
8137 // An add of negative one (subtract of one) will be selected as a DEC.
8138 if (C->getAPIntValue().isAllOnesValue()) {
8139 Opcode = X86ISD::DEC;
8140 NumOperands = 1;
8141 break;
8142 }
Dan Gohman076aee32009-03-04 19:44:21 +00008143 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008144
8145 // Otherwise use a regular EFLAGS-setting add.
8146 Opcode = X86ISD::ADD;
8147 NumOperands = 2;
8148 break;
8149 case ISD::AND: {
8150 // If the primary and result isn't used, don't bother using X86ISD::AND,
8151 // because a TEST instruction will be better.
8152 bool NonFlagUse = false;
8153 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8154 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8155 SDNode *User = *UI;
8156 unsigned UOpNo = UI.getOperandNo();
8157 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8158 // Look pass truncate.
8159 UOpNo = User->use_begin().getOperandNo();
8160 User = *User->use_begin();
8161 }
8162
8163 if (User->getOpcode() != ISD::BRCOND &&
8164 User->getOpcode() != ISD::SETCC &&
8165 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8166 NonFlagUse = true;
8167 break;
8168 }
Dan Gohman076aee32009-03-04 19:44:21 +00008169 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008170
8171 if (!NonFlagUse)
8172 break;
8173 }
8174 // FALL THROUGH
8175 case ISD::SUB:
8176 case ISD::OR:
8177 case ISD::XOR:
8178 // Due to the ISEL shortcoming noted above, be conservative if this op is
8179 // likely to be selected as part of a load-modify-store instruction.
8180 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8181 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8182 if (UI->getOpcode() == ISD::STORE)
8183 goto default_case;
8184
8185 // Otherwise use a regular EFLAGS-setting instruction.
8186 switch (Op.getNode()->getOpcode()) {
8187 default: llvm_unreachable("unexpected operator!");
8188 case ISD::SUB: Opcode = X86ISD::SUB; break;
8189 case ISD::OR: Opcode = X86ISD::OR; break;
8190 case ISD::XOR: Opcode = X86ISD::XOR; break;
8191 case ISD::AND: Opcode = X86ISD::AND; break;
8192 }
8193
8194 NumOperands = 2;
8195 break;
8196 case X86ISD::ADD:
8197 case X86ISD::SUB:
8198 case X86ISD::INC:
8199 case X86ISD::DEC:
8200 case X86ISD::OR:
8201 case X86ISD::XOR:
8202 case X86ISD::AND:
8203 return SDValue(Op.getNode(), 1);
8204 default:
8205 default_case:
8206 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008207 }
8208
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008209 if (Opcode == 0)
8210 // Emit a CMP with 0, which is the TEST pattern.
8211 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8212 DAG.getConstant(0, Op.getValueType()));
8213
8214 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8215 SmallVector<SDValue, 4> Ops;
8216 for (unsigned i = 0; i != NumOperands; ++i)
8217 Ops.push_back(Op.getOperand(i));
8218
8219 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8220 DAG.ReplaceAllUsesWith(Op, New);
8221 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008222}
8223
8224/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8225/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008226SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008227 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8229 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008230 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008231
8232 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008233 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008234}
8235
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008236/// Convert a comparison if required by the subtarget.
8237SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8238 SelectionDAG &DAG) const {
8239 // If the subtarget does not support the FUCOMI instruction, floating-point
8240 // comparisons have to be converted.
8241 if (Subtarget->hasCMov() ||
8242 Cmp.getOpcode() != X86ISD::CMP ||
8243 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8244 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8245 return Cmp;
8246
8247 // The instruction selector will select an FUCOM instruction instead of
8248 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8249 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8250 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8251 DebugLoc dl = Cmp.getDebugLoc();
8252 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8253 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8254 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8255 DAG.getConstant(8, MVT::i8));
8256 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8257 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8258}
8259
Evan Chengd40d03e2010-01-06 19:38:29 +00008260/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8261/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008262SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8263 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008264 SDValue Op0 = And.getOperand(0);
8265 SDValue Op1 = And.getOperand(1);
8266 if (Op0.getOpcode() == ISD::TRUNCATE)
8267 Op0 = Op0.getOperand(0);
8268 if (Op1.getOpcode() == ISD::TRUNCATE)
8269 Op1 = Op1.getOperand(0);
8270
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008272 if (Op1.getOpcode() == ISD::SHL)
8273 std::swap(Op0, Op1);
8274 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008275 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8276 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008277 // If we looked past a truncate, check that it's only truncating away
8278 // known zeros.
8279 unsigned BitWidth = Op0.getValueSizeInBits();
8280 unsigned AndBitWidth = And.getValueSizeInBits();
8281 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008282 APInt Zeros, Ones;
8283 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008284 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8285 return SDValue();
8286 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008287 LHS = Op1;
8288 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008289 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008290 } else if (Op1.getOpcode() == ISD::Constant) {
8291 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008292 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008293 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008294
8295 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008296 LHS = AndLHS.getOperand(0);
8297 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008298 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008299
8300 // Use BT if the immediate can't be encoded in a TEST instruction.
8301 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8302 LHS = AndLHS;
8303 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8304 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008305 }
Evan Cheng0488db92007-09-25 01:57:46 +00008306
Evan Chengd40d03e2010-01-06 19:38:29 +00008307 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008308 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008309 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008310 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008311 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008312 // Also promote i16 to i32 for performance / code size reason.
8313 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008314 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008315 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008316
Evan Chengd40d03e2010-01-06 19:38:29 +00008317 // If the operand types disagree, extend the shift amount to match. Since
8318 // BT ignores high bits (like shifts) we can use anyextend.
8319 if (LHS.getValueType() != RHS.getValueType())
8320 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008321
Evan Chengd40d03e2010-01-06 19:38:29 +00008322 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8323 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8324 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8325 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008326 }
8327
Evan Cheng54de3ea2010-01-05 06:52:31 +00008328 return SDValue();
8329}
8330
Dan Gohmand858e902010-04-17 15:26:15 +00008331SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008332
8333 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8334
Evan Cheng54de3ea2010-01-05 06:52:31 +00008335 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8336 SDValue Op0 = Op.getOperand(0);
8337 SDValue Op1 = Op.getOperand(1);
8338 DebugLoc dl = Op.getDebugLoc();
8339 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8340
8341 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008342 // Lower (X & (1 << N)) == 0 to BT(X, N).
8343 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8344 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008345 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008346 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008347 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008348 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8349 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8350 if (NewSetCC.getNode())
8351 return NewSetCC;
8352 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008353
Chris Lattner481eebc2010-12-19 21:23:48 +00008354 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8355 // these.
8356 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008357 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008358 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8359 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008360
Chris Lattner481eebc2010-12-19 21:23:48 +00008361 // If the input is a setcc, then reuse the input setcc or use a new one with
8362 // the inverted condition.
8363 if (Op0.getOpcode() == X86ISD::SETCC) {
8364 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8365 bool Invert = (CC == ISD::SETNE) ^
8366 cast<ConstantSDNode>(Op1)->isNullValue();
8367 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008368
Evan Cheng2c755ba2010-02-27 07:36:59 +00008369 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008370 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8371 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8372 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008373 }
8374
Evan Chenge5b51ac2010-04-17 06:13:15 +00008375 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008376 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008377 if (X86CC == X86::COND_INVALID)
8378 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008379
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008380 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008381 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008382 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008383 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008384}
8385
Craig Topper89af15e2011-09-18 08:03:58 +00008386// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008387// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008388static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008389 EVT VT = Op.getValueType();
8390
Duncan Sands28b77e92011-09-06 19:07:46 +00008391 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008392 "Unsupported value type for operation");
8393
Craig Topper66ddd152012-04-27 22:54:43 +00008394 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008395 DebugLoc dl = Op.getDebugLoc();
8396 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008397
8398 // Extract the LHS vectors
8399 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008400 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8401 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008402
8403 // Extract the RHS vectors
8404 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008405 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8406 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008407
8408 // Issue the operation on the smaller types and concatenate the result back
8409 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8410 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8411 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8412 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8413 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8414}
8415
8416
Dan Gohmand858e902010-04-17 15:26:15 +00008417SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008418 SDValue Cond;
8419 SDValue Op0 = Op.getOperand(0);
8420 SDValue Op1 = Op.getOperand(1);
8421 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008422 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8424 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008425 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008426
8427 if (isFP) {
8428 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008429 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008430 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008431
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 bool Swap = false;
8433
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008434 // SSE Condition code mapping:
8435 // 0 - EQ
8436 // 1 - LT
8437 // 2 - LE
8438 // 3 - UNORD
8439 // 4 - NEQ
8440 // 5 - NLT
8441 // 6 - NLE
8442 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 switch (SetCCOpcode) {
8444 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008445 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008446 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008447 case ISD::SETOGT:
8448 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008449 case ISD::SETLT:
8450 case ISD::SETOLT: SSECC = 1; break;
8451 case ISD::SETOGE:
8452 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008453 case ISD::SETLE:
8454 case ISD::SETOLE: SSECC = 2; break;
8455 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008456 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 case ISD::SETNE: SSECC = 4; break;
8458 case ISD::SETULE: Swap = true;
8459 case ISD::SETUGE: SSECC = 5; break;
8460 case ISD::SETULT: Swap = true;
8461 case ISD::SETUGT: SSECC = 6; break;
8462 case ISD::SETO: SSECC = 7; break;
8463 }
8464 if (Swap)
8465 std::swap(Op0, Op1);
8466
Nate Begemanfb8ead02008-07-25 19:05:58 +00008467 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008469 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008470 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008471 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8472 DAG.getConstant(3, MVT::i8));
8473 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8474 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008475 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008476 }
8477 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008478 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008479 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8480 DAG.getConstant(7, MVT::i8));
8481 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8482 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008483 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008484 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008485 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008486 }
8487 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008488 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8489 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008490 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008491
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008492 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008493 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008494 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008495
Nate Begeman30a0de92008-07-17 16:51:19 +00008496 // We are handling one of the integer comparisons here. Since SSE only has
8497 // GT and EQ comparisons for integer, swapping operands and multiple
8498 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008499 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008500 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008501
Nate Begeman30a0de92008-07-17 16:51:19 +00008502 switch (SetCCOpcode) {
8503 default: break;
8504 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008505 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008506 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008507 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008508 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008509 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008510 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008511 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008512 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008513 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008514 }
8515 if (Swap)
8516 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008517
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008518 // Check that the operation in question is available (most are plain SSE2,
8519 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008520 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008521 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008522 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008523 return SDValue();
8524
Nate Begeman30a0de92008-07-17 16:51:19 +00008525 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8526 // bits of the inputs before performing those operations.
8527 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008528 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008529 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8530 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008531 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008532 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8533 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008534 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8535 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008537
Dale Johannesenace16102009-02-03 19:33:06 +00008538 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008539
8540 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008541 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008542 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008543
Nate Begeman30a0de92008-07-17 16:51:19 +00008544 return Result;
8545}
Evan Cheng0488db92007-09-25 01:57:46 +00008546
Evan Cheng370e5342008-12-03 08:38:43 +00008547// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008548static bool isX86LogicalCmp(SDValue Op) {
8549 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008550 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8551 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008552 return true;
8553 if (Op.getResNo() == 1 &&
8554 (Opc == X86ISD::ADD ||
8555 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008556 Opc == X86ISD::ADC ||
8557 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008558 Opc == X86ISD::SMUL ||
8559 Opc == X86ISD::UMUL ||
8560 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008561 Opc == X86ISD::DEC ||
8562 Opc == X86ISD::OR ||
8563 Opc == X86ISD::XOR ||
8564 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008565 return true;
8566
Chris Lattner9637d5b2010-12-05 07:49:54 +00008567 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8568 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008569
Dan Gohman076aee32009-03-04 19:44:21 +00008570 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008571}
8572
Chris Lattnera2b56002010-12-05 01:23:24 +00008573static bool isZero(SDValue V) {
8574 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8575 return C && C->isNullValue();
8576}
8577
Chris Lattner96908b12010-12-05 02:00:51 +00008578static bool isAllOnes(SDValue V) {
8579 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8580 return C && C->isAllOnesValue();
8581}
8582
Dan Gohmand858e902010-04-17 15:26:15 +00008583SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008584 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008585 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008586 SDValue Op1 = Op.getOperand(1);
8587 SDValue Op2 = Op.getOperand(2);
8588 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008589 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008590
Dan Gohman1a492952009-10-20 16:22:37 +00008591 if (Cond.getOpcode() == ISD::SETCC) {
8592 SDValue NewCond = LowerSETCC(Cond, DAG);
8593 if (NewCond.getNode())
8594 Cond = NewCond;
8595 }
Evan Cheng734503b2006-09-11 02:19:56 +00008596
Manman Ren769ea2f2012-05-01 17:16:15 +00008597 // Handle the following cases related to max and min:
8598 // (a > b) ? (a-b) : 0
8599 // (a >= b) ? (a-b) : 0
8600 // (b < a) ? (a-b) : 0
8601 // (b <= a) ? (a-b) : 0
8602 // Comparison is removed to use EFLAGS from SUB.
8603 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8604 if (Cond.getOpcode() == X86ISD::SETCC &&
8605 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8606 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8607 C->getAPIntValue() == 0) {
8608 SDValue Cmp = Cond.getOperand(1);
8609 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8610 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8611 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8612 (CC == X86::COND_G || CC == X86::COND_GE ||
8613 CC == X86::COND_A || CC == X86::COND_AE)) ||
8614 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8615 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8616 (CC == X86::COND_L || CC == X86::COND_LE ||
8617 CC == X86::COND_B || CC == X86::COND_BE))) {
8618
8619 if (Op1.getOpcode() == ISD::SUB) {
8620 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8621 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8622 Op1.getOperand(0), Op1.getOperand(1));
8623 DAG.ReplaceAllUsesWith(Op1, New);
8624 Op1 = New;
8625 }
8626
8627 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8628 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8629 CC == X86::COND_L ||
8630 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8631 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8632 SDValue(Op1.getNode(), 1) };
8633 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8634 }
8635 }
8636
Chris Lattnera2b56002010-12-05 01:23:24 +00008637 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008638 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008639 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008640 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008641 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008642 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8643 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008644 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008645
Chris Lattnera2b56002010-12-05 01:23:24 +00008646 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008647
8648 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008649 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8650 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008651
8652 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008653 // Apply further optimizations for special cases
8654 // (select (x != 0), -1, 0) -> neg & sbb
8655 // (select (x == 0), 0, -1) -> neg & sbb
8656 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8657 if (YC->isNullValue() &&
8658 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8659 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8660 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8661 DAG.getConstant(0, CmpOp0.getValueType()),
8662 CmpOp0);
8663 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8664 DAG.getConstant(X86::COND_B, MVT::i8),
8665 SDValue(Neg.getNode(), 1));
8666 return Res;
8667 }
8668
Chris Lattnera2b56002010-12-05 01:23:24 +00008669 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8670 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008671 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008672
Chris Lattner96908b12010-12-05 02:00:51 +00008673 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008674 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8675 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008676
Chris Lattner96908b12010-12-05 02:00:51 +00008677 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8678 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008679
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008680 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008681 if (N2C == 0 || !N2C->isNullValue())
8682 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8683 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008684 }
8685 }
8686
Chris Lattnera2b56002010-12-05 01:23:24 +00008687 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008688 if (Cond.getOpcode() == ISD::AND &&
8689 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8690 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008691 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008692 Cond = Cond.getOperand(0);
8693 }
8694
Evan Cheng3f41d662007-10-08 22:16:29 +00008695 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8696 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008697 unsigned CondOpcode = Cond.getOpcode();
8698 if (CondOpcode == X86ISD::SETCC ||
8699 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008700 CC = Cond.getOperand(0);
8701
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008703 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008704 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008705
Evan Cheng3f41d662007-10-08 22:16:29 +00008706 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008707 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008708 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008709 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008710
Chris Lattnerd1980a52009-03-12 06:52:53 +00008711 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8712 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008713 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008714 addTest = false;
8715 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008716 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8717 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8718 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8719 Cond.getOperand(0).getValueType() != MVT::i8)) {
8720 SDValue LHS = Cond.getOperand(0);
8721 SDValue RHS = Cond.getOperand(1);
8722 unsigned X86Opcode;
8723 unsigned X86Cond;
8724 SDVTList VTs;
8725 switch (CondOpcode) {
8726 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8727 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8728 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8729 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8730 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8731 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8732 default: llvm_unreachable("unexpected overflowing operator");
8733 }
8734 if (CondOpcode == ISD::UMULO)
8735 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8736 MVT::i32);
8737 else
8738 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8739
8740 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8741
8742 if (CondOpcode == ISD::UMULO)
8743 Cond = X86Op.getValue(2);
8744 else
8745 Cond = X86Op.getValue(1);
8746
8747 CC = DAG.getConstant(X86Cond, MVT::i8);
8748 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008749 }
8750
8751 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008752 // Look pass the truncate.
8753 if (Cond.getOpcode() == ISD::TRUNCATE)
8754 Cond = Cond.getOperand(0);
8755
8756 // We know the result of AND is compared against zero. Try to match
8757 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008758 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008759 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008760 if (NewSetCC.getNode()) {
8761 CC = NewSetCC.getOperand(0);
8762 Cond = NewSetCC.getOperand(1);
8763 addTest = false;
8764 }
8765 }
8766 }
8767
8768 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008769 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008770 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008771 }
8772
Benjamin Kramere915ff32010-12-22 23:09:28 +00008773 // a < b ? -1 : 0 -> RES = ~setcc_carry
8774 // a < b ? 0 : -1 -> RES = setcc_carry
8775 // a >= b ? -1 : 0 -> RES = setcc_carry
8776 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8777 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008778 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008779 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8780
8781 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8782 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8783 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8784 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8785 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8786 return DAG.getNOT(DL, Res, Res.getValueType());
8787 return Res;
8788 }
8789 }
8790
Evan Cheng0488db92007-09-25 01:57:46 +00008791 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8792 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008793 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008794 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008795 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008796}
8797
Evan Cheng370e5342008-12-03 08:38:43 +00008798// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8799// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8800// from the AND / OR.
8801static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8802 Opc = Op.getOpcode();
8803 if (Opc != ISD::OR && Opc != ISD::AND)
8804 return false;
8805 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8806 Op.getOperand(0).hasOneUse() &&
8807 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8808 Op.getOperand(1).hasOneUse());
8809}
8810
Evan Cheng961d6d42009-02-02 08:19:07 +00008811// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8812// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008813static bool isXor1OfSetCC(SDValue Op) {
8814 if (Op.getOpcode() != ISD::XOR)
8815 return false;
8816 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8817 if (N1C && N1C->getAPIntValue() == 1) {
8818 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8819 Op.getOperand(0).hasOneUse();
8820 }
8821 return false;
8822}
8823
Dan Gohmand858e902010-04-17 15:26:15 +00008824SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008825 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008826 SDValue Chain = Op.getOperand(0);
8827 SDValue Cond = Op.getOperand(1);
8828 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008829 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008830 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008831 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008832
Dan Gohman1a492952009-10-20 16:22:37 +00008833 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008834 // Check for setcc([su]{add,sub,mul}o == 0).
8835 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8836 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8837 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8838 Cond.getOperand(0).getResNo() == 1 &&
8839 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8840 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8841 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8842 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8843 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8844 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8845 Inverted = true;
8846 Cond = Cond.getOperand(0);
8847 } else {
8848 SDValue NewCond = LowerSETCC(Cond, DAG);
8849 if (NewCond.getNode())
8850 Cond = NewCond;
8851 }
Dan Gohman1a492952009-10-20 16:22:37 +00008852 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008853#if 0
8854 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008855 else if (Cond.getOpcode() == X86ISD::ADD ||
8856 Cond.getOpcode() == X86ISD::SUB ||
8857 Cond.getOpcode() == X86ISD::SMUL ||
8858 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008859 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008860#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008861
Evan Chengad9c0a32009-12-15 00:53:42 +00008862 // Look pass (and (setcc_carry (cmp ...)), 1).
8863 if (Cond.getOpcode() == ISD::AND &&
8864 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8865 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008866 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008867 Cond = Cond.getOperand(0);
8868 }
8869
Evan Cheng3f41d662007-10-08 22:16:29 +00008870 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8871 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008872 unsigned CondOpcode = Cond.getOpcode();
8873 if (CondOpcode == X86ISD::SETCC ||
8874 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008875 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008876
Dan Gohman475871a2008-07-27 21:46:04 +00008877 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008878 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008879 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008880 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008881 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008882 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008883 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008884 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008885 default: break;
8886 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008887 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008888 // These can only come from an arithmetic instruction with overflow,
8889 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008890 Cond = Cond.getNode()->getOperand(1);
8891 addTest = false;
8892 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008893 }
Evan Cheng0488db92007-09-25 01:57:46 +00008894 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008895 }
8896 CondOpcode = Cond.getOpcode();
8897 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8898 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8899 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8900 Cond.getOperand(0).getValueType() != MVT::i8)) {
8901 SDValue LHS = Cond.getOperand(0);
8902 SDValue RHS = Cond.getOperand(1);
8903 unsigned X86Opcode;
8904 unsigned X86Cond;
8905 SDVTList VTs;
8906 switch (CondOpcode) {
8907 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8908 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8909 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8910 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8911 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8912 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8913 default: llvm_unreachable("unexpected overflowing operator");
8914 }
8915 if (Inverted)
8916 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8917 if (CondOpcode == ISD::UMULO)
8918 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8919 MVT::i32);
8920 else
8921 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8922
8923 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8924
8925 if (CondOpcode == ISD::UMULO)
8926 Cond = X86Op.getValue(2);
8927 else
8928 Cond = X86Op.getValue(1);
8929
8930 CC = DAG.getConstant(X86Cond, MVT::i8);
8931 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008932 } else {
8933 unsigned CondOpc;
8934 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8935 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008936 if (CondOpc == ISD::OR) {
8937 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8938 // two branches instead of an explicit OR instruction with a
8939 // separate test.
8940 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008941 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008942 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008943 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008944 Chain, Dest, CC, Cmp);
8945 CC = Cond.getOperand(1).getOperand(0);
8946 Cond = Cmp;
8947 addTest = false;
8948 }
8949 } else { // ISD::AND
8950 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8951 // two branches instead of an explicit AND instruction with a
8952 // separate test. However, we only do this if this block doesn't
8953 // have a fall-through edge, because this requires an explicit
8954 // jmp when the condition is false.
8955 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008956 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008957 Op.getNode()->hasOneUse()) {
8958 X86::CondCode CCode =
8959 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8960 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008961 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008962 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008963 // Look for an unconditional branch following this conditional branch.
8964 // We need this because we need to reverse the successors in order
8965 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008966 if (User->getOpcode() == ISD::BR) {
8967 SDValue FalseBB = User->getOperand(1);
8968 SDNode *NewBR =
8969 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008970 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008971 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008972 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008973
Dale Johannesene4d209d2009-02-03 20:21:25 +00008974 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008975 Chain, Dest, CC, Cmp);
8976 X86::CondCode CCode =
8977 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8978 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008980 Cond = Cmp;
8981 addTest = false;
8982 }
8983 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008984 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008985 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8986 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8987 // It should be transformed during dag combiner except when the condition
8988 // is set by a arithmetics with overflow node.
8989 X86::CondCode CCode =
8990 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8991 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008992 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008993 Cond = Cond.getOperand(0).getOperand(1);
8994 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008995 } else if (Cond.getOpcode() == ISD::SETCC &&
8996 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8997 // For FCMP_OEQ, we can emit
8998 // two branches instead of an explicit AND instruction with a
8999 // separate test. However, we only do this if this block doesn't
9000 // have a fall-through edge, because this requires an explicit
9001 // jmp when the condition is false.
9002 if (Op.getNode()->hasOneUse()) {
9003 SDNode *User = *Op.getNode()->use_begin();
9004 // Look for an unconditional branch following this conditional branch.
9005 // We need this because we need to reverse the successors in order
9006 // to implement FCMP_OEQ.
9007 if (User->getOpcode() == ISD::BR) {
9008 SDValue FalseBB = User->getOperand(1);
9009 SDNode *NewBR =
9010 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9011 assert(NewBR == User);
9012 (void)NewBR;
9013 Dest = FalseBB;
9014
9015 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9016 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009017 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009018 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9019 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9020 Chain, Dest, CC, Cmp);
9021 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9022 Cond = Cmp;
9023 addTest = false;
9024 }
9025 }
9026 } else if (Cond.getOpcode() == ISD::SETCC &&
9027 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9028 // For FCMP_UNE, we can emit
9029 // two branches instead of an explicit AND instruction with a
9030 // separate test. However, we only do this if this block doesn't
9031 // have a fall-through edge, because this requires an explicit
9032 // jmp when the condition is false.
9033 if (Op.getNode()->hasOneUse()) {
9034 SDNode *User = *Op.getNode()->use_begin();
9035 // Look for an unconditional branch following this conditional branch.
9036 // We need this because we need to reverse the successors in order
9037 // to implement FCMP_UNE.
9038 if (User->getOpcode() == ISD::BR) {
9039 SDValue FalseBB = User->getOperand(1);
9040 SDNode *NewBR =
9041 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9042 assert(NewBR == User);
9043 (void)NewBR;
9044
9045 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9046 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009047 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009048 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9049 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9050 Chain, Dest, CC, Cmp);
9051 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9052 Cond = Cmp;
9053 addTest = false;
9054 Dest = FalseBB;
9055 }
9056 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009057 }
Evan Cheng0488db92007-09-25 01:57:46 +00009058 }
9059
9060 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009061 // Look pass the truncate.
9062 if (Cond.getOpcode() == ISD::TRUNCATE)
9063 Cond = Cond.getOperand(0);
9064
9065 // We know the result of AND is compared against zero. Try to match
9066 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009067 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009068 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9069 if (NewSetCC.getNode()) {
9070 CC = NewSetCC.getOperand(0);
9071 Cond = NewSetCC.getOperand(1);
9072 addTest = false;
9073 }
9074 }
9075 }
9076
9077 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009079 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009080 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009081 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009082 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009083 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009084}
9085
Anton Korobeynikove060b532007-04-17 19:34:00 +00009086
9087// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9088// Calls to _alloca is needed to probe the stack when allocating more than 4k
9089// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9090// that the guard pages used by the OS virtual memory manager are allocated in
9091// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009092SDValue
9093X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009094 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009095 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009096 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009097 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009098 "are being used");
9099 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009100 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009101
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009102 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009103 SDValue Chain = Op.getOperand(0);
9104 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009105 // FIXME: Ensure alignment here
9106
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009107 bool Is64Bit = Subtarget->is64Bit();
9108 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009109
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009110 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009111 MachineFunction &MF = DAG.getMachineFunction();
9112 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009113
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009114 if (Is64Bit) {
9115 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009116 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009117 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009118
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009119 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009120 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009121 if (I->hasNestAttr())
9122 report_fatal_error("Cannot use segmented stacks with functions that "
9123 "have nested arguments.");
9124 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009125
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009126 const TargetRegisterClass *AddrRegClass =
9127 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9128 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9129 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9130 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9131 DAG.getRegister(Vreg, SPTy));
9132 SDValue Ops1[2] = { Value, Chain };
9133 return DAG.getMergeValues(Ops1, 2, dl);
9134 } else {
9135 SDValue Flag;
9136 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009137
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009138 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9139 Flag = Chain.getValue(1);
9140 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009141
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009142 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9143 Flag = Chain.getValue(1);
9144
9145 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9146
9147 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9148 return DAG.getMergeValues(Ops1, 2, dl);
9149 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009150}
9151
Dan Gohmand858e902010-04-17 15:26:15 +00009152SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009153 MachineFunction &MF = DAG.getMachineFunction();
9154 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9155
Dan Gohman69de1932008-02-06 22:27:42 +00009156 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009157 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009158
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009159 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009160 // vastart just stores the address of the VarArgsFrameIndex slot into the
9161 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009162 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9163 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009164 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9165 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009166 }
9167
9168 // __va_list_tag:
9169 // gp_offset (0 - 6 * 8)
9170 // fp_offset (48 - 48 + 8 * 16)
9171 // overflow_arg_area (point to parameters coming in memory).
9172 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009173 SmallVector<SDValue, 8> MemOps;
9174 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009175 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009176 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009177 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9178 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009179 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009180 MemOps.push_back(Store);
9181
9182 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009183 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009184 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009185 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009186 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9187 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009188 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009189 MemOps.push_back(Store);
9190
9191 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009192 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009193 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009194 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9195 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009196 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9197 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009198 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009199 MemOps.push_back(Store);
9200
9201 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009202 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009203 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009204 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9205 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009206 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9207 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009208 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009209 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009210 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009211}
9212
Dan Gohmand858e902010-04-17 15:26:15 +00009213SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009214 assert(Subtarget->is64Bit() &&
9215 "LowerVAARG only handles 64-bit va_arg!");
9216 assert((Subtarget->isTargetLinux() ||
9217 Subtarget->isTargetDarwin()) &&
9218 "Unhandled target in LowerVAARG");
9219 assert(Op.getNode()->getNumOperands() == 4);
9220 SDValue Chain = Op.getOperand(0);
9221 SDValue SrcPtr = Op.getOperand(1);
9222 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9223 unsigned Align = Op.getConstantOperandVal(3);
9224 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009225
Dan Gohman320afb82010-10-12 18:00:49 +00009226 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009227 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009228 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9229 uint8_t ArgMode;
9230
9231 // Decide which area this value should be read from.
9232 // TODO: Implement the AMD64 ABI in its entirety. This simple
9233 // selection mechanism works only for the basic types.
9234 if (ArgVT == MVT::f80) {
9235 llvm_unreachable("va_arg for f80 not yet implemented");
9236 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9237 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9238 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9239 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9240 } else {
9241 llvm_unreachable("Unhandled argument type in LowerVAARG");
9242 }
9243
9244 if (ArgMode == 2) {
9245 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009246 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009247 !(DAG.getMachineFunction()
9248 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009249 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009250 }
9251
9252 // Insert VAARG_64 node into the DAG
9253 // VAARG_64 returns two values: Variable Argument Address, Chain
9254 SmallVector<SDValue, 11> InstOps;
9255 InstOps.push_back(Chain);
9256 InstOps.push_back(SrcPtr);
9257 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9258 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9259 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9260 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9261 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9262 VTs, &InstOps[0], InstOps.size(),
9263 MVT::i64,
9264 MachinePointerInfo(SV),
9265 /*Align=*/0,
9266 /*Volatile=*/false,
9267 /*ReadMem=*/true,
9268 /*WriteMem=*/true);
9269 Chain = VAARG.getValue(1);
9270
9271 // Load the next argument and return it
9272 return DAG.getLoad(ArgVT, dl,
9273 Chain,
9274 VAARG,
9275 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009276 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009277}
9278
Dan Gohmand858e902010-04-17 15:26:15 +00009279SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009280 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009281 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009282 SDValue Chain = Op.getOperand(0);
9283 SDValue DstPtr = Op.getOperand(1);
9284 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009285 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9286 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009287 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009288
Chris Lattnere72f2022010-09-21 05:40:29 +00009289 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009290 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009291 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009292 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009293}
9294
Craig Topper80e46362012-01-23 06:16:53 +00009295// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9296// may or may not be a constant. Takes immediate version of shift as input.
9297static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9298 SDValue SrcOp, SDValue ShAmt,
9299 SelectionDAG &DAG) {
9300 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9301
9302 if (isa<ConstantSDNode>(ShAmt)) {
9303 switch (Opc) {
9304 default: llvm_unreachable("Unknown target vector shift node");
9305 case X86ISD::VSHLI:
9306 case X86ISD::VSRLI:
9307 case X86ISD::VSRAI:
9308 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9309 }
9310 }
9311
9312 // Change opcode to non-immediate version
9313 switch (Opc) {
9314 default: llvm_unreachable("Unknown target vector shift node");
9315 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9316 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9317 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9318 }
9319
9320 // Need to build a vector containing shift amount
9321 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9322 SDValue ShOps[4];
9323 ShOps[0] = ShAmt;
9324 ShOps[1] = DAG.getConstant(0, MVT::i32);
9325 ShOps[2] = DAG.getUNDEF(MVT::i32);
9326 ShOps[3] = DAG.getUNDEF(MVT::i32);
9327 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9328 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9329 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9330}
9331
Dan Gohman475871a2008-07-27 21:46:04 +00009332SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009333X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009334 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009335 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009336 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009337 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009338 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009339 case Intrinsic::x86_sse_comieq_ss:
9340 case Intrinsic::x86_sse_comilt_ss:
9341 case Intrinsic::x86_sse_comile_ss:
9342 case Intrinsic::x86_sse_comigt_ss:
9343 case Intrinsic::x86_sse_comige_ss:
9344 case Intrinsic::x86_sse_comineq_ss:
9345 case Intrinsic::x86_sse_ucomieq_ss:
9346 case Intrinsic::x86_sse_ucomilt_ss:
9347 case Intrinsic::x86_sse_ucomile_ss:
9348 case Intrinsic::x86_sse_ucomigt_ss:
9349 case Intrinsic::x86_sse_ucomige_ss:
9350 case Intrinsic::x86_sse_ucomineq_ss:
9351 case Intrinsic::x86_sse2_comieq_sd:
9352 case Intrinsic::x86_sse2_comilt_sd:
9353 case Intrinsic::x86_sse2_comile_sd:
9354 case Intrinsic::x86_sse2_comigt_sd:
9355 case Intrinsic::x86_sse2_comige_sd:
9356 case Intrinsic::x86_sse2_comineq_sd:
9357 case Intrinsic::x86_sse2_ucomieq_sd:
9358 case Intrinsic::x86_sse2_ucomilt_sd:
9359 case Intrinsic::x86_sse2_ucomile_sd:
9360 case Intrinsic::x86_sse2_ucomigt_sd:
9361 case Intrinsic::x86_sse2_ucomige_sd:
9362 case Intrinsic::x86_sse2_ucomineq_sd: {
9363 unsigned Opc = 0;
9364 ISD::CondCode CC = ISD::SETCC_INVALID;
9365 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009366 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009367 case Intrinsic::x86_sse_comieq_ss:
9368 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009369 Opc = X86ISD::COMI;
9370 CC = ISD::SETEQ;
9371 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009372 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009373 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009374 Opc = X86ISD::COMI;
9375 CC = ISD::SETLT;
9376 break;
9377 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009378 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009379 Opc = X86ISD::COMI;
9380 CC = ISD::SETLE;
9381 break;
9382 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009383 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009384 Opc = X86ISD::COMI;
9385 CC = ISD::SETGT;
9386 break;
9387 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009388 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009389 Opc = X86ISD::COMI;
9390 CC = ISD::SETGE;
9391 break;
9392 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009393 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009394 Opc = X86ISD::COMI;
9395 CC = ISD::SETNE;
9396 break;
9397 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009398 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009399 Opc = X86ISD::UCOMI;
9400 CC = ISD::SETEQ;
9401 break;
9402 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009403 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009404 Opc = X86ISD::UCOMI;
9405 CC = ISD::SETLT;
9406 break;
9407 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009408 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009409 Opc = X86ISD::UCOMI;
9410 CC = ISD::SETLE;
9411 break;
9412 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009413 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009414 Opc = X86ISD::UCOMI;
9415 CC = ISD::SETGT;
9416 break;
9417 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009418 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009419 Opc = X86ISD::UCOMI;
9420 CC = ISD::SETGE;
9421 break;
9422 case Intrinsic::x86_sse_ucomineq_ss:
9423 case Intrinsic::x86_sse2_ucomineq_sd:
9424 Opc = X86ISD::UCOMI;
9425 CC = ISD::SETNE;
9426 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009427 }
Evan Cheng734503b2006-09-11 02:19:56 +00009428
Dan Gohman475871a2008-07-27 21:46:04 +00009429 SDValue LHS = Op.getOperand(1);
9430 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009431 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009432 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009433 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9434 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9435 DAG.getConstant(X86CC, MVT::i8), Cond);
9436 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009437 }
Craig Topper86c7c582012-01-30 01:10:15 +00009438 // XOP comparison intrinsics
9439 case Intrinsic::x86_xop_vpcomltb:
9440 case Intrinsic::x86_xop_vpcomltw:
9441 case Intrinsic::x86_xop_vpcomltd:
9442 case Intrinsic::x86_xop_vpcomltq:
9443 case Intrinsic::x86_xop_vpcomltub:
9444 case Intrinsic::x86_xop_vpcomltuw:
9445 case Intrinsic::x86_xop_vpcomltud:
9446 case Intrinsic::x86_xop_vpcomltuq:
9447 case Intrinsic::x86_xop_vpcomleb:
9448 case Intrinsic::x86_xop_vpcomlew:
9449 case Intrinsic::x86_xop_vpcomled:
9450 case Intrinsic::x86_xop_vpcomleq:
9451 case Intrinsic::x86_xop_vpcomleub:
9452 case Intrinsic::x86_xop_vpcomleuw:
9453 case Intrinsic::x86_xop_vpcomleud:
9454 case Intrinsic::x86_xop_vpcomleuq:
9455 case Intrinsic::x86_xop_vpcomgtb:
9456 case Intrinsic::x86_xop_vpcomgtw:
9457 case Intrinsic::x86_xop_vpcomgtd:
9458 case Intrinsic::x86_xop_vpcomgtq:
9459 case Intrinsic::x86_xop_vpcomgtub:
9460 case Intrinsic::x86_xop_vpcomgtuw:
9461 case Intrinsic::x86_xop_vpcomgtud:
9462 case Intrinsic::x86_xop_vpcomgtuq:
9463 case Intrinsic::x86_xop_vpcomgeb:
9464 case Intrinsic::x86_xop_vpcomgew:
9465 case Intrinsic::x86_xop_vpcomged:
9466 case Intrinsic::x86_xop_vpcomgeq:
9467 case Intrinsic::x86_xop_vpcomgeub:
9468 case Intrinsic::x86_xop_vpcomgeuw:
9469 case Intrinsic::x86_xop_vpcomgeud:
9470 case Intrinsic::x86_xop_vpcomgeuq:
9471 case Intrinsic::x86_xop_vpcomeqb:
9472 case Intrinsic::x86_xop_vpcomeqw:
9473 case Intrinsic::x86_xop_vpcomeqd:
9474 case Intrinsic::x86_xop_vpcomeqq:
9475 case Intrinsic::x86_xop_vpcomequb:
9476 case Intrinsic::x86_xop_vpcomequw:
9477 case Intrinsic::x86_xop_vpcomequd:
9478 case Intrinsic::x86_xop_vpcomequq:
9479 case Intrinsic::x86_xop_vpcomneb:
9480 case Intrinsic::x86_xop_vpcomnew:
9481 case Intrinsic::x86_xop_vpcomned:
9482 case Intrinsic::x86_xop_vpcomneq:
9483 case Intrinsic::x86_xop_vpcomneub:
9484 case Intrinsic::x86_xop_vpcomneuw:
9485 case Intrinsic::x86_xop_vpcomneud:
9486 case Intrinsic::x86_xop_vpcomneuq:
9487 case Intrinsic::x86_xop_vpcomfalseb:
9488 case Intrinsic::x86_xop_vpcomfalsew:
9489 case Intrinsic::x86_xop_vpcomfalsed:
9490 case Intrinsic::x86_xop_vpcomfalseq:
9491 case Intrinsic::x86_xop_vpcomfalseub:
9492 case Intrinsic::x86_xop_vpcomfalseuw:
9493 case Intrinsic::x86_xop_vpcomfalseud:
9494 case Intrinsic::x86_xop_vpcomfalseuq:
9495 case Intrinsic::x86_xop_vpcomtrueb:
9496 case Intrinsic::x86_xop_vpcomtruew:
9497 case Intrinsic::x86_xop_vpcomtrued:
9498 case Intrinsic::x86_xop_vpcomtrueq:
9499 case Intrinsic::x86_xop_vpcomtrueub:
9500 case Intrinsic::x86_xop_vpcomtrueuw:
9501 case Intrinsic::x86_xop_vpcomtrueud:
9502 case Intrinsic::x86_xop_vpcomtrueuq: {
9503 unsigned CC = 0;
9504 unsigned Opc = 0;
9505
9506 switch (IntNo) {
9507 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9508 case Intrinsic::x86_xop_vpcomltb:
9509 case Intrinsic::x86_xop_vpcomltw:
9510 case Intrinsic::x86_xop_vpcomltd:
9511 case Intrinsic::x86_xop_vpcomltq:
9512 CC = 0;
9513 Opc = X86ISD::VPCOM;
9514 break;
9515 case Intrinsic::x86_xop_vpcomltub:
9516 case Intrinsic::x86_xop_vpcomltuw:
9517 case Intrinsic::x86_xop_vpcomltud:
9518 case Intrinsic::x86_xop_vpcomltuq:
9519 CC = 0;
9520 Opc = X86ISD::VPCOMU;
9521 break;
9522 case Intrinsic::x86_xop_vpcomleb:
9523 case Intrinsic::x86_xop_vpcomlew:
9524 case Intrinsic::x86_xop_vpcomled:
9525 case Intrinsic::x86_xop_vpcomleq:
9526 CC = 1;
9527 Opc = X86ISD::VPCOM;
9528 break;
9529 case Intrinsic::x86_xop_vpcomleub:
9530 case Intrinsic::x86_xop_vpcomleuw:
9531 case Intrinsic::x86_xop_vpcomleud:
9532 case Intrinsic::x86_xop_vpcomleuq:
9533 CC = 1;
9534 Opc = X86ISD::VPCOMU;
9535 break;
9536 case Intrinsic::x86_xop_vpcomgtb:
9537 case Intrinsic::x86_xop_vpcomgtw:
9538 case Intrinsic::x86_xop_vpcomgtd:
9539 case Intrinsic::x86_xop_vpcomgtq:
9540 CC = 2;
9541 Opc = X86ISD::VPCOM;
9542 break;
9543 case Intrinsic::x86_xop_vpcomgtub:
9544 case Intrinsic::x86_xop_vpcomgtuw:
9545 case Intrinsic::x86_xop_vpcomgtud:
9546 case Intrinsic::x86_xop_vpcomgtuq:
9547 CC = 2;
9548 Opc = X86ISD::VPCOMU;
9549 break;
9550 case Intrinsic::x86_xop_vpcomgeb:
9551 case Intrinsic::x86_xop_vpcomgew:
9552 case Intrinsic::x86_xop_vpcomged:
9553 case Intrinsic::x86_xop_vpcomgeq:
9554 CC = 3;
9555 Opc = X86ISD::VPCOM;
9556 break;
9557 case Intrinsic::x86_xop_vpcomgeub:
9558 case Intrinsic::x86_xop_vpcomgeuw:
9559 case Intrinsic::x86_xop_vpcomgeud:
9560 case Intrinsic::x86_xop_vpcomgeuq:
9561 CC = 3;
9562 Opc = X86ISD::VPCOMU;
9563 break;
9564 case Intrinsic::x86_xop_vpcomeqb:
9565 case Intrinsic::x86_xop_vpcomeqw:
9566 case Intrinsic::x86_xop_vpcomeqd:
9567 case Intrinsic::x86_xop_vpcomeqq:
9568 CC = 4;
9569 Opc = X86ISD::VPCOM;
9570 break;
9571 case Intrinsic::x86_xop_vpcomequb:
9572 case Intrinsic::x86_xop_vpcomequw:
9573 case Intrinsic::x86_xop_vpcomequd:
9574 case Intrinsic::x86_xop_vpcomequq:
9575 CC = 4;
9576 Opc = X86ISD::VPCOMU;
9577 break;
9578 case Intrinsic::x86_xop_vpcomneb:
9579 case Intrinsic::x86_xop_vpcomnew:
9580 case Intrinsic::x86_xop_vpcomned:
9581 case Intrinsic::x86_xop_vpcomneq:
9582 CC = 5;
9583 Opc = X86ISD::VPCOM;
9584 break;
9585 case Intrinsic::x86_xop_vpcomneub:
9586 case Intrinsic::x86_xop_vpcomneuw:
9587 case Intrinsic::x86_xop_vpcomneud:
9588 case Intrinsic::x86_xop_vpcomneuq:
9589 CC = 5;
9590 Opc = X86ISD::VPCOMU;
9591 break;
9592 case Intrinsic::x86_xop_vpcomfalseb:
9593 case Intrinsic::x86_xop_vpcomfalsew:
9594 case Intrinsic::x86_xop_vpcomfalsed:
9595 case Intrinsic::x86_xop_vpcomfalseq:
9596 CC = 6;
9597 Opc = X86ISD::VPCOM;
9598 break;
9599 case Intrinsic::x86_xop_vpcomfalseub:
9600 case Intrinsic::x86_xop_vpcomfalseuw:
9601 case Intrinsic::x86_xop_vpcomfalseud:
9602 case Intrinsic::x86_xop_vpcomfalseuq:
9603 CC = 6;
9604 Opc = X86ISD::VPCOMU;
9605 break;
9606 case Intrinsic::x86_xop_vpcomtrueb:
9607 case Intrinsic::x86_xop_vpcomtruew:
9608 case Intrinsic::x86_xop_vpcomtrued:
9609 case Intrinsic::x86_xop_vpcomtrueq:
9610 CC = 7;
9611 Opc = X86ISD::VPCOM;
9612 break;
9613 case Intrinsic::x86_xop_vpcomtrueub:
9614 case Intrinsic::x86_xop_vpcomtrueuw:
9615 case Intrinsic::x86_xop_vpcomtrueud:
9616 case Intrinsic::x86_xop_vpcomtrueuq:
9617 CC = 7;
9618 Opc = X86ISD::VPCOMU;
9619 break;
9620 }
9621
9622 SDValue LHS = Op.getOperand(1);
9623 SDValue RHS = Op.getOperand(2);
9624 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9625 DAG.getConstant(CC, MVT::i8));
9626 }
9627
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009628 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009629 case Intrinsic::x86_sse2_pmulu_dq:
9630 case Intrinsic::x86_avx2_pmulu_dq:
9631 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9632 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009633 case Intrinsic::x86_sse3_hadd_ps:
9634 case Intrinsic::x86_sse3_hadd_pd:
9635 case Intrinsic::x86_avx_hadd_ps_256:
9636 case Intrinsic::x86_avx_hadd_pd_256:
9637 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9638 Op.getOperand(1), Op.getOperand(2));
9639 case Intrinsic::x86_sse3_hsub_ps:
9640 case Intrinsic::x86_sse3_hsub_pd:
9641 case Intrinsic::x86_avx_hsub_ps_256:
9642 case Intrinsic::x86_avx_hsub_pd_256:
9643 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9644 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009645 case Intrinsic::x86_ssse3_phadd_w_128:
9646 case Intrinsic::x86_ssse3_phadd_d_128:
9647 case Intrinsic::x86_avx2_phadd_w:
9648 case Intrinsic::x86_avx2_phadd_d:
9649 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9650 Op.getOperand(1), Op.getOperand(2));
9651 case Intrinsic::x86_ssse3_phsub_w_128:
9652 case Intrinsic::x86_ssse3_phsub_d_128:
9653 case Intrinsic::x86_avx2_phsub_w:
9654 case Intrinsic::x86_avx2_phsub_d:
9655 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9656 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009657 case Intrinsic::x86_avx2_psllv_d:
9658 case Intrinsic::x86_avx2_psllv_q:
9659 case Intrinsic::x86_avx2_psllv_d_256:
9660 case Intrinsic::x86_avx2_psllv_q_256:
9661 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9662 Op.getOperand(1), Op.getOperand(2));
9663 case Intrinsic::x86_avx2_psrlv_d:
9664 case Intrinsic::x86_avx2_psrlv_q:
9665 case Intrinsic::x86_avx2_psrlv_d_256:
9666 case Intrinsic::x86_avx2_psrlv_q_256:
9667 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9668 Op.getOperand(1), Op.getOperand(2));
9669 case Intrinsic::x86_avx2_psrav_d:
9670 case Intrinsic::x86_avx2_psrav_d_256:
9671 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9672 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009673 case Intrinsic::x86_ssse3_pshuf_b_128:
9674 case Intrinsic::x86_avx2_pshuf_b:
9675 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9676 Op.getOperand(1), Op.getOperand(2));
9677 case Intrinsic::x86_ssse3_psign_b_128:
9678 case Intrinsic::x86_ssse3_psign_w_128:
9679 case Intrinsic::x86_ssse3_psign_d_128:
9680 case Intrinsic::x86_avx2_psign_b:
9681 case Intrinsic::x86_avx2_psign_w:
9682 case Intrinsic::x86_avx2_psign_d:
9683 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9684 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009685 case Intrinsic::x86_sse41_insertps:
9686 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9687 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9688 case Intrinsic::x86_avx_vperm2f128_ps_256:
9689 case Intrinsic::x86_avx_vperm2f128_pd_256:
9690 case Intrinsic::x86_avx_vperm2f128_si_256:
9691 case Intrinsic::x86_avx2_vperm2i128:
9692 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9693 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009694 case Intrinsic::x86_avx2_permd:
9695 case Intrinsic::x86_avx2_permps:
9696 // Operands intentionally swapped. Mask is last operand to intrinsic,
9697 // but second operand for node/intruction.
9698 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9699 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009700
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009701 // ptest and testp intrinsics. The intrinsic these come from are designed to
9702 // return an integer value, not just an instruction so lower it to the ptest
9703 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009704 case Intrinsic::x86_sse41_ptestz:
9705 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009706 case Intrinsic::x86_sse41_ptestnzc:
9707 case Intrinsic::x86_avx_ptestz_256:
9708 case Intrinsic::x86_avx_ptestc_256:
9709 case Intrinsic::x86_avx_ptestnzc_256:
9710 case Intrinsic::x86_avx_vtestz_ps:
9711 case Intrinsic::x86_avx_vtestc_ps:
9712 case Intrinsic::x86_avx_vtestnzc_ps:
9713 case Intrinsic::x86_avx_vtestz_pd:
9714 case Intrinsic::x86_avx_vtestc_pd:
9715 case Intrinsic::x86_avx_vtestnzc_pd:
9716 case Intrinsic::x86_avx_vtestz_ps_256:
9717 case Intrinsic::x86_avx_vtestc_ps_256:
9718 case Intrinsic::x86_avx_vtestnzc_ps_256:
9719 case Intrinsic::x86_avx_vtestz_pd_256:
9720 case Intrinsic::x86_avx_vtestc_pd_256:
9721 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9722 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009723 unsigned X86CC = 0;
9724 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009725 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009726 case Intrinsic::x86_avx_vtestz_ps:
9727 case Intrinsic::x86_avx_vtestz_pd:
9728 case Intrinsic::x86_avx_vtestz_ps_256:
9729 case Intrinsic::x86_avx_vtestz_pd_256:
9730 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009731 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009732 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009733 // ZF = 1
9734 X86CC = X86::COND_E;
9735 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009736 case Intrinsic::x86_avx_vtestc_ps:
9737 case Intrinsic::x86_avx_vtestc_pd:
9738 case Intrinsic::x86_avx_vtestc_ps_256:
9739 case Intrinsic::x86_avx_vtestc_pd_256:
9740 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009741 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009742 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009743 // CF = 1
9744 X86CC = X86::COND_B;
9745 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009746 case Intrinsic::x86_avx_vtestnzc_ps:
9747 case Intrinsic::x86_avx_vtestnzc_pd:
9748 case Intrinsic::x86_avx_vtestnzc_ps_256:
9749 case Intrinsic::x86_avx_vtestnzc_pd_256:
9750 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009751 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009752 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009753 // ZF and CF = 0
9754 X86CC = X86::COND_A;
9755 break;
9756 }
Eric Christopherfd179292009-08-27 18:07:15 +00009757
Eric Christopher71c67532009-07-29 00:28:05 +00009758 SDValue LHS = Op.getOperand(1);
9759 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009760 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9761 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009762 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9763 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9764 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009765 }
Evan Cheng5759f972008-05-04 09:15:50 +00009766
Craig Topper80e46362012-01-23 06:16:53 +00009767 // SSE/AVX shift intrinsics
9768 case Intrinsic::x86_sse2_psll_w:
9769 case Intrinsic::x86_sse2_psll_d:
9770 case Intrinsic::x86_sse2_psll_q:
9771 case Intrinsic::x86_avx2_psll_w:
9772 case Intrinsic::x86_avx2_psll_d:
9773 case Intrinsic::x86_avx2_psll_q:
9774 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9775 Op.getOperand(1), Op.getOperand(2));
9776 case Intrinsic::x86_sse2_psrl_w:
9777 case Intrinsic::x86_sse2_psrl_d:
9778 case Intrinsic::x86_sse2_psrl_q:
9779 case Intrinsic::x86_avx2_psrl_w:
9780 case Intrinsic::x86_avx2_psrl_d:
9781 case Intrinsic::x86_avx2_psrl_q:
9782 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9783 Op.getOperand(1), Op.getOperand(2));
9784 case Intrinsic::x86_sse2_psra_w:
9785 case Intrinsic::x86_sse2_psra_d:
9786 case Intrinsic::x86_avx2_psra_w:
9787 case Intrinsic::x86_avx2_psra_d:
9788 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9789 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009790 case Intrinsic::x86_sse2_pslli_w:
9791 case Intrinsic::x86_sse2_pslli_d:
9792 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009793 case Intrinsic::x86_avx2_pslli_w:
9794 case Intrinsic::x86_avx2_pslli_d:
9795 case Intrinsic::x86_avx2_pslli_q:
9796 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9797 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009798 case Intrinsic::x86_sse2_psrli_w:
9799 case Intrinsic::x86_sse2_psrli_d:
9800 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009801 case Intrinsic::x86_avx2_psrli_w:
9802 case Intrinsic::x86_avx2_psrli_d:
9803 case Intrinsic::x86_avx2_psrli_q:
9804 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9805 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009806 case Intrinsic::x86_sse2_psrai_w:
9807 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009808 case Intrinsic::x86_avx2_psrai_w:
9809 case Intrinsic::x86_avx2_psrai_d:
9810 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9811 Op.getOperand(1), Op.getOperand(2), DAG);
9812 // Fix vector shift instructions where the last operand is a non-immediate
9813 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009814 case Intrinsic::x86_mmx_pslli_w:
9815 case Intrinsic::x86_mmx_pslli_d:
9816 case Intrinsic::x86_mmx_pslli_q:
9817 case Intrinsic::x86_mmx_psrli_w:
9818 case Intrinsic::x86_mmx_psrli_d:
9819 case Intrinsic::x86_mmx_psrli_q:
9820 case Intrinsic::x86_mmx_psrai_w:
9821 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009822 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009823 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009824 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009825
9826 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009827 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009828 case Intrinsic::x86_mmx_pslli_w:
9829 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009830 break;
Craig Topper80e46362012-01-23 06:16:53 +00009831 case Intrinsic::x86_mmx_pslli_d:
9832 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009833 break;
Craig Topper80e46362012-01-23 06:16:53 +00009834 case Intrinsic::x86_mmx_pslli_q:
9835 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009836 break;
Craig Topper80e46362012-01-23 06:16:53 +00009837 case Intrinsic::x86_mmx_psrli_w:
9838 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009839 break;
Craig Topper80e46362012-01-23 06:16:53 +00009840 case Intrinsic::x86_mmx_psrli_d:
9841 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009842 break;
Craig Topper80e46362012-01-23 06:16:53 +00009843 case Intrinsic::x86_mmx_psrli_q:
9844 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009845 break;
Craig Topper80e46362012-01-23 06:16:53 +00009846 case Intrinsic::x86_mmx_psrai_w:
9847 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009848 break;
Craig Topper80e46362012-01-23 06:16:53 +00009849 case Intrinsic::x86_mmx_psrai_d:
9850 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009851 break;
Craig Topper80e46362012-01-23 06:16:53 +00009852 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009853 }
Mon P Wangefa42202009-09-03 19:56:25 +00009854
9855 // The vector shift intrinsics with scalars uses 32b shift amounts but
9856 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9857 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009858 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9859 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009860// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009861
Owen Andersone50ed302009-08-10 22:56:29 +00009862 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009863 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009864 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009865 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009866 Op.getOperand(1), ShAmt);
9867 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009868 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009869}
Evan Cheng72261582005-12-20 06:22:03 +00009870
Dan Gohmand858e902010-04-17 15:26:15 +00009871SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9872 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009873 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9874 MFI->setReturnAddressIsTaken(true);
9875
Bill Wendling64e87322009-01-16 19:25:27 +00009876 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009877 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009878
9879 if (Depth > 0) {
9880 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9881 SDValue Offset =
9882 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009884 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009885 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009886 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009887 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009888 }
9889
9890 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009891 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009892 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009893 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009894}
9895
Dan Gohmand858e902010-04-17 15:26:15 +00009896SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009897 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9898 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009899
Owen Andersone50ed302009-08-10 22:56:29 +00009900 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009901 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009902 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9903 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009904 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009905 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009906 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9907 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009908 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009909 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009910}
9911
Dan Gohman475871a2008-07-27 21:46:04 +00009912SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009913 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009914 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009915}
9916
Dan Gohmand858e902010-04-17 15:26:15 +00009917SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009918 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009919 SDValue Chain = Op.getOperand(0);
9920 SDValue Offset = Op.getOperand(1);
9921 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009922 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009923
Dan Gohmand8816272010-08-11 18:14:00 +00009924 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9925 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9926 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009927 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009928
Dan Gohmand8816272010-08-11 18:14:00 +00009929 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9930 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009931 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009932 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9933 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009934 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009935 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009936
Dale Johannesene4d209d2009-02-03 20:21:25 +00009937 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009939 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009940}
9941
Duncan Sands4a544a72011-09-06 13:37:06 +00009942SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9943 SelectionDAG &DAG) const {
9944 return Op.getOperand(0);
9945}
9946
9947SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9948 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009949 SDValue Root = Op.getOperand(0);
9950 SDValue Trmp = Op.getOperand(1); // trampoline
9951 SDValue FPtr = Op.getOperand(2); // nested function
9952 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009953 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009954
Dan Gohman69de1932008-02-06 22:27:42 +00009955 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009956
9957 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009958 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009959
9960 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009961 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9962 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009963
Evan Cheng0e6a0522011-07-18 20:57:22 +00009964 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9965 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009966
9967 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9968
9969 // Load the pointer to the nested function into R11.
9970 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009971 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009973 Addr, MachinePointerInfo(TrmpAddr),
9974 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009975
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9977 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009978 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9979 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009980 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009981
9982 // Load the 'nest' parameter value into R10.
9983 // R10 is specified in X86CallingConv.td
9984 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9986 DAG.getConstant(10, MVT::i64));
9987 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009988 Addr, MachinePointerInfo(TrmpAddr, 10),
9989 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009990
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9992 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009993 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9994 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009995 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009996
9997 // Jump to the nested function.
9998 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10000 DAG.getConstant(20, MVT::i64));
10001 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010002 Addr, MachinePointerInfo(TrmpAddr, 20),
10003 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010004
10005 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10007 DAG.getConstant(22, MVT::i64));
10008 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010009 MachinePointerInfo(TrmpAddr, 22),
10010 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010011
Duncan Sands4a544a72011-09-06 13:37:06 +000010012 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010013 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010014 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010015 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010016 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010017 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010018
10019 switch (CC) {
10020 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010021 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010022 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010023 case CallingConv::X86_StdCall: {
10024 // Pass 'nest' parameter in ECX.
10025 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010026 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010027
10028 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010029 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010030 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010031
Chris Lattner58d74912008-03-12 17:45:29 +000010032 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010033 unsigned InRegCount = 0;
10034 unsigned Idx = 1;
10035
10036 for (FunctionType::param_iterator I = FTy->param_begin(),
10037 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010038 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010039 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010040 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010041
10042 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010043 report_fatal_error("Nest register in use - reduce number of inreg"
10044 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010045 }
10046 }
10047 break;
10048 }
10049 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010050 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010051 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010052 // Pass 'nest' parameter in EAX.
10053 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010054 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010055 break;
10056 }
10057
Dan Gohman475871a2008-07-27 21:46:04 +000010058 SDValue OutChains[4];
10059 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010060
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10062 DAG.getConstant(10, MVT::i32));
10063 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010064
Chris Lattnera62fe662010-02-05 19:20:30 +000010065 // This is storing the opcode for MOV32ri.
10066 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010067 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010068 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010069 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010070 Trmp, MachinePointerInfo(TrmpAddr),
10071 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010072
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10074 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010075 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10076 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010077 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010078
Chris Lattnera62fe662010-02-05 19:20:30 +000010079 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10081 DAG.getConstant(5, MVT::i32));
10082 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010083 MachinePointerInfo(TrmpAddr, 5),
10084 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010085
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10087 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010088 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10089 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010090 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010091
Duncan Sands4a544a72011-09-06 13:37:06 +000010092 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010093 }
10094}
10095
Dan Gohmand858e902010-04-17 15:26:15 +000010096SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10097 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010098 /*
10099 The rounding mode is in bits 11:10 of FPSR, and has the following
10100 settings:
10101 00 Round to nearest
10102 01 Round to -inf
10103 10 Round to +inf
10104 11 Round to 0
10105
10106 FLT_ROUNDS, on the other hand, expects the following:
10107 -1 Undefined
10108 0 Round to 0
10109 1 Round to nearest
10110 2 Round to +inf
10111 3 Round to -inf
10112
10113 To perform the conversion, we do:
10114 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10115 */
10116
10117 MachineFunction &MF = DAG.getMachineFunction();
10118 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010119 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010120 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010121 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010122 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010123
10124 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010125 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010126 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010127
Michael J. Spencerec38de22010-10-10 22:04:20 +000010128
Chris Lattner2156b792010-09-22 01:11:26 +000010129 MachineMemOperand *MMO =
10130 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10131 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010132
Chris Lattner2156b792010-09-22 01:11:26 +000010133 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10134 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10135 DAG.getVTList(MVT::Other),
10136 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010137
10138 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010139 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010140 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010141
10142 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010143 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010144 DAG.getNode(ISD::SRL, DL, MVT::i16,
10145 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010146 CWD, DAG.getConstant(0x800, MVT::i16)),
10147 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010148 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010149 DAG.getNode(ISD::SRL, DL, MVT::i16,
10150 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010151 CWD, DAG.getConstant(0x400, MVT::i16)),
10152 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010153
Dan Gohman475871a2008-07-27 21:46:04 +000010154 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010155 DAG.getNode(ISD::AND, DL, MVT::i16,
10156 DAG.getNode(ISD::ADD, DL, MVT::i16,
10157 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010158 DAG.getConstant(1, MVT::i16)),
10159 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010160
10161
Duncan Sands83ec4b62008-06-06 12:08:01 +000010162 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010163 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010164}
10165
Dan Gohmand858e902010-04-17 15:26:15 +000010166SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010167 EVT VT = Op.getValueType();
10168 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010169 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010170 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010171
10172 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010174 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010175 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010176 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010177 }
Evan Cheng18efe262007-12-14 02:13:44 +000010178
Evan Cheng152804e2007-12-14 08:30:15 +000010179 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010181 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010182
10183 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010184 SDValue Ops[] = {
10185 Op,
10186 DAG.getConstant(NumBits+NumBits-1, OpVT),
10187 DAG.getConstant(X86::COND_E, MVT::i8),
10188 Op.getValue(1)
10189 };
10190 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010191
10192 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010193 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010194
Owen Anderson825b72b2009-08-11 20:47:22 +000010195 if (VT == MVT::i8)
10196 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010197 return Op;
10198}
10199
Chandler Carruthacc068e2011-12-24 10:55:54 +000010200SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10201 SelectionDAG &DAG) const {
10202 EVT VT = Op.getValueType();
10203 EVT OpVT = VT;
10204 unsigned NumBits = VT.getSizeInBits();
10205 DebugLoc dl = Op.getDebugLoc();
10206
10207 Op = Op.getOperand(0);
10208 if (VT == MVT::i8) {
10209 // Zero extend to i32 since there is not an i8 bsr.
10210 OpVT = MVT::i32;
10211 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10212 }
10213
10214 // Issue a bsr (scan bits in reverse).
10215 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10216 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10217
10218 // And xor with NumBits-1.
10219 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10220
10221 if (VT == MVT::i8)
10222 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10223 return Op;
10224}
10225
Dan Gohmand858e902010-04-17 15:26:15 +000010226SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010227 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010228 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010229 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010230 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010231
10232 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010233 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010234 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010235
10236 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010237 SDValue Ops[] = {
10238 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010239 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010240 DAG.getConstant(X86::COND_E, MVT::i8),
10241 Op.getValue(1)
10242 };
Chandler Carruth77821022011-12-24 12:12:34 +000010243 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010244}
10245
Craig Topper13894fa2011-08-24 06:14:18 +000010246// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10247// ones, and then concatenate the result back.
10248static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010249 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010250
10251 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10252 "Unsupported value type for operation");
10253
Craig Topper66ddd152012-04-27 22:54:43 +000010254 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010255 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010256
10257 // Extract the LHS vectors
10258 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010259 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10260 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010261
10262 // Extract the RHS vectors
10263 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010264 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10265 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010266
10267 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10268 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10269
10270 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10271 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10272 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10273}
10274
10275SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10276 assert(Op.getValueType().getSizeInBits() == 256 &&
10277 Op.getValueType().isInteger() &&
10278 "Only handle AVX 256-bit vector integer operation");
10279 return Lower256IntArith(Op, DAG);
10280}
10281
10282SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10283 assert(Op.getValueType().getSizeInBits() == 256 &&
10284 Op.getValueType().isInteger() &&
10285 "Only handle AVX 256-bit vector integer operation");
10286 return Lower256IntArith(Op, DAG);
10287}
10288
10289SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10290 EVT VT = Op.getValueType();
10291
10292 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010293 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010294 return Lower256IntArith(Op, DAG);
10295
Craig Topper5b209e82012-02-05 03:14:49 +000010296 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10297 "Only know how to lower V2I64/V4I64 multiply");
10298
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010299 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010300
Craig Topper5b209e82012-02-05 03:14:49 +000010301 // Ahi = psrlqi(a, 32);
10302 // Bhi = psrlqi(b, 32);
10303 //
10304 // AloBlo = pmuludq(a, b);
10305 // AloBhi = pmuludq(a, Bhi);
10306 // AhiBlo = pmuludq(Ahi, b);
10307
10308 // AloBhi = psllqi(AloBhi, 32);
10309 // AhiBlo = psllqi(AhiBlo, 32);
10310 // return AloBlo + AloBhi + AhiBlo;
10311
Craig Topperaaa643c2011-11-09 07:28:55 +000010312 SDValue A = Op.getOperand(0);
10313 SDValue B = Op.getOperand(1);
10314
Craig Topper5b209e82012-02-05 03:14:49 +000010315 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010316
Craig Topper5b209e82012-02-05 03:14:49 +000010317 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10318 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010319
Craig Topper5b209e82012-02-05 03:14:49 +000010320 // Bit cast to 32-bit vectors for MULUDQ
10321 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10322 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10323 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10324 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10325 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010326
Craig Topper5b209e82012-02-05 03:14:49 +000010327 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10328 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10329 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010330
Craig Topper5b209e82012-02-05 03:14:49 +000010331 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10332 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010333
Dale Johannesene4d209d2009-02-03 20:21:25 +000010334 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010335 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010336}
10337
Nadav Rotem43012222011-05-11 08:12:09 +000010338SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10339
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010340 EVT VT = Op.getValueType();
10341 DebugLoc dl = Op.getDebugLoc();
10342 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010343 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010344 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010345
Craig Topper1accb7e2012-01-10 06:54:16 +000010346 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010347 return SDValue();
10348
Nadav Rotem43012222011-05-11 08:12:09 +000010349 // Optimize shl/srl/sra with constant shift amount.
10350 if (isSplatVector(Amt.getNode())) {
10351 SDValue SclrAmt = Amt->getOperand(0);
10352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10353 uint64_t ShiftAmt = C->getZExtValue();
10354
Craig Toppered2e13d2012-01-22 19:15:14 +000010355 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10356 (Subtarget->hasAVX2() &&
10357 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10358 if (Op.getOpcode() == ISD::SHL)
10359 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10360 DAG.getConstant(ShiftAmt, MVT::i32));
10361 if (Op.getOpcode() == ISD::SRL)
10362 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10363 DAG.getConstant(ShiftAmt, MVT::i32));
10364 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10365 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10366 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010367 }
10368
Craig Toppered2e13d2012-01-22 19:15:14 +000010369 if (VT == MVT::v16i8) {
10370 if (Op.getOpcode() == ISD::SHL) {
10371 // Make a large shift.
10372 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10373 DAG.getConstant(ShiftAmt, MVT::i32));
10374 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10375 // Zero out the rightmost bits.
10376 SmallVector<SDValue, 16> V(16,
10377 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10378 MVT::i8));
10379 return DAG.getNode(ISD::AND, dl, VT, SHL,
10380 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010381 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010382 if (Op.getOpcode() == ISD::SRL) {
10383 // Make a large shift.
10384 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10385 DAG.getConstant(ShiftAmt, MVT::i32));
10386 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10387 // Zero out the leftmost bits.
10388 SmallVector<SDValue, 16> V(16,
10389 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10390 MVT::i8));
10391 return DAG.getNode(ISD::AND, dl, VT, SRL,
10392 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10393 }
10394 if (Op.getOpcode() == ISD::SRA) {
10395 if (ShiftAmt == 7) {
10396 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010397 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010398 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010399 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010400
Craig Toppered2e13d2012-01-22 19:15:14 +000010401 // R s>> a === ((R u>> a) ^ m) - m
10402 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10403 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10404 MVT::i8));
10405 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10406 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10407 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10408 return Res;
10409 }
Craig Topper731dfd02012-04-23 03:42:40 +000010410 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010411 }
Craig Topper46154eb2011-11-11 07:39:23 +000010412
Craig Topper0d86d462011-11-20 00:12:05 +000010413 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10414 if (Op.getOpcode() == ISD::SHL) {
10415 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010416 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10417 DAG.getConstant(ShiftAmt, MVT::i32));
10418 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010419 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010420 SmallVector<SDValue, 32> V(32,
10421 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10422 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010423 return DAG.getNode(ISD::AND, dl, VT, SHL,
10424 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010425 }
Craig Topper0d86d462011-11-20 00:12:05 +000010426 if (Op.getOpcode() == ISD::SRL) {
10427 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010428 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10429 DAG.getConstant(ShiftAmt, MVT::i32));
10430 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010431 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010432 SmallVector<SDValue, 32> V(32,
10433 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10434 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010435 return DAG.getNode(ISD::AND, dl, VT, SRL,
10436 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10437 }
10438 if (Op.getOpcode() == ISD::SRA) {
10439 if (ShiftAmt == 7) {
10440 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010441 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010442 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010443 }
10444
10445 // R s>> a === ((R u>> a) ^ m) - m
10446 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10447 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10448 MVT::i8));
10449 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10450 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10451 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10452 return Res;
10453 }
Craig Topper731dfd02012-04-23 03:42:40 +000010454 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010455 }
Nadav Rotem43012222011-05-11 08:12:09 +000010456 }
10457 }
10458
10459 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010460 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010461 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10462 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010463
Chris Lattner7302d802012-02-06 21:56:39 +000010464 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10465 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010466 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10467 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010468 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010469 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010470
10471 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010472 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010473 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10474 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10475 }
Nadav Rotem43012222011-05-11 08:12:09 +000010476 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010477 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010478
Nate Begeman51409212010-07-28 00:21:48 +000010479 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010480 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10481 DAG.getConstant(5, MVT::i32));
10482 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010483
Lang Hames8b99c1e2011-12-17 01:08:46 +000010484 // Turn 'a' into a mask suitable for VSELECT
10485 SDValue VSelM = DAG.getConstant(0x80, VT);
10486 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010487 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010488
Lang Hames8b99c1e2011-12-17 01:08:46 +000010489 SDValue CM1 = DAG.getConstant(0x0f, VT);
10490 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010491
Lang Hames8b99c1e2011-12-17 01:08:46 +000010492 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10493 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010494 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10495 DAG.getConstant(4, MVT::i32), DAG);
10496 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010497 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10498
Nate Begeman51409212010-07-28 00:21:48 +000010499 // a += a
10500 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010501 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010502 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010503
Lang Hames8b99c1e2011-12-17 01:08:46 +000010504 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10505 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010506 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10507 DAG.getConstant(2, MVT::i32), DAG);
10508 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010509 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10510
Nate Begeman51409212010-07-28 00:21:48 +000010511 // a += a
10512 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010513 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010514 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010515
Lang Hames8b99c1e2011-12-17 01:08:46 +000010516 // return VSELECT(r, r+r, a);
10517 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010518 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010519 return R;
10520 }
Craig Topper46154eb2011-11-11 07:39:23 +000010521
10522 // Decompose 256-bit shifts into smaller 128-bit shifts.
10523 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010524 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010525 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10526 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10527
10528 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010529 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10530 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010531
10532 // Recreate the shift amount vectors
10533 SDValue Amt1, Amt2;
10534 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10535 // Constant shift amount
10536 SmallVector<SDValue, 4> Amt1Csts;
10537 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010538 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010539 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010540 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010541 Amt2Csts.push_back(Amt->getOperand(i));
10542
10543 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10544 &Amt1Csts[0], NumElems/2);
10545 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10546 &Amt2Csts[0], NumElems/2);
10547 } else {
10548 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010549 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10550 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010551 }
10552
10553 // Issue new vector shifts for the smaller types
10554 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10555 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10556
10557 // Concatenate the result back
10558 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10559 }
10560
Nate Begeman51409212010-07-28 00:21:48 +000010561 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010562}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010563
Dan Gohmand858e902010-04-17 15:26:15 +000010564SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010565 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10566 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010567 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10568 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010569 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010570 SDValue LHS = N->getOperand(0);
10571 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010572 unsigned BaseOp = 0;
10573 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010574 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010575 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010576 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010577 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010578 // A subtract of one will be selected as a INC. Note that INC doesn't
10579 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010580 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10581 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010582 BaseOp = X86ISD::INC;
10583 Cond = X86::COND_O;
10584 break;
10585 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010586 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010587 Cond = X86::COND_O;
10588 break;
10589 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010590 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010591 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010592 break;
10593 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010594 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10595 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010596 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10597 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010598 BaseOp = X86ISD::DEC;
10599 Cond = X86::COND_O;
10600 break;
10601 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010602 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010603 Cond = X86::COND_O;
10604 break;
10605 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010606 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010607 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010608 break;
10609 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010610 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010611 Cond = X86::COND_O;
10612 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010613 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10614 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10615 MVT::i32);
10616 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010617
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010618 SDValue SetCC =
10619 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10620 DAG.getConstant(X86::COND_O, MVT::i32),
10621 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010622
Dan Gohman6e5fda22011-07-22 18:45:15 +000010623 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010624 }
Bill Wendling74c37652008-12-09 22:08:41 +000010625 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010626
Bill Wendling61edeb52008-12-02 01:06:39 +000010627 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010628 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010629 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010630
Bill Wendling61edeb52008-12-02 01:06:39 +000010631 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010632 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10633 DAG.getConstant(Cond, MVT::i32),
10634 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010635
Dan Gohman6e5fda22011-07-22 18:45:15 +000010636 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010637}
10638
Chad Rosier30450e82011-12-22 22:35:21 +000010639SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10640 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010641 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010642 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10643 EVT VT = Op.getValueType();
10644
Craig Toppered2e13d2012-01-22 19:15:14 +000010645 if (!Subtarget->hasSSE2() || !VT.isVector())
10646 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010647
Craig Toppered2e13d2012-01-22 19:15:14 +000010648 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10649 ExtraVT.getScalarType().getSizeInBits();
10650 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10651
10652 switch (VT.getSimpleVT().SimpleTy) {
10653 default: return SDValue();
10654 case MVT::v8i32:
10655 case MVT::v16i16:
10656 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010657 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010658 if (!Subtarget->hasAVX2()) {
10659 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010660 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010661
Craig Toppered2e13d2012-01-22 19:15:14 +000010662 // Extract the LHS vectors
10663 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010664 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10665 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010666
Craig Toppered2e13d2012-01-22 19:15:14 +000010667 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10668 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010669
Craig Toppered2e13d2012-01-22 19:15:14 +000010670 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010671 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010672 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10673 ExtraNumElems/2);
10674 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010675
Craig Toppered2e13d2012-01-22 19:15:14 +000010676 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10677 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010678
Craig Toppered2e13d2012-01-22 19:15:14 +000010679 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10680 }
10681 // fall through
10682 case MVT::v4i32:
10683 case MVT::v8i16: {
10684 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10685 Op.getOperand(0), ShAmt, DAG);
10686 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010687 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010688 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010689}
10690
10691
Eric Christopher9a9d2752010-07-22 02:48:34 +000010692SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10693 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010694
Eric Christopher77ed1352011-07-08 00:04:56 +000010695 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10696 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010697 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010698 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010699 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010700 SDValue Ops[] = {
10701 DAG.getRegister(X86::ESP, MVT::i32), // Base
10702 DAG.getTargetConstant(1, MVT::i8), // Scale
10703 DAG.getRegister(0, MVT::i32), // Index
10704 DAG.getTargetConstant(0, MVT::i32), // Disp
10705 DAG.getRegister(0, MVT::i32), // Segment.
10706 Zero,
10707 Chain
10708 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010709 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010710 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10711 array_lengthof(Ops));
10712 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010713 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010714
Eric Christopher9a9d2752010-07-22 02:48:34 +000010715 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010716 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010717 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010718
Chris Lattner132929a2010-08-14 17:26:09 +000010719 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10720 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10721 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10722 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010723
Chris Lattner132929a2010-08-14 17:26:09 +000010724 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10725 if (!Op1 && !Op2 && !Op3 && Op4)
10726 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010727
Chris Lattner132929a2010-08-14 17:26:09 +000010728 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10729 if (Op1 && !Op2 && !Op3 && !Op4)
10730 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010731
10732 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010733 // (MFENCE)>;
10734 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010735}
10736
Eli Friedman14648462011-07-27 22:21:52 +000010737SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10738 SelectionDAG &DAG) const {
10739 DebugLoc dl = Op.getDebugLoc();
10740 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10741 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10742 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10743 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10744
10745 // The only fence that needs an instruction is a sequentially-consistent
10746 // cross-thread fence.
10747 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10748 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10749 // no-sse2). There isn't any reason to disable it if the target processor
10750 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010751 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010752 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10753
10754 SDValue Chain = Op.getOperand(0);
10755 SDValue Zero = DAG.getConstant(0, MVT::i32);
10756 SDValue Ops[] = {
10757 DAG.getRegister(X86::ESP, MVT::i32), // Base
10758 DAG.getTargetConstant(1, MVT::i8), // Scale
10759 DAG.getRegister(0, MVT::i32), // Index
10760 DAG.getTargetConstant(0, MVT::i32), // Disp
10761 DAG.getRegister(0, MVT::i32), // Segment.
10762 Zero,
10763 Chain
10764 };
10765 SDNode *Res =
10766 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10767 array_lengthof(Ops));
10768 return SDValue(Res, 0);
10769 }
10770
10771 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10772 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10773}
10774
10775
Dan Gohmand858e902010-04-17 15:26:15 +000010776SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010777 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010778 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010779 unsigned Reg = 0;
10780 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010781 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010782 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 case MVT::i8: Reg = X86::AL; size = 1; break;
10784 case MVT::i16: Reg = X86::AX; size = 2; break;
10785 case MVT::i32: Reg = X86::EAX; size = 4; break;
10786 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010787 assert(Subtarget->is64Bit() && "Node not type legal!");
10788 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010789 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010790 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010791 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010792 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010793 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010794 Op.getOperand(1),
10795 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010796 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010797 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010798 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010799 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10800 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10801 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010802 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010803 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010804 return cpOut;
10805}
10806
Duncan Sands1607f052008-12-01 11:39:25 +000010807SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010808 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010809 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010810 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010811 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010812 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010813 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010814 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10815 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010816 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010817 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10818 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010819 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010821 rdx.getValue(1)
10822 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010823 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010824}
10825
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010826SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010827 SelectionDAG &DAG) const {
10828 EVT SrcVT = Op.getOperand(0).getValueType();
10829 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010830 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010831 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010832 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010833 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010834 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010835 // i64 <=> MMX conversions are Legal.
10836 if (SrcVT==MVT::i64 && DstVT.isVector())
10837 return Op;
10838 if (DstVT==MVT::i64 && SrcVT.isVector())
10839 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010840 // MMX <=> MMX conversions are Legal.
10841 if (SrcVT.isVector() && DstVT.isVector())
10842 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010843 // All other conversions need to be expanded.
10844 return SDValue();
10845}
Chris Lattner5b856542010-12-20 00:59:46 +000010846
Dan Gohmand858e902010-04-17 15:26:15 +000010847SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010848 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010849 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010850 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010851 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010852 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010853 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010854 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010855 Node->getOperand(0),
10856 Node->getOperand(1), negOp,
10857 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010858 cast<AtomicSDNode>(Node)->getAlignment(),
10859 cast<AtomicSDNode>(Node)->getOrdering(),
10860 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010861}
10862
Eli Friedman327236c2011-08-24 20:50:09 +000010863static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10864 SDNode *Node = Op.getNode();
10865 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010866 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010867
10868 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010869 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10870 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10871 // (The only way to get a 16-byte store is cmpxchg16b)
10872 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10873 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10874 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010875 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10876 cast<AtomicSDNode>(Node)->getMemoryVT(),
10877 Node->getOperand(0),
10878 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010879 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010880 cast<AtomicSDNode>(Node)->getOrdering(),
10881 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010882 return Swap.getValue(1);
10883 }
10884 // Other atomic stores have a simple pattern.
10885 return Op;
10886}
10887
Chris Lattner5b856542010-12-20 00:59:46 +000010888static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10889 EVT VT = Op.getNode()->getValueType(0);
10890
10891 // Let legalize expand this if it isn't a legal type yet.
10892 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10893 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010894
Chris Lattner5b856542010-12-20 00:59:46 +000010895 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010896
Chris Lattner5b856542010-12-20 00:59:46 +000010897 unsigned Opc;
10898 bool ExtraOp = false;
10899 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010900 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010901 case ISD::ADDC: Opc = X86ISD::ADD; break;
10902 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10903 case ISD::SUBC: Opc = X86ISD::SUB; break;
10904 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10905 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010906
Chris Lattner5b856542010-12-20 00:59:46 +000010907 if (!ExtraOp)
10908 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10909 Op.getOperand(1));
10910 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10911 Op.getOperand(1), Op.getOperand(2));
10912}
10913
Evan Cheng0db9fe62006-04-25 20:13:52 +000010914/// LowerOperation - Provide custom lowering hooks for some operations.
10915///
Dan Gohmand858e902010-04-17 15:26:15 +000010916SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010917 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010918 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010919 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010920 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010921 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010922 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10923 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010924 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010925 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010926 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010927 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10928 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10929 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010930 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010931 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010932 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10933 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10934 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010935 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010936 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010937 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010938 case ISD::SHL_PARTS:
10939 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010940 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010941 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010942 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010943 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010944 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010945 case ISD::FABS: return LowerFABS(Op, DAG);
10946 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010947 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010948 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010949 case ISD::SETCC: return LowerSETCC(Op, DAG);
10950 case ISD::SELECT: return LowerSELECT(Op, DAG);
10951 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010952 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010953 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010954 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010955 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010956 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010957 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10958 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010959 case ISD::FRAME_TO_ARGS_OFFSET:
10960 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010961 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010962 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010963 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10964 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010965 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010966 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010967 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010968 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010969 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010970 case ISD::SRA:
10971 case ISD::SRL:
10972 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010973 case ISD::SADDO:
10974 case ISD::UADDO:
10975 case ISD::SSUBO:
10976 case ISD::USUBO:
10977 case ISD::SMULO:
10978 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010979 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010980 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010981 case ISD::ADDC:
10982 case ISD::ADDE:
10983 case ISD::SUBC:
10984 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010985 case ISD::ADD: return LowerADD(Op, DAG);
10986 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010987 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010988}
10989
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010990static void ReplaceATOMIC_LOAD(SDNode *Node,
10991 SmallVectorImpl<SDValue> &Results,
10992 SelectionDAG &DAG) {
10993 DebugLoc dl = Node->getDebugLoc();
10994 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10995
10996 // Convert wide load -> cmpxchg8b/cmpxchg16b
10997 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10998 // (The only way to get a 16-byte load is cmpxchg16b)
10999 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011000 SDValue Zero = DAG.getConstant(0, VT);
11001 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011002 Node->getOperand(0),
11003 Node->getOperand(1), Zero, Zero,
11004 cast<AtomicSDNode>(Node)->getMemOperand(),
11005 cast<AtomicSDNode>(Node)->getOrdering(),
11006 cast<AtomicSDNode>(Node)->getSynchScope());
11007 Results.push_back(Swap.getValue(0));
11008 Results.push_back(Swap.getValue(1));
11009}
11010
Duncan Sands1607f052008-12-01 11:39:25 +000011011void X86TargetLowering::
11012ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011013 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011014 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011015 assert (Node->getValueType(0) == MVT::i64 &&
11016 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011017
11018 SDValue Chain = Node->getOperand(0);
11019 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011020 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011021 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011022 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011023 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011024 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011025 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011026 SDValue Result =
11027 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11028 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011029 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011030 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011031 Results.push_back(Result.getValue(2));
11032}
11033
Duncan Sands126d9072008-07-04 11:47:58 +000011034/// ReplaceNodeResults - Replace a node with an illegal result type
11035/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011036void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11037 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011038 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011039 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011040 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011041 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011042 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011043 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011044 case ISD::ADDC:
11045 case ISD::ADDE:
11046 case ISD::SUBC:
11047 case ISD::SUBE:
11048 // We don't want to expand or promote these.
11049 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011050 case ISD::FP_TO_SINT:
11051 case ISD::FP_TO_UINT: {
11052 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11053
11054 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11055 return;
11056
Eli Friedman948e95a2009-05-23 09:59:16 +000011057 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011058 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011059 SDValue FIST = Vals.first, StackSlot = Vals.second;
11060 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011061 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011062 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011063 if (StackSlot.getNode() != 0)
11064 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11065 MachinePointerInfo(),
11066 false, false, false, 0));
11067 else
11068 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011069 }
11070 return;
11071 }
11072 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011073 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011074 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011075 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011076 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011077 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011078 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011079 eax.getValue(2));
11080 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11081 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011083 Results.push_back(edx.getValue(1));
11084 return;
11085 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011086 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011087 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011088 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011089 bool Regs64bit = T == MVT::i128;
11090 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011091 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011092 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11093 DAG.getConstant(0, HalfT));
11094 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11095 DAG.getConstant(1, HalfT));
11096 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11097 Regs64bit ? X86::RAX : X86::EAX,
11098 cpInL, SDValue());
11099 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11100 Regs64bit ? X86::RDX : X86::EDX,
11101 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011102 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011103 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11104 DAG.getConstant(0, HalfT));
11105 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11106 DAG.getConstant(1, HalfT));
11107 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11108 Regs64bit ? X86::RBX : X86::EBX,
11109 swapInL, cpInH.getValue(1));
11110 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11111 Regs64bit ? X86::RCX : X86::ECX,
11112 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011113 SDValue Ops[] = { swapInH.getValue(0),
11114 N->getOperand(1),
11115 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011116 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011117 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011118 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11119 X86ISD::LCMPXCHG8_DAG;
11120 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011121 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011122 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11123 Regs64bit ? X86::RAX : X86::EAX,
11124 HalfT, Result.getValue(1));
11125 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11126 Regs64bit ? X86::RDX : X86::EDX,
11127 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011128 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011129 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011130 Results.push_back(cpOutH.getValue(1));
11131 return;
11132 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011133 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011134 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11135 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011136 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011137 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11138 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011139 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011140 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11141 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011142 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011143 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11144 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011145 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011146 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11147 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011148 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011149 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11150 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011151 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011152 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11153 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011154 case ISD::ATOMIC_LOAD:
11155 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011156 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011157}
11158
Evan Cheng72261582005-12-20 06:22:03 +000011159const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11160 switch (Opcode) {
11161 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011162 case X86ISD::BSF: return "X86ISD::BSF";
11163 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011164 case X86ISD::SHLD: return "X86ISD::SHLD";
11165 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011166 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011167 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011168 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011169 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011170 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011171 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011172 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11173 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11174 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011175 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011176 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011177 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011178 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011179 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011180 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011181 case X86ISD::COMI: return "X86ISD::COMI";
11182 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011183 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011184 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011185 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11186 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011187 case X86ISD::CMOV: return "X86ISD::CMOV";
11188 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011189 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011190 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11191 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011192 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011193 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011194 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011195 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011196 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011197 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11198 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011199 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011200 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011201 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011202 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011203 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011204 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11205 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11206 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011207 case X86ISD::HADD: return "X86ISD::HADD";
11208 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011209 case X86ISD::FHADD: return "X86ISD::FHADD";
11210 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011211 case X86ISD::FMAX: return "X86ISD::FMAX";
11212 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011213 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11214 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011215 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011216 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011217 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011218 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011219 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011220 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011221 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11222 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011223 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11224 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11225 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11226 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11227 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11228 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011229 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11230 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011231 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11232 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011233 case X86ISD::VSHL: return "X86ISD::VSHL";
11234 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011235 case X86ISD::VSRA: return "X86ISD::VSRA";
11236 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11237 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11238 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011239 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011240 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11241 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011242 case X86ISD::ADD: return "X86ISD::ADD";
11243 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011244 case X86ISD::ADC: return "X86ISD::ADC";
11245 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011246 case X86ISD::SMUL: return "X86ISD::SMUL";
11247 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011248 case X86ISD::INC: return "X86ISD::INC";
11249 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011250 case X86ISD::OR: return "X86ISD::OR";
11251 case X86ISD::XOR: return "X86ISD::XOR";
11252 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011253 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011254 case X86ISD::BLSI: return "X86ISD::BLSI";
11255 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11256 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011257 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011258 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011259 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011260 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11261 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11262 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011263 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011264 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011265 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011266 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011267 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011268 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11269 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011270 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11271 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11272 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011273 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11274 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011275 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11276 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011277 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011278 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011279 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011280 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11281 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011282 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011283 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011284 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011285 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011286 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011287 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011288 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011289 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011290 }
11291}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011292
Chris Lattnerc9addb72007-03-30 23:15:24 +000011293// isLegalAddressingMode - Return true if the addressing mode represented
11294// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011295bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011296 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011297 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011298 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011299 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011300
Chris Lattnerc9addb72007-03-30 23:15:24 +000011301 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011302 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011303 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011304
Chris Lattnerc9addb72007-03-30 23:15:24 +000011305 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011306 unsigned GVFlags =
11307 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011308
Chris Lattnerdfed4132009-07-10 07:38:24 +000011309 // If a reference to this global requires an extra load, we can't fold it.
11310 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011311 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011312
Chris Lattnerdfed4132009-07-10 07:38:24 +000011313 // If BaseGV requires a register for the PIC base, we cannot also have a
11314 // BaseReg specified.
11315 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011316 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011317
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011318 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011319 if ((M != CodeModel::Small || R != Reloc::Static) &&
11320 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011321 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011322 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011323
Chris Lattnerc9addb72007-03-30 23:15:24 +000011324 switch (AM.Scale) {
11325 case 0:
11326 case 1:
11327 case 2:
11328 case 4:
11329 case 8:
11330 // These scales always work.
11331 break;
11332 case 3:
11333 case 5:
11334 case 9:
11335 // These scales are formed with basereg+scalereg. Only accept if there is
11336 // no basereg yet.
11337 if (AM.HasBaseReg)
11338 return false;
11339 break;
11340 default: // Other stuff never works.
11341 return false;
11342 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011343
Chris Lattnerc9addb72007-03-30 23:15:24 +000011344 return true;
11345}
11346
11347
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011348bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011349 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011350 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011351 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11352 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011353 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011354 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011355 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011356}
11357
Owen Andersone50ed302009-08-10 22:56:29 +000011358bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011359 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011360 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011361 unsigned NumBits1 = VT1.getSizeInBits();
11362 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011363 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011364 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011365 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011366}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011367
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011368bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011369 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011370 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011371}
11372
Owen Andersone50ed302009-08-10 22:56:29 +000011373bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011374 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011375 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011376}
11377
Owen Andersone50ed302009-08-10 22:56:29 +000011378bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011379 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011380 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011381}
11382
Evan Cheng60c07e12006-07-05 22:17:51 +000011383/// isShuffleMaskLegal - Targets can use this to indicate that they only
11384/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11385/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11386/// are assumed to be legal.
11387bool
Eric Christopherfd179292009-08-27 18:07:15 +000011388X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011389 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011390 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011391 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011392 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011393
Nate Begemana09008b2009-10-19 02:17:23 +000011394 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011395 return (VT.getVectorNumElements() == 2 ||
11396 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11397 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011398 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011399 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011400 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11401 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011402 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011403 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11404 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011405 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11406 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011407}
11408
Dan Gohman7d8143f2008-04-09 20:09:42 +000011409bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011410X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011411 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011412 unsigned NumElts = VT.getVectorNumElements();
11413 // FIXME: This collection of masks seems suspect.
11414 if (NumElts == 2)
11415 return true;
11416 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11417 return (isMOVLMask(Mask, VT) ||
11418 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011419 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11420 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011421 }
11422 return false;
11423}
11424
11425//===----------------------------------------------------------------------===//
11426// X86 Scheduler Hooks
11427//===----------------------------------------------------------------------===//
11428
Mon P Wang63307c32008-05-05 19:05:59 +000011429// private utility function
11430MachineBasicBlock *
11431X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11432 MachineBasicBlock *MBB,
11433 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011434 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011435 unsigned LoadOpc,
11436 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011437 unsigned notOpc,
11438 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011439 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011440 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011441 // For the atomic bitwise operator, we generate
11442 // thisMBB:
11443 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011444 // ld t1 = [bitinstr.addr]
11445 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011446 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011447 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011448 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011449 // bz newMBB
11450 // fallthrough -->nextMBB
11451 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11452 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011453 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011454 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011455
Mon P Wang63307c32008-05-05 19:05:59 +000011456 /// First build the CFG
11457 MachineFunction *F = MBB->getParent();
11458 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011459 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11460 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11461 F->insert(MBBIter, newMBB);
11462 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011463
Dan Gohman14152b42010-07-06 20:24:04 +000011464 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11465 nextMBB->splice(nextMBB->begin(), thisMBB,
11466 llvm::next(MachineBasicBlock::iterator(bInstr)),
11467 thisMBB->end());
11468 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011469
Mon P Wang63307c32008-05-05 19:05:59 +000011470 // Update thisMBB to fall through to newMBB
11471 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011472
Mon P Wang63307c32008-05-05 19:05:59 +000011473 // newMBB jumps to itself and fall through to nextMBB
11474 newMBB->addSuccessor(nextMBB);
11475 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011476
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011478 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011479 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011480 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011481 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011482 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011483 int numArgs = bInstr->getNumOperands() - 1;
11484 for (int i=0; i < numArgs; ++i)
11485 argOpers[i] = &bInstr->getOperand(i+1);
11486
11487 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011488 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011489 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
Dale Johannesen140be2d2008-08-19 18:47:28 +000011491 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011492 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011493 for (int i=0; i <= lastAddrIndx; ++i)
11494 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011495
Dale Johannesen140be2d2008-08-19 18:47:28 +000011496 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011497 assert((argOpers[valArgIndx]->isReg() ||
11498 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011499 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011500 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011501 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011502 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011504 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011505 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011506
Richard Smith42fc29e2012-04-13 22:47:00 +000011507 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11508 if (Invert) {
11509 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11510 }
11511 else
11512 t3 = t2;
11513
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011514 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011515 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Dale Johannesene4d209d2009-02-03 20:21:25 +000011517 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011518 for (int i=0; i <= lastAddrIndx; ++i)
11519 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011520 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011521 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011522 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11523 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011524
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011525 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011526 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011529 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011530
Dan Gohman14152b42010-07-06 20:24:04 +000011531 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011532 return nextMBB;
11533}
11534
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011535// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011536MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11538 MachineBasicBlock *MBB,
11539 unsigned regOpcL,
11540 unsigned regOpcH,
11541 unsigned immOpcL,
11542 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011543 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 // For the atomic bitwise operator, we generate
11545 // thisMBB (instructions are in pairs, except cmpxchg8b)
11546 // ld t1,t2 = [bitinstr.addr]
11547 // newMBB:
11548 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11549 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011550 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011551 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 // mov ECX, EBX <- t5, t6
11553 // mov EAX, EDX <- t1, t2
11554 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11555 // mov t3, t4 <- EAX, EDX
11556 // bz newMBB
11557 // result in out1, out2
11558 // fallthrough -->nextMBB
11559
Craig Topperc9099502012-04-20 06:31:50 +000011560 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011562 const unsigned NotOpc = X86::NOT32r;
11563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11564 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11565 MachineFunction::iterator MBBIter = MBB;
11566 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011567
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568 /// First build the CFG
11569 MachineFunction *F = MBB->getParent();
11570 MachineBasicBlock *thisMBB = MBB;
11571 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11572 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11573 F->insert(MBBIter, newMBB);
11574 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011575
Dan Gohman14152b42010-07-06 20:24:04 +000011576 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11577 nextMBB->splice(nextMBB->begin(), thisMBB,
11578 llvm::next(MachineBasicBlock::iterator(bInstr)),
11579 thisMBB->end());
11580 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011581
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 // Update thisMBB to fall through to newMBB
11583 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585 // newMBB jumps to itself and fall through to nextMBB
11586 newMBB->addSuccessor(nextMBB);
11587 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011588
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 // Insert instructions into newMBB based on incoming instruction
11591 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011592 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011593 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 MachineOperand& dest1Oper = bInstr->getOperand(0);
11595 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011596 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11597 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 argOpers[i] = &bInstr->getOperand(i+2);
11599
Dan Gohman71ea4e52010-05-14 21:01:44 +000011600 // We use some of the operands multiple times, so conservatively just
11601 // clear any kill flags that might be present.
11602 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11603 argOpers[i]->setIsKill(false);
11604 }
11605
Evan Chengad5b52f2010-01-08 19:14:57 +000011606 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011607 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011608
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011610 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011611 for (int i=0; i <= lastAddrIndx; ++i)
11612 (*MIB).addOperand(*argOpers[i]);
11613 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011614 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011615 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011616 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011618 MachineOperand newOp3 = *(argOpers[3]);
11619 if (newOp3.isImm())
11620 newOp3.setImm(newOp3.getImm()+4);
11621 else
11622 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011623 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011624 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011625
11626 // t3/4 are defined later, at the bottom of the loop
11627 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11628 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011629 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011630 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011631 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011632 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11633
Evan Cheng306b4ca2010-01-08 23:41:50 +000011634 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011635 // the PHI instructions.
11636 t1 = dest1Oper.getReg();
11637 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011638
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011639 int valArgIndx = lastAddrIndx + 1;
11640 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011641 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011642 "invalid operand");
11643 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11644 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011645 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011646 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011647 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011648 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011649 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011650 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011651 (*MIB).addOperand(*argOpers[valArgIndx]);
11652 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011653 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011654 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011655 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011656 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011657 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011658 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011659 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011660 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011661 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011662 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011663
Richard Smith42fc29e2012-04-13 22:47:00 +000011664 unsigned t7, t8;
11665 if (Invert) {
11666 t7 = F->getRegInfo().createVirtualRegister(RC);
11667 t8 = F->getRegInfo().createVirtualRegister(RC);
11668 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11669 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11670 } else {
11671 t7 = t5;
11672 t8 = t6;
11673 }
11674
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011675 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011676 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011677 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011678 MIB.addReg(t2);
11679
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011680 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011681 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011682 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011683 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011684
Dale Johannesene4d209d2009-02-03 20:21:25 +000011685 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011686 for (int i=0; i <= lastAddrIndx; ++i)
11687 (*MIB).addOperand(*argOpers[i]);
11688
11689 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011690 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11691 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011693 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011694 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011695 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011696 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011697
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011698 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011699 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011700
Dan Gohman14152b42010-07-06 20:24:04 +000011701 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011702 return nextMBB;
11703}
11704
11705// private utility function
11706MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011707X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11708 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011709 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011710 // For the atomic min/max operator, we generate
11711 // thisMBB:
11712 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011713 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011714 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011715 // cmp t1, t2
11716 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011717 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011718 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11719 // bz newMBB
11720 // fallthrough -->nextMBB
11721 //
11722 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11723 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011724 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011725 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011726
Mon P Wang63307c32008-05-05 19:05:59 +000011727 /// First build the CFG
11728 MachineFunction *F = MBB->getParent();
11729 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011730 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11731 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11732 F->insert(MBBIter, newMBB);
11733 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011734
Dan Gohman14152b42010-07-06 20:24:04 +000011735 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11736 nextMBB->splice(nextMBB->begin(), thisMBB,
11737 llvm::next(MachineBasicBlock::iterator(mInstr)),
11738 thisMBB->end());
11739 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011740
Mon P Wang63307c32008-05-05 19:05:59 +000011741 // Update thisMBB to fall through to newMBB
11742 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011743
Mon P Wang63307c32008-05-05 19:05:59 +000011744 // newMBB jumps to newMBB and fall through to nextMBB
11745 newMBB->addSuccessor(nextMBB);
11746 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011747
Dale Johannesene4d209d2009-02-03 20:21:25 +000011748 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011749 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011750 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011751 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011752 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011753 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011754 int numArgs = mInstr->getNumOperands() - 1;
11755 for (int i=0; i < numArgs; ++i)
11756 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011757
Mon P Wang63307c32008-05-05 19:05:59 +000011758 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011759 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011760 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011761
Craig Topperc9099502012-04-20 06:31:50 +000011762 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011763 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011764 for (int i=0; i <= lastAddrIndx; ++i)
11765 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011766
Mon P Wang63307c32008-05-05 19:05:59 +000011767 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011768 assert((argOpers[valArgIndx]->isReg() ||
11769 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011770 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011771
Craig Topperc9099502012-04-20 06:31:50 +000011772 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011773 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011774 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011775 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011776 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011777 (*MIB).addOperand(*argOpers[valArgIndx]);
11778
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011779 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011780 MIB.addReg(t1);
11781
Dale Johannesene4d209d2009-02-03 20:21:25 +000011782 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011783 MIB.addReg(t1);
11784 MIB.addReg(t2);
11785
11786 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011787 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011788 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011789 MIB.addReg(t2);
11790 MIB.addReg(t1);
11791
11792 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011793 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011794 for (int i=0; i <= lastAddrIndx; ++i)
11795 (*MIB).addOperand(*argOpers[i]);
11796 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011797 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011798 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11799 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011800
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011801 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011802 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011803
Mon P Wang63307c32008-05-05 19:05:59 +000011804 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011805 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011806
Dan Gohman14152b42010-07-06 20:24:04 +000011807 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011808 return nextMBB;
11809}
11810
Eric Christopherf83a5de2009-08-27 18:08:16 +000011811// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011812// or XMM0_V32I8 in AVX all of this code can be replaced with that
11813// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011814MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011815X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011816 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011817 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011818 "Target must have SSE4.2 or AVX features enabled");
11819
Eric Christopherb120ab42009-08-18 22:50:32 +000011820 DebugLoc dl = MI->getDebugLoc();
11821 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011822 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011823 if (!Subtarget->hasAVX()) {
11824 if (memArg)
11825 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11826 else
11827 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11828 } else {
11829 if (memArg)
11830 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11831 else
11832 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11833 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011834
Eric Christopher41c902f2010-11-30 08:20:21 +000011835 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011836 for (unsigned i = 0; i < numArgs; ++i) {
11837 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011838 if (!(Op.isReg() && Op.isImplicit()))
11839 MIB.addOperand(Op);
11840 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011841 BuildMI(*BB, MI, dl,
11842 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11843 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011844 .addReg(X86::XMM0);
11845
Dan Gohman14152b42010-07-06 20:24:04 +000011846 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011847 return BB;
11848}
11849
11850MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011851X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011852 DebugLoc dl = MI->getDebugLoc();
11853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011854
Eric Christopher228232b2010-11-30 07:20:12 +000011855 // Address into RAX/EAX, other two args into ECX, EDX.
11856 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11857 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11858 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11859 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011860 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011861
Eric Christopher228232b2010-11-30 07:20:12 +000011862 unsigned ValOps = X86::AddrNumOperands;
11863 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11864 .addReg(MI->getOperand(ValOps).getReg());
11865 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11866 .addReg(MI->getOperand(ValOps+1).getReg());
11867
11868 // The instruction doesn't actually take any operands though.
11869 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011870
Eric Christopher228232b2010-11-30 07:20:12 +000011871 MI->eraseFromParent(); // The pseudo is gone now.
11872 return BB;
11873}
11874
11875MachineBasicBlock *
11876X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011877 DebugLoc dl = MI->getDebugLoc();
11878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011879
Eric Christopher228232b2010-11-30 07:20:12 +000011880 // First arg in ECX, the second in EAX.
11881 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11882 .addReg(MI->getOperand(0).getReg());
11883 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11884 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011885
Eric Christopher228232b2010-11-30 07:20:12 +000011886 // The instruction doesn't actually take any operands though.
11887 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011888
Eric Christopher228232b2010-11-30 07:20:12 +000011889 MI->eraseFromParent(); // The pseudo is gone now.
11890 return BB;
11891}
11892
11893MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011894X86TargetLowering::EmitVAARG64WithCustomInserter(
11895 MachineInstr *MI,
11896 MachineBasicBlock *MBB) const {
11897 // Emit va_arg instruction on X86-64.
11898
11899 // Operands to this pseudo-instruction:
11900 // 0 ) Output : destination address (reg)
11901 // 1-5) Input : va_list address (addr, i64mem)
11902 // 6 ) ArgSize : Size (in bytes) of vararg type
11903 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11904 // 8 ) Align : Alignment of type
11905 // 9 ) EFLAGS (implicit-def)
11906
11907 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11908 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11909
11910 unsigned DestReg = MI->getOperand(0).getReg();
11911 MachineOperand &Base = MI->getOperand(1);
11912 MachineOperand &Scale = MI->getOperand(2);
11913 MachineOperand &Index = MI->getOperand(3);
11914 MachineOperand &Disp = MI->getOperand(4);
11915 MachineOperand &Segment = MI->getOperand(5);
11916 unsigned ArgSize = MI->getOperand(6).getImm();
11917 unsigned ArgMode = MI->getOperand(7).getImm();
11918 unsigned Align = MI->getOperand(8).getImm();
11919
11920 // Memory Reference
11921 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11922 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11923 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11924
11925 // Machine Information
11926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11927 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11928 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11929 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11930 DebugLoc DL = MI->getDebugLoc();
11931
11932 // struct va_list {
11933 // i32 gp_offset
11934 // i32 fp_offset
11935 // i64 overflow_area (address)
11936 // i64 reg_save_area (address)
11937 // }
11938 // sizeof(va_list) = 24
11939 // alignment(va_list) = 8
11940
11941 unsigned TotalNumIntRegs = 6;
11942 unsigned TotalNumXMMRegs = 8;
11943 bool UseGPOffset = (ArgMode == 1);
11944 bool UseFPOffset = (ArgMode == 2);
11945 unsigned MaxOffset = TotalNumIntRegs * 8 +
11946 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11947
11948 /* Align ArgSize to a multiple of 8 */
11949 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11950 bool NeedsAlign = (Align > 8);
11951
11952 MachineBasicBlock *thisMBB = MBB;
11953 MachineBasicBlock *overflowMBB;
11954 MachineBasicBlock *offsetMBB;
11955 MachineBasicBlock *endMBB;
11956
11957 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11958 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11959 unsigned OffsetReg = 0;
11960
11961 if (!UseGPOffset && !UseFPOffset) {
11962 // If we only pull from the overflow region, we don't create a branch.
11963 // We don't need to alter control flow.
11964 OffsetDestReg = 0; // unused
11965 OverflowDestReg = DestReg;
11966
11967 offsetMBB = NULL;
11968 overflowMBB = thisMBB;
11969 endMBB = thisMBB;
11970 } else {
11971 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11972 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11973 // If not, pull from overflow_area. (branch to overflowMBB)
11974 //
11975 // thisMBB
11976 // | .
11977 // | .
11978 // offsetMBB overflowMBB
11979 // | .
11980 // | .
11981 // endMBB
11982
11983 // Registers for the PHI in endMBB
11984 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11985 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11986
11987 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11988 MachineFunction *MF = MBB->getParent();
11989 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11990 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11991 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11992
11993 MachineFunction::iterator MBBIter = MBB;
11994 ++MBBIter;
11995
11996 // Insert the new basic blocks
11997 MF->insert(MBBIter, offsetMBB);
11998 MF->insert(MBBIter, overflowMBB);
11999 MF->insert(MBBIter, endMBB);
12000
12001 // Transfer the remainder of MBB and its successor edges to endMBB.
12002 endMBB->splice(endMBB->begin(), thisMBB,
12003 llvm::next(MachineBasicBlock::iterator(MI)),
12004 thisMBB->end());
12005 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12006
12007 // Make offsetMBB and overflowMBB successors of thisMBB
12008 thisMBB->addSuccessor(offsetMBB);
12009 thisMBB->addSuccessor(overflowMBB);
12010
12011 // endMBB is a successor of both offsetMBB and overflowMBB
12012 offsetMBB->addSuccessor(endMBB);
12013 overflowMBB->addSuccessor(endMBB);
12014
12015 // Load the offset value into a register
12016 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12017 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12018 .addOperand(Base)
12019 .addOperand(Scale)
12020 .addOperand(Index)
12021 .addDisp(Disp, UseFPOffset ? 4 : 0)
12022 .addOperand(Segment)
12023 .setMemRefs(MMOBegin, MMOEnd);
12024
12025 // Check if there is enough room left to pull this argument.
12026 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12027 .addReg(OffsetReg)
12028 .addImm(MaxOffset + 8 - ArgSizeA8);
12029
12030 // Branch to "overflowMBB" if offset >= max
12031 // Fall through to "offsetMBB" otherwise
12032 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12033 .addMBB(overflowMBB);
12034 }
12035
12036 // In offsetMBB, emit code to use the reg_save_area.
12037 if (offsetMBB) {
12038 assert(OffsetReg != 0);
12039
12040 // Read the reg_save_area address.
12041 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12042 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12043 .addOperand(Base)
12044 .addOperand(Scale)
12045 .addOperand(Index)
12046 .addDisp(Disp, 16)
12047 .addOperand(Segment)
12048 .setMemRefs(MMOBegin, MMOEnd);
12049
12050 // Zero-extend the offset
12051 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12052 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12053 .addImm(0)
12054 .addReg(OffsetReg)
12055 .addImm(X86::sub_32bit);
12056
12057 // Add the offset to the reg_save_area to get the final address.
12058 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12059 .addReg(OffsetReg64)
12060 .addReg(RegSaveReg);
12061
12062 // Compute the offset for the next argument
12063 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12064 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12065 .addReg(OffsetReg)
12066 .addImm(UseFPOffset ? 16 : 8);
12067
12068 // Store it back into the va_list.
12069 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12070 .addOperand(Base)
12071 .addOperand(Scale)
12072 .addOperand(Index)
12073 .addDisp(Disp, UseFPOffset ? 4 : 0)
12074 .addOperand(Segment)
12075 .addReg(NextOffsetReg)
12076 .setMemRefs(MMOBegin, MMOEnd);
12077
12078 // Jump to endMBB
12079 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12080 .addMBB(endMBB);
12081 }
12082
12083 //
12084 // Emit code to use overflow area
12085 //
12086
12087 // Load the overflow_area address into a register.
12088 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12089 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12090 .addOperand(Base)
12091 .addOperand(Scale)
12092 .addOperand(Index)
12093 .addDisp(Disp, 8)
12094 .addOperand(Segment)
12095 .setMemRefs(MMOBegin, MMOEnd);
12096
12097 // If we need to align it, do so. Otherwise, just copy the address
12098 // to OverflowDestReg.
12099 if (NeedsAlign) {
12100 // Align the overflow address
12101 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12102 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12103
12104 // aligned_addr = (addr + (align-1)) & ~(align-1)
12105 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12106 .addReg(OverflowAddrReg)
12107 .addImm(Align-1);
12108
12109 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12110 .addReg(TmpReg)
12111 .addImm(~(uint64_t)(Align-1));
12112 } else {
12113 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12114 .addReg(OverflowAddrReg);
12115 }
12116
12117 // Compute the next overflow address after this argument.
12118 // (the overflow address should be kept 8-byte aligned)
12119 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12120 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12121 .addReg(OverflowDestReg)
12122 .addImm(ArgSizeA8);
12123
12124 // Store the new overflow address.
12125 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12126 .addOperand(Base)
12127 .addOperand(Scale)
12128 .addOperand(Index)
12129 .addDisp(Disp, 8)
12130 .addOperand(Segment)
12131 .addReg(NextAddrReg)
12132 .setMemRefs(MMOBegin, MMOEnd);
12133
12134 // If we branched, emit the PHI to the front of endMBB.
12135 if (offsetMBB) {
12136 BuildMI(*endMBB, endMBB->begin(), DL,
12137 TII->get(X86::PHI), DestReg)
12138 .addReg(OffsetDestReg).addMBB(offsetMBB)
12139 .addReg(OverflowDestReg).addMBB(overflowMBB);
12140 }
12141
12142 // Erase the pseudo instruction
12143 MI->eraseFromParent();
12144
12145 return endMBB;
12146}
12147
12148MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012149X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12150 MachineInstr *MI,
12151 MachineBasicBlock *MBB) const {
12152 // Emit code to save XMM registers to the stack. The ABI says that the
12153 // number of registers to save is given in %al, so it's theoretically
12154 // possible to do an indirect jump trick to avoid saving all of them,
12155 // however this code takes a simpler approach and just executes all
12156 // of the stores if %al is non-zero. It's less code, and it's probably
12157 // easier on the hardware branch predictor, and stores aren't all that
12158 // expensive anyway.
12159
12160 // Create the new basic blocks. One block contains all the XMM stores,
12161 // and one block is the final destination regardless of whether any
12162 // stores were performed.
12163 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12164 MachineFunction *F = MBB->getParent();
12165 MachineFunction::iterator MBBIter = MBB;
12166 ++MBBIter;
12167 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12168 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12169 F->insert(MBBIter, XMMSaveMBB);
12170 F->insert(MBBIter, EndMBB);
12171
Dan Gohman14152b42010-07-06 20:24:04 +000012172 // Transfer the remainder of MBB and its successor edges to EndMBB.
12173 EndMBB->splice(EndMBB->begin(), MBB,
12174 llvm::next(MachineBasicBlock::iterator(MI)),
12175 MBB->end());
12176 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12177
Dan Gohmand6708ea2009-08-15 01:38:56 +000012178 // The original block will now fall through to the XMM save block.
12179 MBB->addSuccessor(XMMSaveMBB);
12180 // The XMMSaveMBB will fall through to the end block.
12181 XMMSaveMBB->addSuccessor(EndMBB);
12182
12183 // Now add the instructions.
12184 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12185 DebugLoc DL = MI->getDebugLoc();
12186
12187 unsigned CountReg = MI->getOperand(0).getReg();
12188 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12189 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12190
12191 if (!Subtarget->isTargetWin64()) {
12192 // If %al is 0, branch around the XMM save block.
12193 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012194 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012195 MBB->addSuccessor(EndMBB);
12196 }
12197
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012198 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012199 // In the XMM save block, save all the XMM argument registers.
12200 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12201 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012202 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012203 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012204 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012205 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012206 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012207 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012208 .addFrameIndex(RegSaveFrameIndex)
12209 .addImm(/*Scale=*/1)
12210 .addReg(/*IndexReg=*/0)
12211 .addImm(/*Disp=*/Offset)
12212 .addReg(/*Segment=*/0)
12213 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012214 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012215 }
12216
Dan Gohman14152b42010-07-06 20:24:04 +000012217 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012218
12219 return EndMBB;
12220}
Mon P Wang63307c32008-05-05 19:05:59 +000012221
Lang Hames6e3f7e42012-02-03 01:13:49 +000012222// The EFLAGS operand of SelectItr might be missing a kill marker
12223// because there were multiple uses of EFLAGS, and ISel didn't know
12224// which to mark. Figure out whether SelectItr should have had a
12225// kill marker, and set it if it should. Returns the correct kill
12226// marker value.
12227static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12228 MachineBasicBlock* BB,
12229 const TargetRegisterInfo* TRI) {
12230 // Scan forward through BB for a use/def of EFLAGS.
12231 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12232 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012233 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012234 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012235 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012236 if (mi.definesRegister(X86::EFLAGS))
12237 break; // Should have kill-flag - update below.
12238 }
12239
12240 // If we hit the end of the block, check whether EFLAGS is live into a
12241 // successor.
12242 if (miI == BB->end()) {
12243 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12244 sEnd = BB->succ_end();
12245 sItr != sEnd; ++sItr) {
12246 MachineBasicBlock* succ = *sItr;
12247 if (succ->isLiveIn(X86::EFLAGS))
12248 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012249 }
12250 }
12251
Lang Hames6e3f7e42012-02-03 01:13:49 +000012252 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12253 // out. SelectMI should have a kill flag on EFLAGS.
12254 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012255 return true;
12256}
12257
Evan Cheng60c07e12006-07-05 22:17:51 +000012258MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012259X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012260 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012261 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12262 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012263
Chris Lattner52600972009-09-02 05:57:00 +000012264 // To "insert" a SELECT_CC instruction, we actually have to insert the
12265 // diamond control-flow pattern. The incoming instruction knows the
12266 // destination vreg to set, the condition code register to branch on, the
12267 // true/false values to select between, and a branch opcode to use.
12268 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12269 MachineFunction::iterator It = BB;
12270 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012271
Chris Lattner52600972009-09-02 05:57:00 +000012272 // thisMBB:
12273 // ...
12274 // TrueVal = ...
12275 // cmpTY ccX, r1, r2
12276 // bCC copy1MBB
12277 // fallthrough --> copy0MBB
12278 MachineBasicBlock *thisMBB = BB;
12279 MachineFunction *F = BB->getParent();
12280 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12281 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012282 F->insert(It, copy0MBB);
12283 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012284
Bill Wendling730c07e2010-06-25 20:48:10 +000012285 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12286 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012287 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12288 if (!MI->killsRegister(X86::EFLAGS) &&
12289 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12290 copy0MBB->addLiveIn(X86::EFLAGS);
12291 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012292 }
12293
Dan Gohman14152b42010-07-06 20:24:04 +000012294 // Transfer the remainder of BB and its successor edges to sinkMBB.
12295 sinkMBB->splice(sinkMBB->begin(), BB,
12296 llvm::next(MachineBasicBlock::iterator(MI)),
12297 BB->end());
12298 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12299
12300 // Add the true and fallthrough blocks as its successors.
12301 BB->addSuccessor(copy0MBB);
12302 BB->addSuccessor(sinkMBB);
12303
12304 // Create the conditional branch instruction.
12305 unsigned Opc =
12306 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12307 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12308
Chris Lattner52600972009-09-02 05:57:00 +000012309 // copy0MBB:
12310 // %FalseValue = ...
12311 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012312 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012313
Chris Lattner52600972009-09-02 05:57:00 +000012314 // sinkMBB:
12315 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12316 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012317 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12318 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012319 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12320 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12321
Dan Gohman14152b42010-07-06 20:24:04 +000012322 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012323 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012324}
12325
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012326MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012327X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12328 bool Is64Bit) const {
12329 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12330 DebugLoc DL = MI->getDebugLoc();
12331 MachineFunction *MF = BB->getParent();
12332 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12333
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012334 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012335
12336 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12337 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12338
12339 // BB:
12340 // ... [Till the alloca]
12341 // If stacklet is not large enough, jump to mallocMBB
12342 //
12343 // bumpMBB:
12344 // Allocate by subtracting from RSP
12345 // Jump to continueMBB
12346 //
12347 // mallocMBB:
12348 // Allocate by call to runtime
12349 //
12350 // continueMBB:
12351 // ...
12352 // [rest of original BB]
12353 //
12354
12355 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12356 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12357 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12358
12359 MachineRegisterInfo &MRI = MF->getRegInfo();
12360 const TargetRegisterClass *AddrRegClass =
12361 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12362
12363 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12364 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12365 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012366 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012367 sizeVReg = MI->getOperand(1).getReg(),
12368 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12369
12370 MachineFunction::iterator MBBIter = BB;
12371 ++MBBIter;
12372
12373 MF->insert(MBBIter, bumpMBB);
12374 MF->insert(MBBIter, mallocMBB);
12375 MF->insert(MBBIter, continueMBB);
12376
12377 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12378 (MachineBasicBlock::iterator(MI)), BB->end());
12379 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12380
12381 // Add code to the main basic block to check if the stack limit has been hit,
12382 // and if so, jump to mallocMBB otherwise to bumpMBB.
12383 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012384 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012385 .addReg(tmpSPVReg).addReg(sizeVReg);
12386 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012387 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012388 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012389 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12390
12391 // bumpMBB simply decreases the stack pointer, since we know the current
12392 // stacklet has enough space.
12393 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012394 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012395 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012396 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012397 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12398
12399 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012400 const uint32_t *RegMask =
12401 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012402 if (Is64Bit) {
12403 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12404 .addReg(sizeVReg);
12405 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012406 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12407 .addRegMask(RegMask)
12408 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012409 } else {
12410 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12411 .addImm(12);
12412 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12413 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012414 .addExternalSymbol("__morestack_allocate_stack_space")
12415 .addRegMask(RegMask)
12416 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012417 }
12418
12419 if (!Is64Bit)
12420 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12421 .addImm(16);
12422
12423 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12424 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12425 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12426
12427 // Set up the CFG correctly.
12428 BB->addSuccessor(bumpMBB);
12429 BB->addSuccessor(mallocMBB);
12430 mallocMBB->addSuccessor(continueMBB);
12431 bumpMBB->addSuccessor(continueMBB);
12432
12433 // Take care of the PHI nodes.
12434 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12435 MI->getOperand(0).getReg())
12436 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12437 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12438
12439 // Delete the original pseudo instruction.
12440 MI->eraseFromParent();
12441
12442 // And we're done.
12443 return continueMBB;
12444}
12445
12446MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012447X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012448 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012449 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12450 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012451
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012452 assert(!Subtarget->isTargetEnvMacho());
12453
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012454 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12455 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012456
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012457 if (Subtarget->isTargetWin64()) {
12458 if (Subtarget->isTargetCygMing()) {
12459 // ___chkstk(Mingw64):
12460 // Clobbers R10, R11, RAX and EFLAGS.
12461 // Updates RSP.
12462 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12463 .addExternalSymbol("___chkstk")
12464 .addReg(X86::RAX, RegState::Implicit)
12465 .addReg(X86::RSP, RegState::Implicit)
12466 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12467 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12468 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12469 } else {
12470 // __chkstk(MSVCRT): does not update stack pointer.
12471 // Clobbers R10, R11 and EFLAGS.
12472 // FIXME: RAX(allocated size) might be reused and not killed.
12473 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12474 .addExternalSymbol("__chkstk")
12475 .addReg(X86::RAX, RegState::Implicit)
12476 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12477 // RAX has the offset to subtracted from RSP.
12478 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12479 .addReg(X86::RSP)
12480 .addReg(X86::RAX);
12481 }
12482 } else {
12483 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012484 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12485
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012486 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12487 .addExternalSymbol(StackProbeSymbol)
12488 .addReg(X86::EAX, RegState::Implicit)
12489 .addReg(X86::ESP, RegState::Implicit)
12490 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12491 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12492 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12493 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012494
Dan Gohman14152b42010-07-06 20:24:04 +000012495 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012496 return BB;
12497}
Chris Lattner52600972009-09-02 05:57:00 +000012498
12499MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012500X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12501 MachineBasicBlock *BB) const {
12502 // This is pretty easy. We're taking the value that we received from
12503 // our load from the relocation, sticking it in either RDI (x86-64)
12504 // or EAX and doing an indirect call. The return value will then
12505 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012506 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012507 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012508 DebugLoc DL = MI->getDebugLoc();
12509 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012510
12511 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012512 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012513
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012514 // Get a register mask for the lowered call.
12515 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12516 // proper register mask.
12517 const uint32_t *RegMask =
12518 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012519 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012520 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12521 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012522 .addReg(X86::RIP)
12523 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012524 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012525 MI->getOperand(3).getTargetFlags())
12526 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012527 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012528 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012529 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012530 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012531 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12532 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012533 .addReg(0)
12534 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012535 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012536 MI->getOperand(3).getTargetFlags())
12537 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012538 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012539 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012540 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012541 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012542 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12543 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012544 .addReg(TII->getGlobalBaseReg(F))
12545 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012546 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012547 MI->getOperand(3).getTargetFlags())
12548 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012549 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012550 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012551 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012552 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012553
Dan Gohman14152b42010-07-06 20:24:04 +000012554 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012555 return BB;
12556}
12557
12558MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012559X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012560 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012561 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012562 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012563 case X86::TAILJMPd64:
12564 case X86::TAILJMPr64:
12565 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012566 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012567 case X86::TCRETURNdi64:
12568 case X86::TCRETURNri64:
12569 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012570 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012571 case X86::WIN_ALLOCA:
12572 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012573 case X86::SEG_ALLOCA_32:
12574 return EmitLoweredSegAlloca(MI, BB, false);
12575 case X86::SEG_ALLOCA_64:
12576 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012577 case X86::TLSCall_32:
12578 case X86::TLSCall_64:
12579 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012580 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012581 case X86::CMOV_FR32:
12582 case X86::CMOV_FR64:
12583 case X86::CMOV_V4F32:
12584 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012585 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012586 case X86::CMOV_V8F32:
12587 case X86::CMOV_V4F64:
12588 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012589 case X86::CMOV_GR16:
12590 case X86::CMOV_GR32:
12591 case X86::CMOV_RFP32:
12592 case X86::CMOV_RFP64:
12593 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012594 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012595
Dale Johannesen849f2142007-07-03 00:53:03 +000012596 case X86::FP32_TO_INT16_IN_MEM:
12597 case X86::FP32_TO_INT32_IN_MEM:
12598 case X86::FP32_TO_INT64_IN_MEM:
12599 case X86::FP64_TO_INT16_IN_MEM:
12600 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012601 case X86::FP64_TO_INT64_IN_MEM:
12602 case X86::FP80_TO_INT16_IN_MEM:
12603 case X86::FP80_TO_INT32_IN_MEM:
12604 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012605 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12606 DebugLoc DL = MI->getDebugLoc();
12607
Evan Cheng60c07e12006-07-05 22:17:51 +000012608 // Change the floating point control register to use "round towards zero"
12609 // mode when truncating to an integer value.
12610 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012611 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012612 addFrameReference(BuildMI(*BB, MI, DL,
12613 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012614
12615 // Load the old value of the high byte of the control word...
12616 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012617 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012618 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012619 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012620
12621 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012622 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012623 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012624
12625 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012626 addFrameReference(BuildMI(*BB, MI, DL,
12627 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012628
12629 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012630 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012631 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012632
12633 // Get the X86 opcode to use.
12634 unsigned Opc;
12635 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012636 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012637 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12638 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12639 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12640 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12641 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12642 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012643 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12644 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12645 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012646 }
12647
12648 X86AddressMode AM;
12649 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012650 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012651 AM.BaseType = X86AddressMode::RegBase;
12652 AM.Base.Reg = Op.getReg();
12653 } else {
12654 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012655 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012656 }
12657 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012658 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012659 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012660 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012661 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012662 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012663 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012664 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012665 AM.GV = Op.getGlobal();
12666 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012667 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012668 }
Dan Gohman14152b42010-07-06 20:24:04 +000012669 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012670 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012671
12672 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012673 addFrameReference(BuildMI(*BB, MI, DL,
12674 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012675
Dan Gohman14152b42010-07-06 20:24:04 +000012676 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012677 return BB;
12678 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012679 // String/text processing lowering.
12680 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012681 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012682 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12683 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012684 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012685 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12686 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012687 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012688 return EmitPCMP(MI, BB, 5, false /* in mem */);
12689 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012690 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012691 return EmitPCMP(MI, BB, 5, true /* in mem */);
12692
Eric Christopher228232b2010-11-30 07:20:12 +000012693 // Thread synchronization.
12694 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012695 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012696 case X86::MWAIT:
12697 return EmitMwait(MI, BB);
12698
Eric Christopherb120ab42009-08-18 22:50:32 +000012699 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012700 case X86::ATOMAND32:
12701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012702 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012703 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012704 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012705 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012706 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12708 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012709 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012710 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012711 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012712 case X86::ATOMXOR32:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012716 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012717 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012718 case X86::ATOMNAND32:
12719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012720 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012722 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012723 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012724 case X86::ATOMMIN32:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12726 case X86::ATOMMAX32:
12727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12728 case X86::ATOMUMIN32:
12729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12730 case X86::ATOMUMAX32:
12731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012732
12733 case X86::ATOMAND16:
12734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12735 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012736 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012737 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012738 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012739 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012741 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012742 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012743 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012744 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012745 case X86::ATOMXOR16:
12746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12747 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012748 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012749 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012750 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012751 case X86::ATOMNAND16:
12752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12753 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012754 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012755 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012756 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012757 case X86::ATOMMIN16:
12758 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12759 case X86::ATOMMAX16:
12760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12761 case X86::ATOMUMIN16:
12762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12763 case X86::ATOMUMAX16:
12764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12765
12766 case X86::ATOMAND8:
12767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12768 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012769 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012770 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012771 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012772 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012774 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012775 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012776 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012777 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012778 case X86::ATOMXOR8:
12779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12780 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012781 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012782 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012783 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012784 case X86::ATOMNAND8:
12785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12786 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012787 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012788 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012789 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012790 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012791 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012792 case X86::ATOMAND64:
12793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012794 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012795 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012796 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012797 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012798 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012799 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12800 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012801 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012802 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012803 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012804 case X86::ATOMXOR64:
12805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012806 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012807 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012808 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012809 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012810 case X86::ATOMNAND64:
12811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12812 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012813 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012814 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012815 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012816 case X86::ATOMMIN64:
12817 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12818 case X86::ATOMMAX64:
12819 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12820 case X86::ATOMUMIN64:
12821 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12822 case X86::ATOMUMAX64:
12823 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012824
12825 // This group does 64-bit operations on a 32-bit host.
12826 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012828 X86::AND32rr, X86::AND32rr,
12829 X86::AND32ri, X86::AND32ri,
12830 false);
12831 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012832 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012833 X86::OR32rr, X86::OR32rr,
12834 X86::OR32ri, X86::OR32ri,
12835 false);
12836 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012837 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012838 X86::XOR32rr, X86::XOR32rr,
12839 X86::XOR32ri, X86::XOR32ri,
12840 false);
12841 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012842 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012843 X86::AND32rr, X86::AND32rr,
12844 X86::AND32ri, X86::AND32ri,
12845 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012846 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012847 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012848 X86::ADD32rr, X86::ADC32rr,
12849 X86::ADD32ri, X86::ADC32ri,
12850 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012851 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012852 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012853 X86::SUB32rr, X86::SBB32rr,
12854 X86::SUB32ri, X86::SBB32ri,
12855 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012856 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012857 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012858 X86::MOV32rr, X86::MOV32rr,
12859 X86::MOV32ri, X86::MOV32ri,
12860 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012861 case X86::VASTART_SAVE_XMM_REGS:
12862 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012863
12864 case X86::VAARG_64:
12865 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012866 }
12867}
12868
12869//===----------------------------------------------------------------------===//
12870// X86 Optimization Hooks
12871//===----------------------------------------------------------------------===//
12872
Dan Gohman475871a2008-07-27 21:46:04 +000012873void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012874 APInt &KnownZero,
12875 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012876 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012877 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012878 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012879 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012880 assert((Opc >= ISD::BUILTIN_OP_END ||
12881 Opc == ISD::INTRINSIC_WO_CHAIN ||
12882 Opc == ISD::INTRINSIC_W_CHAIN ||
12883 Opc == ISD::INTRINSIC_VOID) &&
12884 "Should use MaskedValueIsZero if you don't know whether Op"
12885 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012886
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012887 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012888 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012889 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012890 case X86ISD::ADD:
12891 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012892 case X86ISD::ADC:
12893 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012894 case X86ISD::SMUL:
12895 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012896 case X86ISD::INC:
12897 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012898 case X86ISD::OR:
12899 case X86ISD::XOR:
12900 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012901 // These nodes' second result is a boolean.
12902 if (Op.getResNo() == 0)
12903 break;
12904 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012905 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012906 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012907 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012908 case ISD::INTRINSIC_WO_CHAIN: {
12909 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12910 unsigned NumLoBits = 0;
12911 switch (IntId) {
12912 default: break;
12913 case Intrinsic::x86_sse_movmsk_ps:
12914 case Intrinsic::x86_avx_movmsk_ps_256:
12915 case Intrinsic::x86_sse2_movmsk_pd:
12916 case Intrinsic::x86_avx_movmsk_pd_256:
12917 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012918 case Intrinsic::x86_sse2_pmovmskb_128:
12919 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012920 // High bits of movmskp{s|d}, pmovmskb are known zero.
12921 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012922 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012923 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12924 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12925 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12926 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12927 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12928 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012929 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012930 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012931 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012932 break;
12933 }
12934 }
12935 break;
12936 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012937 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012938}
Chris Lattner259e97c2006-01-31 19:43:35 +000012939
Owen Andersonbc146b02010-09-21 20:42:50 +000012940unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12941 unsigned Depth) const {
12942 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12943 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12944 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012945
Owen Andersonbc146b02010-09-21 20:42:50 +000012946 // Fallback case.
12947 return 1;
12948}
12949
Evan Cheng206ee9d2006-07-07 08:33:52 +000012950/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012951/// node is a GlobalAddress + offset.
12952bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012953 const GlobalValue* &GA,
12954 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012955 if (N->getOpcode() == X86ISD::Wrapper) {
12956 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012957 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012958 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012959 return true;
12960 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012961 }
Evan Chengad4196b2008-05-12 19:56:52 +000012962 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012963}
12964
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012965/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12966/// same as extracting the high 128-bit part of 256-bit vector and then
12967/// inserting the result into the low part of a new 256-bit vector
12968static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12969 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012970 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012971
12972 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012973 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012974 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12975 SVOp->getMaskElt(j) >= 0)
12976 return false;
12977
12978 return true;
12979}
12980
12981/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12982/// same as extracting the low 128-bit part of 256-bit vector and then
12983/// inserting the result into the high part of a new 256-bit vector
12984static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12985 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012986 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012987
12988 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012989 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012990 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12991 SVOp->getMaskElt(j) >= 0)
12992 return false;
12993
12994 return true;
12995}
12996
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012997/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12998static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012999 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013000 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013001 DebugLoc dl = N->getDebugLoc();
13002 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13003 SDValue V1 = SVOp->getOperand(0);
13004 SDValue V2 = SVOp->getOperand(1);
13005 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013006 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013007
13008 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13009 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13010 //
13011 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013012 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013013 // V UNDEF BUILD_VECTOR UNDEF
13014 // \ / \ /
13015 // CONCAT_VECTOR CONCAT_VECTOR
13016 // \ /
13017 // \ /
13018 // RESULT: V + zero extended
13019 //
13020 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13021 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13022 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13023 return SDValue();
13024
13025 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13026 return SDValue();
13027
13028 // To match the shuffle mask, the first half of the mask should
13029 // be exactly the first vector, and all the rest a splat with the
13030 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013031 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013032 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13033 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13034 return SDValue();
13035
Chad Rosier3d1161e2012-01-03 21:05:52 +000013036 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13037 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013038 if (Ld->hasNUsesOfValue(1, 0)) {
13039 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13040 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13041 SDValue ResNode =
13042 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13043 Ld->getMemoryVT(),
13044 Ld->getPointerInfo(),
13045 Ld->getAlignment(),
13046 false/*isVolatile*/, true/*ReadMem*/,
13047 false/*WriteMem*/);
13048 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13049 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013050 }
13051
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013052 // Emit a zeroed vector and insert the desired subvector on its
13053 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013054 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013055 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013056 return DCI.CombineTo(N, InsV);
13057 }
13058
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013059 //===--------------------------------------------------------------------===//
13060 // Combine some shuffles into subvector extracts and inserts:
13061 //
13062
13063 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13064 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013065 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13066 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013067 return DCI.CombineTo(N, InsV);
13068 }
13069
13070 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13071 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013072 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13073 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013074 return DCI.CombineTo(N, InsV);
13075 }
13076
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013077 return SDValue();
13078}
13079
13080/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013081static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013082 TargetLowering::DAGCombinerInfo &DCI,
13083 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013084 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013085 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013086
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013087 // Don't create instructions with illegal types after legalize types has run.
13088 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13089 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13090 return SDValue();
13091
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013092 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13093 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13094 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013095 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013096
13097 // Only handle 128 wide vector from here on.
13098 if (VT.getSizeInBits() != 128)
13099 return SDValue();
13100
13101 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13102 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13103 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013104 SmallVector<SDValue, 16> Elts;
13105 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013106 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013107
Nate Begemanfdea31a2010-03-24 20:49:50 +000013108 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013109}
Evan Chengd880b972008-05-09 21:53:03 +000013110
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013111
Craig Topperc16f8512012-04-25 06:39:39 +000013112/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013113/// a sequence of vector shuffle operations.
13114/// It is possible when we truncate 256-bit vector to 128-bit vector
13115
13116SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13117 DAGCombinerInfo &DCI) const {
13118 if (!DCI.isBeforeLegalizeOps())
13119 return SDValue();
13120
Craig Topper3ef43cf2012-04-24 06:36:35 +000013121 if (!Subtarget->hasAVX())
13122 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013123
13124 EVT VT = N->getValueType(0);
13125 SDValue Op = N->getOperand(0);
13126 EVT OpVT = Op.getValueType();
13127 DebugLoc dl = N->getDebugLoc();
13128
13129 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13130
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013131 if (Subtarget->hasAVX2()) {
13132 // AVX2: v4i64 -> v4i32
13133
13134 // VPERMD
13135 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13136
13137 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13138 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13139 ShufMask);
13140
Craig Topperd63fa652012-04-22 18:51:37 +000013141 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13142 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013143 }
13144
13145 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013146 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013147 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013148
13149 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013150 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013151
13152 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13153 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13154
13155 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013156 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013157
Craig Topperd63fa652012-04-22 18:51:37 +000013158 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13159 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013160
13161 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013162 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013163
Elena Demikhovsky73252572012-02-01 10:33:05 +000013164 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013165 }
Craig Topperd63fa652012-04-22 18:51:37 +000013166
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013167 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13168
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013169 if (Subtarget->hasAVX2()) {
13170 // AVX2: v8i32 -> v8i16
13171
13172 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013173
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013174 // PSHUFB
13175 SmallVector<SDValue,32> pshufbMask;
13176 for (unsigned i = 0; i < 2; ++i) {
13177 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13178 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13179 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13180 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13181 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13182 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13183 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13184 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13185 for (unsigned j = 0; j < 8; ++j)
13186 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13187 }
Craig Topperd63fa652012-04-22 18:51:37 +000013188 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13189 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013190 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13191
13192 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13193
13194 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013195 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013196 &ShufMask[0]);
13197
Craig Topperd63fa652012-04-22 18:51:37 +000013198 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13199 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013200
13201 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13202 }
13203
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013204 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013205 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013206
13207 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013208 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013209
13210 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13211 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13212
13213 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013214 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13215 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013216
Craig Topperd63fa652012-04-22 18:51:37 +000013217 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013218 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013219 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013220 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013221
13222 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13223 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13224
13225 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013226 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013227
Elena Demikhovsky73252572012-02-01 10:33:05 +000013228 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013229 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013230 }
13231
13232 return SDValue();
13233}
13234
Craig Topper89f4e662012-03-20 07:17:59 +000013235/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13236/// specific shuffle of a load can be folded into a single element load.
13237/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13238/// shuffles have been customed lowered so we need to handle those here.
13239static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13240 TargetLowering::DAGCombinerInfo &DCI) {
13241 if (DCI.isBeforeLegalizeOps())
13242 return SDValue();
13243
13244 SDValue InVec = N->getOperand(0);
13245 SDValue EltNo = N->getOperand(1);
13246
13247 if (!isa<ConstantSDNode>(EltNo))
13248 return SDValue();
13249
13250 EVT VT = InVec.getValueType();
13251
13252 bool HasShuffleIntoBitcast = false;
13253 if (InVec.getOpcode() == ISD::BITCAST) {
13254 // Don't duplicate a load with other uses.
13255 if (!InVec.hasOneUse())
13256 return SDValue();
13257 EVT BCVT = InVec.getOperand(0).getValueType();
13258 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13259 return SDValue();
13260 InVec = InVec.getOperand(0);
13261 HasShuffleIntoBitcast = true;
13262 }
13263
13264 if (!isTargetShuffle(InVec.getOpcode()))
13265 return SDValue();
13266
13267 // Don't duplicate a load with other uses.
13268 if (!InVec.hasOneUse())
13269 return SDValue();
13270
13271 SmallVector<int, 16> ShuffleMask;
13272 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013273 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13274 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013275 return SDValue();
13276
13277 // Select the input vector, guarding against out of range extract vector.
13278 unsigned NumElems = VT.getVectorNumElements();
13279 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13280 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13281 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13282 : InVec.getOperand(1);
13283
13284 // If inputs to shuffle are the same for both ops, then allow 2 uses
13285 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13286
13287 if (LdNode.getOpcode() == ISD::BITCAST) {
13288 // Don't duplicate a load with other uses.
13289 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13290 return SDValue();
13291
13292 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13293 LdNode = LdNode.getOperand(0);
13294 }
13295
13296 if (!ISD::isNormalLoad(LdNode.getNode()))
13297 return SDValue();
13298
13299 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13300
13301 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13302 return SDValue();
13303
13304 if (HasShuffleIntoBitcast) {
13305 // If there's a bitcast before the shuffle, check if the load type and
13306 // alignment is valid.
13307 unsigned Align = LN0->getAlignment();
13308 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13309 unsigned NewAlign = TLI.getTargetData()->
13310 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13311
13312 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13313 return SDValue();
13314 }
13315
13316 // All checks match so transform back to vector_shuffle so that DAG combiner
13317 // can finish the job
13318 DebugLoc dl = N->getDebugLoc();
13319
13320 // Create shuffle node taking into account the case that its a unary shuffle
13321 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13322 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13323 InVec.getOperand(0), Shuffle,
13324 &ShuffleMask[0]);
13325 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13326 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13327 EltNo);
13328}
13329
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013330/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13331/// generation and convert it from being a bunch of shuffles and extracts
13332/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013333static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013334 TargetLowering::DAGCombinerInfo &DCI) {
13335 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13336 if (NewOp.getNode())
13337 return NewOp;
13338
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013339 SDValue InputVector = N->getOperand(0);
13340
13341 // Only operate on vectors of 4 elements, where the alternative shuffling
13342 // gets to be more expensive.
13343 if (InputVector.getValueType() != MVT::v4i32)
13344 return SDValue();
13345
13346 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13347 // single use which is a sign-extend or zero-extend, and all elements are
13348 // used.
13349 SmallVector<SDNode *, 4> Uses;
13350 unsigned ExtractedElements = 0;
13351 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13352 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13353 if (UI.getUse().getResNo() != InputVector.getResNo())
13354 return SDValue();
13355
13356 SDNode *Extract = *UI;
13357 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13358 return SDValue();
13359
13360 if (Extract->getValueType(0) != MVT::i32)
13361 return SDValue();
13362 if (!Extract->hasOneUse())
13363 return SDValue();
13364 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13365 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13366 return SDValue();
13367 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13368 return SDValue();
13369
13370 // Record which element was extracted.
13371 ExtractedElements |=
13372 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13373
13374 Uses.push_back(Extract);
13375 }
13376
13377 // If not all the elements were used, this may not be worthwhile.
13378 if (ExtractedElements != 15)
13379 return SDValue();
13380
13381 // Ok, we've now decided to do the transformation.
13382 DebugLoc dl = InputVector.getDebugLoc();
13383
13384 // Store the value to a temporary stack slot.
13385 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013386 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13387 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013388
13389 // Replace each use (extract) with a load of the appropriate element.
13390 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13391 UE = Uses.end(); UI != UE; ++UI) {
13392 SDNode *Extract = *UI;
13393
Nadav Rotem86694292011-05-17 08:31:57 +000013394 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013395 SDValue Idx = Extract->getOperand(1);
13396 unsigned EltSize =
13397 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13398 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013400 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13401
Nadav Rotem86694292011-05-17 08:31:57 +000013402 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013403 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013404
13405 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013406 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013407 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013408 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013409
13410 // Replace the exact with the load.
13411 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13412 }
13413
13414 // The replacement was made in place; don't return anything.
13415 return SDValue();
13416}
13417
Duncan Sands6bcd2192011-09-17 16:49:39 +000013418/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13419/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013420static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013421 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013422 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013423
13424
Chris Lattner47b4ce82009-03-11 05:48:52 +000013425 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013426 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013427 // Get the LHS/RHS of the select.
13428 SDValue LHS = N->getOperand(1);
13429 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013430 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013431
Dan Gohman670e5392009-09-21 18:03:22 +000013432 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013433 // instructions match the semantics of the common C idiom x<y?x:y but not
13434 // x<=y?x:y, because of how they handle negative zero (which can be
13435 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013436 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13437 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013438 (Subtarget->hasSSE2() ||
13439 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013440 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013441
Chris Lattner47b4ce82009-03-11 05:48:52 +000013442 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013443 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013444 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13445 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013446 switch (CC) {
13447 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013448 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013449 // Converting this to a min would handle NaNs incorrectly, and swapping
13450 // the operands would cause it to handle comparisons between positive
13451 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013452 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013453 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013454 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13455 break;
13456 std::swap(LHS, RHS);
13457 }
Dan Gohman670e5392009-09-21 18:03:22 +000013458 Opcode = X86ISD::FMIN;
13459 break;
13460 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013461 // Converting this to a min would handle comparisons between positive
13462 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013463 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013464 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13465 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013466 Opcode = X86ISD::FMIN;
13467 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013468 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013469 // Converting this to a min would handle both negative zeros and NaNs
13470 // incorrectly, but we can swap the operands to fix both.
13471 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013472 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013474 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013475 Opcode = X86ISD::FMIN;
13476 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013477
Dan Gohman670e5392009-09-21 18:03:22 +000013478 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013479 // Converting this to a max would handle comparisons between positive
13480 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013481 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013482 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013483 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013484 Opcode = X86ISD::FMAX;
13485 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013486 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013487 // Converting this to a max would handle NaNs incorrectly, and swapping
13488 // the operands would cause it to handle comparisons between positive
13489 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013490 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013491 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013492 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13493 break;
13494 std::swap(LHS, RHS);
13495 }
Dan Gohman670e5392009-09-21 18:03:22 +000013496 Opcode = X86ISD::FMAX;
13497 break;
13498 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013499 // Converting this to a max would handle both negative zeros and NaNs
13500 // incorrectly, but we can swap the operands to fix both.
13501 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013502 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013503 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013504 case ISD::SETGE:
13505 Opcode = X86ISD::FMAX;
13506 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013507 }
Dan Gohman670e5392009-09-21 18:03:22 +000013508 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013509 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13510 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013511 switch (CC) {
13512 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013513 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013514 // Converting this to a min would handle comparisons between positive
13515 // and negative zero incorrectly, and swapping the operands would
13516 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013517 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013518 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013519 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013520 break;
13521 std::swap(LHS, RHS);
13522 }
Dan Gohman670e5392009-09-21 18:03:22 +000013523 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013524 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013525 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013526 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013527 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013528 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13529 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013530 Opcode = X86ISD::FMIN;
13531 break;
13532 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013533 // Converting this to a min would handle both negative zeros and NaNs
13534 // incorrectly, but we can swap the operands to fix both.
13535 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013536 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013537 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013538 case ISD::SETGE:
13539 Opcode = X86ISD::FMIN;
13540 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013541
Dan Gohman670e5392009-09-21 18:03:22 +000013542 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013543 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013544 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013545 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013546 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013547 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013548 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013549 // Converting this to a max would handle comparisons between positive
13550 // and negative zero incorrectly, and swapping the operands would
13551 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013552 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013553 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013554 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013555 break;
13556 std::swap(LHS, RHS);
13557 }
Dan Gohman670e5392009-09-21 18:03:22 +000013558 Opcode = X86ISD::FMAX;
13559 break;
13560 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013561 // Converting this to a max would handle both negative zeros and NaNs
13562 // incorrectly, but we can swap the operands to fix both.
13563 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013564 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013565 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013566 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013567 Opcode = X86ISD::FMAX;
13568 break;
13569 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013570 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013571
Chris Lattner47b4ce82009-03-11 05:48:52 +000013572 if (Opcode)
13573 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013574 }
Eric Christopherfd179292009-08-27 18:07:15 +000013575
Chris Lattnerd1980a52009-03-12 06:52:53 +000013576 // If this is a select between two integer constants, try to do some
13577 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013578 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13579 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013580 // Don't do this for crazy integer types.
13581 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13582 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013583 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013584 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013585
Chris Lattnercee56e72009-03-13 05:53:31 +000013586 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013587 // Efficiently invertible.
13588 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13589 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13590 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13591 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013592 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013593 }
Eric Christopherfd179292009-08-27 18:07:15 +000013594
Chris Lattnerd1980a52009-03-12 06:52:53 +000013595 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013596 if (FalseC->getAPIntValue() == 0 &&
13597 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013598 if (NeedsCondInvert) // Invert the condition if needed.
13599 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13600 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013601
Chris Lattnerd1980a52009-03-12 06:52:53 +000013602 // Zero extend the condition if needed.
13603 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013604
Chris Lattnercee56e72009-03-13 05:53:31 +000013605 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013606 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013607 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013608 }
Eric Christopherfd179292009-08-27 18:07:15 +000013609
Chris Lattner97a29a52009-03-13 05:22:11 +000013610 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013611 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013612 if (NeedsCondInvert) // Invert the condition if needed.
13613 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13614 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013615
Chris Lattner97a29a52009-03-13 05:22:11 +000013616 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013617 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13618 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013619 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013620 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013621 }
Eric Christopherfd179292009-08-27 18:07:15 +000013622
Chris Lattnercee56e72009-03-13 05:53:31 +000013623 // Optimize cases that will turn into an LEA instruction. This requires
13624 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013625 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013626 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013627 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013628
Chris Lattnercee56e72009-03-13 05:53:31 +000013629 bool isFastMultiplier = false;
13630 if (Diff < 10) {
13631 switch ((unsigned char)Diff) {
13632 default: break;
13633 case 1: // result = add base, cond
13634 case 2: // result = lea base( , cond*2)
13635 case 3: // result = lea base(cond, cond*2)
13636 case 4: // result = lea base( , cond*4)
13637 case 5: // result = lea base(cond, cond*4)
13638 case 8: // result = lea base( , cond*8)
13639 case 9: // result = lea base(cond, cond*8)
13640 isFastMultiplier = true;
13641 break;
13642 }
13643 }
Eric Christopherfd179292009-08-27 18:07:15 +000013644
Chris Lattnercee56e72009-03-13 05:53:31 +000013645 if (isFastMultiplier) {
13646 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13647 if (NeedsCondInvert) // Invert the condition if needed.
13648 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13649 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013650
Chris Lattnercee56e72009-03-13 05:53:31 +000013651 // Zero extend the condition if needed.
13652 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13653 Cond);
13654 // Scale the condition by the difference.
13655 if (Diff != 1)
13656 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13657 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013658
Chris Lattnercee56e72009-03-13 05:53:31 +000013659 // Add the base if non-zero.
13660 if (FalseC->getAPIntValue() != 0)
13661 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13662 SDValue(FalseC, 0));
13663 return Cond;
13664 }
Eric Christopherfd179292009-08-27 18:07:15 +000013665 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666 }
13667 }
Eric Christopherfd179292009-08-27 18:07:15 +000013668
Evan Cheng56f582d2012-01-04 01:41:39 +000013669 // Canonicalize max and min:
13670 // (x > y) ? x : y -> (x >= y) ? x : y
13671 // (x < y) ? x : y -> (x <= y) ? x : y
13672 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13673 // the need for an extra compare
13674 // against zero. e.g.
13675 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13676 // subl %esi, %edi
13677 // testl %edi, %edi
13678 // movl $0, %eax
13679 // cmovgl %edi, %eax
13680 // =>
13681 // xorl %eax, %eax
13682 // subl %esi, $edi
13683 // cmovsl %eax, %edi
13684 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13685 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13686 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13687 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13688 switch (CC) {
13689 default: break;
13690 case ISD::SETLT:
13691 case ISD::SETGT: {
13692 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13693 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13694 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13695 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13696 }
13697 }
13698 }
13699
Nadav Rotemcc616562012-01-15 19:27:55 +000013700 // If we know that this node is legal then we know that it is going to be
13701 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13702 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13703 // to simplify previous instructions.
13704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13705 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13706 !DCI.isBeforeLegalize() &&
13707 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13708 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13709 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13710 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13711
13712 APInt KnownZero, KnownOne;
13713 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13714 DCI.isBeforeLegalizeOps());
13715 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13716 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13717 DCI.CommitTargetLoweringOpt(TLO);
13718 }
13719
Dan Gohman475871a2008-07-27 21:46:04 +000013720 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013721}
13722
Chris Lattnerd1980a52009-03-12 06:52:53 +000013723/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13724static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13725 TargetLowering::DAGCombinerInfo &DCI) {
13726 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013727
Chris Lattnerd1980a52009-03-12 06:52:53 +000013728 // If the flag operand isn't dead, don't touch this CMOV.
13729 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13730 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013731
Evan Chengb5a55d92011-05-24 01:48:22 +000013732 SDValue FalseOp = N->getOperand(0);
13733 SDValue TrueOp = N->getOperand(1);
13734 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13735 SDValue Cond = N->getOperand(3);
13736 if (CC == X86::COND_E || CC == X86::COND_NE) {
13737 switch (Cond.getOpcode()) {
13738 default: break;
13739 case X86ISD::BSR:
13740 case X86ISD::BSF:
13741 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13742 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13743 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13744 }
13745 }
13746
Chris Lattnerd1980a52009-03-12 06:52:53 +000013747 // If this is a select between two integer constants, try to do some
13748 // optimizations. Note that the operands are ordered the opposite of SELECT
13749 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013750 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13751 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013752 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13753 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013754 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13755 CC = X86::GetOppositeBranchCondition(CC);
13756 std::swap(TrueC, FalseC);
13757 }
Eric Christopherfd179292009-08-27 18:07:15 +000013758
Chris Lattnerd1980a52009-03-12 06:52:53 +000013759 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013760 // This is efficient for any integer data type (including i8/i16) and
13761 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013762 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013763 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13764 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013765
Chris Lattnerd1980a52009-03-12 06:52:53 +000013766 // Zero extend the condition if needed.
13767 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013768
Chris Lattnerd1980a52009-03-12 06:52:53 +000013769 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13770 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013771 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013772 if (N->getNumValues() == 2) // Dead flag value?
13773 return DCI.CombineTo(N, Cond, SDValue());
13774 return Cond;
13775 }
Eric Christopherfd179292009-08-27 18:07:15 +000013776
Chris Lattnercee56e72009-03-13 05:53:31 +000013777 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13778 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013779 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013780 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13781 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013782
Chris Lattner97a29a52009-03-13 05:22:11 +000013783 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013784 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13785 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013786 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13787 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013788
Chris Lattner97a29a52009-03-13 05:22:11 +000013789 if (N->getNumValues() == 2) // Dead flag value?
13790 return DCI.CombineTo(N, Cond, SDValue());
13791 return Cond;
13792 }
Eric Christopherfd179292009-08-27 18:07:15 +000013793
Chris Lattnercee56e72009-03-13 05:53:31 +000013794 // Optimize cases that will turn into an LEA instruction. This requires
13795 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013796 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013797 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013798 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013799
Chris Lattnercee56e72009-03-13 05:53:31 +000013800 bool isFastMultiplier = false;
13801 if (Diff < 10) {
13802 switch ((unsigned char)Diff) {
13803 default: break;
13804 case 1: // result = add base, cond
13805 case 2: // result = lea base( , cond*2)
13806 case 3: // result = lea base(cond, cond*2)
13807 case 4: // result = lea base( , cond*4)
13808 case 5: // result = lea base(cond, cond*4)
13809 case 8: // result = lea base( , cond*8)
13810 case 9: // result = lea base(cond, cond*8)
13811 isFastMultiplier = true;
13812 break;
13813 }
13814 }
Eric Christopherfd179292009-08-27 18:07:15 +000013815
Chris Lattnercee56e72009-03-13 05:53:31 +000013816 if (isFastMultiplier) {
13817 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013818 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13819 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013820 // Zero extend the condition if needed.
13821 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13822 Cond);
13823 // Scale the condition by the difference.
13824 if (Diff != 1)
13825 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13826 DAG.getConstant(Diff, Cond.getValueType()));
13827
13828 // Add the base if non-zero.
13829 if (FalseC->getAPIntValue() != 0)
13830 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13831 SDValue(FalseC, 0));
13832 if (N->getNumValues() == 2) // Dead flag value?
13833 return DCI.CombineTo(N, Cond, SDValue());
13834 return Cond;
13835 }
Eric Christopherfd179292009-08-27 18:07:15 +000013836 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013837 }
13838 }
13839 return SDValue();
13840}
13841
13842
Evan Cheng0b0cd912009-03-28 05:57:29 +000013843/// PerformMulCombine - Optimize a single multiply with constant into two
13844/// in order to implement it with two cheaper instructions, e.g.
13845/// LEA + SHL, LEA + LEA.
13846static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13847 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013848 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13849 return SDValue();
13850
Owen Andersone50ed302009-08-10 22:56:29 +000013851 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013852 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013853 return SDValue();
13854
13855 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13856 if (!C)
13857 return SDValue();
13858 uint64_t MulAmt = C->getZExtValue();
13859 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13860 return SDValue();
13861
13862 uint64_t MulAmt1 = 0;
13863 uint64_t MulAmt2 = 0;
13864 if ((MulAmt % 9) == 0) {
13865 MulAmt1 = 9;
13866 MulAmt2 = MulAmt / 9;
13867 } else if ((MulAmt % 5) == 0) {
13868 MulAmt1 = 5;
13869 MulAmt2 = MulAmt / 5;
13870 } else if ((MulAmt % 3) == 0) {
13871 MulAmt1 = 3;
13872 MulAmt2 = MulAmt / 3;
13873 }
13874 if (MulAmt2 &&
13875 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13876 DebugLoc DL = N->getDebugLoc();
13877
13878 if (isPowerOf2_64(MulAmt2) &&
13879 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13880 // If second multiplifer is pow2, issue it first. We want the multiply by
13881 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13882 // is an add.
13883 std::swap(MulAmt1, MulAmt2);
13884
13885 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013886 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013887 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013888 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013889 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013890 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013891 DAG.getConstant(MulAmt1, VT));
13892
Eric Christopherfd179292009-08-27 18:07:15 +000013893 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013894 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013895 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013896 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013897 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013898 DAG.getConstant(MulAmt2, VT));
13899
13900 // Do not add new nodes to DAG combiner worklist.
13901 DCI.CombineTo(N, NewMul, false);
13902 }
13903 return SDValue();
13904}
13905
Evan Chengad9c0a32009-12-15 00:53:42 +000013906static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13907 SDValue N0 = N->getOperand(0);
13908 SDValue N1 = N->getOperand(1);
13909 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13910 EVT VT = N0.getValueType();
13911
13912 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13913 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013914 if (VT.isInteger() && !VT.isVector() &&
13915 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013916 N0.getOperand(1).getOpcode() == ISD::Constant) {
13917 SDValue N00 = N0.getOperand(0);
13918 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13919 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13920 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13921 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13922 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13923 APInt ShAmt = N1C->getAPIntValue();
13924 Mask = Mask.shl(ShAmt);
13925 if (Mask != 0)
13926 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13927 N00, DAG.getConstant(Mask, VT));
13928 }
13929 }
13930
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013931
13932 // Hardware support for vector shifts is sparse which makes us scalarize the
13933 // vector operations in many cases. Also, on sandybridge ADD is faster than
13934 // shl.
13935 // (shl V, 1) -> add V,V
13936 if (isSplatVector(N1.getNode())) {
13937 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13938 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13939 // We shift all of the values by one. In many cases we do not have
13940 // hardware support for this operation. This is better expressed as an ADD
13941 // of two values.
13942 if (N1C && (1 == N1C->getZExtValue())) {
13943 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13944 }
13945 }
13946
Evan Chengad9c0a32009-12-15 00:53:42 +000013947 return SDValue();
13948}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013949
Nate Begeman740ab032009-01-26 00:52:55 +000013950/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13951/// when possible.
13952static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013953 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013954 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013955 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013956 if (N->getOpcode() == ISD::SHL) {
13957 SDValue V = PerformSHLCombine(N, DAG);
13958 if (V.getNode()) return V;
13959 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013960
Nate Begeman740ab032009-01-26 00:52:55 +000013961 // On X86 with SSE2 support, we can transform this to a vector shift if
13962 // all elements are shifted by the same amount. We can't do this in legalize
13963 // because the a constant vector is typically transformed to a constant pool
13964 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013965 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013966 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013967
Craig Topper7be5dfd2011-11-12 09:58:49 +000013968 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13969 (!Subtarget->hasAVX2() ||
13970 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013971 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013972
Mon P Wang3becd092009-01-28 08:12:05 +000013973 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013974 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013975 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013976 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013977 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13978 unsigned NumElts = VT.getVectorNumElements();
13979 unsigned i = 0;
13980 for (; i != NumElts; ++i) {
13981 SDValue Arg = ShAmtOp.getOperand(i);
13982 if (Arg.getOpcode() == ISD::UNDEF) continue;
13983 BaseShAmt = Arg;
13984 break;
13985 }
Craig Topper37c26772012-01-17 04:44:50 +000013986 // Handle the case where the build_vector is all undef
13987 // FIXME: Should DAG allow this?
13988 if (i == NumElts)
13989 return SDValue();
13990
Mon P Wang3becd092009-01-28 08:12:05 +000013991 for (; i != NumElts; ++i) {
13992 SDValue Arg = ShAmtOp.getOperand(i);
13993 if (Arg.getOpcode() == ISD::UNDEF) continue;
13994 if (Arg != BaseShAmt) {
13995 return SDValue();
13996 }
13997 }
13998 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013999 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014000 SDValue InVec = ShAmtOp.getOperand(0);
14001 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14002 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14003 unsigned i = 0;
14004 for (; i != NumElts; ++i) {
14005 SDValue Arg = InVec.getOperand(i);
14006 if (Arg.getOpcode() == ISD::UNDEF) continue;
14007 BaseShAmt = Arg;
14008 break;
14009 }
14010 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14011 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014012 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014013 if (C->getZExtValue() == SplatIdx)
14014 BaseShAmt = InVec.getOperand(1);
14015 }
14016 }
Mon P Wang845b1892012-02-01 22:15:20 +000014017 if (BaseShAmt.getNode() == 0) {
14018 // Don't create instructions with illegal types after legalize
14019 // types has run.
14020 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14021 !DCI.isBeforeLegalize())
14022 return SDValue();
14023
Mon P Wangefa42202009-09-03 19:56:25 +000014024 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14025 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014026 }
Mon P Wang3becd092009-01-28 08:12:05 +000014027 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014028 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014029
Mon P Wangefa42202009-09-03 19:56:25 +000014030 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014031 if (EltVT.bitsGT(MVT::i32))
14032 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14033 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014034 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014035
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014036 // The shift amount is identical so we can do a vector shift.
14037 SDValue ValOp = N->getOperand(0);
14038 switch (N->getOpcode()) {
14039 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014040 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014041 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014042 switch (VT.getSimpleVT().SimpleTy) {
14043 default: return SDValue();
14044 case MVT::v2i64:
14045 case MVT::v4i32:
14046 case MVT::v8i16:
14047 case MVT::v4i64:
14048 case MVT::v8i32:
14049 case MVT::v16i16:
14050 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14051 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014052 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014053 switch (VT.getSimpleVT().SimpleTy) {
14054 default: return SDValue();
14055 case MVT::v4i32:
14056 case MVT::v8i16:
14057 case MVT::v8i32:
14058 case MVT::v16i16:
14059 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14060 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014061 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014062 switch (VT.getSimpleVT().SimpleTy) {
14063 default: return SDValue();
14064 case MVT::v2i64:
14065 case MVT::v4i32:
14066 case MVT::v8i16:
14067 case MVT::v4i64:
14068 case MVT::v8i32:
14069 case MVT::v16i16:
14070 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14071 }
Nate Begeman740ab032009-01-26 00:52:55 +000014072 }
Nate Begeman740ab032009-01-26 00:52:55 +000014073}
14074
Nate Begemanb65c1752010-12-17 22:55:37 +000014075
Stuart Hastings865f0932011-06-03 23:53:54 +000014076// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14077// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14078// and friends. Likewise for OR -> CMPNEQSS.
14079static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14080 TargetLowering::DAGCombinerInfo &DCI,
14081 const X86Subtarget *Subtarget) {
14082 unsigned opcode;
14083
14084 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14085 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014086 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014087 SDValue N0 = N->getOperand(0);
14088 SDValue N1 = N->getOperand(1);
14089 SDValue CMP0 = N0->getOperand(1);
14090 SDValue CMP1 = N1->getOperand(1);
14091 DebugLoc DL = N->getDebugLoc();
14092
14093 // The SETCCs should both refer to the same CMP.
14094 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14095 return SDValue();
14096
14097 SDValue CMP00 = CMP0->getOperand(0);
14098 SDValue CMP01 = CMP0->getOperand(1);
14099 EVT VT = CMP00.getValueType();
14100
14101 if (VT == MVT::f32 || VT == MVT::f64) {
14102 bool ExpectingFlags = false;
14103 // Check for any users that want flags:
14104 for (SDNode::use_iterator UI = N->use_begin(),
14105 UE = N->use_end();
14106 !ExpectingFlags && UI != UE; ++UI)
14107 switch (UI->getOpcode()) {
14108 default:
14109 case ISD::BR_CC:
14110 case ISD::BRCOND:
14111 case ISD::SELECT:
14112 ExpectingFlags = true;
14113 break;
14114 case ISD::CopyToReg:
14115 case ISD::SIGN_EXTEND:
14116 case ISD::ZERO_EXTEND:
14117 case ISD::ANY_EXTEND:
14118 break;
14119 }
14120
14121 if (!ExpectingFlags) {
14122 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14123 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14124
14125 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14126 X86::CondCode tmp = cc0;
14127 cc0 = cc1;
14128 cc1 = tmp;
14129 }
14130
14131 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14132 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14133 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14134 X86ISD::NodeType NTOperator = is64BitFP ?
14135 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14136 // FIXME: need symbolic constants for these magic numbers.
14137 // See X86ATTInstPrinter.cpp:printSSECC().
14138 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14139 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14140 DAG.getConstant(x86cc, MVT::i8));
14141 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14142 OnesOrZeroesF);
14143 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14144 DAG.getConstant(1, MVT::i32));
14145 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14146 return OneBitOfTruth;
14147 }
14148 }
14149 }
14150 }
14151 return SDValue();
14152}
14153
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014154/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14155/// so it can be folded inside ANDNP.
14156static bool CanFoldXORWithAllOnes(const SDNode *N) {
14157 EVT VT = N->getValueType(0);
14158
14159 // Match direct AllOnes for 128 and 256-bit vectors
14160 if (ISD::isBuildVectorAllOnes(N))
14161 return true;
14162
14163 // Look through a bit convert.
14164 if (N->getOpcode() == ISD::BITCAST)
14165 N = N->getOperand(0).getNode();
14166
14167 // Sometimes the operand may come from a insert_subvector building a 256-bit
14168 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014169 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014170 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14171 SDValue V1 = N->getOperand(0);
14172 SDValue V2 = N->getOperand(1);
14173
14174 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14175 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14176 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14177 ISD::isBuildVectorAllOnes(V2.getNode()))
14178 return true;
14179 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014180
14181 return false;
14182}
14183
Nate Begemanb65c1752010-12-17 22:55:37 +000014184static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14185 TargetLowering::DAGCombinerInfo &DCI,
14186 const X86Subtarget *Subtarget) {
14187 if (DCI.isBeforeLegalizeOps())
14188 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014189
Stuart Hastings865f0932011-06-03 23:53:54 +000014190 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14191 if (R.getNode())
14192 return R;
14193
Craig Topper54a11172011-10-14 07:06:56 +000014194 EVT VT = N->getValueType(0);
14195
Craig Topperb4c94572011-10-21 06:55:01 +000014196 // Create ANDN, BLSI, and BLSR instructions
14197 // BLSI is X & (-X)
14198 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014199 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14200 SDValue N0 = N->getOperand(0);
14201 SDValue N1 = N->getOperand(1);
14202 DebugLoc DL = N->getDebugLoc();
14203
14204 // Check LHS for not
14205 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14206 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14207 // Check RHS for not
14208 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14209 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14210
Craig Topperb4c94572011-10-21 06:55:01 +000014211 // Check LHS for neg
14212 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14213 isZero(N0.getOperand(0)))
14214 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14215
14216 // Check RHS for neg
14217 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14218 isZero(N1.getOperand(0)))
14219 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14220
14221 // Check LHS for X-1
14222 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14223 isAllOnes(N0.getOperand(1)))
14224 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14225
14226 // Check RHS for X-1
14227 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14228 isAllOnes(N1.getOperand(1)))
14229 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14230
Craig Topper54a11172011-10-14 07:06:56 +000014231 return SDValue();
14232 }
14233
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014234 // Want to form ANDNP nodes:
14235 // 1) In the hopes of then easily combining them with OR and AND nodes
14236 // to form PBLEND/PSIGN.
14237 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014238 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014239 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014240
Nate Begemanb65c1752010-12-17 22:55:37 +000014241 SDValue N0 = N->getOperand(0);
14242 SDValue N1 = N->getOperand(1);
14243 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014244
Nate Begemanb65c1752010-12-17 22:55:37 +000014245 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014246 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014247 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14248 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014249 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014250
14251 // Check RHS for vnot
14252 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014253 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14254 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014255 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014256
Nate Begemanb65c1752010-12-17 22:55:37 +000014257 return SDValue();
14258}
14259
Evan Cheng760d1942010-01-04 21:22:48 +000014260static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014261 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014262 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014263 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014264 return SDValue();
14265
Stuart Hastings865f0932011-06-03 23:53:54 +000014266 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14267 if (R.getNode())
14268 return R;
14269
Evan Cheng760d1942010-01-04 21:22:48 +000014270 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014271
Evan Cheng760d1942010-01-04 21:22:48 +000014272 SDValue N0 = N->getOperand(0);
14273 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014274
Nate Begemanb65c1752010-12-17 22:55:37 +000014275 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014276 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014277 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014278 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14279 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014280
Craig Topper1666cb62011-11-19 07:07:26 +000014281 // Canonicalize pandn to RHS
14282 if (N0.getOpcode() == X86ISD::ANDNP)
14283 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014284 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014285 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14286 SDValue Mask = N1.getOperand(0);
14287 SDValue X = N1.getOperand(1);
14288 SDValue Y;
14289 if (N0.getOperand(0) == Mask)
14290 Y = N0.getOperand(1);
14291 if (N0.getOperand(1) == Mask)
14292 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014293
Craig Topper1666cb62011-11-19 07:07:26 +000014294 // Check to see if the mask appeared in both the AND and ANDNP and
14295 if (!Y.getNode())
14296 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014297
Craig Topper1666cb62011-11-19 07:07:26 +000014298 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014299 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014300 if (Mask.getOpcode() == ISD::BITCAST)
14301 Mask = Mask.getOperand(0);
14302 if (X.getOpcode() == ISD::BITCAST)
14303 X = X.getOperand(0);
14304 if (Y.getOpcode() == ISD::BITCAST)
14305 Y = Y.getOperand(0);
14306
Craig Topper1666cb62011-11-19 07:07:26 +000014307 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014308
Craig Toppered2e13d2012-01-22 19:15:14 +000014309 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014310 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14311 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014312 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014313 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014314
14315 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014316 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014317 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14318 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14319 if ((SraAmt + 1) != EltBits)
14320 return SDValue();
14321
14322 DebugLoc DL = N->getDebugLoc();
14323
14324 // Now we know we at least have a plendvb with the mask val. See if
14325 // we can form a psignb/w/d.
14326 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014327 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14328 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014329 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14330 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14331 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014332 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014333 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014334 }
14335 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014336 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014337 return SDValue();
14338
14339 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14340
14341 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14342 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14343 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014344 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014345 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014346 }
14347 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014348
Craig Topper1666cb62011-11-19 07:07:26 +000014349 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14350 return SDValue();
14351
Nate Begemanb65c1752010-12-17 22:55:37 +000014352 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014353 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14354 std::swap(N0, N1);
14355 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14356 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014357 if (!N0.hasOneUse() || !N1.hasOneUse())
14358 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014359
14360 SDValue ShAmt0 = N0.getOperand(1);
14361 if (ShAmt0.getValueType() != MVT::i8)
14362 return SDValue();
14363 SDValue ShAmt1 = N1.getOperand(1);
14364 if (ShAmt1.getValueType() != MVT::i8)
14365 return SDValue();
14366 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14367 ShAmt0 = ShAmt0.getOperand(0);
14368 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14369 ShAmt1 = ShAmt1.getOperand(0);
14370
14371 DebugLoc DL = N->getDebugLoc();
14372 unsigned Opc = X86ISD::SHLD;
14373 SDValue Op0 = N0.getOperand(0);
14374 SDValue Op1 = N1.getOperand(0);
14375 if (ShAmt0.getOpcode() == ISD::SUB) {
14376 Opc = X86ISD::SHRD;
14377 std::swap(Op0, Op1);
14378 std::swap(ShAmt0, ShAmt1);
14379 }
14380
Evan Cheng8b1190a2010-04-28 01:18:01 +000014381 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014382 if (ShAmt1.getOpcode() == ISD::SUB) {
14383 SDValue Sum = ShAmt1.getOperand(0);
14384 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014385 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14386 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14387 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14388 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014389 return DAG.getNode(Opc, DL, VT,
14390 Op0, Op1,
14391 DAG.getNode(ISD::TRUNCATE, DL,
14392 MVT::i8, ShAmt0));
14393 }
14394 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14395 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14396 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014397 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014398 return DAG.getNode(Opc, DL, VT,
14399 N0.getOperand(0), N1.getOperand(0),
14400 DAG.getNode(ISD::TRUNCATE, DL,
14401 MVT::i8, ShAmt0));
14402 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014403
Evan Cheng760d1942010-01-04 21:22:48 +000014404 return SDValue();
14405}
14406
Craig Topper3738ccd2011-12-27 06:27:23 +000014407// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014408static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14409 TargetLowering::DAGCombinerInfo &DCI,
14410 const X86Subtarget *Subtarget) {
14411 if (DCI.isBeforeLegalizeOps())
14412 return SDValue();
14413
14414 EVT VT = N->getValueType(0);
14415
14416 if (VT != MVT::i32 && VT != MVT::i64)
14417 return SDValue();
14418
Craig Topper3738ccd2011-12-27 06:27:23 +000014419 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14420
Craig Topperb4c94572011-10-21 06:55:01 +000014421 // Create BLSMSK instructions by finding X ^ (X-1)
14422 SDValue N0 = N->getOperand(0);
14423 SDValue N1 = N->getOperand(1);
14424 DebugLoc DL = N->getDebugLoc();
14425
14426 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14427 isAllOnes(N0.getOperand(1)))
14428 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14429
14430 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14431 isAllOnes(N1.getOperand(1)))
14432 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14433
14434 return SDValue();
14435}
14436
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014437/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14438static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14439 const X86Subtarget *Subtarget) {
14440 LoadSDNode *Ld = cast<LoadSDNode>(N);
14441 EVT RegVT = Ld->getValueType(0);
14442 EVT MemVT = Ld->getMemoryVT();
14443 DebugLoc dl = Ld->getDebugLoc();
14444 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14445
14446 ISD::LoadExtType Ext = Ld->getExtensionType();
14447
Nadav Rotemca6f2962011-09-18 19:00:23 +000014448 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014449 // shuffle. We need SSE4 for the shuffles.
14450 // TODO: It is possible to support ZExt by zeroing the undef values
14451 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014452 if (RegVT.isVector() && RegVT.isInteger() &&
14453 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014454 assert(MemVT != RegVT && "Cannot extend to the same type");
14455 assert(MemVT.isVector() && "Must load a vector from memory");
14456
14457 unsigned NumElems = RegVT.getVectorNumElements();
14458 unsigned RegSz = RegVT.getSizeInBits();
14459 unsigned MemSz = MemVT.getSizeInBits();
14460 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014461 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014462 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14463
14464 // Attempt to load the original value using a single load op.
14465 // Find a scalar type which is equal to the loaded word size.
14466 MVT SclrLoadTy = MVT::i8;
14467 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14468 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14469 MVT Tp = (MVT::SimpleValueType)tp;
14470 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14471 SclrLoadTy = Tp;
14472 break;
14473 }
14474 }
14475
14476 // Proceed if a load word is found.
14477 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14478
14479 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14480 RegSz/SclrLoadTy.getSizeInBits());
14481
14482 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14483 RegSz/MemVT.getScalarType().getSizeInBits());
14484 // Can't shuffle using an illegal type.
14485 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14486
14487 // Perform a single load.
14488 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14489 Ld->getBasePtr(),
14490 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014491 Ld->isNonTemporal(), Ld->isInvariant(),
14492 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014493
14494 // Insert the word loaded into a vector.
14495 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14496 LoadUnitVecVT, ScalarLoad);
14497
14498 // Bitcast the loaded value to a vector of the original element type, in
14499 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014500 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14501 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014502 unsigned SizeRatio = RegSz/MemSz;
14503
14504 // Redistribute the loaded elements into the different locations.
14505 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014506 for (unsigned i = 0; i != NumElems; ++i)
14507 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014508
14509 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014510 DAG.getUNDEF(WideVecVT),
14511 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014512
14513 // Bitcast to the requested type.
14514 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14515 // Replace the original load with the new sequence
14516 // and return the new chain.
14517 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14518 return SDValue(ScalarLoad.getNode(), 1);
14519 }
14520
14521 return SDValue();
14522}
14523
Chris Lattner149a4e52008-02-22 02:09:43 +000014524/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014525static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014526 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014527 StoreSDNode *St = cast<StoreSDNode>(N);
14528 EVT VT = St->getValue().getValueType();
14529 EVT StVT = St->getMemoryVT();
14530 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014531 SDValue StoredVal = St->getOperand(1);
14532 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14533
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014534 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014535 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14536 // 128-bit ones. If in the future the cost becomes only one memory access the
14537 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014538 if (VT.getSizeInBits() == 256 &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014539 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14540 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014541
14542 SDValue Value0 = StoredVal.getOperand(0);
14543 SDValue Value1 = StoredVal.getOperand(1);
14544
14545 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14546 SDValue Ptr0 = St->getBasePtr();
14547 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14548
14549 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14550 St->getPointerInfo(), St->isVolatile(),
14551 St->isNonTemporal(), St->getAlignment());
14552 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14553 St->getPointerInfo(), St->isVolatile(),
14554 St->isNonTemporal(), St->getAlignment());
14555 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14556 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014557
14558 // Optimize trunc store (of multiple scalars) to shuffle and store.
14559 // First, pack all of the elements in one place. Next, store to memory
14560 // in fewer chunks.
14561 if (St->isTruncatingStore() && VT.isVector()) {
14562 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14563 unsigned NumElems = VT.getVectorNumElements();
14564 assert(StVT != VT && "Cannot truncate to the same type");
14565 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14566 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14567
14568 // From, To sizes and ElemCount must be pow of two
14569 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014570 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014571 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014572 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014573
Nadav Rotem614061b2011-08-10 19:30:14 +000014574 unsigned SizeRatio = FromSz / ToSz;
14575
14576 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14577
14578 // Create a type on which we perform the shuffle
14579 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14580 StVT.getScalarType(), NumElems*SizeRatio);
14581
14582 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14583
14584 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14585 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014586 for (unsigned i = 0; i != NumElems; ++i)
14587 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014588
14589 // Can't shuffle using an illegal type
14590 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14591
14592 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014593 DAG.getUNDEF(WideVecVT),
14594 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014595 // At this point all of the data is stored at the bottom of the
14596 // register. We now need to save it to mem.
14597
14598 // Find the largest store unit
14599 MVT StoreType = MVT::i8;
14600 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14601 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14602 MVT Tp = (MVT::SimpleValueType)tp;
14603 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14604 StoreType = Tp;
14605 }
14606
14607 // Bitcast the original vector into a vector of store-size units
14608 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14609 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14610 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14611 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14612 SmallVector<SDValue, 8> Chains;
14613 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14614 TLI.getPointerTy());
14615 SDValue Ptr = St->getBasePtr();
14616
14617 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014618 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014619 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14620 StoreType, ShuffWide,
14621 DAG.getIntPtrConstant(i));
14622 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14623 St->getPointerInfo(), St->isVolatile(),
14624 St->isNonTemporal(), St->getAlignment());
14625 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14626 Chains.push_back(Ch);
14627 }
14628
14629 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14630 Chains.size());
14631 }
14632
14633
Chris Lattner149a4e52008-02-22 02:09:43 +000014634 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14635 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014636 // A preferable solution to the general problem is to figure out the right
14637 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014638
14639 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014640 if (VT.getSizeInBits() != 64)
14641 return SDValue();
14642
Devang Patel578efa92009-06-05 21:57:13 +000014643 const Function *F = DAG.getMachineFunction().getFunction();
14644 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014645 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014646 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014647 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014648 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014649 isa<LoadSDNode>(St->getValue()) &&
14650 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14651 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014652 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014653 LoadSDNode *Ld = 0;
14654 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014655 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014656 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014657 // Must be a store of a load. We currently handle two cases: the load
14658 // is a direct child, and it's under an intervening TokenFactor. It is
14659 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014660 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014661 Ld = cast<LoadSDNode>(St->getChain());
14662 else if (St->getValue().hasOneUse() &&
14663 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014664 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014665 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014666 TokenFactorIndex = i;
14667 Ld = cast<LoadSDNode>(St->getValue());
14668 } else
14669 Ops.push_back(ChainVal->getOperand(i));
14670 }
14671 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014672
Evan Cheng536e6672009-03-12 05:59:15 +000014673 if (!Ld || !ISD::isNormalLoad(Ld))
14674 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014675
Evan Cheng536e6672009-03-12 05:59:15 +000014676 // If this is not the MMX case, i.e. we are just turning i64 load/store
14677 // into f64 load/store, avoid the transformation if there are multiple
14678 // uses of the loaded value.
14679 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14680 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014681
Evan Cheng536e6672009-03-12 05:59:15 +000014682 DebugLoc LdDL = Ld->getDebugLoc();
14683 DebugLoc StDL = N->getDebugLoc();
14684 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14685 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14686 // pair instead.
14687 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014688 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014689 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14690 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014691 Ld->isNonTemporal(), Ld->isInvariant(),
14692 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014693 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014694 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014695 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014696 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014697 Ops.size());
14698 }
Evan Cheng536e6672009-03-12 05:59:15 +000014699 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014700 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014701 St->isVolatile(), St->isNonTemporal(),
14702 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014703 }
Evan Cheng536e6672009-03-12 05:59:15 +000014704
14705 // Otherwise, lower to two pairs of 32-bit loads / stores.
14706 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014707 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14708 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014709
Owen Anderson825b72b2009-08-11 20:47:22 +000014710 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014711 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014712 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014713 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014714 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014715 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014716 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014717 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014718 MinAlign(Ld->getAlignment(), 4));
14719
14720 SDValue NewChain = LoLd.getValue(1);
14721 if (TokenFactorIndex != -1) {
14722 Ops.push_back(LoLd);
14723 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014724 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014725 Ops.size());
14726 }
14727
14728 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014729 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14730 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014731
14732 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014733 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014734 St->isVolatile(), St->isNonTemporal(),
14735 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014736 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014737 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014738 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014739 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014740 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014741 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014742 }
Dan Gohman475871a2008-07-27 21:46:04 +000014743 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014744}
14745
Duncan Sands17470be2011-09-22 20:15:48 +000014746/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14747/// and return the operands for the horizontal operation in LHS and RHS. A
14748/// horizontal operation performs the binary operation on successive elements
14749/// of its first operand, then on successive elements of its second operand,
14750/// returning the resulting values in a vector. For example, if
14751/// A = < float a0, float a1, float a2, float a3 >
14752/// and
14753/// B = < float b0, float b1, float b2, float b3 >
14754/// then the result of doing a horizontal operation on A and B is
14755/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14756/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14757/// A horizontal-op B, for some already available A and B, and if so then LHS is
14758/// set to A, RHS to B, and the routine returns 'true'.
14759/// Note that the binary operation should have the property that if one of the
14760/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014761static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014762 // Look for the following pattern: if
14763 // A = < float a0, float a1, float a2, float a3 >
14764 // B = < float b0, float b1, float b2, float b3 >
14765 // and
14766 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14767 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14768 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14769 // which is A horizontal-op B.
14770
14771 // At least one of the operands should be a vector shuffle.
14772 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14773 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14774 return false;
14775
14776 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014777
14778 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14779 "Unsupported vector type for horizontal add/sub");
14780
14781 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14782 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014783 unsigned NumElts = VT.getVectorNumElements();
14784 unsigned NumLanes = VT.getSizeInBits()/128;
14785 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014786 assert((NumLaneElts % 2 == 0) &&
14787 "Vector type should have an even number of elements in each lane");
14788 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014789
14790 // View LHS in the form
14791 // LHS = VECTOR_SHUFFLE A, B, LMask
14792 // If LHS is not a shuffle then pretend it is the shuffle
14793 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14794 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14795 // type VT.
14796 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014797 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014798 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14799 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14800 A = LHS.getOperand(0);
14801 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14802 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014803 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14804 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014805 } else {
14806 if (LHS.getOpcode() != ISD::UNDEF)
14807 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014808 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014809 LMask[i] = i;
14810 }
14811
14812 // Likewise, view RHS in the form
14813 // RHS = VECTOR_SHUFFLE C, D, RMask
14814 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014815 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014816 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14817 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14818 C = RHS.getOperand(0);
14819 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14820 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014821 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14822 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014823 } else {
14824 if (RHS.getOpcode() != ISD::UNDEF)
14825 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014826 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014827 RMask[i] = i;
14828 }
14829
14830 // Check that the shuffles are both shuffling the same vectors.
14831 if (!(A == C && B == D) && !(A == D && B == C))
14832 return false;
14833
14834 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14835 if (!A.getNode() && !B.getNode())
14836 return false;
14837
14838 // If A and B occur in reverse order in RHS, then "swap" them (which means
14839 // rewriting the mask).
14840 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014841 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014842
14843 // At this point LHS and RHS are equivalent to
14844 // LHS = VECTOR_SHUFFLE A, B, LMask
14845 // RHS = VECTOR_SHUFFLE A, B, RMask
14846 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014847 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014848 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014849
Craig Topperf8363302011-12-02 08:18:41 +000014850 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014851 if (LIdx < 0 || RIdx < 0 ||
14852 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14853 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014854 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014855
Craig Topperf8363302011-12-02 08:18:41 +000014856 // Check that successive elements are being operated on. If not, this is
14857 // not a horizontal operation.
14858 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14859 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014860 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014861 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014862 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014863 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014864 }
14865
14866 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14867 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14868 return true;
14869}
14870
14871/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14872static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14873 const X86Subtarget *Subtarget) {
14874 EVT VT = N->getValueType(0);
14875 SDValue LHS = N->getOperand(0);
14876 SDValue RHS = N->getOperand(1);
14877
14878 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014879 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014880 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014881 isHorizontalBinOp(LHS, RHS, true))
14882 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14883 return SDValue();
14884}
14885
14886/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14887static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14888 const X86Subtarget *Subtarget) {
14889 EVT VT = N->getValueType(0);
14890 SDValue LHS = N->getOperand(0);
14891 SDValue RHS = N->getOperand(1);
14892
14893 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014894 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014895 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014896 isHorizontalBinOp(LHS, RHS, false))
14897 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14898 return SDValue();
14899}
14900
Chris Lattner6cf73262008-01-25 06:14:17 +000014901/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14902/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014903static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014904 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14905 // F[X]OR(0.0, x) -> x
14906 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014907 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14908 if (C->getValueAPF().isPosZero())
14909 return N->getOperand(1);
14910 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14911 if (C->getValueAPF().isPosZero())
14912 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014913 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014914}
14915
14916/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014917static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014918 // FAND(0.0, x) -> 0.0
14919 // FAND(x, 0.0) -> 0.0
14920 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14921 if (C->getValueAPF().isPosZero())
14922 return N->getOperand(0);
14923 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14924 if (C->getValueAPF().isPosZero())
14925 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014926 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014927}
14928
Dan Gohmane5af2d32009-01-29 01:59:02 +000014929static SDValue PerformBTCombine(SDNode *N,
14930 SelectionDAG &DAG,
14931 TargetLowering::DAGCombinerInfo &DCI) {
14932 // BT ignores high bits in the bit index operand.
14933 SDValue Op1 = N->getOperand(1);
14934 if (Op1.hasOneUse()) {
14935 unsigned BitWidth = Op1.getValueSizeInBits();
14936 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14937 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014938 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14939 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014940 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014941 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14942 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14943 DCI.CommitTargetLoweringOpt(TLO);
14944 }
14945 return SDValue();
14946}
Chris Lattner83e6c992006-10-04 06:57:07 +000014947
Eli Friedman7a5e5552009-06-07 06:52:44 +000014948static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14949 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014950 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014951 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014952 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014953 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014954 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014955 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014956 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014957 }
14958 return SDValue();
14959}
14960
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014961static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14962 TargetLowering::DAGCombinerInfo &DCI,
14963 const X86Subtarget *Subtarget) {
14964 if (!DCI.isBeforeLegalizeOps())
14965 return SDValue();
14966
Craig Topper3ef43cf2012-04-24 06:36:35 +000014967 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014968 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014969
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014970 EVT VT = N->getValueType(0);
14971 SDValue Op = N->getOperand(0);
14972 EVT OpVT = Op.getValueType();
14973 DebugLoc dl = N->getDebugLoc();
14974
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014975 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14976 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014977
Craig Topper3ef43cf2012-04-24 06:36:35 +000014978 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014979 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014980
14981 // Optimize vectors in AVX mode
14982 // Sign extend v8i16 to v8i32 and
14983 // v4i32 to v4i64
14984 //
14985 // Divide input vector into two parts
14986 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14987 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14988 // concat the vectors to original VT
14989
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014990 unsigned NumElems = OpVT.getVectorNumElements();
14991 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014992 for (unsigned i = 0; i != NumElems/2; ++i)
14993 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014994
14995 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014996 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014997
14998 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014999 for (unsigned i = 0; i != NumElems/2; ++i)
15000 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015001
15002 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015003 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015004
Craig Topper3ef43cf2012-04-24 06:36:35 +000015005 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015006 VT.getVectorNumElements()/2);
15007
Craig Topper3ef43cf2012-04-24 06:36:35 +000015008 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015009 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15010
15011 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15012 }
15013 return SDValue();
15014}
15015
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015016static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015017 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015018 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015019 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15020 // (and (i32 x86isd::setcc_carry), 1)
15021 // This eliminates the zext. This transformation is necessary because
15022 // ISD::SETCC is always legalized to i8.
15023 DebugLoc dl = N->getDebugLoc();
15024 SDValue N0 = N->getOperand(0);
15025 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015026 EVT OpVT = N0.getValueType();
15027
Evan Cheng2e489c42009-12-16 00:53:11 +000015028 if (N0.getOpcode() == ISD::AND &&
15029 N0.hasOneUse() &&
15030 N0.getOperand(0).hasOneUse()) {
15031 SDValue N00 = N0.getOperand(0);
15032 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15033 return SDValue();
15034 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15035 if (!C || C->getZExtValue() != 1)
15036 return SDValue();
15037 return DAG.getNode(ISD::AND, dl, VT,
15038 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15039 N00.getOperand(0), N00.getOperand(1)),
15040 DAG.getConstant(1, VT));
15041 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015042
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015043 // Optimize vectors in AVX mode:
15044 //
15045 // v8i16 -> v8i32
15046 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15047 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15048 // Concat upper and lower parts.
15049 //
15050 // v4i32 -> v4i64
15051 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15052 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15053 // Concat upper and lower parts.
15054 //
Craig Topperc16f8512012-04-25 06:39:39 +000015055 if (!DCI.isBeforeLegalizeOps())
15056 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015057
Craig Topperc16f8512012-04-25 06:39:39 +000015058 if (!Subtarget->hasAVX())
15059 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015060
Craig Topperc16f8512012-04-25 06:39:39 +000015061 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15062 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015063
Craig Topperc16f8512012-04-25 06:39:39 +000015064 if (Subtarget->hasAVX2())
15065 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015066
Craig Topperc16f8512012-04-25 06:39:39 +000015067 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15068 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15069 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015070
Craig Topperc16f8512012-04-25 06:39:39 +000015071 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15072 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015073
Craig Topperc16f8512012-04-25 06:39:39 +000015074 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15075 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15076
15077 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015078 }
15079
Evan Cheng2e489c42009-12-16 00:53:11 +000015080 return SDValue();
15081}
15082
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015083// Optimize x == -y --> x+y == 0
15084// x != -y --> x+y != 0
15085static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15086 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15087 SDValue LHS = N->getOperand(0);
15088 SDValue RHS = N->getOperand(1);
15089
15090 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15091 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15092 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15093 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15094 LHS.getValueType(), RHS, LHS.getOperand(1));
15095 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15096 addV, DAG.getConstant(0, addV.getValueType()), CC);
15097 }
15098 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15099 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15100 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15101 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15102 RHS.getValueType(), LHS, RHS.getOperand(1));
15103 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15104 addV, DAG.getConstant(0, addV.getValueType()), CC);
15105 }
15106 return SDValue();
15107}
15108
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015109// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15110static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15111 unsigned X86CC = N->getConstantOperandVal(0);
15112 SDValue EFLAG = N->getOperand(1);
15113 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015114
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015115 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15116 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15117 // cases.
15118 if (X86CC == X86::COND_B)
15119 return DAG.getNode(ISD::AND, DL, MVT::i8,
15120 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15121 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15122 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015123
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015124 return SDValue();
15125}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015126
Craig Topper7fd5e162012-04-24 06:02:29 +000015127static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015128 SDValue Op0 = N->getOperand(0);
15129 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015130
15131 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015132 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015133 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015134 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015135 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15136 // Notice that we use SINT_TO_FP because we know that the high bits
15137 // are zero and SINT_TO_FP is better supported by the hardware.
15138 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15139 }
15140
15141 return SDValue();
15142}
15143
Benjamin Kramer1396c402011-06-18 11:09:41 +000015144static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15145 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015146 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015147 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015148
15149 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015150 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015151 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015152 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015153 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15154 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15155 }
15156
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015157 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15158 // a 32-bit target where SSE doesn't support i64->FP operations.
15159 if (Op0.getOpcode() == ISD::LOAD) {
15160 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15161 EVT VT = Ld->getValueType(0);
15162 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15163 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15164 !XTLI->getSubtarget()->is64Bit() &&
15165 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015166 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15167 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015168 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15169 return FILDChain;
15170 }
15171 }
15172 return SDValue();
15173}
15174
Craig Topper7fd5e162012-04-24 06:02:29 +000015175static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15176 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015177
15178 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015179 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15180 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015181 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015182 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15183 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15184 }
15185
15186 return SDValue();
15187}
15188
Chris Lattner23a01992010-12-20 01:37:09 +000015189// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15190static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15191 X86TargetLowering::DAGCombinerInfo &DCI) {
15192 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15193 // the result is either zero or one (depending on the input carry bit).
15194 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15195 if (X86::isZeroNode(N->getOperand(0)) &&
15196 X86::isZeroNode(N->getOperand(1)) &&
15197 // We don't have a good way to replace an EFLAGS use, so only do this when
15198 // dead right now.
15199 SDValue(N, 1).use_empty()) {
15200 DebugLoc DL = N->getDebugLoc();
15201 EVT VT = N->getValueType(0);
15202 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15203 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15204 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15205 DAG.getConstant(X86::COND_B,MVT::i8),
15206 N->getOperand(2)),
15207 DAG.getConstant(1, VT));
15208 return DCI.CombineTo(N, Res1, CarryOut);
15209 }
15210
15211 return SDValue();
15212}
15213
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015214// fold (add Y, (sete X, 0)) -> adc 0, Y
15215// (add Y, (setne X, 0)) -> sbb -1, Y
15216// (sub (sete X, 0), Y) -> sbb 0, Y
15217// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015218static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015219 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015220
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015221 // Look through ZExts.
15222 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15223 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15224 return SDValue();
15225
15226 SDValue SetCC = Ext.getOperand(0);
15227 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15228 return SDValue();
15229
15230 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15231 if (CC != X86::COND_E && CC != X86::COND_NE)
15232 return SDValue();
15233
15234 SDValue Cmp = SetCC.getOperand(1);
15235 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015236 !X86::isZeroNode(Cmp.getOperand(1)) ||
15237 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015238 return SDValue();
15239
15240 SDValue CmpOp0 = Cmp.getOperand(0);
15241 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15242 DAG.getConstant(1, CmpOp0.getValueType()));
15243
15244 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15245 if (CC == X86::COND_NE)
15246 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15247 DL, OtherVal.getValueType(), OtherVal,
15248 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15249 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15250 DL, OtherVal.getValueType(), OtherVal,
15251 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15252}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015253
Craig Topper54f952a2011-11-19 09:02:40 +000015254/// PerformADDCombine - Do target-specific dag combines on integer adds.
15255static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15256 const X86Subtarget *Subtarget) {
15257 EVT VT = N->getValueType(0);
15258 SDValue Op0 = N->getOperand(0);
15259 SDValue Op1 = N->getOperand(1);
15260
15261 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015262 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015263 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015264 isHorizontalBinOp(Op0, Op1, true))
15265 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15266
15267 return OptimizeConditionalInDecrement(N, DAG);
15268}
15269
15270static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15271 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015272 SDValue Op0 = N->getOperand(0);
15273 SDValue Op1 = N->getOperand(1);
15274
15275 // X86 can't encode an immediate LHS of a sub. See if we can push the
15276 // negation into a preceding instruction.
15277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015278 // If the RHS of the sub is a XOR with one use and a constant, invert the
15279 // immediate. Then add one to the LHS of the sub so we can turn
15280 // X-Y -> X+~Y+1, saving one register.
15281 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15282 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015283 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015284 EVT VT = Op0.getValueType();
15285 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15286 Op1.getOperand(0),
15287 DAG.getConstant(~XorC, VT));
15288 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015289 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015290 }
15291 }
15292
Craig Topper54f952a2011-11-19 09:02:40 +000015293 // Try to synthesize horizontal adds from adds of shuffles.
15294 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015295 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015296 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15297 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015298 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15299
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015300 return OptimizeConditionalInDecrement(N, DAG);
15301}
15302
Dan Gohman475871a2008-07-27 21:46:04 +000015303SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015304 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015305 SelectionDAG &DAG = DCI.DAG;
15306 switch (N->getOpcode()) {
15307 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015308 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015309 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015310 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015311 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015312 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015313 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15314 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015315 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015316 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015317 case ISD::SHL:
15318 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015319 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015320 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015321 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015322 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015323 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015324 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015325 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015326 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015327 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015328 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15329 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015330 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015331 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15332 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015333 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015334 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015335 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015336 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015337 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015338 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015339 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015340 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015341 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015342 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015343 case X86ISD::UNPCKH:
15344 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015345 case X86ISD::MOVHLPS:
15346 case X86ISD::MOVLHPS:
15347 case X86ISD::PSHUFD:
15348 case X86ISD::PSHUFHW:
15349 case X86ISD::PSHUFLW:
15350 case X86ISD::MOVSS:
15351 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015352 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015353 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015354 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015355 }
15356
Dan Gohman475871a2008-07-27 21:46:04 +000015357 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015358}
15359
Evan Chenge5b51ac2010-04-17 06:13:15 +000015360/// isTypeDesirableForOp - Return true if the target has native support for
15361/// the specified value type and it is 'desirable' to use the type for the
15362/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15363/// instruction encodings are longer and some i16 instructions are slow.
15364bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15365 if (!isTypeLegal(VT))
15366 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015367 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015368 return true;
15369
15370 switch (Opc) {
15371 default:
15372 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015373 case ISD::LOAD:
15374 case ISD::SIGN_EXTEND:
15375 case ISD::ZERO_EXTEND:
15376 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015377 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015378 case ISD::SRL:
15379 case ISD::SUB:
15380 case ISD::ADD:
15381 case ISD::MUL:
15382 case ISD::AND:
15383 case ISD::OR:
15384 case ISD::XOR:
15385 return false;
15386 }
15387}
15388
15389/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015390/// beneficial for dag combiner to promote the specified node. If true, it
15391/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015392bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015393 EVT VT = Op.getValueType();
15394 if (VT != MVT::i16)
15395 return false;
15396
Evan Cheng4c26e932010-04-19 19:29:22 +000015397 bool Promote = false;
15398 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015399 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015400 default: break;
15401 case ISD::LOAD: {
15402 LoadSDNode *LD = cast<LoadSDNode>(Op);
15403 // If the non-extending load has a single use and it's not live out, then it
15404 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015405 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15406 Op.hasOneUse()*/) {
15407 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15408 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15409 // The only case where we'd want to promote LOAD (rather then it being
15410 // promoted as an operand is when it's only use is liveout.
15411 if (UI->getOpcode() != ISD::CopyToReg)
15412 return false;
15413 }
15414 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015415 Promote = true;
15416 break;
15417 }
15418 case ISD::SIGN_EXTEND:
15419 case ISD::ZERO_EXTEND:
15420 case ISD::ANY_EXTEND:
15421 Promote = true;
15422 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015423 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015424 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015425 SDValue N0 = Op.getOperand(0);
15426 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015427 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015428 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015429 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015430 break;
15431 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015432 case ISD::ADD:
15433 case ISD::MUL:
15434 case ISD::AND:
15435 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015436 case ISD::XOR:
15437 Commute = true;
15438 // fallthrough
15439 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015440 SDValue N0 = Op.getOperand(0);
15441 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015442 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015443 return false;
15444 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015445 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015446 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015447 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015448 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015449 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015450 }
15451 }
15452
15453 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015454 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015455}
15456
Evan Cheng60c07e12006-07-05 22:17:51 +000015457//===----------------------------------------------------------------------===//
15458// X86 Inline Assembly Support
15459//===----------------------------------------------------------------------===//
15460
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015461namespace {
15462 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015463 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015464 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015465
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015466 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015467 StringRef piece(*args[i]);
15468 if (!s.startswith(piece)) // Check if the piece matches.
15469 return false;
15470
15471 s = s.substr(piece.size());
15472 StringRef::size_type pos = s.find_first_not_of(" \t");
15473 if (pos == 0) // We matched a prefix.
15474 return false;
15475
15476 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015477 }
15478
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015479 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015480 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015481 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015482}
15483
Chris Lattnerb8105652009-07-20 17:51:36 +000015484bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15485 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015486
15487 std::string AsmStr = IA->getAsmString();
15488
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015489 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15490 if (!Ty || Ty->getBitWidth() % 16 != 0)
15491 return false;
15492
Chris Lattnerb8105652009-07-20 17:51:36 +000015493 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015494 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015495 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015496
15497 switch (AsmPieces.size()) {
15498 default: return false;
15499 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015500 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015501 // we will turn this bswap into something that will be lowered to logical
15502 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15503 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015504 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015505 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15506 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15507 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15508 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15509 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15510 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015511 // No need to check constraints, nothing other than the equivalent of
15512 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015513 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015514 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015515
Chris Lattnerb8105652009-07-20 17:51:36 +000015516 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015517 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015518 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015519 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15520 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015521 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015522 const std::string &ConstraintsStr = IA->getConstraintString();
15523 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015524 std::sort(AsmPieces.begin(), AsmPieces.end());
15525 if (AsmPieces.size() == 4 &&
15526 AsmPieces[0] == "~{cc}" &&
15527 AsmPieces[1] == "~{dirflag}" &&
15528 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015529 AsmPieces[3] == "~{fpsr}")
15530 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015531 }
15532 break;
15533 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015534 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015535 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015536 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15537 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15538 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015539 AsmPieces.clear();
15540 const std::string &ConstraintsStr = IA->getConstraintString();
15541 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15542 std::sort(AsmPieces.begin(), AsmPieces.end());
15543 if (AsmPieces.size() == 4 &&
15544 AsmPieces[0] == "~{cc}" &&
15545 AsmPieces[1] == "~{dirflag}" &&
15546 AsmPieces[2] == "~{flags}" &&
15547 AsmPieces[3] == "~{fpsr}")
15548 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015549 }
Evan Cheng55d42002011-01-08 01:24:27 +000015550
15551 if (CI->getType()->isIntegerTy(64)) {
15552 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15553 if (Constraints.size() >= 2 &&
15554 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15555 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15556 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015557 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15558 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15559 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015560 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015561 }
15562 }
15563 break;
15564 }
15565 return false;
15566}
15567
15568
15569
Chris Lattnerf4dff842006-07-11 02:54:03 +000015570/// getConstraintType - Given a constraint letter, return the type of
15571/// constraint it is for this target.
15572X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015573X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15574 if (Constraint.size() == 1) {
15575 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015576 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015577 case 'q':
15578 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015579 case 'f':
15580 case 't':
15581 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015582 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015583 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015584 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015585 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015586 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015587 case 'a':
15588 case 'b':
15589 case 'c':
15590 case 'd':
15591 case 'S':
15592 case 'D':
15593 case 'A':
15594 return C_Register;
15595 case 'I':
15596 case 'J':
15597 case 'K':
15598 case 'L':
15599 case 'M':
15600 case 'N':
15601 case 'G':
15602 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015603 case 'e':
15604 case 'Z':
15605 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015606 default:
15607 break;
15608 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015609 }
Chris Lattner4234f572007-03-25 02:14:49 +000015610 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015611}
15612
John Thompson44ab89e2010-10-29 17:29:13 +000015613/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015614/// This object must already have been set up with the operand type
15615/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015616TargetLowering::ConstraintWeight
15617 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015618 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015619 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015620 Value *CallOperandVal = info.CallOperandVal;
15621 // If we don't have a value, we can't do a match,
15622 // but allow it at the lowest weight.
15623 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015624 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015625 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015626 // Look at the constraint type.
15627 switch (*constraint) {
15628 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015629 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15630 case 'R':
15631 case 'q':
15632 case 'Q':
15633 case 'a':
15634 case 'b':
15635 case 'c':
15636 case 'd':
15637 case 'S':
15638 case 'D':
15639 case 'A':
15640 if (CallOperandVal->getType()->isIntegerTy())
15641 weight = CW_SpecificReg;
15642 break;
15643 case 'f':
15644 case 't':
15645 case 'u':
15646 if (type->isFloatingPointTy())
15647 weight = CW_SpecificReg;
15648 break;
15649 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015650 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015651 weight = CW_SpecificReg;
15652 break;
15653 case 'x':
15654 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015655 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015656 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015657 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015658 break;
15659 case 'I':
15660 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15661 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015662 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015663 }
15664 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015665 case 'J':
15666 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15667 if (C->getZExtValue() <= 63)
15668 weight = CW_Constant;
15669 }
15670 break;
15671 case 'K':
15672 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15673 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15674 weight = CW_Constant;
15675 }
15676 break;
15677 case 'L':
15678 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15679 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15680 weight = CW_Constant;
15681 }
15682 break;
15683 case 'M':
15684 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15685 if (C->getZExtValue() <= 3)
15686 weight = CW_Constant;
15687 }
15688 break;
15689 case 'N':
15690 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15691 if (C->getZExtValue() <= 0xff)
15692 weight = CW_Constant;
15693 }
15694 break;
15695 case 'G':
15696 case 'C':
15697 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15698 weight = CW_Constant;
15699 }
15700 break;
15701 case 'e':
15702 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15703 if ((C->getSExtValue() >= -0x80000000LL) &&
15704 (C->getSExtValue() <= 0x7fffffffLL))
15705 weight = CW_Constant;
15706 }
15707 break;
15708 case 'Z':
15709 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15710 if (C->getZExtValue() <= 0xffffffff)
15711 weight = CW_Constant;
15712 }
15713 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015714 }
15715 return weight;
15716}
15717
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015718/// LowerXConstraint - try to replace an X constraint, which matches anything,
15719/// with another that has more specific requirements based on the type of the
15720/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015721const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015722LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015723 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15724 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015725 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015726 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015727 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015728 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015729 return "x";
15730 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015731
Chris Lattner5e764232008-04-26 23:02:14 +000015732 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015733}
15734
Chris Lattner48884cd2007-08-25 00:47:38 +000015735/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15736/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015737void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015738 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015739 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015740 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015741 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015742
Eric Christopher100c8332011-06-02 23:16:42 +000015743 // Only support length 1 constraints for now.
15744 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015745
Eric Christopher100c8332011-06-02 23:16:42 +000015746 char ConstraintLetter = Constraint[0];
15747 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015748 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015749 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015750 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015751 if (C->getZExtValue() <= 31) {
15752 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015753 break;
15754 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015755 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015756 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015757 case 'J':
15758 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015759 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015760 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15761 break;
15762 }
15763 }
15764 return;
15765 case 'K':
15766 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015767 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015768 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15769 break;
15770 }
15771 }
15772 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015773 case 'N':
15774 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015775 if (C->getZExtValue() <= 255) {
15776 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015777 break;
15778 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015779 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015780 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015781 case 'e': {
15782 // 32-bit signed value
15783 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015784 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15785 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015786 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015787 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015788 break;
15789 }
15790 // FIXME gcc accepts some relocatable values here too, but only in certain
15791 // memory models; it's complicated.
15792 }
15793 return;
15794 }
15795 case 'Z': {
15796 // 32-bit unsigned value
15797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015798 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15799 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015800 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15801 break;
15802 }
15803 }
15804 // FIXME gcc accepts some relocatable values here too, but only in certain
15805 // memory models; it's complicated.
15806 return;
15807 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015808 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015809 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015810 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015811 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015812 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015813 break;
15814 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015815
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015816 // In any sort of PIC mode addresses need to be computed at runtime by
15817 // adding in a register or some sort of table lookup. These can't
15818 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015819 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015820 return;
15821
Chris Lattnerdc43a882007-05-03 16:52:29 +000015822 // If we are in non-pic codegen mode, we allow the address of a global (with
15823 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015824 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015825 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015826
Chris Lattner49921962009-05-08 18:23:14 +000015827 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15828 while (1) {
15829 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15830 Offset += GA->getOffset();
15831 break;
15832 } else if (Op.getOpcode() == ISD::ADD) {
15833 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15834 Offset += C->getZExtValue();
15835 Op = Op.getOperand(0);
15836 continue;
15837 }
15838 } else if (Op.getOpcode() == ISD::SUB) {
15839 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15840 Offset += -C->getZExtValue();
15841 Op = Op.getOperand(0);
15842 continue;
15843 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015844 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015845
Chris Lattner49921962009-05-08 18:23:14 +000015846 // Otherwise, this isn't something we can handle, reject it.
15847 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015848 }
Eric Christopherfd179292009-08-27 18:07:15 +000015849
Dan Gohman46510a72010-04-15 01:51:59 +000015850 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015851 // If we require an extra load to get this address, as in PIC mode, we
15852 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015853 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15854 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015855 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015856
Devang Patel0d881da2010-07-06 22:08:15 +000015857 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15858 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015859 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015860 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015861 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015862
Gabor Greifba36cb52008-08-28 21:40:38 +000015863 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015864 Ops.push_back(Result);
15865 return;
15866 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015867 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015868}
15869
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015870std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015871X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015872 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015873 // First, see if this is a constraint that directly corresponds to an LLVM
15874 // register class.
15875 if (Constraint.size() == 1) {
15876 // GCC Constraint Letters
15877 switch (Constraint[0]) {
15878 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015879 // TODO: Slight differences here in allocation order and leaving
15880 // RIP in the class. Do they matter any more here than they do
15881 // in the normal allocation?
15882 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15883 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015884 if (VT == MVT::i32 || VT == MVT::f32)
15885 return std::make_pair(0U, &X86::GR32RegClass);
15886 if (VT == MVT::i16)
15887 return std::make_pair(0U, &X86::GR16RegClass);
15888 if (VT == MVT::i8 || VT == MVT::i1)
15889 return std::make_pair(0U, &X86::GR8RegClass);
15890 if (VT == MVT::i64 || VT == MVT::f64)
15891 return std::make_pair(0U, &X86::GR64RegClass);
15892 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015893 }
15894 // 32-bit fallthrough
15895 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015896 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015897 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15898 if (VT == MVT::i16)
15899 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15900 if (VT == MVT::i8 || VT == MVT::i1)
15901 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15902 if (VT == MVT::i64)
15903 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015904 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015905 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015906 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015907 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015908 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015909 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015910 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015911 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015912 return std::make_pair(0U, &X86::GR32RegClass);
15913 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015914 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015915 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015916 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015917 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015918 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015919 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015920 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15921 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015922 case 'f': // FP Stack registers.
15923 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15924 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015925 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015926 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015927 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015928 return std::make_pair(0U, &X86::RFP64RegClass);
15929 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015930 case 'y': // MMX_REGS if MMX allowed.
15931 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015932 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015933 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015934 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015935 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015936 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015937 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015938
Owen Anderson825b72b2009-08-11 20:47:22 +000015939 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015940 default: break;
15941 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015942 case MVT::f32:
15943 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015944 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015945 case MVT::f64:
15946 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015947 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015948 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015949 case MVT::v16i8:
15950 case MVT::v8i16:
15951 case MVT::v4i32:
15952 case MVT::v2i64:
15953 case MVT::v4f32:
15954 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015955 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015956 // AVX types.
15957 case MVT::v32i8:
15958 case MVT::v16i16:
15959 case MVT::v8i32:
15960 case MVT::v4i64:
15961 case MVT::v8f32:
15962 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015963 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015964 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015965 break;
15966 }
15967 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015968
Chris Lattnerf76d1802006-07-31 23:26:50 +000015969 // Use the default implementation in TargetLowering to convert the register
15970 // constraint into a member of a register class.
15971 std::pair<unsigned, const TargetRegisterClass*> Res;
15972 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015973
15974 // Not found as a standard register?
15975 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015976 // Map st(0) -> st(7) -> ST0
15977 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15978 tolower(Constraint[1]) == 's' &&
15979 tolower(Constraint[2]) == 't' &&
15980 Constraint[3] == '(' &&
15981 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15982 Constraint[5] == ')' &&
15983 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015984
Chris Lattner56d77c72009-09-13 22:41:48 +000015985 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015986 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015987 return Res;
15988 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015989
Chris Lattner56d77c72009-09-13 22:41:48 +000015990 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015991 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015992 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015993 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015994 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015995 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015996
15997 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015998 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015999 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016000 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016001 return Res;
16002 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016003
Dale Johannesen330169f2008-11-13 21:52:36 +000016004 // 'A' means EAX + EDX.
16005 if (Constraint == "A") {
16006 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016007 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016008 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016009 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016010 return Res;
16011 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016012
Chris Lattnerf76d1802006-07-31 23:26:50 +000016013 // Otherwise, check to see if this is a register class of the wrong value
16014 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16015 // turn into {ax},{dx}.
16016 if (Res.second->hasType(VT))
16017 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016018
Chris Lattnerf76d1802006-07-31 23:26:50 +000016019 // All of the single-register GCC register classes map their values onto
16020 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16021 // really want an 8-bit or 32-bit register, map to the appropriate register
16022 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016023 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016024 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016025 unsigned DestReg = 0;
16026 switch (Res.first) {
16027 default: break;
16028 case X86::AX: DestReg = X86::AL; break;
16029 case X86::DX: DestReg = X86::DL; break;
16030 case X86::CX: DestReg = X86::CL; break;
16031 case X86::BX: DestReg = X86::BL; break;
16032 }
16033 if (DestReg) {
16034 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016035 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016036 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016037 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016038 unsigned DestReg = 0;
16039 switch (Res.first) {
16040 default: break;
16041 case X86::AX: DestReg = X86::EAX; break;
16042 case X86::DX: DestReg = X86::EDX; break;
16043 case X86::CX: DestReg = X86::ECX; break;
16044 case X86::BX: DestReg = X86::EBX; break;
16045 case X86::SI: DestReg = X86::ESI; break;
16046 case X86::DI: DestReg = X86::EDI; break;
16047 case X86::BP: DestReg = X86::EBP; break;
16048 case X86::SP: DestReg = X86::ESP; break;
16049 }
16050 if (DestReg) {
16051 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016052 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016053 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016054 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016055 unsigned DestReg = 0;
16056 switch (Res.first) {
16057 default: break;
16058 case X86::AX: DestReg = X86::RAX; break;
16059 case X86::DX: DestReg = X86::RDX; break;
16060 case X86::CX: DestReg = X86::RCX; break;
16061 case X86::BX: DestReg = X86::RBX; break;
16062 case X86::SI: DestReg = X86::RSI; break;
16063 case X86::DI: DestReg = X86::RDI; break;
16064 case X86::BP: DestReg = X86::RBP; break;
16065 case X86::SP: DestReg = X86::RSP; break;
16066 }
16067 if (DestReg) {
16068 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016069 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016070 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016071 }
Craig Topperc9099502012-04-20 06:31:50 +000016072 } else if (Res.second == &X86::FR32RegClass ||
16073 Res.second == &X86::FR64RegClass ||
16074 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016075 // Handle references to XMM physical registers that got mapped into the
16076 // wrong class. This can happen with constraints like {xmm0} where the
16077 // target independent register mapper will just pick the first match it can
16078 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016079 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016080 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016081 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016082 Res.second = &X86::FR64RegClass;
16083 else if (X86::VR128RegClass.hasType(VT))
16084 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016085 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016086
Chris Lattnerf76d1802006-07-31 23:26:50 +000016087 return Res;
16088}