blob: 029b8003b8ca342d96efde8dd474b44ab85ae288 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001246 // Predictable cmov don't hurt on atom because it's in-order.
1247 predictableSelectIsExpensive = !Subtarget->isAtom();
1248
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001249 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252
Duncan Sands28b77e92011-09-06 19:07:46 +00001253EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1254 if (!VT.isVector()) return MVT::i8;
1255 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256}
1257
1258
Evan Cheng29286502008-01-23 23:17:41 +00001259/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1260/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (MaxAlign == 16)
1263 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 if (VTy->getBitWidth() == 128)
1266 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 unsigned EltAlign = 0;
1269 getMaxByValAlign(ATy->getElementType(), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1274 unsigned EltAlign = 0;
1275 getMaxByValAlign(STy->getElementType(i), EltAlign);
1276 if (EltAlign > MaxAlign)
1277 MaxAlign = EltAlign;
1278 if (MaxAlign == 16)
1279 break;
1280 }
1281 }
Evan Cheng29286502008-01-23 23:17:41 +00001282}
1283
1284/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1285/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001286/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1287/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (Subtarget->is64Bit()) {
1290 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001291 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001292 if (TyAlign > 8)
1293 return TyAlign;
1294 return 8;
1295 }
1296
Evan Cheng29286502008-01-23 23:17:41 +00001297 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001298 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001299 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001300 return Align;
1301}
Chris Lattner2b02a442007-02-25 08:29:00 +00001302
Evan Chengf0df0312008-05-15 08:39:06 +00001303/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// and store operations as a result of memset, memcpy, and memmove
1305/// lowering. If DstAlign is zero that means it's safe to destination
1306/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1307/// means there isn't a need to check it against alignment requirement,
1308/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001309/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001310/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1311/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1312/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313/// It returns EVT::Other if the type should be determined using generic
1314/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001315EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001316X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1317 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001318 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001319 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001321 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1322 // linux. This is because the stack realignment code can't handle certain
1323 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001325 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 (Subtarget->isUnalignedMemAccessFast() ||
1329 ((DstAlign == 0 || DstAlign >= 16) &&
1330 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001332 if (Subtarget->getStackAlignment() >= 32) {
1333 if (Subtarget->hasAVX2())
1334 return MVT::v8i32;
1335 if (Subtarget->hasAVX())
1336 return MVT::v8f32;
1337 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001343 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 // Do not use f64 to lower memcpy if source is string constant. It's
1347 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001349 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001350 }
Evan Chengf0df0312008-05-15 08:39:06 +00001351 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 return MVT::i64;
1353 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001354}
1355
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001356/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1357/// current function. The returned value is a member of the
1358/// MachineJumpTableInfo::JTEntryKind enum.
1359unsigned X86TargetLowering::getJumpTableEncoding() const {
1360 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1361 // symbol.
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1363 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001365
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001366 // Otherwise, use the normal jump table encoding heuristics.
1367 return TargetLowering::getJumpTableEncoding();
1368}
1369
Chris Lattnerc64daab2010-01-26 05:02:42 +00001370const MCExpr *
1371X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1372 const MachineBasicBlock *MBB,
1373 unsigned uid,MCContext &Ctx) const{
1374 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT());
1376 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1377 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001378 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1379 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380}
1381
Evan Chengcc415862007-11-09 01:32:10 +00001382/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1383/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001385 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001386 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001387 // This doesn't have DebugLoc associated with it, but is not really the
1388 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001389 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001390 return Table;
1391}
1392
Chris Lattner589c6f62010-01-26 06:28:43 +00001393/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1394/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1395/// MCExpr.
1396const MCExpr *X86TargetLowering::
1397getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1398 MCContext &Ctx) const {
1399 // X86-64 uses RIP relative addressing based on the jump table label.
1400 if (Subtarget->isPICStyleRIPRel())
1401 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1402
1403 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001404 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001405}
1406
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001407// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001408std::pair<const TargetRegisterClass*, uint8_t>
1409X86TargetLowering::findRepresentativeClass(EVT VT) const{
1410 const TargetRegisterClass *RRC = 0;
1411 uint8_t Cost = 1;
1412 switch (VT.getSimpleVT().SimpleTy) {
1413 default:
1414 return TargetLowering::findRepresentativeClass(VT);
1415 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = Subtarget->is64Bit() ?
1417 (const TargetRegisterClass*)&X86::GR64RegClass :
1418 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001420 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001422 break;
1423 case MVT::f32: case MVT::f64:
1424 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1425 case MVT::v4f32: case MVT::v2f64:
1426 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1427 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001429 break;
1430 }
1431 return std::make_pair(RRC, Cost);
1432}
1433
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001434bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1435 unsigned &Offset) const {
1436 if (!Subtarget->isTargetLinux())
1437 return false;
1438
1439 if (Subtarget->is64Bit()) {
1440 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1441 Offset = 0x28;
1442 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1443 AddressSpace = 256;
1444 else
1445 AddressSpace = 257;
1446 } else {
1447 // %gs:0x14 on i386
1448 Offset = 0x14;
1449 AddressSpace = 256;
1450 }
1451 return true;
1452}
1453
1454
Chris Lattner2b02a442007-02-25 08:29:00 +00001455//===----------------------------------------------------------------------===//
1456// Return Value Calling Convention Implementation
1457//===----------------------------------------------------------------------===//
1458
Chris Lattner59ed56b2007-02-28 04:55:35 +00001459#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001460
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461bool
Eric Christopher471e4222011-06-08 23:55:35 +00001462X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001463 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001467 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001468 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001469 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Chris Lattner9774c912007-02-27 05:28:59 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 RVLocs, *DAG.getContext());
1484 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Evan Chengdcea1632010-02-04 02:40:39 +00001486 // Add the regs to the liveout set for the function.
1487 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1490 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001495 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1496 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1498 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001500 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1502 CCValAssign &VA = RVLocs[i];
1503 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001505 EVT ValVT = ValToCopy.getValueType();
1506
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001507 // Promote values to the appropriate types
1508 if (VA.getLocInfo() == CCValAssign::SExt)
1509 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1510 else if (VA.getLocInfo() == CCValAssign::ZExt)
1511 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1512 else if (VA.getLocInfo() == CCValAssign::AExt)
1513 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1514 else if (VA.getLocInfo() == CCValAssign::BCvt)
1515 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1516
Dale Johannesenc4510512010-09-24 19:05:48 +00001517 // If this is x86-64, and we disabled SSE, we can't return FP values,
1518 // or SSE or MMX vectors.
1519 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1520 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001521 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001522 report_fatal_error("SSE register return with SSE disabled");
1523 }
1524 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1525 // llvm-gcc has never done it right and no one has noticed, so this
1526 // should be OK for now.
1527 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001528 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001529 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001530
Chris Lattner447ff682008-03-11 03:23:40 +00001531 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1532 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001533 if (VA.getLocReg() == X86::ST0 ||
1534 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001535 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1536 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001537 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps.push_back(ValToCopy);
1540 // Don't emit a copytoreg.
1541 continue;
1542 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001543
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1545 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001546 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001547 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001548 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001549 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001550 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1551 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001552 // If we don't have SSE2 available, convert to v4f32 so the generated
1553 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001554 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001556 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001557 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001558 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001559
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001561 Flag = Chain.getValue(1);
1562 }
Dan Gohman61a92132008-04-21 23:59:07 +00001563
1564 // The x86-64 ABI for returning structs by value requires that we copy
1565 // the sret argument into %rax for the return. We saved the argument into
1566 // a virtual register in the entry block, so now we copy the value out
1567 // and into %rax.
1568 if (Subtarget->is64Bit() &&
1569 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1570 MachineFunction &MF = DAG.getMachineFunction();
1571 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1572 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001573 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001574 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001575 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001576
Dale Johannesendd64c412009-02-04 00:33:20 +00001577 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001578 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001579
1580 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001581 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Chris Lattner447ff682008-03-11 03:23:40 +00001584 RetOps[0] = Chain; // Update chain.
1585
1586 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001587 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001588 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001589
1590 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001592}
1593
Evan Chengbf010eb2012-04-10 01:51:00 +00001594bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595 if (N->getNumValues() != 1)
1596 return false;
1597 if (!N->hasNUsesOfValue(1, 0))
1598 return false;
1599
Evan Chengbf010eb2012-04-10 01:51:00 +00001600 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001602 if (Copy->getOpcode() == ISD::CopyToReg) {
1603 // If the copy has a glue operand, we conservatively assume it isn't safe to
1604 // perform a tail call.
1605 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1606 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001607 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001608 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001609 return false;
1610
Evan Cheng1bf891a2010-12-01 22:59:46 +00001611 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001612 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001613 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614 if (UI->getOpcode() != X86ISD::RET_FLAG)
1615 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 HasRet = true;
1617 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001618
Evan Chengbf010eb2012-04-10 01:51:00 +00001619 if (!HasRet)
1620 return false;
1621
1622 Chain = TCChain;
1623 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001624}
1625
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001626EVT
1627X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001628 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001629 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001630 // TODO: Is this also valid on 32-bit?
1631 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001632 ReturnMVT = MVT::i8;
1633 else
1634 ReturnMVT = MVT::i32;
1635
1636 EVT MinVT = getRegisterType(Context, ReturnMVT);
1637 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001638}
1639
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640/// LowerCallResult - Lower the result values of a call into the
1641/// appropriate copies out of appropriate physical registers.
1642///
1643SDValue
1644X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001645 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 const SmallVectorImpl<ISD::InputArg> &Ins,
1647 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001648 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001649
Chris Lattnere32bbf62007-02-28 07:09:55 +00001650 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001651 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001653 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001654 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Chris Lattner3085e152007-02-25 08:59:22 +00001657 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001658 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001659 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Torok Edwin3f142c32009-02-01 18:15:56 +00001662 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001664 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001665 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001666 }
1667
Evan Cheng79fb3b42009-02-20 20:43:02 +00001668 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669
1670 // If this is a call to a function that returns an fp value on the floating
1671 // point stack, we must guarantee the the value is popped from the stack, so
1672 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001673 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674 // instead.
1675 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1676 // If we prefer to use the value in xmm registers, copy it out as f80 and
1677 // use a truncate to move it from fp stack reg to xmm reg.
1678 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001680 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1681 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001682 Val = Chain.getValue(0);
1683
1684 // Round the f80 to the right size, which also moves it to the appropriate
1685 // xmm register.
1686 if (CopyVT != VA.getValVT())
1687 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1688 // This truncation won't change the value.
1689 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001690 } else {
1691 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1692 CopyVT, InFlag).getValue(1);
1693 Val = Chain.getValue(0);
1694 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001695 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001697 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001698
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001700}
1701
1702
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001703//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001704// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001705//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001706// StdCall calling convention seems to be standard for many Windows' API
1707// routines and around. It differs from C calling convention just a little:
1708// callee should clean up the stack, not caller. Symbols should be also
1709// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001710// For info on fast calling convention see Fast Calling Convention (tail call)
1711// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001712
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001714/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1716 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001718
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001720}
1721
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001722/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001723/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724static bool
1725ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1726 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001730}
1731
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001732/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1733/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734/// the specific parameter attribute. The copy will be passed as a byval
1735/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001736static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001737CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001738 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1739 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001740 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001741
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001743 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001744 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001745}
1746
Chris Lattner29689432010-03-11 00:22:57 +00001747/// IsTailCallConvention - Return true if the calling convention is one that
1748/// supports tail call optimization.
1749static bool IsTailCallConvention(CallingConv::ID CC) {
1750 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1751}
1752
Evan Cheng485fafc2011-03-21 01:19:09 +00001753bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001754 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001755 return false;
1756
1757 CallSite CS(CI);
1758 CallingConv::ID CalleeCC = CS.getCallingConv();
1759 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1760 return false;
1761
1762 return true;
1763}
1764
Evan Cheng0c439eb2010-01-27 00:07:07 +00001765/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1766/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001767static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1768 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001769 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001770}
1771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772SDValue
1773X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001774 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 const SmallVectorImpl<ISD::InputArg> &Ins,
1776 DebugLoc dl, SelectionDAG &DAG,
1777 const CCValAssign &VA,
1778 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001779 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001780 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001782 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1783 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001784 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001785 EVT ValVT;
1786
1787 // If value is passed by pointer we have address passed instead of the value
1788 // itself.
1789 if (VA.getLocInfo() == CCValAssign::Indirect)
1790 ValVT = VA.getLocVT();
1791 else
1792 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001793
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001794 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001795 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001796 // In case of tail call optimization mark all arguments mutable. Since they
1797 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001798 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001799 unsigned Bytes = Flags.getByValSize();
1800 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1801 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001802 return DAG.getFrameIndex(FI, getPointerTy());
1803 } else {
1804 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001805 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001806 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1807 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001808 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001809 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001810 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001811}
1812
Dan Gohman475871a2008-07-27 21:46:04 +00001813SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001815 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 bool isVarArg,
1817 const SmallVectorImpl<ISD::InputArg> &Ins,
1818 DebugLoc dl,
1819 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001820 SmallVectorImpl<SDValue> &InVals)
1821 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001822 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 const Function* Fn = MF.getFunction();
1826 if (Fn->hasExternalLinkage() &&
1827 Subtarget->isTargetCygMing() &&
1828 Fn->getName() == "main")
1829 FuncInfo->setForceFramePointer(true);
1830
Evan Cheng1bc78042006-04-26 01:20:17 +00001831 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001832 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001833 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001834 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Chris Lattner29689432010-03-11 00:22:57 +00001836 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1837 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001838
Chris Lattner638402b2007-02-28 07:00:42 +00001839 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001841 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001843
1844 // Allocate shadow area for Win64
1845 if (IsWin64) {
1846 CCInfo.AllocateStack(32, 8);
1847 }
1848
Duncan Sands45907662010-10-31 13:21:44 +00001849 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001850
Chris Lattnerf39f7712007-02-28 05:46:49 +00001851 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001852 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1854 CCValAssign &VA = ArgLocs[i];
1855 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1856 // places.
1857 assert(VA.getValNo() != LastVal &&
1858 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001859 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001860 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001861
Chris Lattnerf39f7712007-02-28 05:46:49 +00001862 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001863 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001864 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001870 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001872 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001873 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001874 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001875 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001876 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001877 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001878 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001880 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881
Devang Patel68e6bee2011-02-21 23:21:26 +00001882 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001884
Chris Lattnerf39f7712007-02-28 05:46:49 +00001885 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1886 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1887 // right size.
1888 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001889 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001890 DAG.getValueType(VA.getValVT()));
1891 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001892 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001893 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001894 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001895 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001896
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001897 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 // Handle MMX values passed in XMM regs.
1899 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001900 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1901 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001902 } else
1903 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001904 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001905 } else {
1906 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001908 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001909
1910 // If value is passed via pointer - do a load.
1911 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001912 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001913 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001914
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001916 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917
Dan Gohman61a92132008-04-21 23:59:07 +00001918 // The x86-64 ABI for returning structs by value requires that we copy
1919 // the sret argument into %rax for the return. Save the argument into
1920 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001921 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001922 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1923 unsigned Reg = FuncInfo->getSRetReturnReg();
1924 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001926 FuncInfo->setSRetReturnReg(Reg);
1927 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001930 }
1931
Chris Lattnerf39f7712007-02-28 05:46:49 +00001932 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001933 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001934 if (FuncIsMadeTailCallSafe(CallConv,
1935 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001936 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001937
Evan Cheng1bc78042006-04-26 01:20:17 +00001938 // If the function takes variable number of arguments, make a frame index for
1939 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001940 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001941 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1942 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001943 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 }
1945 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001946 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1947
1948 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001949 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001951 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001952 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1954 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001955 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1957 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1958 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001959 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001960 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961
1962 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001963 // The XMM registers which might contain var arg parameters are shadowed
1964 // in their paired GPR. So we only need to save the GPR to their home
1965 // slots.
1966 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968 } else {
1969 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1970 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971
Chad Rosier30450e82011-12-22 22:35:21 +00001972 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1973 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974 }
1975 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1976 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001977
Devang Patel578efa92009-06-05 21:57:13 +00001978 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001979 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001980 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001981 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1982 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001983 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001984 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001985 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001986 // Kernel mode asks for SSE to be disabled, so don't push them
1987 // on the stack.
1988 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001989
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001991 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001992 // Get to the caller-allocated home save location. Add 8 to account
1993 // for the return address.
1994 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001995 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001996 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001997 // Fixup to set vararg frame on shadow area (4 x i64).
1998 if (NumIntRegs < 4)
1999 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002000 } else {
2001 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002002 // registers, then we must store them to their spots on the stack so
2003 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002004 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2005 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2006 FuncInfo->setRegSaveFrameIndex(
2007 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002008 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002009 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002010
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2014 getPointerTy());
2015 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002016 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002017 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2018 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002019 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002020 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002023 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002024 MachinePointerInfo::getFixedStack(
2025 FuncInfo->getRegSaveFrameIndex(), Offset),
2026 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002028 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002030
Dan Gohmanface41a2009-08-16 21:24:25 +00002031 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2032 // Now store the XMM (fp + vector) parameter registers.
2033 SmallVector<SDValue, 11> SaveXMMOps;
2034 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002035
Craig Topperc9099502012-04-20 06:31:50 +00002036 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002037 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2038 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002039
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2041 FuncInfo->getRegSaveFrameIndex()));
2042 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2043 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002044
Dan Gohmanface41a2009-08-16 21:24:25 +00002045 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002046 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002047 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002048 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2049 SaveXMMOps.push_back(Val);
2050 }
2051 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2052 MVT::Other,
2053 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002055
2056 if (!MemOps.empty())
2057 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2058 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002061
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002063 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2064 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002066 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002067 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002068 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002069 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2070 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002072 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002073
Gordon Henriksen86737662008-01-05 16:56:59 +00002074 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002075 // RegSaveFrameIndex is X86-64 only.
2076 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002077 if (CallConv == CallingConv::X86_FastCall ||
2078 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002079 // fastcc functions can't have varargs.
2080 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002081 }
Evan Cheng25caf632006-05-23 21:06:34 +00002082
Rafael Espindola76927d752011-08-30 19:39:58 +00002083 FuncInfo->setArgumentStackSize(StackSize);
2084
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002086}
2087
Dan Gohman475871a2008-07-27 21:46:04 +00002088SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2090 SDValue StackPtr, SDValue Arg,
2091 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002092 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002093 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002094 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002096 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002097 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002098 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002099
2100 return DAG.getStore(Chain, dl, Arg, PtrOff,
2101 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002102 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002103}
2104
Bill Wendling64e87322009-01-16 19:25:27 +00002105/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002107SDValue
2108X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002109 SDValue &OutRetAddr, SDValue Chain,
2110 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002111 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002113 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002115
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002117 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002118 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002119 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120}
2121
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002122/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002123/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002124static SDValue
2125EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002126 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002127 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 // Store the return address to the appropriate stack slot.
2129 if (!FPDiff) return Chain;
2130 // Calculate the new stack slot for the return address.
2131 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002132 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002133 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002136 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002137 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002138 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002139 return Chain;
2140}
2141
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002143X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002144 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002145 SelectionDAG &DAG = CLI.DAG;
2146 DebugLoc &dl = CLI.DL;
2147 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2148 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2149 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2150 SDValue Chain = CLI.Chain;
2151 SDValue Callee = CLI.Callee;
2152 CallingConv::ID CallConv = CLI.CallConv;
2153 bool &isTailCall = CLI.IsTailCall;
2154 bool isVarArg = CLI.IsVarArg;
2155
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 MachineFunction &MF = DAG.getMachineFunction();
2157 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002158 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002159 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002161 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162
Nick Lewycky22de16d2012-01-19 00:34:10 +00002163 if (MF.getTarget().Options.DisableTailCalls)
2164 isTailCall = false;
2165
Evan Cheng5f941932010-02-05 02:21:12 +00002166 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002167 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002168 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2169 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002170 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002171
2172 // Sibcalls are automatically detected tailcalls which do not require
2173 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002174 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002175 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002176
2177 if (isTailCall)
2178 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002179 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002180
Chris Lattner29689432010-03-11 00:22:57 +00002181 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2182 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002183
Chris Lattner638402b2007-02-28 07:00:42 +00002184 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002185 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002186 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002188
2189 // Allocate shadow area for Win64
2190 if (IsWin64) {
2191 CCInfo.AllocateStack(32, 8);
2192 }
2193
Duncan Sands45907662010-10-31 13:21:44 +00002194 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002195
Chris Lattner423c5f42007-02-28 05:31:48 +00002196 // Get a count of how many bytes are to be pushed on the stack.
2197 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002198 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002199 // This is a sibcall. The memory operands are available in caller's
2200 // own caller's stack.
2201 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002202 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2203 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002205
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002207 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002208 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002209 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2211 FPDiff = NumBytesCallerPushed - NumBytes;
2212
2213 // Set the delta of movement of the returnaddr stackslot.
2214 // But only set if delta is greater than previous delta.
2215 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2216 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2217 }
2218
Evan Chengf22f9b32010-02-06 03:28:46 +00002219 if (!IsSibcall)
2220 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002221
Dan Gohman475871a2008-07-27 21:46:04 +00002222 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002223 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002224 if (isTailCall && FPDiff)
2225 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2226 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002227
Dan Gohman475871a2008-07-27 21:46:04 +00002228 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2229 SmallVector<SDValue, 8> MemOpChains;
2230 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002231
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Walk the register/memloc assignments, inserting copies/loads. In the case
2233 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002234 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2235 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002236 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002237 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002239 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 // Promote the value if needed.
2242 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002243 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 case CCValAssign::Full: break;
2245 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002246 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 break;
2248 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002249 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002250 break;
2251 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002252 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2253 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002254 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2256 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002257 } else
2258 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2259 break;
2260 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002261 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002262 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002263 case CCValAssign::Indirect: {
2264 // Store the argument.
2265 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002266 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002267 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002268 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002269 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002270 Arg = SpillSlot;
2271 break;
2272 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Chris Lattner423c5f42007-02-28 05:31:48 +00002275 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002276 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2277 if (isVarArg && IsWin64) {
2278 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2279 // shadow reg if callee is a varargs function.
2280 unsigned ShadowReg = 0;
2281 switch (VA.getLocReg()) {
2282 case X86::XMM0: ShadowReg = X86::RCX; break;
2283 case X86::XMM1: ShadowReg = X86::RDX; break;
2284 case X86::XMM2: ShadowReg = X86::R8; break;
2285 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002286 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002287 if (ShadowReg)
2288 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002289 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002290 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002291 assert(VA.isMemLoc());
2292 if (StackPtr.getNode() == 0)
2293 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2294 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2295 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002296 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002298
Evan Cheng32fe1032006-05-25 00:59:30 +00002299 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002301 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002302
Evan Cheng347d5f72006-04-28 21:29:37 +00002303 // Build a sequence of copy-to-reg nodes chained together with token chain
2304 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 // Tail call byval lowering might overwrite argument registers so in case of
2307 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002310 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002311 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312 InFlag = Chain.getValue(1);
2313 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002314
Chris Lattner88e1fd52009-07-09 04:24:46 +00002315 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2317 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002319 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2320 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002321 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002322 InFlag);
2323 InFlag = Chain.getValue(1);
2324 } else {
2325 // If we are tail calling and generating PIC/GOT style code load the
2326 // address of the callee into ECX. The value in ecx is used as target of
2327 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2328 // for tail calls on PIC/GOT architectures. Normally we would just put the
2329 // address of GOT into ebx and then call target@PLT. But for tail calls
2330 // ebx would be restored (since ebx is callee saved) before jumping to the
2331 // target@PLT.
2332
2333 // Note: The actual moving to ECX is done further down.
2334 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2335 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2336 !G->getGlobal()->hasProtectedVisibility())
2337 Callee = LowerGlobalAddress(Callee, DAG);
2338 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002339 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002340 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002341 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002342
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002343 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 // From AMD64 ABI document:
2345 // For calls that may call functions that use varargs or stdargs
2346 // (prototype-less calls or calls to functions containing ellipsis (...) in
2347 // the declaration) %al is used as hidden argument to specify the number
2348 // of SSE registers used. The contents of %al do not need to match exactly
2349 // the number of registers, but must be an ubound on the number of SSE
2350 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002351
Gordon Henriksen86737662008-01-05 16:56:59 +00002352 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002353 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2355 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2356 };
2357 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002358 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002359 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002360
Dale Johannesendd64c412009-02-04 00:33:20 +00002361 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002363 InFlag = Chain.getValue(1);
2364 }
2365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002366
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002367 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 if (isTailCall) {
2369 // Force all the incoming stack arguments to be loaded from the stack
2370 // before any new outgoing arguments are stored to the stack, because the
2371 // outgoing stack slots may alias the incoming argument stack slots, and
2372 // the alias isn't otherwise explicit. This is slightly more conservative
2373 // than necessary, because it means that each store effectively depends
2374 // on every argument instead of just those arguments it would clobber.
2375 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2376
Dan Gohman475871a2008-07-27 21:46:04 +00002377 SmallVector<SDValue, 8> MemOpChains2;
2378 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002380 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002381 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002382 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002383 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2384 CCValAssign &VA = ArgLocs[i];
2385 if (VA.isRegLoc())
2386 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002387 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002388 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 // Create frame index.
2391 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002392 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002393 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002395
Duncan Sands276dcbd2008-03-21 09:14:45 +00002396 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002397 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002398 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002399 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002400 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002401 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002402 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002403
Dan Gohman98ca4f22009-08-05 01:29:28 +00002404 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2405 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002406 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002407 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002408 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002409 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002411 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002412 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002413 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 }
2415 }
2416
2417 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002419 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002420
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 // Copy arguments to their registers.
2422 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002423 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002424 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 InFlag = Chain.getValue(1);
2426 }
Dan Gohman475871a2008-07-27 21:46:04 +00002427 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002428
Gordon Henriksen86737662008-01-05 16:56:59 +00002429 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002430 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002431 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002432 }
2433
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002434 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2435 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2436 // In the 64-bit large code model, we have to make all calls
2437 // through a register, since the call instruction's 32-bit
2438 // pc-relative offset may not be large enough to hold the whole
2439 // address.
2440 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002441 // If the callee is a GlobalAddress node (quite common, every direct call
2442 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2443 // it.
2444
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002445 // We should use extra load for direct calls to dllimported functions in
2446 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002447 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002448 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002449 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002450 bool ExtraLoad = false;
2451 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002452
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2454 // external symbols most go through the PLT in PIC mode. If the symbol
2455 // has hidden or protected visibility, or if it is static or local, then
2456 // we don't need to use the PLT - we can directly call it.
2457 if (Subtarget->isTargetELF() &&
2458 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002459 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002460 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002461 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002462 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002463 (!Subtarget->getTargetTriple().isMacOSX() ||
2464 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002465 // PC-relative references to external symbols should go through $stub,
2466 // unless we're building with the leopard linker or later, which
2467 // automatically synthesizes these stubs.
2468 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002469 } else if (Subtarget->isPICStyleRIPRel() &&
2470 isa<Function>(GV) &&
2471 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2472 // If the function is marked as non-lazy, generate an indirect call
2473 // which loads from the GOT directly. This avoids runtime overhead
2474 // at the cost of eager binding (and one extra byte of encoding).
2475 OpFlags = X86II::MO_GOTPCREL;
2476 WrapperKind = X86ISD::WrapperRIP;
2477 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002478 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002479
Devang Patel0d881da2010-07-06 22:08:15 +00002480 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002481 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002482
2483 // Add a wrapper if needed.
2484 if (WrapperKind != ISD::DELETED_NODE)
2485 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2486 // Add extra indirection if needed.
2487 if (ExtraLoad)
2488 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2489 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002490 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002491 }
Bill Wendling056292f2008-09-16 21:48:12 +00002492 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002493 unsigned char OpFlags = 0;
2494
Evan Cheng1bf891a2010-12-01 22:59:46 +00002495 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2496 // external symbols should go through the PLT.
2497 if (Subtarget->isTargetELF() &&
2498 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2499 OpFlags = X86II::MO_PLT;
2500 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002501 (!Subtarget->getTargetTriple().isMacOSX() ||
2502 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002503 // PC-relative references to external symbols should go through $stub,
2504 // unless we're building with the leopard linker or later, which
2505 // automatically synthesizes these stubs.
2506 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002507 }
Eric Christopherfd179292009-08-27 18:07:15 +00002508
Chris Lattner48a7d022009-07-09 05:02:21 +00002509 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2510 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002511 }
2512
Chris Lattnerd96d0722007-02-25 06:40:16 +00002513 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002514 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002515 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002516
Evan Chengf22f9b32010-02-06 03:28:46 +00002517 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002518 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2519 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002520 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002521 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002522
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002523 Ops.push_back(Chain);
2524 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002525
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002528
Gordon Henriksen86737662008-01-05 16:56:59 +00002529 // Add argument registers to the end of the list so that they are known live
2530 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002531 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2532 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2533 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002534
Evan Cheng586ccac2008-03-18 23:36:35 +00002535 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002537 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2538
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002539 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002540 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002542
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002543 // Add a register mask operand representing the call-preserved registers.
2544 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2545 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2546 assert(Mask && "Missing call preserved mask for calling convention");
2547 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002548
Gabor Greifba36cb52008-08-28 21:40:38 +00002549 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002550 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002551
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002553 // We used to do:
2554 //// If this is the first return lowered for this function, add the regs
2555 //// to the liveout set for the function.
2556 // This isn't right, although it's probably harmless on x86; liveouts
2557 // should be computed from returns not tail calls. Consider a void
2558 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 return DAG.getNode(X86ISD::TC_RETURN, dl,
2560 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002561 }
2562
Dale Johannesenace16102009-02-03 19:33:06 +00002563 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002564 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002565
Chris Lattner2d297092006-05-23 18:50:38 +00002566 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002567 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002568 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2569 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002570 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002571 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2572 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002573 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002574 // pops the hidden struct pointer, so we have to push it back.
2575 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002576 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002577 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002578 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002579 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002580
Gordon Henriksenae636f82008-01-03 16:47:34 +00002581 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002582 if (!IsSibcall) {
2583 Chain = DAG.getCALLSEQ_END(Chain,
2584 DAG.getIntPtrConstant(NumBytes, true),
2585 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2586 true),
2587 InFlag);
2588 InFlag = Chain.getValue(1);
2589 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002590
Chris Lattner3085e152007-02-25 08:59:22 +00002591 // Handle result values, copying them out of physregs into vregs that we
2592 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2594 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002595}
2596
Evan Cheng25ab6902006-09-08 06:48:29 +00002597
2598//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// Fast Calling Convention (tail call) implementation
2600//===----------------------------------------------------------------------===//
2601
2602// Like std call, callee cleans arguments, convention except that ECX is
2603// reserved for storing the tail called function address. Only 2 registers are
2604// free for argument passing (inreg). Tail call optimization is performed
2605// provided:
2606// * tailcallopt is enabled
2607// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002608// On X86_64 architecture with GOT-style position independent code only local
2609// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002610// To keep the stack aligned according to platform abi the function
2611// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2612// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002613// If a tail called function callee has more arguments than the caller the
2614// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002615// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002616// original REtADDR, but before the saved framepointer or the spilled registers
2617// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2618// stack layout:
2619// arg1
2620// arg2
2621// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002622// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002623// move area ]
2624// (possible EBP)
2625// ESI
2626// EDI
2627// local1 ..
2628
2629/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2630/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002631unsigned
2632X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2633 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002634 MachineFunction &MF = DAG.getMachineFunction();
2635 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002636 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002637 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002638 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002639 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002640 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002641 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2642 // Number smaller than 12 so just add the difference.
2643 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2644 } else {
2645 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002646 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002647 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002648 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002649 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002650}
2651
Evan Cheng5f941932010-02-05 02:21:12 +00002652/// MatchingStackOffset - Return true if the given stack call argument is
2653/// already available in the same position (relatively) of the caller's
2654/// incoming argument stack.
2655static
2656bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2657 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2658 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2660 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002661 if (Arg.getOpcode() == ISD::CopyFromReg) {
2662 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002663 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002664 return false;
2665 MachineInstr *Def = MRI->getVRegDef(VR);
2666 if (!Def)
2667 return false;
2668 if (!Flags.isByVal()) {
2669 if (!TII->isLoadFromStackSlot(Def, FI))
2670 return false;
2671 } else {
2672 unsigned Opcode = Def->getOpcode();
2673 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2674 Def->getOperand(1).isFI()) {
2675 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002677 } else
2678 return false;
2679 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2681 if (Flags.isByVal())
2682 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002683 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002684 // define @foo(%struct.X* %A) {
2685 // tail call @bar(%struct.X* byval %A)
2686 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002687 return false;
2688 SDValue Ptr = Ld->getBasePtr();
2689 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2690 if (!FINode)
2691 return false;
2692 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002693 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002694 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002695 FI = FINode->getIndex();
2696 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002697 } else
2698 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002699
Evan Cheng4cae1332010-03-05 08:38:04 +00002700 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002701 if (!MFI->isFixedObjectIndex(FI))
2702 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002703 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002704}
2705
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2707/// for tail call optimization. Targets which want to do tail call
2708/// optimization should implement this function.
2709bool
2710X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002711 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002713 bool isCalleeStructRet,
2714 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002715 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002716 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002717 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002719 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002720 CalleeCC != CallingConv::C)
2721 return false;
2722
Evan Cheng7096ae42010-01-29 06:45:59 +00002723 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002724 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002725 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002726 CallingConv::ID CallerCC = CallerF->getCallingConv();
2727 bool CCMatch = CallerCC == CalleeCC;
2728
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002729 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002730 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002731 return true;
2732 return false;
2733 }
2734
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002735 // Look for obvious safe cases to perform tail call optimization that do not
2736 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002737
Evan Cheng2c12cb42010-03-26 16:26:03 +00002738 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2739 // emit a special epilogue.
2740 if (RegInfo->needsStackRealignment(MF))
2741 return false;
2742
Evan Chenga375d472010-03-15 18:54:48 +00002743 // Also avoid sibcall optimization if either caller or callee uses struct
2744 // return semantics.
2745 if (isCalleeStructRet || isCallerStructRet)
2746 return false;
2747
Chad Rosier2416da32011-06-24 21:15:36 +00002748 // An stdcall caller is expected to clean up its arguments; the callee
2749 // isn't going to do that.
2750 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2751 return false;
2752
Chad Rosier871f6642011-05-18 19:59:50 +00002753 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002754 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002755 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002756
2757 // Optimizing for varargs on Win64 is unlikely to be safe without
2758 // additional testing.
2759 if (Subtarget->isTargetWin64())
2760 return false;
2761
Chad Rosier871f6642011-05-18 19:59:50 +00002762 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002763 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002764 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002765
Chad Rosier871f6642011-05-18 19:59:50 +00002766 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2768 if (!ArgLocs[i].isRegLoc())
2769 return false;
2770 }
2771
Chad Rosier30450e82011-12-22 22:35:21 +00002772 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2773 // stack. Therefore, if it's not used by the call it is not safe to optimize
2774 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002775 bool Unused = false;
2776 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2777 if (!Ins[i].Used) {
2778 Unused = true;
2779 break;
2780 }
2781 }
2782 if (Unused) {
2783 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002784 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002785 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002786 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002787 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002788 CCValAssign &VA = RVLocs[i];
2789 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2790 return false;
2791 }
2792 }
2793
Evan Cheng13617962010-04-30 01:12:32 +00002794 // If the calling conventions do not match, then we'd better make sure the
2795 // results are returned in the same way as what the caller expects.
2796 if (!CCMatch) {
2797 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002798 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002799 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002800 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2801
2802 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002804 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002805 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2806
2807 if (RVLocs1.size() != RVLocs2.size())
2808 return false;
2809 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2810 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2811 return false;
2812 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2813 return false;
2814 if (RVLocs1[i].isRegLoc()) {
2815 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2816 return false;
2817 } else {
2818 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2819 return false;
2820 }
2821 }
2822 }
2823
Evan Chenga6bff982010-01-30 01:22:00 +00002824 // If the callee takes no arguments then go on to check the results of the
2825 // call.
2826 if (!Outs.empty()) {
2827 // Check if stack adjustment is needed. For now, do not do this if any
2828 // argument is passed on the stack.
2829 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002830 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002831 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002832
2833 // Allocate shadow area for Win64
2834 if (Subtarget->isTargetWin64()) {
2835 CCInfo.AllocateStack(32, 8);
2836 }
2837
Duncan Sands45907662010-10-31 13:21:44 +00002838 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002839 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002840 MachineFunction &MF = DAG.getMachineFunction();
2841 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2842 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002843
2844 // Check if the arguments are already laid out in the right way as
2845 // the caller's fixed stack objects.
2846 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002847 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2848 const X86InstrInfo *TII =
2849 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002850 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2851 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002852 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002853 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002854 if (VA.getLocInfo() == CCValAssign::Indirect)
2855 return false;
2856 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002857 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2858 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002859 return false;
2860 }
2861 }
2862 }
Evan Cheng9c044672010-05-29 01:35:22 +00002863
2864 // If the tailcall address may be in a register, then make sure it's
2865 // possible to register allocate for it. In 32-bit, the call address can
2866 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002867 // callee-saved registers are restored. These happen to be the same
2868 // registers used to pass 'inreg' arguments so watch out for those.
2869 if (!Subtarget->is64Bit() &&
2870 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002871 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002872 unsigned NumInRegs = 0;
2873 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2874 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002875 if (!VA.isRegLoc())
2876 continue;
2877 unsigned Reg = VA.getLocReg();
2878 switch (Reg) {
2879 default: break;
2880 case X86::EAX: case X86::EDX: case X86::ECX:
2881 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002882 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002883 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002884 }
2885 }
2886 }
Evan Chenga6bff982010-01-30 01:22:00 +00002887 }
Evan Chengb1712452010-01-27 06:25:16 +00002888
Evan Cheng86809cc2010-02-03 03:28:02 +00002889 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002890}
2891
Dan Gohman3df24e62008-09-03 23:12:08 +00002892FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002893X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2894 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002895}
2896
2897
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002898//===----------------------------------------------------------------------===//
2899// Other Lowering Hooks
2900//===----------------------------------------------------------------------===//
2901
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002902static bool MayFoldLoad(SDValue Op) {
2903 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2904}
2905
2906static bool MayFoldIntoStore(SDValue Op) {
2907 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2908}
2909
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910static bool isTargetShuffle(unsigned Opcode) {
2911 switch(Opcode) {
2912 default: return false;
2913 case X86ISD::PSHUFD:
2914 case X86ISD::PSHUFHW:
2915 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002916 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002917 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002918 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002919 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002920 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002921 case X86ISD::MOVLPS:
2922 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002924 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002925 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002926 case X86ISD::MOVSS:
2927 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002928 case X86ISD::UNPCKL:
2929 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002930 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002931 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002932 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002933 return true;
2934 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002935}
2936
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002937static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002938 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
2941 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002942 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002943 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002944 return DAG.getNode(Opc, dl, VT, V1);
2945 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002946}
2947
2948static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002949 SDValue V1, unsigned TargetMask,
2950 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002951 switch(Opc) {
2952 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002953 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002954 case X86ISD::PSHUFHW:
2955 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002956 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002957 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002958 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2959 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002960}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002961
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002963 SDValue V1, SDValue V2, unsigned TargetMask,
2964 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002965 switch(Opc) {
2966 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002967 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002968 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002969 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970 return DAG.getNode(Opc, dl, VT, V1, V2,
2971 DAG.getConstant(TargetMask, MVT::i8));
2972 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002973}
2974
2975static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2976 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2977 switch(Opc) {
2978 default: llvm_unreachable("Unknown x86 shuffle node");
2979 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002980 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002981 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002982 case X86ISD::MOVLPS:
2983 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002984 case X86ISD::MOVSS:
2985 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002986 case X86ISD::UNPCKL:
2987 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002988 return DAG.getNode(Opc, dl, VT, V1, V2);
2989 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002990}
2991
Dan Gohmand858e902010-04-17 15:26:15 +00002992SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002993 MachineFunction &MF = DAG.getMachineFunction();
2994 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2995 int ReturnAddrIndex = FuncInfo->getRAIndex();
2996
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002997 if (ReturnAddrIndex == 0) {
2998 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002999 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003000 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003001 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003002 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003003 }
3004
Evan Cheng25ab6902006-09-08 06:48:29 +00003005 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003006}
3007
3008
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003009bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3010 bool hasSymbolicDisplacement) {
3011 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003012 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003013 return false;
3014
3015 // If we don't have a symbolic displacement - we don't have any extra
3016 // restrictions.
3017 if (!hasSymbolicDisplacement)
3018 return true;
3019
3020 // FIXME: Some tweaks might be needed for medium code model.
3021 if (M != CodeModel::Small && M != CodeModel::Kernel)
3022 return false;
3023
3024 // For small code model we assume that latest object is 16MB before end of 31
3025 // bits boundary. We may also accept pretty large negative constants knowing
3026 // that all objects are in the positive half of address space.
3027 if (M == CodeModel::Small && Offset < 16*1024*1024)
3028 return true;
3029
3030 // For kernel code model we know that all object resist in the negative half
3031 // of 32bits address space. We may not accept negative offsets, since they may
3032 // be just off and we may accept pretty large positive ones.
3033 if (M == CodeModel::Kernel && Offset > 0)
3034 return true;
3035
3036 return false;
3037}
3038
Evan Chengef41ff62011-06-23 17:54:54 +00003039/// isCalleePop - Determines whether the callee is required to pop its
3040/// own arguments. Callee pop is necessary to support tail calls.
3041bool X86::isCalleePop(CallingConv::ID CallingConv,
3042 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3043 if (IsVarArg)
3044 return false;
3045
3046 switch (CallingConv) {
3047 default:
3048 return false;
3049 case CallingConv::X86_StdCall:
3050 return !is64Bit;
3051 case CallingConv::X86_FastCall:
3052 return !is64Bit;
3053 case CallingConv::X86_ThisCall:
3054 return !is64Bit;
3055 case CallingConv::Fast:
3056 return TailCallOpt;
3057 case CallingConv::GHC:
3058 return TailCallOpt;
3059 }
3060}
3061
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003062/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3063/// specific condition code, returning the condition code and the LHS/RHS of the
3064/// comparison to make.
3065static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3066 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003067 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003068 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3069 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3070 // X > -1 -> X == 0, jump !sign.
3071 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003072 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003073 }
3074 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003075 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003076 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003077 }
3078 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003079 // X < 1 -> X <= 0
3080 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003081 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003082 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003083 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003084
Evan Chengd9558e02006-01-06 00:43:03 +00003085 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003086 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETEQ: return X86::COND_E;
3088 case ISD::SETGT: return X86::COND_G;
3089 case ISD::SETGE: return X86::COND_GE;
3090 case ISD::SETLT: return X86::COND_L;
3091 case ISD::SETLE: return X86::COND_LE;
3092 case ISD::SETNE: return X86::COND_NE;
3093 case ISD::SETULT: return X86::COND_B;
3094 case ISD::SETUGT: return X86::COND_A;
3095 case ISD::SETULE: return X86::COND_BE;
3096 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003097 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003099
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003101
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003103 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3104 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3106 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003107 }
3108
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 switch (SetCCOpcode) {
3110 default: break;
3111 case ISD::SETOLT:
3112 case ISD::SETOLE:
3113 case ISD::SETUGT:
3114 case ISD::SETUGE:
3115 std::swap(LHS, RHS);
3116 break;
3117 }
3118
3119 // On a floating point condition, the flags are set as follows:
3120 // ZF PF CF op
3121 // 0 | 0 | 0 | X > Y
3122 // 0 | 0 | 1 | X < Y
3123 // 1 | 0 | 0 | X == Y
3124 // 1 | 1 | 1 | unordered
3125 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003126 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003127 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003129 case ISD::SETOLT: // flipped
3130 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003131 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 case ISD::SETOLE: // flipped
3133 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETUGT: // flipped
3136 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003137 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003138 case ISD::SETUGE: // flipped
3139 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003140 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003141 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003142 case ISD::SETNE: return X86::COND_NE;
3143 case ISD::SETUO: return X86::COND_P;
3144 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003145 case ISD::SETOEQ:
3146 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003147 }
Evan Chengd9558e02006-01-06 00:43:03 +00003148}
3149
Evan Cheng4a460802006-01-11 00:33:36 +00003150/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3151/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003152/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003153static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003154 switch (X86CC) {
3155 default:
3156 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003157 case X86::COND_B:
3158 case X86::COND_BE:
3159 case X86::COND_E:
3160 case X86::COND_P:
3161 case X86::COND_A:
3162 case X86::COND_AE:
3163 case X86::COND_NE:
3164 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003165 return true;
3166 }
3167}
3168
Evan Chengeb2f9692009-10-27 19:56:55 +00003169/// isFPImmLegal - Returns true if the target can instruction select the
3170/// specified FP immediate natively. If false, the legalizer will
3171/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003172bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003173 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3174 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3175 return true;
3176 }
3177 return false;
3178}
3179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3181/// the specified range (L, H].
3182static bool isUndefOrInRange(int Val, int Low, int Hi) {
3183 return (Val < 0) || (Val >= Low && Val < Hi);
3184}
3185
3186/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3187/// specified value.
3188static bool isUndefOrEqual(int Val, int CmpVal) {
3189 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003190 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003192}
3193
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003194/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003195/// from position Pos and ending in Pos+Size, falls within the specified
3196/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003197static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003198 unsigned Pos, unsigned Size, int Low) {
3199 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003200 if (!isUndefOrEqual(Mask[i], Low))
3201 return false;
3202 return true;
3203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3206/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3207/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003208static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003209 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 return (Mask[0] < 2 && Mask[1] < 2);
3213 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003214}
3215
Nate Begeman9008ca62009-04-27 18:41:29 +00003216/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3217/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003218static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3219 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003223 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Evan Cheng506d3df2006-03-29 23:07:14 +00003226 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003227 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003228 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003229 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003230
Craig Toppera9a568a2012-05-02 08:03:44 +00003231 if (VT == MVT::v16i16) {
3232 // Lower quadword copied in order or undef.
3233 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3234 return false;
3235
3236 // Upper quadword shuffled.
3237 for (unsigned i = 12; i != 16; ++i)
3238 if (!isUndefOrInRange(Mask[i], 12, 16))
3239 return false;
3240 }
3241
Evan Cheng506d3df2006-03-29 23:07:14 +00003242 return true;
3243}
3244
Nate Begeman9008ca62009-04-27 18:41:29 +00003245/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3246/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003247static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3248 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003249 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003250
Rafael Espindola15684b22009-04-24 12:40:33 +00003251 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003252 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3253 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003254
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003256 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003257 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003258 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003259
Craig Toppera9a568a2012-05-02 08:03:44 +00003260 if (VT == MVT::v16i16) {
3261 // Upper quadword copied in order.
3262 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3263 return false;
3264
3265 // Lower quadword shuffled.
3266 for (unsigned i = 8; i != 12; ++i)
3267 if (!isUndefOrInRange(Mask[i], 8, 12))
3268 return false;
3269 }
3270
Rafael Espindola15684b22009-04-24 12:40:33 +00003271 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003272}
3273
Nate Begemana09008b2009-10-19 02:17:23 +00003274/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3275/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003276static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3277 const X86Subtarget *Subtarget) {
3278 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3279 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003280 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003281
Craig Topper0e2037b2012-01-20 05:53:00 +00003282 unsigned NumElts = VT.getVectorNumElements();
3283 unsigned NumLanes = VT.getSizeInBits()/128;
3284 unsigned NumLaneElts = NumElts/NumLanes;
3285
3286 // Do not handle 64-bit element shuffles with palignr.
3287 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003288 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003289
Craig Topper0e2037b2012-01-20 05:53:00 +00003290 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3291 unsigned i;
3292 for (i = 0; i != NumLaneElts; ++i) {
3293 if (Mask[i+l] >= 0)
3294 break;
3295 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003296
Craig Topper0e2037b2012-01-20 05:53:00 +00003297 // Lane is all undef, go to next lane
3298 if (i == NumLaneElts)
3299 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003300
Craig Topper0e2037b2012-01-20 05:53:00 +00003301 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003302
Craig Topper0e2037b2012-01-20 05:53:00 +00003303 // Make sure its in this lane in one of the sources
3304 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3305 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003306 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003307
3308 // If not lane 0, then we must match lane 0
3309 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3310 return false;
3311
3312 // Correct second source to be contiguous with first source
3313 if (Start >= (int)NumElts)
3314 Start -= NumElts - NumLaneElts;
3315
3316 // Make sure we're shifting in the right direction.
3317 if (Start <= (int)(i+l))
3318 return false;
3319
3320 Start -= i;
3321
3322 // Check the rest of the elements to see if they are consecutive.
3323 for (++i; i != NumLaneElts; ++i) {
3324 int Idx = Mask[i+l];
3325
3326 // Make sure its in this lane
3327 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3328 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3329 return false;
3330
3331 // If not lane 0, then we must match lane 0
3332 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3333 return false;
3334
3335 if (Idx >= (int)NumElts)
3336 Idx -= NumElts - NumLaneElts;
3337
3338 if (!isUndefOrEqual(Idx, Start+i))
3339 return false;
3340
3341 }
Nate Begemana09008b2009-10-19 02:17:23 +00003342 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003343
Nate Begemana09008b2009-10-19 02:17:23 +00003344 return true;
3345}
3346
Craig Topper1a7700a2012-01-19 08:19:12 +00003347/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3348/// the two vector operands have swapped position.
3349static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3350 unsigned NumElems) {
3351 for (unsigned i = 0; i != NumElems; ++i) {
3352 int idx = Mask[i];
3353 if (idx < 0)
3354 continue;
3355 else if (idx < (int)NumElems)
3356 Mask[i] = idx + NumElems;
3357 else
3358 Mask[i] = idx - NumElems;
3359 }
3360}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003361
Craig Topper1a7700a2012-01-19 08:19:12 +00003362/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3363/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3364/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3365/// reverse of what x86 shuffles want.
3366static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3367 bool Commuted = false) {
3368 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003369 return false;
3370
Craig Topper1a7700a2012-01-19 08:19:12 +00003371 unsigned NumElems = VT.getVectorNumElements();
3372 unsigned NumLanes = VT.getSizeInBits()/128;
3373 unsigned NumLaneElems = NumElems/NumLanes;
3374
3375 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003376 return false;
3377
3378 // VSHUFPSY divides the resulting vector into 4 chunks.
3379 // The sources are also splitted into 4 chunks, and each destination
3380 // chunk must come from a different source chunk.
3381 //
3382 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3383 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3384 //
3385 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3386 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3387 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003388 // VSHUFPDY divides the resulting vector into 4 chunks.
3389 // The sources are also splitted into 4 chunks, and each destination
3390 // chunk must come from a different source chunk.
3391 //
3392 // SRC1 => X3 X2 X1 X0
3393 // SRC2 => Y3 Y2 Y1 Y0
3394 //
3395 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3396 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003397 unsigned HalfLaneElems = NumLaneElems/2;
3398 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3399 for (unsigned i = 0; i != NumLaneElems; ++i) {
3400 int Idx = Mask[i+l];
3401 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3402 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3403 return false;
3404 // For VSHUFPSY, the mask of the second half must be the same as the
3405 // first but with the appropriate offsets. This works in the same way as
3406 // VPERMILPS works with masks.
3407 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3408 continue;
3409 if (!isUndefOrEqual(Idx, Mask[i]+l))
3410 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003411 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003412 }
3413
3414 return true;
3415}
3416
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003417/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3418/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003419static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003420 unsigned NumElems = VT.getVectorNumElements();
3421
3422 if (VT.getSizeInBits() != 128)
3423 return false;
3424
3425 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003426 return false;
3427
Evan Cheng2064a2b2006-03-28 06:50:32 +00003428 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003429 return isUndefOrEqual(Mask[0], 6) &&
3430 isUndefOrEqual(Mask[1], 7) &&
3431 isUndefOrEqual(Mask[2], 2) &&
3432 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003433}
3434
Nate Begeman0b10b912009-11-07 23:17:15 +00003435/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3436/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3437/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003438static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003439 unsigned NumElems = VT.getVectorNumElements();
3440
3441 if (VT.getSizeInBits() != 128)
3442 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003443
Nate Begeman0b10b912009-11-07 23:17:15 +00003444 if (NumElems != 4)
3445 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003446
Craig Topperdd637ae2012-02-19 05:41:45 +00003447 return isUndefOrEqual(Mask[0], 2) &&
3448 isUndefOrEqual(Mask[1], 3) &&
3449 isUndefOrEqual(Mask[2], 2) &&
3450 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003451}
3452
Evan Cheng5ced1d82006-04-06 23:23:56 +00003453/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3454/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003455static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003456 if (VT.getSizeInBits() != 128)
3457 return false;
3458
Craig Topperdd637ae2012-02-19 05:41:45 +00003459 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461 if (NumElems != 2 && NumElems != 4)
3462 return false;
3463
Chad Rosier238ae312012-04-30 17:47:15 +00003464 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003465 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003466 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467
Chad Rosier238ae312012-04-30 17:47:15 +00003468 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003469 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003470 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
3472 return true;
3473}
3474
Nate Begeman0b10b912009-11-07 23:17:15 +00003475/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3476/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003477static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3478 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
David Greenea20244d2011-03-02 17:23:43 +00003480 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003481 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003482 return false;
3483
Chad Rosier238ae312012-04-30 17:47:15 +00003484 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003485 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003486 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003487
Chad Rosier238ae312012-04-30 17:47:15 +00003488 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3489 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003490 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003491
3492 return true;
3493}
3494
Evan Cheng0038e592006-03-28 00:39:58 +00003495/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3496/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003497static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003498 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003499 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500
3501 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3502 "Unsupported vector type for unpckh");
3503
Craig Topper6347e862011-11-21 06:57:39 +00003504 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003505 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003506 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003507
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3509 // independently on 128-bit lanes.
3510 unsigned NumLanes = VT.getSizeInBits()/128;
3511 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003512
Craig Topper94438ba2011-12-16 08:06:31 +00003513 for (unsigned l = 0; l != NumLanes; ++l) {
3514 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3515 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003516 i += 2, ++j) {
3517 int BitI = Mask[i];
3518 int BitI1 = Mask[i+1];
3519 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003520 return false;
David Greenea20244d2011-03-02 17:23:43 +00003521 if (V2IsSplat) {
3522 if (!isUndefOrEqual(BitI1, NumElts))
3523 return false;
3524 } else {
3525 if (!isUndefOrEqual(BitI1, j + NumElts))
3526 return false;
3527 }
Evan Cheng39623da2006-04-20 08:58:49 +00003528 }
Evan Cheng0038e592006-03-28 00:39:58 +00003529 }
David Greenea20244d2011-03-02 17:23:43 +00003530
Evan Cheng0038e592006-03-28 00:39:58 +00003531 return true;
3532}
3533
Evan Cheng4fcb9222006-03-28 02:43:26 +00003534/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3535/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003536static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003537 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003538 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003539
3540 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3541 "Unsupported vector type for unpckh");
3542
Craig Topper6347e862011-11-21 06:57:39 +00003543 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003544 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003546
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3548 // independently on 128-bit lanes.
3549 unsigned NumLanes = VT.getSizeInBits()/128;
3550 unsigned NumLaneElts = NumElts/NumLanes;
3551
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003552 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003553 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3554 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555 int BitI = Mask[i];
3556 int BitI1 = Mask[i+1];
3557 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003558 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003559 if (V2IsSplat) {
3560 if (isUndefOrEqual(BitI1, NumElts))
3561 return false;
3562 } else {
3563 if (!isUndefOrEqual(BitI1, j+NumElts))
3564 return false;
3565 }
Evan Cheng39623da2006-04-20 08:58:49 +00003566 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003567 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003568 return true;
3569}
3570
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003571/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3572/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3573/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003574static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003575 bool HasAVX2) {
3576 unsigned NumElts = VT.getVectorNumElements();
3577
3578 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3579 "Unsupported vector type for unpckh");
3580
3581 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3582 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003583 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003584
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003585 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3586 // FIXME: Need a better way to get rid of this, there's no latency difference
3587 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3588 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003589 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003590 return false;
3591
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003592 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3593 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003594 unsigned NumLanes = VT.getSizeInBits()/128;
3595 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003596
Craig Topper94438ba2011-12-16 08:06:31 +00003597 for (unsigned l = 0; l != NumLanes; ++l) {
3598 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3599 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003600 i += 2, ++j) {
3601 int BitI = Mask[i];
3602 int BitI1 = Mask[i+1];
3603
3604 if (!isUndefOrEqual(BitI, j))
3605 return false;
3606 if (!isUndefOrEqual(BitI1, j))
3607 return false;
3608 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003609 }
David Greenea20244d2011-03-02 17:23:43 +00003610
Rafael Espindola15684b22009-04-24 12:40:33 +00003611 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003612}
3613
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003614/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3615/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3616/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003617static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003618 unsigned NumElts = VT.getVectorNumElements();
3619
3620 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3621 "Unsupported vector type for unpckh");
3622
3623 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3624 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003626
Craig Topper94438ba2011-12-16 08:06:31 +00003627 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3628 // independently on 128-bit lanes.
3629 unsigned NumLanes = VT.getSizeInBits()/128;
3630 unsigned NumLaneElts = NumElts/NumLanes;
3631
3632 for (unsigned l = 0; l != NumLanes; ++l) {
3633 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3634 i != (l+1)*NumLaneElts; i += 2, ++j) {
3635 int BitI = Mask[i];
3636 int BitI1 = Mask[i+1];
3637 if (!isUndefOrEqual(BitI, j))
3638 return false;
3639 if (!isUndefOrEqual(BitI1, j))
3640 return false;
3641 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003642 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003643 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003644}
3645
Evan Cheng017dcc62006-04-21 01:05:10 +00003646/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3647/// specifies a shuffle of elements that is suitable for input to MOVSS,
3648/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003649static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003650 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003651 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003652 if (VT.getSizeInBits() == 256)
3653 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003654
Craig Topperc612d792012-01-02 09:17:37 +00003655 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003656
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003658 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003659
Craig Topperc612d792012-01-02 09:17:37 +00003660 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003663
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003664 return true;
3665}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003666
Craig Topper70b883b2011-11-28 10:14:51 +00003667/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003668/// as permutations between 128-bit chunks or halves. As an example: this
3669/// shuffle bellow:
3670/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3671/// The first half comes from the second half of V1 and the second half from the
3672/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003673static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003674 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 return false;
3676
3677 // The shuffle result is divided into half A and half B. In total the two
3678 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3679 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003680 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003681 bool MatchA = false, MatchB = false;
3682
3683 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003684 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003685 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3686 MatchA = true;
3687 break;
3688 }
3689 }
3690
3691 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003692 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3694 MatchB = true;
3695 break;
3696 }
3697 }
3698
3699 return MatchA && MatchB;
3700}
3701
Craig Topper70b883b2011-11-28 10:14:51 +00003702/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3703/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003704static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003705 EVT VT = SVOp->getValueType(0);
3706
Craig Topperc612d792012-01-02 09:17:37 +00003707 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003708
Craig Topperc612d792012-01-02 09:17:37 +00003709 unsigned FstHalf = 0, SndHalf = 0;
3710 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003711 if (SVOp->getMaskElt(i) > 0) {
3712 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3713 break;
3714 }
3715 }
Craig Topperc612d792012-01-02 09:17:37 +00003716 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003717 if (SVOp->getMaskElt(i) > 0) {
3718 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3719 break;
3720 }
3721 }
3722
3723 return (FstHalf | (SndHalf << 4));
3724}
3725
Craig Topper70b883b2011-11-28 10:14:51 +00003726/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003727/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3728/// Note that VPERMIL mask matching is different depending whether theunderlying
3729/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3730/// to the same elements of the low, but to the higher half of the source.
3731/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003732/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003733static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003734 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003735 return false;
3736
Craig Topperc612d792012-01-02 09:17:37 +00003737 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003738 // Only match 256-bit with 32/64-bit types
3739 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003740 return false;
3741
Craig Topperc612d792012-01-02 09:17:37 +00003742 unsigned NumLanes = VT.getSizeInBits()/128;
3743 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003744 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003745 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003746 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003747 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003748 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003749 continue;
3750 // VPERMILPS handling
3751 if (Mask[i] < 0)
3752 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003753 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003754 return false;
3755 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003756 }
3757
3758 return true;
3759}
3760
Craig Topper5aaffa82012-02-19 02:53:47 +00003761/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003762/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003763/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003764static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003766 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003767 if (VT.getSizeInBits() == 256)
3768 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003769 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003770 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003771
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003773 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003774
Craig Topperc612d792012-01-02 09:17:37 +00003775 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3777 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3778 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003779 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003780
Evan Cheng39623da2006-04-20 08:58:49 +00003781 return true;
3782}
3783
Evan Chengd9539472006-04-14 21:59:03 +00003784/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3785/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003786/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003787static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003788 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003789 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003790 return false;
3791
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003792 unsigned NumElems = VT.getVectorNumElements();
3793
3794 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3795 (VT.getSizeInBits() == 256 && NumElems != 8))
3796 return false;
3797
3798 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003799 for (unsigned i = 0; i != NumElems; i += 2)
3800 if (!isUndefOrEqual(Mask[i], i+1) ||
3801 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003803
3804 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003805}
3806
3807/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3808/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003809/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003810static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003811 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003812 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003813 return false;
3814
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003815 unsigned NumElems = VT.getVectorNumElements();
3816
3817 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3818 (VT.getSizeInBits() == 256 && NumElems != 8))
3819 return false;
3820
3821 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003822 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003823 if (!isUndefOrEqual(Mask[i], i) ||
3824 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003826
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003827 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003828}
3829
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003830/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3831/// specifies a shuffle of elements that is suitable for input to 256-bit
3832/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003833static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003834 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003835
Craig Topperbeabc6c2011-12-05 06:56:46 +00003836 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003837 return false;
3838
Craig Topperc612d792012-01-02 09:17:37 +00003839 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003840 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003841 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003842 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003843 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003844 return false;
3845 return true;
3846}
3847
Evan Cheng0b457f02008-09-25 20:50:48 +00003848/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003849/// specifies a shuffle of elements that is suitable for input to 128-bit
3850/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003851static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003852 if (VT.getSizeInBits() != 128)
3853 return false;
3854
Craig Topperc612d792012-01-02 09:17:37 +00003855 unsigned e = VT.getVectorNumElements() / 2;
3856 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003857 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003858 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003859 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003860 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003861 return false;
3862 return true;
3863}
3864
David Greenec38a03e2011-02-03 15:50:00 +00003865/// isVEXTRACTF128Index - Return true if the specified
3866/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3867/// suitable for input to VEXTRACTF128.
3868bool X86::isVEXTRACTF128Index(SDNode *N) {
3869 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3870 return false;
3871
3872 // The index should be aligned on a 128-bit boundary.
3873 uint64_t Index =
3874 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3875
3876 unsigned VL = N->getValueType(0).getVectorNumElements();
3877 unsigned VBits = N->getValueType(0).getSizeInBits();
3878 unsigned ElSize = VBits / VL;
3879 bool Result = (Index * ElSize) % 128 == 0;
3880
3881 return Result;
3882}
3883
David Greeneccacdc12011-02-04 16:08:29 +00003884/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3885/// operand specifies a subvector insert that is suitable for input to
3886/// VINSERTF128.
3887bool X86::isVINSERTF128Index(SDNode *N) {
3888 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3889 return false;
3890
3891 // The index should be aligned on a 128-bit boundary.
3892 uint64_t Index =
3893 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3894
3895 unsigned VL = N->getValueType(0).getVectorNumElements();
3896 unsigned VBits = N->getValueType(0).getSizeInBits();
3897 unsigned ElSize = VBits / VL;
3898 bool Result = (Index * ElSize) % 128 == 0;
3899
3900 return Result;
3901}
3902
Evan Cheng63d33002006-03-22 08:01:21 +00003903/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003904/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003905/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003906static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003907 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003908
Craig Topper1a7700a2012-01-19 08:19:12 +00003909 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3910 "Unsupported vector type for PSHUF/SHUFP");
3911
3912 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3913 // independently on 128-bit lanes.
3914 unsigned NumElts = VT.getVectorNumElements();
3915 unsigned NumLanes = VT.getSizeInBits()/128;
3916 unsigned NumLaneElts = NumElts/NumLanes;
3917
3918 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3919 "Only supports 2 or 4 elements per lane");
3920
3921 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003922 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003923 for (unsigned i = 0; i != NumElts; ++i) {
3924 int Elt = N->getMaskElt(i);
3925 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003926 Elt &= NumLaneElts - 1;
3927 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003928 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003929 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003930
Evan Cheng63d33002006-03-22 08:01:21 +00003931 return Mask;
3932}
3933
Evan Cheng506d3df2006-03-29 23:07:14 +00003934/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003935/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003936static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003937 EVT VT = N->getValueType(0);
3938
3939 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3940 "Unsupported vector type for PSHUFHW");
3941
3942 unsigned NumElts = VT.getVectorNumElements();
3943
Evan Cheng506d3df2006-03-29 23:07:14 +00003944 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003945 for (unsigned l = 0; l != NumElts; l += 8) {
3946 // 8 nodes per lane, but we only care about the last 4.
3947 for (unsigned i = 0; i < 4; ++i) {
3948 int Elt = N->getMaskElt(l+i+4);
3949 if (Elt < 0) continue;
3950 Elt &= 0x3; // only 2-bits.
3951 Mask |= Elt << (i * 2);
3952 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003953 }
Craig Topper6b28d352012-05-03 07:12:59 +00003954
Evan Cheng506d3df2006-03-29 23:07:14 +00003955 return Mask;
3956}
3957
3958/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003959/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003960static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003961 EVT VT = N->getValueType(0);
3962
3963 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3964 "Unsupported vector type for PSHUFHW");
3965
3966 unsigned NumElts = VT.getVectorNumElements();
3967
Evan Cheng506d3df2006-03-29 23:07:14 +00003968 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003969 for (unsigned l = 0; l != NumElts; l += 8) {
3970 // 8 nodes per lane, but we only care about the first 4.
3971 for (unsigned i = 0; i < 4; ++i) {
3972 int Elt = N->getMaskElt(l+i);
3973 if (Elt < 0) continue;
3974 Elt &= 0x3; // only 2-bits
3975 Mask |= Elt << (i * 2);
3976 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003977 }
Craig Topper6b28d352012-05-03 07:12:59 +00003978
Evan Cheng506d3df2006-03-29 23:07:14 +00003979 return Mask;
3980}
3981
Nate Begemana09008b2009-10-19 02:17:23 +00003982/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3983/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003984static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3985 EVT VT = SVOp->getValueType(0);
3986 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003987
Craig Topper0e2037b2012-01-20 05:53:00 +00003988 unsigned NumElts = VT.getVectorNumElements();
3989 unsigned NumLanes = VT.getSizeInBits()/128;
3990 unsigned NumLaneElts = NumElts/NumLanes;
3991
3992 int Val = 0;
3993 unsigned i;
3994 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003995 Val = SVOp->getMaskElt(i);
3996 if (Val >= 0)
3997 break;
3998 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003999 if (Val >= (int)NumElts)
4000 Val -= NumElts - NumLaneElts;
4001
Eli Friedman63f8dde2011-07-25 21:36:45 +00004002 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004003 return (Val - i) * EltSize;
4004}
4005
David Greenec38a03e2011-02-03 15:50:00 +00004006/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4007/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4008/// instructions.
4009unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4010 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4011 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4012
4013 uint64_t Index =
4014 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4015
4016 EVT VecVT = N->getOperand(0).getValueType();
4017 EVT ElVT = VecVT.getVectorElementType();
4018
4019 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004020 return Index / NumElemsPerChunk;
4021}
4022
David Greeneccacdc12011-02-04 16:08:29 +00004023/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4024/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4025/// instructions.
4026unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4027 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4028 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4029
4030 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004031 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004032
4033 EVT VecVT = N->getValueType(0);
4034 EVT ElVT = VecVT.getVectorElementType();
4035
4036 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004037 return Index / NumElemsPerChunk;
4038}
4039
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004040/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4041/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4042/// Handles 256-bit.
4043static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4044 EVT VT = N->getValueType(0);
4045
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004046 unsigned NumElts = VT.getVectorNumElements();
4047
Craig Topper095c5282012-04-15 23:48:57 +00004048 assert((VT.is256BitVector() && NumElts == 4) &&
4049 "Unsupported vector type for VPERMQ/VPERMPD");
4050
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004051 unsigned Mask = 0;
4052 for (unsigned i = 0; i != NumElts; ++i) {
4053 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004054 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004055 continue;
4056 Mask |= Elt << (i*2);
4057 }
4058
4059 return Mask;
4060}
Evan Cheng37b73872009-07-30 08:33:02 +00004061/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4062/// constant +0.0.
4063bool X86::isZeroNode(SDValue Elt) {
4064 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004065 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004066 (isa<ConstantFPSDNode>(Elt) &&
4067 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4068}
4069
Nate Begeman9008ca62009-04-27 18:41:29 +00004070/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4071/// their permute mask.
4072static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4073 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004074 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004075 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004077
Nate Begeman5a5ca152009-04-29 05:20:52 +00004078 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004079 int Idx = SVOp->getMaskElt(i);
4080 if (Idx >= 0) {
4081 if (Idx < (int)NumElems)
4082 Idx += NumElems;
4083 else
4084 Idx -= NumElems;
4085 }
4086 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4089 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004090}
4091
Evan Cheng533a0aa2006-04-19 20:35:22 +00004092/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4093/// match movhlps. The lower half elements should come from upper half of
4094/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004095/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004096static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004097 if (VT.getSizeInBits() != 128)
4098 return false;
4099 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004100 return false;
4101 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004102 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004103 return false;
4104 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004105 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004106 return false;
4107 return true;
4108}
4109
Evan Cheng5ced1d82006-04-06 23:23:56 +00004110/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004111/// is promoted to a vector. It also returns the LoadSDNode by reference if
4112/// required.
4113static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004114 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4115 return false;
4116 N = N->getOperand(0).getNode();
4117 if (!ISD::isNON_EXTLoad(N))
4118 return false;
4119 if (LD)
4120 *LD = cast<LoadSDNode>(N);
4121 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004122}
4123
Dan Gohman65fd6562011-11-03 21:49:52 +00004124// Test whether the given value is a vector value which will be legalized
4125// into a load.
4126static bool WillBeConstantPoolLoad(SDNode *N) {
4127 if (N->getOpcode() != ISD::BUILD_VECTOR)
4128 return false;
4129
4130 // Check for any non-constant elements.
4131 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4132 switch (N->getOperand(i).getNode()->getOpcode()) {
4133 case ISD::UNDEF:
4134 case ISD::ConstantFP:
4135 case ISD::Constant:
4136 break;
4137 default:
4138 return false;
4139 }
4140
4141 // Vectors of all-zeros and all-ones are materialized with special
4142 // instructions rather than being loaded.
4143 return !ISD::isBuildVectorAllZeros(N) &&
4144 !ISD::isBuildVectorAllOnes(N);
4145}
4146
Evan Cheng533a0aa2006-04-19 20:35:22 +00004147/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4148/// match movlp{s|d}. The lower half elements should come from lower half of
4149/// V1 (and in order), and the upper half elements should come from the upper
4150/// half of V2 (and in order). And since V1 will become the source of the
4151/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004152static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004153 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004154 if (VT.getSizeInBits() != 128)
4155 return false;
4156
Evan Cheng466685d2006-10-09 20:57:25 +00004157 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004158 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004159 // Is V2 is a vector load, don't do this transformation. We will try to use
4160 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004161 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004162 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004163
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004164 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004165
Evan Cheng533a0aa2006-04-19 20:35:22 +00004166 if (NumElems != 2 && NumElems != 4)
4167 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004168 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004169 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004170 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004171 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004172 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004173 return false;
4174 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004175}
4176
Evan Cheng39623da2006-04-20 08:58:49 +00004177/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4178/// all the same.
4179static bool isSplatVector(SDNode *N) {
4180 if (N->getOpcode() != ISD::BUILD_VECTOR)
4181 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004182
Dan Gohman475871a2008-07-27 21:46:04 +00004183 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004184 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4185 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004186 return false;
4187 return true;
4188}
4189
Evan Cheng213d2cf2007-05-17 18:45:50 +00004190/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004191/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004192/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004193static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue V1 = N->getOperand(0);
4195 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004196 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4197 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004199 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004201 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4202 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004203 if (Opc != ISD::BUILD_VECTOR ||
4204 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 return false;
4206 } else if (Idx >= 0) {
4207 unsigned Opc = V1.getOpcode();
4208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004210 if (Opc != ISD::BUILD_VECTOR ||
4211 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004212 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004213 }
4214 }
4215 return true;
4216}
4217
4218/// getZeroVector - Returns a vector of specified type with all zero elements.
4219///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004220static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004221 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004222 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004223 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004224
Dale Johannesen0488fb62010-09-30 23:57:10 +00004225 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004226 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004227 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004228 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004229 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004230 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4231 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4232 } else { // SSE1
4233 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4235 }
Craig Topper9d352402012-04-23 07:24:41 +00004236 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004237 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004238 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4239 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4241 } else {
4242 // 256-bit logic and arithmetic instructions in AVX are all
4243 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4244 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4245 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4246 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4247 }
Craig Topper9d352402012-04-23 07:24:41 +00004248 } else
4249 llvm_unreachable("Unexpected vector type");
4250
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004251 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004252}
4253
Chris Lattner8a594482007-11-25 00:24:49 +00004254/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004255/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4256/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4257/// Then bitcast to their original type, ensuring they get CSE'd.
4258static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4259 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004260 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004261 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004264 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004265 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004266 if (HasAVX2) { // AVX2
4267 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4268 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4269 } else { // AVX
4270 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004271 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004272 }
Craig Topper9d352402012-04-23 07:24:41 +00004273 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004274 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004275 } else
4276 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004277
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004278 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004279}
4280
Evan Cheng39623da2006-04-20 08:58:49 +00004281/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4282/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004283static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004284 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004285 if (Mask[i] > (int)NumElems) {
4286 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004287 }
Evan Cheng39623da2006-04-20 08:58:49 +00004288 }
Evan Cheng39623da2006-04-20 08:58:49 +00004289}
4290
Evan Cheng017dcc62006-04-21 01:05:10 +00004291/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4292/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004293static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 SDValue V2) {
4295 unsigned NumElems = VT.getVectorNumElements();
4296 SmallVector<int, 8> Mask;
4297 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004298 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 Mask.push_back(i);
4300 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004301}
4302
Nate Begeman9008ca62009-04-27 18:41:29 +00004303/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004304static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SDValue V2) {
4306 unsigned NumElems = VT.getVectorNumElements();
4307 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004308 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 Mask.push_back(i);
4310 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004311 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004313}
4314
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004315/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004316static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 SDValue V2) {
4318 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004320 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 Mask.push_back(i + Half);
4322 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004323 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004325}
4326
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004327// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328// a generic shuffle instruction because the target has no such instructions.
4329// Generate shuffles which repeat i16 and i8 several times until they can be
4330// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004331static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004334 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004335
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 while (NumElems > 4) {
4337 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 EltNo -= NumElems/2;
4342 }
4343 NumElems >>= 1;
4344 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345 return V;
4346}
Eric Christopherfd179292009-08-27 18:07:15 +00004347
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4349static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4350 EVT VT = V.getValueType();
4351 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004352 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353
Craig Topper9d352402012-04-23 07:24:41 +00004354 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004355 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004356 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004357 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4358 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004359 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004360 // To use VPERMILPS to splat scalars, the second half of indicies must
4361 // refer to the higher part, which is a duplication of the lower one,
4362 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4364 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004365
4366 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4367 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4368 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004369 } else
4370 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371
4372 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4373}
4374
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004375/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4377 EVT SrcVT = SV->getValueType(0);
4378 SDValue V1 = SV->getOperand(0);
4379 DebugLoc dl = SV->getDebugLoc();
4380
4381 int EltNo = SV->getSplatIndex();
4382 int NumElems = SrcVT.getVectorNumElements();
4383 unsigned Size = SrcVT.getSizeInBits();
4384
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4386 "Unknown how to promote splat for type");
4387
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 // Extract the 128-bit part containing the splat element and update
4389 // the splat element index when it refers to the higher register.
4390 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004391 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4392 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 EltNo -= NumElems/2;
4394 }
4395
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004396 // All i16 and i8 vector types can't be used directly by a generic shuffle
4397 // instruction because the target has no such instruction. Generate shuffles
4398 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004399 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004400 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004401 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004402 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403
4404 // Recreate the 256-bit vector and place the same 128-bit vector
4405 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004406 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004408 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409 }
4410
4411 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004412}
4413
Evan Chengba05f722006-04-21 23:03:30 +00004414/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004415/// vector of zero or undef vector. This produces a shuffle where the low
4416/// element of V2 is swizzled into the zero/undef vector, landing at element
4417/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004418static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004419 bool IsZero,
4420 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004421 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004422 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004423 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004424 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 unsigned NumElems = VT.getVectorNumElements();
4426 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004427 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 // If this is the insertion idx, put the low elt of V2 here.
4429 MaskVec.push_back(i == Idx ? NumElems : i);
4430 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004431}
4432
Craig Toppera1ffc682012-03-20 06:42:26 +00004433/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4434/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004435/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004436static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004437 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004438 unsigned NumElems = VT.getVectorNumElements();
4439 SDValue ImmN;
4440
Craig Topper89f4e662012-03-20 07:17:59 +00004441 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004442 switch(N->getOpcode()) {
4443 case X86ISD::SHUFP:
4444 ImmN = N->getOperand(N->getNumOperands()-1);
4445 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4446 break;
4447 case X86ISD::UNPCKH:
4448 DecodeUNPCKHMask(VT, Mask);
4449 break;
4450 case X86ISD::UNPCKL:
4451 DecodeUNPCKLMask(VT, Mask);
4452 break;
4453 case X86ISD::MOVHLPS:
4454 DecodeMOVHLPSMask(NumElems, Mask);
4455 break;
4456 case X86ISD::MOVLHPS:
4457 DecodeMOVLHPSMask(NumElems, Mask);
4458 break;
4459 case X86ISD::PSHUFD:
4460 case X86ISD::VPERMILP:
4461 ImmN = N->getOperand(N->getNumOperands()-1);
4462 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004463 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004464 break;
4465 case X86ISD::PSHUFHW:
4466 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004467 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004468 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004469 break;
4470 case X86ISD::PSHUFLW:
4471 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004472 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004473 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004474 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004475 case X86ISD::VPERMI:
4476 ImmN = N->getOperand(N->getNumOperands()-1);
4477 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4478 IsUnary = true;
4479 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004480 case X86ISD::MOVSS:
4481 case X86ISD::MOVSD: {
4482 // The index 0 always comes from the first element of the second source,
4483 // this is why MOVSS and MOVSD are used in the first place. The other
4484 // elements come from the other positions of the first source vector
4485 Mask.push_back(NumElems);
4486 for (unsigned i = 1; i != NumElems; ++i) {
4487 Mask.push_back(i);
4488 }
4489 break;
4490 }
4491 case X86ISD::VPERM2X128:
4492 ImmN = N->getOperand(N->getNumOperands()-1);
4493 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004494 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004495 break;
4496 case X86ISD::MOVDDUP:
4497 case X86ISD::MOVLHPD:
4498 case X86ISD::MOVLPD:
4499 case X86ISD::MOVLPS:
4500 case X86ISD::MOVSHDUP:
4501 case X86ISD::MOVSLDUP:
4502 case X86ISD::PALIGN:
4503 // Not yet implemented
4504 return false;
4505 default: llvm_unreachable("unknown target shuffle node");
4506 }
4507
4508 return true;
4509}
4510
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4512/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004513static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004514 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004515 if (Depth == 6)
4516 return SDValue(); // Limit search depth.
4517
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518 SDValue V = SDValue(N, 0);
4519 EVT VT = V.getValueType();
4520 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521
4522 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4523 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004524 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525
Craig Topper3d092db2012-03-21 02:14:01 +00004526 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004527 return DAG.getUNDEF(VT.getVectorElementType());
4528
Craig Topperd156dc12012-02-06 07:17:51 +00004529 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004530 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4531 : SV->getOperand(1);
4532 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004533 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004534
4535 // Recurse into target specific vector shuffles to find scalars.
4536 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004537 MVT ShufVT = V.getValueType().getSimpleVT();
4538 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004539 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004540 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004541 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004542
Craig Topperd978c542012-05-06 19:46:21 +00004543 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004544 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004545
Craig Topper3d092db2012-03-21 02:14:01 +00004546 int Elt = ShuffleMask[Index];
4547 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004548 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004549
Craig Topper3d092db2012-03-21 02:14:01 +00004550 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004551 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004552 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004553 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554 }
4555
4556 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004557 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558 V = V.getOperand(0);
4559 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004560 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004562 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 return SDValue();
4564 }
4565
4566 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4567 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004568 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569
4570 if (V.getOpcode() == ISD::BUILD_VECTOR)
4571 return V.getOperand(Index);
4572
4573 return SDValue();
4574}
4575
4576/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4577/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004578/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579static
Craig Topper3d092db2012-03-21 02:14:01 +00004580unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004581 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004582 unsigned i;
4583 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004585 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586 if (!(Elt.getNode() &&
4587 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4588 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589 }
4590
4591 return i;
4592}
4593
Craig Topper3d092db2012-03-21 02:14:01 +00004594/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4595/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4597static
Craig Topper3d092db2012-03-21 02:14:01 +00004598bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4599 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4600 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 bool SeenV1 = false;
4602 bool SeenV2 = false;
4603
Craig Topper3d092db2012-03-21 02:14:01 +00004604 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 int Idx = SVOp->getMaskElt(i);
4606 // Ignore undef indicies
4607 if (Idx < 0)
4608 continue;
4609
Craig Topper3d092db2012-03-21 02:14:01 +00004610 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611 SeenV1 = true;
4612 else
4613 SeenV2 = true;
4614
4615 // Only accept consecutive elements from the same vector
4616 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4617 return false;
4618 }
4619
4620 OpNum = SeenV1 ? 0 : 1;
4621 return true;
4622}
4623
4624/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4625/// logical left shift of a vector.
4626static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4627 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4628 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4629 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4630 false /* check zeros from right */, DAG);
4631 unsigned OpSrc;
4632
4633 if (!NumZeros)
4634 return false;
4635
4636 // Considering the elements in the mask that are not consecutive zeros,
4637 // check if they consecutively come from only one of the source vectors.
4638 //
4639 // V1 = {X, A, B, C} 0
4640 // \ \ \ /
4641 // vector_shuffle V1, V2 <1, 2, 3, X>
4642 //
4643 if (!isShuffleMaskConsecutive(SVOp,
4644 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004645 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646 NumZeros, // Where to start looking in the src vector
4647 NumElems, // Number of elements in vector
4648 OpSrc)) // Which source operand ?
4649 return false;
4650
4651 isLeft = false;
4652 ShAmt = NumZeros;
4653 ShVal = SVOp->getOperand(OpSrc);
4654 return true;
4655}
4656
4657/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4658/// logical left shift of a vector.
4659static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4660 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4661 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4662 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4663 true /* check zeros from left */, DAG);
4664 unsigned OpSrc;
4665
4666 if (!NumZeros)
4667 return false;
4668
4669 // Considering the elements in the mask that are not consecutive zeros,
4670 // check if they consecutively come from only one of the source vectors.
4671 //
4672 // 0 { A, B, X, X } = V2
4673 // / \ / /
4674 // vector_shuffle V1, V2 <X, X, 4, 5>
4675 //
4676 if (!isShuffleMaskConsecutive(SVOp,
4677 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004678 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004679 0, // Where to start looking in the src vector
4680 NumElems, // Number of elements in vector
4681 OpSrc)) // Which source operand ?
4682 return false;
4683
4684 isLeft = true;
4685 ShAmt = NumZeros;
4686 ShVal = SVOp->getOperand(OpSrc);
4687 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004688}
4689
4690/// isVectorShift - Returns true if the shuffle can be implemented as a
4691/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004692static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004693 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004694 // Although the logic below support any bitwidth size, there are no
4695 // shift instructions which handle more than 128-bit vectors.
4696 if (SVOp->getValueType(0).getSizeInBits() > 128)
4697 return false;
4698
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4700 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4701 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004702
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004703 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004704}
4705
Evan Chengc78d3b42006-04-24 18:01:45 +00004706/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4707///
Dan Gohman475871a2008-07-27 21:46:04 +00004708static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004709 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004710 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004711 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004712 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004714 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004715
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004716 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004717 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 bool First = true;
4719 for (unsigned i = 0; i < 16; ++i) {
4720 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4721 if (ThisIsNonZero && First) {
4722 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004723 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004726 First = false;
4727 }
4728
4729 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004730 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004731 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4732 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004733 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 }
4736 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4738 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4739 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004740 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004742 } else
4743 ThisElt = LastElt;
4744
Gabor Greifba36cb52008-08-28 21:40:38 +00004745 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004747 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004748 }
4749 }
4750
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004751 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004752}
4753
Bill Wendlinga348c562007-03-22 18:42:45 +00004754/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004755///
Dan Gohman475871a2008-07-27 21:46:04 +00004756static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004757 unsigned NumNonZero, unsigned NumZero,
4758 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004759 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004760 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004761 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004762 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004763
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004764 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 bool First = true;
4767 for (unsigned i = 0; i < 8; ++i) {
4768 bool isNonZero = (NonZeros & (1 << i)) != 0;
4769 if (isNonZero) {
4770 if (First) {
4771 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004772 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004775 First = false;
4776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004777 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004779 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004780 }
4781 }
4782
4783 return V;
4784}
4785
Evan Chengf26ffe92008-05-29 08:22:04 +00004786/// getVShift - Return a vector logical shift node.
4787///
Owen Andersone50ed302009-08-10 22:56:29 +00004788static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 unsigned NumBits, SelectionDAG &DAG,
4790 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004791 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004792 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004793 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4795 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004796 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004797 DAG.getConstant(NumBits,
4798 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004799}
4800
Dan Gohman475871a2008-07-27 21:46:04 +00004801SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004802X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004803 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004804
Evan Chengc3630942009-12-09 21:00:30 +00004805 // Check if the scalar load can be widened into a vector load. And if
4806 // the address is "base + cst" see if the cst can be "absorbed" into
4807 // the shuffle mask.
4808 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4809 SDValue Ptr = LD->getBasePtr();
4810 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4811 return SDValue();
4812 EVT PVT = LD->getValueType(0);
4813 if (PVT != MVT::i32 && PVT != MVT::f32)
4814 return SDValue();
4815
4816 int FI = -1;
4817 int64_t Offset = 0;
4818 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4819 FI = FINode->getIndex();
4820 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004821 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004822 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4823 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4824 Offset = Ptr.getConstantOperandVal(1);
4825 Ptr = Ptr.getOperand(0);
4826 } else {
4827 return SDValue();
4828 }
4829
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 // FIXME: 256-bit vector instructions don't require a strict alignment,
4831 // improve this code to support it better.
4832 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004833 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004834 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004835 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004836 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004837 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004838 // Can't change the alignment. FIXME: It's possible to compute
4839 // the exact stack offset and reference FI + adjust offset instead.
4840 // If someone *really* cares about this. That's the way to implement it.
4841 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004842 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004844 }
4845 }
4846
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004847 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004848 // Ptr + (Offset & ~15).
4849 if (Offset < 0)
4850 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004852 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004853 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004854 if (StartOffset)
4855 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4856 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4857
4858 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004859 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004861 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4862 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004863 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004864 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004865
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004866 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004867 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 Mask.push_back(EltNo);
4869
Craig Toppercc3000632012-01-30 07:50:31 +00004870 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004871 }
4872
4873 return SDValue();
4874}
4875
Michael J. Spencerec38de22010-10-10 22:04:20 +00004876/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4877/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004878/// load which has the same value as a build_vector whose operands are 'elts'.
4879///
4880/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004881///
Nate Begeman1449f292010-03-24 22:19:06 +00004882/// FIXME: we'd also like to handle the case where the last elements are zero
4883/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4884/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004885static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004886 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004887 EVT EltVT = VT.getVectorElementType();
4888 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004889
Nate Begemanfdea31a2010-03-24 20:49:50 +00004890 LoadSDNode *LDBase = NULL;
4891 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004892
Nate Begeman1449f292010-03-24 22:19:06 +00004893 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004894 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004895 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004896 for (unsigned i = 0; i < NumElems; ++i) {
4897 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004898
Nate Begemanfdea31a2010-03-24 20:49:50 +00004899 if (!Elt.getNode() ||
4900 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4901 return SDValue();
4902 if (!LDBase) {
4903 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4904 return SDValue();
4905 LDBase = cast<LoadSDNode>(Elt.getNode());
4906 LastLoadedElt = i;
4907 continue;
4908 }
4909 if (Elt.getOpcode() == ISD::UNDEF)
4910 continue;
4911
4912 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4913 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4914 return SDValue();
4915 LastLoadedElt = i;
4916 }
Nate Begeman1449f292010-03-24 22:19:06 +00004917
4918 // If we have found an entire vector of loads and undefs, then return a large
4919 // load of the entire vector width starting at the base pointer. If we found
4920 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004921 if (LastLoadedElt == NumElems - 1) {
4922 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004923 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004924 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004925 LDBase->isVolatile(), LDBase->isNonTemporal(),
4926 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004927 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004928 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004929 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004930 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004931 }
4932 if (NumElems == 4 && LastLoadedElt == 1 &&
4933 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004934 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4935 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004936 SDValue ResNode =
4937 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4938 LDBase->getPointerInfo(),
4939 LDBase->getAlignment(),
4940 false/*isVolatile*/, true/*ReadMem*/,
4941 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004942 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004943 }
4944 return SDValue();
4945}
4946
Nadav Rotem9d68b062012-04-08 12:54:54 +00004947/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4948/// to generate a splat value for the following cases:
4949/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004950/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004951/// a scalar load, or a constant.
4952/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004953/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004954SDValue
4955X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004956 if (!Subtarget->hasAVX())
4957 return SDValue();
4958
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004960 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004961
Craig Topper5da8a802012-05-04 05:49:51 +00004962 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4963 "Unsupported vector type for broadcast.");
4964
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004965 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004966 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967
Nadav Rotem9d68b062012-04-08 12:54:54 +00004968 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004969 default:
4970 // Unknown pattern found.
4971 return SDValue();
4972
4973 case ISD::BUILD_VECTOR: {
4974 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004975 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004976 return SDValue();
4977
Nadav Rotem9d68b062012-04-08 12:54:54 +00004978 Ld = Op.getOperand(0);
4979 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4980 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004981
4982 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004984 // Constants may have multiple users.
4985 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 }
4989
4990 case ISD::VECTOR_SHUFFLE: {
4991 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4992
4993 // Shuffles must have a splat mask where the first element is
4994 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996 return SDValue();
4997
4998 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00004999 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
5000 Sc.getOpcode() != ISD::BUILD_VECTOR)
5001 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002
5003 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005004 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005005 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006
5007 // The scalar_to_vector node and the suspected
5008 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005009 // Constants may have multiple users.
5010 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 return SDValue();
5012 break;
5013 }
5014 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005015
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017
5018 // Handle the broadcasting a single constant scalar from the constant pool
5019 // into a vector. On Sandybridge it is still better to load a constant vector
5020 // from the constant pool and not to broadcast it from a scalar.
5021 if (ConstSplatVal && Subtarget->hasAVX2()) {
5022 EVT CVT = Ld.getValueType();
5023 assert(!CVT.isVector() && "Must not broadcast a vector type");
5024 unsigned ScalarSize = CVT.getSizeInBits();
5025
Craig Topper5da8a802012-05-04 05:49:51 +00005026 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005027 const Constant *C = 0;
5028 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5029 C = CI->getConstantIntValue();
5030 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5031 C = CF->getConstantFPValue();
5032
5033 assert(C && "Invalid constant type");
5034
Nadav Rotem154819d2012-04-09 07:45:58 +00005035 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005036 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005037 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005038 MachinePointerInfo::getConstantPool(),
5039 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005040
Nadav Rotem9d68b062012-04-08 12:54:54 +00005041 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5042 }
5043 }
5044
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005045 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5047
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005048 // Handle AVX2 in-register broadcasts.
5049 if (!IsLoad && Subtarget->hasAVX2() &&
5050 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5051 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5052
5053 // The scalar source must be a normal load.
5054 if (!IsLoad)
5055 return SDValue();
5056
Craig Topper5da8a802012-05-04 05:49:51 +00005057 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005058 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005059
Craig Toppera9376332012-01-10 08:23:59 +00005060 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005061 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005062 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005063 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005064 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005065 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005066
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005067 // Unsupported broadcast.
5068 return SDValue();
5069}
5070
Evan Chengc3630942009-12-09 21:00:30 +00005071SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005072X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005073 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005074
David Greenef125a292011-02-08 19:04:41 +00005075 EVT VT = Op.getValueType();
5076 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005077 unsigned NumElems = Op.getNumOperands();
5078
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 // Vectors containing all zeros can be matched by pxor and xorps later
5080 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5081 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5082 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005083 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005084 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005086 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005087 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005088
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005089 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005090 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5091 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005092 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005093 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005094 return Op;
5095
Craig Topper07a27622012-01-22 03:07:48 +00005096 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005097 }
5098
Nadav Rotem154819d2012-04-09 07:45:58 +00005099 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005100 if (Broadcast.getNode())
5101 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005102
Owen Andersone50ed302009-08-10 22:56:29 +00005103 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105 unsigned NumZero = 0;
5106 unsigned NumNonZero = 0;
5107 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005108 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005111 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005112 if (Elt.getOpcode() == ISD::UNDEF)
5113 continue;
5114 Values.insert(Elt);
5115 if (Elt.getOpcode() != ISD::Constant &&
5116 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005117 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005118 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005119 NumZero++;
5120 else {
5121 NonZeros |= (1 << i);
5122 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123 }
5124 }
5125
Chris Lattner97a2a562010-08-26 05:24:29 +00005126 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5127 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005128 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005129
Chris Lattner67f453a2008-03-09 05:42:06 +00005130 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005131 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005133 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattner62098042008-03-09 01:05:04 +00005135 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5136 // the value are obviously zero, truncate the value to i32 and do the
5137 // insertion that way. Only do this if the value is non-constant or if the
5138 // value is a constant being inserted into element 0. It is cheaper to do
5139 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005140 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005141 (!IsAllConstants || Idx == 0)) {
5142 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005143 // Handle SSE only.
5144 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5145 EVT VecVT = MVT::v4i32;
5146 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Chris Lattner62098042008-03-09 01:05:04 +00005148 // Truncate the value (which may itself be a constant) to i32, and
5149 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005150 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005151 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005152 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner62098042008-03-09 01:05:04 +00005154 // Now we have our 32-bit value zero extended in the low element of
5155 // a vector. If Idx != 0, swizzle it into place.
5156 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005157 SmallVector<int, 4> Mask;
5158 Mask.push_back(Idx);
5159 for (unsigned i = 1; i != VecElts; ++i)
5160 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005161 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005162 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005163 }
Craig Topper07a27622012-01-22 03:07:48 +00005164 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005165 }
5166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Chris Lattner19f79692008-03-08 22:59:52 +00005168 // If we have a constant or non-constant insertion into the low element of
5169 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5170 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005171 // depending on what the source datatype is.
5172 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005173 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005174 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005175
5176 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005178 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005179 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005180 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5181 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005182 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005183 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005184 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5185 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005186 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005187 }
5188
5189 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005191 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005192 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005193 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005194 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005195 } else {
5196 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005197 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005198 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005199 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005200 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005201 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005202
5203 // Is it a vector logical left shift?
5204 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005205 X86::isZeroNode(Op.getOperand(0)) &&
5206 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005207 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005208 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005209 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005210 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005211 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005214 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005215 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005216
Chris Lattner19f79692008-03-08 22:59:52 +00005217 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5218 // is a non-constant being inserted into an element other than the low one,
5219 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5220 // movd/movss) to move this into the low element, then shuffle it into
5221 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005222 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005226 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005227 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005228 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 MaskVec.push_back(i == Idx ? 0 : 1);
5230 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005231 }
5232 }
5233
Chris Lattner67f453a2008-03-09 05:42:06 +00005234 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005235 if (Values.size() == 1) {
5236 if (EVTBits == 32) {
5237 // Instead of a shuffle like this:
5238 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5239 // Check if it's possible to issue this instead.
5240 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5241 unsigned Idx = CountTrailingZeros_32(NonZeros);
5242 SDValue Item = Op.getOperand(Idx);
5243 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5244 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5245 }
Dan Gohman475871a2008-07-27 21:46:04 +00005246 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Dan Gohmana3941172007-07-24 22:55:08 +00005249 // A vector full of immediates; various special cases are already
5250 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005251 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005252 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005253
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005254 // For AVX-length vectors, build the individual 128-bit pieces and use
5255 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005256 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005257 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005258 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005259 V.push_back(Op.getOperand(i));
5260
5261 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5262
5263 // Build both the lower and upper subvector.
5264 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5265 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5266 NumElems/2);
5267
5268 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005269 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005270 }
5271
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005272 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005273 if (EVTBits == 64) {
5274 if (NumNonZero == 1) {
5275 // One half is zero or undef.
5276 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005277 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005278 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005279 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005280 }
Dan Gohman475871a2008-07-27 21:46:04 +00005281 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005282 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283
5284 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005285 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005286 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005287 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005288 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 }
5290
Bill Wendling826f36f2007-03-28 00:57:11 +00005291 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005293 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005294 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005295 }
5296
5297 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005298 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 if (NumElems == 4 && NumZero > 0) {
5300 for (unsigned i = 0; i < 4; ++i) {
5301 bool isZero = !(NonZeros & (1 << i));
5302 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005303 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005304 else
Dale Johannesenace16102009-02-03 19:33:06 +00005305 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 }
5307
5308 for (unsigned i = 0; i < 2; ++i) {
5309 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5310 default: break;
5311 case 0:
5312 V[i] = V[i*2]; // Must be a zero vector.
5313 break;
5314 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005315 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 break;
5317 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005318 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005319 break;
5320 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005321 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322 break;
5323 }
5324 }
5325
Benjamin Kramer9c683542012-01-30 15:16:21 +00005326 bool Reverse1 = (NonZeros & 0x3) == 2;
5327 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5328 int MaskVec[] = {
5329 Reverse1 ? 1 : 0,
5330 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005331 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5332 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005333 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005334 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 }
5336
Nate Begemanfdea31a2010-03-24 20:49:50 +00005337 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5338 // Check for a build vector of consecutive loads.
5339 for (unsigned i = 0; i < NumElems; ++i)
5340 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005341
Nate Begemanfdea31a2010-03-24 20:49:50 +00005342 // Check for elements which are consecutive loads.
5343 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5344 if (LD.getNode())
5345 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005346
5347 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005348 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005349 SDValue Result;
5350 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5351 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5352 else
5353 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005354
Chris Lattner24faf612010-08-28 17:59:08 +00005355 for (unsigned i = 1; i < NumElems; ++i) {
5356 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5357 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005358 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005359 }
5360 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005362
Chris Lattner6e80e442010-08-28 17:15:43 +00005363 // Otherwise, expand into a number of unpckl*, start by extending each of
5364 // our (non-undef) elements to the full vector width with the element in the
5365 // bottom slot of the vector (which generates no code for SSE).
5366 for (unsigned i = 0; i < NumElems; ++i) {
5367 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5368 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5369 else
5370 V[i] = DAG.getUNDEF(VT);
5371 }
5372
5373 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5375 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5376 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005377 unsigned EltStride = NumElems >> 1;
5378 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005379 for (unsigned i = 0; i < EltStride; ++i) {
5380 // If V[i+EltStride] is undef and this is the first round of mixing,
5381 // then it is safe to just drop this shuffle: V[i] is already in the
5382 // right place, the one element (since it's the first round) being
5383 // inserted as undef can be dropped. This isn't safe for successive
5384 // rounds because they will permute elements within both vectors.
5385 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5386 EltStride == NumElems/2)
5387 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005388
Chris Lattner6e80e442010-08-28 17:15:43 +00005389 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005390 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005391 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005392 }
5393 return V[0];
5394 }
Dan Gohman475871a2008-07-27 21:46:04 +00005395 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396}
5397
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005398// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5399// them in a MMX register. This is better than doing a stack convert.
5400static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005401 DebugLoc dl = Op.getDebugLoc();
5402 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005403
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005404 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5405 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5406 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005407 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005408 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5409 InVec = Op.getOperand(1);
5410 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5411 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005412 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005413 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5414 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5415 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005417 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5418 Mask[0] = 0; Mask[1] = 2;
5419 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5420 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005421 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005422}
5423
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005424// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5425// to create 256-bit vectors from two other 128-bit ones.
5426static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5427 DebugLoc dl = Op.getDebugLoc();
5428 EVT ResVT = Op.getValueType();
5429
5430 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5431
5432 SDValue V1 = Op.getOperand(0);
5433 SDValue V2 = Op.getOperand(1);
5434 unsigned NumElems = ResVT.getVectorNumElements();
5435
Craig Topper4c7972d2012-04-22 18:15:59 +00005436 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005437}
5438
5439SDValue
5440X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005441 EVT ResVT = Op.getValueType();
5442
5443 assert(Op.getNumOperands() == 2);
5444 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5445 "Unsupported CONCAT_VECTORS for value type");
5446
5447 // We support concatenate two MMX registers and place them in a MMX register.
5448 // This is better than doing a stack convert.
5449 if (ResVT.is128BitVector())
5450 return LowerMMXCONCAT_VECTORS(Op, DAG);
5451
5452 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5453 // from two other 128-bit ones.
5454 return LowerAVXCONCAT_VECTORS(Op, DAG);
5455}
5456
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005457// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005458static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005459 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005460 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005461 SDValue V1 = SVOp->getOperand(0);
5462 SDValue V2 = SVOp->getOperand(1);
5463 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005464 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005465 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005466
Nadav Roteme6113782012-04-11 06:40:27 +00005467 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005468 return SDValue();
5469
Craig Topper1842ba02012-04-23 06:38:28 +00005470 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005471 MVT OpTy;
5472
Craig Topper708e44f2012-04-23 07:36:33 +00005473 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005474 default: return SDValue();
5475 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005476 ISDNo = X86ISD::BLENDPW;
5477 OpTy = MVT::v8i16;
5478 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005479 case MVT::v4i32:
5480 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005481 ISDNo = X86ISD::BLENDPS;
5482 OpTy = MVT::v4f32;
5483 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005484 case MVT::v2i64:
5485 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005486 ISDNo = X86ISD::BLENDPD;
5487 OpTy = MVT::v2f64;
5488 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005489 case MVT::v8i32:
5490 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005491 if (!Subtarget->hasAVX())
5492 return SDValue();
5493 ISDNo = X86ISD::BLENDPS;
5494 OpTy = MVT::v8f32;
5495 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005496 case MVT::v4i64:
5497 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005498 if (!Subtarget->hasAVX())
5499 return SDValue();
5500 ISDNo = X86ISD::BLENDPD;
5501 OpTy = MVT::v4f64;
5502 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005503 }
5504 assert(ISDNo && "Invalid Op Number");
5505
5506 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005507
Craig Topper1842ba02012-04-23 06:38:28 +00005508 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005509 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005510 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005511 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005512 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005513 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005514 else
5515 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005516 }
5517
Nadav Roteme6113782012-04-11 06:40:27 +00005518 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5519 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5520 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5521 DAG.getConstant(MaskVals, MVT::i32));
5522 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005523}
5524
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525// v8i16 shuffles - Prefer shuffles in the following order:
5526// 1. [all] pshuflw, pshufhw, optional move
5527// 2. [ssse3] 1 x pshufb
5528// 3. [ssse3] 2 x pshufb + 1 x por
5529// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005530SDValue
5531X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5532 SelectionDAG &DAG) const {
5533 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 SDValue V1 = SVOp->getOperand(0);
5535 SDValue V2 = SVOp->getOperand(1);
5536 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005538
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 // Determine if more than 1 of the words in each of the low and high quadwords
5540 // of the result come from the same quadword of one of the two inputs. Undef
5541 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005542 unsigned LoQuad[] = { 0, 0, 0, 0 };
5543 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005544 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005546 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005547 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005548 MaskVals.push_back(EltIdx);
5549 if (EltIdx < 0) {
5550 ++Quad[0];
5551 ++Quad[1];
5552 ++Quad[2];
5553 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005554 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 }
5556 ++Quad[EltIdx / 4];
5557 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005558 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005559
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005561 unsigned MaxQuad = 1;
5562 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 if (LoQuad[i] > MaxQuad) {
5564 BestLoQuad = i;
5565 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005566 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005567 }
5568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005570 MaxQuad = 1;
5571 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 if (HiQuad[i] > MaxQuad) {
5573 BestHiQuad = i;
5574 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005575 }
5576 }
5577
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005579 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 // single pshufb instruction is necessary. If There are more than 2 input
5581 // quads, disable the next transformation since it does not help SSSE3.
5582 bool V1Used = InputQuads[0] || InputQuads[1];
5583 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005584 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005586 BestLoQuad = InputQuads[0] ? 0 : 1;
5587 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 }
5589 if (InputQuads.count() > 2) {
5590 BestLoQuad = -1;
5591 BestHiQuad = -1;
5592 }
5593 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005594
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5596 // the shuffle mask. If a quad is scored as -1, that means that it contains
5597 // words from all 4 input quadwords.
5598 SDValue NewV;
5599 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005600 int MaskV[] = {
5601 BestLoQuad < 0 ? 0 : BestLoQuad,
5602 BestHiQuad < 0 ? 1 : BestHiQuad
5603 };
Eric Christopherfd179292009-08-27 18:07:15 +00005604 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5606 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5607 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5610 // source words for the shuffle, to aid later transformations.
5611 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005612 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005613 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005615 if (idx != (int)i)
5616 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 AllWordsInNewV = false;
5620 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005622
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5624 if (AllWordsInNewV) {
5625 for (int i = 0; i != 8; ++i) {
5626 int idx = MaskVals[i];
5627 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005629 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 if ((idx != i) && idx < 4)
5631 pshufhw = false;
5632 if ((idx != i) && idx > 3)
5633 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005634 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 V1 = NewV;
5636 V2Used = false;
5637 BestLoQuad = 0;
5638 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005639 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005640
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5642 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005643 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005644 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5645 unsigned TargetMask = 0;
5646 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005648 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5649 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5650 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005651 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005654 }
Eric Christopherfd179292009-08-27 18:07:15 +00005655
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 // If we have SSSE3, and all words of the result are from 1 input vector,
5657 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5658 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005659 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005661
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005663 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 // mask, and elements that come from V1 in the V2 mask, so that the two
5665 // results can be OR'd together.
5666 bool TwoInputs = V1Used && V2Used;
5667 for (unsigned i = 0; i != 8; ++i) {
5668 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005669 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5670 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5671 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5672 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005675 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005676 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005680
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 // Calculate the shuffle mask for the second input, shuffle it, and
5682 // OR it with the first shuffled input.
5683 pshufbMask.clear();
5684 for (unsigned i = 0; i != 8; ++i) {
5685 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005686 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5687 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5688 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5689 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005691 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005692 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005693 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 MVT::v16i8, &pshufbMask[0], 16));
5695 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005696 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 }
5698
5699 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5700 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005701 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005703 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 for (int i = 0; i != 4; ++i) {
5705 int idx = MaskVals[i];
5706 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 InOrder.set(i);
5708 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005709 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 }
5712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005715
Craig Topperdd637ae2012-02-19 05:41:45 +00005716 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5717 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005718 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005719 NewV.getOperand(0),
5720 getShufflePSHUFLWImmediate(SVOp), DAG);
5721 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 }
Eric Christopherfd179292009-08-27 18:07:15 +00005723
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5725 // and update MaskVals with the new element order.
5726 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005727 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 for (unsigned i = 4; i != 8; ++i) {
5729 int idx = MaskVals[i];
5730 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 InOrder.set(i);
5732 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005733 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 }
5736 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005739
Craig Topperdd637ae2012-02-19 05:41:45 +00005740 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5741 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005742 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005743 NewV.getOperand(0),
5744 getShufflePSHUFHWImmediate(SVOp), DAG);
5745 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 }
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 // In case BestHi & BestLo were both -1, which means each quadword has a word
5749 // from each of the four input quadwords, calculate the InOrder bitvector now
5750 // before falling through to the insert/extract cleanup.
5751 if (BestLoQuad == -1 && BestHiQuad == -1) {
5752 NewV = V1;
5753 for (int i = 0; i != 8; ++i)
5754 if (MaskVals[i] < 0 || MaskVals[i] == i)
5755 InOrder.set(i);
5756 }
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // The other elements are put in the right place using pextrw and pinsrw.
5759 for (unsigned i = 0; i != 8; ++i) {
5760 if (InOrder[i])
5761 continue;
5762 int EltIdx = MaskVals[i];
5763 if (EltIdx < 0)
5764 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005765 SDValue ExtOp = (EltIdx < 8) ?
5766 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5767 DAG.getIntPtrConstant(EltIdx)) :
5768 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 DAG.getIntPtrConstant(i));
5772 }
5773 return NewV;
5774}
5775
5776// v16i8 shuffles - Prefer shuffles in the following order:
5777// 1. [ssse3] 1 x pshufb
5778// 2. [ssse3] 2 x pshufb + 1 x por
5779// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5780static
Nate Begeman9008ca62009-04-27 18:41:29 +00005781SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005782 SelectionDAG &DAG,
5783 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005784 SDValue V1 = SVOp->getOperand(0);
5785 SDValue V2 = SVOp->getOperand(1);
5786 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005787 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Craig Topperb82b5ab2012-05-18 06:42:06 +00005789 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5790
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005792 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005794
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005796 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005798
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005800 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 //
5802 // Otherwise, we have elements from both input vectors, and must zero out
5803 // elements that come from V2 in the first mask, and V1 in the second mask
5804 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 for (unsigned i = 0; i != 16; ++i) {
5806 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005807 if (EltIdx < 0 || EltIdx >= 16)
5808 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005812 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005814 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 // Calculate the shuffle mask for the second input, shuffle it, and
5818 // OR it with the first shuffled input.
5819 pshufbMask.clear();
5820 for (unsigned i = 0; i != 16; ++i) {
5821 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005822 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005823 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005826 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 MVT::v16i8, &pshufbMask[0], 16));
5828 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 }
Eric Christopherfd179292009-08-27 18:07:15 +00005830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // No SSSE3 - Calculate in place words and then fix all out of place words
5832 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5833 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005834 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5835 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005836 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 for (int i = 0; i != 8; ++i) {
5838 int Elt0 = MaskVals[i*2];
5839 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005840
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 // This word of the result is all undef, skip it.
5842 if (Elt0 < 0 && Elt1 < 0)
5843 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005846 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5850 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5851 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005852
5853 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5854 // using a single extract together, load it and store it.
5855 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005857 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005859 DAG.getIntPtrConstant(i));
5860 continue;
5861 }
5862
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005864 // source byte is not also odd, shift the extracted word left 8 bits
5865 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 DAG.getIntPtrConstant(Elt1 / 2));
5869 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005871 DAG.getConstant(8,
5872 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005873 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5875 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 }
5877 // If Elt0 is defined, extract it from the appropriate source. If the
5878 // source byte is not also even, shift the extracted word right 8 bits. If
5879 // Elt1 was also defined, OR the extracted values together before
5880 // inserting them in the result.
5881 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005883 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5884 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005886 DAG.getConstant(8,
5887 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005888 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5890 DAG.getConstant(0x00FF, MVT::i16));
5891 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 : InsElt0;
5893 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 DAG.getIntPtrConstant(i));
5896 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005897 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005898}
5899
Evan Cheng7a831ce2007-12-15 03:00:47 +00005900/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005901/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005902/// done when every pair / quad of shuffle mask elements point to elements in
5903/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005904/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005905static
Nate Begeman9008ca62009-04-27 18:41:29 +00005906SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005907 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005908 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005909 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005910 MVT NewVT;
5911 unsigned Scale;
5912 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005913 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005914 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5915 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5916 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5917 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5918 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5919 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005920 }
5921
Nate Begeman9008ca62009-04-27 18:41:29 +00005922 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005923 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005925 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 int EltIdx = SVOp->getMaskElt(i+j);
5927 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005928 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005929 if (StartIdx < 0)
5930 StartIdx = (EltIdx / Scale);
5931 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005932 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005933 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005934 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005935 }
5936
Craig Topper11ac1f82012-05-04 04:08:44 +00005937 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5938 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005939 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005940}
5941
Evan Chengd880b972008-05-09 21:53:03 +00005942/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943///
Owen Andersone50ed302009-08-10 22:56:29 +00005944static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005945 SDValue SrcOp, SelectionDAG &DAG,
5946 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005948 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005949 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005950 LD = dyn_cast<LoadSDNode>(SrcOp);
5951 if (!LD) {
5952 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5953 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005954 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005955 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005956 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005957 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005958 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005959 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005961 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005962 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5963 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5964 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005965 SrcOp.getOperand(0)
5966 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005967 }
5968 }
5969 }
5970
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005971 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005972 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005973 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005974 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005975}
5976
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005977/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5978/// which could not be matched by any known target speficic shuffle
5979static SDValue
5980LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005981 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005982
Craig Topper8f35c132012-01-20 09:29:03 +00005983 unsigned NumElems = VT.getVectorNumElements();
5984 unsigned NumLaneElems = NumElems / 2;
5985
Craig Topper8f35c132012-01-20 09:29:03 +00005986 DebugLoc dl = SVOp->getDebugLoc();
5987 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005988 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00005989 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005990
Craig Topper9a2b6e12012-04-06 07:45:23 +00005991 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005992 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005993 // Build a shuffle mask for the output, discovering on the fly which
5994 // input vectors to use as shuffle operands (recorded in InputUsed).
5995 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00005996 // out with UseBuildVector set.
5997 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005998 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005999 unsigned LaneStart = l * NumLaneElems;
6000 for (unsigned i = 0; i != NumLaneElems; ++i) {
6001 // The mask element. This indexes into the input.
6002 int Idx = SVOp->getMaskElt(i+LaneStart);
6003 if (Idx < 0) {
6004 // the mask element does not index into any input vector.
6005 Mask.push_back(-1);
6006 continue;
6007 }
Craig Topper8f35c132012-01-20 09:29:03 +00006008
Craig Topper9a2b6e12012-04-06 07:45:23 +00006009 // The input vector this mask element indexes into.
6010 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006011
Craig Topper9a2b6e12012-04-06 07:45:23 +00006012 // Turn the index into an offset from the start of the input vector.
6013 Idx -= Input * NumLaneElems;
6014
6015 // Find or create a shuffle vector operand to hold this input.
6016 unsigned OpNo;
6017 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6018 if (InputUsed[OpNo] == Input)
6019 // This input vector is already an operand.
6020 break;
6021 if (InputUsed[OpNo] < 0) {
6022 // Create a new operand for this input vector.
6023 InputUsed[OpNo] = Input;
6024 break;
6025 }
6026 }
6027
6028 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006029 // More than two input vectors used! Give up on trying to create a
6030 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6031 UseBuildVector = true;
6032 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006033 }
6034
6035 // Add the mask index for the new shuffle vector.
6036 Mask.push_back(Idx + OpNo * NumLaneElems);
6037 }
6038
Craig Topper8ae97ba2012-05-21 06:40:16 +00006039 if (UseBuildVector) {
6040 SmallVector<SDValue, 16> SVOps;
6041 for (unsigned i = 0; i != NumLaneElems; ++i) {
6042 // The mask element. This indexes into the input.
6043 int Idx = SVOp->getMaskElt(i+LaneStart);
6044 if (Idx < 0) {
6045 SVOps.push_back(DAG.getUNDEF(EltVT));
6046 continue;
6047 }
6048
6049 // The input vector this mask element indexes into.
6050 int Input = Idx / NumElems;
6051
6052 // Turn the index into an offset from the start of the input vector.
6053 Idx -= Input * NumElems;
6054
6055 // Extract the vector element by hand.
6056 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6057 SVOp->getOperand(Input),
6058 DAG.getIntPtrConstant(Idx)));
6059 }
6060
6061 // Construct the output using a BUILD_VECTOR.
6062 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6063 SVOps.size());
6064 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006065 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006066 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006067 } else {
6068 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006069 (InputUsed[0] % 2) * NumLaneElems,
6070 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006071 // If only one input was used, use an undefined vector for the other.
6072 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6073 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006074 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006075 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006076 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006077 }
6078
6079 Mask.clear();
6080 }
Craig Topper8f35c132012-01-20 09:29:03 +00006081
6082 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006083 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006084}
6085
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006086/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6087/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006088static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006089LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 SDValue V1 = SVOp->getOperand(0);
6091 SDValue V2 = SVOp->getOperand(1);
6092 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006093 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006094
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006095 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6096
Benjamin Kramer9c683542012-01-30 15:16:21 +00006097 std::pair<int, int> Locs[4];
6098 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006099 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006100
Evan Chengace3c172008-07-22 21:13:36 +00006101 unsigned NumHi = 0;
6102 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006103 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 int Idx = PermMask[i];
6105 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006106 Locs[i] = std::make_pair(-1, -1);
6107 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6109 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006110 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006112 NumLo++;
6113 } else {
6114 Locs[i] = std::make_pair(1, NumHi);
6115 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006116 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006117 NumHi++;
6118 }
6119 }
6120 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006121
Evan Chengace3c172008-07-22 21:13:36 +00006122 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006123 // If no more than two elements come from either vector. This can be
6124 // implemented with two shuffles. First shuffle gather the elements.
6125 // The second shuffle, which takes the first shuffle as both of its
6126 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006128
Benjamin Kramer9c683542012-01-30 15:16:21 +00006129 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006130
Benjamin Kramer9c683542012-01-30 15:16:21 +00006131 for (unsigned i = 0; i != 4; ++i)
6132 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006133 unsigned Idx = (i < 2) ? 0 : 4;
6134 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006136 }
Evan Chengace3c172008-07-22 21:13:36 +00006137
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006139 }
6140
6141 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006142 // Otherwise, we must have three elements from one vector, call it X, and
6143 // one element from the other, call it Y. First, use a shufps to build an
6144 // intermediate vector with the one element from Y and the element from X
6145 // that will be in the same half in the final destination (the indexes don't
6146 // matter). Then, use a shufps to build the final vector, taking the half
6147 // containing the element from Y from the intermediate, and the other half
6148 // from X.
6149 if (NumHi == 3) {
6150 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006151 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006152 std::swap(V1, V2);
6153 }
6154
6155 // Find the element from V2.
6156 unsigned HiIndex;
6157 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006158 int Val = PermMask[HiIndex];
6159 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006160 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006161 if (Val >= 4)
6162 break;
6163 }
6164
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 Mask1[0] = PermMask[HiIndex];
6166 Mask1[1] = -1;
6167 Mask1[2] = PermMask[HiIndex^1];
6168 Mask1[3] = -1;
6169 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006170
6171 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 Mask1[0] = PermMask[0];
6173 Mask1[1] = PermMask[1];
6174 Mask1[2] = HiIndex & 1 ? 6 : 4;
6175 Mask1[3] = HiIndex & 1 ? 4 : 6;
6176 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006177 }
Craig Topper69947b92012-04-23 06:57:04 +00006178
6179 Mask1[0] = HiIndex & 1 ? 2 : 0;
6180 Mask1[1] = HiIndex & 1 ? 0 : 2;
6181 Mask1[2] = PermMask[2];
6182 Mask1[3] = PermMask[3];
6183 if (Mask1[2] >= 0)
6184 Mask1[2] += 4;
6185 if (Mask1[3] >= 0)
6186 Mask1[3] += 4;
6187 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006188 }
6189
6190 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006191 int LoMask[] = { -1, -1, -1, -1 };
6192 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006193
Benjamin Kramer9c683542012-01-30 15:16:21 +00006194 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006195 unsigned MaskIdx = 0;
6196 unsigned LoIdx = 0;
6197 unsigned HiIdx = 2;
6198 for (unsigned i = 0; i != 4; ++i) {
6199 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006200 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006201 MaskIdx = 1;
6202 LoIdx = 0;
6203 HiIdx = 2;
6204 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006205 int Idx = PermMask[i];
6206 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006207 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006208 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006209 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006210 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006211 LoIdx++;
6212 } else {
6213 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006214 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006215 HiIdx++;
6216 }
6217 }
6218
Nate Begeman9008ca62009-04-27 18:41:29 +00006219 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6220 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006221 int MaskOps[] = { -1, -1, -1, -1 };
6222 for (unsigned i = 0; i != 4; ++i)
6223 if (Locs[i].first != -1)
6224 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006225 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006226}
6227
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006228static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006229 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006230 V = V.getOperand(0);
6231 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6232 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006233 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6234 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6235 // BUILD_VECTOR (load), undef
6236 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006237 if (MayFoldLoad(V))
6238 return true;
6239 return false;
6240}
6241
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006242// FIXME: the version above should always be used. Since there's
6243// a bug where several vector shuffles can't be folded because the
6244// DAG is not updated during lowering and a node claims to have two
6245// uses while it only has one, use this version, and let isel match
6246// another instruction if the load really happens to have more than
6247// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006248// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006249static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006250 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006251 V = V.getOperand(0);
6252 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6253 V = V.getOperand(0);
6254 if (ISD::isNormalLoad(V.getNode()))
6255 return true;
6256 return false;
6257}
6258
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006259static
Evan Cheng835580f2010-10-07 20:50:20 +00006260SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6261 EVT VT = Op.getValueType();
6262
6263 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006264 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6265 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006266 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6267 V1, DAG));
6268}
6269
6270static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006271SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006272 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006273 SDValue V1 = Op.getOperand(0);
6274 SDValue V2 = Op.getOperand(1);
6275 EVT VT = Op.getValueType();
6276
6277 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6278
Craig Topper1accb7e2012-01-10 06:54:16 +00006279 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006280 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6281
Evan Cheng0899f5c2011-08-31 02:05:24 +00006282 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6283 return DAG.getNode(ISD::BITCAST, dl, VT,
6284 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6285 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6286 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006287}
6288
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006289static
6290SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6291 SDValue V1 = Op.getOperand(0);
6292 SDValue V2 = Op.getOperand(1);
6293 EVT VT = Op.getValueType();
6294
6295 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6296 "unsupported shuffle type");
6297
6298 if (V2.getOpcode() == ISD::UNDEF)
6299 V2 = V1;
6300
6301 // v4i32 or v4f32
6302 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6303}
6304
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305static
Craig Topper1accb7e2012-01-10 06:54:16 +00006306SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307 SDValue V1 = Op.getOperand(0);
6308 SDValue V2 = Op.getOperand(1);
6309 EVT VT = Op.getValueType();
6310 unsigned NumElems = VT.getVectorNumElements();
6311
6312 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6313 // operand of these instructions is only memory, so check if there's a
6314 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6315 // same masks.
6316 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006317
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006318 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006319 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006320 CanFoldLoad = true;
6321
6322 // When V1 is a load, it can be folded later into a store in isel, example:
6323 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6324 // turns into:
6325 // (MOVLPSmr addr:$src1, VR128:$src2)
6326 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006327 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328 CanFoldLoad = true;
6329
Dan Gohman65fd6562011-11-03 21:49:52 +00006330 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006332 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006333 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6334
6335 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006336 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006337 if (SVOp->getMaskElt(1) != -1)
6338 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 }
6340
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341 // movl and movlp will both match v2i64, but v2i64 is never matched by
6342 // movl earlier because we make it strict to avoid messing with the movlp load
6343 // folding logic (see the code above getMOVLP call). Match it here then,
6344 // this is horrible, but will stay like this until we move all shuffle
6345 // matching to x86 specific nodes. Note that for the 1st condition all
6346 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006347 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006348 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6349 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006350 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006351 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006353 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006354
6355 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6356
6357 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006358 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006359 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360}
6361
Nadav Rotem154819d2012-04-09 07:45:58 +00006362SDValue
6363X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006364 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6365 EVT VT = Op.getValueType();
6366 DebugLoc dl = Op.getDebugLoc();
6367 SDValue V1 = Op.getOperand(0);
6368 SDValue V2 = Op.getOperand(1);
6369
6370 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006371 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006372
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006373 // Handle splat operations
6374 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006375 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006376 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006377
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006378 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006379 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006380 if (Broadcast.getNode())
6381 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006382
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006383 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006384 if ((Size == 128 && NumElem <= 4) ||
6385 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006386 return SDValue();
6387
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006388 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006389 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006390 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006391
6392 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6393 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006394 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6395 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006396 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6397 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006398 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006399 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006400 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006401 // FIXME: Figure out a cleaner way to do this.
6402 // Try to make use of movq to zero out the top part.
6403 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6404 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6405 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006406 EVT NewVT = NewOp.getValueType();
6407 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6408 NewVT, true, false))
6409 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006410 DAG, Subtarget, dl);
6411 }
6412 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6413 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006414 if (NewOp.getNode()) {
6415 EVT NewVT = NewOp.getValueType();
6416 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6417 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6418 DAG, Subtarget, dl);
6419 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420 }
6421 }
6422 return SDValue();
6423}
6424
Dan Gohman475871a2008-07-27 21:46:04 +00006425SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006426X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006427 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006428 SDValue V1 = Op.getOperand(0);
6429 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006430 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006431 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006432 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006433 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006434 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006435 bool V1IsSplat = false;
6436 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006437 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006438 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006439 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006440 MachineFunction &MF = DAG.getMachineFunction();
6441 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006442
Craig Topper3426a3e2011-11-14 06:46:21 +00006443 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006444
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006445 if (V1IsUndef && V2IsUndef)
6446 return DAG.getUNDEF(VT);
6447
6448 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006449
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006450 // Vector shuffle lowering takes 3 steps:
6451 //
6452 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6453 // narrowing and commutation of operands should be handled.
6454 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6455 // shuffle nodes.
6456 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6457 // so the shuffle can be broken into other shuffles and the legalizer can
6458 // try the lowering again.
6459 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006460 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006461 // be matched during isel, all of them must be converted to a target specific
6462 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006463
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006464 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6465 // narrowing and commutation of operands should be handled. The actual code
6466 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006467 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006468 if (NewOp.getNode())
6469 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006470
Craig Topper5aaffa82012-02-19 02:53:47 +00006471 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6472
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006473 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6474 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006475 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006476 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006477 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006478 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006479
Craig Topperdd637ae2012-02-19 05:41:45 +00006480 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006481 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006482 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006483
Craig Topperdd637ae2012-02-19 05:41:45 +00006484 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006485 return getMOVHighToLow(Op, dl, DAG);
6486
6487 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006488 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006489 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006490 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006491
Craig Topper5aaffa82012-02-19 02:53:47 +00006492 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006493 // The actual implementation will match the mask in the if above and then
6494 // during isel it can match several different instructions, not only pshufd
6495 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6497 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006498
Craig Topper5aaffa82012-02-19 02:53:47 +00006499 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006500
Craig Topperdbd98a42012-02-07 06:28:42 +00006501 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6502 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6503
Craig Topper1accb7e2012-01-10 06:54:16 +00006504 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006505 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6506
Craig Topperb3982da2011-12-31 23:50:21 +00006507 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006508 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006509 }
Eric Christopherfd179292009-08-27 18:07:15 +00006510
Evan Chengf26ffe92008-05-29 08:22:04 +00006511 // Check if this can be converted into a logical shift.
6512 bool isLeft = false;
6513 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006515 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006516 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006517 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006518 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006519 EVT EltVT = VT.getVectorElementType();
6520 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006521 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006522 }
Eric Christopherfd179292009-08-27 18:07:15 +00006523
Craig Topper5aaffa82012-02-19 02:53:47 +00006524 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006525 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006526 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006527 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006528 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006529 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6530
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006531 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006532 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6533 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006534 }
Eric Christopherfd179292009-08-27 18:07:15 +00006535
Nate Begeman9008ca62009-04-27 18:41:29 +00006536 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006537 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006538 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006539
Craig Topperdd637ae2012-02-19 05:41:45 +00006540 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006541 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006542
Craig Topperdd637ae2012-02-19 05:41:45 +00006543 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006544 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006545
Craig Topperdd637ae2012-02-19 05:41:45 +00006546 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006547 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006548
Craig Topperdd637ae2012-02-19 05:41:45 +00006549 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006550 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551
Craig Topperdd637ae2012-02-19 05:41:45 +00006552 if (ShouldXformToMOVHLPS(M, VT) ||
6553 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555
Evan Chengf26ffe92008-05-29 08:22:04 +00006556 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006557 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006558 EVT EltVT = VT.getVectorElementType();
6559 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006560 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006561 }
Eric Christopherfd179292009-08-27 18:07:15 +00006562
Evan Cheng9eca5e82006-10-25 21:49:50 +00006563 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006564 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6565 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006566 V1IsSplat = isSplatVector(V1.getNode());
6567 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006568
Chris Lattner8a594482007-11-25 00:24:49 +00006569 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006570 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6571 CommuteVectorShuffleMask(M, NumElems);
6572 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006573 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006574 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006575 }
6576
Craig Topperbeabc6c2011-12-05 06:56:46 +00006577 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006579 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006580 return V1;
6581 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6582 // the instruction selector will not match, so get a canonical MOVL with
6583 // swapped operands to undo the commute.
6584 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006585 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006586
Craig Topperbeabc6c2011-12-05 06:56:46 +00006587 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006588 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006589
Craig Topperbeabc6c2011-12-05 06:56:46 +00006590 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006591 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006592
Evan Cheng9bbbb982006-10-25 20:48:19 +00006593 if (V2IsSplat) {
6594 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006595 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006596 // new vector_shuffle with the corrected mask.p
6597 SmallVector<int, 8> NewMask(M.begin(), M.end());
6598 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006599 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006600 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006601 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006602 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006603 }
6604
Evan Cheng9eca5e82006-10-25 21:49:50 +00006605 if (Commuted) {
6606 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006607 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006608 CommuteVectorShuffleMask(M, NumElems);
6609 std::swap(V1, V2);
6610 std::swap(V1IsSplat, V2IsSplat);
6611 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006612
Craig Topper39a9e482012-02-11 06:24:48 +00006613 if (isUNPCKLMask(M, VT, HasAVX2))
6614 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006615
Craig Topper39a9e482012-02-11 06:24:48 +00006616 if (isUNPCKHMask(M, VT, HasAVX2))
6617 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006618 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619
Nate Begeman9008ca62009-04-27 18:41:29 +00006620 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006621 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006622 return CommuteVectorShuffle(SVOp, DAG);
6623
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006624 // The checks below are all present in isShuffleMaskLegal, but they are
6625 // inlined here right now to enable us to directly emit target specific
6626 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006627
Craig Topper0e2037b2012-01-20 05:53:00 +00006628 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006629 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006630 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006631 DAG);
6632
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006633 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6634 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006635 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006636 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006637 }
6638
Craig Toppera9a568a2012-05-02 08:03:44 +00006639 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006640 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006641 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006642 DAG);
6643
Craig Toppera9a568a2012-05-02 08:03:44 +00006644 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006645 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006646 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006647 DAG);
6648
Craig Topper1a7700a2012-01-19 08:19:12 +00006649 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006650 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006651 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006652
Craig Topper94438ba2011-12-16 08:06:31 +00006653 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006654 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006655 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006656 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006657
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006658 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006659 // Generate target specific nodes for 128 or 256-bit shuffles only
6660 // supported in the AVX instruction set.
6661 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006662
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006663 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006664 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006665 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6666
Craig Topper70b883b2011-11-28 10:14:51 +00006667 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006668 if (isVPERMILPMask(M, VT, HasAVX)) {
6669 if (HasAVX2 && VT == MVT::v8i32)
6670 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006671 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006672 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006673 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006674 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006675
Craig Topper70b883b2011-11-28 10:14:51 +00006676 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006677 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006678 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006679 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006680
Craig Topper1842ba02012-04-23 06:38:28 +00006681 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006682 if (BlendOp.getNode())
6683 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006684
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006685 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006686 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006687 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006688 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006689 }
Craig Topper92040742012-04-16 06:43:40 +00006690 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6691 &permclMask[0], 8);
6692 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006693 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006694 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006695 }
Craig Topper095c5282012-04-15 23:48:57 +00006696
Craig Topper8325c112012-04-16 00:41:45 +00006697 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6698 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006699 getShuffleCLImmediate(SVOp), DAG);
6700
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006701
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006702 //===--------------------------------------------------------------------===//
6703 // Since no target specific shuffle was selected for this generic one,
6704 // lower it into other known shuffles. FIXME: this isn't true yet, but
6705 // this is the plan.
6706 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006707
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006708 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6709 if (VT == MVT::v8i16) {
6710 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6711 if (NewOp.getNode())
6712 return NewOp;
6713 }
6714
6715 if (VT == MVT::v16i8) {
6716 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6717 if (NewOp.getNode())
6718 return NewOp;
6719 }
6720
6721 // Handle all 128-bit wide vectors with 4 elements, and match them with
6722 // several different shuffle types.
6723 if (NumElems == 4 && VT.getSizeInBits() == 128)
6724 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6725
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006726 // Handle general 256-bit shuffles
6727 if (VT.is256BitVector())
6728 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6729
Dan Gohman475871a2008-07-27 21:46:04 +00006730 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731}
6732
Dan Gohman475871a2008-07-27 21:46:04 +00006733SDValue
6734X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006735 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006736 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006737 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006738
6739 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6740 return SDValue();
6741
Duncan Sands83ec4b62008-06-06 12:08:01 +00006742 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006744 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006746 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006747 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006748 }
6749
6750 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006751 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6752 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6753 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6755 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006756 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006758 Op.getOperand(0)),
6759 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006761 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006763 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006764 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006765 }
6766
6767 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006768 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6769 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006770 // result has a single use which is a store or a bitcast to i32. And in
6771 // the case of a store, it's not worth it if the index is a constant 0,
6772 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006773 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006774 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006775 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006776 if ((User->getOpcode() != ISD::STORE ||
6777 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6778 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006779 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006781 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006783 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006784 Op.getOperand(0)),
6785 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006786 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006787 }
6788
6789 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006790 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006791 if (isa<ConstantSDNode>(Op.getOperand(1)))
6792 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006793 }
Dan Gohman475871a2008-07-27 21:46:04 +00006794 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006795}
6796
6797
Dan Gohman475871a2008-07-27 21:46:04 +00006798SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006799X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6800 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006802 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803
David Greene74a579d2011-02-10 16:57:36 +00006804 SDValue Vec = Op.getOperand(0);
6805 EVT VecVT = Vec.getValueType();
6806
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006807 // If this is a 256-bit vector result, first extract the 128-bit vector and
6808 // then extract the element from the 128-bit vector.
6809 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006810 DebugLoc dl = Op.getNode()->getDebugLoc();
6811 unsigned NumElems = VecVT.getVectorNumElements();
6812 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006813 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6814
6815 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006816 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006817
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006818 if (IdxVal >= NumElems/2)
6819 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006820 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006821 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006822 }
6823
6824 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6825
Craig Topperd0a31172012-01-10 06:37:29 +00006826 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006827 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006828 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006829 return Res;
6830 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006831
Owen Andersone50ed302009-08-10 22:56:29 +00006832 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006833 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006835 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006836 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006837 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006838 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6840 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006841 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006843 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006844 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006845 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006846 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006848 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006850 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006851 }
6852
6853 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006854 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 if (Idx == 0)
6856 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006857
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006859 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006860 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006861 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006862 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006863 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006864 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006865 }
6866
6867 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006868 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6869 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6870 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006871 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 if (Idx == 0)
6873 return Op;
6874
6875 // UNPCKHPD the element to the lowest double word, then movsd.
6876 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6877 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006878 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006879 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006880 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006881 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006882 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006883 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 }
6885
Dan Gohman475871a2008-07-27 21:46:04 +00006886 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887}
6888
Dan Gohman475871a2008-07-27 21:46:04 +00006889SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006890X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6891 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006893 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006894 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006895
Dan Gohman475871a2008-07-27 21:46:04 +00006896 SDValue N0 = Op.getOperand(0);
6897 SDValue N1 = Op.getOperand(1);
6898 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006899
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006900 if (VT.getSizeInBits() == 256)
6901 return SDValue();
6902
Dan Gohman8a55ce42009-09-23 21:02:20 +00006903 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006904 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006905 unsigned Opc;
6906 if (VT == MVT::v8i16)
6907 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006908 else if (VT == MVT::v16i8)
6909 Opc = X86ISD::PINSRB;
6910 else
6911 Opc = X86ISD::PINSRB;
6912
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6914 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 if (N1.getValueType() != MVT::i32)
6916 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6917 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006918 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006919 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006920 }
6921
6922 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // Bits [7:6] of the constant are the source select. This will always be
6924 // zero here. The DAG Combiner may combine an extract_elt index into these
6925 // bits. For example (insert (extract, 3), 2) could be matched by putting
6926 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006927 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006928 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006929 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006931 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006932 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006934 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006935 }
6936
6937 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006938 // PINSR* works with constant index.
6939 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940 }
Dan Gohman475871a2008-07-27 21:46:04 +00006941 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006942}
6943
Dan Gohman475871a2008-07-27 21:46:04 +00006944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006945X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006946 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006947 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006948
David Greene6b381262011-02-09 15:32:06 +00006949 DebugLoc dl = Op.getDebugLoc();
6950 SDValue N0 = Op.getOperand(0);
6951 SDValue N1 = Op.getOperand(1);
6952 SDValue N2 = Op.getOperand(2);
6953
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006954 // If this is a 256-bit vector result, first extract the 128-bit vector,
6955 // insert the element into the extracted half and then place it back.
6956 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006957 if (!isa<ConstantSDNode>(N2))
6958 return SDValue();
6959
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006960 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006961 unsigned NumElems = VT.getVectorNumElements();
6962 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006963 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006964
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006965 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006966 bool Upper = IdxVal >= NumElems/2;
6967 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6968 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006969
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006970 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006971 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006972 }
6973
Craig Topperd0a31172012-01-10 06:37:29 +00006974 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006975 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6976
Dan Gohman8a55ce42009-09-23 21:02:20 +00006977 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006978 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006979
Dan Gohman8a55ce42009-09-23 21:02:20 +00006980 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006981 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6982 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 if (N1.getValueType() != MVT::i32)
6984 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6985 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006986 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006987 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006988 }
Dan Gohman475871a2008-07-27 21:46:04 +00006989 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006990}
6991
Dan Gohman475871a2008-07-27 21:46:04 +00006992SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006993X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006994 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006995 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006996 EVT OpVT = Op.getValueType();
6997
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006998 // If this is a 256-bit vector result, first insert into a 128-bit
6999 // vector and then insert into the 256-bit vector.
7000 if (OpVT.getSizeInBits() > 128) {
7001 // Insert into a 128-bit vector.
7002 EVT VT128 = EVT::getVectorVT(*Context,
7003 OpVT.getVectorElementType(),
7004 OpVT.getVectorNumElements() / 2);
7005
7006 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7007
7008 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007009 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007010 }
7011
Craig Topperd77d2fe2012-04-29 20:22:05 +00007012 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007013 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007015
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007017 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7018 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007019 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007020}
7021
David Greene91585092011-01-26 15:38:49 +00007022// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7023// a simple subregister reference or explicit instructions to grab
7024// upper bits of a vector.
7025SDValue
7026X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7027 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007028 DebugLoc dl = Op.getNode()->getDebugLoc();
7029 SDValue Vec = Op.getNode()->getOperand(0);
7030 SDValue Idx = Op.getNode()->getOperand(1);
7031
Craig Topperb14940a2012-04-22 20:55:18 +00007032 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7033 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7034 isa<ConstantSDNode>(Idx)) {
7035 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7036 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007037 }
David Greene91585092011-01-26 15:38:49 +00007038 }
7039 return SDValue();
7040}
7041
David Greenecfe33c42011-01-26 19:13:22 +00007042// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7043// simple superregister reference or explicit instructions to insert
7044// the upper bits of a vector.
7045SDValue
7046X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7047 if (Subtarget->hasAVX()) {
7048 DebugLoc dl = Op.getNode()->getDebugLoc();
7049 SDValue Vec = Op.getNode()->getOperand(0);
7050 SDValue SubVec = Op.getNode()->getOperand(1);
7051 SDValue Idx = Op.getNode()->getOperand(2);
7052
Craig Topperb14940a2012-04-22 20:55:18 +00007053 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7054 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7055 isa<ConstantSDNode>(Idx)) {
7056 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7057 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007058 }
7059 }
7060 return SDValue();
7061}
7062
Bill Wendling056292f2008-09-16 21:48:12 +00007063// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7064// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7065// one of the above mentioned nodes. It has to be wrapped because otherwise
7066// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7067// be used to form addressing mode. These wrapped nodes will be selected
7068// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007069SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007070X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner41621a22009-06-26 19:22:52 +00007073 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7074 // global base reg.
7075 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007076 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007077 CodeModel::Model M = getTargetMachine().getCodeModel();
7078
Chris Lattner4f066492009-07-11 20:29:19 +00007079 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007080 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007081 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007082 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007083 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007084 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007085 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Evan Cheng1606e8e2009-03-13 07:51:59 +00007087 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007088 CP->getAlignment(),
7089 CP->getOffset(), OpFlag);
7090 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007091 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007092 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007093 if (OpFlag) {
7094 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007095 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007096 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007097 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007098 }
7099
7100 return Result;
7101}
7102
Dan Gohmand858e902010-04-17 15:26:15 +00007103SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007104 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7107 // global base reg.
7108 unsigned char OpFlag = 0;
7109 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007110 CodeModel::Model M = getTargetMachine().getCodeModel();
7111
Chris Lattner4f066492009-07-11 20:29:19 +00007112 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007113 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007114 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007115 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007116 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007117 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007118 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007119
Chris Lattner18c59872009-06-27 04:16:01 +00007120 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7121 OpFlag);
7122 DebugLoc DL = JT->getDebugLoc();
7123 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007124
Chris Lattner18c59872009-06-27 04:16:01 +00007125 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007126 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007127 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7128 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007129 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007130 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 return Result;
7133}
7134
7135SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007136X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007137 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007138
Chris Lattner18c59872009-06-27 04:16:01 +00007139 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7140 // global base reg.
7141 unsigned char OpFlag = 0;
7142 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007143 CodeModel::Model M = getTargetMachine().getCodeModel();
7144
Chris Lattner4f066492009-07-11 20:29:19 +00007145 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007146 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7147 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7148 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007149 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007150 } else if (Subtarget->isPICStyleGOT()) {
7151 OpFlag = X86II::MO_GOT;
7152 } else if (Subtarget->isPICStyleStubPIC()) {
7153 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7154 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7155 OpFlag = X86II::MO_DARWIN_NONLAZY;
7156 }
Eric Christopherfd179292009-08-27 18:07:15 +00007157
Chris Lattner18c59872009-06-27 04:16:01 +00007158 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007159
Chris Lattner18c59872009-06-27 04:16:01 +00007160 DebugLoc DL = Op.getDebugLoc();
7161 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007162
7163
Chris Lattner18c59872009-06-27 04:16:01 +00007164 // With PIC, the address is actually $g + Offset.
7165 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007166 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007167 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7168 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007169 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007170 Result);
7171 }
Eric Christopherfd179292009-08-27 18:07:15 +00007172
Eli Friedman586272d2011-08-11 01:48:05 +00007173 // For symbols that require a load from a stub to get the address, emit the
7174 // load.
7175 if (isGlobalStubReference(OpFlag))
7176 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007177 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007178
Chris Lattner18c59872009-06-27 04:16:01 +00007179 return Result;
7180}
7181
Dan Gohman475871a2008-07-27 21:46:04 +00007182SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007183X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007184 // Create the TargetBlockAddressAddress node.
7185 unsigned char OpFlags =
7186 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007187 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007188 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007189 DebugLoc dl = Op.getDebugLoc();
7190 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7191 /*isTarget=*/true, OpFlags);
7192
Dan Gohmanf705adb2009-10-30 01:28:02 +00007193 if (Subtarget->isPICStyleRIPRel() &&
7194 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007195 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7196 else
7197 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007198
Dan Gohman29cbade2009-11-20 23:18:13 +00007199 // With PIC, the address is actually $g + Offset.
7200 if (isGlobalRelativeToPICBase(OpFlags)) {
7201 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7202 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7203 Result);
7204 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007205
7206 return Result;
7207}
7208
7209SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007210X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007211 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007212 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007213 // Create the TargetGlobalAddress node, folding in the constant
7214 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007215 unsigned char OpFlags =
7216 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007217 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007218 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007219 if (OpFlags == X86II::MO_NO_FLAG &&
7220 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007221 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007222 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007223 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007224 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007225 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007226 }
Eric Christopherfd179292009-08-27 18:07:15 +00007227
Chris Lattner4f066492009-07-11 20:29:19 +00007228 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007229 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007230 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7231 else
7232 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007233
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007234 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007235 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007236 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7237 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007238 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007240
Chris Lattner36c25012009-07-10 07:34:39 +00007241 // For globals that require a load from a stub to get the address, emit the
7242 // load.
7243 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007244 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007245 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007246
Dan Gohman6520e202008-10-18 02:06:02 +00007247 // If there was a non-zero offset that we didn't fold, create an explicit
7248 // addition for it.
7249 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007250 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007251 DAG.getConstant(Offset, getPointerTy()));
7252
Evan Cheng0db9fe62006-04-25 20:13:52 +00007253 return Result;
7254}
7255
Evan Chengda43bcf2008-09-24 00:05:32 +00007256SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007257X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007258 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007259 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007260 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007261}
7262
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007263static SDValue
7264GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007265 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007266 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007267 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007268 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007270 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007271 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007272 GA->getOffset(),
7273 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007274
7275 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7276 : X86ISD::TLSADDR;
7277
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007278 if (InFlag) {
7279 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007280 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007281 } else {
7282 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007283 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007284 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007285
7286 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007287 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007288
Rafael Espindola15f1b662009-04-24 12:59:40 +00007289 SDValue Flag = Chain.getValue(1);
7290 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007291}
7292
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007293// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007294static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007295LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007296 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007297 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007298 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7299 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007300 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007301 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007302 InFlag = Chain.getValue(1);
7303
Chris Lattnerb903bed2009-06-26 21:20:29 +00007304 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007305}
7306
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007307// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007308static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007309LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007310 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007311 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7312 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007313}
7314
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007315static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7316 SelectionDAG &DAG,
7317 const EVT PtrVT,
7318 bool is64Bit) {
7319 DebugLoc dl = GA->getDebugLoc();
7320
7321 // Get the start address of the TLS block for this module.
7322 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7323 .getInfo<X86MachineFunctionInfo>();
7324 MFI->incNumLocalDynamicTLSAccesses();
7325
7326 SDValue Base;
7327 if (is64Bit) {
7328 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7329 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7330 } else {
7331 SDValue InFlag;
7332 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7333 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7334 InFlag = Chain.getValue(1);
7335 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7336 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7337 }
7338
7339 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7340 // of Base.
7341
7342 // Build x@dtpoff.
7343 unsigned char OperandFlags = X86II::MO_DTPOFF;
7344 unsigned WrapperKind = X86ISD::Wrapper;
7345 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7346 GA->getValueType(0),
7347 GA->getOffset(), OperandFlags);
7348 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7349
7350 // Add x@dtpoff with the base.
7351 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7352}
7353
Hans Wennborg228756c2012-05-11 10:11:01 +00007354// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007355static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007356 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007357 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007358 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007360 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7361 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7362 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007363
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007365 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007366 MachinePointerInfo(Ptr),
7367 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007368
Chris Lattnerb903bed2009-06-26 21:20:29 +00007369 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007370 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7371 // initialexec.
7372 unsigned WrapperKind = X86ISD::Wrapper;
7373 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007374 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007375 } else if (model == TLSModel::InitialExec) {
7376 if (is64Bit) {
7377 OperandFlags = X86II::MO_GOTTPOFF;
7378 WrapperKind = X86ISD::WrapperRIP;
7379 } else {
7380 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7381 }
Chris Lattner18c59872009-06-27 04:16:01 +00007382 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007383 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007384 }
Eric Christopherfd179292009-08-27 18:07:15 +00007385
Hans Wennborg228756c2012-05-11 10:11:01 +00007386 // emit "addl x@ntpoff,%eax" (local exec)
7387 // or "addl x@indntpoff,%eax" (initial exec)
7388 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007389 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007390 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007391 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007392 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007393
Hans Wennborg228756c2012-05-11 10:11:01 +00007394 if (model == TLSModel::InitialExec) {
7395 if (isPIC && !is64Bit) {
7396 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7397 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7398 Offset);
7399 } else {
7400 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7401 MachinePointerInfo::getGOT(), false, false, false,
7402 0);
7403 }
7404 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007405
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007406 // The address of the thread local variable is the add of the thread
7407 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007408 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007409}
7410
Dan Gohman475871a2008-07-27 21:46:04 +00007411SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007412X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007413
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007414 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007415 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007416
Eric Christopher30ef0e52010-06-03 04:07:48 +00007417 if (Subtarget->isTargetELF()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007418 // If GV is an alias then use the aliasee for determining
7419 // thread-localness.
7420 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7421 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007422
Chandler Carruth34797132012-04-08 17:20:55 +00007423 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007424
Eric Christopher30ef0e52010-06-03 04:07:48 +00007425 switch (model) {
7426 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007427 if (Subtarget->is64Bit())
7428 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7429 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007430 case TLSModel::LocalDynamic:
7431 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7432 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 case TLSModel::InitialExec:
7434 case TLSModel::LocalExec:
7435 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007436 Subtarget->is64Bit(),
7437 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007438 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007439 llvm_unreachable("Unknown TLS model.");
7440 }
7441
7442 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007443 // Darwin only has one model of TLS. Lower to that.
7444 unsigned char OpFlag = 0;
7445 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7446 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007447
Eric Christopher30ef0e52010-06-03 04:07:48 +00007448 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7449 // global base reg.
7450 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7451 !Subtarget->is64Bit();
7452 if (PIC32)
7453 OpFlag = X86II::MO_TLVP_PIC_BASE;
7454 else
7455 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007456 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007457 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007458 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007459 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007460 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007461
Eric Christopher30ef0e52010-06-03 04:07:48 +00007462 // With PIC32, the address is actually $g + Offset.
7463 if (PIC32)
7464 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7465 DAG.getNode(X86ISD::GlobalBaseReg,
7466 DebugLoc(), getPointerTy()),
7467 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007468
Eric Christopher30ef0e52010-06-03 04:07:48 +00007469 // Lowering the machine isd will make sure everything is in the right
7470 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007471 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007472 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007473 SDValue Args[] = { Chain, Offset };
7474 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007475
Eric Christopher30ef0e52010-06-03 04:07:48 +00007476 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7477 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7478 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007479
Eric Christopher30ef0e52010-06-03 04:07:48 +00007480 // And our return value (tls address) is in the standard call return value
7481 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007482 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007483 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7484 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007485 }
7486
7487 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007488 // Just use the implicit TLS architecture
7489 // Need to generate someting similar to:
7490 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7491 // ; from TEB
7492 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7493 // mov rcx, qword [rdx+rcx*8]
7494 // mov eax, .tls$:tlsvar
7495 // [rax+rcx] contains the address
7496 // Windows 64bit: gs:0x58
7497 // Windows 32bit: fs:__tls_array
7498
7499 // If GV is an alias then use the aliasee for determining
7500 // thread-localness.
7501 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7502 GV = GA->resolveAliasedGlobal(false);
7503 DebugLoc dl = GA->getDebugLoc();
7504 SDValue Chain = DAG.getEntryNode();
7505
7506 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7507 // %gs:0x58 (64-bit).
7508 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7509 ? Type::getInt8PtrTy(*DAG.getContext(),
7510 256)
7511 : Type::getInt32PtrTy(*DAG.getContext(),
7512 257));
7513
7514 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7515 Subtarget->is64Bit()
7516 ? DAG.getIntPtrConstant(0x58)
7517 : DAG.getExternalSymbol("_tls_array",
7518 getPointerTy()),
7519 MachinePointerInfo(Ptr),
7520 false, false, false, 0);
7521
7522 // Load the _tls_index variable
7523 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7524 if (Subtarget->is64Bit())
7525 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7526 IDX, MachinePointerInfo(), MVT::i32,
7527 false, false, 0);
7528 else
7529 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7530 false, false, false, 0);
7531
7532 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007533 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007534 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7535
7536 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7537 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7538 false, false, false, 0);
7539
7540 // Get the offset of start of .tls section
7541 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7542 GA->getValueType(0),
7543 GA->getOffset(), X86II::MO_SECREL);
7544 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7545
7546 // The address of the thread local variable is the add of the thread
7547 // pointer with the offset of the variable.
7548 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007549 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007550
David Blaikie4d6ccb52012-01-20 21:51:11 +00007551 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007552}
7553
Evan Cheng0db9fe62006-04-25 20:13:52 +00007554
Chad Rosierb90d2a92012-01-03 23:19:12 +00007555/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7556/// and take a 2 x i32 value to shift plus a shift amount.
7557SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007558 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007559 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007560 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007561 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007562 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007563 SDValue ShOpLo = Op.getOperand(0);
7564 SDValue ShOpHi = Op.getOperand(1);
7565 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007566 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007568 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007569
Dan Gohman475871a2008-07-27 21:46:04 +00007570 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007571 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007572 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7573 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007574 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007575 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7576 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007577 }
Evan Chenge3413162006-01-09 18:33:28 +00007578
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7580 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007581 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007583
Dan Gohman475871a2008-07-27 21:46:04 +00007584 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007586 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7587 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007588
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007589 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007590 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7591 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007592 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007593 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7594 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007595 }
7596
Dan Gohman475871a2008-07-27 21:46:04 +00007597 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007598 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599}
Evan Chenga3195e82006-01-12 22:54:21 +00007600
Dan Gohmand858e902010-04-17 15:26:15 +00007601SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7602 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007603 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007604
Dale Johannesen0488fb62010-09-30 23:57:10 +00007605 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007606 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007607
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007609 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007610
Eli Friedman36df4992009-05-27 00:47:34 +00007611 // These are really Legal; return the operand so the caller accepts it as
7612 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007613 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007614 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007616 Subtarget->is64Bit()) {
7617 return Op;
7618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007619
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007620 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007621 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007623 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007624 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007625 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007626 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007627 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007628 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007629 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7630}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631
Owen Andersone50ed302009-08-10 22:56:29 +00007632SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007633 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007634 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007635 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007636 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007637 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007638 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007639 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007640 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007641 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007643
Chris Lattner492a43e2010-09-22 01:28:21 +00007644 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007645
Stuart Hastings84be9582011-06-02 15:57:11 +00007646 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7647 MachineMemOperand *MMO;
7648 if (FI) {
7649 int SSFI = FI->getIndex();
7650 MMO =
7651 DAG.getMachineFunction()
7652 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7653 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7654 } else {
7655 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7656 StackSlot = StackSlot.getOperand(1);
7657 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007658 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007659 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7660 X86ISD::FILD, DL,
7661 Tys, Ops, array_lengthof(Ops),
7662 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007664 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007665 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007666 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007667
7668 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7669 // shouldn't be necessary except that RFP cannot be live across
7670 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007671 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007672 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7673 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007674 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007676 SDValue Ops[] = {
7677 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7678 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007679 MachineMemOperand *MMO =
7680 DAG.getMachineFunction()
7681 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007682 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007683
Chris Lattner492a43e2010-09-22 01:28:21 +00007684 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7685 Ops, array_lengthof(Ops),
7686 Op.getValueType(), MMO);
7687 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007688 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007689 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007690 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007691
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692 return Result;
7693}
7694
Bill Wendling8b8a6362009-01-17 03:56:04 +00007695// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007696SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7697 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007698 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007699 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007700 movq %rax, %xmm0
7701 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7702 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7703 #ifdef __SSE3__
7704 haddpd %xmm0, %xmm0
7705 #else
7706 pshufd $0x4e, %xmm0, %xmm1
7707 addpd %xmm1, %xmm0
7708 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007709 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007710
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007711 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007712 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007713
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007714 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007715 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7716 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007717 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007718
Chris Lattner97484792012-01-25 09:56:22 +00007719 SmallVector<Constant*,2> CV1;
7720 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007721 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007722 CV1.push_back(
7723 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7724 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007725 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007726
Bill Wendling397ae212012-01-05 02:13:20 +00007727 // Load the 64-bit value into an XMM register.
7728 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7729 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007731 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007732 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007733 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7734 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7735 CLod0);
7736
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007738 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007739 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007740 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007742 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007743
Craig Topperd0a31172012-01-10 06:37:29 +00007744 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007745 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7746 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7747 } else {
7748 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7749 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7750 S2F, 0x4E, DAG);
7751 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7752 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7753 Sub);
7754 }
7755
7756 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007757 DAG.getIntPtrConstant(0));
7758}
7759
Bill Wendling8b8a6362009-01-17 03:56:04 +00007760// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007761SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7762 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007763 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007764 // FP constant to bias correct the final result.
7765 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007767
7768 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007770 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771
Eli Friedmanf3704762011-08-29 21:15:46 +00007772 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007773 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007774
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007776 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007777 DAG.getIntPtrConstant(0));
7778
7779 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007781 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007782 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007784 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007785 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 MVT::v2f64, Bias)));
7787 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007788 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007789 DAG.getIntPtrConstant(0));
7790
7791 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007793
7794 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007795 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007796
Craig Topper69947b92012-04-23 06:57:04 +00007797 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007798 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007799 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007800 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007801 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007802
7803 // Handle final rounding.
7804 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007805}
7806
Dan Gohmand858e902010-04-17 15:26:15 +00007807SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7808 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007809 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007810 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007811
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007812 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007813 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7814 // the optimization here.
7815 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007816 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007817
Owen Andersone50ed302009-08-10 22:56:29 +00007818 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007819 EVT DstVT = Op.getValueType();
7820 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007821 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007822 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007823 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007824 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007825 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007826
7827 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007829 if (SrcVT == MVT::i32) {
7830 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7831 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7832 getPointerTy(), StackSlot, WordOff);
7833 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007834 StackSlot, MachinePointerInfo(),
7835 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007836 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007837 OffsetSlot, MachinePointerInfo(),
7838 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007839 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7840 return Fild;
7841 }
7842
7843 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7844 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007845 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007846 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007847 // For i64 source, we need to add the appropriate power of 2 if the input
7848 // was negative. This is the same as the optimization in
7849 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7850 // we must be careful to do the computation in x87 extended precision, not
7851 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007852 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7853 MachineMemOperand *MMO =
7854 DAG.getMachineFunction()
7855 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7856 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007857
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007858 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7859 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007860 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7861 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007862
7863 APInt FF(32, 0x5F800000ULL);
7864
7865 // Check whether the sign bit is set.
7866 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7867 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7868 ISD::SETLT);
7869
7870 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7871 SDValue FudgePtr = DAG.getConstantPool(
7872 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7873 getPointerTy());
7874
7875 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7876 SDValue Zero = DAG.getIntPtrConstant(0);
7877 SDValue Four = DAG.getIntPtrConstant(4);
7878 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7879 Zero, Four);
7880 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7881
7882 // Load the value out, extending it from f32 to f80.
7883 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007884 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007885 FudgePtr, MachinePointerInfo::getConstantPool(),
7886 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007887 // Extend everything to 80 bits to force it to be done on x87.
7888 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7889 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007890}
7891
Dan Gohman475871a2008-07-27 21:46:04 +00007892std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007893FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007894 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007895
Owen Andersone50ed302009-08-10 22:56:29 +00007896 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007897
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007898 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007899 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7900 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007901 }
7902
Owen Anderson825b72b2009-08-11 20:47:22 +00007903 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7904 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007905 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007906
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007907 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007909 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007910 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007911 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007913 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007914 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007915
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007916 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7917 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007918 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007919 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007920 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007921 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007922
Evan Cheng0db9fe62006-04-25 20:13:52 +00007923 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007924 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7925 Opc = X86ISD::WIN_FTOL;
7926 else
7927 switch (DstTy.getSimpleVT().SimpleTy) {
7928 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7929 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7930 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7931 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7932 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007933
Dan Gohman475871a2008-07-27 21:46:04 +00007934 SDValue Chain = DAG.getEntryNode();
7935 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007936 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007937 // FIXME This causes a redundant load/store if the SSE-class value is already
7938 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007939 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007941 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007943 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007944 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007945 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007946 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007947 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007948
Chris Lattner492a43e2010-09-22 01:28:21 +00007949 MachineMemOperand *MMO =
7950 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7951 MachineMemOperand::MOLoad, MemSize, MemSize);
7952 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7953 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007954 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007955 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007956 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7957 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007958
Chris Lattner07290932010-09-22 01:05:16 +00007959 MachineMemOperand *MMO =
7960 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7961 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007962
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007963 if (Opc != X86ISD::WIN_FTOL) {
7964 // Build the FP_TO_INT*_IN_MEM
7965 SDValue Ops[] = { Chain, Value, StackSlot };
7966 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7967 Ops, 3, DstTy, MMO);
7968 return std::make_pair(FIST, StackSlot);
7969 } else {
7970 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7971 DAG.getVTList(MVT::Other, MVT::Glue),
7972 Chain, Value);
7973 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7974 MVT::i32, ftol.getValue(1));
7975 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7976 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007977 SDValue Ops[] = { eax, edx };
7978 SDValue pair = IsReplace
7979 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7980 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007981 return std::make_pair(pair, SDValue());
7982 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983}
7984
Dan Gohmand858e902010-04-17 15:26:15 +00007985SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7986 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007987 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007988 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007989
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007990 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7991 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007992 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007993 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7994 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007995
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007996 if (StackSlot.getNode())
7997 // Load the result.
7998 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7999 FIST, StackSlot, MachinePointerInfo(),
8000 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008001
8002 // The node is the result.
8003 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008004}
8005
Dan Gohmand858e902010-04-17 15:26:15 +00008006SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8007 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008008 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8009 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008010 SDValue FIST = Vals.first, StackSlot = Vals.second;
8011 assert(FIST.getNode() && "Unexpected failure");
8012
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008013 if (StackSlot.getNode())
8014 // Load the result.
8015 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8016 FIST, StackSlot, MachinePointerInfo(),
8017 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008018
8019 // The node is the result.
8020 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008021}
8022
Dan Gohmand858e902010-04-17 15:26:15 +00008023SDValue X86TargetLowering::LowerFABS(SDValue Op,
8024 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008025 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008026 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008027 EVT VT = Op.getValueType();
8028 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008029 if (VT.isVector())
8030 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008031 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008033 C = ConstantVector::getSplat(2,
8034 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008035 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008036 C = ConstantVector::getSplat(4,
8037 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008038 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008039 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008040 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008041 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008042 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008043 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008044}
8045
Dan Gohmand858e902010-04-17 15:26:15 +00008046SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008047 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008048 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008049 EVT VT = Op.getValueType();
8050 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008051 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8052 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008053 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008054 NumElts = VT.getVectorNumElements();
8055 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008056 Constant *C;
8057 if (EltVT == MVT::f64)
8058 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8059 else
8060 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8061 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008062 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008063 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008064 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008065 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008066 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008067 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008068 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008069 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008070 DAG.getNode(ISD::BITCAST, dl, XORVT,
8071 Op.getOperand(0)),
8072 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008073 }
Craig Topper69947b92012-04-23 06:57:04 +00008074
8075 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008076}
8077
Dan Gohmand858e902010-04-17 15:26:15 +00008078SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008079 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008080 SDValue Op0 = Op.getOperand(0);
8081 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008082 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008083 EVT VT = Op.getValueType();
8084 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008085
8086 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008087 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008088 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008089 SrcVT = VT;
8090 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008091 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008092 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008093 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008094 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008095 }
8096
8097 // At this point the operands and the result should have the same
8098 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008099
Evan Cheng68c47cb2007-01-05 07:55:56 +00008100 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008101 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008103 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8104 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008105 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008106 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8109 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008110 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008111 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008112 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008113 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008114 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008115 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008116 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008117
8118 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008119 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008120 // Op0 is MVT::f32, Op1 is MVT::f64.
8121 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8122 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8123 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008124 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008125 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008126 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008127 }
8128
Evan Cheng73d6cf12007-01-05 21:37:56 +00008129 // Clear first operand sign bit.
8130 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008131 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008132 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8133 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008134 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008135 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8138 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008139 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008140 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008141 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008142 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008143 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008144 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008145 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008146
8147 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008148 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008149}
8150
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008151SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8152 SDValue N0 = Op.getOperand(0);
8153 DebugLoc dl = Op.getDebugLoc();
8154 EVT VT = Op.getValueType();
8155
8156 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8157 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8158 DAG.getConstant(1, VT));
8159 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8160}
8161
Dan Gohman076aee32009-03-04 19:44:21 +00008162/// Emit nodes that will be selected as "test Op0,Op0", or something
8163/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008164SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008165 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008166 DebugLoc dl = Op.getDebugLoc();
8167
Dan Gohman31125812009-03-07 01:58:32 +00008168 // CF and OF aren't always set the way we want. Determine which
8169 // of these we need.
8170 bool NeedCF = false;
8171 bool NeedOF = false;
8172 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008173 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008174 case X86::COND_A: case X86::COND_AE:
8175 case X86::COND_B: case X86::COND_BE:
8176 NeedCF = true;
8177 break;
8178 case X86::COND_G: case X86::COND_GE:
8179 case X86::COND_L: case X86::COND_LE:
8180 case X86::COND_O: case X86::COND_NO:
8181 NeedOF = true;
8182 break;
Dan Gohman31125812009-03-07 01:58:32 +00008183 }
8184
Dan Gohman076aee32009-03-04 19:44:21 +00008185 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008186 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8187 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008188 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8189 // Emit a CMP with 0, which is the TEST pattern.
8190 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8191 DAG.getConstant(0, Op.getValueType()));
8192
8193 unsigned Opcode = 0;
8194 unsigned NumOperands = 0;
8195 switch (Op.getNode()->getOpcode()) {
8196 case ISD::ADD:
8197 // Due to an isel shortcoming, be conservative if this add is likely to be
8198 // selected as part of a load-modify-store instruction. When the root node
8199 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8200 // uses of other nodes in the match, such as the ADD in this case. This
8201 // leads to the ADD being left around and reselected, with the result being
8202 // two adds in the output. Alas, even if none our users are stores, that
8203 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8204 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8205 // climbing the DAG back to the root, and it doesn't seem to be worth the
8206 // effort.
8207 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008208 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8209 if (UI->getOpcode() != ISD::CopyToReg &&
8210 UI->getOpcode() != ISD::SETCC &&
8211 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008212 goto default_case;
8213
8214 if (ConstantSDNode *C =
8215 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8216 // An add of one will be selected as an INC.
8217 if (C->getAPIntValue() == 1) {
8218 Opcode = X86ISD::INC;
8219 NumOperands = 1;
8220 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008221 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008222
8223 // An add of negative one (subtract of one) will be selected as a DEC.
8224 if (C->getAPIntValue().isAllOnesValue()) {
8225 Opcode = X86ISD::DEC;
8226 NumOperands = 1;
8227 break;
8228 }
Dan Gohman076aee32009-03-04 19:44:21 +00008229 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008230
8231 // Otherwise use a regular EFLAGS-setting add.
8232 Opcode = X86ISD::ADD;
8233 NumOperands = 2;
8234 break;
8235 case ISD::AND: {
8236 // If the primary and result isn't used, don't bother using X86ISD::AND,
8237 // because a TEST instruction will be better.
8238 bool NonFlagUse = false;
8239 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8240 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8241 SDNode *User = *UI;
8242 unsigned UOpNo = UI.getOperandNo();
8243 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8244 // Look pass truncate.
8245 UOpNo = User->use_begin().getOperandNo();
8246 User = *User->use_begin();
8247 }
8248
8249 if (User->getOpcode() != ISD::BRCOND &&
8250 User->getOpcode() != ISD::SETCC &&
8251 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8252 NonFlagUse = true;
8253 break;
8254 }
Dan Gohman076aee32009-03-04 19:44:21 +00008255 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008256
8257 if (!NonFlagUse)
8258 break;
8259 }
8260 // FALL THROUGH
8261 case ISD::SUB:
8262 case ISD::OR:
8263 case ISD::XOR:
8264 // Due to the ISEL shortcoming noted above, be conservative if this op is
8265 // likely to be selected as part of a load-modify-store instruction.
8266 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8267 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8268 if (UI->getOpcode() == ISD::STORE)
8269 goto default_case;
8270
8271 // Otherwise use a regular EFLAGS-setting instruction.
8272 switch (Op.getNode()->getOpcode()) {
8273 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008274 case ISD::SUB:
8275 // If the only use of SUB is EFLAGS, use CMP instead.
8276 if (Op.hasOneUse())
8277 Opcode = X86ISD::CMP;
8278 else
8279 Opcode = X86ISD::SUB;
8280 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008281 case ISD::OR: Opcode = X86ISD::OR; break;
8282 case ISD::XOR: Opcode = X86ISD::XOR; break;
8283 case ISD::AND: Opcode = X86ISD::AND; break;
8284 }
8285
8286 NumOperands = 2;
8287 break;
8288 case X86ISD::ADD:
8289 case X86ISD::SUB:
8290 case X86ISD::INC:
8291 case X86ISD::DEC:
8292 case X86ISD::OR:
8293 case X86ISD::XOR:
8294 case X86ISD::AND:
8295 return SDValue(Op.getNode(), 1);
8296 default:
8297 default_case:
8298 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008299 }
8300
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008301 if (Opcode == 0)
8302 // Emit a CMP with 0, which is the TEST pattern.
8303 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8304 DAG.getConstant(0, Op.getValueType()));
8305
Manman Ren87253c22012-06-07 00:42:47 +00008306 if (Opcode == X86ISD::CMP) {
8307 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8308 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008309 // We can't replace usage of SUB with CMP.
8310 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008311 return SDValue(New.getNode(), 0);
8312 }
8313
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008314 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8315 SmallVector<SDValue, 4> Ops;
8316 for (unsigned i = 0; i != NumOperands; ++i)
8317 Ops.push_back(Op.getOperand(i));
8318
8319 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8320 DAG.ReplaceAllUsesWith(Op, New);
8321 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008322}
8323
8324/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8325/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008326SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008327 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8329 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008330 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008331
8332 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008333 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008334}
8335
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008336/// Convert a comparison if required by the subtarget.
8337SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8338 SelectionDAG &DAG) const {
8339 // If the subtarget does not support the FUCOMI instruction, floating-point
8340 // comparisons have to be converted.
8341 if (Subtarget->hasCMov() ||
8342 Cmp.getOpcode() != X86ISD::CMP ||
8343 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8344 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8345 return Cmp;
8346
8347 // The instruction selector will select an FUCOM instruction instead of
8348 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8349 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8350 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8351 DebugLoc dl = Cmp.getDebugLoc();
8352 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8353 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8354 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8355 DAG.getConstant(8, MVT::i8));
8356 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8357 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8358}
8359
Evan Chengd40d03e2010-01-06 19:38:29 +00008360/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8361/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008362SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8363 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008364 SDValue Op0 = And.getOperand(0);
8365 SDValue Op1 = And.getOperand(1);
8366 if (Op0.getOpcode() == ISD::TRUNCATE)
8367 Op0 = Op0.getOperand(0);
8368 if (Op1.getOpcode() == ISD::TRUNCATE)
8369 Op1 = Op1.getOperand(0);
8370
Evan Chengd40d03e2010-01-06 19:38:29 +00008371 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008372 if (Op1.getOpcode() == ISD::SHL)
8373 std::swap(Op0, Op1);
8374 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008375 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8376 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008377 // If we looked past a truncate, check that it's only truncating away
8378 // known zeros.
8379 unsigned BitWidth = Op0.getValueSizeInBits();
8380 unsigned AndBitWidth = And.getValueSizeInBits();
8381 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008382 APInt Zeros, Ones;
8383 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008384 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8385 return SDValue();
8386 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008387 LHS = Op1;
8388 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008389 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008390 } else if (Op1.getOpcode() == ISD::Constant) {
8391 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008392 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008393 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008394
8395 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008396 LHS = AndLHS.getOperand(0);
8397 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008398 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008399
8400 // Use BT if the immediate can't be encoded in a TEST instruction.
8401 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8402 LHS = AndLHS;
8403 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8404 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008405 }
Evan Cheng0488db92007-09-25 01:57:46 +00008406
Evan Chengd40d03e2010-01-06 19:38:29 +00008407 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008408 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008409 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008410 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008411 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008412 // Also promote i16 to i32 for performance / code size reason.
8413 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008414 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008415 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008416
Evan Chengd40d03e2010-01-06 19:38:29 +00008417 // If the operand types disagree, extend the shift amount to match. Since
8418 // BT ignores high bits (like shifts) we can use anyextend.
8419 if (LHS.getValueType() != RHS.getValueType())
8420 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008421
Evan Chengd40d03e2010-01-06 19:38:29 +00008422 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8423 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8424 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8425 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008426 }
8427
Evan Cheng54de3ea2010-01-05 06:52:31 +00008428 return SDValue();
8429}
8430
Dan Gohmand858e902010-04-17 15:26:15 +00008431SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008432
8433 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8434
Evan Cheng54de3ea2010-01-05 06:52:31 +00008435 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8436 SDValue Op0 = Op.getOperand(0);
8437 SDValue Op1 = Op.getOperand(1);
8438 DebugLoc dl = Op.getDebugLoc();
8439 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8440
8441 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008442 // Lower (X & (1 << N)) == 0 to BT(X, N).
8443 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8444 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008445 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008446 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008447 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008448 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8449 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8450 if (NewSetCC.getNode())
8451 return NewSetCC;
8452 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008453
Chris Lattner481eebc2010-12-19 21:23:48 +00008454 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8455 // these.
8456 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008457 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008458 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8459 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008460
Chris Lattner481eebc2010-12-19 21:23:48 +00008461 // If the input is a setcc, then reuse the input setcc or use a new one with
8462 // the inverted condition.
8463 if (Op0.getOpcode() == X86ISD::SETCC) {
8464 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8465 bool Invert = (CC == ISD::SETNE) ^
8466 cast<ConstantSDNode>(Op1)->isNullValue();
8467 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008468
Evan Cheng2c755ba2010-02-27 07:36:59 +00008469 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008470 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8471 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8472 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008473 }
8474
Evan Chenge5b51ac2010-04-17 06:13:15 +00008475 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008476 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008477 if (X86CC == X86::COND_INVALID)
8478 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008479
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008480 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008481 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008482 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008483 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008484}
8485
Craig Topper89af15e2011-09-18 08:03:58 +00008486// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008487// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008488static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008489 EVT VT = Op.getValueType();
8490
Duncan Sands28b77e92011-09-06 19:07:46 +00008491 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008492 "Unsupported value type for operation");
8493
Craig Topper66ddd152012-04-27 22:54:43 +00008494 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008495 DebugLoc dl = Op.getDebugLoc();
8496 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008497
8498 // Extract the LHS vectors
8499 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008500 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8501 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008502
8503 // Extract the RHS vectors
8504 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008505 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8506 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008507
8508 // Issue the operation on the smaller types and concatenate the result back
8509 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8510 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8511 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8512 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8513 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8514}
8515
8516
Dan Gohmand858e902010-04-17 15:26:15 +00008517SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008518 SDValue Cond;
8519 SDValue Op0 = Op.getOperand(0);
8520 SDValue Op1 = Op.getOperand(1);
8521 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008522 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008523 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8524 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008525 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008526
8527 if (isFP) {
8528 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008529 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008530 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008531
Nate Begeman30a0de92008-07-17 16:51:19 +00008532 bool Swap = false;
8533
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008534 // SSE Condition code mapping:
8535 // 0 - EQ
8536 // 1 - LT
8537 // 2 - LE
8538 // 3 - UNORD
8539 // 4 - NEQ
8540 // 5 - NLT
8541 // 6 - NLE
8542 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008543 switch (SetCCOpcode) {
8544 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008545 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008546 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008547 case ISD::SETOGT:
8548 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008549 case ISD::SETLT:
8550 case ISD::SETOLT: SSECC = 1; break;
8551 case ISD::SETOGE:
8552 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008553 case ISD::SETLE:
8554 case ISD::SETOLE: SSECC = 2; break;
8555 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008556 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008557 case ISD::SETNE: SSECC = 4; break;
8558 case ISD::SETULE: Swap = true;
8559 case ISD::SETUGE: SSECC = 5; break;
8560 case ISD::SETULT: Swap = true;
8561 case ISD::SETUGT: SSECC = 6; break;
8562 case ISD::SETO: SSECC = 7; break;
8563 }
8564 if (Swap)
8565 std::swap(Op0, Op1);
8566
Nate Begemanfb8ead02008-07-25 19:05:58 +00008567 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008568 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008569 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008570 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008571 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8572 DAG.getConstant(3, MVT::i8));
8573 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8574 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008575 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008576 }
8577 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008578 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008579 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8580 DAG.getConstant(7, MVT::i8));
8581 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8582 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008583 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008584 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008585 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008586 }
8587 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008588 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8589 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008590 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008591
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008592 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008593 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008594 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008595
Nate Begeman30a0de92008-07-17 16:51:19 +00008596 // We are handling one of the integer comparisons here. Since SSE only has
8597 // GT and EQ comparisons for integer, swapping operands and multiple
8598 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008599 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008600 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008601
Nate Begeman30a0de92008-07-17 16:51:19 +00008602 switch (SetCCOpcode) {
8603 default: break;
8604 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008605 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008606 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008607 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008608 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008609 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008610 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008611 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008613 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008614 }
8615 if (Swap)
8616 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008617
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008618 // Check that the operation in question is available (most are plain SSE2,
8619 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008620 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008621 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008622 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008623 return SDValue();
8624
Nate Begeman30a0de92008-07-17 16:51:19 +00008625 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8626 // bits of the inputs before performing those operations.
8627 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008628 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008629 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8630 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008631 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008632 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8633 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008634 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8635 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008637
Dale Johannesenace16102009-02-03 19:33:06 +00008638 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008639
8640 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008641 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008642 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008643
Nate Begeman30a0de92008-07-17 16:51:19 +00008644 return Result;
8645}
Evan Cheng0488db92007-09-25 01:57:46 +00008646
Evan Cheng370e5342008-12-03 08:38:43 +00008647// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008648static bool isX86LogicalCmp(SDValue Op) {
8649 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008650 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8651 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008652 return true;
8653 if (Op.getResNo() == 1 &&
8654 (Opc == X86ISD::ADD ||
8655 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008656 Opc == X86ISD::ADC ||
8657 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008658 Opc == X86ISD::SMUL ||
8659 Opc == X86ISD::UMUL ||
8660 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008661 Opc == X86ISD::DEC ||
8662 Opc == X86ISD::OR ||
8663 Opc == X86ISD::XOR ||
8664 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008665 return true;
8666
Chris Lattner9637d5b2010-12-05 07:49:54 +00008667 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8668 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008669
Dan Gohman076aee32009-03-04 19:44:21 +00008670 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008671}
8672
Chris Lattnera2b56002010-12-05 01:23:24 +00008673static bool isZero(SDValue V) {
8674 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8675 return C && C->isNullValue();
8676}
8677
Chris Lattner96908b12010-12-05 02:00:51 +00008678static bool isAllOnes(SDValue V) {
8679 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8680 return C && C->isAllOnesValue();
8681}
8682
Dan Gohmand858e902010-04-17 15:26:15 +00008683SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008684 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008685 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008686 SDValue Op1 = Op.getOperand(1);
8687 SDValue Op2 = Op.getOperand(2);
8688 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008689 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008690
Dan Gohman1a492952009-10-20 16:22:37 +00008691 if (Cond.getOpcode() == ISD::SETCC) {
8692 SDValue NewCond = LowerSETCC(Cond, DAG);
8693 if (NewCond.getNode())
8694 Cond = NewCond;
8695 }
Evan Cheng734503b2006-09-11 02:19:56 +00008696
Manman Ren769ea2f2012-05-01 17:16:15 +00008697 // Handle the following cases related to max and min:
8698 // (a > b) ? (a-b) : 0
8699 // (a >= b) ? (a-b) : 0
8700 // (b < a) ? (a-b) : 0
8701 // (b <= a) ? (a-b) : 0
8702 // Comparison is removed to use EFLAGS from SUB.
8703 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8704 if (Cond.getOpcode() == X86ISD::SETCC &&
8705 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8706 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8707 C->getAPIntValue() == 0) {
8708 SDValue Cmp = Cond.getOperand(1);
8709 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8710 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8711 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8712 (CC == X86::COND_G || CC == X86::COND_GE ||
8713 CC == X86::COND_A || CC == X86::COND_AE)) ||
8714 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8715 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8716 (CC == X86::COND_L || CC == X86::COND_LE ||
8717 CC == X86::COND_B || CC == X86::COND_BE))) {
8718
8719 if (Op1.getOpcode() == ISD::SUB) {
8720 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8721 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8722 Op1.getOperand(0), Op1.getOperand(1));
8723 DAG.ReplaceAllUsesWith(Op1, New);
8724 Op1 = New;
8725 }
8726
8727 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8728 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8729 CC == X86::COND_L ||
8730 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8731 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8732 SDValue(Op1.getNode(), 1) };
8733 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8734 }
8735 }
8736
Chris Lattnera2b56002010-12-05 01:23:24 +00008737 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008738 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008739 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008740 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008741 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008742 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8743 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008744 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008745
Chris Lattnera2b56002010-12-05 01:23:24 +00008746 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008747
8748 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008749 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8750 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008751
8752 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008753 // Apply further optimizations for special cases
8754 // (select (x != 0), -1, 0) -> neg & sbb
8755 // (select (x == 0), 0, -1) -> neg & sbb
8756 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8757 if (YC->isNullValue() &&
8758 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8759 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8760 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8761 DAG.getConstant(0, CmpOp0.getValueType()),
8762 CmpOp0);
8763 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8764 DAG.getConstant(X86::COND_B, MVT::i8),
8765 SDValue(Neg.getNode(), 1));
8766 return Res;
8767 }
8768
Chris Lattnera2b56002010-12-05 01:23:24 +00008769 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8770 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008771 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008772
Chris Lattner96908b12010-12-05 02:00:51 +00008773 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008774 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8775 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008776
Chris Lattner96908b12010-12-05 02:00:51 +00008777 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8778 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008779
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008780 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008781 if (N2C == 0 || !N2C->isNullValue())
8782 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8783 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008784 }
8785 }
8786
Chris Lattnera2b56002010-12-05 01:23:24 +00008787 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008788 if (Cond.getOpcode() == ISD::AND &&
8789 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8790 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008791 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008792 Cond = Cond.getOperand(0);
8793 }
8794
Evan Cheng3f41d662007-10-08 22:16:29 +00008795 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8796 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008797 unsigned CondOpcode = Cond.getOpcode();
8798 if (CondOpcode == X86ISD::SETCC ||
8799 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008800 CC = Cond.getOperand(0);
8801
Dan Gohman475871a2008-07-27 21:46:04 +00008802 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008803 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008804 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008805
Evan Cheng3f41d662007-10-08 22:16:29 +00008806 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008807 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008808 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008809 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008810
Chris Lattnerd1980a52009-03-12 06:52:53 +00008811 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8812 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008813 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008814 addTest = false;
8815 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008816 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8817 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8818 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8819 Cond.getOperand(0).getValueType() != MVT::i8)) {
8820 SDValue LHS = Cond.getOperand(0);
8821 SDValue RHS = Cond.getOperand(1);
8822 unsigned X86Opcode;
8823 unsigned X86Cond;
8824 SDVTList VTs;
8825 switch (CondOpcode) {
8826 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8827 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8828 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8829 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8830 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8831 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8832 default: llvm_unreachable("unexpected overflowing operator");
8833 }
8834 if (CondOpcode == ISD::UMULO)
8835 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8836 MVT::i32);
8837 else
8838 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8839
8840 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8841
8842 if (CondOpcode == ISD::UMULO)
8843 Cond = X86Op.getValue(2);
8844 else
8845 Cond = X86Op.getValue(1);
8846
8847 CC = DAG.getConstant(X86Cond, MVT::i8);
8848 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008849 }
8850
8851 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008852 // Look pass the truncate.
8853 if (Cond.getOpcode() == ISD::TRUNCATE)
8854 Cond = Cond.getOperand(0);
8855
8856 // We know the result of AND is compared against zero. Try to match
8857 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008858 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008859 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008860 if (NewSetCC.getNode()) {
8861 CC = NewSetCC.getOperand(0);
8862 Cond = NewSetCC.getOperand(1);
8863 addTest = false;
8864 }
8865 }
8866 }
8867
8868 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008869 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008870 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008871 }
8872
Benjamin Kramere915ff32010-12-22 23:09:28 +00008873 // a < b ? -1 : 0 -> RES = ~setcc_carry
8874 // a < b ? 0 : -1 -> RES = setcc_carry
8875 // a >= b ? -1 : 0 -> RES = setcc_carry
8876 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8877 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008878 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008879 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8880
8881 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8882 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8883 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8884 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8885 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8886 return DAG.getNOT(DL, Res, Res.getValueType());
8887 return Res;
8888 }
8889 }
8890
Evan Cheng0488db92007-09-25 01:57:46 +00008891 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8892 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008893 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008894 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008895 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008896}
8897
Evan Cheng370e5342008-12-03 08:38:43 +00008898// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8899// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8900// from the AND / OR.
8901static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8902 Opc = Op.getOpcode();
8903 if (Opc != ISD::OR && Opc != ISD::AND)
8904 return false;
8905 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8906 Op.getOperand(0).hasOneUse() &&
8907 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8908 Op.getOperand(1).hasOneUse());
8909}
8910
Evan Cheng961d6d42009-02-02 08:19:07 +00008911// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8912// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008913static bool isXor1OfSetCC(SDValue Op) {
8914 if (Op.getOpcode() != ISD::XOR)
8915 return false;
8916 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8917 if (N1C && N1C->getAPIntValue() == 1) {
8918 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8919 Op.getOperand(0).hasOneUse();
8920 }
8921 return false;
8922}
8923
Dan Gohmand858e902010-04-17 15:26:15 +00008924SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008925 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008926 SDValue Chain = Op.getOperand(0);
8927 SDValue Cond = Op.getOperand(1);
8928 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008929 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008930 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008931 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008932
Dan Gohman1a492952009-10-20 16:22:37 +00008933 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008934 // Check for setcc([su]{add,sub,mul}o == 0).
8935 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8936 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8937 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8938 Cond.getOperand(0).getResNo() == 1 &&
8939 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8940 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8941 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8942 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8943 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8944 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8945 Inverted = true;
8946 Cond = Cond.getOperand(0);
8947 } else {
8948 SDValue NewCond = LowerSETCC(Cond, DAG);
8949 if (NewCond.getNode())
8950 Cond = NewCond;
8951 }
Dan Gohman1a492952009-10-20 16:22:37 +00008952 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008953#if 0
8954 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008955 else if (Cond.getOpcode() == X86ISD::ADD ||
8956 Cond.getOpcode() == X86ISD::SUB ||
8957 Cond.getOpcode() == X86ISD::SMUL ||
8958 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008959 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008960#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008961
Evan Chengad9c0a32009-12-15 00:53:42 +00008962 // Look pass (and (setcc_carry (cmp ...)), 1).
8963 if (Cond.getOpcode() == ISD::AND &&
8964 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8965 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008966 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008967 Cond = Cond.getOperand(0);
8968 }
8969
Evan Cheng3f41d662007-10-08 22:16:29 +00008970 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8971 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008972 unsigned CondOpcode = Cond.getOpcode();
8973 if (CondOpcode == X86ISD::SETCC ||
8974 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008975 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008976
Dan Gohman475871a2008-07-27 21:46:04 +00008977 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008978 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008979 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008980 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008981 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008982 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008983 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008984 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008985 default: break;
8986 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008987 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008988 // These can only come from an arithmetic instruction with overflow,
8989 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008990 Cond = Cond.getNode()->getOperand(1);
8991 addTest = false;
8992 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008993 }
Evan Cheng0488db92007-09-25 01:57:46 +00008994 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008995 }
8996 CondOpcode = Cond.getOpcode();
8997 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8998 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8999 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9000 Cond.getOperand(0).getValueType() != MVT::i8)) {
9001 SDValue LHS = Cond.getOperand(0);
9002 SDValue RHS = Cond.getOperand(1);
9003 unsigned X86Opcode;
9004 unsigned X86Cond;
9005 SDVTList VTs;
9006 switch (CondOpcode) {
9007 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9008 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9009 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9010 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9011 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9012 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9013 default: llvm_unreachable("unexpected overflowing operator");
9014 }
9015 if (Inverted)
9016 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9017 if (CondOpcode == ISD::UMULO)
9018 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9019 MVT::i32);
9020 else
9021 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9022
9023 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9024
9025 if (CondOpcode == ISD::UMULO)
9026 Cond = X86Op.getValue(2);
9027 else
9028 Cond = X86Op.getValue(1);
9029
9030 CC = DAG.getConstant(X86Cond, MVT::i8);
9031 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009032 } else {
9033 unsigned CondOpc;
9034 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9035 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009036 if (CondOpc == ISD::OR) {
9037 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9038 // two branches instead of an explicit OR instruction with a
9039 // separate test.
9040 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009041 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009042 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009043 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009044 Chain, Dest, CC, Cmp);
9045 CC = Cond.getOperand(1).getOperand(0);
9046 Cond = Cmp;
9047 addTest = false;
9048 }
9049 } else { // ISD::AND
9050 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9051 // two branches instead of an explicit AND instruction with a
9052 // separate test. However, we only do this if this block doesn't
9053 // have a fall-through edge, because this requires an explicit
9054 // jmp when the condition is false.
9055 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009056 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009057 Op.getNode()->hasOneUse()) {
9058 X86::CondCode CCode =
9059 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9060 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009061 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009062 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009063 // Look for an unconditional branch following this conditional branch.
9064 // We need this because we need to reverse the successors in order
9065 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009066 if (User->getOpcode() == ISD::BR) {
9067 SDValue FalseBB = User->getOperand(1);
9068 SDNode *NewBR =
9069 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009070 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009071 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009072 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009073
Dale Johannesene4d209d2009-02-03 20:21:25 +00009074 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009075 Chain, Dest, CC, Cmp);
9076 X86::CondCode CCode =
9077 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9078 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009079 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009080 Cond = Cmp;
9081 addTest = false;
9082 }
9083 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009084 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009085 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9086 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9087 // It should be transformed during dag combiner except when the condition
9088 // is set by a arithmetics with overflow node.
9089 X86::CondCode CCode =
9090 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9091 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009092 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009093 Cond = Cond.getOperand(0).getOperand(1);
9094 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009095 } else if (Cond.getOpcode() == ISD::SETCC &&
9096 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9097 // For FCMP_OEQ, we can emit
9098 // two branches instead of an explicit AND instruction with a
9099 // separate test. However, we only do this if this block doesn't
9100 // have a fall-through edge, because this requires an explicit
9101 // jmp when the condition is false.
9102 if (Op.getNode()->hasOneUse()) {
9103 SDNode *User = *Op.getNode()->use_begin();
9104 // Look for an unconditional branch following this conditional branch.
9105 // We need this because we need to reverse the successors in order
9106 // to implement FCMP_OEQ.
9107 if (User->getOpcode() == ISD::BR) {
9108 SDValue FalseBB = User->getOperand(1);
9109 SDNode *NewBR =
9110 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9111 assert(NewBR == User);
9112 (void)NewBR;
9113 Dest = FalseBB;
9114
9115 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9116 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009117 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009118 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9119 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9120 Chain, Dest, CC, Cmp);
9121 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9122 Cond = Cmp;
9123 addTest = false;
9124 }
9125 }
9126 } else if (Cond.getOpcode() == ISD::SETCC &&
9127 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9128 // For FCMP_UNE, we can emit
9129 // two branches instead of an explicit AND instruction with a
9130 // separate test. However, we only do this if this block doesn't
9131 // have a fall-through edge, because this requires an explicit
9132 // jmp when the condition is false.
9133 if (Op.getNode()->hasOneUse()) {
9134 SDNode *User = *Op.getNode()->use_begin();
9135 // Look for an unconditional branch following this conditional branch.
9136 // We need this because we need to reverse the successors in order
9137 // to implement FCMP_UNE.
9138 if (User->getOpcode() == ISD::BR) {
9139 SDValue FalseBB = User->getOperand(1);
9140 SDNode *NewBR =
9141 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9142 assert(NewBR == User);
9143 (void)NewBR;
9144
9145 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9146 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009147 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009148 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9149 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9150 Chain, Dest, CC, Cmp);
9151 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9152 Cond = Cmp;
9153 addTest = false;
9154 Dest = FalseBB;
9155 }
9156 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009157 }
Evan Cheng0488db92007-09-25 01:57:46 +00009158 }
9159
9160 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009161 // Look pass the truncate.
9162 if (Cond.getOpcode() == ISD::TRUNCATE)
9163 Cond = Cond.getOperand(0);
9164
9165 // We know the result of AND is compared against zero. Try to match
9166 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009167 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009168 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9169 if (NewSetCC.getNode()) {
9170 CC = NewSetCC.getOperand(0);
9171 Cond = NewSetCC.getOperand(1);
9172 addTest = false;
9173 }
9174 }
9175 }
9176
9177 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009178 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009179 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009180 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009181 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009182 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009183 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009184}
9185
Anton Korobeynikove060b532007-04-17 19:34:00 +00009186
9187// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9188// Calls to _alloca is needed to probe the stack when allocating more than 4k
9189// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9190// that the guard pages used by the OS virtual memory manager are allocated in
9191// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009192SDValue
9193X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009194 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009195 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009196 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009197 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009198 "are being used");
9199 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009200 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009201
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009202 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009203 SDValue Chain = Op.getOperand(0);
9204 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009205 // FIXME: Ensure alignment here
9206
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009207 bool Is64Bit = Subtarget->is64Bit();
9208 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009209
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009210 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009211 MachineFunction &MF = DAG.getMachineFunction();
9212 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009213
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009214 if (Is64Bit) {
9215 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009216 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009217 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009218
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009219 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009220 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009221 if (I->hasNestAttr())
9222 report_fatal_error("Cannot use segmented stacks with functions that "
9223 "have nested arguments.");
9224 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009225
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009226 const TargetRegisterClass *AddrRegClass =
9227 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9228 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9229 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9230 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9231 DAG.getRegister(Vreg, SPTy));
9232 SDValue Ops1[2] = { Value, Chain };
9233 return DAG.getMergeValues(Ops1, 2, dl);
9234 } else {
9235 SDValue Flag;
9236 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009237
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009238 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9239 Flag = Chain.getValue(1);
9240 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009241
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009242 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9243 Flag = Chain.getValue(1);
9244
9245 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9246
9247 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9248 return DAG.getMergeValues(Ops1, 2, dl);
9249 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009250}
9251
Dan Gohmand858e902010-04-17 15:26:15 +00009252SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009253 MachineFunction &MF = DAG.getMachineFunction();
9254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9255
Dan Gohman69de1932008-02-06 22:27:42 +00009256 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009257 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009258
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009259 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009260 // vastart just stores the address of the VarArgsFrameIndex slot into the
9261 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009262 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9263 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009264 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9265 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009266 }
9267
9268 // __va_list_tag:
9269 // gp_offset (0 - 6 * 8)
9270 // fp_offset (48 - 48 + 8 * 16)
9271 // overflow_arg_area (point to parameters coming in memory).
9272 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009273 SmallVector<SDValue, 8> MemOps;
9274 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009275 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009276 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009277 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9278 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009279 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009280 MemOps.push_back(Store);
9281
9282 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009283 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009284 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009285 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009286 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9287 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009288 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009289 MemOps.push_back(Store);
9290
9291 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009292 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009293 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009294 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9295 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009296 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9297 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009298 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009299 MemOps.push_back(Store);
9300
9301 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009302 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009303 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009304 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9305 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009306 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9307 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009308 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009309 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009310 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009311}
9312
Dan Gohmand858e902010-04-17 15:26:15 +00009313SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009314 assert(Subtarget->is64Bit() &&
9315 "LowerVAARG only handles 64-bit va_arg!");
9316 assert((Subtarget->isTargetLinux() ||
9317 Subtarget->isTargetDarwin()) &&
9318 "Unhandled target in LowerVAARG");
9319 assert(Op.getNode()->getNumOperands() == 4);
9320 SDValue Chain = Op.getOperand(0);
9321 SDValue SrcPtr = Op.getOperand(1);
9322 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9323 unsigned Align = Op.getConstantOperandVal(3);
9324 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009325
Dan Gohman320afb82010-10-12 18:00:49 +00009326 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009327 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009328 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9329 uint8_t ArgMode;
9330
9331 // Decide which area this value should be read from.
9332 // TODO: Implement the AMD64 ABI in its entirety. This simple
9333 // selection mechanism works only for the basic types.
9334 if (ArgVT == MVT::f80) {
9335 llvm_unreachable("va_arg for f80 not yet implemented");
9336 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9337 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9338 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9339 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9340 } else {
9341 llvm_unreachable("Unhandled argument type in LowerVAARG");
9342 }
9343
9344 if (ArgMode == 2) {
9345 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009346 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009347 !(DAG.getMachineFunction()
9348 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009349 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009350 }
9351
9352 // Insert VAARG_64 node into the DAG
9353 // VAARG_64 returns two values: Variable Argument Address, Chain
9354 SmallVector<SDValue, 11> InstOps;
9355 InstOps.push_back(Chain);
9356 InstOps.push_back(SrcPtr);
9357 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9358 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9359 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9360 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9361 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9362 VTs, &InstOps[0], InstOps.size(),
9363 MVT::i64,
9364 MachinePointerInfo(SV),
9365 /*Align=*/0,
9366 /*Volatile=*/false,
9367 /*ReadMem=*/true,
9368 /*WriteMem=*/true);
9369 Chain = VAARG.getValue(1);
9370
9371 // Load the next argument and return it
9372 return DAG.getLoad(ArgVT, dl,
9373 Chain,
9374 VAARG,
9375 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009376 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009377}
9378
Dan Gohmand858e902010-04-17 15:26:15 +00009379SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009380 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009381 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009382 SDValue Chain = Op.getOperand(0);
9383 SDValue DstPtr = Op.getOperand(1);
9384 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009385 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9386 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009387 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009388
Chris Lattnere72f2022010-09-21 05:40:29 +00009389 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009390 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009391 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009392 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009393}
9394
Craig Topper80e46362012-01-23 06:16:53 +00009395// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9396// may or may not be a constant. Takes immediate version of shift as input.
9397static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9398 SDValue SrcOp, SDValue ShAmt,
9399 SelectionDAG &DAG) {
9400 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9401
9402 if (isa<ConstantSDNode>(ShAmt)) {
9403 switch (Opc) {
9404 default: llvm_unreachable("Unknown target vector shift node");
9405 case X86ISD::VSHLI:
9406 case X86ISD::VSRLI:
9407 case X86ISD::VSRAI:
9408 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9409 }
9410 }
9411
9412 // Change opcode to non-immediate version
9413 switch (Opc) {
9414 default: llvm_unreachable("Unknown target vector shift node");
9415 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9416 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9417 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9418 }
9419
9420 // Need to build a vector containing shift amount
9421 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9422 SDValue ShOps[4];
9423 ShOps[0] = ShAmt;
9424 ShOps[1] = DAG.getConstant(0, MVT::i32);
9425 ShOps[2] = DAG.getUNDEF(MVT::i32);
9426 ShOps[3] = DAG.getUNDEF(MVT::i32);
9427 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9428 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9429 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9430}
9431
Dan Gohman475871a2008-07-27 21:46:04 +00009432SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009433X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009434 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009435 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009436 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009437 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009438 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009439 case Intrinsic::x86_sse_comieq_ss:
9440 case Intrinsic::x86_sse_comilt_ss:
9441 case Intrinsic::x86_sse_comile_ss:
9442 case Intrinsic::x86_sse_comigt_ss:
9443 case Intrinsic::x86_sse_comige_ss:
9444 case Intrinsic::x86_sse_comineq_ss:
9445 case Intrinsic::x86_sse_ucomieq_ss:
9446 case Intrinsic::x86_sse_ucomilt_ss:
9447 case Intrinsic::x86_sse_ucomile_ss:
9448 case Intrinsic::x86_sse_ucomigt_ss:
9449 case Intrinsic::x86_sse_ucomige_ss:
9450 case Intrinsic::x86_sse_ucomineq_ss:
9451 case Intrinsic::x86_sse2_comieq_sd:
9452 case Intrinsic::x86_sse2_comilt_sd:
9453 case Intrinsic::x86_sse2_comile_sd:
9454 case Intrinsic::x86_sse2_comigt_sd:
9455 case Intrinsic::x86_sse2_comige_sd:
9456 case Intrinsic::x86_sse2_comineq_sd:
9457 case Intrinsic::x86_sse2_ucomieq_sd:
9458 case Intrinsic::x86_sse2_ucomilt_sd:
9459 case Intrinsic::x86_sse2_ucomile_sd:
9460 case Intrinsic::x86_sse2_ucomigt_sd:
9461 case Intrinsic::x86_sse2_ucomige_sd:
9462 case Intrinsic::x86_sse2_ucomineq_sd: {
9463 unsigned Opc = 0;
9464 ISD::CondCode CC = ISD::SETCC_INVALID;
9465 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009466 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009467 case Intrinsic::x86_sse_comieq_ss:
9468 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009469 Opc = X86ISD::COMI;
9470 CC = ISD::SETEQ;
9471 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009472 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009473 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009474 Opc = X86ISD::COMI;
9475 CC = ISD::SETLT;
9476 break;
9477 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009478 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009479 Opc = X86ISD::COMI;
9480 CC = ISD::SETLE;
9481 break;
9482 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009483 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009484 Opc = X86ISD::COMI;
9485 CC = ISD::SETGT;
9486 break;
9487 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009488 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009489 Opc = X86ISD::COMI;
9490 CC = ISD::SETGE;
9491 break;
9492 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009493 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009494 Opc = X86ISD::COMI;
9495 CC = ISD::SETNE;
9496 break;
9497 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009498 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009499 Opc = X86ISD::UCOMI;
9500 CC = ISD::SETEQ;
9501 break;
9502 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009503 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009504 Opc = X86ISD::UCOMI;
9505 CC = ISD::SETLT;
9506 break;
9507 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009508 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009509 Opc = X86ISD::UCOMI;
9510 CC = ISD::SETLE;
9511 break;
9512 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009513 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009514 Opc = X86ISD::UCOMI;
9515 CC = ISD::SETGT;
9516 break;
9517 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009518 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009519 Opc = X86ISD::UCOMI;
9520 CC = ISD::SETGE;
9521 break;
9522 case Intrinsic::x86_sse_ucomineq_ss:
9523 case Intrinsic::x86_sse2_ucomineq_sd:
9524 Opc = X86ISD::UCOMI;
9525 CC = ISD::SETNE;
9526 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009527 }
Evan Cheng734503b2006-09-11 02:19:56 +00009528
Dan Gohman475871a2008-07-27 21:46:04 +00009529 SDValue LHS = Op.getOperand(1);
9530 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009531 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009532 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9534 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9535 DAG.getConstant(X86CC, MVT::i8), Cond);
9536 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009537 }
Craig Topper86c7c582012-01-30 01:10:15 +00009538 // XOP comparison intrinsics
9539 case Intrinsic::x86_xop_vpcomltb:
9540 case Intrinsic::x86_xop_vpcomltw:
9541 case Intrinsic::x86_xop_vpcomltd:
9542 case Intrinsic::x86_xop_vpcomltq:
9543 case Intrinsic::x86_xop_vpcomltub:
9544 case Intrinsic::x86_xop_vpcomltuw:
9545 case Intrinsic::x86_xop_vpcomltud:
9546 case Intrinsic::x86_xop_vpcomltuq:
9547 case Intrinsic::x86_xop_vpcomleb:
9548 case Intrinsic::x86_xop_vpcomlew:
9549 case Intrinsic::x86_xop_vpcomled:
9550 case Intrinsic::x86_xop_vpcomleq:
9551 case Intrinsic::x86_xop_vpcomleub:
9552 case Intrinsic::x86_xop_vpcomleuw:
9553 case Intrinsic::x86_xop_vpcomleud:
9554 case Intrinsic::x86_xop_vpcomleuq:
9555 case Intrinsic::x86_xop_vpcomgtb:
9556 case Intrinsic::x86_xop_vpcomgtw:
9557 case Intrinsic::x86_xop_vpcomgtd:
9558 case Intrinsic::x86_xop_vpcomgtq:
9559 case Intrinsic::x86_xop_vpcomgtub:
9560 case Intrinsic::x86_xop_vpcomgtuw:
9561 case Intrinsic::x86_xop_vpcomgtud:
9562 case Intrinsic::x86_xop_vpcomgtuq:
9563 case Intrinsic::x86_xop_vpcomgeb:
9564 case Intrinsic::x86_xop_vpcomgew:
9565 case Intrinsic::x86_xop_vpcomged:
9566 case Intrinsic::x86_xop_vpcomgeq:
9567 case Intrinsic::x86_xop_vpcomgeub:
9568 case Intrinsic::x86_xop_vpcomgeuw:
9569 case Intrinsic::x86_xop_vpcomgeud:
9570 case Intrinsic::x86_xop_vpcomgeuq:
9571 case Intrinsic::x86_xop_vpcomeqb:
9572 case Intrinsic::x86_xop_vpcomeqw:
9573 case Intrinsic::x86_xop_vpcomeqd:
9574 case Intrinsic::x86_xop_vpcomeqq:
9575 case Intrinsic::x86_xop_vpcomequb:
9576 case Intrinsic::x86_xop_vpcomequw:
9577 case Intrinsic::x86_xop_vpcomequd:
9578 case Intrinsic::x86_xop_vpcomequq:
9579 case Intrinsic::x86_xop_vpcomneb:
9580 case Intrinsic::x86_xop_vpcomnew:
9581 case Intrinsic::x86_xop_vpcomned:
9582 case Intrinsic::x86_xop_vpcomneq:
9583 case Intrinsic::x86_xop_vpcomneub:
9584 case Intrinsic::x86_xop_vpcomneuw:
9585 case Intrinsic::x86_xop_vpcomneud:
9586 case Intrinsic::x86_xop_vpcomneuq:
9587 case Intrinsic::x86_xop_vpcomfalseb:
9588 case Intrinsic::x86_xop_vpcomfalsew:
9589 case Intrinsic::x86_xop_vpcomfalsed:
9590 case Intrinsic::x86_xop_vpcomfalseq:
9591 case Intrinsic::x86_xop_vpcomfalseub:
9592 case Intrinsic::x86_xop_vpcomfalseuw:
9593 case Intrinsic::x86_xop_vpcomfalseud:
9594 case Intrinsic::x86_xop_vpcomfalseuq:
9595 case Intrinsic::x86_xop_vpcomtrueb:
9596 case Intrinsic::x86_xop_vpcomtruew:
9597 case Intrinsic::x86_xop_vpcomtrued:
9598 case Intrinsic::x86_xop_vpcomtrueq:
9599 case Intrinsic::x86_xop_vpcomtrueub:
9600 case Intrinsic::x86_xop_vpcomtrueuw:
9601 case Intrinsic::x86_xop_vpcomtrueud:
9602 case Intrinsic::x86_xop_vpcomtrueuq: {
9603 unsigned CC = 0;
9604 unsigned Opc = 0;
9605
9606 switch (IntNo) {
9607 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9608 case Intrinsic::x86_xop_vpcomltb:
9609 case Intrinsic::x86_xop_vpcomltw:
9610 case Intrinsic::x86_xop_vpcomltd:
9611 case Intrinsic::x86_xop_vpcomltq:
9612 CC = 0;
9613 Opc = X86ISD::VPCOM;
9614 break;
9615 case Intrinsic::x86_xop_vpcomltub:
9616 case Intrinsic::x86_xop_vpcomltuw:
9617 case Intrinsic::x86_xop_vpcomltud:
9618 case Intrinsic::x86_xop_vpcomltuq:
9619 CC = 0;
9620 Opc = X86ISD::VPCOMU;
9621 break;
9622 case Intrinsic::x86_xop_vpcomleb:
9623 case Intrinsic::x86_xop_vpcomlew:
9624 case Intrinsic::x86_xop_vpcomled:
9625 case Intrinsic::x86_xop_vpcomleq:
9626 CC = 1;
9627 Opc = X86ISD::VPCOM;
9628 break;
9629 case Intrinsic::x86_xop_vpcomleub:
9630 case Intrinsic::x86_xop_vpcomleuw:
9631 case Intrinsic::x86_xop_vpcomleud:
9632 case Intrinsic::x86_xop_vpcomleuq:
9633 CC = 1;
9634 Opc = X86ISD::VPCOMU;
9635 break;
9636 case Intrinsic::x86_xop_vpcomgtb:
9637 case Intrinsic::x86_xop_vpcomgtw:
9638 case Intrinsic::x86_xop_vpcomgtd:
9639 case Intrinsic::x86_xop_vpcomgtq:
9640 CC = 2;
9641 Opc = X86ISD::VPCOM;
9642 break;
9643 case Intrinsic::x86_xop_vpcomgtub:
9644 case Intrinsic::x86_xop_vpcomgtuw:
9645 case Intrinsic::x86_xop_vpcomgtud:
9646 case Intrinsic::x86_xop_vpcomgtuq:
9647 CC = 2;
9648 Opc = X86ISD::VPCOMU;
9649 break;
9650 case Intrinsic::x86_xop_vpcomgeb:
9651 case Intrinsic::x86_xop_vpcomgew:
9652 case Intrinsic::x86_xop_vpcomged:
9653 case Intrinsic::x86_xop_vpcomgeq:
9654 CC = 3;
9655 Opc = X86ISD::VPCOM;
9656 break;
9657 case Intrinsic::x86_xop_vpcomgeub:
9658 case Intrinsic::x86_xop_vpcomgeuw:
9659 case Intrinsic::x86_xop_vpcomgeud:
9660 case Intrinsic::x86_xop_vpcomgeuq:
9661 CC = 3;
9662 Opc = X86ISD::VPCOMU;
9663 break;
9664 case Intrinsic::x86_xop_vpcomeqb:
9665 case Intrinsic::x86_xop_vpcomeqw:
9666 case Intrinsic::x86_xop_vpcomeqd:
9667 case Intrinsic::x86_xop_vpcomeqq:
9668 CC = 4;
9669 Opc = X86ISD::VPCOM;
9670 break;
9671 case Intrinsic::x86_xop_vpcomequb:
9672 case Intrinsic::x86_xop_vpcomequw:
9673 case Intrinsic::x86_xop_vpcomequd:
9674 case Intrinsic::x86_xop_vpcomequq:
9675 CC = 4;
9676 Opc = X86ISD::VPCOMU;
9677 break;
9678 case Intrinsic::x86_xop_vpcomneb:
9679 case Intrinsic::x86_xop_vpcomnew:
9680 case Intrinsic::x86_xop_vpcomned:
9681 case Intrinsic::x86_xop_vpcomneq:
9682 CC = 5;
9683 Opc = X86ISD::VPCOM;
9684 break;
9685 case Intrinsic::x86_xop_vpcomneub:
9686 case Intrinsic::x86_xop_vpcomneuw:
9687 case Intrinsic::x86_xop_vpcomneud:
9688 case Intrinsic::x86_xop_vpcomneuq:
9689 CC = 5;
9690 Opc = X86ISD::VPCOMU;
9691 break;
9692 case Intrinsic::x86_xop_vpcomfalseb:
9693 case Intrinsic::x86_xop_vpcomfalsew:
9694 case Intrinsic::x86_xop_vpcomfalsed:
9695 case Intrinsic::x86_xop_vpcomfalseq:
9696 CC = 6;
9697 Opc = X86ISD::VPCOM;
9698 break;
9699 case Intrinsic::x86_xop_vpcomfalseub:
9700 case Intrinsic::x86_xop_vpcomfalseuw:
9701 case Intrinsic::x86_xop_vpcomfalseud:
9702 case Intrinsic::x86_xop_vpcomfalseuq:
9703 CC = 6;
9704 Opc = X86ISD::VPCOMU;
9705 break;
9706 case Intrinsic::x86_xop_vpcomtrueb:
9707 case Intrinsic::x86_xop_vpcomtruew:
9708 case Intrinsic::x86_xop_vpcomtrued:
9709 case Intrinsic::x86_xop_vpcomtrueq:
9710 CC = 7;
9711 Opc = X86ISD::VPCOM;
9712 break;
9713 case Intrinsic::x86_xop_vpcomtrueub:
9714 case Intrinsic::x86_xop_vpcomtrueuw:
9715 case Intrinsic::x86_xop_vpcomtrueud:
9716 case Intrinsic::x86_xop_vpcomtrueuq:
9717 CC = 7;
9718 Opc = X86ISD::VPCOMU;
9719 break;
9720 }
9721
9722 SDValue LHS = Op.getOperand(1);
9723 SDValue RHS = Op.getOperand(2);
9724 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9725 DAG.getConstant(CC, MVT::i8));
9726 }
9727
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009728 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009729 case Intrinsic::x86_sse2_pmulu_dq:
9730 case Intrinsic::x86_avx2_pmulu_dq:
9731 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9732 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009733 case Intrinsic::x86_sse3_hadd_ps:
9734 case Intrinsic::x86_sse3_hadd_pd:
9735 case Intrinsic::x86_avx_hadd_ps_256:
9736 case Intrinsic::x86_avx_hadd_pd_256:
9737 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9738 Op.getOperand(1), Op.getOperand(2));
9739 case Intrinsic::x86_sse3_hsub_ps:
9740 case Intrinsic::x86_sse3_hsub_pd:
9741 case Intrinsic::x86_avx_hsub_ps_256:
9742 case Intrinsic::x86_avx_hsub_pd_256:
9743 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9744 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009745 case Intrinsic::x86_ssse3_phadd_w_128:
9746 case Intrinsic::x86_ssse3_phadd_d_128:
9747 case Intrinsic::x86_avx2_phadd_w:
9748 case Intrinsic::x86_avx2_phadd_d:
9749 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9750 Op.getOperand(1), Op.getOperand(2));
9751 case Intrinsic::x86_ssse3_phsub_w_128:
9752 case Intrinsic::x86_ssse3_phsub_d_128:
9753 case Intrinsic::x86_avx2_phsub_w:
9754 case Intrinsic::x86_avx2_phsub_d:
9755 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9756 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009757 case Intrinsic::x86_avx2_psllv_d:
9758 case Intrinsic::x86_avx2_psllv_q:
9759 case Intrinsic::x86_avx2_psllv_d_256:
9760 case Intrinsic::x86_avx2_psllv_q_256:
9761 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9762 Op.getOperand(1), Op.getOperand(2));
9763 case Intrinsic::x86_avx2_psrlv_d:
9764 case Intrinsic::x86_avx2_psrlv_q:
9765 case Intrinsic::x86_avx2_psrlv_d_256:
9766 case Intrinsic::x86_avx2_psrlv_q_256:
9767 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9768 Op.getOperand(1), Op.getOperand(2));
9769 case Intrinsic::x86_avx2_psrav_d:
9770 case Intrinsic::x86_avx2_psrav_d_256:
9771 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9772 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009773 case Intrinsic::x86_ssse3_pshuf_b_128:
9774 case Intrinsic::x86_avx2_pshuf_b:
9775 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9776 Op.getOperand(1), Op.getOperand(2));
9777 case Intrinsic::x86_ssse3_psign_b_128:
9778 case Intrinsic::x86_ssse3_psign_w_128:
9779 case Intrinsic::x86_ssse3_psign_d_128:
9780 case Intrinsic::x86_avx2_psign_b:
9781 case Intrinsic::x86_avx2_psign_w:
9782 case Intrinsic::x86_avx2_psign_d:
9783 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9784 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009785 case Intrinsic::x86_sse41_insertps:
9786 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9787 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9788 case Intrinsic::x86_avx_vperm2f128_ps_256:
9789 case Intrinsic::x86_avx_vperm2f128_pd_256:
9790 case Intrinsic::x86_avx_vperm2f128_si_256:
9791 case Intrinsic::x86_avx2_vperm2i128:
9792 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9793 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009794 case Intrinsic::x86_avx2_permd:
9795 case Intrinsic::x86_avx2_permps:
9796 // Operands intentionally swapped. Mask is last operand to intrinsic,
9797 // but second operand for node/intruction.
9798 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9799 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009800
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009801 // ptest and testp intrinsics. The intrinsic these come from are designed to
9802 // return an integer value, not just an instruction so lower it to the ptest
9803 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009804 case Intrinsic::x86_sse41_ptestz:
9805 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009806 case Intrinsic::x86_sse41_ptestnzc:
9807 case Intrinsic::x86_avx_ptestz_256:
9808 case Intrinsic::x86_avx_ptestc_256:
9809 case Intrinsic::x86_avx_ptestnzc_256:
9810 case Intrinsic::x86_avx_vtestz_ps:
9811 case Intrinsic::x86_avx_vtestc_ps:
9812 case Intrinsic::x86_avx_vtestnzc_ps:
9813 case Intrinsic::x86_avx_vtestz_pd:
9814 case Intrinsic::x86_avx_vtestc_pd:
9815 case Intrinsic::x86_avx_vtestnzc_pd:
9816 case Intrinsic::x86_avx_vtestz_ps_256:
9817 case Intrinsic::x86_avx_vtestc_ps_256:
9818 case Intrinsic::x86_avx_vtestnzc_ps_256:
9819 case Intrinsic::x86_avx_vtestz_pd_256:
9820 case Intrinsic::x86_avx_vtestc_pd_256:
9821 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9822 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009823 unsigned X86CC = 0;
9824 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009825 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009826 case Intrinsic::x86_avx_vtestz_ps:
9827 case Intrinsic::x86_avx_vtestz_pd:
9828 case Intrinsic::x86_avx_vtestz_ps_256:
9829 case Intrinsic::x86_avx_vtestz_pd_256:
9830 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009831 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009832 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009833 // ZF = 1
9834 X86CC = X86::COND_E;
9835 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009836 case Intrinsic::x86_avx_vtestc_ps:
9837 case Intrinsic::x86_avx_vtestc_pd:
9838 case Intrinsic::x86_avx_vtestc_ps_256:
9839 case Intrinsic::x86_avx_vtestc_pd_256:
9840 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009841 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009842 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009843 // CF = 1
9844 X86CC = X86::COND_B;
9845 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009846 case Intrinsic::x86_avx_vtestnzc_ps:
9847 case Intrinsic::x86_avx_vtestnzc_pd:
9848 case Intrinsic::x86_avx_vtestnzc_ps_256:
9849 case Intrinsic::x86_avx_vtestnzc_pd_256:
9850 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009851 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009852 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009853 // ZF and CF = 0
9854 X86CC = X86::COND_A;
9855 break;
9856 }
Eric Christopherfd179292009-08-27 18:07:15 +00009857
Eric Christopher71c67532009-07-29 00:28:05 +00009858 SDValue LHS = Op.getOperand(1);
9859 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009860 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9861 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009862 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9863 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9864 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009865 }
Evan Cheng5759f972008-05-04 09:15:50 +00009866
Craig Topper80e46362012-01-23 06:16:53 +00009867 // SSE/AVX shift intrinsics
9868 case Intrinsic::x86_sse2_psll_w:
9869 case Intrinsic::x86_sse2_psll_d:
9870 case Intrinsic::x86_sse2_psll_q:
9871 case Intrinsic::x86_avx2_psll_w:
9872 case Intrinsic::x86_avx2_psll_d:
9873 case Intrinsic::x86_avx2_psll_q:
9874 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9875 Op.getOperand(1), Op.getOperand(2));
9876 case Intrinsic::x86_sse2_psrl_w:
9877 case Intrinsic::x86_sse2_psrl_d:
9878 case Intrinsic::x86_sse2_psrl_q:
9879 case Intrinsic::x86_avx2_psrl_w:
9880 case Intrinsic::x86_avx2_psrl_d:
9881 case Intrinsic::x86_avx2_psrl_q:
9882 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9883 Op.getOperand(1), Op.getOperand(2));
9884 case Intrinsic::x86_sse2_psra_w:
9885 case Intrinsic::x86_sse2_psra_d:
9886 case Intrinsic::x86_avx2_psra_w:
9887 case Intrinsic::x86_avx2_psra_d:
9888 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9889 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009890 case Intrinsic::x86_sse2_pslli_w:
9891 case Intrinsic::x86_sse2_pslli_d:
9892 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009893 case Intrinsic::x86_avx2_pslli_w:
9894 case Intrinsic::x86_avx2_pslli_d:
9895 case Intrinsic::x86_avx2_pslli_q:
9896 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9897 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009898 case Intrinsic::x86_sse2_psrli_w:
9899 case Intrinsic::x86_sse2_psrli_d:
9900 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009901 case Intrinsic::x86_avx2_psrli_w:
9902 case Intrinsic::x86_avx2_psrli_d:
9903 case Intrinsic::x86_avx2_psrli_q:
9904 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9905 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009906 case Intrinsic::x86_sse2_psrai_w:
9907 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009908 case Intrinsic::x86_avx2_psrai_w:
9909 case Intrinsic::x86_avx2_psrai_d:
9910 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9911 Op.getOperand(1), Op.getOperand(2), DAG);
9912 // Fix vector shift instructions where the last operand is a non-immediate
9913 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009914 case Intrinsic::x86_mmx_pslli_w:
9915 case Intrinsic::x86_mmx_pslli_d:
9916 case Intrinsic::x86_mmx_pslli_q:
9917 case Intrinsic::x86_mmx_psrli_w:
9918 case Intrinsic::x86_mmx_psrli_d:
9919 case Intrinsic::x86_mmx_psrli_q:
9920 case Intrinsic::x86_mmx_psrai_w:
9921 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009922 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009923 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009924 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009925
9926 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009927 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009928 case Intrinsic::x86_mmx_pslli_w:
9929 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009930 break;
Craig Topper80e46362012-01-23 06:16:53 +00009931 case Intrinsic::x86_mmx_pslli_d:
9932 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009933 break;
Craig Topper80e46362012-01-23 06:16:53 +00009934 case Intrinsic::x86_mmx_pslli_q:
9935 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009936 break;
Craig Topper80e46362012-01-23 06:16:53 +00009937 case Intrinsic::x86_mmx_psrli_w:
9938 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009939 break;
Craig Topper80e46362012-01-23 06:16:53 +00009940 case Intrinsic::x86_mmx_psrli_d:
9941 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009942 break;
Craig Topper80e46362012-01-23 06:16:53 +00009943 case Intrinsic::x86_mmx_psrli_q:
9944 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009945 break;
Craig Topper80e46362012-01-23 06:16:53 +00009946 case Intrinsic::x86_mmx_psrai_w:
9947 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009948 break;
Craig Topper80e46362012-01-23 06:16:53 +00009949 case Intrinsic::x86_mmx_psrai_d:
9950 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009951 break;
Craig Topper80e46362012-01-23 06:16:53 +00009952 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009953 }
Mon P Wangefa42202009-09-03 19:56:25 +00009954
9955 // The vector shift intrinsics with scalars uses 32b shift amounts but
9956 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9957 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009958 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9959 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009960// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009961
Owen Andersone50ed302009-08-10 22:56:29 +00009962 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009963 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009964 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009965 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009966 Op.getOperand(1), ShAmt);
9967 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009968 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009969}
Evan Cheng72261582005-12-20 06:22:03 +00009970
Dan Gohmand858e902010-04-17 15:26:15 +00009971SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9972 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009973 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9974 MFI->setReturnAddressIsTaken(true);
9975
Bill Wendling64e87322009-01-16 19:25:27 +00009976 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009977 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009978
9979 if (Depth > 0) {
9980 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9981 SDValue Offset =
9982 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009984 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009985 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009986 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009987 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009988 }
9989
9990 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009991 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009992 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009993 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009994}
9995
Dan Gohmand858e902010-04-17 15:26:15 +00009996SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009997 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9998 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009999
Owen Andersone50ed302009-08-10 22:56:29 +000010000 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010001 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010002 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10003 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010004 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010005 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010006 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10007 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010008 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010009 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010010}
10011
Dan Gohman475871a2008-07-27 21:46:04 +000010012SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010013 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010014 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010015}
10016
Dan Gohmand858e902010-04-17 15:26:15 +000010017SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010018 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +000010019 SDValue Chain = Op.getOperand(0);
10020 SDValue Offset = Op.getOperand(1);
10021 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010022 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010023
Dan Gohmand8816272010-08-11 18:14:00 +000010024 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10025 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10026 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010027 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010028
Dan Gohmand8816272010-08-11 18:14:00 +000010029 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
10030 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010031 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010032 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10033 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010034 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010035 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010036
Dale Johannesene4d209d2009-02-03 20:21:25 +000010037 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010039 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010040}
10041
Duncan Sands4a544a72011-09-06 13:37:06 +000010042SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
10043 SelectionDAG &DAG) const {
10044 return Op.getOperand(0);
10045}
10046
10047SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10048 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010049 SDValue Root = Op.getOperand(0);
10050 SDValue Trmp = Op.getOperand(1); // trampoline
10051 SDValue FPtr = Op.getOperand(2); // nested function
10052 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010053 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010054
Dan Gohman69de1932008-02-06 22:27:42 +000010055 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010056
10057 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010058 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010059
10060 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010061 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10062 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010063
Evan Cheng0e6a0522011-07-18 20:57:22 +000010064 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10065 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010066
10067 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10068
10069 // Load the pointer to the nested function into R11.
10070 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010071 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010073 Addr, MachinePointerInfo(TrmpAddr),
10074 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010075
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10077 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010078 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10079 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010080 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010081
10082 // Load the 'nest' parameter value into R10.
10083 // R10 is specified in X86CallingConv.td
10084 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010085 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10086 DAG.getConstant(10, MVT::i64));
10087 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010088 Addr, MachinePointerInfo(TrmpAddr, 10),
10089 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010090
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10092 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010093 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10094 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010095 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010096
10097 // Jump to the nested function.
10098 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10100 DAG.getConstant(20, MVT::i64));
10101 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010102 Addr, MachinePointerInfo(TrmpAddr, 20),
10103 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010104
10105 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010106 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10107 DAG.getConstant(22, MVT::i64));
10108 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010109 MachinePointerInfo(TrmpAddr, 22),
10110 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010111
Duncan Sands4a544a72011-09-06 13:37:06 +000010112 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010113 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010114 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010115 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010116 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010117 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010118
10119 switch (CC) {
10120 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010121 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010122 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010123 case CallingConv::X86_StdCall: {
10124 // Pass 'nest' parameter in ECX.
10125 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010126 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010127
10128 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010129 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010130 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010131
Chris Lattner58d74912008-03-12 17:45:29 +000010132 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010133 unsigned InRegCount = 0;
10134 unsigned Idx = 1;
10135
10136 for (FunctionType::param_iterator I = FTy->param_begin(),
10137 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010138 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010139 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010140 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010141
10142 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010143 report_fatal_error("Nest register in use - reduce number of inreg"
10144 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010145 }
10146 }
10147 break;
10148 }
10149 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010150 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010151 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010152 // Pass 'nest' parameter in EAX.
10153 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010154 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010155 break;
10156 }
10157
Dan Gohman475871a2008-07-27 21:46:04 +000010158 SDValue OutChains[4];
10159 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010160
Owen Anderson825b72b2009-08-11 20:47:22 +000010161 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10162 DAG.getConstant(10, MVT::i32));
10163 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010164
Chris Lattnera62fe662010-02-05 19:20:30 +000010165 // This is storing the opcode for MOV32ri.
10166 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010167 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010168 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010170 Trmp, MachinePointerInfo(TrmpAddr),
10171 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010172
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10174 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010175 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10176 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010177 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010178
Chris Lattnera62fe662010-02-05 19:20:30 +000010179 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10181 DAG.getConstant(5, MVT::i32));
10182 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010183 MachinePointerInfo(TrmpAddr, 5),
10184 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010185
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10187 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010188 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10189 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010190 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010191
Duncan Sands4a544a72011-09-06 13:37:06 +000010192 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010193 }
10194}
10195
Dan Gohmand858e902010-04-17 15:26:15 +000010196SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10197 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010198 /*
10199 The rounding mode is in bits 11:10 of FPSR, and has the following
10200 settings:
10201 00 Round to nearest
10202 01 Round to -inf
10203 10 Round to +inf
10204 11 Round to 0
10205
10206 FLT_ROUNDS, on the other hand, expects the following:
10207 -1 Undefined
10208 0 Round to 0
10209 1 Round to nearest
10210 2 Round to +inf
10211 3 Round to -inf
10212
10213 To perform the conversion, we do:
10214 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10215 */
10216
10217 MachineFunction &MF = DAG.getMachineFunction();
10218 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010219 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010220 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010221 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010222 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010223
10224 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010225 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010226 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010227
Michael J. Spencerec38de22010-10-10 22:04:20 +000010228
Chris Lattner2156b792010-09-22 01:11:26 +000010229 MachineMemOperand *MMO =
10230 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10231 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010232
Chris Lattner2156b792010-09-22 01:11:26 +000010233 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10234 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10235 DAG.getVTList(MVT::Other),
10236 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010237
10238 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010239 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010240 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010241
10242 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010243 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010244 DAG.getNode(ISD::SRL, DL, MVT::i16,
10245 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010246 CWD, DAG.getConstant(0x800, MVT::i16)),
10247 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010248 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010249 DAG.getNode(ISD::SRL, DL, MVT::i16,
10250 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 CWD, DAG.getConstant(0x400, MVT::i16)),
10252 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010253
Dan Gohman475871a2008-07-27 21:46:04 +000010254 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010255 DAG.getNode(ISD::AND, DL, MVT::i16,
10256 DAG.getNode(ISD::ADD, DL, MVT::i16,
10257 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010258 DAG.getConstant(1, MVT::i16)),
10259 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010260
10261
Duncan Sands83ec4b62008-06-06 12:08:01 +000010262 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010263 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010264}
10265
Dan Gohmand858e902010-04-17 15:26:15 +000010266SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010267 EVT VT = Op.getValueType();
10268 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010269 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010270 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010271
10272 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010273 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010274 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010276 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010277 }
Evan Cheng18efe262007-12-14 02:13:44 +000010278
Evan Cheng152804e2007-12-14 08:30:15 +000010279 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010280 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010281 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010282
10283 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010284 SDValue Ops[] = {
10285 Op,
10286 DAG.getConstant(NumBits+NumBits-1, OpVT),
10287 DAG.getConstant(X86::COND_E, MVT::i8),
10288 Op.getValue(1)
10289 };
10290 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010291
10292 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010293 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010294
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 if (VT == MVT::i8)
10296 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010297 return Op;
10298}
10299
Chandler Carruthacc068e2011-12-24 10:55:54 +000010300SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10301 SelectionDAG &DAG) const {
10302 EVT VT = Op.getValueType();
10303 EVT OpVT = VT;
10304 unsigned NumBits = VT.getSizeInBits();
10305 DebugLoc dl = Op.getDebugLoc();
10306
10307 Op = Op.getOperand(0);
10308 if (VT == MVT::i8) {
10309 // Zero extend to i32 since there is not an i8 bsr.
10310 OpVT = MVT::i32;
10311 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10312 }
10313
10314 // Issue a bsr (scan bits in reverse).
10315 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10316 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10317
10318 // And xor with NumBits-1.
10319 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10320
10321 if (VT == MVT::i8)
10322 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10323 return Op;
10324}
10325
Dan Gohmand858e902010-04-17 15:26:15 +000010326SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010327 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010328 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010329 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010330 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010331
10332 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010333 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010334 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010335
10336 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010337 SDValue Ops[] = {
10338 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010339 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010340 DAG.getConstant(X86::COND_E, MVT::i8),
10341 Op.getValue(1)
10342 };
Chandler Carruth77821022011-12-24 12:12:34 +000010343 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010344}
10345
Craig Topper13894fa2011-08-24 06:14:18 +000010346// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10347// ones, and then concatenate the result back.
10348static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010349 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010350
10351 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10352 "Unsupported value type for operation");
10353
Craig Topper66ddd152012-04-27 22:54:43 +000010354 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010355 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010356
10357 // Extract the LHS vectors
10358 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010359 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10360 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010361
10362 // Extract the RHS vectors
10363 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010364 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10365 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010366
10367 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10368 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10369
10370 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10371 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10372 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10373}
10374
10375SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10376 assert(Op.getValueType().getSizeInBits() == 256 &&
10377 Op.getValueType().isInteger() &&
10378 "Only handle AVX 256-bit vector integer operation");
10379 return Lower256IntArith(Op, DAG);
10380}
10381
10382SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10383 assert(Op.getValueType().getSizeInBits() == 256 &&
10384 Op.getValueType().isInteger() &&
10385 "Only handle AVX 256-bit vector integer operation");
10386 return Lower256IntArith(Op, DAG);
10387}
10388
10389SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10390 EVT VT = Op.getValueType();
10391
10392 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010393 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010394 return Lower256IntArith(Op, DAG);
10395
Craig Topper5b209e82012-02-05 03:14:49 +000010396 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10397 "Only know how to lower V2I64/V4I64 multiply");
10398
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010399 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010400
Craig Topper5b209e82012-02-05 03:14:49 +000010401 // Ahi = psrlqi(a, 32);
10402 // Bhi = psrlqi(b, 32);
10403 //
10404 // AloBlo = pmuludq(a, b);
10405 // AloBhi = pmuludq(a, Bhi);
10406 // AhiBlo = pmuludq(Ahi, b);
10407
10408 // AloBhi = psllqi(AloBhi, 32);
10409 // AhiBlo = psllqi(AhiBlo, 32);
10410 // return AloBlo + AloBhi + AhiBlo;
10411
Craig Topperaaa643c2011-11-09 07:28:55 +000010412 SDValue A = Op.getOperand(0);
10413 SDValue B = Op.getOperand(1);
10414
Craig Topper5b209e82012-02-05 03:14:49 +000010415 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010416
Craig Topper5b209e82012-02-05 03:14:49 +000010417 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10418 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010419
Craig Topper5b209e82012-02-05 03:14:49 +000010420 // Bit cast to 32-bit vectors for MULUDQ
10421 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10422 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10423 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10424 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10425 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010426
Craig Topper5b209e82012-02-05 03:14:49 +000010427 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10428 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10429 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010430
Craig Topper5b209e82012-02-05 03:14:49 +000010431 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10432 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010433
Dale Johannesene4d209d2009-02-03 20:21:25 +000010434 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010435 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010436}
10437
Nadav Rotem43012222011-05-11 08:12:09 +000010438SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10439
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010440 EVT VT = Op.getValueType();
10441 DebugLoc dl = Op.getDebugLoc();
10442 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010443 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010444 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010445
Craig Topper1accb7e2012-01-10 06:54:16 +000010446 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010447 return SDValue();
10448
Nadav Rotem43012222011-05-11 08:12:09 +000010449 // Optimize shl/srl/sra with constant shift amount.
10450 if (isSplatVector(Amt.getNode())) {
10451 SDValue SclrAmt = Amt->getOperand(0);
10452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10453 uint64_t ShiftAmt = C->getZExtValue();
10454
Craig Toppered2e13d2012-01-22 19:15:14 +000010455 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10456 (Subtarget->hasAVX2() &&
10457 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10458 if (Op.getOpcode() == ISD::SHL)
10459 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10460 DAG.getConstant(ShiftAmt, MVT::i32));
10461 if (Op.getOpcode() == ISD::SRL)
10462 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10463 DAG.getConstant(ShiftAmt, MVT::i32));
10464 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10465 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10466 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010467 }
10468
Craig Toppered2e13d2012-01-22 19:15:14 +000010469 if (VT == MVT::v16i8) {
10470 if (Op.getOpcode() == ISD::SHL) {
10471 // Make a large shift.
10472 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10473 DAG.getConstant(ShiftAmt, MVT::i32));
10474 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10475 // Zero out the rightmost bits.
10476 SmallVector<SDValue, 16> V(16,
10477 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10478 MVT::i8));
10479 return DAG.getNode(ISD::AND, dl, VT, SHL,
10480 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010481 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010482 if (Op.getOpcode() == ISD::SRL) {
10483 // Make a large shift.
10484 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10485 DAG.getConstant(ShiftAmt, MVT::i32));
10486 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10487 // Zero out the leftmost bits.
10488 SmallVector<SDValue, 16> V(16,
10489 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10490 MVT::i8));
10491 return DAG.getNode(ISD::AND, dl, VT, SRL,
10492 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10493 }
10494 if (Op.getOpcode() == ISD::SRA) {
10495 if (ShiftAmt == 7) {
10496 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010497 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010498 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010499 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010500
Craig Toppered2e13d2012-01-22 19:15:14 +000010501 // R s>> a === ((R u>> a) ^ m) - m
10502 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10503 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10504 MVT::i8));
10505 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10506 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10507 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10508 return Res;
10509 }
Craig Topper731dfd02012-04-23 03:42:40 +000010510 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010511 }
Craig Topper46154eb2011-11-11 07:39:23 +000010512
Craig Topper0d86d462011-11-20 00:12:05 +000010513 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10514 if (Op.getOpcode() == ISD::SHL) {
10515 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010516 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10517 DAG.getConstant(ShiftAmt, MVT::i32));
10518 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010519 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010520 SmallVector<SDValue, 32> V(32,
10521 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10522 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010523 return DAG.getNode(ISD::AND, dl, VT, SHL,
10524 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010525 }
Craig Topper0d86d462011-11-20 00:12:05 +000010526 if (Op.getOpcode() == ISD::SRL) {
10527 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010528 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10529 DAG.getConstant(ShiftAmt, MVT::i32));
10530 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010531 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010532 SmallVector<SDValue, 32> V(32,
10533 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10534 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010535 return DAG.getNode(ISD::AND, dl, VT, SRL,
10536 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10537 }
10538 if (Op.getOpcode() == ISD::SRA) {
10539 if (ShiftAmt == 7) {
10540 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010541 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010542 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010543 }
10544
10545 // R s>> a === ((R u>> a) ^ m) - m
10546 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10547 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10548 MVT::i8));
10549 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10550 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10551 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10552 return Res;
10553 }
Craig Topper731dfd02012-04-23 03:42:40 +000010554 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010555 }
Nadav Rotem43012222011-05-11 08:12:09 +000010556 }
10557 }
10558
10559 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010560 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010561 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10562 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010563
Chris Lattner7302d802012-02-06 21:56:39 +000010564 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10565 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010566 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10567 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010568 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010569 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010570
10571 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010572 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010573 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10574 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10575 }
Nadav Rotem43012222011-05-11 08:12:09 +000010576 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010577 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010578
Nate Begeman51409212010-07-28 00:21:48 +000010579 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010580 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10581 DAG.getConstant(5, MVT::i32));
10582 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010583
Lang Hames8b99c1e2011-12-17 01:08:46 +000010584 // Turn 'a' into a mask suitable for VSELECT
10585 SDValue VSelM = DAG.getConstant(0x80, VT);
10586 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010587 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010588
Lang Hames8b99c1e2011-12-17 01:08:46 +000010589 SDValue CM1 = DAG.getConstant(0x0f, VT);
10590 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010591
Lang Hames8b99c1e2011-12-17 01:08:46 +000010592 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10593 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010594 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10595 DAG.getConstant(4, MVT::i32), DAG);
10596 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010597 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10598
Nate Begeman51409212010-07-28 00:21:48 +000010599 // a += a
10600 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010601 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010602 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010603
Lang Hames8b99c1e2011-12-17 01:08:46 +000010604 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10605 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010606 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10607 DAG.getConstant(2, MVT::i32), DAG);
10608 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010609 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10610
Nate Begeman51409212010-07-28 00:21:48 +000010611 // a += a
10612 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010613 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010614 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010615
Lang Hames8b99c1e2011-12-17 01:08:46 +000010616 // return VSELECT(r, r+r, a);
10617 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010618 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010619 return R;
10620 }
Craig Topper46154eb2011-11-11 07:39:23 +000010621
10622 // Decompose 256-bit shifts into smaller 128-bit shifts.
10623 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010624 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010625 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10626 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10627
10628 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010629 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10630 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010631
10632 // Recreate the shift amount vectors
10633 SDValue Amt1, Amt2;
10634 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10635 // Constant shift amount
10636 SmallVector<SDValue, 4> Amt1Csts;
10637 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010638 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010639 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010640 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010641 Amt2Csts.push_back(Amt->getOperand(i));
10642
10643 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10644 &Amt1Csts[0], NumElems/2);
10645 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10646 &Amt2Csts[0], NumElems/2);
10647 } else {
10648 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010649 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10650 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010651 }
10652
10653 // Issue new vector shifts for the smaller types
10654 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10655 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10656
10657 // Concatenate the result back
10658 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10659 }
10660
Nate Begeman51409212010-07-28 00:21:48 +000010661 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010662}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010663
Dan Gohmand858e902010-04-17 15:26:15 +000010664SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010665 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10666 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010667 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10668 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010669 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010670 SDValue LHS = N->getOperand(0);
10671 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010672 unsigned BaseOp = 0;
10673 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010674 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010675 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010676 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010677 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010678 // A subtract of one will be selected as a INC. Note that INC doesn't
10679 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010680 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10681 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010682 BaseOp = X86ISD::INC;
10683 Cond = X86::COND_O;
10684 break;
10685 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010686 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010687 Cond = X86::COND_O;
10688 break;
10689 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010690 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010691 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010692 break;
10693 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010694 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10695 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010696 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10697 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010698 BaseOp = X86ISD::DEC;
10699 Cond = X86::COND_O;
10700 break;
10701 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010702 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010703 Cond = X86::COND_O;
10704 break;
10705 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010706 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010707 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010708 break;
10709 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010710 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010711 Cond = X86::COND_O;
10712 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010713 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10714 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10715 MVT::i32);
10716 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010717
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010718 SDValue SetCC =
10719 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10720 DAG.getConstant(X86::COND_O, MVT::i32),
10721 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010722
Dan Gohman6e5fda22011-07-22 18:45:15 +000010723 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010724 }
Bill Wendling74c37652008-12-09 22:08:41 +000010725 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010726
Bill Wendling61edeb52008-12-02 01:06:39 +000010727 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010729 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010730
Bill Wendling61edeb52008-12-02 01:06:39 +000010731 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010732 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10733 DAG.getConstant(Cond, MVT::i32),
10734 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010735
Dan Gohman6e5fda22011-07-22 18:45:15 +000010736 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010737}
10738
Chad Rosier30450e82011-12-22 22:35:21 +000010739SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10740 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010741 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010742 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10743 EVT VT = Op.getValueType();
10744
Craig Toppered2e13d2012-01-22 19:15:14 +000010745 if (!Subtarget->hasSSE2() || !VT.isVector())
10746 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010747
Craig Toppered2e13d2012-01-22 19:15:14 +000010748 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10749 ExtraVT.getScalarType().getSizeInBits();
10750 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10751
10752 switch (VT.getSimpleVT().SimpleTy) {
10753 default: return SDValue();
10754 case MVT::v8i32:
10755 case MVT::v16i16:
10756 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010757 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010758 if (!Subtarget->hasAVX2()) {
10759 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010760 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010761
Craig Toppered2e13d2012-01-22 19:15:14 +000010762 // Extract the LHS vectors
10763 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010764 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10765 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010766
Craig Toppered2e13d2012-01-22 19:15:14 +000010767 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10768 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010769
Craig Toppered2e13d2012-01-22 19:15:14 +000010770 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010771 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010772 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10773 ExtraNumElems/2);
10774 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010775
Craig Toppered2e13d2012-01-22 19:15:14 +000010776 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10777 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010778
Craig Toppered2e13d2012-01-22 19:15:14 +000010779 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10780 }
10781 // fall through
10782 case MVT::v4i32:
10783 case MVT::v8i16: {
10784 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10785 Op.getOperand(0), ShAmt, DAG);
10786 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010787 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010788 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010789}
10790
10791
Eric Christopher9a9d2752010-07-22 02:48:34 +000010792SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10793 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010794
Eric Christopher77ed1352011-07-08 00:04:56 +000010795 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10796 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010797 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010798 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010799 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010800 SDValue Ops[] = {
10801 DAG.getRegister(X86::ESP, MVT::i32), // Base
10802 DAG.getTargetConstant(1, MVT::i8), // Scale
10803 DAG.getRegister(0, MVT::i32), // Index
10804 DAG.getTargetConstant(0, MVT::i32), // Disp
10805 DAG.getRegister(0, MVT::i32), // Segment.
10806 Zero,
10807 Chain
10808 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010809 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010810 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10811 array_lengthof(Ops));
10812 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010813 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010814
Eric Christopher9a9d2752010-07-22 02:48:34 +000010815 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010816 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010817 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010818
Chris Lattner132929a2010-08-14 17:26:09 +000010819 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10820 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10821 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10822 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010823
Chris Lattner132929a2010-08-14 17:26:09 +000010824 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10825 if (!Op1 && !Op2 && !Op3 && Op4)
10826 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010827
Chris Lattner132929a2010-08-14 17:26:09 +000010828 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10829 if (Op1 && !Op2 && !Op3 && !Op4)
10830 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010831
10832 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010833 // (MFENCE)>;
10834 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010835}
10836
Eli Friedman14648462011-07-27 22:21:52 +000010837SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10838 SelectionDAG &DAG) const {
10839 DebugLoc dl = Op.getDebugLoc();
10840 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10841 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10842 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10843 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10844
10845 // The only fence that needs an instruction is a sequentially-consistent
10846 // cross-thread fence.
10847 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10848 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10849 // no-sse2). There isn't any reason to disable it if the target processor
10850 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010851 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010852 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10853
10854 SDValue Chain = Op.getOperand(0);
10855 SDValue Zero = DAG.getConstant(0, MVT::i32);
10856 SDValue Ops[] = {
10857 DAG.getRegister(X86::ESP, MVT::i32), // Base
10858 DAG.getTargetConstant(1, MVT::i8), // Scale
10859 DAG.getRegister(0, MVT::i32), // Index
10860 DAG.getTargetConstant(0, MVT::i32), // Disp
10861 DAG.getRegister(0, MVT::i32), // Segment.
10862 Zero,
10863 Chain
10864 };
10865 SDNode *Res =
10866 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10867 array_lengthof(Ops));
10868 return SDValue(Res, 0);
10869 }
10870
10871 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10872 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10873}
10874
10875
Dan Gohmand858e902010-04-17 15:26:15 +000010876SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010877 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010878 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010879 unsigned Reg = 0;
10880 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010881 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010882 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010883 case MVT::i8: Reg = X86::AL; size = 1; break;
10884 case MVT::i16: Reg = X86::AX; size = 2; break;
10885 case MVT::i32: Reg = X86::EAX; size = 4; break;
10886 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010887 assert(Subtarget->is64Bit() && "Node not type legal!");
10888 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010889 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010890 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010891 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010892 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010893 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010894 Op.getOperand(1),
10895 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010896 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010897 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010898 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010899 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10900 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10901 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010902 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010903 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010904 return cpOut;
10905}
10906
Duncan Sands1607f052008-12-01 11:39:25 +000010907SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010908 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010909 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010910 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010911 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010912 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010913 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010914 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10915 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010916 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010917 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10918 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010919 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010920 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010921 rdx.getValue(1)
10922 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010923 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010924}
10925
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010926SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010927 SelectionDAG &DAG) const {
10928 EVT SrcVT = Op.getOperand(0).getValueType();
10929 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010930 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010931 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010932 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010933 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010934 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010935 // i64 <=> MMX conversions are Legal.
10936 if (SrcVT==MVT::i64 && DstVT.isVector())
10937 return Op;
10938 if (DstVT==MVT::i64 && SrcVT.isVector())
10939 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010940 // MMX <=> MMX conversions are Legal.
10941 if (SrcVT.isVector() && DstVT.isVector())
10942 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010943 // All other conversions need to be expanded.
10944 return SDValue();
10945}
Chris Lattner5b856542010-12-20 00:59:46 +000010946
Dan Gohmand858e902010-04-17 15:26:15 +000010947SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010948 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010949 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010950 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010951 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010952 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010953 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010954 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010955 Node->getOperand(0),
10956 Node->getOperand(1), negOp,
10957 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010958 cast<AtomicSDNode>(Node)->getAlignment(),
10959 cast<AtomicSDNode>(Node)->getOrdering(),
10960 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010961}
10962
Eli Friedman327236c2011-08-24 20:50:09 +000010963static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10964 SDNode *Node = Op.getNode();
10965 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010966 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010967
10968 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010969 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10970 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10971 // (The only way to get a 16-byte store is cmpxchg16b)
10972 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10973 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10974 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010975 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10976 cast<AtomicSDNode>(Node)->getMemoryVT(),
10977 Node->getOperand(0),
10978 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010979 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010980 cast<AtomicSDNode>(Node)->getOrdering(),
10981 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010982 return Swap.getValue(1);
10983 }
10984 // Other atomic stores have a simple pattern.
10985 return Op;
10986}
10987
Chris Lattner5b856542010-12-20 00:59:46 +000010988static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10989 EVT VT = Op.getNode()->getValueType(0);
10990
10991 // Let legalize expand this if it isn't a legal type yet.
10992 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10993 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010994
Chris Lattner5b856542010-12-20 00:59:46 +000010995 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010996
Chris Lattner5b856542010-12-20 00:59:46 +000010997 unsigned Opc;
10998 bool ExtraOp = false;
10999 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011000 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011001 case ISD::ADDC: Opc = X86ISD::ADD; break;
11002 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11003 case ISD::SUBC: Opc = X86ISD::SUB; break;
11004 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11005 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011006
Chris Lattner5b856542010-12-20 00:59:46 +000011007 if (!ExtraOp)
11008 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11009 Op.getOperand(1));
11010 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11011 Op.getOperand(1), Op.getOperand(2));
11012}
11013
Evan Cheng0db9fe62006-04-25 20:13:52 +000011014/// LowerOperation - Provide custom lowering hooks for some operations.
11015///
Dan Gohmand858e902010-04-17 15:26:15 +000011016SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011017 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011018 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011019 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000011020 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000011021 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011022 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
11023 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011024 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011025 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011026 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011027 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11028 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11029 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000011030 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000011031 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011032 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11033 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11034 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011035 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011036 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011037 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011038 case ISD::SHL_PARTS:
11039 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011040 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011041 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011042 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011043 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011044 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011045 case ISD::FABS: return LowerFABS(Op, DAG);
11046 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011047 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011048 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011049 case ISD::SETCC: return LowerSETCC(Op, DAG);
11050 case ISD::SELECT: return LowerSELECT(Op, DAG);
11051 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011052 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011053 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011054 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011055 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011056 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011057 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11058 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011059 case ISD::FRAME_TO_ARGS_OFFSET:
11060 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011061 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011062 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011063 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11064 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011065 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011066 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011067 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011068 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011069 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011070 case ISD::SRA:
11071 case ISD::SRL:
11072 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011073 case ISD::SADDO:
11074 case ISD::UADDO:
11075 case ISD::SSUBO:
11076 case ISD::USUBO:
11077 case ISD::SMULO:
11078 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011079 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011080 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011081 case ISD::ADDC:
11082 case ISD::ADDE:
11083 case ISD::SUBC:
11084 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011085 case ISD::ADD: return LowerADD(Op, DAG);
11086 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011087 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011088}
11089
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011090static void ReplaceATOMIC_LOAD(SDNode *Node,
11091 SmallVectorImpl<SDValue> &Results,
11092 SelectionDAG &DAG) {
11093 DebugLoc dl = Node->getDebugLoc();
11094 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11095
11096 // Convert wide load -> cmpxchg8b/cmpxchg16b
11097 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11098 // (The only way to get a 16-byte load is cmpxchg16b)
11099 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011100 SDValue Zero = DAG.getConstant(0, VT);
11101 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011102 Node->getOperand(0),
11103 Node->getOperand(1), Zero, Zero,
11104 cast<AtomicSDNode>(Node)->getMemOperand(),
11105 cast<AtomicSDNode>(Node)->getOrdering(),
11106 cast<AtomicSDNode>(Node)->getSynchScope());
11107 Results.push_back(Swap.getValue(0));
11108 Results.push_back(Swap.getValue(1));
11109}
11110
Duncan Sands1607f052008-12-01 11:39:25 +000011111void X86TargetLowering::
11112ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011113 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011114 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011115 assert (Node->getValueType(0) == MVT::i64 &&
11116 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011117
11118 SDValue Chain = Node->getOperand(0);
11119 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011120 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011121 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011122 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011123 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011124 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011125 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011126 SDValue Result =
11127 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11128 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011129 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011130 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011131 Results.push_back(Result.getValue(2));
11132}
11133
Duncan Sands126d9072008-07-04 11:47:58 +000011134/// ReplaceNodeResults - Replace a node with an illegal result type
11135/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011136void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11137 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011138 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011139 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011140 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011141 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011142 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011143 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011144 case ISD::ADDC:
11145 case ISD::ADDE:
11146 case ISD::SUBC:
11147 case ISD::SUBE:
11148 // We don't want to expand or promote these.
11149 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011150 case ISD::FP_TO_SINT:
11151 case ISD::FP_TO_UINT: {
11152 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11153
11154 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11155 return;
11156
Eli Friedman948e95a2009-05-23 09:59:16 +000011157 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011158 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011159 SDValue FIST = Vals.first, StackSlot = Vals.second;
11160 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011161 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011162 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011163 if (StackSlot.getNode() != 0)
11164 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11165 MachinePointerInfo(),
11166 false, false, false, 0));
11167 else
11168 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011169 }
11170 return;
11171 }
11172 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011173 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011174 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011175 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011176 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011177 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011178 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011179 eax.getValue(2));
11180 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11181 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011182 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011183 Results.push_back(edx.getValue(1));
11184 return;
11185 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011186 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011187 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011188 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011189 bool Regs64bit = T == MVT::i128;
11190 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011191 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011192 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11193 DAG.getConstant(0, HalfT));
11194 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11195 DAG.getConstant(1, HalfT));
11196 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11197 Regs64bit ? X86::RAX : X86::EAX,
11198 cpInL, SDValue());
11199 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11200 Regs64bit ? X86::RDX : X86::EDX,
11201 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011202 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011203 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11204 DAG.getConstant(0, HalfT));
11205 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11206 DAG.getConstant(1, HalfT));
11207 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11208 Regs64bit ? X86::RBX : X86::EBX,
11209 swapInL, cpInH.getValue(1));
11210 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11211 Regs64bit ? X86::RCX : X86::ECX,
11212 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011213 SDValue Ops[] = { swapInH.getValue(0),
11214 N->getOperand(1),
11215 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011216 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011217 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011218 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11219 X86ISD::LCMPXCHG8_DAG;
11220 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011221 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011222 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11223 Regs64bit ? X86::RAX : X86::EAX,
11224 HalfT, Result.getValue(1));
11225 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11226 Regs64bit ? X86::RDX : X86::EDX,
11227 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011228 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011229 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011230 Results.push_back(cpOutH.getValue(1));
11231 return;
11232 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011233 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011234 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11235 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011236 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011237 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11238 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011239 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011240 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11241 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011242 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011243 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11244 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011245 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011246 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11247 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011248 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011249 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11250 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011251 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011252 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11253 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011254 case ISD::ATOMIC_LOAD:
11255 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011256 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011257}
11258
Evan Cheng72261582005-12-20 06:22:03 +000011259const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11260 switch (Opcode) {
11261 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011262 case X86ISD::BSF: return "X86ISD::BSF";
11263 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011264 case X86ISD::SHLD: return "X86ISD::SHLD";
11265 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011266 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011267 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011268 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011269 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011270 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011271 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011272 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11273 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11274 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011275 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011276 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011277 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011278 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011279 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011280 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011281 case X86ISD::COMI: return "X86ISD::COMI";
11282 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011283 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011284 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011285 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11286 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011287 case X86ISD::CMOV: return "X86ISD::CMOV";
11288 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011289 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011290 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11291 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011292 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011293 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011294 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011295 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011296 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011297 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11298 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011299 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011300 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011301 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011302 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011303 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011304 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11305 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11306 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011307 case X86ISD::HADD: return "X86ISD::HADD";
11308 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011309 case X86ISD::FHADD: return "X86ISD::FHADD";
11310 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011311 case X86ISD::FMAX: return "X86ISD::FMAX";
11312 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011313 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11314 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011315 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011316 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011317 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011318 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011319 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011320 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011321 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011322 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11323 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011324 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11325 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11326 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11327 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11328 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11329 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011330 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11331 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011332 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11333 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011334 case X86ISD::VSHL: return "X86ISD::VSHL";
11335 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011336 case X86ISD::VSRA: return "X86ISD::VSRA";
11337 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11338 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11339 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011340 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011341 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11342 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011343 case X86ISD::ADD: return "X86ISD::ADD";
11344 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011345 case X86ISD::ADC: return "X86ISD::ADC";
11346 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011347 case X86ISD::SMUL: return "X86ISD::SMUL";
11348 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011349 case X86ISD::INC: return "X86ISD::INC";
11350 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011351 case X86ISD::OR: return "X86ISD::OR";
11352 case X86ISD::XOR: return "X86ISD::XOR";
11353 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011354 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011355 case X86ISD::BLSI: return "X86ISD::BLSI";
11356 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11357 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011358 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011359 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011360 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011361 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11362 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11363 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011364 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011365 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011366 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011367 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011368 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011369 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11370 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011371 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11372 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11373 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011374 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11375 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011376 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11377 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011378 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011379 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011380 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011381 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11382 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011383 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011384 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011385 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011386 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011387 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011388 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011389 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011390 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011391 }
11392}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011393
Chris Lattnerc9addb72007-03-30 23:15:24 +000011394// isLegalAddressingMode - Return true if the addressing mode represented
11395// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011396bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011397 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011398 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011399 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011400 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011401
Chris Lattnerc9addb72007-03-30 23:15:24 +000011402 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011403 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011404 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011405
Chris Lattnerc9addb72007-03-30 23:15:24 +000011406 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011407 unsigned GVFlags =
11408 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011409
Chris Lattnerdfed4132009-07-10 07:38:24 +000011410 // If a reference to this global requires an extra load, we can't fold it.
11411 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011412 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011413
Chris Lattnerdfed4132009-07-10 07:38:24 +000011414 // If BaseGV requires a register for the PIC base, we cannot also have a
11415 // BaseReg specified.
11416 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011417 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011418
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011419 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011420 if ((M != CodeModel::Small || R != Reloc::Static) &&
11421 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011422 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011423 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Chris Lattnerc9addb72007-03-30 23:15:24 +000011425 switch (AM.Scale) {
11426 case 0:
11427 case 1:
11428 case 2:
11429 case 4:
11430 case 8:
11431 // These scales always work.
11432 break;
11433 case 3:
11434 case 5:
11435 case 9:
11436 // These scales are formed with basereg+scalereg. Only accept if there is
11437 // no basereg yet.
11438 if (AM.HasBaseReg)
11439 return false;
11440 break;
11441 default: // Other stuff never works.
11442 return false;
11443 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011444
Chris Lattnerc9addb72007-03-30 23:15:24 +000011445 return true;
11446}
11447
11448
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011449bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011450 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011451 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011452 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11453 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011454 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011455 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011456 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011457}
11458
Owen Andersone50ed302009-08-10 22:56:29 +000011459bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011460 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011461 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011462 unsigned NumBits1 = VT1.getSizeInBits();
11463 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011464 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011465 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011466 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011467}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011468
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011469bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011470 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011471 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011472}
11473
Owen Andersone50ed302009-08-10 22:56:29 +000011474bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011475 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011476 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011477}
11478
Owen Andersone50ed302009-08-10 22:56:29 +000011479bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011480 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011481 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011482}
11483
Evan Cheng60c07e12006-07-05 22:17:51 +000011484/// isShuffleMaskLegal - Targets can use this to indicate that they only
11485/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11486/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11487/// are assumed to be legal.
11488bool
Eric Christopherfd179292009-08-27 18:07:15 +000011489X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011490 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011491 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011492 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011493 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011494
Nate Begemana09008b2009-10-19 02:17:23 +000011495 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011496 return (VT.getVectorNumElements() == 2 ||
11497 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11498 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011499 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011500 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011501 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11502 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011503 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011504 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11505 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011506 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11507 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011508}
11509
Dan Gohman7d8143f2008-04-09 20:09:42 +000011510bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011511X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011512 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011513 unsigned NumElts = VT.getVectorNumElements();
11514 // FIXME: This collection of masks seems suspect.
11515 if (NumElts == 2)
11516 return true;
11517 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11518 return (isMOVLMask(Mask, VT) ||
11519 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011520 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11521 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011522 }
11523 return false;
11524}
11525
11526//===----------------------------------------------------------------------===//
11527// X86 Scheduler Hooks
11528//===----------------------------------------------------------------------===//
11529
Mon P Wang63307c32008-05-05 19:05:59 +000011530// private utility function
11531MachineBasicBlock *
11532X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11533 MachineBasicBlock *MBB,
11534 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011535 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011536 unsigned LoadOpc,
11537 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011538 unsigned notOpc,
11539 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011540 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011541 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011542 // For the atomic bitwise operator, we generate
11543 // thisMBB:
11544 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011545 // ld t1 = [bitinstr.addr]
11546 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011547 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011548 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011549 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011550 // bz newMBB
11551 // fallthrough -->nextMBB
11552 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11553 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011554 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011555 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011556
Mon P Wang63307c32008-05-05 19:05:59 +000011557 /// First build the CFG
11558 MachineFunction *F = MBB->getParent();
11559 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011560 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11561 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11562 F->insert(MBBIter, newMBB);
11563 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Dan Gohman14152b42010-07-06 20:24:04 +000011565 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11566 nextMBB->splice(nextMBB->begin(), thisMBB,
11567 llvm::next(MachineBasicBlock::iterator(bInstr)),
11568 thisMBB->end());
11569 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Mon P Wang63307c32008-05-05 19:05:59 +000011571 // Update thisMBB to fall through to newMBB
11572 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Mon P Wang63307c32008-05-05 19:05:59 +000011574 // newMBB jumps to itself and fall through to nextMBB
11575 newMBB->addSuccessor(nextMBB);
11576 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011577
Mon P Wang63307c32008-05-05 19:05:59 +000011578 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011579 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011580 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011582 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011583 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011584 int numArgs = bInstr->getNumOperands() - 1;
11585 for (int i=0; i < numArgs; ++i)
11586 argOpers[i] = &bInstr->getOperand(i+1);
11587
11588 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011589 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011590 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011591
Dale Johannesen140be2d2008-08-19 18:47:28 +000011592 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011593 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011594 for (int i=0; i <= lastAddrIndx; ++i)
11595 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011596
Dale Johannesen140be2d2008-08-19 18:47:28 +000011597 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011598 assert((argOpers[valArgIndx]->isReg() ||
11599 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011600 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011601 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011602 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011603 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011604 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011605 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011606 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011607
Richard Smith42fc29e2012-04-13 22:47:00 +000011608 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11609 if (Invert) {
11610 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11611 }
11612 else
11613 t3 = t2;
11614
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011615 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011616 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011617
Dale Johannesene4d209d2009-02-03 20:21:25 +000011618 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011619 for (int i=0; i <= lastAddrIndx; ++i)
11620 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011621 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011622 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011623 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11624 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011625
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011626 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011627 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011628
Mon P Wang63307c32008-05-05 19:05:59 +000011629 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011630 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011631
Dan Gohman14152b42010-07-06 20:24:04 +000011632 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011633 return nextMBB;
11634}
11635
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011636// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011637MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011638X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11639 MachineBasicBlock *MBB,
11640 unsigned regOpcL,
11641 unsigned regOpcH,
11642 unsigned immOpcL,
11643 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011644 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011645 // For the atomic bitwise operator, we generate
11646 // thisMBB (instructions are in pairs, except cmpxchg8b)
11647 // ld t1,t2 = [bitinstr.addr]
11648 // newMBB:
11649 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11650 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011651 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011652 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011653 // mov ECX, EBX <- t5, t6
11654 // mov EAX, EDX <- t1, t2
11655 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11656 // mov t3, t4 <- EAX, EDX
11657 // bz newMBB
11658 // result in out1, out2
11659 // fallthrough -->nextMBB
11660
Craig Topperc9099502012-04-20 06:31:50 +000011661 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011662 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011663 const unsigned NotOpc = X86::NOT32r;
11664 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11665 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11666 MachineFunction::iterator MBBIter = MBB;
11667 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011668
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 /// First build the CFG
11670 MachineFunction *F = MBB->getParent();
11671 MachineBasicBlock *thisMBB = MBB;
11672 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11673 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11674 F->insert(MBBIter, newMBB);
11675 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011676
Dan Gohman14152b42010-07-06 20:24:04 +000011677 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11678 nextMBB->splice(nextMBB->begin(), thisMBB,
11679 llvm::next(MachineBasicBlock::iterator(bInstr)),
11680 thisMBB->end());
11681 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011682
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011683 // Update thisMBB to fall through to newMBB
11684 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011685
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011686 // newMBB jumps to itself and fall through to nextMBB
11687 newMBB->addSuccessor(nextMBB);
11688 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011689
Dale Johannesene4d209d2009-02-03 20:21:25 +000011690 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011691 // Insert instructions into newMBB based on incoming instruction
11692 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011693 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011694 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011695 MachineOperand& dest1Oper = bInstr->getOperand(0);
11696 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011697 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11698 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011699 argOpers[i] = &bInstr->getOperand(i+2);
11700
Dan Gohman71ea4e52010-05-14 21:01:44 +000011701 // We use some of the operands multiple times, so conservatively just
11702 // clear any kill flags that might be present.
11703 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11704 argOpers[i]->setIsKill(false);
11705 }
11706
Evan Chengad5b52f2010-01-08 19:14:57 +000011707 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011708 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011709
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011710 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011711 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011712 for (int i=0; i <= lastAddrIndx; ++i)
11713 (*MIB).addOperand(*argOpers[i]);
11714 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011715 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011716 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011717 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011718 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011719 MachineOperand newOp3 = *(argOpers[3]);
11720 if (newOp3.isImm())
11721 newOp3.setImm(newOp3.getImm()+4);
11722 else
11723 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011724 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011725 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011726
11727 // t3/4 are defined later, at the bottom of the loop
11728 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11729 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011730 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011731 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011732 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011733 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11734
Evan Cheng306b4ca2010-01-08 23:41:50 +000011735 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011736 // the PHI instructions.
11737 t1 = dest1Oper.getReg();
11738 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011739
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011740 int valArgIndx = lastAddrIndx + 1;
11741 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011742 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011743 "invalid operand");
11744 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11745 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011746 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011747 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011748 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011749 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011750 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011751 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011752 (*MIB).addOperand(*argOpers[valArgIndx]);
11753 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011754 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011755 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011756 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011757 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011758 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011759 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011760 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011761 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011762 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011763 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011764
Richard Smith42fc29e2012-04-13 22:47:00 +000011765 unsigned t7, t8;
11766 if (Invert) {
11767 t7 = F->getRegInfo().createVirtualRegister(RC);
11768 t8 = F->getRegInfo().createVirtualRegister(RC);
11769 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11770 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11771 } else {
11772 t7 = t5;
11773 t8 = t6;
11774 }
11775
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011776 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011777 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011778 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011779 MIB.addReg(t2);
11780
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011781 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011782 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011783 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011784 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011785
Dale Johannesene4d209d2009-02-03 20:21:25 +000011786 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011787 for (int i=0; i <= lastAddrIndx; ++i)
11788 (*MIB).addOperand(*argOpers[i]);
11789
11790 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011791 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11792 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011793
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011794 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011795 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011796 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011797 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011798
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011799 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011800 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011801
Dan Gohman14152b42010-07-06 20:24:04 +000011802 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011803 return nextMBB;
11804}
11805
11806// private utility function
11807MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011808X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11809 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011810 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011811 // For the atomic min/max operator, we generate
11812 // thisMBB:
11813 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011814 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011815 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011816 // cmp t1, t2
11817 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011818 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011819 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11820 // bz newMBB
11821 // fallthrough -->nextMBB
11822 //
11823 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11824 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011825 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011826 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011827
Mon P Wang63307c32008-05-05 19:05:59 +000011828 /// First build the CFG
11829 MachineFunction *F = MBB->getParent();
11830 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011831 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11832 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11833 F->insert(MBBIter, newMBB);
11834 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011835
Dan Gohman14152b42010-07-06 20:24:04 +000011836 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11837 nextMBB->splice(nextMBB->begin(), thisMBB,
11838 llvm::next(MachineBasicBlock::iterator(mInstr)),
11839 thisMBB->end());
11840 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011841
Mon P Wang63307c32008-05-05 19:05:59 +000011842 // Update thisMBB to fall through to newMBB
11843 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011844
Mon P Wang63307c32008-05-05 19:05:59 +000011845 // newMBB jumps to newMBB and fall through to nextMBB
11846 newMBB->addSuccessor(nextMBB);
11847 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011848
Dale Johannesene4d209d2009-02-03 20:21:25 +000011849 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011850 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011851 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011852 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011853 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011854 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011855 int numArgs = mInstr->getNumOperands() - 1;
11856 for (int i=0; i < numArgs; ++i)
11857 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011858
Mon P Wang63307c32008-05-05 19:05:59 +000011859 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011860 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011861 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011862
Craig Topperc9099502012-04-20 06:31:50 +000011863 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011864 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011865 for (int i=0; i <= lastAddrIndx; ++i)
11866 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011867
Mon P Wang63307c32008-05-05 19:05:59 +000011868 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011869 assert((argOpers[valArgIndx]->isReg() ||
11870 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011871 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011872
Craig Topperc9099502012-04-20 06:31:50 +000011873 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011874 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011875 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011876 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011877 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011878 (*MIB).addOperand(*argOpers[valArgIndx]);
11879
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011880 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011881 MIB.addReg(t1);
11882
Dale Johannesene4d209d2009-02-03 20:21:25 +000011883 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011884 MIB.addReg(t1);
11885 MIB.addReg(t2);
11886
11887 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011888 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011889 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011890 MIB.addReg(t2);
11891 MIB.addReg(t1);
11892
11893 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011894 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011895 for (int i=0; i <= lastAddrIndx; ++i)
11896 (*MIB).addOperand(*argOpers[i]);
11897 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011898 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011899 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11900 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011901
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011902 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011903 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011904
Mon P Wang63307c32008-05-05 19:05:59 +000011905 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011906 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011907
Dan Gohman14152b42010-07-06 20:24:04 +000011908 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011909 return nextMBB;
11910}
11911
Eric Christopherf83a5de2009-08-27 18:08:16 +000011912// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011913// or XMM0_V32I8 in AVX all of this code can be replaced with that
11914// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011915MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011916X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011917 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011918 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011919 "Target must have SSE4.2 or AVX features enabled");
11920
Eric Christopherb120ab42009-08-18 22:50:32 +000011921 DebugLoc dl = MI->getDebugLoc();
11922 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011923 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011924 if (!Subtarget->hasAVX()) {
11925 if (memArg)
11926 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11927 else
11928 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11929 } else {
11930 if (memArg)
11931 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11932 else
11933 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11934 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011935
Eric Christopher41c902f2010-11-30 08:20:21 +000011936 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011937 for (unsigned i = 0; i < numArgs; ++i) {
11938 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011939 if (!(Op.isReg() && Op.isImplicit()))
11940 MIB.addOperand(Op);
11941 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011942 BuildMI(*BB, MI, dl,
11943 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11944 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011945 .addReg(X86::XMM0);
11946
Dan Gohman14152b42010-07-06 20:24:04 +000011947 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011948 return BB;
11949}
11950
11951MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011952X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011953 DebugLoc dl = MI->getDebugLoc();
11954 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011955
Eric Christopher228232b2010-11-30 07:20:12 +000011956 // Address into RAX/EAX, other two args into ECX, EDX.
11957 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11958 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11959 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11960 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011961 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011962
Eric Christopher228232b2010-11-30 07:20:12 +000011963 unsigned ValOps = X86::AddrNumOperands;
11964 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11965 .addReg(MI->getOperand(ValOps).getReg());
11966 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11967 .addReg(MI->getOperand(ValOps+1).getReg());
11968
11969 // The instruction doesn't actually take any operands though.
11970 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011971
Eric Christopher228232b2010-11-30 07:20:12 +000011972 MI->eraseFromParent(); // The pseudo is gone now.
11973 return BB;
11974}
11975
11976MachineBasicBlock *
11977X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011978 DebugLoc dl = MI->getDebugLoc();
11979 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011980
Eric Christopher228232b2010-11-30 07:20:12 +000011981 // First arg in ECX, the second in EAX.
11982 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11983 .addReg(MI->getOperand(0).getReg());
11984 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11985 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011986
Eric Christopher228232b2010-11-30 07:20:12 +000011987 // The instruction doesn't actually take any operands though.
11988 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011989
Eric Christopher228232b2010-11-30 07:20:12 +000011990 MI->eraseFromParent(); // The pseudo is gone now.
11991 return BB;
11992}
11993
11994MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011995X86TargetLowering::EmitVAARG64WithCustomInserter(
11996 MachineInstr *MI,
11997 MachineBasicBlock *MBB) const {
11998 // Emit va_arg instruction on X86-64.
11999
12000 // Operands to this pseudo-instruction:
12001 // 0 ) Output : destination address (reg)
12002 // 1-5) Input : va_list address (addr, i64mem)
12003 // 6 ) ArgSize : Size (in bytes) of vararg type
12004 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12005 // 8 ) Align : Alignment of type
12006 // 9 ) EFLAGS (implicit-def)
12007
12008 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12009 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12010
12011 unsigned DestReg = MI->getOperand(0).getReg();
12012 MachineOperand &Base = MI->getOperand(1);
12013 MachineOperand &Scale = MI->getOperand(2);
12014 MachineOperand &Index = MI->getOperand(3);
12015 MachineOperand &Disp = MI->getOperand(4);
12016 MachineOperand &Segment = MI->getOperand(5);
12017 unsigned ArgSize = MI->getOperand(6).getImm();
12018 unsigned ArgMode = MI->getOperand(7).getImm();
12019 unsigned Align = MI->getOperand(8).getImm();
12020
12021 // Memory Reference
12022 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12023 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12024 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12025
12026 // Machine Information
12027 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12028 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12029 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12030 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12031 DebugLoc DL = MI->getDebugLoc();
12032
12033 // struct va_list {
12034 // i32 gp_offset
12035 // i32 fp_offset
12036 // i64 overflow_area (address)
12037 // i64 reg_save_area (address)
12038 // }
12039 // sizeof(va_list) = 24
12040 // alignment(va_list) = 8
12041
12042 unsigned TotalNumIntRegs = 6;
12043 unsigned TotalNumXMMRegs = 8;
12044 bool UseGPOffset = (ArgMode == 1);
12045 bool UseFPOffset = (ArgMode == 2);
12046 unsigned MaxOffset = TotalNumIntRegs * 8 +
12047 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12048
12049 /* Align ArgSize to a multiple of 8 */
12050 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12051 bool NeedsAlign = (Align > 8);
12052
12053 MachineBasicBlock *thisMBB = MBB;
12054 MachineBasicBlock *overflowMBB;
12055 MachineBasicBlock *offsetMBB;
12056 MachineBasicBlock *endMBB;
12057
12058 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12059 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12060 unsigned OffsetReg = 0;
12061
12062 if (!UseGPOffset && !UseFPOffset) {
12063 // If we only pull from the overflow region, we don't create a branch.
12064 // We don't need to alter control flow.
12065 OffsetDestReg = 0; // unused
12066 OverflowDestReg = DestReg;
12067
12068 offsetMBB = NULL;
12069 overflowMBB = thisMBB;
12070 endMBB = thisMBB;
12071 } else {
12072 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12073 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12074 // If not, pull from overflow_area. (branch to overflowMBB)
12075 //
12076 // thisMBB
12077 // | .
12078 // | .
12079 // offsetMBB overflowMBB
12080 // | .
12081 // | .
12082 // endMBB
12083
12084 // Registers for the PHI in endMBB
12085 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12086 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12087
12088 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12089 MachineFunction *MF = MBB->getParent();
12090 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12091 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12092 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12093
12094 MachineFunction::iterator MBBIter = MBB;
12095 ++MBBIter;
12096
12097 // Insert the new basic blocks
12098 MF->insert(MBBIter, offsetMBB);
12099 MF->insert(MBBIter, overflowMBB);
12100 MF->insert(MBBIter, endMBB);
12101
12102 // Transfer the remainder of MBB and its successor edges to endMBB.
12103 endMBB->splice(endMBB->begin(), thisMBB,
12104 llvm::next(MachineBasicBlock::iterator(MI)),
12105 thisMBB->end());
12106 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12107
12108 // Make offsetMBB and overflowMBB successors of thisMBB
12109 thisMBB->addSuccessor(offsetMBB);
12110 thisMBB->addSuccessor(overflowMBB);
12111
12112 // endMBB is a successor of both offsetMBB and overflowMBB
12113 offsetMBB->addSuccessor(endMBB);
12114 overflowMBB->addSuccessor(endMBB);
12115
12116 // Load the offset value into a register
12117 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12118 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12119 .addOperand(Base)
12120 .addOperand(Scale)
12121 .addOperand(Index)
12122 .addDisp(Disp, UseFPOffset ? 4 : 0)
12123 .addOperand(Segment)
12124 .setMemRefs(MMOBegin, MMOEnd);
12125
12126 // Check if there is enough room left to pull this argument.
12127 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12128 .addReg(OffsetReg)
12129 .addImm(MaxOffset + 8 - ArgSizeA8);
12130
12131 // Branch to "overflowMBB" if offset >= max
12132 // Fall through to "offsetMBB" otherwise
12133 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12134 .addMBB(overflowMBB);
12135 }
12136
12137 // In offsetMBB, emit code to use the reg_save_area.
12138 if (offsetMBB) {
12139 assert(OffsetReg != 0);
12140
12141 // Read the reg_save_area address.
12142 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12143 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12144 .addOperand(Base)
12145 .addOperand(Scale)
12146 .addOperand(Index)
12147 .addDisp(Disp, 16)
12148 .addOperand(Segment)
12149 .setMemRefs(MMOBegin, MMOEnd);
12150
12151 // Zero-extend the offset
12152 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12153 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12154 .addImm(0)
12155 .addReg(OffsetReg)
12156 .addImm(X86::sub_32bit);
12157
12158 // Add the offset to the reg_save_area to get the final address.
12159 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12160 .addReg(OffsetReg64)
12161 .addReg(RegSaveReg);
12162
12163 // Compute the offset for the next argument
12164 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12165 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12166 .addReg(OffsetReg)
12167 .addImm(UseFPOffset ? 16 : 8);
12168
12169 // Store it back into the va_list.
12170 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12171 .addOperand(Base)
12172 .addOperand(Scale)
12173 .addOperand(Index)
12174 .addDisp(Disp, UseFPOffset ? 4 : 0)
12175 .addOperand(Segment)
12176 .addReg(NextOffsetReg)
12177 .setMemRefs(MMOBegin, MMOEnd);
12178
12179 // Jump to endMBB
12180 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12181 .addMBB(endMBB);
12182 }
12183
12184 //
12185 // Emit code to use overflow area
12186 //
12187
12188 // Load the overflow_area address into a register.
12189 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12190 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12191 .addOperand(Base)
12192 .addOperand(Scale)
12193 .addOperand(Index)
12194 .addDisp(Disp, 8)
12195 .addOperand(Segment)
12196 .setMemRefs(MMOBegin, MMOEnd);
12197
12198 // If we need to align it, do so. Otherwise, just copy the address
12199 // to OverflowDestReg.
12200 if (NeedsAlign) {
12201 // Align the overflow address
12202 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12203 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12204
12205 // aligned_addr = (addr + (align-1)) & ~(align-1)
12206 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12207 .addReg(OverflowAddrReg)
12208 .addImm(Align-1);
12209
12210 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12211 .addReg(TmpReg)
12212 .addImm(~(uint64_t)(Align-1));
12213 } else {
12214 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12215 .addReg(OverflowAddrReg);
12216 }
12217
12218 // Compute the next overflow address after this argument.
12219 // (the overflow address should be kept 8-byte aligned)
12220 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12221 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12222 .addReg(OverflowDestReg)
12223 .addImm(ArgSizeA8);
12224
12225 // Store the new overflow address.
12226 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12227 .addOperand(Base)
12228 .addOperand(Scale)
12229 .addOperand(Index)
12230 .addDisp(Disp, 8)
12231 .addOperand(Segment)
12232 .addReg(NextAddrReg)
12233 .setMemRefs(MMOBegin, MMOEnd);
12234
12235 // If we branched, emit the PHI to the front of endMBB.
12236 if (offsetMBB) {
12237 BuildMI(*endMBB, endMBB->begin(), DL,
12238 TII->get(X86::PHI), DestReg)
12239 .addReg(OffsetDestReg).addMBB(offsetMBB)
12240 .addReg(OverflowDestReg).addMBB(overflowMBB);
12241 }
12242
12243 // Erase the pseudo instruction
12244 MI->eraseFromParent();
12245
12246 return endMBB;
12247}
12248
12249MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012250X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12251 MachineInstr *MI,
12252 MachineBasicBlock *MBB) const {
12253 // Emit code to save XMM registers to the stack. The ABI says that the
12254 // number of registers to save is given in %al, so it's theoretically
12255 // possible to do an indirect jump trick to avoid saving all of them,
12256 // however this code takes a simpler approach and just executes all
12257 // of the stores if %al is non-zero. It's less code, and it's probably
12258 // easier on the hardware branch predictor, and stores aren't all that
12259 // expensive anyway.
12260
12261 // Create the new basic blocks. One block contains all the XMM stores,
12262 // and one block is the final destination regardless of whether any
12263 // stores were performed.
12264 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12265 MachineFunction *F = MBB->getParent();
12266 MachineFunction::iterator MBBIter = MBB;
12267 ++MBBIter;
12268 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12269 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12270 F->insert(MBBIter, XMMSaveMBB);
12271 F->insert(MBBIter, EndMBB);
12272
Dan Gohman14152b42010-07-06 20:24:04 +000012273 // Transfer the remainder of MBB and its successor edges to EndMBB.
12274 EndMBB->splice(EndMBB->begin(), MBB,
12275 llvm::next(MachineBasicBlock::iterator(MI)),
12276 MBB->end());
12277 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12278
Dan Gohmand6708ea2009-08-15 01:38:56 +000012279 // The original block will now fall through to the XMM save block.
12280 MBB->addSuccessor(XMMSaveMBB);
12281 // The XMMSaveMBB will fall through to the end block.
12282 XMMSaveMBB->addSuccessor(EndMBB);
12283
12284 // Now add the instructions.
12285 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12286 DebugLoc DL = MI->getDebugLoc();
12287
12288 unsigned CountReg = MI->getOperand(0).getReg();
12289 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12290 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12291
12292 if (!Subtarget->isTargetWin64()) {
12293 // If %al is 0, branch around the XMM save block.
12294 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012295 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012296 MBB->addSuccessor(EndMBB);
12297 }
12298
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012299 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012300 // In the XMM save block, save all the XMM argument registers.
12301 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12302 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012303 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012304 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012305 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012306 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012307 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012308 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012309 .addFrameIndex(RegSaveFrameIndex)
12310 .addImm(/*Scale=*/1)
12311 .addReg(/*IndexReg=*/0)
12312 .addImm(/*Disp=*/Offset)
12313 .addReg(/*Segment=*/0)
12314 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012315 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012316 }
12317
Dan Gohman14152b42010-07-06 20:24:04 +000012318 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012319
12320 return EndMBB;
12321}
Mon P Wang63307c32008-05-05 19:05:59 +000012322
Lang Hames6e3f7e42012-02-03 01:13:49 +000012323// The EFLAGS operand of SelectItr might be missing a kill marker
12324// because there were multiple uses of EFLAGS, and ISel didn't know
12325// which to mark. Figure out whether SelectItr should have had a
12326// kill marker, and set it if it should. Returns the correct kill
12327// marker value.
12328static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12329 MachineBasicBlock* BB,
12330 const TargetRegisterInfo* TRI) {
12331 // Scan forward through BB for a use/def of EFLAGS.
12332 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12333 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012334 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012335 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012336 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012337 if (mi.definesRegister(X86::EFLAGS))
12338 break; // Should have kill-flag - update below.
12339 }
12340
12341 // If we hit the end of the block, check whether EFLAGS is live into a
12342 // successor.
12343 if (miI == BB->end()) {
12344 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12345 sEnd = BB->succ_end();
12346 sItr != sEnd; ++sItr) {
12347 MachineBasicBlock* succ = *sItr;
12348 if (succ->isLiveIn(X86::EFLAGS))
12349 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012350 }
12351 }
12352
Lang Hames6e3f7e42012-02-03 01:13:49 +000012353 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12354 // out. SelectMI should have a kill flag on EFLAGS.
12355 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012356 return true;
12357}
12358
Evan Cheng60c07e12006-07-05 22:17:51 +000012359MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012360X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012361 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012362 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12363 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012364
Chris Lattner52600972009-09-02 05:57:00 +000012365 // To "insert" a SELECT_CC instruction, we actually have to insert the
12366 // diamond control-flow pattern. The incoming instruction knows the
12367 // destination vreg to set, the condition code register to branch on, the
12368 // true/false values to select between, and a branch opcode to use.
12369 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12370 MachineFunction::iterator It = BB;
12371 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012372
Chris Lattner52600972009-09-02 05:57:00 +000012373 // thisMBB:
12374 // ...
12375 // TrueVal = ...
12376 // cmpTY ccX, r1, r2
12377 // bCC copy1MBB
12378 // fallthrough --> copy0MBB
12379 MachineBasicBlock *thisMBB = BB;
12380 MachineFunction *F = BB->getParent();
12381 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12382 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012383 F->insert(It, copy0MBB);
12384 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012385
Bill Wendling730c07e2010-06-25 20:48:10 +000012386 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12387 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012388 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12389 if (!MI->killsRegister(X86::EFLAGS) &&
12390 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12391 copy0MBB->addLiveIn(X86::EFLAGS);
12392 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012393 }
12394
Dan Gohman14152b42010-07-06 20:24:04 +000012395 // Transfer the remainder of BB and its successor edges to sinkMBB.
12396 sinkMBB->splice(sinkMBB->begin(), BB,
12397 llvm::next(MachineBasicBlock::iterator(MI)),
12398 BB->end());
12399 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12400
12401 // Add the true and fallthrough blocks as its successors.
12402 BB->addSuccessor(copy0MBB);
12403 BB->addSuccessor(sinkMBB);
12404
12405 // Create the conditional branch instruction.
12406 unsigned Opc =
12407 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12408 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12409
Chris Lattner52600972009-09-02 05:57:00 +000012410 // copy0MBB:
12411 // %FalseValue = ...
12412 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012413 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012414
Chris Lattner52600972009-09-02 05:57:00 +000012415 // sinkMBB:
12416 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12417 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012418 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12419 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012420 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12421 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12422
Dan Gohman14152b42010-07-06 20:24:04 +000012423 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012424 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012425}
12426
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012427MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012428X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12429 bool Is64Bit) const {
12430 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12431 DebugLoc DL = MI->getDebugLoc();
12432 MachineFunction *MF = BB->getParent();
12433 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12434
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012435 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012436
12437 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12438 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12439
12440 // BB:
12441 // ... [Till the alloca]
12442 // If stacklet is not large enough, jump to mallocMBB
12443 //
12444 // bumpMBB:
12445 // Allocate by subtracting from RSP
12446 // Jump to continueMBB
12447 //
12448 // mallocMBB:
12449 // Allocate by call to runtime
12450 //
12451 // continueMBB:
12452 // ...
12453 // [rest of original BB]
12454 //
12455
12456 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12457 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12458 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12459
12460 MachineRegisterInfo &MRI = MF->getRegInfo();
12461 const TargetRegisterClass *AddrRegClass =
12462 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12463
12464 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12465 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12466 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012467 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012468 sizeVReg = MI->getOperand(1).getReg(),
12469 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12470
12471 MachineFunction::iterator MBBIter = BB;
12472 ++MBBIter;
12473
12474 MF->insert(MBBIter, bumpMBB);
12475 MF->insert(MBBIter, mallocMBB);
12476 MF->insert(MBBIter, continueMBB);
12477
12478 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12479 (MachineBasicBlock::iterator(MI)), BB->end());
12480 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12481
12482 // Add code to the main basic block to check if the stack limit has been hit,
12483 // and if so, jump to mallocMBB otherwise to bumpMBB.
12484 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012485 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012486 .addReg(tmpSPVReg).addReg(sizeVReg);
12487 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012488 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012489 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012490 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12491
12492 // bumpMBB simply decreases the stack pointer, since we know the current
12493 // stacklet has enough space.
12494 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012495 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012496 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012497 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012498 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12499
12500 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012501 const uint32_t *RegMask =
12502 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012503 if (Is64Bit) {
12504 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12505 .addReg(sizeVReg);
12506 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012507 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12508 .addRegMask(RegMask)
12509 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012510 } else {
12511 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12512 .addImm(12);
12513 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12514 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012515 .addExternalSymbol("__morestack_allocate_stack_space")
12516 .addRegMask(RegMask)
12517 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012518 }
12519
12520 if (!Is64Bit)
12521 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12522 .addImm(16);
12523
12524 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12525 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12526 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12527
12528 // Set up the CFG correctly.
12529 BB->addSuccessor(bumpMBB);
12530 BB->addSuccessor(mallocMBB);
12531 mallocMBB->addSuccessor(continueMBB);
12532 bumpMBB->addSuccessor(continueMBB);
12533
12534 // Take care of the PHI nodes.
12535 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12536 MI->getOperand(0).getReg())
12537 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12538 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12539
12540 // Delete the original pseudo instruction.
12541 MI->eraseFromParent();
12542
12543 // And we're done.
12544 return continueMBB;
12545}
12546
12547MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012548X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012549 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012550 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12551 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012552
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012553 assert(!Subtarget->isTargetEnvMacho());
12554
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012555 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12556 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012557
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012558 if (Subtarget->isTargetWin64()) {
12559 if (Subtarget->isTargetCygMing()) {
12560 // ___chkstk(Mingw64):
12561 // Clobbers R10, R11, RAX and EFLAGS.
12562 // Updates RSP.
12563 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12564 .addExternalSymbol("___chkstk")
12565 .addReg(X86::RAX, RegState::Implicit)
12566 .addReg(X86::RSP, RegState::Implicit)
12567 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12568 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12569 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12570 } else {
12571 // __chkstk(MSVCRT): does not update stack pointer.
12572 // Clobbers R10, R11 and EFLAGS.
12573 // FIXME: RAX(allocated size) might be reused and not killed.
12574 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12575 .addExternalSymbol("__chkstk")
12576 .addReg(X86::RAX, RegState::Implicit)
12577 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12578 // RAX has the offset to subtracted from RSP.
12579 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12580 .addReg(X86::RSP)
12581 .addReg(X86::RAX);
12582 }
12583 } else {
12584 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012585 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12586
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012587 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12588 .addExternalSymbol(StackProbeSymbol)
12589 .addReg(X86::EAX, RegState::Implicit)
12590 .addReg(X86::ESP, RegState::Implicit)
12591 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12592 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12593 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12594 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012595
Dan Gohman14152b42010-07-06 20:24:04 +000012596 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012597 return BB;
12598}
Chris Lattner52600972009-09-02 05:57:00 +000012599
12600MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012601X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12602 MachineBasicBlock *BB) const {
12603 // This is pretty easy. We're taking the value that we received from
12604 // our load from the relocation, sticking it in either RDI (x86-64)
12605 // or EAX and doing an indirect call. The return value will then
12606 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012607 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012608 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012609 DebugLoc DL = MI->getDebugLoc();
12610 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012611
12612 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012613 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012614
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012615 // Get a register mask for the lowered call.
12616 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12617 // proper register mask.
12618 const uint32_t *RegMask =
12619 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012620 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012621 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12622 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012623 .addReg(X86::RIP)
12624 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012625 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012626 MI->getOperand(3).getTargetFlags())
12627 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012628 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012629 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012630 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012631 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012632 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12633 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012634 .addReg(0)
12635 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012636 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012637 MI->getOperand(3).getTargetFlags())
12638 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012639 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012640 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012641 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012642 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012643 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12644 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012645 .addReg(TII->getGlobalBaseReg(F))
12646 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012647 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012648 MI->getOperand(3).getTargetFlags())
12649 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012650 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012651 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012652 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012653 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012654
Dan Gohman14152b42010-07-06 20:24:04 +000012655 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012656 return BB;
12657}
12658
12659MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012660X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012661 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012662 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012663 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012664 case X86::TAILJMPd64:
12665 case X86::TAILJMPr64:
12666 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012667 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012668 case X86::TCRETURNdi64:
12669 case X86::TCRETURNri64:
12670 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012671 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012672 case X86::WIN_ALLOCA:
12673 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012674 case X86::SEG_ALLOCA_32:
12675 return EmitLoweredSegAlloca(MI, BB, false);
12676 case X86::SEG_ALLOCA_64:
12677 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012678 case X86::TLSCall_32:
12679 case X86::TLSCall_64:
12680 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012681 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012682 case X86::CMOV_FR32:
12683 case X86::CMOV_FR64:
12684 case X86::CMOV_V4F32:
12685 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012686 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012687 case X86::CMOV_V8F32:
12688 case X86::CMOV_V4F64:
12689 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012690 case X86::CMOV_GR16:
12691 case X86::CMOV_GR32:
12692 case X86::CMOV_RFP32:
12693 case X86::CMOV_RFP64:
12694 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012695 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012696
Dale Johannesen849f2142007-07-03 00:53:03 +000012697 case X86::FP32_TO_INT16_IN_MEM:
12698 case X86::FP32_TO_INT32_IN_MEM:
12699 case X86::FP32_TO_INT64_IN_MEM:
12700 case X86::FP64_TO_INT16_IN_MEM:
12701 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012702 case X86::FP64_TO_INT64_IN_MEM:
12703 case X86::FP80_TO_INT16_IN_MEM:
12704 case X86::FP80_TO_INT32_IN_MEM:
12705 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012706 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12707 DebugLoc DL = MI->getDebugLoc();
12708
Evan Cheng60c07e12006-07-05 22:17:51 +000012709 // Change the floating point control register to use "round towards zero"
12710 // mode when truncating to an integer value.
12711 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012712 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012713 addFrameReference(BuildMI(*BB, MI, DL,
12714 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012715
12716 // Load the old value of the high byte of the control word...
12717 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012718 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012719 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012720 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012721
12722 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012723 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012724 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012725
12726 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012727 addFrameReference(BuildMI(*BB, MI, DL,
12728 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012729
12730 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012731 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012732 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012733
12734 // Get the X86 opcode to use.
12735 unsigned Opc;
12736 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012737 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012738 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12739 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12740 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12741 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12742 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12743 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012744 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12745 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12746 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012747 }
12748
12749 X86AddressMode AM;
12750 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012751 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012752 AM.BaseType = X86AddressMode::RegBase;
12753 AM.Base.Reg = Op.getReg();
12754 } else {
12755 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012756 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012757 }
12758 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012759 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012760 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012761 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012762 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012763 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012764 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012765 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012766 AM.GV = Op.getGlobal();
12767 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012768 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012769 }
Dan Gohman14152b42010-07-06 20:24:04 +000012770 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012771 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012772
12773 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012774 addFrameReference(BuildMI(*BB, MI, DL,
12775 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012776
Dan Gohman14152b42010-07-06 20:24:04 +000012777 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012778 return BB;
12779 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012780 // String/text processing lowering.
12781 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012782 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012783 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12784 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012785 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012786 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12787 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012788 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012789 return EmitPCMP(MI, BB, 5, false /* in mem */);
12790 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012791 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012792 return EmitPCMP(MI, BB, 5, true /* in mem */);
12793
Eric Christopher228232b2010-11-30 07:20:12 +000012794 // Thread synchronization.
12795 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012796 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012797 case X86::MWAIT:
12798 return EmitMwait(MI, BB);
12799
Eric Christopherb120ab42009-08-18 22:50:32 +000012800 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012801 case X86::ATOMAND32:
12802 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012803 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012804 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012805 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012806 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012807 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012808 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12809 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012810 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012811 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012812 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012813 case X86::ATOMXOR32:
12814 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012815 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012816 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012817 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012818 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012819 case X86::ATOMNAND32:
12820 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012821 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012822 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012823 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012824 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012825 case X86::ATOMMIN32:
12826 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12827 case X86::ATOMMAX32:
12828 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12829 case X86::ATOMUMIN32:
12830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12831 case X86::ATOMUMAX32:
12832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012833
12834 case X86::ATOMAND16:
12835 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12836 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012837 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012838 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012839 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012840 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012841 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012842 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012843 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012844 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012845 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012846 case X86::ATOMXOR16:
12847 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12848 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012849 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012850 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012851 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012852 case X86::ATOMNAND16:
12853 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12854 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012855 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012856 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012857 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012858 case X86::ATOMMIN16:
12859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12860 case X86::ATOMMAX16:
12861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12862 case X86::ATOMUMIN16:
12863 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12864 case X86::ATOMUMAX16:
12865 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12866
12867 case X86::ATOMAND8:
12868 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12869 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012870 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012871 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012872 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012873 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012874 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012875 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012876 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012877 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012878 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012879 case X86::ATOMXOR8:
12880 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12881 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012882 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012883 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012884 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012885 case X86::ATOMNAND8:
12886 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12887 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012888 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012889 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012890 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012891 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012892 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012893 case X86::ATOMAND64:
12894 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012895 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012896 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012897 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012898 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012899 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012900 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12901 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012902 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012903 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012904 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012905 case X86::ATOMXOR64:
12906 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012907 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012908 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012909 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012910 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012911 case X86::ATOMNAND64:
12912 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12913 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012914 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012915 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012916 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012917 case X86::ATOMMIN64:
12918 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12919 case X86::ATOMMAX64:
12920 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12921 case X86::ATOMUMIN64:
12922 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12923 case X86::ATOMUMAX64:
12924 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012925
12926 // This group does 64-bit operations on a 32-bit host.
12927 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012928 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012929 X86::AND32rr, X86::AND32rr,
12930 X86::AND32ri, X86::AND32ri,
12931 false);
12932 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012933 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012934 X86::OR32rr, X86::OR32rr,
12935 X86::OR32ri, X86::OR32ri,
12936 false);
12937 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012938 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012939 X86::XOR32rr, X86::XOR32rr,
12940 X86::XOR32ri, X86::XOR32ri,
12941 false);
12942 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012943 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012944 X86::AND32rr, X86::AND32rr,
12945 X86::AND32ri, X86::AND32ri,
12946 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012947 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012948 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012949 X86::ADD32rr, X86::ADC32rr,
12950 X86::ADD32ri, X86::ADC32ri,
12951 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012952 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012953 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012954 X86::SUB32rr, X86::SBB32rr,
12955 X86::SUB32ri, X86::SBB32ri,
12956 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012957 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012958 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012959 X86::MOV32rr, X86::MOV32rr,
12960 X86::MOV32ri, X86::MOV32ri,
12961 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012962 case X86::VASTART_SAVE_XMM_REGS:
12963 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012964
12965 case X86::VAARG_64:
12966 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012967 }
12968}
12969
12970//===----------------------------------------------------------------------===//
12971// X86 Optimization Hooks
12972//===----------------------------------------------------------------------===//
12973
Dan Gohman475871a2008-07-27 21:46:04 +000012974void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012975 APInt &KnownZero,
12976 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012977 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012978 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012979 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012980 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012981 assert((Opc >= ISD::BUILTIN_OP_END ||
12982 Opc == ISD::INTRINSIC_WO_CHAIN ||
12983 Opc == ISD::INTRINSIC_W_CHAIN ||
12984 Opc == ISD::INTRINSIC_VOID) &&
12985 "Should use MaskedValueIsZero if you don't know whether Op"
12986 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012987
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012988 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012989 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012990 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012991 case X86ISD::ADD:
12992 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012993 case X86ISD::ADC:
12994 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012995 case X86ISD::SMUL:
12996 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012997 case X86ISD::INC:
12998 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012999 case X86ISD::OR:
13000 case X86ISD::XOR:
13001 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013002 // These nodes' second result is a boolean.
13003 if (Op.getResNo() == 0)
13004 break;
13005 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013006 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013007 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000013008 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013009 case ISD::INTRINSIC_WO_CHAIN: {
13010 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
13011 unsigned NumLoBits = 0;
13012 switch (IntId) {
13013 default: break;
13014 case Intrinsic::x86_sse_movmsk_ps:
13015 case Intrinsic::x86_avx_movmsk_ps_256:
13016 case Intrinsic::x86_sse2_movmsk_pd:
13017 case Intrinsic::x86_avx_movmsk_pd_256:
13018 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000013019 case Intrinsic::x86_sse2_pmovmskb_128:
13020 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000013021 // High bits of movmskp{s|d}, pmovmskb are known zero.
13022 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000013023 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000013024 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
13025 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
13026 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
13027 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
13028 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
13029 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000013030 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013031 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013032 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000013033 break;
13034 }
13035 }
13036 break;
13037 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013038 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013039}
Chris Lattner259e97c2006-01-31 19:43:35 +000013040
Owen Andersonbc146b02010-09-21 20:42:50 +000013041unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13042 unsigned Depth) const {
13043 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13044 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13045 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013046
Owen Andersonbc146b02010-09-21 20:42:50 +000013047 // Fallback case.
13048 return 1;
13049}
13050
Evan Cheng206ee9d2006-07-07 08:33:52 +000013051/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013052/// node is a GlobalAddress + offset.
13053bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013054 const GlobalValue* &GA,
13055 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013056 if (N->getOpcode() == X86ISD::Wrapper) {
13057 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013058 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013059 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013060 return true;
13061 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013062 }
Evan Chengad4196b2008-05-12 19:56:52 +000013063 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013064}
13065
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013066/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13067/// same as extracting the high 128-bit part of 256-bit vector and then
13068/// inserting the result into the low part of a new 256-bit vector
13069static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13070 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013071 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013072
13073 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013074 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013075 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13076 SVOp->getMaskElt(j) >= 0)
13077 return false;
13078
13079 return true;
13080}
13081
13082/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13083/// same as extracting the low 128-bit part of 256-bit vector and then
13084/// inserting the result into the high part of a new 256-bit vector
13085static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13086 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013087 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013088
13089 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013090 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013091 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13092 SVOp->getMaskElt(j) >= 0)
13093 return false;
13094
13095 return true;
13096}
13097
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013098/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13099static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013100 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013101 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013102 DebugLoc dl = N->getDebugLoc();
13103 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13104 SDValue V1 = SVOp->getOperand(0);
13105 SDValue V2 = SVOp->getOperand(1);
13106 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013107 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013108
13109 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13110 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13111 //
13112 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013113 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013114 // V UNDEF BUILD_VECTOR UNDEF
13115 // \ / \ /
13116 // CONCAT_VECTOR CONCAT_VECTOR
13117 // \ /
13118 // \ /
13119 // RESULT: V + zero extended
13120 //
13121 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13122 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13123 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13124 return SDValue();
13125
13126 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13127 return SDValue();
13128
13129 // To match the shuffle mask, the first half of the mask should
13130 // be exactly the first vector, and all the rest a splat with the
13131 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013132 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013133 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13134 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13135 return SDValue();
13136
Chad Rosier3d1161e2012-01-03 21:05:52 +000013137 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13138 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013139 if (Ld->hasNUsesOfValue(1, 0)) {
13140 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13141 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13142 SDValue ResNode =
13143 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13144 Ld->getMemoryVT(),
13145 Ld->getPointerInfo(),
13146 Ld->getAlignment(),
13147 false/*isVolatile*/, true/*ReadMem*/,
13148 false/*WriteMem*/);
13149 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13150 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013151 }
13152
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013153 // Emit a zeroed vector and insert the desired subvector on its
13154 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013155 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013156 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013157 return DCI.CombineTo(N, InsV);
13158 }
13159
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013160 //===--------------------------------------------------------------------===//
13161 // Combine some shuffles into subvector extracts and inserts:
13162 //
13163
13164 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13165 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013166 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13167 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013168 return DCI.CombineTo(N, InsV);
13169 }
13170
13171 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13172 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013173 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13174 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013175 return DCI.CombineTo(N, InsV);
13176 }
13177
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013178 return SDValue();
13179}
13180
13181/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013182static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013183 TargetLowering::DAGCombinerInfo &DCI,
13184 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013185 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013186 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013187
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013188 // Don't create instructions with illegal types after legalize types has run.
13189 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13190 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13191 return SDValue();
13192
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013193 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13194 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13195 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013196 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013197
13198 // Only handle 128 wide vector from here on.
13199 if (VT.getSizeInBits() != 128)
13200 return SDValue();
13201
13202 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13203 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13204 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013205 SmallVector<SDValue, 16> Elts;
13206 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013207 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013208
Nate Begemanfdea31a2010-03-24 20:49:50 +000013209 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013210}
Evan Chengd880b972008-05-09 21:53:03 +000013211
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013212
Craig Topperc16f8512012-04-25 06:39:39 +000013213/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013214/// a sequence of vector shuffle operations.
13215/// It is possible when we truncate 256-bit vector to 128-bit vector
13216
13217SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13218 DAGCombinerInfo &DCI) const {
13219 if (!DCI.isBeforeLegalizeOps())
13220 return SDValue();
13221
Craig Topper3ef43cf2012-04-24 06:36:35 +000013222 if (!Subtarget->hasAVX())
13223 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013224
13225 EVT VT = N->getValueType(0);
13226 SDValue Op = N->getOperand(0);
13227 EVT OpVT = Op.getValueType();
13228 DebugLoc dl = N->getDebugLoc();
13229
13230 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13231
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013232 if (Subtarget->hasAVX2()) {
13233 // AVX2: v4i64 -> v4i32
13234
13235 // VPERMD
13236 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13237
13238 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13239 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13240 ShufMask);
13241
Craig Topperd63fa652012-04-22 18:51:37 +000013242 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13243 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013244 }
13245
13246 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013247 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013248 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013249
13250 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013251 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013252
13253 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13254 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13255
13256 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013257 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013258
Craig Topperd63fa652012-04-22 18:51:37 +000013259 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13260 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013261
13262 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013263 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013264
Elena Demikhovsky73252572012-02-01 10:33:05 +000013265 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013266 }
Craig Topperd63fa652012-04-22 18:51:37 +000013267
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013268 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13269
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013270 if (Subtarget->hasAVX2()) {
13271 // AVX2: v8i32 -> v8i16
13272
13273 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013274
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013275 // PSHUFB
13276 SmallVector<SDValue,32> pshufbMask;
13277 for (unsigned i = 0; i < 2; ++i) {
13278 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13279 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13280 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13281 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13282 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13283 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13284 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13285 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13286 for (unsigned j = 0; j < 8; ++j)
13287 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13288 }
Craig Topperd63fa652012-04-22 18:51:37 +000013289 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13290 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013291 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13292
13293 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13294
13295 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013296 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013297 &ShufMask[0]);
13298
Craig Topperd63fa652012-04-22 18:51:37 +000013299 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13300 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013301
13302 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13303 }
13304
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013305 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013306 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013307
13308 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013309 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013310
13311 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13312 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13313
13314 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013315 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13316 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013317
Craig Topperd63fa652012-04-22 18:51:37 +000013318 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013319 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013320 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013321 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013322
13323 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13324 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13325
13326 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013327 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013328
Elena Demikhovsky73252572012-02-01 10:33:05 +000013329 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013330 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013331 }
13332
13333 return SDValue();
13334}
13335
Craig Topper89f4e662012-03-20 07:17:59 +000013336/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13337/// specific shuffle of a load can be folded into a single element load.
13338/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13339/// shuffles have been customed lowered so we need to handle those here.
13340static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13341 TargetLowering::DAGCombinerInfo &DCI) {
13342 if (DCI.isBeforeLegalizeOps())
13343 return SDValue();
13344
13345 SDValue InVec = N->getOperand(0);
13346 SDValue EltNo = N->getOperand(1);
13347
13348 if (!isa<ConstantSDNode>(EltNo))
13349 return SDValue();
13350
13351 EVT VT = InVec.getValueType();
13352
13353 bool HasShuffleIntoBitcast = false;
13354 if (InVec.getOpcode() == ISD::BITCAST) {
13355 // Don't duplicate a load with other uses.
13356 if (!InVec.hasOneUse())
13357 return SDValue();
13358 EVT BCVT = InVec.getOperand(0).getValueType();
13359 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13360 return SDValue();
13361 InVec = InVec.getOperand(0);
13362 HasShuffleIntoBitcast = true;
13363 }
13364
13365 if (!isTargetShuffle(InVec.getOpcode()))
13366 return SDValue();
13367
13368 // Don't duplicate a load with other uses.
13369 if (!InVec.hasOneUse())
13370 return SDValue();
13371
13372 SmallVector<int, 16> ShuffleMask;
13373 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013374 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13375 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013376 return SDValue();
13377
13378 // Select the input vector, guarding against out of range extract vector.
13379 unsigned NumElems = VT.getVectorNumElements();
13380 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13381 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13382 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13383 : InVec.getOperand(1);
13384
13385 // If inputs to shuffle are the same for both ops, then allow 2 uses
13386 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13387
13388 if (LdNode.getOpcode() == ISD::BITCAST) {
13389 // Don't duplicate a load with other uses.
13390 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13391 return SDValue();
13392
13393 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13394 LdNode = LdNode.getOperand(0);
13395 }
13396
13397 if (!ISD::isNormalLoad(LdNode.getNode()))
13398 return SDValue();
13399
13400 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13401
13402 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13403 return SDValue();
13404
13405 if (HasShuffleIntoBitcast) {
13406 // If there's a bitcast before the shuffle, check if the load type and
13407 // alignment is valid.
13408 unsigned Align = LN0->getAlignment();
13409 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13410 unsigned NewAlign = TLI.getTargetData()->
13411 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13412
13413 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13414 return SDValue();
13415 }
13416
13417 // All checks match so transform back to vector_shuffle so that DAG combiner
13418 // can finish the job
13419 DebugLoc dl = N->getDebugLoc();
13420
13421 // Create shuffle node taking into account the case that its a unary shuffle
13422 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13423 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13424 InVec.getOperand(0), Shuffle,
13425 &ShuffleMask[0]);
13426 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13427 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13428 EltNo);
13429}
13430
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013431/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13432/// generation and convert it from being a bunch of shuffles and extracts
13433/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013434static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013435 TargetLowering::DAGCombinerInfo &DCI) {
13436 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13437 if (NewOp.getNode())
13438 return NewOp;
13439
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013440 SDValue InputVector = N->getOperand(0);
13441
13442 // Only operate on vectors of 4 elements, where the alternative shuffling
13443 // gets to be more expensive.
13444 if (InputVector.getValueType() != MVT::v4i32)
13445 return SDValue();
13446
13447 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13448 // single use which is a sign-extend or zero-extend, and all elements are
13449 // used.
13450 SmallVector<SDNode *, 4> Uses;
13451 unsigned ExtractedElements = 0;
13452 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13453 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13454 if (UI.getUse().getResNo() != InputVector.getResNo())
13455 return SDValue();
13456
13457 SDNode *Extract = *UI;
13458 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13459 return SDValue();
13460
13461 if (Extract->getValueType(0) != MVT::i32)
13462 return SDValue();
13463 if (!Extract->hasOneUse())
13464 return SDValue();
13465 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13466 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13467 return SDValue();
13468 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13469 return SDValue();
13470
13471 // Record which element was extracted.
13472 ExtractedElements |=
13473 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13474
13475 Uses.push_back(Extract);
13476 }
13477
13478 // If not all the elements were used, this may not be worthwhile.
13479 if (ExtractedElements != 15)
13480 return SDValue();
13481
13482 // Ok, we've now decided to do the transformation.
13483 DebugLoc dl = InputVector.getDebugLoc();
13484
13485 // Store the value to a temporary stack slot.
13486 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013487 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13488 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013489
13490 // Replace each use (extract) with a load of the appropriate element.
13491 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13492 UE = Uses.end(); UI != UE; ++UI) {
13493 SDNode *Extract = *UI;
13494
Nadav Rotem86694292011-05-17 08:31:57 +000013495 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013496 SDValue Idx = Extract->getOperand(1);
13497 unsigned EltSize =
13498 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13499 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013500 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013501 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13502
Nadav Rotem86694292011-05-17 08:31:57 +000013503 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013504 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013505
13506 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013507 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013508 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013509 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013510
13511 // Replace the exact with the load.
13512 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13513 }
13514
13515 // The replacement was made in place; don't return anything.
13516 return SDValue();
13517}
13518
Duncan Sands6bcd2192011-09-17 16:49:39 +000013519/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13520/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013521static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013522 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013523 const X86Subtarget *Subtarget) {
13524 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013525 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013526 // Get the LHS/RHS of the select.
13527 SDValue LHS = N->getOperand(1);
13528 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013529 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013530
Dan Gohman670e5392009-09-21 18:03:22 +000013531 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013532 // instructions match the semantics of the common C idiom x<y?x:y but not
13533 // x<=y?x:y, because of how they handle negative zero (which can be
13534 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013535 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13536 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013537 (Subtarget->hasSSE2() ||
13538 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013539 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013540
Chris Lattner47b4ce82009-03-11 05:48:52 +000013541 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013542 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013543 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13544 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013545 switch (CC) {
13546 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013547 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013548 // Converting this to a min would handle NaNs incorrectly, and swapping
13549 // the operands would cause it to handle comparisons between positive
13550 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013551 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013552 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013553 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13554 break;
13555 std::swap(LHS, RHS);
13556 }
Dan Gohman670e5392009-09-21 18:03:22 +000013557 Opcode = X86ISD::FMIN;
13558 break;
13559 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013560 // Converting this to a min would handle comparisons between positive
13561 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013562 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013563 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13564 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013565 Opcode = X86ISD::FMIN;
13566 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013567 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013568 // Converting this to a min would handle both negative zeros and NaNs
13569 // incorrectly, but we can swap the operands to fix both.
13570 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013571 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013572 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013573 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013574 Opcode = X86ISD::FMIN;
13575 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013576
Dan Gohman670e5392009-09-21 18:03:22 +000013577 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013578 // Converting this to a max would handle comparisons between positive
13579 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013580 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013581 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013582 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013583 Opcode = X86ISD::FMAX;
13584 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013585 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013586 // Converting this to a max would handle NaNs incorrectly, and swapping
13587 // the operands would cause it to handle comparisons between positive
13588 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013589 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013590 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013591 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13592 break;
13593 std::swap(LHS, RHS);
13594 }
Dan Gohman670e5392009-09-21 18:03:22 +000013595 Opcode = X86ISD::FMAX;
13596 break;
13597 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013598 // Converting this to a max would handle both negative zeros and NaNs
13599 // incorrectly, but we can swap the operands to fix both.
13600 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013601 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013602 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013603 case ISD::SETGE:
13604 Opcode = X86ISD::FMAX;
13605 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013606 }
Dan Gohman670e5392009-09-21 18:03:22 +000013607 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013608 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13609 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013610 switch (CC) {
13611 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013612 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013613 // Converting this to a min would handle comparisons between positive
13614 // and negative zero incorrectly, and swapping the operands would
13615 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013616 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013617 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013618 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013619 break;
13620 std::swap(LHS, RHS);
13621 }
Dan Gohman670e5392009-09-21 18:03:22 +000013622 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013623 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013624 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013625 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013626 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013627 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13628 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013629 Opcode = X86ISD::FMIN;
13630 break;
13631 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013632 // Converting this to a min would handle both negative zeros and NaNs
13633 // incorrectly, but we can swap the operands to fix both.
13634 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013635 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013636 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013637 case ISD::SETGE:
13638 Opcode = X86ISD::FMIN;
13639 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013640
Dan Gohman670e5392009-09-21 18:03:22 +000013641 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013642 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013643 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013644 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013645 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013646 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013647 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013648 // Converting this to a max would handle comparisons between positive
13649 // and negative zero incorrectly, and swapping the operands would
13650 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013651 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013652 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013653 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013654 break;
13655 std::swap(LHS, RHS);
13656 }
Dan Gohman670e5392009-09-21 18:03:22 +000013657 Opcode = X86ISD::FMAX;
13658 break;
13659 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013660 // Converting this to a max would handle both negative zeros and NaNs
13661 // incorrectly, but we can swap the operands to fix both.
13662 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013663 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013664 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013665 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013666 Opcode = X86ISD::FMAX;
13667 break;
13668 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013669 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013670
Chris Lattner47b4ce82009-03-11 05:48:52 +000013671 if (Opcode)
13672 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013673 }
Eric Christopherfd179292009-08-27 18:07:15 +000013674
Chris Lattnerd1980a52009-03-12 06:52:53 +000013675 // If this is a select between two integer constants, try to do some
13676 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013677 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13678 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013679 // Don't do this for crazy integer types.
13680 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13681 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013682 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013683 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013684
Chris Lattnercee56e72009-03-13 05:53:31 +000013685 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013686 // Efficiently invertible.
13687 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13688 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13689 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13690 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013691 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013692 }
Eric Christopherfd179292009-08-27 18:07:15 +000013693
Chris Lattnerd1980a52009-03-12 06:52:53 +000013694 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013695 if (FalseC->getAPIntValue() == 0 &&
13696 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013697 if (NeedsCondInvert) // Invert the condition if needed.
13698 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13699 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013700
Chris Lattnerd1980a52009-03-12 06:52:53 +000013701 // Zero extend the condition if needed.
13702 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013703
Chris Lattnercee56e72009-03-13 05:53:31 +000013704 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013705 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013706 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013707 }
Eric Christopherfd179292009-08-27 18:07:15 +000013708
Chris Lattner97a29a52009-03-13 05:22:11 +000013709 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013710 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013711 if (NeedsCondInvert) // Invert the condition if needed.
13712 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13713 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013714
Chris Lattner97a29a52009-03-13 05:22:11 +000013715 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013716 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13717 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013718 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013719 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013720 }
Eric Christopherfd179292009-08-27 18:07:15 +000013721
Chris Lattnercee56e72009-03-13 05:53:31 +000013722 // Optimize cases that will turn into an LEA instruction. This requires
13723 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013724 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013725 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013726 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013727
Chris Lattnercee56e72009-03-13 05:53:31 +000013728 bool isFastMultiplier = false;
13729 if (Diff < 10) {
13730 switch ((unsigned char)Diff) {
13731 default: break;
13732 case 1: // result = add base, cond
13733 case 2: // result = lea base( , cond*2)
13734 case 3: // result = lea base(cond, cond*2)
13735 case 4: // result = lea base( , cond*4)
13736 case 5: // result = lea base(cond, cond*4)
13737 case 8: // result = lea base( , cond*8)
13738 case 9: // result = lea base(cond, cond*8)
13739 isFastMultiplier = true;
13740 break;
13741 }
13742 }
Eric Christopherfd179292009-08-27 18:07:15 +000013743
Chris Lattnercee56e72009-03-13 05:53:31 +000013744 if (isFastMultiplier) {
13745 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13746 if (NeedsCondInvert) // Invert the condition if needed.
13747 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13748 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013749
Chris Lattnercee56e72009-03-13 05:53:31 +000013750 // Zero extend the condition if needed.
13751 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13752 Cond);
13753 // Scale the condition by the difference.
13754 if (Diff != 1)
13755 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13756 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013757
Chris Lattnercee56e72009-03-13 05:53:31 +000013758 // Add the base if non-zero.
13759 if (FalseC->getAPIntValue() != 0)
13760 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13761 SDValue(FalseC, 0));
13762 return Cond;
13763 }
Eric Christopherfd179292009-08-27 18:07:15 +000013764 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013765 }
13766 }
Eric Christopherfd179292009-08-27 18:07:15 +000013767
Evan Cheng56f582d2012-01-04 01:41:39 +000013768 // Canonicalize max and min:
13769 // (x > y) ? x : y -> (x >= y) ? x : y
13770 // (x < y) ? x : y -> (x <= y) ? x : y
13771 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13772 // the need for an extra compare
13773 // against zero. e.g.
13774 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13775 // subl %esi, %edi
13776 // testl %edi, %edi
13777 // movl $0, %eax
13778 // cmovgl %edi, %eax
13779 // =>
13780 // xorl %eax, %eax
13781 // subl %esi, $edi
13782 // cmovsl %eax, %edi
13783 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13784 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13785 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13786 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13787 switch (CC) {
13788 default: break;
13789 case ISD::SETLT:
13790 case ISD::SETGT: {
13791 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13792 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13793 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13794 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13795 }
13796 }
13797 }
13798
Nadav Rotemcc616562012-01-15 19:27:55 +000013799 // If we know that this node is legal then we know that it is going to be
13800 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13801 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13802 // to simplify previous instructions.
13803 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13804 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013805 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013806 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013807
13808 // Don't optimize vector selects that map to mask-registers.
13809 if (BitWidth == 1)
13810 return SDValue();
13811
Nadav Rotemcc616562012-01-15 19:27:55 +000013812 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13813 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13814
13815 APInt KnownZero, KnownOne;
13816 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13817 DCI.isBeforeLegalizeOps());
13818 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13819 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13820 DCI.CommitTargetLoweringOpt(TLO);
13821 }
13822
Dan Gohman475871a2008-07-27 21:46:04 +000013823 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013824}
13825
Chris Lattnerd1980a52009-03-12 06:52:53 +000013826/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13827static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13828 TargetLowering::DAGCombinerInfo &DCI) {
13829 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013830
Chris Lattnerd1980a52009-03-12 06:52:53 +000013831 // If the flag operand isn't dead, don't touch this CMOV.
13832 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13833 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013834
Evan Chengb5a55d92011-05-24 01:48:22 +000013835 SDValue FalseOp = N->getOperand(0);
13836 SDValue TrueOp = N->getOperand(1);
13837 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13838 SDValue Cond = N->getOperand(3);
13839 if (CC == X86::COND_E || CC == X86::COND_NE) {
13840 switch (Cond.getOpcode()) {
13841 default: break;
13842 case X86ISD::BSR:
13843 case X86ISD::BSF:
13844 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13845 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13846 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13847 }
13848 }
13849
Chris Lattnerd1980a52009-03-12 06:52:53 +000013850 // If this is a select between two integer constants, try to do some
13851 // optimizations. Note that the operands are ordered the opposite of SELECT
13852 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013853 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13854 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013855 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13856 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013857 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13858 CC = X86::GetOppositeBranchCondition(CC);
13859 std::swap(TrueC, FalseC);
13860 }
Eric Christopherfd179292009-08-27 18:07:15 +000013861
Chris Lattnerd1980a52009-03-12 06:52:53 +000013862 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013863 // This is efficient for any integer data type (including i8/i16) and
13864 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013865 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013866 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13867 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013868
Chris Lattnerd1980a52009-03-12 06:52:53 +000013869 // Zero extend the condition if needed.
13870 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013871
Chris Lattnerd1980a52009-03-12 06:52:53 +000013872 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13873 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013874 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013875 if (N->getNumValues() == 2) // Dead flag value?
13876 return DCI.CombineTo(N, Cond, SDValue());
13877 return Cond;
13878 }
Eric Christopherfd179292009-08-27 18:07:15 +000013879
Chris Lattnercee56e72009-03-13 05:53:31 +000013880 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13881 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013882 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013883 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13884 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013885
Chris Lattner97a29a52009-03-13 05:22:11 +000013886 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013887 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13888 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013889 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13890 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013891
Chris Lattner97a29a52009-03-13 05:22:11 +000013892 if (N->getNumValues() == 2) // Dead flag value?
13893 return DCI.CombineTo(N, Cond, SDValue());
13894 return Cond;
13895 }
Eric Christopherfd179292009-08-27 18:07:15 +000013896
Chris Lattnercee56e72009-03-13 05:53:31 +000013897 // Optimize cases that will turn into an LEA instruction. This requires
13898 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013899 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013900 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013901 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013902
Chris Lattnercee56e72009-03-13 05:53:31 +000013903 bool isFastMultiplier = false;
13904 if (Diff < 10) {
13905 switch ((unsigned char)Diff) {
13906 default: break;
13907 case 1: // result = add base, cond
13908 case 2: // result = lea base( , cond*2)
13909 case 3: // result = lea base(cond, cond*2)
13910 case 4: // result = lea base( , cond*4)
13911 case 5: // result = lea base(cond, cond*4)
13912 case 8: // result = lea base( , cond*8)
13913 case 9: // result = lea base(cond, cond*8)
13914 isFastMultiplier = true;
13915 break;
13916 }
13917 }
Eric Christopherfd179292009-08-27 18:07:15 +000013918
Chris Lattnercee56e72009-03-13 05:53:31 +000013919 if (isFastMultiplier) {
13920 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013921 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13922 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013923 // Zero extend the condition if needed.
13924 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13925 Cond);
13926 // Scale the condition by the difference.
13927 if (Diff != 1)
13928 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13929 DAG.getConstant(Diff, Cond.getValueType()));
13930
13931 // Add the base if non-zero.
13932 if (FalseC->getAPIntValue() != 0)
13933 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13934 SDValue(FalseC, 0));
13935 if (N->getNumValues() == 2) // Dead flag value?
13936 return DCI.CombineTo(N, Cond, SDValue());
13937 return Cond;
13938 }
Eric Christopherfd179292009-08-27 18:07:15 +000013939 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013940 }
13941 }
13942 return SDValue();
13943}
13944
13945
Evan Cheng0b0cd912009-03-28 05:57:29 +000013946/// PerformMulCombine - Optimize a single multiply with constant into two
13947/// in order to implement it with two cheaper instructions, e.g.
13948/// LEA + SHL, LEA + LEA.
13949static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13950 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013951 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13952 return SDValue();
13953
Owen Andersone50ed302009-08-10 22:56:29 +000013954 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013955 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013956 return SDValue();
13957
13958 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13959 if (!C)
13960 return SDValue();
13961 uint64_t MulAmt = C->getZExtValue();
13962 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13963 return SDValue();
13964
13965 uint64_t MulAmt1 = 0;
13966 uint64_t MulAmt2 = 0;
13967 if ((MulAmt % 9) == 0) {
13968 MulAmt1 = 9;
13969 MulAmt2 = MulAmt / 9;
13970 } else if ((MulAmt % 5) == 0) {
13971 MulAmt1 = 5;
13972 MulAmt2 = MulAmt / 5;
13973 } else if ((MulAmt % 3) == 0) {
13974 MulAmt1 = 3;
13975 MulAmt2 = MulAmt / 3;
13976 }
13977 if (MulAmt2 &&
13978 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13979 DebugLoc DL = N->getDebugLoc();
13980
13981 if (isPowerOf2_64(MulAmt2) &&
13982 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13983 // If second multiplifer is pow2, issue it first. We want the multiply by
13984 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13985 // is an add.
13986 std::swap(MulAmt1, MulAmt2);
13987
13988 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013989 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013990 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013991 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013992 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013993 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013994 DAG.getConstant(MulAmt1, VT));
13995
Eric Christopherfd179292009-08-27 18:07:15 +000013996 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013997 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013998 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013999 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014000 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014001 DAG.getConstant(MulAmt2, VT));
14002
14003 // Do not add new nodes to DAG combiner worklist.
14004 DCI.CombineTo(N, NewMul, false);
14005 }
14006 return SDValue();
14007}
14008
Evan Chengad9c0a32009-12-15 00:53:42 +000014009static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14010 SDValue N0 = N->getOperand(0);
14011 SDValue N1 = N->getOperand(1);
14012 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14013 EVT VT = N0.getValueType();
14014
14015 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14016 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014017 if (VT.isInteger() && !VT.isVector() &&
14018 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014019 N0.getOperand(1).getOpcode() == ISD::Constant) {
14020 SDValue N00 = N0.getOperand(0);
14021 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14022 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14023 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14024 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14025 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14026 APInt ShAmt = N1C->getAPIntValue();
14027 Mask = Mask.shl(ShAmt);
14028 if (Mask != 0)
14029 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14030 N00, DAG.getConstant(Mask, VT));
14031 }
14032 }
14033
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014034
14035 // Hardware support for vector shifts is sparse which makes us scalarize the
14036 // vector operations in many cases. Also, on sandybridge ADD is faster than
14037 // shl.
14038 // (shl V, 1) -> add V,V
14039 if (isSplatVector(N1.getNode())) {
14040 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14041 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14042 // We shift all of the values by one. In many cases we do not have
14043 // hardware support for this operation. This is better expressed as an ADD
14044 // of two values.
14045 if (N1C && (1 == N1C->getZExtValue())) {
14046 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14047 }
14048 }
14049
Evan Chengad9c0a32009-12-15 00:53:42 +000014050 return SDValue();
14051}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014052
Nate Begeman740ab032009-01-26 00:52:55 +000014053/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14054/// when possible.
14055static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014056 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014057 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014058 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014059 if (N->getOpcode() == ISD::SHL) {
14060 SDValue V = PerformSHLCombine(N, DAG);
14061 if (V.getNode()) return V;
14062 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014063
Nate Begeman740ab032009-01-26 00:52:55 +000014064 // On X86 with SSE2 support, we can transform this to a vector shift if
14065 // all elements are shifted by the same amount. We can't do this in legalize
14066 // because the a constant vector is typically transformed to a constant pool
14067 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014068 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014069 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014070
Craig Topper7be5dfd2011-11-12 09:58:49 +000014071 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14072 (!Subtarget->hasAVX2() ||
14073 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014074 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014075
Mon P Wang3becd092009-01-28 08:12:05 +000014076 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014077 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014078 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014079 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014080 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14081 unsigned NumElts = VT.getVectorNumElements();
14082 unsigned i = 0;
14083 for (; i != NumElts; ++i) {
14084 SDValue Arg = ShAmtOp.getOperand(i);
14085 if (Arg.getOpcode() == ISD::UNDEF) continue;
14086 BaseShAmt = Arg;
14087 break;
14088 }
Craig Topper37c26772012-01-17 04:44:50 +000014089 // Handle the case where the build_vector is all undef
14090 // FIXME: Should DAG allow this?
14091 if (i == NumElts)
14092 return SDValue();
14093
Mon P Wang3becd092009-01-28 08:12:05 +000014094 for (; i != NumElts; ++i) {
14095 SDValue Arg = ShAmtOp.getOperand(i);
14096 if (Arg.getOpcode() == ISD::UNDEF) continue;
14097 if (Arg != BaseShAmt) {
14098 return SDValue();
14099 }
14100 }
14101 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014102 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014103 SDValue InVec = ShAmtOp.getOperand(0);
14104 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14105 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14106 unsigned i = 0;
14107 for (; i != NumElts; ++i) {
14108 SDValue Arg = InVec.getOperand(i);
14109 if (Arg.getOpcode() == ISD::UNDEF) continue;
14110 BaseShAmt = Arg;
14111 break;
14112 }
14113 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014115 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014116 if (C->getZExtValue() == SplatIdx)
14117 BaseShAmt = InVec.getOperand(1);
14118 }
14119 }
Mon P Wang845b1892012-02-01 22:15:20 +000014120 if (BaseShAmt.getNode() == 0) {
14121 // Don't create instructions with illegal types after legalize
14122 // types has run.
14123 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14124 !DCI.isBeforeLegalize())
14125 return SDValue();
14126
Mon P Wangefa42202009-09-03 19:56:25 +000014127 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14128 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014129 }
Mon P Wang3becd092009-01-28 08:12:05 +000014130 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014131 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014132
Mon P Wangefa42202009-09-03 19:56:25 +000014133 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014134 if (EltVT.bitsGT(MVT::i32))
14135 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14136 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014137 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014138
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014139 // The shift amount is identical so we can do a vector shift.
14140 SDValue ValOp = N->getOperand(0);
14141 switch (N->getOpcode()) {
14142 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014143 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014144 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014145 switch (VT.getSimpleVT().SimpleTy) {
14146 default: return SDValue();
14147 case MVT::v2i64:
14148 case MVT::v4i32:
14149 case MVT::v8i16:
14150 case MVT::v4i64:
14151 case MVT::v8i32:
14152 case MVT::v16i16:
14153 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14154 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014155 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014156 switch (VT.getSimpleVT().SimpleTy) {
14157 default: return SDValue();
14158 case MVT::v4i32:
14159 case MVT::v8i16:
14160 case MVT::v8i32:
14161 case MVT::v16i16:
14162 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14163 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014164 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014165 switch (VT.getSimpleVT().SimpleTy) {
14166 default: return SDValue();
14167 case MVT::v2i64:
14168 case MVT::v4i32:
14169 case MVT::v8i16:
14170 case MVT::v4i64:
14171 case MVT::v8i32:
14172 case MVT::v16i16:
14173 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14174 }
Nate Begeman740ab032009-01-26 00:52:55 +000014175 }
Nate Begeman740ab032009-01-26 00:52:55 +000014176}
14177
Nate Begemanb65c1752010-12-17 22:55:37 +000014178
Stuart Hastings865f0932011-06-03 23:53:54 +000014179// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14180// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14181// and friends. Likewise for OR -> CMPNEQSS.
14182static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14183 TargetLowering::DAGCombinerInfo &DCI,
14184 const X86Subtarget *Subtarget) {
14185 unsigned opcode;
14186
14187 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14188 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014189 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014190 SDValue N0 = N->getOperand(0);
14191 SDValue N1 = N->getOperand(1);
14192 SDValue CMP0 = N0->getOperand(1);
14193 SDValue CMP1 = N1->getOperand(1);
14194 DebugLoc DL = N->getDebugLoc();
14195
14196 // The SETCCs should both refer to the same CMP.
14197 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14198 return SDValue();
14199
14200 SDValue CMP00 = CMP0->getOperand(0);
14201 SDValue CMP01 = CMP0->getOperand(1);
14202 EVT VT = CMP00.getValueType();
14203
14204 if (VT == MVT::f32 || VT == MVT::f64) {
14205 bool ExpectingFlags = false;
14206 // Check for any users that want flags:
14207 for (SDNode::use_iterator UI = N->use_begin(),
14208 UE = N->use_end();
14209 !ExpectingFlags && UI != UE; ++UI)
14210 switch (UI->getOpcode()) {
14211 default:
14212 case ISD::BR_CC:
14213 case ISD::BRCOND:
14214 case ISD::SELECT:
14215 ExpectingFlags = true;
14216 break;
14217 case ISD::CopyToReg:
14218 case ISD::SIGN_EXTEND:
14219 case ISD::ZERO_EXTEND:
14220 case ISD::ANY_EXTEND:
14221 break;
14222 }
14223
14224 if (!ExpectingFlags) {
14225 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14226 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14227
14228 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14229 X86::CondCode tmp = cc0;
14230 cc0 = cc1;
14231 cc1 = tmp;
14232 }
14233
14234 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14235 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14236 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14237 X86ISD::NodeType NTOperator = is64BitFP ?
14238 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14239 // FIXME: need symbolic constants for these magic numbers.
14240 // See X86ATTInstPrinter.cpp:printSSECC().
14241 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14242 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14243 DAG.getConstant(x86cc, MVT::i8));
14244 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14245 OnesOrZeroesF);
14246 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14247 DAG.getConstant(1, MVT::i32));
14248 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14249 return OneBitOfTruth;
14250 }
14251 }
14252 }
14253 }
14254 return SDValue();
14255}
14256
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014257/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14258/// so it can be folded inside ANDNP.
14259static bool CanFoldXORWithAllOnes(const SDNode *N) {
14260 EVT VT = N->getValueType(0);
14261
14262 // Match direct AllOnes for 128 and 256-bit vectors
14263 if (ISD::isBuildVectorAllOnes(N))
14264 return true;
14265
14266 // Look through a bit convert.
14267 if (N->getOpcode() == ISD::BITCAST)
14268 N = N->getOperand(0).getNode();
14269
14270 // Sometimes the operand may come from a insert_subvector building a 256-bit
14271 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014272 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014273 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14274 SDValue V1 = N->getOperand(0);
14275 SDValue V2 = N->getOperand(1);
14276
14277 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14278 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14279 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14280 ISD::isBuildVectorAllOnes(V2.getNode()))
14281 return true;
14282 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014283
14284 return false;
14285}
14286
Nate Begemanb65c1752010-12-17 22:55:37 +000014287static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14288 TargetLowering::DAGCombinerInfo &DCI,
14289 const X86Subtarget *Subtarget) {
14290 if (DCI.isBeforeLegalizeOps())
14291 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014292
Stuart Hastings865f0932011-06-03 23:53:54 +000014293 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14294 if (R.getNode())
14295 return R;
14296
Craig Topper54a11172011-10-14 07:06:56 +000014297 EVT VT = N->getValueType(0);
14298
Craig Topperb4c94572011-10-21 06:55:01 +000014299 // Create ANDN, BLSI, and BLSR instructions
14300 // BLSI is X & (-X)
14301 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014302 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14303 SDValue N0 = N->getOperand(0);
14304 SDValue N1 = N->getOperand(1);
14305 DebugLoc DL = N->getDebugLoc();
14306
14307 // Check LHS for not
14308 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14309 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14310 // Check RHS for not
14311 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14312 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14313
Craig Topperb4c94572011-10-21 06:55:01 +000014314 // Check LHS for neg
14315 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14316 isZero(N0.getOperand(0)))
14317 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14318
14319 // Check RHS for neg
14320 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14321 isZero(N1.getOperand(0)))
14322 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14323
14324 // Check LHS for X-1
14325 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14326 isAllOnes(N0.getOperand(1)))
14327 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14328
14329 // Check RHS for X-1
14330 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14331 isAllOnes(N1.getOperand(1)))
14332 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14333
Craig Topper54a11172011-10-14 07:06:56 +000014334 return SDValue();
14335 }
14336
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014337 // Want to form ANDNP nodes:
14338 // 1) In the hopes of then easily combining them with OR and AND nodes
14339 // to form PBLEND/PSIGN.
14340 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014341 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014342 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014343
Nate Begemanb65c1752010-12-17 22:55:37 +000014344 SDValue N0 = N->getOperand(0);
14345 SDValue N1 = N->getOperand(1);
14346 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014347
Nate Begemanb65c1752010-12-17 22:55:37 +000014348 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014349 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014350 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14351 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014352 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014353
14354 // Check RHS for vnot
14355 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014356 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14357 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014358 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014359
Nate Begemanb65c1752010-12-17 22:55:37 +000014360 return SDValue();
14361}
14362
Evan Cheng760d1942010-01-04 21:22:48 +000014363static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014364 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014365 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014366 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014367 return SDValue();
14368
Stuart Hastings865f0932011-06-03 23:53:54 +000014369 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14370 if (R.getNode())
14371 return R;
14372
Evan Cheng760d1942010-01-04 21:22:48 +000014373 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014374
Evan Cheng760d1942010-01-04 21:22:48 +000014375 SDValue N0 = N->getOperand(0);
14376 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014377
Nate Begemanb65c1752010-12-17 22:55:37 +000014378 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014379 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014380 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014381 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14382 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014383
Craig Topper1666cb62011-11-19 07:07:26 +000014384 // Canonicalize pandn to RHS
14385 if (N0.getOpcode() == X86ISD::ANDNP)
14386 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014387 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014388 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14389 SDValue Mask = N1.getOperand(0);
14390 SDValue X = N1.getOperand(1);
14391 SDValue Y;
14392 if (N0.getOperand(0) == Mask)
14393 Y = N0.getOperand(1);
14394 if (N0.getOperand(1) == Mask)
14395 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014396
Craig Topper1666cb62011-11-19 07:07:26 +000014397 // Check to see if the mask appeared in both the AND and ANDNP and
14398 if (!Y.getNode())
14399 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014400
Craig Topper1666cb62011-11-19 07:07:26 +000014401 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014402 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014403 if (Mask.getOpcode() == ISD::BITCAST)
14404 Mask = Mask.getOperand(0);
14405 if (X.getOpcode() == ISD::BITCAST)
14406 X = X.getOperand(0);
14407 if (Y.getOpcode() == ISD::BITCAST)
14408 Y = Y.getOperand(0);
14409
Craig Topper1666cb62011-11-19 07:07:26 +000014410 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014411
Craig Toppered2e13d2012-01-22 19:15:14 +000014412 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014413 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14414 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014415 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014416 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014417
14418 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014419 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014420 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14421 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14422 if ((SraAmt + 1) != EltBits)
14423 return SDValue();
14424
14425 DebugLoc DL = N->getDebugLoc();
14426
14427 // Now we know we at least have a plendvb with the mask val. See if
14428 // we can form a psignb/w/d.
14429 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014430 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14431 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014432 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14433 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14434 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014435 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014436 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014437 }
14438 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014439 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014440 return SDValue();
14441
14442 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14443
14444 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14445 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14446 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014447 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014448 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014449 }
14450 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014451
Craig Topper1666cb62011-11-19 07:07:26 +000014452 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14453 return SDValue();
14454
Nate Begemanb65c1752010-12-17 22:55:37 +000014455 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014456 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14457 std::swap(N0, N1);
14458 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14459 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014460 if (!N0.hasOneUse() || !N1.hasOneUse())
14461 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014462
14463 SDValue ShAmt0 = N0.getOperand(1);
14464 if (ShAmt0.getValueType() != MVT::i8)
14465 return SDValue();
14466 SDValue ShAmt1 = N1.getOperand(1);
14467 if (ShAmt1.getValueType() != MVT::i8)
14468 return SDValue();
14469 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14470 ShAmt0 = ShAmt0.getOperand(0);
14471 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14472 ShAmt1 = ShAmt1.getOperand(0);
14473
14474 DebugLoc DL = N->getDebugLoc();
14475 unsigned Opc = X86ISD::SHLD;
14476 SDValue Op0 = N0.getOperand(0);
14477 SDValue Op1 = N1.getOperand(0);
14478 if (ShAmt0.getOpcode() == ISD::SUB) {
14479 Opc = X86ISD::SHRD;
14480 std::swap(Op0, Op1);
14481 std::swap(ShAmt0, ShAmt1);
14482 }
14483
Evan Cheng8b1190a2010-04-28 01:18:01 +000014484 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014485 if (ShAmt1.getOpcode() == ISD::SUB) {
14486 SDValue Sum = ShAmt1.getOperand(0);
14487 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014488 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14489 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14490 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14491 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014492 return DAG.getNode(Opc, DL, VT,
14493 Op0, Op1,
14494 DAG.getNode(ISD::TRUNCATE, DL,
14495 MVT::i8, ShAmt0));
14496 }
14497 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14498 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14499 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014500 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014501 return DAG.getNode(Opc, DL, VT,
14502 N0.getOperand(0), N1.getOperand(0),
14503 DAG.getNode(ISD::TRUNCATE, DL,
14504 MVT::i8, ShAmt0));
14505 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014506
Evan Cheng760d1942010-01-04 21:22:48 +000014507 return SDValue();
14508}
14509
Craig Topper3738ccd2011-12-27 06:27:23 +000014510// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014511static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14512 TargetLowering::DAGCombinerInfo &DCI,
14513 const X86Subtarget *Subtarget) {
14514 if (DCI.isBeforeLegalizeOps())
14515 return SDValue();
14516
14517 EVT VT = N->getValueType(0);
14518
14519 if (VT != MVT::i32 && VT != MVT::i64)
14520 return SDValue();
14521
Craig Topper3738ccd2011-12-27 06:27:23 +000014522 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14523
Craig Topperb4c94572011-10-21 06:55:01 +000014524 // Create BLSMSK instructions by finding X ^ (X-1)
14525 SDValue N0 = N->getOperand(0);
14526 SDValue N1 = N->getOperand(1);
14527 DebugLoc DL = N->getDebugLoc();
14528
14529 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14530 isAllOnes(N0.getOperand(1)))
14531 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14532
14533 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14534 isAllOnes(N1.getOperand(1)))
14535 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14536
14537 return SDValue();
14538}
14539
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014540/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14541static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14542 const X86Subtarget *Subtarget) {
14543 LoadSDNode *Ld = cast<LoadSDNode>(N);
14544 EVT RegVT = Ld->getValueType(0);
14545 EVT MemVT = Ld->getMemoryVT();
14546 DebugLoc dl = Ld->getDebugLoc();
14547 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14548
14549 ISD::LoadExtType Ext = Ld->getExtensionType();
14550
Nadav Rotemca6f2962011-09-18 19:00:23 +000014551 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014552 // shuffle. We need SSE4 for the shuffles.
14553 // TODO: It is possible to support ZExt by zeroing the undef values
14554 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014555 if (RegVT.isVector() && RegVT.isInteger() &&
14556 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014557 assert(MemVT != RegVT && "Cannot extend to the same type");
14558 assert(MemVT.isVector() && "Must load a vector from memory");
14559
14560 unsigned NumElems = RegVT.getVectorNumElements();
14561 unsigned RegSz = RegVT.getSizeInBits();
14562 unsigned MemSz = MemVT.getSizeInBits();
14563 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014564 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014565 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14566
14567 // Attempt to load the original value using a single load op.
14568 // Find a scalar type which is equal to the loaded word size.
14569 MVT SclrLoadTy = MVT::i8;
14570 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14571 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14572 MVT Tp = (MVT::SimpleValueType)tp;
14573 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14574 SclrLoadTy = Tp;
14575 break;
14576 }
14577 }
14578
14579 // Proceed if a load word is found.
14580 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14581
14582 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14583 RegSz/SclrLoadTy.getSizeInBits());
14584
14585 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14586 RegSz/MemVT.getScalarType().getSizeInBits());
14587 // Can't shuffle using an illegal type.
14588 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14589
14590 // Perform a single load.
14591 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14592 Ld->getBasePtr(),
14593 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014594 Ld->isNonTemporal(), Ld->isInvariant(),
14595 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014596
14597 // Insert the word loaded into a vector.
14598 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14599 LoadUnitVecVT, ScalarLoad);
14600
14601 // Bitcast the loaded value to a vector of the original element type, in
14602 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014603 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14604 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014605 unsigned SizeRatio = RegSz/MemSz;
14606
14607 // Redistribute the loaded elements into the different locations.
14608 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014609 for (unsigned i = 0; i != NumElems; ++i)
14610 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014611
14612 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014613 DAG.getUNDEF(WideVecVT),
14614 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014615
14616 // Bitcast to the requested type.
14617 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14618 // Replace the original load with the new sequence
14619 // and return the new chain.
14620 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14621 return SDValue(ScalarLoad.getNode(), 1);
14622 }
14623
14624 return SDValue();
14625}
14626
Chris Lattner149a4e52008-02-22 02:09:43 +000014627/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014628static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014629 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014630 StoreSDNode *St = cast<StoreSDNode>(N);
14631 EVT VT = St->getValue().getValueType();
14632 EVT StVT = St->getMemoryVT();
14633 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014634 SDValue StoredVal = St->getOperand(1);
14635 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14636
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014637 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014638 // On Sandy Bridge, 256-bit memory operations are executed by two
14639 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14640 // memory operation.
14641 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014642 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14643 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014644 SDValue Value0 = StoredVal.getOperand(0);
14645 SDValue Value1 = StoredVal.getOperand(1);
14646
14647 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14648 SDValue Ptr0 = St->getBasePtr();
14649 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14650
14651 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14652 St->getPointerInfo(), St->isVolatile(),
14653 St->isNonTemporal(), St->getAlignment());
14654 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14655 St->getPointerInfo(), St->isVolatile(),
14656 St->isNonTemporal(), St->getAlignment());
14657 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14658 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014659
14660 // Optimize trunc store (of multiple scalars) to shuffle and store.
14661 // First, pack all of the elements in one place. Next, store to memory
14662 // in fewer chunks.
14663 if (St->isTruncatingStore() && VT.isVector()) {
14664 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14665 unsigned NumElems = VT.getVectorNumElements();
14666 assert(StVT != VT && "Cannot truncate to the same type");
14667 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14668 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14669
14670 // From, To sizes and ElemCount must be pow of two
14671 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014672 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014673 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014674 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014675
Nadav Rotem614061b2011-08-10 19:30:14 +000014676 unsigned SizeRatio = FromSz / ToSz;
14677
14678 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14679
14680 // Create a type on which we perform the shuffle
14681 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14682 StVT.getScalarType(), NumElems*SizeRatio);
14683
14684 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14685
14686 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14687 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014688 for (unsigned i = 0; i != NumElems; ++i)
14689 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014690
14691 // Can't shuffle using an illegal type
14692 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14693
14694 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014695 DAG.getUNDEF(WideVecVT),
14696 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014697 // At this point all of the data is stored at the bottom of the
14698 // register. We now need to save it to mem.
14699
14700 // Find the largest store unit
14701 MVT StoreType = MVT::i8;
14702 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14703 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14704 MVT Tp = (MVT::SimpleValueType)tp;
14705 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14706 StoreType = Tp;
14707 }
14708
14709 // Bitcast the original vector into a vector of store-size units
14710 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14711 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14712 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14713 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14714 SmallVector<SDValue, 8> Chains;
14715 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14716 TLI.getPointerTy());
14717 SDValue Ptr = St->getBasePtr();
14718
14719 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014720 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014721 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14722 StoreType, ShuffWide,
14723 DAG.getIntPtrConstant(i));
14724 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14725 St->getPointerInfo(), St->isVolatile(),
14726 St->isNonTemporal(), St->getAlignment());
14727 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14728 Chains.push_back(Ch);
14729 }
14730
14731 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14732 Chains.size());
14733 }
14734
14735
Chris Lattner149a4e52008-02-22 02:09:43 +000014736 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14737 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014738 // A preferable solution to the general problem is to figure out the right
14739 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014740
14741 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014742 if (VT.getSizeInBits() != 64)
14743 return SDValue();
14744
Devang Patel578efa92009-06-05 21:57:13 +000014745 const Function *F = DAG.getMachineFunction().getFunction();
14746 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014747 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014748 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014749 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014750 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014751 isa<LoadSDNode>(St->getValue()) &&
14752 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14753 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014754 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014755 LoadSDNode *Ld = 0;
14756 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014757 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014758 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014759 // Must be a store of a load. We currently handle two cases: the load
14760 // is a direct child, and it's under an intervening TokenFactor. It is
14761 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014762 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014763 Ld = cast<LoadSDNode>(St->getChain());
14764 else if (St->getValue().hasOneUse() &&
14765 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014766 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014767 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014768 TokenFactorIndex = i;
14769 Ld = cast<LoadSDNode>(St->getValue());
14770 } else
14771 Ops.push_back(ChainVal->getOperand(i));
14772 }
14773 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014774
Evan Cheng536e6672009-03-12 05:59:15 +000014775 if (!Ld || !ISD::isNormalLoad(Ld))
14776 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014777
Evan Cheng536e6672009-03-12 05:59:15 +000014778 // If this is not the MMX case, i.e. we are just turning i64 load/store
14779 // into f64 load/store, avoid the transformation if there are multiple
14780 // uses of the loaded value.
14781 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14782 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014783
Evan Cheng536e6672009-03-12 05:59:15 +000014784 DebugLoc LdDL = Ld->getDebugLoc();
14785 DebugLoc StDL = N->getDebugLoc();
14786 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14787 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14788 // pair instead.
14789 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014790 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014791 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14792 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014793 Ld->isNonTemporal(), Ld->isInvariant(),
14794 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014795 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014796 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014797 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014798 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014799 Ops.size());
14800 }
Evan Cheng536e6672009-03-12 05:59:15 +000014801 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014802 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014803 St->isVolatile(), St->isNonTemporal(),
14804 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014805 }
Evan Cheng536e6672009-03-12 05:59:15 +000014806
14807 // Otherwise, lower to two pairs of 32-bit loads / stores.
14808 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014809 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14810 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014811
Owen Anderson825b72b2009-08-11 20:47:22 +000014812 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014813 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014814 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014815 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014816 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014817 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014818 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014819 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014820 MinAlign(Ld->getAlignment(), 4));
14821
14822 SDValue NewChain = LoLd.getValue(1);
14823 if (TokenFactorIndex != -1) {
14824 Ops.push_back(LoLd);
14825 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014826 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014827 Ops.size());
14828 }
14829
14830 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014831 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14832 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014833
14834 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014835 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014836 St->isVolatile(), St->isNonTemporal(),
14837 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014838 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014839 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014840 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014841 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014842 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014843 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014844 }
Dan Gohman475871a2008-07-27 21:46:04 +000014845 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014846}
14847
Duncan Sands17470be2011-09-22 20:15:48 +000014848/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14849/// and return the operands for the horizontal operation in LHS and RHS. A
14850/// horizontal operation performs the binary operation on successive elements
14851/// of its first operand, then on successive elements of its second operand,
14852/// returning the resulting values in a vector. For example, if
14853/// A = < float a0, float a1, float a2, float a3 >
14854/// and
14855/// B = < float b0, float b1, float b2, float b3 >
14856/// then the result of doing a horizontal operation on A and B is
14857/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14858/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14859/// A horizontal-op B, for some already available A and B, and if so then LHS is
14860/// set to A, RHS to B, and the routine returns 'true'.
14861/// Note that the binary operation should have the property that if one of the
14862/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014863static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014864 // Look for the following pattern: if
14865 // A = < float a0, float a1, float a2, float a3 >
14866 // B = < float b0, float b1, float b2, float b3 >
14867 // and
14868 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14869 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14870 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14871 // which is A horizontal-op B.
14872
14873 // At least one of the operands should be a vector shuffle.
14874 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14875 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14876 return false;
14877
14878 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014879
14880 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14881 "Unsupported vector type for horizontal add/sub");
14882
14883 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14884 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014885 unsigned NumElts = VT.getVectorNumElements();
14886 unsigned NumLanes = VT.getSizeInBits()/128;
14887 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014888 assert((NumLaneElts % 2 == 0) &&
14889 "Vector type should have an even number of elements in each lane");
14890 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014891
14892 // View LHS in the form
14893 // LHS = VECTOR_SHUFFLE A, B, LMask
14894 // If LHS is not a shuffle then pretend it is the shuffle
14895 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14896 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14897 // type VT.
14898 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014899 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014900 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14901 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14902 A = LHS.getOperand(0);
14903 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14904 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014905 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14906 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014907 } else {
14908 if (LHS.getOpcode() != ISD::UNDEF)
14909 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014910 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014911 LMask[i] = i;
14912 }
14913
14914 // Likewise, view RHS in the form
14915 // RHS = VECTOR_SHUFFLE C, D, RMask
14916 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014917 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014918 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14919 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14920 C = RHS.getOperand(0);
14921 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14922 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014923 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14924 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014925 } else {
14926 if (RHS.getOpcode() != ISD::UNDEF)
14927 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014928 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014929 RMask[i] = i;
14930 }
14931
14932 // Check that the shuffles are both shuffling the same vectors.
14933 if (!(A == C && B == D) && !(A == D && B == C))
14934 return false;
14935
14936 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14937 if (!A.getNode() && !B.getNode())
14938 return false;
14939
14940 // If A and B occur in reverse order in RHS, then "swap" them (which means
14941 // rewriting the mask).
14942 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014943 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014944
14945 // At this point LHS and RHS are equivalent to
14946 // LHS = VECTOR_SHUFFLE A, B, LMask
14947 // RHS = VECTOR_SHUFFLE A, B, RMask
14948 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014949 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014950 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014951
Craig Topperf8363302011-12-02 08:18:41 +000014952 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014953 if (LIdx < 0 || RIdx < 0 ||
14954 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14955 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014956 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014957
Craig Topperf8363302011-12-02 08:18:41 +000014958 // Check that successive elements are being operated on. If not, this is
14959 // not a horizontal operation.
14960 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14961 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014962 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014963 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014964 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014965 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014966 }
14967
14968 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14969 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14970 return true;
14971}
14972
14973/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14974static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14975 const X86Subtarget *Subtarget) {
14976 EVT VT = N->getValueType(0);
14977 SDValue LHS = N->getOperand(0);
14978 SDValue RHS = N->getOperand(1);
14979
14980 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014981 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014982 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014983 isHorizontalBinOp(LHS, RHS, true))
14984 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14985 return SDValue();
14986}
14987
14988/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14989static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14990 const X86Subtarget *Subtarget) {
14991 EVT VT = N->getValueType(0);
14992 SDValue LHS = N->getOperand(0);
14993 SDValue RHS = N->getOperand(1);
14994
14995 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014996 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014997 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014998 isHorizontalBinOp(LHS, RHS, false))
14999 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15000 return SDValue();
15001}
15002
Chris Lattner6cf73262008-01-25 06:14:17 +000015003/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15004/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015005static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015006 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15007 // F[X]OR(0.0, x) -> x
15008 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015009 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15010 if (C->getValueAPF().isPosZero())
15011 return N->getOperand(1);
15012 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15013 if (C->getValueAPF().isPosZero())
15014 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015015 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015016}
15017
15018/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015019static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015020 // FAND(0.0, x) -> 0.0
15021 // FAND(x, 0.0) -> 0.0
15022 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15023 if (C->getValueAPF().isPosZero())
15024 return N->getOperand(0);
15025 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15026 if (C->getValueAPF().isPosZero())
15027 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015028 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015029}
15030
Dan Gohmane5af2d32009-01-29 01:59:02 +000015031static SDValue PerformBTCombine(SDNode *N,
15032 SelectionDAG &DAG,
15033 TargetLowering::DAGCombinerInfo &DCI) {
15034 // BT ignores high bits in the bit index operand.
15035 SDValue Op1 = N->getOperand(1);
15036 if (Op1.hasOneUse()) {
15037 unsigned BitWidth = Op1.getValueSizeInBits();
15038 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15039 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015040 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15041 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015042 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015043 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15044 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15045 DCI.CommitTargetLoweringOpt(TLO);
15046 }
15047 return SDValue();
15048}
Chris Lattner83e6c992006-10-04 06:57:07 +000015049
Eli Friedman7a5e5552009-06-07 06:52:44 +000015050static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15051 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015052 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015053 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015054 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015055 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015056 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015057 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015058 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015059 }
15060 return SDValue();
15061}
15062
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015063static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15064 TargetLowering::DAGCombinerInfo &DCI,
15065 const X86Subtarget *Subtarget) {
15066 if (!DCI.isBeforeLegalizeOps())
15067 return SDValue();
15068
Craig Topper3ef43cf2012-04-24 06:36:35 +000015069 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015070 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015071
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015072 EVT VT = N->getValueType(0);
15073 SDValue Op = N->getOperand(0);
15074 EVT OpVT = Op.getValueType();
15075 DebugLoc dl = N->getDebugLoc();
15076
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015077 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15078 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015079
Craig Topper3ef43cf2012-04-24 06:36:35 +000015080 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015081 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015082
15083 // Optimize vectors in AVX mode
15084 // Sign extend v8i16 to v8i32 and
15085 // v4i32 to v4i64
15086 //
15087 // Divide input vector into two parts
15088 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15089 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15090 // concat the vectors to original VT
15091
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015092 unsigned NumElems = OpVT.getVectorNumElements();
15093 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015094 for (unsigned i = 0; i != NumElems/2; ++i)
15095 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015096
15097 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015098 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015099
15100 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015101 for (unsigned i = 0; i != NumElems/2; ++i)
15102 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015103
15104 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015105 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015106
Craig Topper3ef43cf2012-04-24 06:36:35 +000015107 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015108 VT.getVectorNumElements()/2);
15109
Craig Topper3ef43cf2012-04-24 06:36:35 +000015110 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015111 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15112
15113 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15114 }
15115 return SDValue();
15116}
15117
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015118static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015119 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015120 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015121 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15122 // (and (i32 x86isd::setcc_carry), 1)
15123 // This eliminates the zext. This transformation is necessary because
15124 // ISD::SETCC is always legalized to i8.
15125 DebugLoc dl = N->getDebugLoc();
15126 SDValue N0 = N->getOperand(0);
15127 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015128 EVT OpVT = N0.getValueType();
15129
Evan Cheng2e489c42009-12-16 00:53:11 +000015130 if (N0.getOpcode() == ISD::AND &&
15131 N0.hasOneUse() &&
15132 N0.getOperand(0).hasOneUse()) {
15133 SDValue N00 = N0.getOperand(0);
15134 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15135 return SDValue();
15136 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15137 if (!C || C->getZExtValue() != 1)
15138 return SDValue();
15139 return DAG.getNode(ISD::AND, dl, VT,
15140 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15141 N00.getOperand(0), N00.getOperand(1)),
15142 DAG.getConstant(1, VT));
15143 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015144
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015145 // Optimize vectors in AVX mode:
15146 //
15147 // v8i16 -> v8i32
15148 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15149 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15150 // Concat upper and lower parts.
15151 //
15152 // v4i32 -> v4i64
15153 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15154 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15155 // Concat upper and lower parts.
15156 //
Craig Topperc16f8512012-04-25 06:39:39 +000015157 if (!DCI.isBeforeLegalizeOps())
15158 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015159
Craig Topperc16f8512012-04-25 06:39:39 +000015160 if (!Subtarget->hasAVX())
15161 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015162
Craig Topperc16f8512012-04-25 06:39:39 +000015163 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15164 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015165
Craig Topperc16f8512012-04-25 06:39:39 +000015166 if (Subtarget->hasAVX2())
15167 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015168
Craig Topperc16f8512012-04-25 06:39:39 +000015169 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15170 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15171 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015172
Craig Topperc16f8512012-04-25 06:39:39 +000015173 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15174 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015175
Craig Topperc16f8512012-04-25 06:39:39 +000015176 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15177 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15178
15179 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015180 }
15181
Evan Cheng2e489c42009-12-16 00:53:11 +000015182 return SDValue();
15183}
15184
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015185// Optimize x == -y --> x+y == 0
15186// x != -y --> x+y != 0
15187static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15188 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15189 SDValue LHS = N->getOperand(0);
15190 SDValue RHS = N->getOperand(1);
15191
15192 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15194 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15195 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15196 LHS.getValueType(), RHS, LHS.getOperand(1));
15197 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15198 addV, DAG.getConstant(0, addV.getValueType()), CC);
15199 }
15200 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15201 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15202 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15203 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15204 RHS.getValueType(), LHS, RHS.getOperand(1));
15205 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15206 addV, DAG.getConstant(0, addV.getValueType()), CC);
15207 }
15208 return SDValue();
15209}
15210
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015211// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15212static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15213 unsigned X86CC = N->getConstantOperandVal(0);
15214 SDValue EFLAG = N->getOperand(1);
15215 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015216
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015217 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15218 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15219 // cases.
15220 if (X86CC == X86::COND_B)
15221 return DAG.getNode(ISD::AND, DL, MVT::i8,
15222 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15223 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15224 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015225
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015226 return SDValue();
15227}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015228
Craig Topper7fd5e162012-04-24 06:02:29 +000015229static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015230 SDValue Op0 = N->getOperand(0);
15231 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015232
15233 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015234 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015235 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015236 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015237 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15238 // Notice that we use SINT_TO_FP because we know that the high bits
15239 // are zero and SINT_TO_FP is better supported by the hardware.
15240 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15241 }
15242
15243 return SDValue();
15244}
15245
Benjamin Kramer1396c402011-06-18 11:09:41 +000015246static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15247 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015248 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015249 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015250
15251 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015252 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015253 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015254 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015255 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15256 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15257 }
15258
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015259 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15260 // a 32-bit target where SSE doesn't support i64->FP operations.
15261 if (Op0.getOpcode() == ISD::LOAD) {
15262 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15263 EVT VT = Ld->getValueType(0);
15264 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15265 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15266 !XTLI->getSubtarget()->is64Bit() &&
15267 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015268 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15269 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015270 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15271 return FILDChain;
15272 }
15273 }
15274 return SDValue();
15275}
15276
Craig Topper7fd5e162012-04-24 06:02:29 +000015277static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15278 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015279
15280 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015281 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15282 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015283 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015284 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15285 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15286 }
15287
15288 return SDValue();
15289}
15290
Chris Lattner23a01992010-12-20 01:37:09 +000015291// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15292static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15293 X86TargetLowering::DAGCombinerInfo &DCI) {
15294 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15295 // the result is either zero or one (depending on the input carry bit).
15296 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15297 if (X86::isZeroNode(N->getOperand(0)) &&
15298 X86::isZeroNode(N->getOperand(1)) &&
15299 // We don't have a good way to replace an EFLAGS use, so only do this when
15300 // dead right now.
15301 SDValue(N, 1).use_empty()) {
15302 DebugLoc DL = N->getDebugLoc();
15303 EVT VT = N->getValueType(0);
15304 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15305 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15306 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15307 DAG.getConstant(X86::COND_B,MVT::i8),
15308 N->getOperand(2)),
15309 DAG.getConstant(1, VT));
15310 return DCI.CombineTo(N, Res1, CarryOut);
15311 }
15312
15313 return SDValue();
15314}
15315
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015316// fold (add Y, (sete X, 0)) -> adc 0, Y
15317// (add Y, (setne X, 0)) -> sbb -1, Y
15318// (sub (sete X, 0), Y) -> sbb 0, Y
15319// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015320static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015321 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015322
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015323 // Look through ZExts.
15324 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15325 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15326 return SDValue();
15327
15328 SDValue SetCC = Ext.getOperand(0);
15329 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15330 return SDValue();
15331
15332 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15333 if (CC != X86::COND_E && CC != X86::COND_NE)
15334 return SDValue();
15335
15336 SDValue Cmp = SetCC.getOperand(1);
15337 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015338 !X86::isZeroNode(Cmp.getOperand(1)) ||
15339 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015340 return SDValue();
15341
15342 SDValue CmpOp0 = Cmp.getOperand(0);
15343 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15344 DAG.getConstant(1, CmpOp0.getValueType()));
15345
15346 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15347 if (CC == X86::COND_NE)
15348 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15349 DL, OtherVal.getValueType(), OtherVal,
15350 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15351 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15352 DL, OtherVal.getValueType(), OtherVal,
15353 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15354}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015355
Craig Topper54f952a2011-11-19 09:02:40 +000015356/// PerformADDCombine - Do target-specific dag combines on integer adds.
15357static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15358 const X86Subtarget *Subtarget) {
15359 EVT VT = N->getValueType(0);
15360 SDValue Op0 = N->getOperand(0);
15361 SDValue Op1 = N->getOperand(1);
15362
15363 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015364 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015365 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015366 isHorizontalBinOp(Op0, Op1, true))
15367 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15368
15369 return OptimizeConditionalInDecrement(N, DAG);
15370}
15371
15372static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15373 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015374 SDValue Op0 = N->getOperand(0);
15375 SDValue Op1 = N->getOperand(1);
15376
15377 // X86 can't encode an immediate LHS of a sub. See if we can push the
15378 // negation into a preceding instruction.
15379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015380 // If the RHS of the sub is a XOR with one use and a constant, invert the
15381 // immediate. Then add one to the LHS of the sub so we can turn
15382 // X-Y -> X+~Y+1, saving one register.
15383 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15384 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015385 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015386 EVT VT = Op0.getValueType();
15387 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15388 Op1.getOperand(0),
15389 DAG.getConstant(~XorC, VT));
15390 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015391 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015392 }
15393 }
15394
Craig Topper54f952a2011-11-19 09:02:40 +000015395 // Try to synthesize horizontal adds from adds of shuffles.
15396 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015397 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015398 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15399 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015400 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15401
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015402 return OptimizeConditionalInDecrement(N, DAG);
15403}
15404
Dan Gohman475871a2008-07-27 21:46:04 +000015405SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015406 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015407 SelectionDAG &DAG = DCI.DAG;
15408 switch (N->getOpcode()) {
15409 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015410 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015411 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015412 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015413 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015414 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015415 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15416 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015417 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015418 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015419 case ISD::SHL:
15420 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015421 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015422 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015423 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015424 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015425 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015426 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015427 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015428 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015429 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015430 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15431 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015432 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015433 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15434 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015435 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015436 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015437 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015438 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015439 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015440 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015441 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015442 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015443 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015444 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015445 case X86ISD::UNPCKH:
15446 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015447 case X86ISD::MOVHLPS:
15448 case X86ISD::MOVLHPS:
15449 case X86ISD::PSHUFD:
15450 case X86ISD::PSHUFHW:
15451 case X86ISD::PSHUFLW:
15452 case X86ISD::MOVSS:
15453 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015454 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015455 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015456 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015457 }
15458
Dan Gohman475871a2008-07-27 21:46:04 +000015459 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015460}
15461
Evan Chenge5b51ac2010-04-17 06:13:15 +000015462/// isTypeDesirableForOp - Return true if the target has native support for
15463/// the specified value type and it is 'desirable' to use the type for the
15464/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15465/// instruction encodings are longer and some i16 instructions are slow.
15466bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15467 if (!isTypeLegal(VT))
15468 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015469 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015470 return true;
15471
15472 switch (Opc) {
15473 default:
15474 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015475 case ISD::LOAD:
15476 case ISD::SIGN_EXTEND:
15477 case ISD::ZERO_EXTEND:
15478 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015479 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015480 case ISD::SRL:
15481 case ISD::SUB:
15482 case ISD::ADD:
15483 case ISD::MUL:
15484 case ISD::AND:
15485 case ISD::OR:
15486 case ISD::XOR:
15487 return false;
15488 }
15489}
15490
15491/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015492/// beneficial for dag combiner to promote the specified node. If true, it
15493/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015494bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015495 EVT VT = Op.getValueType();
15496 if (VT != MVT::i16)
15497 return false;
15498
Evan Cheng4c26e932010-04-19 19:29:22 +000015499 bool Promote = false;
15500 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015501 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015502 default: break;
15503 case ISD::LOAD: {
15504 LoadSDNode *LD = cast<LoadSDNode>(Op);
15505 // If the non-extending load has a single use and it's not live out, then it
15506 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015507 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15508 Op.hasOneUse()*/) {
15509 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15510 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15511 // The only case where we'd want to promote LOAD (rather then it being
15512 // promoted as an operand is when it's only use is liveout.
15513 if (UI->getOpcode() != ISD::CopyToReg)
15514 return false;
15515 }
15516 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015517 Promote = true;
15518 break;
15519 }
15520 case ISD::SIGN_EXTEND:
15521 case ISD::ZERO_EXTEND:
15522 case ISD::ANY_EXTEND:
15523 Promote = true;
15524 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015525 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015526 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015527 SDValue N0 = Op.getOperand(0);
15528 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015529 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015530 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015531 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015532 break;
15533 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015534 case ISD::ADD:
15535 case ISD::MUL:
15536 case ISD::AND:
15537 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015538 case ISD::XOR:
15539 Commute = true;
15540 // fallthrough
15541 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015542 SDValue N0 = Op.getOperand(0);
15543 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015544 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015545 return false;
15546 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015547 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015548 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015549 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015550 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015551 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015552 }
15553 }
15554
15555 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015556 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015557}
15558
Evan Cheng60c07e12006-07-05 22:17:51 +000015559//===----------------------------------------------------------------------===//
15560// X86 Inline Assembly Support
15561//===----------------------------------------------------------------------===//
15562
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015563namespace {
15564 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015565 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015566 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015567
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015568 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015569 StringRef piece(*args[i]);
15570 if (!s.startswith(piece)) // Check if the piece matches.
15571 return false;
15572
15573 s = s.substr(piece.size());
15574 StringRef::size_type pos = s.find_first_not_of(" \t");
15575 if (pos == 0) // We matched a prefix.
15576 return false;
15577
15578 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015579 }
15580
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015581 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015582 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015583 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015584}
15585
Chris Lattnerb8105652009-07-20 17:51:36 +000015586bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15587 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015588
15589 std::string AsmStr = IA->getAsmString();
15590
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015591 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15592 if (!Ty || Ty->getBitWidth() % 16 != 0)
15593 return false;
15594
Chris Lattnerb8105652009-07-20 17:51:36 +000015595 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015596 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015597 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015598
15599 switch (AsmPieces.size()) {
15600 default: return false;
15601 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015602 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015603 // we will turn this bswap into something that will be lowered to logical
15604 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15605 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015606 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015607 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15608 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15609 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15610 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15611 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15612 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015613 // No need to check constraints, nothing other than the equivalent of
15614 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015615 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015616 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015617
Chris Lattnerb8105652009-07-20 17:51:36 +000015618 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015619 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015620 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015621 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15622 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015623 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015624 const std::string &ConstraintsStr = IA->getConstraintString();
15625 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015626 std::sort(AsmPieces.begin(), AsmPieces.end());
15627 if (AsmPieces.size() == 4 &&
15628 AsmPieces[0] == "~{cc}" &&
15629 AsmPieces[1] == "~{dirflag}" &&
15630 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015631 AsmPieces[3] == "~{fpsr}")
15632 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015633 }
15634 break;
15635 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015636 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015637 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015638 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15639 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15640 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015641 AsmPieces.clear();
15642 const std::string &ConstraintsStr = IA->getConstraintString();
15643 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15644 std::sort(AsmPieces.begin(), AsmPieces.end());
15645 if (AsmPieces.size() == 4 &&
15646 AsmPieces[0] == "~{cc}" &&
15647 AsmPieces[1] == "~{dirflag}" &&
15648 AsmPieces[2] == "~{flags}" &&
15649 AsmPieces[3] == "~{fpsr}")
15650 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015651 }
Evan Cheng55d42002011-01-08 01:24:27 +000015652
15653 if (CI->getType()->isIntegerTy(64)) {
15654 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15655 if (Constraints.size() >= 2 &&
15656 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15657 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15658 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015659 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15660 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15661 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015662 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015663 }
15664 }
15665 break;
15666 }
15667 return false;
15668}
15669
15670
15671
Chris Lattnerf4dff842006-07-11 02:54:03 +000015672/// getConstraintType - Given a constraint letter, return the type of
15673/// constraint it is for this target.
15674X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015675X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15676 if (Constraint.size() == 1) {
15677 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015678 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015679 case 'q':
15680 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015681 case 'f':
15682 case 't':
15683 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015684 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015685 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015686 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015687 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015688 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015689 case 'a':
15690 case 'b':
15691 case 'c':
15692 case 'd':
15693 case 'S':
15694 case 'D':
15695 case 'A':
15696 return C_Register;
15697 case 'I':
15698 case 'J':
15699 case 'K':
15700 case 'L':
15701 case 'M':
15702 case 'N':
15703 case 'G':
15704 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015705 case 'e':
15706 case 'Z':
15707 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015708 default:
15709 break;
15710 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015711 }
Chris Lattner4234f572007-03-25 02:14:49 +000015712 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015713}
15714
John Thompson44ab89e2010-10-29 17:29:13 +000015715/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015716/// This object must already have been set up with the operand type
15717/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015718TargetLowering::ConstraintWeight
15719 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015720 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015721 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015722 Value *CallOperandVal = info.CallOperandVal;
15723 // If we don't have a value, we can't do a match,
15724 // but allow it at the lowest weight.
15725 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015726 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015727 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015728 // Look at the constraint type.
15729 switch (*constraint) {
15730 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015731 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15732 case 'R':
15733 case 'q':
15734 case 'Q':
15735 case 'a':
15736 case 'b':
15737 case 'c':
15738 case 'd':
15739 case 'S':
15740 case 'D':
15741 case 'A':
15742 if (CallOperandVal->getType()->isIntegerTy())
15743 weight = CW_SpecificReg;
15744 break;
15745 case 'f':
15746 case 't':
15747 case 'u':
15748 if (type->isFloatingPointTy())
15749 weight = CW_SpecificReg;
15750 break;
15751 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015752 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015753 weight = CW_SpecificReg;
15754 break;
15755 case 'x':
15756 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015757 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015758 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015759 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015760 break;
15761 case 'I':
15762 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15763 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015764 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015765 }
15766 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015767 case 'J':
15768 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15769 if (C->getZExtValue() <= 63)
15770 weight = CW_Constant;
15771 }
15772 break;
15773 case 'K':
15774 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15775 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15776 weight = CW_Constant;
15777 }
15778 break;
15779 case 'L':
15780 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15781 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15782 weight = CW_Constant;
15783 }
15784 break;
15785 case 'M':
15786 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15787 if (C->getZExtValue() <= 3)
15788 weight = CW_Constant;
15789 }
15790 break;
15791 case 'N':
15792 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15793 if (C->getZExtValue() <= 0xff)
15794 weight = CW_Constant;
15795 }
15796 break;
15797 case 'G':
15798 case 'C':
15799 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15800 weight = CW_Constant;
15801 }
15802 break;
15803 case 'e':
15804 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15805 if ((C->getSExtValue() >= -0x80000000LL) &&
15806 (C->getSExtValue() <= 0x7fffffffLL))
15807 weight = CW_Constant;
15808 }
15809 break;
15810 case 'Z':
15811 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15812 if (C->getZExtValue() <= 0xffffffff)
15813 weight = CW_Constant;
15814 }
15815 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015816 }
15817 return weight;
15818}
15819
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015820/// LowerXConstraint - try to replace an X constraint, which matches anything,
15821/// with another that has more specific requirements based on the type of the
15822/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015823const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015824LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015825 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15826 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015827 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015828 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015829 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015830 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015831 return "x";
15832 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015833
Chris Lattner5e764232008-04-26 23:02:14 +000015834 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015835}
15836
Chris Lattner48884cd2007-08-25 00:47:38 +000015837/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15838/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015839void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015840 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015841 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015842 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015843 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015844
Eric Christopher100c8332011-06-02 23:16:42 +000015845 // Only support length 1 constraints for now.
15846 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015847
Eric Christopher100c8332011-06-02 23:16:42 +000015848 char ConstraintLetter = Constraint[0];
15849 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015850 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015851 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015852 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015853 if (C->getZExtValue() <= 31) {
15854 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015855 break;
15856 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015857 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015858 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015859 case 'J':
15860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015861 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015862 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15863 break;
15864 }
15865 }
15866 return;
15867 case 'K':
15868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015869 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015870 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15871 break;
15872 }
15873 }
15874 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015875 case 'N':
15876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015877 if (C->getZExtValue() <= 255) {
15878 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015879 break;
15880 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015881 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015882 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015883 case 'e': {
15884 // 32-bit signed value
15885 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015886 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15887 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015888 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015889 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015890 break;
15891 }
15892 // FIXME gcc accepts some relocatable values here too, but only in certain
15893 // memory models; it's complicated.
15894 }
15895 return;
15896 }
15897 case 'Z': {
15898 // 32-bit unsigned value
15899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015900 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15901 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015902 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15903 break;
15904 }
15905 }
15906 // FIXME gcc accepts some relocatable values here too, but only in certain
15907 // memory models; it's complicated.
15908 return;
15909 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015910 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015911 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015912 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015913 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015914 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015915 break;
15916 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015917
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015918 // In any sort of PIC mode addresses need to be computed at runtime by
15919 // adding in a register or some sort of table lookup. These can't
15920 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015921 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015922 return;
15923
Chris Lattnerdc43a882007-05-03 16:52:29 +000015924 // If we are in non-pic codegen mode, we allow the address of a global (with
15925 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015926 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015927 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015928
Chris Lattner49921962009-05-08 18:23:14 +000015929 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15930 while (1) {
15931 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15932 Offset += GA->getOffset();
15933 break;
15934 } else if (Op.getOpcode() == ISD::ADD) {
15935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15936 Offset += C->getZExtValue();
15937 Op = Op.getOperand(0);
15938 continue;
15939 }
15940 } else if (Op.getOpcode() == ISD::SUB) {
15941 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15942 Offset += -C->getZExtValue();
15943 Op = Op.getOperand(0);
15944 continue;
15945 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015946 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015947
Chris Lattner49921962009-05-08 18:23:14 +000015948 // Otherwise, this isn't something we can handle, reject it.
15949 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015950 }
Eric Christopherfd179292009-08-27 18:07:15 +000015951
Dan Gohman46510a72010-04-15 01:51:59 +000015952 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015953 // If we require an extra load to get this address, as in PIC mode, we
15954 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015955 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15956 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015957 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015958
Devang Patel0d881da2010-07-06 22:08:15 +000015959 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15960 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015961 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015962 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015963 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015964
Gabor Greifba36cb52008-08-28 21:40:38 +000015965 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015966 Ops.push_back(Result);
15967 return;
15968 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015969 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015970}
15971
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015972std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015973X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015974 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015975 // First, see if this is a constraint that directly corresponds to an LLVM
15976 // register class.
15977 if (Constraint.size() == 1) {
15978 // GCC Constraint Letters
15979 switch (Constraint[0]) {
15980 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015981 // TODO: Slight differences here in allocation order and leaving
15982 // RIP in the class. Do they matter any more here than they do
15983 // in the normal allocation?
15984 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15985 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015986 if (VT == MVT::i32 || VT == MVT::f32)
15987 return std::make_pair(0U, &X86::GR32RegClass);
15988 if (VT == MVT::i16)
15989 return std::make_pair(0U, &X86::GR16RegClass);
15990 if (VT == MVT::i8 || VT == MVT::i1)
15991 return std::make_pair(0U, &X86::GR8RegClass);
15992 if (VT == MVT::i64 || VT == MVT::f64)
15993 return std::make_pair(0U, &X86::GR64RegClass);
15994 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015995 }
15996 // 32-bit fallthrough
15997 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015998 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015999 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16000 if (VT == MVT::i16)
16001 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16002 if (VT == MVT::i8 || VT == MVT::i1)
16003 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16004 if (VT == MVT::i64)
16005 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016006 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016007 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016008 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016009 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016010 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016011 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016012 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016013 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016014 return std::make_pair(0U, &X86::GR32RegClass);
16015 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016016 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016017 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016018 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016019 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016020 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016021 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016022 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16023 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016024 case 'f': // FP Stack registers.
16025 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16026 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016027 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016028 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016029 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016030 return std::make_pair(0U, &X86::RFP64RegClass);
16031 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016032 case 'y': // MMX_REGS if MMX allowed.
16033 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016034 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016035 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016036 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016037 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016038 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016039 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016040
Owen Anderson825b72b2009-08-11 20:47:22 +000016041 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016042 default: break;
16043 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016044 case MVT::f32:
16045 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016046 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016047 case MVT::f64:
16048 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016049 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016050 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016051 case MVT::v16i8:
16052 case MVT::v8i16:
16053 case MVT::v4i32:
16054 case MVT::v2i64:
16055 case MVT::v4f32:
16056 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016057 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016058 // AVX types.
16059 case MVT::v32i8:
16060 case MVT::v16i16:
16061 case MVT::v8i32:
16062 case MVT::v4i64:
16063 case MVT::v8f32:
16064 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016065 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016066 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016067 break;
16068 }
16069 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016070
Chris Lattnerf76d1802006-07-31 23:26:50 +000016071 // Use the default implementation in TargetLowering to convert the register
16072 // constraint into a member of a register class.
16073 std::pair<unsigned, const TargetRegisterClass*> Res;
16074 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016075
16076 // Not found as a standard register?
16077 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016078 // Map st(0) -> st(7) -> ST0
16079 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16080 tolower(Constraint[1]) == 's' &&
16081 tolower(Constraint[2]) == 't' &&
16082 Constraint[3] == '(' &&
16083 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16084 Constraint[5] == ')' &&
16085 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016086
Chris Lattner56d77c72009-09-13 22:41:48 +000016087 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016088 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016089 return Res;
16090 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016091
Chris Lattner56d77c72009-09-13 22:41:48 +000016092 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016093 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016094 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016095 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016096 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016097 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016098
16099 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016100 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016101 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016102 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016103 return Res;
16104 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016105
Dale Johannesen330169f2008-11-13 21:52:36 +000016106 // 'A' means EAX + EDX.
16107 if (Constraint == "A") {
16108 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016109 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016110 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016111 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016112 return Res;
16113 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016114
Chris Lattnerf76d1802006-07-31 23:26:50 +000016115 // Otherwise, check to see if this is a register class of the wrong value
16116 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16117 // turn into {ax},{dx}.
16118 if (Res.second->hasType(VT))
16119 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016120
Chris Lattnerf76d1802006-07-31 23:26:50 +000016121 // All of the single-register GCC register classes map their values onto
16122 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16123 // really want an 8-bit or 32-bit register, map to the appropriate register
16124 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016125 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016126 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016127 unsigned DestReg = 0;
16128 switch (Res.first) {
16129 default: break;
16130 case X86::AX: DestReg = X86::AL; break;
16131 case X86::DX: DestReg = X86::DL; break;
16132 case X86::CX: DestReg = X86::CL; break;
16133 case X86::BX: DestReg = X86::BL; break;
16134 }
16135 if (DestReg) {
16136 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016137 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016138 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016139 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016140 unsigned DestReg = 0;
16141 switch (Res.first) {
16142 default: break;
16143 case X86::AX: DestReg = X86::EAX; break;
16144 case X86::DX: DestReg = X86::EDX; break;
16145 case X86::CX: DestReg = X86::ECX; break;
16146 case X86::BX: DestReg = X86::EBX; break;
16147 case X86::SI: DestReg = X86::ESI; break;
16148 case X86::DI: DestReg = X86::EDI; break;
16149 case X86::BP: DestReg = X86::EBP; break;
16150 case X86::SP: DestReg = X86::ESP; break;
16151 }
16152 if (DestReg) {
16153 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016154 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016155 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016156 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016157 unsigned DestReg = 0;
16158 switch (Res.first) {
16159 default: break;
16160 case X86::AX: DestReg = X86::RAX; break;
16161 case X86::DX: DestReg = X86::RDX; break;
16162 case X86::CX: DestReg = X86::RCX; break;
16163 case X86::BX: DestReg = X86::RBX; break;
16164 case X86::SI: DestReg = X86::RSI; break;
16165 case X86::DI: DestReg = X86::RDI; break;
16166 case X86::BP: DestReg = X86::RBP; break;
16167 case X86::SP: DestReg = X86::RSP; break;
16168 }
16169 if (DestReg) {
16170 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016171 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016172 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016173 }
Craig Topperc9099502012-04-20 06:31:50 +000016174 } else if (Res.second == &X86::FR32RegClass ||
16175 Res.second == &X86::FR64RegClass ||
16176 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016177 // Handle references to XMM physical registers that got mapped into the
16178 // wrong class. This can happen with constraints like {xmm0} where the
16179 // target independent register mapper will just pick the first match it can
16180 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016181 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016182 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016183 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016184 Res.second = &X86::FR64RegClass;
16185 else if (X86::VR128RegClass.hasType(VT))
16186 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016187 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016188
Chris Lattnerf76d1802006-07-31 23:26:50 +000016189 return Res;
16190}