blob: 515682c441f852f4cbb2fcb174a8bae32bf8c278 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000070 int Factor = VT.getSizeInBits()/128;
71 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000170 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000171 if (Subtarget->is64Bit())
172 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000173 else if (Subtarget->isAtom())
174 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001224 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001225 if (Subtarget->is64Bit())
1226 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001227 if (Subtarget->hasBMI())
1228 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001229
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001230 computeRegisterProperties();
1231
Evan Cheng05219282011-01-06 06:52:41 +00001232 // On Darwin, -Os means optimize for size without hurting performance,
1233 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001234 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001235 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001236 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1238 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1239 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001240 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001241 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001242
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244}
1245
Scott Michel5b8f82e2008-03-10 15:42:14 +00001246
Duncan Sands28b77e92011-09-06 19:07:46 +00001247EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1248 if (!VT.isVector()) return MVT::i8;
1249 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250}
1251
1252
Evan Cheng29286502008-01-23 23:17:41 +00001253/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1254/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 if (MaxAlign == 16)
1257 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (VTy->getBitWidth() == 128)
1260 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 unsigned EltAlign = 0;
1263 getMaxByValAlign(ATy->getElementType(), EltAlign);
1264 if (EltAlign > MaxAlign)
1265 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1268 unsigned EltAlign = 0;
1269 getMaxByValAlign(STy->getElementType(i), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
1272 if (MaxAlign == 16)
1273 break;
1274 }
1275 }
Evan Cheng29286502008-01-23 23:17:41 +00001276}
1277
1278/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1279/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001280/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1281/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001282unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001283 if (Subtarget->is64Bit()) {
1284 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001285 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001286 if (TyAlign > 8)
1287 return TyAlign;
1288 return 8;
1289 }
1290
Evan Cheng29286502008-01-23 23:17:41 +00001291 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001292 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001293 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001294 return Align;
1295}
Chris Lattner2b02a442007-02-25 08:29:00 +00001296
Evan Chengf0df0312008-05-15 08:39:06 +00001297/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001298/// and store operations as a result of memset, memcpy, and memmove
1299/// lowering. If DstAlign is zero that means it's safe to destination
1300/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1301/// means there isn't a need to check it against alignment requirement,
1302/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001303/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1305/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1306/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001307/// It returns EVT::Other if the type should be determined using generic
1308/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001309EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001310X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1311 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001312 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001313 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001314 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001315 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1316 // linux. This is because the stack realignment code can't handle certain
1317 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001319 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001320 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001321 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001322 (Subtarget->isUnalignedMemAccessFast() ||
1323 ((DstAlign == 0 || DstAlign >= 16) &&
1324 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001326 if (Subtarget->getStackAlignment() >= 32) {
1327 if (Subtarget->hasAVX2())
1328 return MVT::v8i32;
1329 if (Subtarget->hasAVX())
1330 return MVT::v8f32;
1331 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001332 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001334 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001336 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001337 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001339 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 // Do not use f64 to lower memcpy if source is string constant. It's
1341 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001343 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001344 }
Evan Chengf0df0312008-05-15 08:39:06 +00001345 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 return MVT::i64;
1347 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001348}
1349
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001350/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1351/// current function. The returned value is a member of the
1352/// MachineJumpTableInfo::JTEntryKind enum.
1353unsigned X86TargetLowering::getJumpTableEncoding() const {
1354 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1355 // symbol.
1356 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1357 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001358 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001359
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001360 // Otherwise, use the normal jump table encoding heuristics.
1361 return TargetLowering::getJumpTableEncoding();
1362}
1363
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364const MCExpr *
1365X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1366 const MachineBasicBlock *MBB,
1367 unsigned uid,MCContext &Ctx) const{
1368 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1369 Subtarget->isPICStyleGOT());
1370 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1371 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001372 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1373 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001374}
1375
Evan Chengcc415862007-11-09 01:32:10 +00001376/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1377/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001378SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001379 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001380 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001381 // This doesn't have DebugLoc associated with it, but is not really the
1382 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001383 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001384 return Table;
1385}
1386
Chris Lattner589c6f62010-01-26 06:28:43 +00001387/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1388/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1389/// MCExpr.
1390const MCExpr *X86TargetLowering::
1391getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1392 MCContext &Ctx) const {
1393 // X86-64 uses RIP relative addressing based on the jump table label.
1394 if (Subtarget->isPICStyleRIPRel())
1395 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1396
1397 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001398 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001399}
1400
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001401// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001402std::pair<const TargetRegisterClass*, uint8_t>
1403X86TargetLowering::findRepresentativeClass(EVT VT) const{
1404 const TargetRegisterClass *RRC = 0;
1405 uint8_t Cost = 1;
1406 switch (VT.getSimpleVT().SimpleTy) {
1407 default:
1408 return TargetLowering::findRepresentativeClass(VT);
1409 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001410 RRC = Subtarget->is64Bit() ?
1411 (const TargetRegisterClass*)&X86::GR64RegClass :
1412 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001413 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001414 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001415 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001416 break;
1417 case MVT::f32: case MVT::f64:
1418 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1419 case MVT::v4f32: case MVT::v2f64:
1420 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1421 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001422 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001423 break;
1424 }
1425 return std::make_pair(RRC, Cost);
1426}
1427
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001428bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1429 unsigned &Offset) const {
1430 if (!Subtarget->isTargetLinux())
1431 return false;
1432
1433 if (Subtarget->is64Bit()) {
1434 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1435 Offset = 0x28;
1436 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1437 AddressSpace = 256;
1438 else
1439 AddressSpace = 257;
1440 } else {
1441 // %gs:0x14 on i386
1442 Offset = 0x14;
1443 AddressSpace = 256;
1444 }
1445 return true;
1446}
1447
1448
Chris Lattner2b02a442007-02-25 08:29:00 +00001449//===----------------------------------------------------------------------===//
1450// Return Value Calling Convention Implementation
1451//===----------------------------------------------------------------------===//
1452
Chris Lattner59ed56b2007-02-28 04:55:35 +00001453#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001454
Michael J. Spencerec38de22010-10-10 22:04:20 +00001455bool
Eric Christopher471e4222011-06-08 23:55:35 +00001456X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001457 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001458 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001459 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001460 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001461 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001463 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001464}
1465
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466SDValue
1467X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001470 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001471 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001472 MachineFunction &MF = DAG.getMachineFunction();
1473 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Chris Lattner9774c912007-02-27 05:28:59 +00001475 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001476 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 RVLocs, *DAG.getContext());
1478 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Evan Chengdcea1632010-02-04 02:40:39 +00001480 // Add the regs to the liveout set for the function.
1481 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1482 for (unsigned i = 0; i != RVLocs.size(); ++i)
1483 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1484 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001489 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1490 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001491 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1492 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001494 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001495 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1496 CCValAssign &VA = RVLocs[i];
1497 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001498 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001499 EVT ValVT = ValToCopy.getValueType();
1500
Dale Johannesenc4510512010-09-24 19:05:48 +00001501 // If this is x86-64, and we disabled SSE, we can't return FP values,
1502 // or SSE or MMX vectors.
1503 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1504 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001505 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 report_fatal_error("SSE register return with SSE disabled");
1507 }
1508 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1509 // llvm-gcc has never done it right and no one has noticed, so this
1510 // should be OK for now.
1511 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001512 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattner447ff682008-03-11 03:23:40 +00001515 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1516 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001517 if (VA.getLocReg() == X86::ST0 ||
1518 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001519 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1520 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001521 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001523 RetOps.push_back(ValToCopy);
1524 // Don't emit a copytoreg.
1525 continue;
1526 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001527
Evan Cheng242b38b2009-02-23 09:03:22 +00001528 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1529 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001530 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001531 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001532 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001533 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001534 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1535 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001536 // If we don't have SSE2 available, convert to v4f32 so the generated
1537 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001538 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001540 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001541 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001542 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001543
Dale Johannesendd64c412009-02-04 00:33:20 +00001544 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001545 Flag = Chain.getValue(1);
1546 }
Dan Gohman61a92132008-04-21 23:59:07 +00001547
1548 // The x86-64 ABI for returning structs by value requires that we copy
1549 // the sret argument into %rax for the return. We saved the argument into
1550 // a virtual register in the entry block, so now we copy the value out
1551 // and into %rax.
1552 if (Subtarget->is64Bit() &&
1553 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1554 MachineFunction &MF = DAG.getMachineFunction();
1555 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1556 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001557 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001558 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001560
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001562 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001563
1564 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001565 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Chris Lattner447ff682008-03-11 03:23:40 +00001568 RetOps[0] = Chain; // Update chain.
1569
1570 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001571 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001572 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
1574 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001576}
1577
Evan Chengbf010eb2012-04-10 01:51:00 +00001578bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579 if (N->getNumValues() != 1)
1580 return false;
1581 if (!N->hasNUsesOfValue(1, 0))
1582 return false;
1583
Evan Chengbf010eb2012-04-10 01:51:00 +00001584 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001586 if (Copy->getOpcode() == ISD::CopyToReg) {
1587 // If the copy has a glue operand, we conservatively assume it isn't safe to
1588 // perform a tail call.
1589 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1590 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001591 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001592 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001593 return false;
1594
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001596 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598 if (UI->getOpcode() != X86ISD::RET_FLAG)
1599 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 HasRet = true;
1601 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602
Evan Chengbf010eb2012-04-10 01:51:00 +00001603 if (!HasRet)
1604 return false;
1605
1606 Chain = TCChain;
1607 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001608}
1609
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610EVT
1611X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001612 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001614 // TODO: Is this also valid on 32-bit?
1615 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616 ReturnMVT = MVT::i8;
1617 else
1618 ReturnMVT = MVT::i32;
1619
1620 EVT MinVT = getRegisterType(Context, ReturnMVT);
1621 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001622}
1623
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624/// LowerCallResult - Lower the result values of a call into the
1625/// appropriate copies out of appropriate physical registers.
1626///
1627SDValue
1628X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001629 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 const SmallVectorImpl<ISD::InputArg> &Ins,
1631 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001632 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001633
Chris Lattnere32bbf62007-02-28 07:09:55 +00001634 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001635 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001636 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001637 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001638 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001640
Chris Lattner3085e152007-02-25 08:59:22 +00001641 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001642 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001643 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001644 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001645
Torok Edwin3f142c32009-02-01 18:15:56 +00001646 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001648 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001649 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001650 }
1651
Evan Cheng79fb3b42009-02-20 20:43:02 +00001652 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001653
1654 // If this is a call to a function that returns an fp value on the floating
1655 // point stack, we must guarantee the the value is popped from the stack, so
1656 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001657 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001658 // instead.
1659 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1660 // If we prefer to use the value in xmm registers, copy it out as f80 and
1661 // use a truncate to move it from fp stack reg to xmm reg.
1662 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001664 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1665 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001666 Val = Chain.getValue(0);
1667
1668 // Round the f80 to the right size, which also moves it to the appropriate
1669 // xmm register.
1670 if (CopyVT != VA.getValVT())
1671 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1672 // This truncation won't change the value.
1673 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001674 } else {
1675 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1676 CopyVT, InFlag).getValue(1);
1677 Val = Chain.getValue(0);
1678 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001679 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001681 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001682
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001684}
1685
1686
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001688// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001690// StdCall calling convention seems to be standard for many Windows' API
1691// routines and around. It differs from C calling convention just a little:
1692// callee should clean up the stack, not caller. Symbols should be also
1693// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// For info on fast calling convention see Fast Calling Convention (tail call)
1695// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001696
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1700 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001704}
1705
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001706/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708static bool
1709ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1710 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001712
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001714}
1715
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001716/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1717/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001718/// the specific parameter attribute. The copy will be passed as a byval
1719/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001720static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001721CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001722 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1723 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001724 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001725
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001727 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001728 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001729}
1730
Chris Lattner29689432010-03-11 00:22:57 +00001731/// IsTailCallConvention - Return true if the calling convention is one that
1732/// supports tail call optimization.
1733static bool IsTailCallConvention(CallingConv::ID CC) {
1734 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1735}
1736
Evan Cheng485fafc2011-03-21 01:19:09 +00001737bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001738 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001739 return false;
1740
1741 CallSite CS(CI);
1742 CallingConv::ID CalleeCC = CS.getCallingConv();
1743 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1744 return false;
1745
1746 return true;
1747}
1748
Evan Cheng0c439eb2010-01-27 00:07:07 +00001749/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1750/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001751static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1752 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001753 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001754}
1755
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756SDValue
1757X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 const SmallVectorImpl<ISD::InputArg> &Ins,
1760 DebugLoc dl, SelectionDAG &DAG,
1761 const CCValAssign &VA,
1762 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001764 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001766 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1767 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001768 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001769 EVT ValVT;
1770
1771 // If value is passed by pointer we have address passed instead of the value
1772 // itself.
1773 if (VA.getLocInfo() == CCValAssign::Indirect)
1774 ValVT = VA.getLocVT();
1775 else
1776 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001777
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001778 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001780 // In case of tail call optimization mark all arguments mutable. Since they
1781 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001782 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001783 unsigned Bytes = Flags.getByValSize();
1784 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1785 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001786 return DAG.getFrameIndex(FI, getPointerTy());
1787 } else {
1788 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001789 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001790 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1791 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001792 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001793 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001794 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001795}
1796
Dan Gohman475871a2008-07-27 21:46:04 +00001797SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001799 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 bool isVarArg,
1801 const SmallVectorImpl<ISD::InputArg> &Ins,
1802 DebugLoc dl,
1803 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001804 SmallVectorImpl<SDValue> &InVals)
1805 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 const Function* Fn = MF.getFunction();
1810 if (Fn->hasExternalLinkage() &&
1811 Subtarget->isTargetCygMing() &&
1812 Fn->getName() == "main")
1813 FuncInfo->setForceFramePointer(true);
1814
Evan Cheng1bc78042006-04-26 01:20:17 +00001815 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001816 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001817 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001818 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner29689432010-03-11 00:22:57 +00001820 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1821 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Chris Lattner638402b2007-02-28 07:00:42 +00001823 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001824 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001825 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001827
1828 // Allocate shadow area for Win64
1829 if (IsWin64) {
1830 CCInfo.AllocateStack(32, 8);
1831 }
1832
Duncan Sands45907662010-10-31 13:21:44 +00001833 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001834
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001836 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1838 CCValAssign &VA = ArgLocs[i];
1839 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1840 // places.
1841 assert(VA.getValNo() != LastVal &&
1842 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001843 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001844 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattnerf39f7712007-02-28 05:46:49 +00001846 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001847 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001848 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001850 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001852 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001854 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001857 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001859 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001861 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001864 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001865
Devang Patel68e6bee2011-02-21 23:21:26 +00001866 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001868
Chris Lattnerf39f7712007-02-28 05:46:49 +00001869 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1870 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1871 // right size.
1872 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
1875 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001876 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001881 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 // Handle MMX values passed in XMM regs.
1883 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001884 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1885 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001886 } else
1887 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001888 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001889 } else {
1890 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001892 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001893
1894 // If value is passed via pointer - do a load.
1895 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001896 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001897 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001898
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001900 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001901
Dan Gohman61a92132008-04-21 23:59:07 +00001902 // The x86-64 ABI for returning structs by value requires that we copy
1903 // the sret argument into %rax for the return. Save the argument into
1904 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001905 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001906 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1907 unsigned Reg = FuncInfo->getSRetReturnReg();
1908 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001910 FuncInfo->setSRetReturnReg(Reg);
1911 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001914 }
1915
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001917 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001918 if (FuncIsMadeTailCallSafe(CallConv,
1919 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001920 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001921
Evan Cheng1bc78042006-04-26 01:20:17 +00001922 // If the function takes variable number of arguments, make a frame index for
1923 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001925 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1926 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001927 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 }
1929 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001930 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1931
1932 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001933 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1938 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1941 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1942 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001943 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945
1946 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 // The XMM registers which might contain var arg parameters are shadowed
1948 // in their paired GPR. So we only need to save the GPR to their home
1949 // slots.
1950 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952 } else {
1953 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1954 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001955
Chad Rosier30450e82011-12-22 22:35:21 +00001956 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1957 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 }
1959 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1960 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961
Devang Patel578efa92009-06-05 21:57:13 +00001962 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001963 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1966 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001967 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001969 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001970 // Kernel mode asks for SSE to be disabled, so don't push them
1971 // on the stack.
1972 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001973
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001975 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001976 // Get to the caller-allocated home save location. Add 8 to account
1977 // for the return address.
1978 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001979 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001980 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001981 // Fixup to set vararg frame on shadow area (4 x i64).
1982 if (NumIntRegs < 4)
1983 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 } else {
1985 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001986 // registers, then we must store them to their spots on the stack so
1987 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001988 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1989 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1990 FuncInfo->setRegSaveFrameIndex(
1991 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001992 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001993 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001994
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001997 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1998 getPointerTy());
1999 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002001 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2002 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002003 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002004 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002007 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002008 MachinePointerInfo::getFixedStack(
2009 FuncInfo->getRegSaveFrameIndex(), Offset),
2010 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002012 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002014
Dan Gohmanface41a2009-08-16 21:24:25 +00002015 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2016 // Now store the XMM (fp + vector) parameter registers.
2017 SmallVector<SDValue, 11> SaveXMMOps;
2018 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002019
Craig Topperc9099502012-04-20 06:31:50 +00002020 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2022 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002023
Dan Gohman1e93df62010-04-17 14:41:14 +00002024 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2025 FuncInfo->getRegSaveFrameIndex()));
2026 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2027 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002028
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002030 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002031 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2033 SaveXMMOps.push_back(Val);
2034 }
2035 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2036 MVT::Other,
2037 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002039
2040 if (!MemOps.empty())
2041 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2042 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002045
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002047 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2048 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002049 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002050 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002052 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002053 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2054 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002056 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002057
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 // RegSaveFrameIndex is X86-64 only.
2060 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002061 if (CallConv == CallingConv::X86_FastCall ||
2062 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002063 // fastcc functions can't have varargs.
2064 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002065 }
Evan Cheng25caf632006-05-23 21:06:34 +00002066
Rafael Espindola76927d752011-08-30 19:39:58 +00002067 FuncInfo->setArgumentStackSize(StackSize);
2068
Dan Gohman98ca4f22009-08-05 01:29:28 +00002069 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002070}
2071
Dan Gohman475871a2008-07-27 21:46:04 +00002072SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2074 SDValue StackPtr, SDValue Arg,
2075 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002076 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002077 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002078 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002080 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002081 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002082 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002083
2084 return DAG.getStore(Chain, dl, Arg, PtrOff,
2085 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002086 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002087}
2088
Bill Wendling64e87322009-01-16 19:25:27 +00002089/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002090/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002091SDValue
2092X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002093 SDValue &OutRetAddr, SDValue Chain,
2094 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002095 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002099
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002101 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002102 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002103 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104}
2105
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002106/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002108static SDValue
2109EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002111 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 // Store the return address to the appropriate stack slot.
2113 if (!FPDiff) return Chain;
2114 // Calculate the new stack slot for the return address.
2115 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002117 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002120 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002121 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002122 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002123 return Chain;
2124}
2125
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002127X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002129 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002131 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 const SmallVectorImpl<ISD::InputArg> &Ins,
2133 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002134 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 MachineFunction &MF = DAG.getMachineFunction();
2136 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002137 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002138 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002140 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141
Nick Lewycky22de16d2012-01-19 00:34:10 +00002142 if (MF.getTarget().Options.DisableTailCalls)
2143 isTailCall = false;
2144
Evan Cheng5f941932010-02-05 02:21:12 +00002145 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002147 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2148 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002149 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002150
2151 // Sibcalls are automatically detected tailcalls which do not require
2152 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002153 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002154 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002155
2156 if (isTailCall)
2157 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002158 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002159
Chris Lattner29689432010-03-11 00:22:57 +00002160 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2161 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002162
Chris Lattner638402b2007-02-28 07:00:42 +00002163 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002164 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002165 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002167
2168 // Allocate shadow area for Win64
2169 if (IsWin64) {
2170 CCInfo.AllocateStack(32, 8);
2171 }
2172
Duncan Sands45907662010-10-31 13:21:44 +00002173 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Chris Lattner423c5f42007-02-28 05:31:48 +00002175 // Get a count of how many bytes are to be pushed on the stack.
2176 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002178 // This is a sibcall. The memory operands are available in caller's
2179 // own caller's stack.
2180 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002181 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2182 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002184
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002188 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2190 FPDiff = NumBytesCallerPushed - NumBytes;
2191
2192 // Set the delta of movement of the returnaddr stackslot.
2193 // But only set if delta is greater than previous delta.
2194 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2195 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2196 }
2197
Evan Chengf22f9b32010-02-06 03:28:46 +00002198 if (!IsSibcall)
2199 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002202 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (isTailCall && FPDiff)
2204 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2205 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002206
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2208 SmallVector<SDValue, 8> MemOpChains;
2209 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002210
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002211 // Walk the register/memloc assignments, inserting copies/loads. In the case
2212 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2214 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002215 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002216 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002218 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002219
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 // Promote the value if needed.
2221 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002222 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 case CCValAssign::Full: break;
2224 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
2230 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2232 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002233 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2235 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002236 } else
2237 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2238 break;
2239 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002240 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002242 case CCValAssign::Indirect: {
2243 // Store the argument.
2244 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002245 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002247 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002248 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002249 Arg = SpillSlot;
2250 break;
2251 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002253
Chris Lattner423c5f42007-02-28 05:31:48 +00002254 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002255 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2256 if (isVarArg && IsWin64) {
2257 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2258 // shadow reg if callee is a varargs function.
2259 unsigned ShadowReg = 0;
2260 switch (VA.getLocReg()) {
2261 case X86::XMM0: ShadowReg = X86::RCX; break;
2262 case X86::XMM1: ShadowReg = X86::RDX; break;
2263 case X86::XMM2: ShadowReg = X86::R8; break;
2264 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002266 if (ShadowReg)
2267 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002268 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002269 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002270 assert(VA.isMemLoc());
2271 if (StackPtr.getNode() == 0)
2272 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2273 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2274 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002275 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002277
Evan Cheng32fe1032006-05-25 00:59:30 +00002278 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002280 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281
Evan Cheng347d5f72006-04-28 21:29:37 +00002282 // Build a sequence of copy-to-reg nodes chained together with token chain
2283 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 // Tail call byval lowering might overwrite argument registers so in case of
2286 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002289 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002290 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 InFlag = Chain.getValue(1);
2292 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002293
Chris Lattner88e1fd52009-07-09 04:24:46 +00002294 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2296 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2299 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002300 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 InFlag);
2302 InFlag = Chain.getValue(1);
2303 } else {
2304 // If we are tail calling and generating PIC/GOT style code load the
2305 // address of the callee into ECX. The value in ecx is used as target of
2306 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2307 // for tail calls on PIC/GOT architectures. Normally we would just put the
2308 // address of GOT into ebx and then call target@PLT. But for tail calls
2309 // ebx would be restored (since ebx is callee saved) before jumping to the
2310 // target@PLT.
2311
2312 // Note: The actual moving to ECX is done further down.
2313 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2314 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2315 !G->getGlobal()->hasProtectedVisibility())
2316 Callee = LowerGlobalAddress(Callee, DAG);
2317 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002318 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002319 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002320 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002321
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002322 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002323 // From AMD64 ABI document:
2324 // For calls that may call functions that use varargs or stdargs
2325 // (prototype-less calls or calls to functions containing ellipsis (...) in
2326 // the declaration) %al is used as hidden argument to specify the number
2327 // of SSE registers used. The contents of %al do not need to match exactly
2328 // the number of registers, but must be an ubound on the number of SSE
2329 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002330
Gordon Henriksen86737662008-01-05 16:56:59 +00002331 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002332 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2334 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2335 };
2336 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002337 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002338 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002339
Dale Johannesendd64c412009-02-04 00:33:20 +00002340 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 InFlag = Chain.getValue(1);
2343 }
2344
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002345
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002346 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002347 if (isTailCall) {
2348 // Force all the incoming stack arguments to be loaded from the stack
2349 // before any new outgoing arguments are stored to the stack, because the
2350 // outgoing stack slots may alias the incoming argument stack slots, and
2351 // the alias isn't otherwise explicit. This is slightly more conservative
2352 // than necessary, because it means that each store effectively depends
2353 // on every argument instead of just those arguments it would clobber.
2354 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2355
Dan Gohman475871a2008-07-27 21:46:04 +00002356 SmallVector<SDValue, 8> MemOpChains2;
2357 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002359 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002360 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002361 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002362 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2363 CCValAssign &VA = ArgLocs[i];
2364 if (VA.isRegLoc())
2365 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002366 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002367 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002369 // Create frame index.
2370 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002371 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002372 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002373 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002374
Duncan Sands276dcbd2008-03-21 09:14:45 +00002375 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002376 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002377 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002378 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002380 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002381 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002382
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2384 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002385 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002386 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002387 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002388 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002390 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002391 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002392 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 }
2394 }
2395
2396 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002398 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002399
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002400 // Copy arguments to their registers.
2401 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002402 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002403 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 InFlag = Chain.getValue(1);
2405 }
Dan Gohman475871a2008-07-27 21:46:04 +00002406 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002409 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002410 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 }
2412
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002413 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2414 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2415 // In the 64-bit large code model, we have to make all calls
2416 // through a register, since the call instruction's 32-bit
2417 // pc-relative offset may not be large enough to hold the whole
2418 // address.
2419 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002420 // If the callee is a GlobalAddress node (quite common, every direct call
2421 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2422 // it.
2423
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002424 // We should use extra load for direct calls to dllimported functions in
2425 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002426 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002427 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002428 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002429 bool ExtraLoad = false;
2430 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002431
Chris Lattner48a7d022009-07-09 05:02:21 +00002432 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2433 // external symbols most go through the PLT in PIC mode. If the symbol
2434 // has hidden or protected visibility, or if it is static or local, then
2435 // we don't need to use the PLT - we can directly call it.
2436 if (Subtarget->isTargetELF() &&
2437 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002438 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002439 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002440 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002441 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002442 (!Subtarget->getTargetTriple().isMacOSX() ||
2443 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 // PC-relative references to external symbols should go through $stub,
2445 // unless we're building with the leopard linker or later, which
2446 // automatically synthesizes these stubs.
2447 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002448 } else if (Subtarget->isPICStyleRIPRel() &&
2449 isa<Function>(GV) &&
2450 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2451 // If the function is marked as non-lazy, generate an indirect call
2452 // which loads from the GOT directly. This avoids runtime overhead
2453 // at the cost of eager binding (and one extra byte of encoding).
2454 OpFlags = X86II::MO_GOTPCREL;
2455 WrapperKind = X86ISD::WrapperRIP;
2456 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002457 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002458
Devang Patel0d881da2010-07-06 22:08:15 +00002459 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002460 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002461
2462 // Add a wrapper if needed.
2463 if (WrapperKind != ISD::DELETED_NODE)
2464 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2465 // Add extra indirection if needed.
2466 if (ExtraLoad)
2467 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2468 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002469 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002470 }
Bill Wendling056292f2008-09-16 21:48:12 +00002471 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002472 unsigned char OpFlags = 0;
2473
Evan Cheng1bf891a2010-12-01 22:59:46 +00002474 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2475 // external symbols should go through the PLT.
2476 if (Subtarget->isTargetELF() &&
2477 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2478 OpFlags = X86II::MO_PLT;
2479 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002480 (!Subtarget->getTargetTriple().isMacOSX() ||
2481 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002482 // PC-relative references to external symbols should go through $stub,
2483 // unless we're building with the leopard linker or later, which
2484 // automatically synthesizes these stubs.
2485 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002486 }
Eric Christopherfd179292009-08-27 18:07:15 +00002487
Chris Lattner48a7d022009-07-09 05:02:21 +00002488 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2489 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002490 }
2491
Chris Lattnerd96d0722007-02-25 06:40:16 +00002492 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002493 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002494 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495
Evan Chengf22f9b32010-02-06 03:28:46 +00002496 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002497 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2498 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002499 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002501
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002502 Ops.push_back(Chain);
2503 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002504
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002507
Gordon Henriksen86737662008-01-05 16:56:59 +00002508 // Add argument registers to the end of the list so that they are known live
2509 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002510 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2511 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2512 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002513
Evan Cheng586ccac2008-03-18 23:36:35 +00002514 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002516 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2517
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002518 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002519 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002521
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002522 // Add a register mask operand representing the call-preserved registers.
2523 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2524 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2525 assert(Mask && "Missing call preserved mask for calling convention");
2526 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002527
Gabor Greifba36cb52008-08-28 21:40:38 +00002528 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002529 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002530
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002532 // We used to do:
2533 //// If this is the first return lowered for this function, add the regs
2534 //// to the liveout set for the function.
2535 // This isn't right, although it's probably harmless on x86; liveouts
2536 // should be computed from returns not tail calls. Consider a void
2537 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 return DAG.getNode(X86ISD::TC_RETURN, dl,
2539 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002540 }
2541
Dale Johannesenace16102009-02-03 19:33:06 +00002542 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002543 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002544
Chris Lattner2d297092006-05-23 18:50:38 +00002545 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002547 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2548 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002550 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2551 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002552 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002553 // pops the hidden struct pointer, so we have to push it back.
2554 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002555 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002556 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002559
Gordon Henriksenae636f82008-01-03 16:47:34 +00002560 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002561 if (!IsSibcall) {
2562 Chain = DAG.getCALLSEQ_END(Chain,
2563 DAG.getIntPtrConstant(NumBytes, true),
2564 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2565 true),
2566 InFlag);
2567 InFlag = Chain.getValue(1);
2568 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002569
Chris Lattner3085e152007-02-25 08:59:22 +00002570 // Handle result values, copying them out of physregs into vregs that we
2571 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2573 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002574}
2575
Evan Cheng25ab6902006-09-08 06:48:29 +00002576
2577//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002578// Fast Calling Convention (tail call) implementation
2579//===----------------------------------------------------------------------===//
2580
2581// Like std call, callee cleans arguments, convention except that ECX is
2582// reserved for storing the tail called function address. Only 2 registers are
2583// free for argument passing (inreg). Tail call optimization is performed
2584// provided:
2585// * tailcallopt is enabled
2586// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002587// On X86_64 architecture with GOT-style position independent code only local
2588// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002589// To keep the stack aligned according to platform abi the function
2590// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2591// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// If a tail called function callee has more arguments than the caller the
2593// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002594// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// original REtADDR, but before the saved framepointer or the spilled registers
2596// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2597// stack layout:
2598// arg1
2599// arg2
2600// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002601// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002602// move area ]
2603// (possible EBP)
2604// ESI
2605// EDI
2606// local1 ..
2607
2608/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2609/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002610unsigned
2611X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2612 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 MachineFunction &MF = DAG.getMachineFunction();
2614 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002615 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002617 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002619 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2621 // Number smaller than 12 so just add the difference.
2622 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2623 } else {
2624 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002625 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002628 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629}
2630
Evan Cheng5f941932010-02-05 02:21:12 +00002631/// MatchingStackOffset - Return true if the given stack call argument is
2632/// already available in the same position (relatively) of the caller's
2633/// incoming argument stack.
2634static
2635bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2636 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2637 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002638 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2639 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002640 if (Arg.getOpcode() == ISD::CopyFromReg) {
2641 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002642 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 MachineInstr *Def = MRI->getVRegDef(VR);
2645 if (!Def)
2646 return false;
2647 if (!Flags.isByVal()) {
2648 if (!TII->isLoadFromStackSlot(Def, FI))
2649 return false;
2650 } else {
2651 unsigned Opcode = Def->getOpcode();
2652 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2653 Def->getOperand(1).isFI()) {
2654 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002656 } else
2657 return false;
2658 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2660 if (Flags.isByVal())
2661 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002662 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 // define @foo(%struct.X* %A) {
2664 // tail call @bar(%struct.X* byval %A)
2665 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002666 return false;
2667 SDValue Ptr = Ld->getBasePtr();
2668 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2669 if (!FINode)
2670 return false;
2671 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002672 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002673 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002674 FI = FINode->getIndex();
2675 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else
2677 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002678
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002680 if (!MFI->isFixedObjectIndex(FI))
2681 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002683}
2684
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2686/// for tail call optimization. Targets which want to do tail call
2687/// optimization should implement this function.
2688bool
2689X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002690 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002692 bool isCalleeStructRet,
2693 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002694 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002695 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002696 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002698 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002699 CalleeCC != CallingConv::C)
2700 return false;
2701
Evan Cheng7096ae42010-01-29 06:45:59 +00002702 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002703 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002704 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002705 CallingConv::ID CallerCC = CallerF->getCallingConv();
2706 bool CCMatch = CallerCC == CalleeCC;
2707
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002708 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002709 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002710 return true;
2711 return false;
2712 }
2713
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002714 // Look for obvious safe cases to perform tail call optimization that do not
2715 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002716
Evan Cheng2c12cb42010-03-26 16:26:03 +00002717 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2718 // emit a special epilogue.
2719 if (RegInfo->needsStackRealignment(MF))
2720 return false;
2721
Evan Chenga375d472010-03-15 18:54:48 +00002722 // Also avoid sibcall optimization if either caller or callee uses struct
2723 // return semantics.
2724 if (isCalleeStructRet || isCallerStructRet)
2725 return false;
2726
Chad Rosier2416da32011-06-24 21:15:36 +00002727 // An stdcall caller is expected to clean up its arguments; the callee
2728 // isn't going to do that.
2729 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2730 return false;
2731
Chad Rosier871f6642011-05-18 19:59:50 +00002732 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002733 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002734 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002735
2736 // Optimizing for varargs on Win64 is unlikely to be safe without
2737 // additional testing.
2738 if (Subtarget->isTargetWin64())
2739 return false;
2740
Chad Rosier871f6642011-05-18 19:59:50 +00002741 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002743 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002744
Chad Rosier871f6642011-05-18 19:59:50 +00002745 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2746 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2747 if (!ArgLocs[i].isRegLoc())
2748 return false;
2749 }
2750
Chad Rosier30450e82011-12-22 22:35:21 +00002751 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2752 // stack. Therefore, if it's not used by the call it is not safe to optimize
2753 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 bool Unused = false;
2755 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2756 if (!Ins[i].Used) {
2757 Unused = true;
2758 break;
2759 }
2760 }
2761 if (Unused) {
2762 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002763 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002764 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002765 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002766 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002767 CCValAssign &VA = RVLocs[i];
2768 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2769 return false;
2770 }
2771 }
2772
Evan Cheng13617962010-04-30 01:12:32 +00002773 // If the calling conventions do not match, then we'd better make sure the
2774 // results are returned in the same way as what the caller expects.
2775 if (!CCMatch) {
2776 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002777 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002778 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002779 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2780
2781 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002783 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002784 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2785
2786 if (RVLocs1.size() != RVLocs2.size())
2787 return false;
2788 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2789 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2790 return false;
2791 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2792 return false;
2793 if (RVLocs1[i].isRegLoc()) {
2794 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2795 return false;
2796 } else {
2797 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2798 return false;
2799 }
2800 }
2801 }
2802
Evan Chenga6bff982010-01-30 01:22:00 +00002803 // If the callee takes no arguments then go on to check the results of the
2804 // call.
2805 if (!Outs.empty()) {
2806 // Check if stack adjustment is needed. For now, do not do this if any
2807 // argument is passed on the stack.
2808 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002811
2812 // Allocate shadow area for Win64
2813 if (Subtarget->isTargetWin64()) {
2814 CCInfo.AllocateStack(32, 8);
2815 }
2816
Duncan Sands45907662010-10-31 13:21:44 +00002817 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002818 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002819 MachineFunction &MF = DAG.getMachineFunction();
2820 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2821 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002822
2823 // Check if the arguments are already laid out in the right way as
2824 // the caller's fixed stack objects.
2825 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002826 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2827 const X86InstrInfo *TII =
2828 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002831 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002833 if (VA.getLocInfo() == CCValAssign::Indirect)
2834 return false;
2835 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002836 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2837 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002838 return false;
2839 }
2840 }
2841 }
Evan Cheng9c044672010-05-29 01:35:22 +00002842
2843 // If the tailcall address may be in a register, then make sure it's
2844 // possible to register allocate for it. In 32-bit, the call address can
2845 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002846 // callee-saved registers are restored. These happen to be the same
2847 // registers used to pass 'inreg' arguments so watch out for those.
2848 if (!Subtarget->is64Bit() &&
2849 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002850 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002851 unsigned NumInRegs = 0;
2852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2853 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002854 if (!VA.isRegLoc())
2855 continue;
2856 unsigned Reg = VA.getLocReg();
2857 switch (Reg) {
2858 default: break;
2859 case X86::EAX: case X86::EDX: case X86::ECX:
2860 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002861 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002862 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002863 }
2864 }
2865 }
Evan Chenga6bff982010-01-30 01:22:00 +00002866 }
Evan Chengb1712452010-01-27 06:25:16 +00002867
Evan Cheng86809cc2010-02-03 03:28:02 +00002868 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002869}
2870
Dan Gohman3df24e62008-09-03 23:12:08 +00002871FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002872X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2873 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002874}
2875
2876
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002877//===----------------------------------------------------------------------===//
2878// Other Lowering Hooks
2879//===----------------------------------------------------------------------===//
2880
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002881static bool MayFoldLoad(SDValue Op) {
2882 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2883}
2884
2885static bool MayFoldIntoStore(SDValue Op) {
2886 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2887}
2888
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889static bool isTargetShuffle(unsigned Opcode) {
2890 switch(Opcode) {
2891 default: return false;
2892 case X86ISD::PSHUFD:
2893 case X86ISD::PSHUFHW:
2894 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002895 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002896 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002897 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002898 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002899 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002900 case X86ISD::MOVLPS:
2901 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002902 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002903 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002904 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 case X86ISD::MOVSS:
2906 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002907 case X86ISD::UNPCKL:
2908 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002909 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002910 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 return true;
2912 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002913}
2914
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002916 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917 switch(Opc) {
2918 default: llvm_unreachable("Unknown x86 shuffle node");
2919 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002920 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002921 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002922 return DAG.getNode(Opc, dl, VT, V1);
2923 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924}
2925
2926static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002927 SDValue V1, unsigned TargetMask,
2928 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929 switch(Opc) {
2930 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002931 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 case X86ISD::PSHUFHW:
2933 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002934 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002935 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2937 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002939
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002940static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002941 SDValue V1, SDValue V2, unsigned TargetMask,
2942 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 switch(Opc) {
2944 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002945 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002946 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002947 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2,
2949 DAG.getConstant(TargetMask, MVT::i8));
2950 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002951}
2952
2953static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2954 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2955 switch(Opc) {
2956 default: llvm_unreachable("Unknown x86 shuffle node");
2957 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002958 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002959 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002960 case X86ISD::MOVLPS:
2961 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002962 case X86ISD::MOVSS:
2963 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002964 case X86ISD::UNPCKL:
2965 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966 return DAG.getNode(Opc, dl, VT, V1, V2);
2967 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968}
2969
Dan Gohmand858e902010-04-17 15:26:15 +00002970SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002971 MachineFunction &MF = DAG.getMachineFunction();
2972 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2973 int ReturnAddrIndex = FuncInfo->getRAIndex();
2974
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975 if (ReturnAddrIndex == 0) {
2976 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002977 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002978 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002979 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002980 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002981 }
2982
Evan Cheng25ab6902006-09-08 06:48:29 +00002983 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984}
2985
2986
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002987bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2988 bool hasSymbolicDisplacement) {
2989 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002990 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002991 return false;
2992
2993 // If we don't have a symbolic displacement - we don't have any extra
2994 // restrictions.
2995 if (!hasSymbolicDisplacement)
2996 return true;
2997
2998 // FIXME: Some tweaks might be needed for medium code model.
2999 if (M != CodeModel::Small && M != CodeModel::Kernel)
3000 return false;
3001
3002 // For small code model we assume that latest object is 16MB before end of 31
3003 // bits boundary. We may also accept pretty large negative constants knowing
3004 // that all objects are in the positive half of address space.
3005 if (M == CodeModel::Small && Offset < 16*1024*1024)
3006 return true;
3007
3008 // For kernel code model we know that all object resist in the negative half
3009 // of 32bits address space. We may not accept negative offsets, since they may
3010 // be just off and we may accept pretty large positive ones.
3011 if (M == CodeModel::Kernel && Offset > 0)
3012 return true;
3013
3014 return false;
3015}
3016
Evan Chengef41ff62011-06-23 17:54:54 +00003017/// isCalleePop - Determines whether the callee is required to pop its
3018/// own arguments. Callee pop is necessary to support tail calls.
3019bool X86::isCalleePop(CallingConv::ID CallingConv,
3020 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3021 if (IsVarArg)
3022 return false;
3023
3024 switch (CallingConv) {
3025 default:
3026 return false;
3027 case CallingConv::X86_StdCall:
3028 return !is64Bit;
3029 case CallingConv::X86_FastCall:
3030 return !is64Bit;
3031 case CallingConv::X86_ThisCall:
3032 return !is64Bit;
3033 case CallingConv::Fast:
3034 return TailCallOpt;
3035 case CallingConv::GHC:
3036 return TailCallOpt;
3037 }
3038}
3039
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3041/// specific condition code, returning the condition code and the LHS/RHS of the
3042/// comparison to make.
3043static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3044 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003045 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003046 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3047 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3048 // X > -1 -> X == 0, jump !sign.
3049 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003050 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003051 }
3052 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003055 }
3056 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003057 // X < 1 -> X <= 0
3058 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003060 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003061 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003062
Evan Chengd9558e02006-01-06 00:43:03 +00003063 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003064 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003065 case ISD::SETEQ: return X86::COND_E;
3066 case ISD::SETGT: return X86::COND_G;
3067 case ISD::SETGE: return X86::COND_GE;
3068 case ISD::SETLT: return X86::COND_L;
3069 case ISD::SETLE: return X86::COND_LE;
3070 case ISD::SETNE: return X86::COND_NE;
3071 case ISD::SETULT: return X86::COND_B;
3072 case ISD::SETUGT: return X86::COND_A;
3073 case ISD::SETULE: return X86::COND_BE;
3074 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003075 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003077
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003081 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3082 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3084 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003085 }
3086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 switch (SetCCOpcode) {
3088 default: break;
3089 case ISD::SETOLT:
3090 case ISD::SETOLE:
3091 case ISD::SETUGT:
3092 case ISD::SETUGE:
3093 std::swap(LHS, RHS);
3094 break;
3095 }
3096
3097 // On a floating point condition, the flags are set as follows:
3098 // ZF PF CF op
3099 // 0 | 0 | 0 | X > Y
3100 // 0 | 0 | 1 | X < Y
3101 // 1 | 0 | 0 | X == Y
3102 // 1 | 1 | 1 | unordered
3103 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003104 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETOLT: // flipped
3108 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 case ISD::SETOLE: // flipped
3111 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 case ISD::SETUGT: // flipped
3114 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETUGE: // flipped
3117 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETNE: return X86::COND_NE;
3121 case ISD::SETUO: return X86::COND_P;
3122 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003123 case ISD::SETOEQ:
3124 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 }
Evan Chengd9558e02006-01-06 00:43:03 +00003126}
3127
Evan Cheng4a460802006-01-11 00:33:36 +00003128/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3129/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003130/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003131static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003132 switch (X86CC) {
3133 default:
3134 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003135 case X86::COND_B:
3136 case X86::COND_BE:
3137 case X86::COND_E:
3138 case X86::COND_P:
3139 case X86::COND_A:
3140 case X86::COND_AE:
3141 case X86::COND_NE:
3142 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003143 return true;
3144 }
3145}
3146
Evan Chengeb2f9692009-10-27 19:56:55 +00003147/// isFPImmLegal - Returns true if the target can instruction select the
3148/// specified FP immediate natively. If false, the legalizer will
3149/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003150bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003151 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3152 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3153 return true;
3154 }
3155 return false;
3156}
3157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3159/// the specified range (L, H].
3160static bool isUndefOrInRange(int Val, int Low, int Hi) {
3161 return (Val < 0) || (Val >= Low && Val < Hi);
3162}
3163
3164/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3165/// specified value.
3166static bool isUndefOrEqual(int Val, int CmpVal) {
3167 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003168 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003170}
3171
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003172/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3173/// from position Pos and ending in Pos+Size, falls within the specified
3174/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003176 int Pos, int Size, int Low) {
3177 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3178 if (!isUndefOrEqual(Mask[i], Low))
3179 return false;
3180 return true;
3181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3184/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3185/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003186static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003187 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 2 && Mask[1] < 2);
3191 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3195/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003201 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003205 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return true;
3210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003214static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003219 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003223 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003228}
3229
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003232static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3233 const X86Subtarget *Subtarget) {
3234 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3235 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 unsigned NumElts = VT.getVectorNumElements();
3239 unsigned NumLanes = VT.getSizeInBits()/128;
3240 unsigned NumLaneElts = NumElts/NumLanes;
3241
3242 // Do not handle 64-bit element shuffles with palignr.
3243 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Craig Topper0e2037b2012-01-20 05:53:00 +00003246 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3247 unsigned i;
3248 for (i = 0; i != NumLaneElts; ++i) {
3249 if (Mask[i+l] >= 0)
3250 break;
3251 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Lane is all undef, go to next lane
3254 if (i == NumLaneElts)
3255 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003256
Craig Topper0e2037b2012-01-20 05:53:00 +00003257 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 // Make sure its in this lane in one of the sources
3260 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3261 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003262 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003263
3264 // If not lane 0, then we must match lane 0
3265 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3266 return false;
3267
3268 // Correct second source to be contiguous with first source
3269 if (Start >= (int)NumElts)
3270 Start -= NumElts - NumLaneElts;
3271
3272 // Make sure we're shifting in the right direction.
3273 if (Start <= (int)(i+l))
3274 return false;
3275
3276 Start -= i;
3277
3278 // Check the rest of the elements to see if they are consecutive.
3279 for (++i; i != NumLaneElts; ++i) {
3280 int Idx = Mask[i+l];
3281
3282 // Make sure its in this lane
3283 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3285 return false;
3286
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3289 return false;
3290
3291 if (Idx >= (int)NumElts)
3292 Idx -= NumElts - NumLaneElts;
3293
3294 if (!isUndefOrEqual(Idx, Start+i))
3295 return false;
3296
3297 }
Nate Begemana09008b2009-10-19 02:17:23 +00003298 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003299
Nate Begemana09008b2009-10-19 02:17:23 +00003300 return true;
3301}
3302
Craig Topper1a7700a2012-01-19 08:19:12 +00003303/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3304/// the two vector operands have swapped position.
3305static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3306 unsigned NumElems) {
3307 for (unsigned i = 0; i != NumElems; ++i) {
3308 int idx = Mask[i];
3309 if (idx < 0)
3310 continue;
3311 else if (idx < (int)NumElems)
3312 Mask[i] = idx + NumElems;
3313 else
3314 Mask[i] = idx - NumElems;
3315 }
3316}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317
Craig Topper1a7700a2012-01-19 08:19:12 +00003318/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3319/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3320/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3321/// reverse of what x86 shuffles want.
3322static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3323 bool Commuted = false) {
3324 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 return false;
3326
Craig Topper1a7700a2012-01-19 08:19:12 +00003327 unsigned NumElems = VT.getVectorNumElements();
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElems = NumElems/NumLanes;
3330
3331 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003353 unsigned HalfLaneElems = NumLaneElems/2;
3354 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3355 for (unsigned i = 0; i != NumLaneElems; ++i) {
3356 int Idx = Mask[i+l];
3357 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3358 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3359 return false;
3360 // For VSHUFPSY, the mask of the second half must be the same as the
3361 // first but with the appropriate offsets. This works in the same way as
3362 // VPERMILPS works with masks.
3363 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3364 continue;
3365 if (!isUndefOrEqual(Idx, Mask[i]+l))
3366 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003367 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368 }
3369
3370 return true;
3371}
3372
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003373/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3374/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003375static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003376 unsigned NumElems = VT.getVectorNumElements();
3377
3378 if (VT.getSizeInBits() != 128)
3379 return false;
3380
3381 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003382 return false;
3383
Evan Cheng2064a2b2006-03-28 06:50:32 +00003384 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003385 return isUndefOrEqual(Mask[0], 6) &&
3386 isUndefOrEqual(Mask[1], 7) &&
3387 isUndefOrEqual(Mask[2], 2) &&
3388 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003389}
3390
Nate Begeman0b10b912009-11-07 23:17:15 +00003391/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3392/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3393/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003394static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003395 unsigned NumElems = VT.getVectorNumElements();
3396
3397 if (VT.getSizeInBits() != 128)
3398 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003399
Nate Begeman0b10b912009-11-07 23:17:15 +00003400 if (NumElems != 4)
3401 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003402
Craig Topperdd637ae2012-02-19 05:41:45 +00003403 return isUndefOrEqual(Mask[0], 2) &&
3404 isUndefOrEqual(Mask[1], 3) &&
3405 isUndefOrEqual(Mask[2], 2) &&
3406 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003407}
3408
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3410/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003411static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003412 if (VT.getSizeInBits() != 128)
3413 return false;
3414
Craig Topperdd637ae2012-02-19 05:41:45 +00003415 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417 if (NumElems != 2 && NumElems != 4)
3418 return false;
3419
Craig Topperdd637ae2012-02-19 05:41:45 +00003420 for (unsigned i = 0; i != NumElems/2; ++i)
3421 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003422 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003423
Craig Topperdd637ae2012-02-19 05:41:45 +00003424 for (unsigned i = NumElems/2; i != NumElems; ++i)
3425 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003426 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
3428 return true;
3429}
3430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3432/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003433static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3434 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
David Greenea20244d2011-03-02 17:23:43 +00003436 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438 return false;
3439
Craig Topperdd637ae2012-02-19 05:41:45 +00003440 for (unsigned i = 0; i != NumElems/2; ++i)
3441 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 for (unsigned i = 0; i != NumElems/2; ++i)
3445 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003446 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
3448 return true;
3449}
3450
Evan Cheng0038e592006-03-28 00:39:58 +00003451/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3452/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003453static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003454 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003455 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003456
3457 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3458 "Unsupported vector type for unpckh");
3459
Craig Topper6347e862011-11-21 06:57:39 +00003460 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003461 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003462 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003463
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003464 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3465 // independently on 128-bit lanes.
3466 unsigned NumLanes = VT.getSizeInBits()/128;
3467 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003468
Craig Topper94438ba2011-12-16 08:06:31 +00003469 for (unsigned l = 0; l != NumLanes; ++l) {
3470 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3471 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003472 i += 2, ++j) {
3473 int BitI = Mask[i];
3474 int BitI1 = Mask[i+1];
3475 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003476 return false;
David Greenea20244d2011-03-02 17:23:43 +00003477 if (V2IsSplat) {
3478 if (!isUndefOrEqual(BitI1, NumElts))
3479 return false;
3480 } else {
3481 if (!isUndefOrEqual(BitI1, j + NumElts))
3482 return false;
3483 }
Evan Cheng39623da2006-04-20 08:58:49 +00003484 }
Evan Cheng0038e592006-03-28 00:39:58 +00003485 }
David Greenea20244d2011-03-02 17:23:43 +00003486
Evan Cheng0038e592006-03-28 00:39:58 +00003487 return true;
3488}
3489
Evan Cheng4fcb9222006-03-28 02:43:26 +00003490/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003492static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003493 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003494 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495
3496 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3497 "Unsupported vector type for unpckh");
3498
Craig Topper6347e862011-11-21 06:57:39 +00003499 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003500 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003501 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003502
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3504 // independently on 128-bit lanes.
3505 unsigned NumLanes = VT.getSizeInBits()/128;
3506 unsigned NumLaneElts = NumElts/NumLanes;
3507
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003509 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3510 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003511 int BitI = Mask[i];
3512 int BitI1 = Mask[i+1];
3513 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003514 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003515 if (V2IsSplat) {
3516 if (isUndefOrEqual(BitI1, NumElts))
3517 return false;
3518 } else {
3519 if (!isUndefOrEqual(BitI1, j+NumElts))
3520 return false;
3521 }
Evan Cheng39623da2006-04-20 08:58:49 +00003522 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003523 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003524 return true;
3525}
3526
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003527/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3528/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3529/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003530static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003531 bool HasAVX2) {
3532 unsigned NumElts = VT.getVectorNumElements();
3533
3534 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3535 "Unsupported vector type for unpckh");
3536
3537 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3538 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003539 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003540
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003541 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3542 // FIXME: Need a better way to get rid of this, there's no latency difference
3543 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3544 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003545 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003546 return false;
3547
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003552
Craig Topper94438ba2011-12-16 08:06:31 +00003553 for (unsigned l = 0; l != NumLanes; ++l) {
3554 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3555 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003556 i += 2, ++j) {
3557 int BitI = Mask[i];
3558 int BitI1 = Mask[i+1];
3559
3560 if (!isUndefOrEqual(BitI, j))
3561 return false;
3562 if (!isUndefOrEqual(BitI1, j))
3563 return false;
3564 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003565 }
David Greenea20244d2011-03-02 17:23:43 +00003566
Rafael Espindola15684b22009-04-24 12:40:33 +00003567 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003568}
3569
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003570/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3571/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3572/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003573static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003574 unsigned NumElts = VT.getVectorNumElements();
3575
3576 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3577 "Unsupported vector type for unpckh");
3578
3579 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3580 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003582
Craig Topper94438ba2011-12-16 08:06:31 +00003583 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3584 // independently on 128-bit lanes.
3585 unsigned NumLanes = VT.getSizeInBits()/128;
3586 unsigned NumLaneElts = NumElts/NumLanes;
3587
3588 for (unsigned l = 0; l != NumLanes; ++l) {
3589 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3590 i != (l+1)*NumLaneElts; i += 2, ++j) {
3591 int BitI = Mask[i];
3592 int BitI1 = Mask[i+1];
3593 if (!isUndefOrEqual(BitI, j))
3594 return false;
3595 if (!isUndefOrEqual(BitI1, j))
3596 return false;
3597 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003598 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003599 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003600}
3601
Evan Cheng017dcc62006-04-21 01:05:10 +00003602/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3603/// specifies a shuffle of elements that is suitable for input to MOVSS,
3604/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003605static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003606 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003607 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003608 if (VT.getSizeInBits() == 256)
3609 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003610
Craig Topperc612d792012-01-02 09:17:37 +00003611 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003612
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Craig Topperc612d792012-01-02 09:17:37 +00003616 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003619
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003620 return true;
3621}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003622
Craig Topper70b883b2011-11-28 10:14:51 +00003623/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003624/// as permutations between 128-bit chunks or halves. As an example: this
3625/// shuffle bellow:
3626/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3627/// The first half comes from the second half of V1 and the second half from the
3628/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003629static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003630 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003631 return false;
3632
3633 // The shuffle result is divided into half A and half B. In total the two
3634 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3635 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003636 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003637 bool MatchA = false, MatchB = false;
3638
3639 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003641 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3642 MatchA = true;
3643 break;
3644 }
3645 }
3646
3647 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003648 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003649 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3650 MatchB = true;
3651 break;
3652 }
3653 }
3654
3655 return MatchA && MatchB;
3656}
3657
Craig Topper70b883b2011-11-28 10:14:51 +00003658/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3659/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003660static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 EVT VT = SVOp->getValueType(0);
3662
Craig Topperc612d792012-01-02 09:17:37 +00003663 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003664
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned FstHalf = 0, SndHalf = 0;
3666 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003667 if (SVOp->getMaskElt(i) > 0) {
3668 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3669 break;
3670 }
3671 }
Craig Topperc612d792012-01-02 09:17:37 +00003672 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003673 if (SVOp->getMaskElt(i) > 0) {
3674 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3675 break;
3676 }
3677 }
3678
3679 return (FstHalf | (SndHalf << 4));
3680}
3681
Craig Topper70b883b2011-11-28 10:14:51 +00003682/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003683/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3684/// Note that VPERMIL mask matching is different depending whether theunderlying
3685/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3686/// to the same elements of the low, but to the higher half of the source.
3687/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003688/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003689static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003690 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003691 return false;
3692
Craig Topperc612d792012-01-02 09:17:37 +00003693 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003694 // Only match 256-bit with 32/64-bit types
3695 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003696 return false;
3697
Craig Topperc612d792012-01-02 09:17:37 +00003698 unsigned NumLanes = VT.getSizeInBits()/128;
3699 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003700 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003703 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003704 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003705 continue;
3706 // VPERMILPS handling
3707 if (Mask[i] < 0)
3708 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003709 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003710 return false;
3711 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003712 }
3713
3714 return true;
3715}
3716
Craig Topper5aaffa82012-02-19 02:53:47 +00003717/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003718/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003719/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003720static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003723 if (VT.getSizeInBits() == 256)
3724 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003725 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003727
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003730
Craig Topperc612d792012-01-02 09:17:37 +00003731 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003732 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3733 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3734 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003736
Evan Cheng39623da2006-04-20 08:58:49 +00003737 return true;
3738}
3739
Evan Chengd9539472006-04-14 21:59:03 +00003740/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3741/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003742/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003743static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003744 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003745 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003746 return false;
3747
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003748 unsigned NumElems = VT.getVectorNumElements();
3749
3750 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3751 (VT.getSizeInBits() == 256 && NumElems != 8))
3752 return false;
3753
3754 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003755 for (unsigned i = 0; i != NumElems; i += 2)
3756 if (!isUndefOrEqual(Mask[i], i+1) ||
3757 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003759
3760 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003761}
3762
3763/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3764/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003765/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003766static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003767 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003768 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003769 return false;
3770
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003771 unsigned NumElems = VT.getVectorNumElements();
3772
3773 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3774 (VT.getSizeInBits() == 256 && NumElems != 8))
3775 return false;
3776
3777 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003778 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003779 if (!isUndefOrEqual(Mask[i], i) ||
3780 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003782
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003783 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003784}
3785
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003786/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3787/// specifies a shuffle of elements that is suitable for input to 256-bit
3788/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003789static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003790 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791
Craig Topperbeabc6c2011-12-05 06:56:46 +00003792 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003793 return false;
3794
Craig Topperc612d792012-01-02 09:17:37 +00003795 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003796 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003797 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003798 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003799 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003800 return false;
3801 return true;
3802}
3803
Evan Cheng0b457f02008-09-25 20:50:48 +00003804/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003805/// specifies a shuffle of elements that is suitable for input to 128-bit
3806/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003807static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003808 if (VT.getSizeInBits() != 128)
3809 return false;
3810
Craig Topperc612d792012-01-02 09:17:37 +00003811 unsigned e = VT.getVectorNumElements() / 2;
3812 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003813 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003814 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003815 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003816 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003817 return false;
3818 return true;
3819}
3820
David Greenec38a03e2011-02-03 15:50:00 +00003821/// isVEXTRACTF128Index - Return true if the specified
3822/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3823/// suitable for input to VEXTRACTF128.
3824bool X86::isVEXTRACTF128Index(SDNode *N) {
3825 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3826 return false;
3827
3828 // The index should be aligned on a 128-bit boundary.
3829 uint64_t Index =
3830 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3831
3832 unsigned VL = N->getValueType(0).getVectorNumElements();
3833 unsigned VBits = N->getValueType(0).getSizeInBits();
3834 unsigned ElSize = VBits / VL;
3835 bool Result = (Index * ElSize) % 128 == 0;
3836
3837 return Result;
3838}
3839
David Greeneccacdc12011-02-04 16:08:29 +00003840/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3841/// operand specifies a subvector insert that is suitable for input to
3842/// VINSERTF128.
3843bool X86::isVINSERTF128Index(SDNode *N) {
3844 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3845 return false;
3846
3847 // The index should be aligned on a 128-bit boundary.
3848 uint64_t Index =
3849 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3850
3851 unsigned VL = N->getValueType(0).getVectorNumElements();
3852 unsigned VBits = N->getValueType(0).getSizeInBits();
3853 unsigned ElSize = VBits / VL;
3854 bool Result = (Index * ElSize) % 128 == 0;
3855
3856 return Result;
3857}
3858
Evan Cheng63d33002006-03-22 08:01:21 +00003859/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003860/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003861/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003862static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003863 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003864
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3866 "Unsupported vector type for PSHUF/SHUFP");
3867
3868 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3869 // independently on 128-bit lanes.
3870 unsigned NumElts = VT.getVectorNumElements();
3871 unsigned NumLanes = VT.getSizeInBits()/128;
3872 unsigned NumLaneElts = NumElts/NumLanes;
3873
3874 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3875 "Only supports 2 or 4 elements per lane");
3876
3877 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003878 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003879 for (unsigned i = 0; i != NumElts; ++i) {
3880 int Elt = N->getMaskElt(i);
3881 if (Elt < 0) continue;
3882 Elt %= NumLaneElts;
3883 unsigned ShAmt = i << Shift;
3884 if (ShAmt >= 8) ShAmt -= 8;
3885 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003886 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003887
Evan Cheng63d33002006-03-22 08:01:21 +00003888 return Mask;
3889}
3890
Evan Cheng506d3df2006-03-29 23:07:14 +00003891/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003892/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003893static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003894 unsigned Mask = 0;
3895 // 8 nodes, but we only care about the last 4.
3896 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003897 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003899 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003900 if (i != 4)
3901 Mask <<= 2;
3902 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003903 return Mask;
3904}
3905
3906/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003907/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003908static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003909 unsigned Mask = 0;
3910 // 8 nodes, but we only care about the first 4.
3911 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003912 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 if (Val >= 0)
3914 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003915 if (i != 0)
3916 Mask <<= 2;
3917 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003918 return Mask;
3919}
3920
Nate Begemana09008b2009-10-19 02:17:23 +00003921/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3922/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003923static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3924 EVT VT = SVOp->getValueType(0);
3925 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003926
Craig Topper0e2037b2012-01-20 05:53:00 +00003927 unsigned NumElts = VT.getVectorNumElements();
3928 unsigned NumLanes = VT.getSizeInBits()/128;
3929 unsigned NumLaneElts = NumElts/NumLanes;
3930
3931 int Val = 0;
3932 unsigned i;
3933 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003934 Val = SVOp->getMaskElt(i);
3935 if (Val >= 0)
3936 break;
3937 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003938 if (Val >= (int)NumElts)
3939 Val -= NumElts - NumLaneElts;
3940
Eli Friedman63f8dde2011-07-25 21:36:45 +00003941 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003942 return (Val - i) * EltSize;
3943}
3944
David Greenec38a03e2011-02-03 15:50:00 +00003945/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3946/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3947/// instructions.
3948unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3949 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3950 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3951
3952 uint64_t Index =
3953 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3954
3955 EVT VecVT = N->getOperand(0).getValueType();
3956 EVT ElVT = VecVT.getVectorElementType();
3957
3958 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003959 return Index / NumElemsPerChunk;
3960}
3961
David Greeneccacdc12011-02-04 16:08:29 +00003962/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3963/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3964/// instructions.
3965unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3966 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3967 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3968
3969 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003970 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003971
3972 EVT VecVT = N->getValueType(0);
3973 EVT ElVT = VecVT.getVectorElementType();
3974
3975 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003976 return Index / NumElemsPerChunk;
3977}
3978
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003979/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3980/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3981/// Handles 256-bit.
3982static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3983 EVT VT = N->getValueType(0);
3984
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003985 unsigned NumElts = VT.getVectorNumElements();
3986
Craig Topper095c5282012-04-15 23:48:57 +00003987 assert((VT.is256BitVector() && NumElts == 4) &&
3988 "Unsupported vector type for VPERMQ/VPERMPD");
3989
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003990 unsigned Mask = 0;
3991 for (unsigned i = 0; i != NumElts; ++i) {
3992 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003993 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003994 continue;
3995 Mask |= Elt << (i*2);
3996 }
3997
3998 return Mask;
3999}
Evan Cheng37b73872009-07-30 08:33:02 +00004000/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4001/// constant +0.0.
4002bool X86::isZeroNode(SDValue Elt) {
4003 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004004 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004005 (isa<ConstantFPSDNode>(Elt) &&
4006 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4007}
4008
Nate Begeman9008ca62009-04-27 18:41:29 +00004009/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4010/// their permute mask.
4011static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4012 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004013 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004014 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004016
Nate Begeman5a5ca152009-04-29 05:20:52 +00004017 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 int idx = SVOp->getMaskElt(i);
4019 if (idx < 0)
4020 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004021 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004023 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004025 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4027 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004028}
4029
Evan Cheng533a0aa2006-04-19 20:35:22 +00004030/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4031/// match movhlps. The lower half elements should come from upper half of
4032/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004033/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004034static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004035 if (VT.getSizeInBits() != 128)
4036 return false;
4037 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004038 return false;
4039 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004040 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004041 return false;
4042 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004043 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004044 return false;
4045 return true;
4046}
4047
Evan Cheng5ced1d82006-04-06 23:23:56 +00004048/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004049/// is promoted to a vector. It also returns the LoadSDNode by reference if
4050/// required.
4051static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004052 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4053 return false;
4054 N = N->getOperand(0).getNode();
4055 if (!ISD::isNON_EXTLoad(N))
4056 return false;
4057 if (LD)
4058 *LD = cast<LoadSDNode>(N);
4059 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004060}
4061
Dan Gohman65fd6562011-11-03 21:49:52 +00004062// Test whether the given value is a vector value which will be legalized
4063// into a load.
4064static bool WillBeConstantPoolLoad(SDNode *N) {
4065 if (N->getOpcode() != ISD::BUILD_VECTOR)
4066 return false;
4067
4068 // Check for any non-constant elements.
4069 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4070 switch (N->getOperand(i).getNode()->getOpcode()) {
4071 case ISD::UNDEF:
4072 case ISD::ConstantFP:
4073 case ISD::Constant:
4074 break;
4075 default:
4076 return false;
4077 }
4078
4079 // Vectors of all-zeros and all-ones are materialized with special
4080 // instructions rather than being loaded.
4081 return !ISD::isBuildVectorAllZeros(N) &&
4082 !ISD::isBuildVectorAllOnes(N);
4083}
4084
Evan Cheng533a0aa2006-04-19 20:35:22 +00004085/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4086/// match movlp{s|d}. The lower half elements should come from lower half of
4087/// V1 (and in order), and the upper half elements should come from the upper
4088/// half of V2 (and in order). And since V1 will become the source of the
4089/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004090static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004091 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004092 if (VT.getSizeInBits() != 128)
4093 return false;
4094
Evan Cheng466685d2006-10-09 20:57:25 +00004095 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004097 // Is V2 is a vector load, don't do this transformation. We will try to use
4098 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004099 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004100 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004101
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004102 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004103
Evan Cheng533a0aa2006-04-19 20:35:22 +00004104 if (NumElems != 2 && NumElems != 4)
4105 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004106 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004107 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004108 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004110 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004111 return false;
4112 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004113}
4114
Evan Cheng39623da2006-04-20 08:58:49 +00004115/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4116/// all the same.
4117static bool isSplatVector(SDNode *N) {
4118 if (N->getOpcode() != ISD::BUILD_VECTOR)
4119 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004120
Dan Gohman475871a2008-07-27 21:46:04 +00004121 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004122 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4123 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004124 return false;
4125 return true;
4126}
4127
Evan Cheng213d2cf2007-05-17 18:45:50 +00004128/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004129/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004130/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004131static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004132 SDValue V1 = N->getOperand(0);
4133 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004134 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4135 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004137 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004139 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4140 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004141 if (Opc != ISD::BUILD_VECTOR ||
4142 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004143 return false;
4144 } else if (Idx >= 0) {
4145 unsigned Opc = V1.getOpcode();
4146 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4147 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004148 if (Opc != ISD::BUILD_VECTOR ||
4149 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004150 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004151 }
4152 }
4153 return true;
4154}
4155
4156/// getZeroVector - Returns a vector of specified type with all zero elements.
4157///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004158static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004159 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004160 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004161
Dale Johannesen0488fb62010-09-30 23:57:10 +00004162 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004163 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004165 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004166 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004167 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4168 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4169 } else { // SSE1
4170 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4171 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4172 }
4173 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004174 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004175 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4176 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4177 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4178 } else {
4179 // 256-bit logic and arithmetic instructions in AVX are all
4180 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4181 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4182 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4184 }
Evan Chengf0df0312008-05-15 08:39:06 +00004185 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004186 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004187}
4188
Chris Lattner8a594482007-11-25 00:24:49 +00004189/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004190/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4191/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4192/// Then bitcast to their original type, ensuring they get CSE'd.
4193static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4194 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004195 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004196 assert((VT.is128BitVector() || VT.is256BitVector())
4197 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004200 SDValue Vec;
4201 if (VT.getSizeInBits() == 256) {
4202 if (HasAVX2) { // AVX2
4203 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4204 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4205 } else { // AVX
4206 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004207 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004208 }
4209 } else {
4210 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004211 }
4212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004213 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004214}
4215
Evan Cheng39623da2006-04-20 08:58:49 +00004216/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4217/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004218static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004219 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004220 if (Mask[i] > (int)NumElems) {
4221 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004222 }
Evan Cheng39623da2006-04-20 08:58:49 +00004223 }
Evan Cheng39623da2006-04-20 08:58:49 +00004224}
4225
Evan Cheng017dcc62006-04-21 01:05:10 +00004226/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4227/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004228static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 SDValue V2) {
4230 unsigned NumElems = VT.getVectorNumElements();
4231 SmallVector<int, 8> Mask;
4232 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004233 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 Mask.push_back(i);
4235 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004236}
4237
Nate Begeman9008ca62009-04-27 18:41:29 +00004238/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004239static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SDValue V2) {
4241 unsigned NumElems = VT.getVectorNumElements();
4242 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004243 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 Mask.push_back(i);
4245 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004246 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004248}
4249
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004251static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 SDValue V2) {
4253 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004254 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004256 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 Mask.push_back(i + Half);
4258 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004259 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004261}
4262
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004263// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004264// a generic shuffle instruction because the target has no such instructions.
4265// Generate shuffles which repeat i16 and i8 several times until they can be
4266// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004267static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004268 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004270 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004271
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 while (NumElems > 4) {
4273 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004276 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 EltNo -= NumElems/2;
4278 }
4279 NumElems >>= 1;
4280 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004281 return V;
4282}
Eric Christopherfd179292009-08-27 18:07:15 +00004283
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004284/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4285static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4286 EVT VT = V.getValueType();
4287 DebugLoc dl = V.getDebugLoc();
4288 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4289 && "Vector size not supported");
4290
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004291 if (VT.getSizeInBits() == 128) {
4292 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004293 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004294 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4295 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004296 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 // To use VPERMILPS to splat scalars, the second half of indicies must
4298 // refer to the higher part, which is a duplication of the lower one,
4299 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4301 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004302
4303 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4304 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4305 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 }
4307
4308 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4309}
4310
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004311/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4313 EVT SrcVT = SV->getValueType(0);
4314 SDValue V1 = SV->getOperand(0);
4315 DebugLoc dl = SV->getDebugLoc();
4316
4317 int EltNo = SV->getSplatIndex();
4318 int NumElems = SrcVT.getVectorNumElements();
4319 unsigned Size = SrcVT.getSizeInBits();
4320
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004321 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4322 "Unknown how to promote splat for type");
4323
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004324 // Extract the 128-bit part containing the splat element and update
4325 // the splat element index when it refers to the higher register.
4326 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004327 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Craig Topperb14940a2012-04-22 20:55:18 +00004328 V1 = Extract128BitVector(V1, Idx, DAG, dl);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 if (Idx > 0)
4330 EltNo -= NumElems/2;
4331 }
4332
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004333 // All i16 and i8 vector types can't be used directly by a generic shuffle
4334 // instruction because the target has no such instruction. Generate shuffles
4335 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004336 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004337 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004338 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004339 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340
4341 // Recreate the 256-bit vector and place the same 128-bit vector
4342 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004343 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004345 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 }
4347
4348 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004349}
4350
Evan Chengba05f722006-04-21 23:03:30 +00004351/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004352/// vector of zero or undef vector. This produces a shuffle where the low
4353/// element of V2 is swizzled into the zero/undef vector, landing at element
4354/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004355static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004356 bool IsZero,
4357 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004358 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004359 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004360 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004361 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 unsigned NumElems = VT.getVectorNumElements();
4363 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004364 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 // If this is the insertion idx, put the low elt of V2 here.
4366 MaskVec.push_back(i == Idx ? NumElems : i);
4367 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004368}
4369
Craig Toppera1ffc682012-03-20 06:42:26 +00004370/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4371/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004372/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004373static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004374 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004375 unsigned NumElems = VT.getVectorNumElements();
4376 SDValue ImmN;
4377
Craig Topper89f4e662012-03-20 07:17:59 +00004378 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004379 switch(N->getOpcode()) {
4380 case X86ISD::SHUFP:
4381 ImmN = N->getOperand(N->getNumOperands()-1);
4382 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4383 break;
4384 case X86ISD::UNPCKH:
4385 DecodeUNPCKHMask(VT, Mask);
4386 break;
4387 case X86ISD::UNPCKL:
4388 DecodeUNPCKLMask(VT, Mask);
4389 break;
4390 case X86ISD::MOVHLPS:
4391 DecodeMOVHLPSMask(NumElems, Mask);
4392 break;
4393 case X86ISD::MOVLHPS:
4394 DecodeMOVLHPSMask(NumElems, Mask);
4395 break;
4396 case X86ISD::PSHUFD:
4397 case X86ISD::VPERMILP:
4398 ImmN = N->getOperand(N->getNumOperands()-1);
4399 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004400 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004401 break;
4402 case X86ISD::PSHUFHW:
4403 ImmN = N->getOperand(N->getNumOperands()-1);
4404 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004405 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004406 break;
4407 case X86ISD::PSHUFLW:
4408 ImmN = N->getOperand(N->getNumOperands()-1);
4409 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004410 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004411 break;
4412 case X86ISD::MOVSS:
4413 case X86ISD::MOVSD: {
4414 // The index 0 always comes from the first element of the second source,
4415 // this is why MOVSS and MOVSD are used in the first place. The other
4416 // elements come from the other positions of the first source vector
4417 Mask.push_back(NumElems);
4418 for (unsigned i = 1; i != NumElems; ++i) {
4419 Mask.push_back(i);
4420 }
4421 break;
4422 }
4423 case X86ISD::VPERM2X128:
4424 ImmN = N->getOperand(N->getNumOperands()-1);
4425 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004426 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004427 break;
4428 case X86ISD::MOVDDUP:
4429 case X86ISD::MOVLHPD:
4430 case X86ISD::MOVLPD:
4431 case X86ISD::MOVLPS:
4432 case X86ISD::MOVSHDUP:
4433 case X86ISD::MOVSLDUP:
4434 case X86ISD::PALIGN:
4435 // Not yet implemented
4436 return false;
4437 default: llvm_unreachable("unknown target shuffle node");
4438 }
4439
4440 return true;
4441}
4442
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004443/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4444/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004445static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004446 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004447 if (Depth == 6)
4448 return SDValue(); // Limit search depth.
4449
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450 SDValue V = SDValue(N, 0);
4451 EVT VT = V.getValueType();
4452 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004453
4454 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4455 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004456 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457
Craig Topper3d092db2012-03-21 02:14:01 +00004458 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459 return DAG.getUNDEF(VT.getVectorElementType());
4460
Craig Topperd156dc12012-02-06 07:17:51 +00004461 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004462 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4463 : SV->getOperand(1);
4464 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004465 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466
4467 // Recurse into target specific vector shuffles to find scalars.
4468 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004469 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004470 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004471 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004472 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004473
Craig Topper89f4e662012-03-20 07:17:59 +00004474 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004475 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004476
Craig Topper3d092db2012-03-21 02:14:01 +00004477 int Elt = ShuffleMask[Index];
4478 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479 return DAG.getUNDEF(VT.getVectorElementType());
4480
Craig Topper3d092db2012-03-21 02:14:01 +00004481 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004482 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004483 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004485 }
4486
4487 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004488 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004489 V = V.getOperand(0);
4490 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004491 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004492
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004493 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004494 return SDValue();
4495 }
4496
4497 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4498 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004499 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500
4501 if (V.getOpcode() == ISD::BUILD_VECTOR)
4502 return V.getOperand(Index);
4503
4504 return SDValue();
4505}
4506
4507/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4508/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004509/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004510static
Craig Topper3d092db2012-03-21 02:14:01 +00004511unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004512 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004513 unsigned i;
4514 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004515 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004516 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004517 if (!(Elt.getNode() &&
4518 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4519 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 }
4521
4522 return i;
4523}
4524
Craig Topper3d092db2012-03-21 02:14:01 +00004525/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4526/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004527/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4528static
Craig Topper3d092db2012-03-21 02:14:01 +00004529bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4530 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4531 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004532 bool SeenV1 = false;
4533 bool SeenV2 = false;
4534
Craig Topper3d092db2012-03-21 02:14:01 +00004535 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004536 int Idx = SVOp->getMaskElt(i);
4537 // Ignore undef indicies
4538 if (Idx < 0)
4539 continue;
4540
Craig Topper3d092db2012-03-21 02:14:01 +00004541 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 SeenV1 = true;
4543 else
4544 SeenV2 = true;
4545
4546 // Only accept consecutive elements from the same vector
4547 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4548 return false;
4549 }
4550
4551 OpNum = SeenV1 ? 0 : 1;
4552 return true;
4553}
4554
4555/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4556/// logical left shift of a vector.
4557static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4558 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4559 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4560 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4561 false /* check zeros from right */, DAG);
4562 unsigned OpSrc;
4563
4564 if (!NumZeros)
4565 return false;
4566
4567 // Considering the elements in the mask that are not consecutive zeros,
4568 // check if they consecutively come from only one of the source vectors.
4569 //
4570 // V1 = {X, A, B, C} 0
4571 // \ \ \ /
4572 // vector_shuffle V1, V2 <1, 2, 3, X>
4573 //
4574 if (!isShuffleMaskConsecutive(SVOp,
4575 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004576 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577 NumZeros, // Where to start looking in the src vector
4578 NumElems, // Number of elements in vector
4579 OpSrc)) // Which source operand ?
4580 return false;
4581
4582 isLeft = false;
4583 ShAmt = NumZeros;
4584 ShVal = SVOp->getOperand(OpSrc);
4585 return true;
4586}
4587
4588/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4589/// logical left shift of a vector.
4590static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4591 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4592 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4593 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4594 true /* check zeros from left */, DAG);
4595 unsigned OpSrc;
4596
4597 if (!NumZeros)
4598 return false;
4599
4600 // Considering the elements in the mask that are not consecutive zeros,
4601 // check if they consecutively come from only one of the source vectors.
4602 //
4603 // 0 { A, B, X, X } = V2
4604 // / \ / /
4605 // vector_shuffle V1, V2 <X, X, 4, 5>
4606 //
4607 if (!isShuffleMaskConsecutive(SVOp,
4608 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004609 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610 0, // Where to start looking in the src vector
4611 NumElems, // Number of elements in vector
4612 OpSrc)) // Which source operand ?
4613 return false;
4614
4615 isLeft = true;
4616 ShAmt = NumZeros;
4617 ShVal = SVOp->getOperand(OpSrc);
4618 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004619}
4620
4621/// isVectorShift - Returns true if the shuffle can be implemented as a
4622/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004623static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004624 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004625 // Although the logic below support any bitwidth size, there are no
4626 // shift instructions which handle more than 128-bit vectors.
4627 if (SVOp->getValueType(0).getSizeInBits() > 128)
4628 return false;
4629
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4631 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4632 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004633
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004635}
4636
Evan Chengc78d3b42006-04-24 18:01:45 +00004637/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4638///
Dan Gohman475871a2008-07-27 21:46:04 +00004639static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004640 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004641 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004642 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004643 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004644 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004645 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004646
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004647 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 bool First = true;
4650 for (unsigned i = 0; i < 16; ++i) {
4651 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4652 if (ThisIsNonZero && First) {
4653 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004654 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004655 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004657 First = false;
4658 }
4659
4660 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004661 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004662 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4663 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004664 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004666 }
4667 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4669 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4670 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004673 } else
4674 ThisElt = LastElt;
4675
Gabor Greifba36cb52008-08-28 21:40:38 +00004676 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004678 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004679 }
4680 }
4681
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004682 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004683}
4684
Bill Wendlinga348c562007-03-22 18:42:45 +00004685/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004686///
Dan Gohman475871a2008-07-27 21:46:04 +00004687static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004688 unsigned NumNonZero, unsigned NumZero,
4689 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004690 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004691 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004692 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004693 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004694
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004695 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004696 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 bool First = true;
4698 for (unsigned i = 0; i < 8; ++i) {
4699 bool isNonZero = (NonZeros & (1 << i)) != 0;
4700 if (isNonZero) {
4701 if (First) {
4702 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004703 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004704 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 First = false;
4707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004708 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004710 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 }
4712 }
4713
4714 return V;
4715}
4716
Evan Chengf26ffe92008-05-29 08:22:04 +00004717/// getVShift - Return a vector logical shift node.
4718///
Owen Andersone50ed302009-08-10 22:56:29 +00004719static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 unsigned NumBits, SelectionDAG &DAG,
4721 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004722 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004723 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004724 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004725 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4726 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004727 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004728 DAG.getConstant(NumBits,
4729 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004730}
4731
Dan Gohman475871a2008-07-27 21:46:04 +00004732SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004733X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004734 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004735
Evan Chengc3630942009-12-09 21:00:30 +00004736 // Check if the scalar load can be widened into a vector load. And if
4737 // the address is "base + cst" see if the cst can be "absorbed" into
4738 // the shuffle mask.
4739 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4740 SDValue Ptr = LD->getBasePtr();
4741 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4742 return SDValue();
4743 EVT PVT = LD->getValueType(0);
4744 if (PVT != MVT::i32 && PVT != MVT::f32)
4745 return SDValue();
4746
4747 int FI = -1;
4748 int64_t Offset = 0;
4749 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4750 FI = FINode->getIndex();
4751 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004752 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004753 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4754 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4755 Offset = Ptr.getConstantOperandVal(1);
4756 Ptr = Ptr.getOperand(0);
4757 } else {
4758 return SDValue();
4759 }
4760
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004761 // FIXME: 256-bit vector instructions don't require a strict alignment,
4762 // improve this code to support it better.
4763 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004764 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004765 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004766 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004767 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004768 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004769 // Can't change the alignment. FIXME: It's possible to compute
4770 // the exact stack offset and reference FI + adjust offset instead.
4771 // If someone *really* cares about this. That's the way to implement it.
4772 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004773 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004774 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004775 }
4776 }
4777
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004778 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004779 // Ptr + (Offset & ~15).
4780 if (Offset < 0)
4781 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004782 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004783 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004784 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004785 if (StartOffset)
4786 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4787 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4788
4789 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 int NumElems = VT.getVectorNumElements();
4791
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004792 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4793 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004794 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004795 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004796
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004797 SmallVector<int, 8> Mask;
4798 for (int i = 0; i < NumElems; ++i)
4799 Mask.push_back(EltNo);
4800
Craig Toppercc3000632012-01-30 07:50:31 +00004801 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004802 }
4803
4804 return SDValue();
4805}
4806
Michael J. Spencerec38de22010-10-10 22:04:20 +00004807/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4808/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004809/// load which has the same value as a build_vector whose operands are 'elts'.
4810///
4811/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004812///
Nate Begeman1449f292010-03-24 22:19:06 +00004813/// FIXME: we'd also like to handle the case where the last elements are zero
4814/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4815/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004816static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004817 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004818 EVT EltVT = VT.getVectorElementType();
4819 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004820
Nate Begemanfdea31a2010-03-24 20:49:50 +00004821 LoadSDNode *LDBase = NULL;
4822 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004823
Nate Begeman1449f292010-03-24 22:19:06 +00004824 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004825 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004826 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004827 for (unsigned i = 0; i < NumElems; ++i) {
4828 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004829
Nate Begemanfdea31a2010-03-24 20:49:50 +00004830 if (!Elt.getNode() ||
4831 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4832 return SDValue();
4833 if (!LDBase) {
4834 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4835 return SDValue();
4836 LDBase = cast<LoadSDNode>(Elt.getNode());
4837 LastLoadedElt = i;
4838 continue;
4839 }
4840 if (Elt.getOpcode() == ISD::UNDEF)
4841 continue;
4842
4843 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4844 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4845 return SDValue();
4846 LastLoadedElt = i;
4847 }
Nate Begeman1449f292010-03-24 22:19:06 +00004848
4849 // If we have found an entire vector of loads and undefs, then return a large
4850 // load of the entire vector width starting at the base pointer. If we found
4851 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004852 if (LastLoadedElt == NumElems - 1) {
4853 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004854 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004855 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004856 LDBase->isVolatile(), LDBase->isNonTemporal(),
4857 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004858 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004859 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004860 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004861 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004862 }
4863 if (NumElems == 4 && LastLoadedElt == 1 &&
4864 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004865 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4866 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004867 SDValue ResNode =
4868 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4869 LDBase->getPointerInfo(),
4870 LDBase->getAlignment(),
4871 false/*isVolatile*/, true/*ReadMem*/,
4872 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004873 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004874 }
4875 return SDValue();
4876}
4877
Nadav Rotem9d68b062012-04-08 12:54:54 +00004878/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4879/// to generate a splat value for the following cases:
4880/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004881/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004882/// a scalar load, or a constant.
4883/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004884/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004885SDValue
4886X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004887 if (!Subtarget->hasAVX())
4888 return SDValue();
4889
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004890 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004891 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004892
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004893 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004894 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004895
Nadav Rotem9d68b062012-04-08 12:54:54 +00004896 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897 default:
4898 // Unknown pattern found.
4899 return SDValue();
4900
4901 case ISD::BUILD_VECTOR: {
4902 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004903 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 return SDValue();
4905
Nadav Rotem9d68b062012-04-08 12:54:54 +00004906 Ld = Op.getOperand(0);
4907 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4908 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004909
4910 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004911 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004912 // Constants may have multiple users.
4913 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004914 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004915 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004916 }
4917
4918 case ISD::VECTOR_SHUFFLE: {
4919 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4920
4921 // Shuffles must have a splat mask where the first element is
4922 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004923 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004924 return SDValue();
4925
4926 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004927 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004928 return SDValue();
4929
4930 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004931 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004932 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004933
4934 // The scalar_to_vector node and the suspected
4935 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004936 // Constants may have multiple users.
4937 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938 return SDValue();
4939 break;
4940 }
4941 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004942
Nadav Rotem9d68b062012-04-08 12:54:54 +00004943 bool Is256 = VT.getSizeInBits() == 256;
4944 bool Is128 = VT.getSizeInBits() == 128;
4945
4946 // Handle the broadcasting a single constant scalar from the constant pool
4947 // into a vector. On Sandybridge it is still better to load a constant vector
4948 // from the constant pool and not to broadcast it from a scalar.
4949 if (ConstSplatVal && Subtarget->hasAVX2()) {
4950 EVT CVT = Ld.getValueType();
4951 assert(!CVT.isVector() && "Must not broadcast a vector type");
4952 unsigned ScalarSize = CVT.getSizeInBits();
4953
4954 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4955 (Is128 && (ScalarSize == 32))) {
4956
Nadav Rotem9d68b062012-04-08 12:54:54 +00004957 const Constant *C = 0;
4958 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4959 C = CI->getConstantIntValue();
4960 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4961 C = CF->getConstantFPValue();
4962
4963 assert(C && "Invalid constant type");
4964
Nadav Rotem154819d2012-04-09 07:45:58 +00004965 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004966 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004967 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004968 MachinePointerInfo::getConstantPool(),
4969 false, false, false, Alignment);
4970
Nadav Rotem9d68b062012-04-08 12:54:54 +00004971 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4972 }
4973 }
4974
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004977 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004978
Craig Toppera1902a12012-02-01 06:51:58 +00004979 // Reject loads that have uses of the chain result
4980 if (Ld->hasAnyUseOfValue(1))
4981 return SDValue();
4982
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004983 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4984
4985 // VBroadcast to YMM
4986 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004987 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988
4989 // VBroadcast to XMM
4990 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004991 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992
Craig Toppera9376332012-01-10 08:23:59 +00004993 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4994 // double since there is vbroadcastsd xmm
4995 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4996 // VBroadcast to YMM
4997 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004998 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00004999
5000 // VBroadcast to XMM
5001 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005002 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005003 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005004
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005 // Unsupported broadcast.
5006 return SDValue();
5007}
5008
Evan Chengc3630942009-12-09 21:00:30 +00005009SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005010X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005011 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005012
David Greenef125a292011-02-08 19:04:41 +00005013 EVT VT = Op.getValueType();
5014 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005015 unsigned NumElems = Op.getNumOperands();
5016
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005017 // Vectors containing all zeros can be matched by pxor and xorps later
5018 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5019 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5020 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005021 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005022 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005024 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005025 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005027 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005028 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5029 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005030 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005031 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005032 return Op;
5033
Craig Topper07a27622012-01-22 03:07:48 +00005034 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 }
5036
Nadav Rotem154819d2012-04-09 07:45:58 +00005037 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005038 if (Broadcast.getNode())
5039 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005040
Owen Andersone50ed302009-08-10 22:56:29 +00005041 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 unsigned NumZero = 0;
5044 unsigned NumNonZero = 0;
5045 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005046 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005047 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005049 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005050 if (Elt.getOpcode() == ISD::UNDEF)
5051 continue;
5052 Values.insert(Elt);
5053 if (Elt.getOpcode() != ISD::Constant &&
5054 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005055 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005056 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005057 NumZero++;
5058 else {
5059 NonZeros |= (1 << i);
5060 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061 }
5062 }
5063
Chris Lattner97a2a562010-08-26 05:24:29 +00005064 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5065 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005066 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067
Chris Lattner67f453a2008-03-09 05:42:06 +00005068 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005069 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005072
Chris Lattner62098042008-03-09 01:05:04 +00005073 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5074 // the value are obviously zero, truncate the value to i32 and do the
5075 // insertion that way. Only do this if the value is non-constant or if the
5076 // value is a constant being inserted into element 0. It is cheaper to do
5077 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005078 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005079 (!IsAllConstants || Idx == 0)) {
5080 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005081 // Handle SSE only.
5082 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5083 EVT VecVT = MVT::v4i32;
5084 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Chris Lattner62098042008-03-09 01:05:04 +00005086 // Truncate the value (which may itself be a constant) to i32, and
5087 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005089 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005090 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner62098042008-03-09 01:05:04 +00005092 // Now we have our 32-bit value zero extended in the low element of
5093 // a vector. If Idx != 0, swizzle it into place.
5094 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005095 SmallVector<int, 4> Mask;
5096 Mask.push_back(Idx);
5097 for (unsigned i = 1; i != VecElts; ++i)
5098 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005099 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005101 }
Craig Topper07a27622012-01-22 03:07:48 +00005102 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005103 }
5104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Chris Lattner19f79692008-03-08 22:59:52 +00005106 // If we have a constant or non-constant insertion into the low element of
5107 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5108 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005109 // depending on what the source datatype is.
5110 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005111 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005112 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005113
5114 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005116 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005117 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005118 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5119 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005120 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005121 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005122 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5123 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005124 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005125 }
5126
5127 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005129 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005130 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005131 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005132 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005133 } else {
5134 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005135 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005136 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005138 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005139 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005140
5141 // Is it a vector logical left shift?
5142 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005143 X86::isZeroNode(Op.getOperand(0)) &&
5144 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005145 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005146 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005147 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005148 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005149 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005152 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005153 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154
Chris Lattner19f79692008-03-08 22:59:52 +00005155 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5156 // is a non-constant being inserted into an element other than the low one,
5157 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5158 // movd/movss) to move this into the low element, then shuffle it into
5159 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005161 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005162
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005164 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005167 MaskVec.push_back(i == Idx ? 0 : 1);
5168 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 }
5170 }
5171
Chris Lattner67f453a2008-03-09 05:42:06 +00005172 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005173 if (Values.size() == 1) {
5174 if (EVTBits == 32) {
5175 // Instead of a shuffle like this:
5176 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5177 // Check if it's possible to issue this instead.
5178 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5179 unsigned Idx = CountTrailingZeros_32(NonZeros);
5180 SDValue Item = Op.getOperand(Idx);
5181 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5182 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5183 }
Dan Gohman475871a2008-07-27 21:46:04 +00005184 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Dan Gohmana3941172007-07-24 22:55:08 +00005187 // A vector full of immediates; various special cases are already
5188 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005189 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005190 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005191
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005192 // For AVX-length vectors, build the individual 128-bit pieces and use
5193 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005194 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005195 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005196 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005197 V.push_back(Op.getOperand(i));
5198
5199 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5200
5201 // Build both the lower and upper subvector.
5202 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5203 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5204 NumElems/2);
5205
5206 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005207 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005208 }
5209
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005210 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005211 if (EVTBits == 64) {
5212 if (NumNonZero == 1) {
5213 // One half is zero or undef.
5214 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005215 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005216 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005217 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005218 }
Dan Gohman475871a2008-07-27 21:46:04 +00005219 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005220 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221
5222 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005223 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005224 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005225 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005226 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 }
5228
Bill Wendling826f36f2007-03-28 00:57:11 +00005229 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005230 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005231 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005232 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005233 }
5234
5235 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005236 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237 if (NumElems == 4 && NumZero > 0) {
5238 for (unsigned i = 0; i < 4; ++i) {
5239 bool isZero = !(NonZeros & (1 << i));
5240 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005241 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 else
Dale Johannesenace16102009-02-03 19:33:06 +00005243 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005244 }
5245
5246 for (unsigned i = 0; i < 2; ++i) {
5247 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5248 default: break;
5249 case 0:
5250 V[i] = V[i*2]; // Must be a zero vector.
5251 break;
5252 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005253 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 break;
5255 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005256 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 break;
5258 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260 break;
5261 }
5262 }
5263
Benjamin Kramer9c683542012-01-30 15:16:21 +00005264 bool Reverse1 = (NonZeros & 0x3) == 2;
5265 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5266 int MaskVec[] = {
5267 Reverse1 ? 1 : 0,
5268 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005269 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5270 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005271 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005272 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 }
5274
Nate Begemanfdea31a2010-03-24 20:49:50 +00005275 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5276 // Check for a build vector of consecutive loads.
5277 for (unsigned i = 0; i < NumElems; ++i)
5278 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005279
Nate Begemanfdea31a2010-03-24 20:49:50 +00005280 // Check for elements which are consecutive loads.
5281 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5282 if (LD.getNode())
5283 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005284
5285 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005286 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005287 SDValue Result;
5288 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5289 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5290 else
5291 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005292
Chris Lattner24faf612010-08-28 17:59:08 +00005293 for (unsigned i = 1; i < NumElems; ++i) {
5294 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5295 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005297 }
5298 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005300
Chris Lattner6e80e442010-08-28 17:15:43 +00005301 // Otherwise, expand into a number of unpckl*, start by extending each of
5302 // our (non-undef) elements to the full vector width with the element in the
5303 // bottom slot of the vector (which generates no code for SSE).
5304 for (unsigned i = 0; i < NumElems; ++i) {
5305 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5306 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5307 else
5308 V[i] = DAG.getUNDEF(VT);
5309 }
5310
5311 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005312 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5313 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5314 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005315 unsigned EltStride = NumElems >> 1;
5316 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005317 for (unsigned i = 0; i < EltStride; ++i) {
5318 // If V[i+EltStride] is undef and this is the first round of mixing,
5319 // then it is safe to just drop this shuffle: V[i] is already in the
5320 // right place, the one element (since it's the first round) being
5321 // inserted as undef can be dropped. This isn't safe for successive
5322 // rounds because they will permute elements within both vectors.
5323 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5324 EltStride == NumElems/2)
5325 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005326
Chris Lattner6e80e442010-08-28 17:15:43 +00005327 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005328 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005329 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005330 }
5331 return V[0];
5332 }
Dan Gohman475871a2008-07-27 21:46:04 +00005333 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334}
5335
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005336// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5337// them in a MMX register. This is better than doing a stack convert.
5338static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005339 DebugLoc dl = Op.getDebugLoc();
5340 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005341
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005342 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5343 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5344 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005345 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005346 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5347 InVec = Op.getOperand(1);
5348 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5349 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005350 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005351 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5352 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5353 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005354 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005355 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5356 Mask[0] = 0; Mask[1] = 2;
5357 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5358 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005359 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005360}
5361
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005362// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5363// to create 256-bit vectors from two other 128-bit ones.
5364static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5365 DebugLoc dl = Op.getDebugLoc();
5366 EVT ResVT = Op.getValueType();
5367
5368 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5369
5370 SDValue V1 = Op.getOperand(0);
5371 SDValue V2 = Op.getOperand(1);
5372 unsigned NumElems = ResVT.getVectorNumElements();
5373
Craig Topper4c7972d2012-04-22 18:15:59 +00005374 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005375}
5376
5377SDValue
5378X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005379 EVT ResVT = Op.getValueType();
5380
5381 assert(Op.getNumOperands() == 2);
5382 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5383 "Unsupported CONCAT_VECTORS for value type");
5384
5385 // We support concatenate two MMX registers and place them in a MMX register.
5386 // This is better than doing a stack convert.
5387 if (ResVT.is128BitVector())
5388 return LowerMMXCONCAT_VECTORS(Op, DAG);
5389
5390 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5391 // from two other 128-bit ones.
5392 return LowerAVXCONCAT_VECTORS(Op, DAG);
5393}
5394
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005395// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005396static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005397 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005398 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005399 SDValue V1 = SVOp->getOperand(0);
5400 SDValue V2 = SVOp->getOperand(1);
5401 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper1842ba02012-04-23 06:38:28 +00005402 EVT VT = SVOp->getValueType(0);
5403 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005404
Nadav Roteme6113782012-04-11 06:40:27 +00005405 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005406 return SDValue();
5407
Craig Topper1842ba02012-04-23 06:38:28 +00005408 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005409 MVT OpTy;
5410
5411 switch (VT.getSimpleVT().SimpleTy) {
5412 default: return SDValue();
5413 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005414 ISDNo = X86ISD::BLENDPW;
5415 OpTy = MVT::v8i16;
5416 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005417 case MVT::v4i32:
5418 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005419 ISDNo = X86ISD::BLENDPS;
5420 OpTy = MVT::v4f32;
5421 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005422 case MVT::v2i64:
5423 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005424 ISDNo = X86ISD::BLENDPD;
5425 OpTy = MVT::v2f64;
5426 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005427 case MVT::v8i32:
5428 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005429 if (!Subtarget->hasAVX())
5430 return SDValue();
5431 ISDNo = X86ISD::BLENDPS;
5432 OpTy = MVT::v8f32;
5433 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005434 case MVT::v4i64:
5435 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005436 if (!Subtarget->hasAVX())
5437 return SDValue();
5438 ISDNo = X86ISD::BLENDPD;
5439 OpTy = MVT::v4f64;
5440 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005441 case MVT::v16i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005442 if (!Subtarget->hasAVX2())
5443 return SDValue();
5444 ISDNo = X86ISD::BLENDPW;
5445 OpTy = MVT::v16i16;
5446 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005447 }
5448 assert(ISDNo && "Invalid Op Number");
5449
5450 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005451
Craig Topper1842ba02012-04-23 06:38:28 +00005452 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005453 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005454 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005455 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005456 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005457 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005458 else
5459 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005460 }
5461
Nadav Roteme6113782012-04-11 06:40:27 +00005462 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5463 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5464 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5465 DAG.getConstant(MaskVals, MVT::i32));
5466 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005467}
5468
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469// v8i16 shuffles - Prefer shuffles in the following order:
5470// 1. [all] pshuflw, pshufhw, optional move
5471// 2. [ssse3] 1 x pshufb
5472// 3. [ssse3] 2 x pshufb + 1 x por
5473// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005474SDValue
5475X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5476 SelectionDAG &DAG) const {
5477 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005478 SDValue V1 = SVOp->getOperand(0);
5479 SDValue V2 = SVOp->getOperand(1);
5480 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005482
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 // Determine if more than 1 of the words in each of the low and high quadwords
5484 // of the result come from the same quadword of one of the two inputs. Undef
5485 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005486 unsigned LoQuad[] = { 0, 0, 0, 0 };
5487 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005488 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005490 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005491 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005492 MaskVals.push_back(EltIdx);
5493 if (EltIdx < 0) {
5494 ++Quad[0];
5495 ++Quad[1];
5496 ++Quad[2];
5497 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005498 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 }
5500 ++Quad[EltIdx / 4];
5501 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005503
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005505 unsigned MaxQuad = 1;
5506 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 if (LoQuad[i] > MaxQuad) {
5508 BestLoQuad = i;
5509 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005510 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005511 }
5512
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005514 MaxQuad = 1;
5515 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 if (HiQuad[i] > MaxQuad) {
5517 BestHiQuad = i;
5518 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 }
5520 }
5521
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005523 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 // single pshufb instruction is necessary. If There are more than 2 input
5525 // quads, disable the next transformation since it does not help SSSE3.
5526 bool V1Used = InputQuads[0] || InputQuads[1];
5527 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005528 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005530 BestLoQuad = InputQuads[0] ? 0 : 1;
5531 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 }
5533 if (InputQuads.count() > 2) {
5534 BestLoQuad = -1;
5535 BestHiQuad = -1;
5536 }
5537 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005538
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5540 // the shuffle mask. If a quad is scored as -1, that means that it contains
5541 // words from all 4 input quadwords.
5542 SDValue NewV;
5543 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005544 int MaskV[] = {
5545 BestLoQuad < 0 ? 0 : BestLoQuad,
5546 BestHiQuad < 0 ? 1 : BestHiQuad
5547 };
Eric Christopherfd179292009-08-27 18:07:15 +00005548 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005549 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5550 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5551 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005552
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5554 // source words for the shuffle, to aid later transformations.
5555 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005556 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005557 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005559 if (idx != (int)i)
5560 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 AllWordsInNewV = false;
5564 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005566
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5568 if (AllWordsInNewV) {
5569 for (int i = 0; i != 8; ++i) {
5570 int idx = MaskVals[i];
5571 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005572 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005573 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 if ((idx != i) && idx < 4)
5575 pshufhw = false;
5576 if ((idx != i) && idx > 3)
5577 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005578 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 V1 = NewV;
5580 V2Used = false;
5581 BestLoQuad = 0;
5582 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005583 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5586 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005587 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005588 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5589 unsigned TargetMask = 0;
5590 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005592 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5593 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5594 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005595 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005596 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005597 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005598 }
Eric Christopherfd179292009-08-27 18:07:15 +00005599
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 // If we have SSSE3, and all words of the result are from 1 input vector,
5601 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5602 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005603 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005607 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 // mask, and elements that come from V1 in the V2 mask, so that the two
5609 // results can be OR'd together.
5610 bool TwoInputs = V1Used && V2Used;
5611 for (unsigned i = 0; i != 8; ++i) {
5612 int EltIdx = MaskVals[i] * 2;
5613 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5615 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 continue;
5617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5619 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005621 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005622 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005623 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005626 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // Calculate the shuffle mask for the second input, shuffle it, and
5629 // OR it with the first shuffled input.
5630 pshufbMask.clear();
5631 for (unsigned i = 0; i != 8; ++i) {
5632 int EltIdx = MaskVals[i] * 2;
5633 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5635 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 continue;
5637 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5639 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005641 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005642 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::v16i8, &pshufbMask[0], 16));
5645 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 }
5648
5649 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5650 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005651 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005653 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 for (int i = 0; i != 4; ++i) {
5655 int idx = MaskVals[i];
5656 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 InOrder.set(i);
5658 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005659 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 }
5662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005665
Craig Topperdd637ae2012-02-19 05:41:45 +00005666 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5667 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005668 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005669 NewV.getOperand(0),
5670 getShufflePSHUFLWImmediate(SVOp), DAG);
5671 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 }
Eric Christopherfd179292009-08-27 18:07:15 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5675 // and update MaskVals with the new element order.
5676 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005677 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 for (unsigned i = 4; i != 8; ++i) {
5679 int idx = MaskVals[i];
5680 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
5682 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005683 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 }
5686 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005688 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005689
Craig Topperdd637ae2012-02-19 05:41:45 +00005690 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5691 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005692 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005693 NewV.getOperand(0),
5694 getShufflePSHUFHWImmediate(SVOp), DAG);
5695 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 }
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 // In case BestHi & BestLo were both -1, which means each quadword has a word
5699 // from each of the four input quadwords, calculate the InOrder bitvector now
5700 // before falling through to the insert/extract cleanup.
5701 if (BestLoQuad == -1 && BestHiQuad == -1) {
5702 NewV = V1;
5703 for (int i = 0; i != 8; ++i)
5704 if (MaskVals[i] < 0 || MaskVals[i] == i)
5705 InOrder.set(i);
5706 }
Eric Christopherfd179292009-08-27 18:07:15 +00005707
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 // The other elements are put in the right place using pextrw and pinsrw.
5709 for (unsigned i = 0; i != 8; ++i) {
5710 if (InOrder[i])
5711 continue;
5712 int EltIdx = MaskVals[i];
5713 if (EltIdx < 0)
5714 continue;
5715 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 DAG.getIntPtrConstant(i));
5722 }
5723 return NewV;
5724}
5725
5726// v16i8 shuffles - Prefer shuffles in the following order:
5727// 1. [ssse3] 1 x pshufb
5728// 2. [ssse3] 2 x pshufb + 1 x por
5729// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5730static
Nate Begeman9008ca62009-04-27 18:41:29 +00005731SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005732 SelectionDAG &DAG,
5733 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005734 SDValue V1 = SVOp->getOperand(0);
5735 SDValue V2 = SVOp->getOperand(1);
5736 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005737 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // present, fall back to case 3.
5742 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5743 bool V1Only = true;
5744 bool V2Only = true;
5745 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 if (EltIdx < 0)
5748 continue;
5749 if (EltIdx < 16)
5750 V2Only = false;
5751 else
5752 V1Only = false;
5753 }
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005756 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005760 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 //
5762 // Otherwise, we have elements from both input vectors, and must zero out
5763 // elements that come from V2 in the first mask, and V1 in the second mask
5764 // so that we can OR them together.
5765 bool TwoInputs = !(V1Only || V2Only);
5766 for (unsigned i = 0; i != 16; ++i) {
5767 int EltIdx = MaskVals[i];
5768 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 continue;
5771 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 }
5774 // If all the elements are from V2, assign it to V1 and return after
5775 // building the first pshufb.
5776 if (V2Only)
5777 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005779 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 if (!TwoInputs)
5782 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 // Calculate the shuffle mask for the second input, shuffle it, and
5785 // OR it with the first shuffled input.
5786 pshufbMask.clear();
5787 for (unsigned i = 0; i != 16; ++i) {
5788 int EltIdx = MaskVals[i];
5789 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 continue;
5792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005796 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 MVT::v16i8, &pshufbMask[0], 16));
5798 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 }
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // No SSSE3 - Calculate in place words and then fix all out of place words
5802 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5803 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005804 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5805 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 SDValue NewV = V2Only ? V2 : V1;
5807 for (int i = 0; i != 8; ++i) {
5808 int Elt0 = MaskVals[i*2];
5809 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005810
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 // This word of the result is all undef, skip it.
5812 if (Elt0 < 0 && Elt1 < 0)
5813 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // This word of the result is already in the correct place, skip it.
5816 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5817 continue;
5818 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5819 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005820
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5822 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5823 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005824
5825 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5826 // using a single extract together, load it and store it.
5827 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005829 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005831 DAG.getIntPtrConstant(i));
5832 continue;
5833 }
5834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005836 // source byte is not also odd, shift the extracted word left 8 bits
5837 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 DAG.getIntPtrConstant(Elt1 / 2));
5841 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005843 DAG.getConstant(8,
5844 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005845 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5847 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 }
5849 // If Elt0 is defined, extract it from the appropriate source. If the
5850 // source byte is not also even, shift the extracted word right 8 bits. If
5851 // Elt1 was also defined, OR the extracted values together before
5852 // inserting them in the result.
5853 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5856 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005858 DAG.getConstant(8,
5859 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005860 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5862 DAG.getConstant(0x00FF, MVT::i16));
5863 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 : InsElt0;
5865 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 DAG.getIntPtrConstant(i));
5868 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005869 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005870}
5871
Evan Cheng7a831ce2007-12-15 03:00:47 +00005872/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005873/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005874/// done when every pair / quad of shuffle mask elements point to elements in
5875/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005876/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005877static
Nate Begeman9008ca62009-04-27 18:41:29 +00005878SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005879 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005880 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005881 SDValue V1 = SVOp->getOperand(0);
5882 SDValue V2 = SVOp->getOperand(1);
5883 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005884 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005885 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005887 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 case MVT::v4f32: NewVT = MVT::v2f64; break;
5889 case MVT::v4i32: NewVT = MVT::v2i64; break;
5890 case MVT::v8i16: NewVT = MVT::v4i32; break;
5891 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005892 }
5893
Nate Begeman9008ca62009-04-27 18:41:29 +00005894 int Scale = NumElems / NewWidth;
5895 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005896 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005897 int StartIdx = -1;
5898 for (int j = 0; j < Scale; ++j) {
5899 int EltIdx = SVOp->getMaskElt(i+j);
5900 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005901 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005903 StartIdx = EltIdx - (EltIdx % Scale);
5904 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005905 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005906 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005907 if (StartIdx == -1)
5908 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005909 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005910 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005911 }
5912
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005913 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5914 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005916}
5917
Evan Chengd880b972008-05-09 21:53:03 +00005918/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005919///
Owen Andersone50ed302009-08-10 22:56:29 +00005920static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 SDValue SrcOp, SelectionDAG &DAG,
5922 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005924 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005925 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926 LD = dyn_cast<LoadSDNode>(SrcOp);
5927 if (!LD) {
5928 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5929 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005930 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005931 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005932 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005934 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005935 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005937 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005938 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5939 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5940 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005941 SrcOp.getOperand(0)
5942 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943 }
5944 }
5945 }
5946
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005948 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005949 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005950 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951}
5952
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005953/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5954/// which could not be matched by any known target speficic shuffle
5955static SDValue
5956LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005957 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005958
Craig Topper8f35c132012-01-20 09:29:03 +00005959 unsigned NumElems = VT.getVectorNumElements();
5960 unsigned NumLaneElems = NumElems / 2;
5961
Craig Topper8f35c132012-01-20 09:29:03 +00005962 DebugLoc dl = SVOp->getDebugLoc();
5963 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005964 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5965 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005966
Craig Topper9a2b6e12012-04-06 07:45:23 +00005967 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005968 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005969 // Build a shuffle mask for the output, discovering on the fly which
5970 // input vectors to use as shuffle operands (recorded in InputUsed).
5971 // If building a suitable shuffle vector proves too hard, then bail
5972 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005973 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005974 unsigned LaneStart = l * NumLaneElems;
5975 for (unsigned i = 0; i != NumLaneElems; ++i) {
5976 // The mask element. This indexes into the input.
5977 int Idx = SVOp->getMaskElt(i+LaneStart);
5978 if (Idx < 0) {
5979 // the mask element does not index into any input vector.
5980 Mask.push_back(-1);
5981 continue;
5982 }
Craig Topper8f35c132012-01-20 09:29:03 +00005983
Craig Topper9a2b6e12012-04-06 07:45:23 +00005984 // The input vector this mask element indexes into.
5985 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005986
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 // Turn the index into an offset from the start of the input vector.
5988 Idx -= Input * NumLaneElems;
5989
5990 // Find or create a shuffle vector operand to hold this input.
5991 unsigned OpNo;
5992 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5993 if (InputUsed[OpNo] == Input)
5994 // This input vector is already an operand.
5995 break;
5996 if (InputUsed[OpNo] < 0) {
5997 // Create a new operand for this input vector.
5998 InputUsed[OpNo] = Input;
5999 break;
6000 }
6001 }
6002
6003 if (OpNo >= array_lengthof(InputUsed)) {
6004 // More than two input vectors used! Give up.
6005 return SDValue();
6006 }
6007
6008 // Add the mask index for the new shuffle vector.
6009 Mask.push_back(Idx + OpNo * NumLaneElems);
6010 }
6011
6012 if (InputUsed[0] < 0) {
6013 // No input vectors were used! The result is undefined.
6014 Shufs[l] = DAG.getUNDEF(NVT);
6015 } else {
6016 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006017 (InputUsed[0] % 2) * NumLaneElems,
6018 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006019 // If only one input was used, use an undefined vector for the other.
6020 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6021 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006022 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006023 // At least one input vector was used. Create a new shuffle vector.
6024 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6025 }
6026
6027 Mask.clear();
6028 }
Craig Topper8f35c132012-01-20 09:29:03 +00006029
6030 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006031 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006032}
6033
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006034/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6035/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006036static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006037LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 SDValue V1 = SVOp->getOperand(0);
6039 SDValue V2 = SVOp->getOperand(1);
6040 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006041 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006042
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006043 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6044
Benjamin Kramer9c683542012-01-30 15:16:21 +00006045 std::pair<int, int> Locs[4];
6046 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006047 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006048
Evan Chengace3c172008-07-22 21:13:36 +00006049 unsigned NumHi = 0;
6050 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006051 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 int Idx = PermMask[i];
6053 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006054 Locs[i] = std::make_pair(-1, -1);
6055 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6057 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006058 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006060 NumLo++;
6061 } else {
6062 Locs[i] = std::make_pair(1, NumHi);
6063 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006065 NumHi++;
6066 }
6067 }
6068 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006069
Evan Chengace3c172008-07-22 21:13:36 +00006070 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071 // If no more than two elements come from either vector. This can be
6072 // implemented with two shuffles. First shuffle gather the elements.
6073 // The second shuffle, which takes the first shuffle as both of its
6074 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006075 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076
Benjamin Kramer9c683542012-01-30 15:16:21 +00006077 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006078
Benjamin Kramer9c683542012-01-30 15:16:21 +00006079 for (unsigned i = 0; i != 4; ++i)
6080 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006081 unsigned Idx = (i < 2) ? 0 : 4;
6082 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006083 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006084 }
Evan Chengace3c172008-07-22 21:13:36 +00006085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006087 }
6088
6089 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 // Otherwise, we must have three elements from one vector, call it X, and
6091 // one element from the other, call it Y. First, use a shufps to build an
6092 // intermediate vector with the one element from Y and the element from X
6093 // that will be in the same half in the final destination (the indexes don't
6094 // matter). Then, use a shufps to build the final vector, taking the half
6095 // containing the element from Y from the intermediate, and the other half
6096 // from X.
6097 if (NumHi == 3) {
6098 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006099 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100 std::swap(V1, V2);
6101 }
6102
6103 // Find the element from V2.
6104 unsigned HiIndex;
6105 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 int Val = PermMask[HiIndex];
6107 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006108 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006109 if (Val >= 4)
6110 break;
6111 }
6112
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 Mask1[0] = PermMask[HiIndex];
6114 Mask1[1] = -1;
6115 Mask1[2] = PermMask[HiIndex^1];
6116 Mask1[3] = -1;
6117 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118
6119 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006120 Mask1[0] = PermMask[0];
6121 Mask1[1] = PermMask[1];
6122 Mask1[2] = HiIndex & 1 ? 6 : 4;
6123 Mask1[3] = HiIndex & 1 ? 4 : 6;
6124 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006125 }
Craig Topper69947b92012-04-23 06:57:04 +00006126
6127 Mask1[0] = HiIndex & 1 ? 2 : 0;
6128 Mask1[1] = HiIndex & 1 ? 0 : 2;
6129 Mask1[2] = PermMask[2];
6130 Mask1[3] = PermMask[3];
6131 if (Mask1[2] >= 0)
6132 Mask1[2] += 4;
6133 if (Mask1[3] >= 0)
6134 Mask1[3] += 4;
6135 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006136 }
6137
6138 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006139 int LoMask[] = { -1, -1, -1, -1 };
6140 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006141
Benjamin Kramer9c683542012-01-30 15:16:21 +00006142 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006143 unsigned MaskIdx = 0;
6144 unsigned LoIdx = 0;
6145 unsigned HiIdx = 2;
6146 for (unsigned i = 0; i != 4; ++i) {
6147 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006148 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006149 MaskIdx = 1;
6150 LoIdx = 0;
6151 HiIdx = 2;
6152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 int Idx = PermMask[i];
6154 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006155 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006157 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006158 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006159 LoIdx++;
6160 } else {
6161 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006162 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006163 HiIdx++;
6164 }
6165 }
6166
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6168 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006169 int MaskOps[] = { -1, -1, -1, -1 };
6170 for (unsigned i = 0; i != 4; ++i)
6171 if (Locs[i].first != -1)
6172 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006174}
6175
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006176static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006177 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006178 V = V.getOperand(0);
6179 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6180 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006181 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6182 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6183 // BUILD_VECTOR (load), undef
6184 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006185 if (MayFoldLoad(V))
6186 return true;
6187 return false;
6188}
6189
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006190// FIXME: the version above should always be used. Since there's
6191// a bug where several vector shuffles can't be folded because the
6192// DAG is not updated during lowering and a node claims to have two
6193// uses while it only has one, use this version, and let isel match
6194// another instruction if the load really happens to have more than
6195// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006196// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006197static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006199 V = V.getOperand(0);
6200 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6201 V = V.getOperand(0);
6202 if (ISD::isNormalLoad(V.getNode()))
6203 return true;
6204 return false;
6205}
6206
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006207static
Evan Cheng835580f2010-10-07 20:50:20 +00006208SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6209 EVT VT = Op.getValueType();
6210
6211 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006212 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6213 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006214 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6215 V1, DAG));
6216}
6217
6218static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006219SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006220 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006221 SDValue V1 = Op.getOperand(0);
6222 SDValue V2 = Op.getOperand(1);
6223 EVT VT = Op.getValueType();
6224
6225 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6226
Craig Topper1accb7e2012-01-10 06:54:16 +00006227 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006228 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6229
Evan Cheng0899f5c2011-08-31 02:05:24 +00006230 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6231 return DAG.getNode(ISD::BITCAST, dl, VT,
6232 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6233 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6234 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006235}
6236
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006237static
6238SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6239 SDValue V1 = Op.getOperand(0);
6240 SDValue V2 = Op.getOperand(1);
6241 EVT VT = Op.getValueType();
6242
6243 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6244 "unsupported shuffle type");
6245
6246 if (V2.getOpcode() == ISD::UNDEF)
6247 V2 = V1;
6248
6249 // v4i32 or v4f32
6250 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6251}
6252
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006253static
Craig Topper1accb7e2012-01-10 06:54:16 +00006254SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006255 SDValue V1 = Op.getOperand(0);
6256 SDValue V2 = Op.getOperand(1);
6257 EVT VT = Op.getValueType();
6258 unsigned NumElems = VT.getVectorNumElements();
6259
6260 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6261 // operand of these instructions is only memory, so check if there's a
6262 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6263 // same masks.
6264 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006265
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006266 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006267 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006268 CanFoldLoad = true;
6269
6270 // When V1 is a load, it can be folded later into a store in isel, example:
6271 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6272 // turns into:
6273 // (MOVLPSmr addr:$src1, VR128:$src2)
6274 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006275 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006276 CanFoldLoad = true;
6277
Dan Gohman65fd6562011-11-03 21:49:52 +00006278 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006279 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006280 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006281 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6282
6283 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006284 // If we don't care about the second element, procede to use movss.
6285 if (SVOp->getMaskElt(1) != -1)
6286 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006287 }
6288
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 // movl and movlp will both match v2i64, but v2i64 is never matched by
6290 // movl earlier because we make it strict to avoid messing with the movlp load
6291 // folding logic (see the code above getMOVLP call). Match it here then,
6292 // this is horrible, but will stay like this until we move all shuffle
6293 // matching to x86 specific nodes. Note that for the 1st condition all
6294 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006295 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006296 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6297 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006298 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006299 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006300 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006301 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006302
6303 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6304
6305 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006306 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006307 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308}
6309
Nadav Rotem154819d2012-04-09 07:45:58 +00006310SDValue
6311X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006312 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6313 EVT VT = Op.getValueType();
6314 DebugLoc dl = Op.getDebugLoc();
6315 SDValue V1 = Op.getOperand(0);
6316 SDValue V2 = Op.getOperand(1);
6317
6318 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006319 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006320
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006321 // Handle splat operations
6322 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006323 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006324 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006325
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006326 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006327 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006328 if (Broadcast.getNode())
6329 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006330
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006331 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006332 if ((Size == 128 && NumElem <= 4) ||
6333 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006334 return SDValue();
6335
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006336 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006337 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006338 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006339
6340 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6341 // do it!
6342 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6343 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6344 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006345 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006346 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006347 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006348 // FIXME: Figure out a cleaner way to do this.
6349 // Try to make use of movq to zero out the top part.
6350 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6351 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6352 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006353 EVT NewVT = NewOp.getValueType();
6354 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6355 NewVT, true, false))
6356 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006357 DAG, Subtarget, dl);
6358 }
6359 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6360 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006361 if (NewOp.getNode()) {
6362 EVT NewVT = NewOp.getValueType();
6363 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6364 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6365 DAG, Subtarget, dl);
6366 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006367 }
6368 }
6369 return SDValue();
6370}
6371
Dan Gohman475871a2008-07-27 21:46:04 +00006372SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006373X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006374 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue V1 = Op.getOperand(0);
6376 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006377 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006378 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006379 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006380 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006381 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006382 bool V1IsSplat = false;
6383 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006384 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006385 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006386 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006387 MachineFunction &MF = DAG.getMachineFunction();
6388 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389
Craig Topper3426a3e2011-11-14 06:46:21 +00006390 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006391
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006392 if (V1IsUndef && V2IsUndef)
6393 return DAG.getUNDEF(VT);
6394
6395 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006396
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 // Vector shuffle lowering takes 3 steps:
6398 //
6399 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6400 // narrowing and commutation of operands should be handled.
6401 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6402 // shuffle nodes.
6403 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6404 // so the shuffle can be broken into other shuffles and the legalizer can
6405 // try the lowering again.
6406 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006407 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006408 // be matched during isel, all of them must be converted to a target specific
6409 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006410
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006411 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6412 // narrowing and commutation of operands should be handled. The actual code
6413 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006414 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006415 if (NewOp.getNode())
6416 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006417
Craig Topper5aaffa82012-02-19 02:53:47 +00006418 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6419
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006420 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6421 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006422 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006423 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006424 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006425 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006426
Craig Topperdd637ae2012-02-19 05:41:45 +00006427 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006428 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006429 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006430
Craig Topperdd637ae2012-02-19 05:41:45 +00006431 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006432 return getMOVHighToLow(Op, dl, DAG);
6433
6434 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006435 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006436 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006437 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006438
Craig Topper5aaffa82012-02-19 02:53:47 +00006439 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006440 // The actual implementation will match the mask in the if above and then
6441 // during isel it can match several different instructions, not only pshufd
6442 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006443 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6444 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006445
Craig Topper5aaffa82012-02-19 02:53:47 +00006446 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006447
Craig Topperdbd98a42012-02-07 06:28:42 +00006448 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6449 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6450
Craig Topper1accb7e2012-01-10 06:54:16 +00006451 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006452 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6453
Craig Topperb3982da2011-12-31 23:50:21 +00006454 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006455 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006456 }
Eric Christopherfd179292009-08-27 18:07:15 +00006457
Evan Chengf26ffe92008-05-29 08:22:04 +00006458 // Check if this can be converted into a logical shift.
6459 bool isLeft = false;
6460 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006462 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006463 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006464 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006465 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006466 EVT EltVT = VT.getVectorElementType();
6467 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006468 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006469 }
Eric Christopherfd179292009-08-27 18:07:15 +00006470
Craig Topper5aaffa82012-02-19 02:53:47 +00006471 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006472 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006474 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006475 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006476 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6477
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006478 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006479 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6480 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006481 }
Eric Christopherfd179292009-08-27 18:07:15 +00006482
Nate Begeman9008ca62009-04-27 18:41:29 +00006483 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006484 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006485 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006486
Craig Topperdd637ae2012-02-19 05:41:45 +00006487 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006488 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006489
Craig Topperdd637ae2012-02-19 05:41:45 +00006490 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006491 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006492
Craig Topperdd637ae2012-02-19 05:41:45 +00006493 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006494 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006495
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006497 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498
Craig Topperdd637ae2012-02-19 05:41:45 +00006499 if (ShouldXformToMOVHLPS(M, VT) ||
6500 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006501 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502
Evan Chengf26ffe92008-05-29 08:22:04 +00006503 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006504 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006505 EVT EltVT = VT.getVectorElementType();
6506 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006507 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006508 }
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Evan Cheng9eca5e82006-10-25 21:49:50 +00006510 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006511 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6512 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006513 V1IsSplat = isSplatVector(V1.getNode());
6514 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006515
Chris Lattner8a594482007-11-25 00:24:49 +00006516 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006517 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6518 CommuteVectorShuffleMask(M, NumElems);
6519 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006520 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006521 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006522 }
6523
Craig Topperbeabc6c2011-12-05 06:56:46 +00006524 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006525 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006526 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006527 return V1;
6528 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6529 // the instruction selector will not match, so get a canonical MOVL with
6530 // swapped operands to undo the commute.
6531 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006532 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533
Craig Topperbeabc6c2011-12-05 06:56:46 +00006534 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006535 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006536
Craig Topperbeabc6c2011-12-05 06:56:46 +00006537 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006538 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006539
Evan Cheng9bbbb982006-10-25 20:48:19 +00006540 if (V2IsSplat) {
6541 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006542 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006543 // new vector_shuffle with the corrected mask.p
6544 SmallVector<int, 8> NewMask(M.begin(), M.end());
6545 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006546 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006547 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006548 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006549 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550 }
6551
Evan Cheng9eca5e82006-10-25 21:49:50 +00006552 if (Commuted) {
6553 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006555 CommuteVectorShuffleMask(M, NumElems);
6556 std::swap(V1, V2);
6557 std::swap(V1IsSplat, V2IsSplat);
6558 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006559
Craig Topper39a9e482012-02-11 06:24:48 +00006560 if (isUNPCKLMask(M, VT, HasAVX2))
6561 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006562
Craig Topper39a9e482012-02-11 06:24:48 +00006563 if (isUNPCKHMask(M, VT, HasAVX2))
6564 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006565 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006566
Nate Begeman9008ca62009-04-27 18:41:29 +00006567 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006568 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006569 return CommuteVectorShuffle(SVOp, DAG);
6570
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006571 // The checks below are all present in isShuffleMaskLegal, but they are
6572 // inlined here right now to enable us to directly emit target specific
6573 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006574
Craig Topper0e2037b2012-01-20 05:53:00 +00006575 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006576 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006577 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006578 DAG);
6579
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006580 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6581 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006582 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006583 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006584 }
6585
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006586 if (isPSHUFHWMask(M, VT))
6587 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006588 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006589 DAG);
6590
6591 if (isPSHUFLWMask(M, VT))
6592 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006593 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006594 DAG);
6595
Craig Topper1a7700a2012-01-19 08:19:12 +00006596 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006597 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006598 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006599
Craig Topper94438ba2011-12-16 08:06:31 +00006600 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006601 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006602 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006603 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006604
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006605 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006606 // Generate target specific nodes for 128 or 256-bit shuffles only
6607 // supported in the AVX instruction set.
6608 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006609
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006610 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006611 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006612 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6613
Craig Topper70b883b2011-11-28 10:14:51 +00006614 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006615 if (isVPERMILPMask(M, VT, HasAVX)) {
6616 if (HasAVX2 && VT == MVT::v8i32)
6617 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006618 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006619 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006620 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006621 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006622
Craig Topper70b883b2011-11-28 10:14:51 +00006623 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006624 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006625 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006626 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006627
Craig Topper1842ba02012-04-23 06:38:28 +00006628 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006629 if (BlendOp.getNode())
6630 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006631
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006632 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006633 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006634 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006635 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006636 }
Craig Topper92040742012-04-16 06:43:40 +00006637 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6638 &permclMask[0], 8);
6639 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006640 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006641 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006642 }
Craig Topper095c5282012-04-15 23:48:57 +00006643
Craig Topper8325c112012-04-16 00:41:45 +00006644 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6645 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006646 getShuffleCLImmediate(SVOp), DAG);
6647
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006648
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006649 //===--------------------------------------------------------------------===//
6650 // Since no target specific shuffle was selected for this generic one,
6651 // lower it into other known shuffles. FIXME: this isn't true yet, but
6652 // this is the plan.
6653 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006654
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006655 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6656 if (VT == MVT::v8i16) {
6657 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6658 if (NewOp.getNode())
6659 return NewOp;
6660 }
6661
6662 if (VT == MVT::v16i8) {
6663 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6664 if (NewOp.getNode())
6665 return NewOp;
6666 }
6667
6668 // Handle all 128-bit wide vectors with 4 elements, and match them with
6669 // several different shuffle types.
6670 if (NumElems == 4 && VT.getSizeInBits() == 128)
6671 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6672
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006673 // Handle general 256-bit shuffles
6674 if (VT.is256BitVector())
6675 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6676
Dan Gohman475871a2008-07-27 21:46:04 +00006677 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006678}
6679
Dan Gohman475871a2008-07-27 21:46:04 +00006680SDValue
6681X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006682 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006683 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006684 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006685
6686 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6687 return SDValue();
6688
Duncan Sands83ec4b62008-06-06 12:08:01 +00006689 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006691 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006693 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006694 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006695 }
6696
6697 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006698 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6699 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6700 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6702 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006703 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006705 Op.getOperand(0)),
6706 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006708 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006710 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006711 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006712 }
6713
6714 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006715 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6716 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006717 // result has a single use which is a store or a bitcast to i32. And in
6718 // the case of a store, it's not worth it if the index is a constant 0,
6719 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006720 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006721 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006722 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006723 if ((User->getOpcode() != ISD::STORE ||
6724 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6725 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006726 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006728 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006730 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006731 Op.getOperand(0)),
6732 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006733 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006734 }
6735
6736 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006737 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006738 if (isa<ConstantSDNode>(Op.getOperand(1)))
6739 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006740 }
Dan Gohman475871a2008-07-27 21:46:04 +00006741 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006742}
6743
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006746X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6747 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006749 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750
David Greene74a579d2011-02-10 16:57:36 +00006751 SDValue Vec = Op.getOperand(0);
6752 EVT VecVT = Vec.getValueType();
6753
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006754 // If this is a 256-bit vector result, first extract the 128-bit vector and
6755 // then extract the element from the 128-bit vector.
6756 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006757 DebugLoc dl = Op.getNode()->getDebugLoc();
6758 unsigned NumElems = VecVT.getVectorNumElements();
6759 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006760 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6761
6762 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006763 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006764 Vec = Extract128BitVector(Vec, Upper ? NumElems/2 : 0, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006765
David Greene74a579d2011-02-10 16:57:36 +00006766 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006767 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006768 }
6769
6770 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6771
Craig Topperd0a31172012-01-10 06:37:29 +00006772 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006773 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006774 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006775 return Res;
6776 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006777
Owen Andersone50ed302009-08-10 22:56:29 +00006778 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006779 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006781 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006782 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006783 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006784 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6786 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006789 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006791 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006792 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006794 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006796 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006797 }
6798
6799 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006800 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006801 if (Idx == 0)
6802 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006803
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006805 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006806 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006807 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006808 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006809 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006810 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006811 }
6812
6813 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006814 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6815 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6816 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006817 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 if (Idx == 0)
6819 return Op;
6820
6821 // UNPCKHPD the element to the lowest double word, then movsd.
6822 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6823 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006824 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006825 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006826 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006827 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006828 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006829 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 }
6831
Dan Gohman475871a2008-07-27 21:46:04 +00006832 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833}
6834
Dan Gohman475871a2008-07-27 21:46:04 +00006835SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006836X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6837 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006839 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006840 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006841
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue N0 = Op.getOperand(0);
6843 SDValue N1 = Op.getOperand(1);
6844 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006846 if (VT.getSizeInBits() == 256)
6847 return SDValue();
6848
Dan Gohman8a55ce42009-09-23 21:02:20 +00006849 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006850 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006851 unsigned Opc;
6852 if (VT == MVT::v8i16)
6853 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006854 else if (VT == MVT::v16i8)
6855 Opc = X86ISD::PINSRB;
6856 else
6857 Opc = X86ISD::PINSRB;
6858
Nate Begeman14d12ca2008-02-11 04:19:36 +00006859 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6860 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 if (N1.getValueType() != MVT::i32)
6862 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6863 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006864 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006865 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006866 }
6867
6868 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 // Bits [7:6] of the constant are the source select. This will always be
6870 // zero here. The DAG Combiner may combine an extract_elt index into these
6871 // bits. For example (insert (extract, 3), 2) could be matched by putting
6872 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006873 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006874 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006875 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006877 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006878 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006880 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006881 }
6882
6883 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006884 // PINSR* works with constant index.
6885 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 }
Dan Gohman475871a2008-07-27 21:46:04 +00006887 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006888}
6889
Dan Gohman475871a2008-07-27 21:46:04 +00006890SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006891X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006893 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894
David Greene6b381262011-02-09 15:32:06 +00006895 DebugLoc dl = Op.getDebugLoc();
6896 SDValue N0 = Op.getOperand(0);
6897 SDValue N1 = Op.getOperand(1);
6898 SDValue N2 = Op.getOperand(2);
6899
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006900 // If this is a 256-bit vector result, first extract the 128-bit vector,
6901 // insert the element into the extracted half and then place it back.
6902 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006903 if (!isa<ConstantSDNode>(N2))
6904 return SDValue();
6905
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006906 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006907 unsigned NumElems = VT.getVectorNumElements();
6908 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006909 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006910 unsigned Ins128Idx = Upper ? NumElems/2 : 0;
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006911 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006912
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006913 // Insert the element into the desired half.
6914 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6915 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006916
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006917 // Insert the changed part back to the 256-bit vector
6918 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006919 }
6920
Craig Topperd0a31172012-01-10 06:37:29 +00006921 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6923
Dan Gohman8a55ce42009-09-23 21:02:20 +00006924 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006925 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006926
Dan Gohman8a55ce42009-09-23 21:02:20 +00006927 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006928 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6929 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 if (N1.getValueType() != MVT::i32)
6931 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6932 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006933 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006934 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006935 }
Dan Gohman475871a2008-07-27 21:46:04 +00006936 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937}
6938
Dan Gohman475871a2008-07-27 21:46:04 +00006939SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006940X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006941 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006942 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006943 EVT OpVT = Op.getValueType();
6944
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006945 // If this is a 256-bit vector result, first insert into a 128-bit
6946 // vector and then insert into the 256-bit vector.
6947 if (OpVT.getSizeInBits() > 128) {
6948 // Insert into a 128-bit vector.
6949 EVT VT128 = EVT::getVectorVT(*Context,
6950 OpVT.getVectorElementType(),
6951 OpVT.getVectorNumElements() / 2);
6952
6953 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6954
6955 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006956 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006957 }
6958
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006959 if (Op.getValueType() == MVT::v1i64 &&
6960 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006962
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006964 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6965 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006966 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006967 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006968}
6969
David Greene91585092011-01-26 15:38:49 +00006970// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6971// a simple subregister reference or explicit instructions to grab
6972// upper bits of a vector.
6973SDValue
6974X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6975 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006976 DebugLoc dl = Op.getNode()->getDebugLoc();
6977 SDValue Vec = Op.getNode()->getOperand(0);
6978 SDValue Idx = Op.getNode()->getOperand(1);
6979
Craig Topperb14940a2012-04-22 20:55:18 +00006980 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
6981 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
6982 isa<ConstantSDNode>(Idx)) {
6983 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6984 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00006985 }
David Greene91585092011-01-26 15:38:49 +00006986 }
6987 return SDValue();
6988}
6989
David Greenecfe33c42011-01-26 19:13:22 +00006990// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6991// simple superregister reference or explicit instructions to insert
6992// the upper bits of a vector.
6993SDValue
6994X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6995 if (Subtarget->hasAVX()) {
6996 DebugLoc dl = Op.getNode()->getDebugLoc();
6997 SDValue Vec = Op.getNode()->getOperand(0);
6998 SDValue SubVec = Op.getNode()->getOperand(1);
6999 SDValue Idx = Op.getNode()->getOperand(2);
7000
Craig Topperb14940a2012-04-22 20:55:18 +00007001 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7002 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7003 isa<ConstantSDNode>(Idx)) {
7004 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7005 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007006 }
7007 }
7008 return SDValue();
7009}
7010
Bill Wendling056292f2008-09-16 21:48:12 +00007011// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7012// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7013// one of the above mentioned nodes. It has to be wrapped because otherwise
7014// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7015// be used to form addressing mode. These wrapped nodes will be selected
7016// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007017SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007018X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007020
Chris Lattner41621a22009-06-26 19:22:52 +00007021 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7022 // global base reg.
7023 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007024 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007025 CodeModel::Model M = getTargetMachine().getCodeModel();
7026
Chris Lattner4f066492009-07-11 20:29:19 +00007027 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007028 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007029 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007030 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007031 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007032 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007033 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007034
Evan Cheng1606e8e2009-03-13 07:51:59 +00007035 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007036 CP->getAlignment(),
7037 CP->getOffset(), OpFlag);
7038 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007039 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007040 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007041 if (OpFlag) {
7042 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007043 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007044 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007045 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 }
7047
7048 return Result;
7049}
7050
Dan Gohmand858e902010-04-17 15:26:15 +00007051SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007052 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007053
Chris Lattner18c59872009-06-27 04:16:01 +00007054 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7055 // global base reg.
7056 unsigned char OpFlag = 0;
7057 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007058 CodeModel::Model M = getTargetMachine().getCodeModel();
7059
Chris Lattner4f066492009-07-11 20:29:19 +00007060 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007061 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007062 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007063 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007064 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007065 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007066 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007067
Chris Lattner18c59872009-06-27 04:16:01 +00007068 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7069 OpFlag);
7070 DebugLoc DL = JT->getDebugLoc();
7071 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner18c59872009-06-27 04:16:01 +00007073 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007074 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007075 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7076 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007077 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007078 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner18c59872009-06-27 04:16:01 +00007080 return Result;
7081}
7082
7083SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007084X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007085 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Chris Lattner18c59872009-06-27 04:16:01 +00007087 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7088 // global base reg.
7089 unsigned char OpFlag = 0;
7090 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007091 CodeModel::Model M = getTargetMachine().getCodeModel();
7092
Chris Lattner4f066492009-07-11 20:29:19 +00007093 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007094 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7095 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7096 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007097 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007098 } else if (Subtarget->isPICStyleGOT()) {
7099 OpFlag = X86II::MO_GOT;
7100 } else if (Subtarget->isPICStyleStubPIC()) {
7101 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7102 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7103 OpFlag = X86II::MO_DARWIN_NONLAZY;
7104 }
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007107
Chris Lattner18c59872009-06-27 04:16:01 +00007108 DebugLoc DL = Op.getDebugLoc();
7109 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007110
7111
Chris Lattner18c59872009-06-27 04:16:01 +00007112 // With PIC, the address is actually $g + Offset.
7113 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007114 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007115 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7116 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007117 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007118 Result);
7119 }
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Eli Friedman586272d2011-08-11 01:48:05 +00007121 // For symbols that require a load from a stub to get the address, emit the
7122 // load.
7123 if (isGlobalStubReference(OpFlag))
7124 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007125 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 return Result;
7128}
7129
Dan Gohman475871a2008-07-27 21:46:04 +00007130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007131X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007132 // Create the TargetBlockAddressAddress node.
7133 unsigned char OpFlags =
7134 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007135 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007136 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007137 DebugLoc dl = Op.getDebugLoc();
7138 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7139 /*isTarget=*/true, OpFlags);
7140
Dan Gohmanf705adb2009-10-30 01:28:02 +00007141 if (Subtarget->isPICStyleRIPRel() &&
7142 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007143 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7144 else
7145 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007146
Dan Gohman29cbade2009-11-20 23:18:13 +00007147 // With PIC, the address is actually $g + Offset.
7148 if (isGlobalRelativeToPICBase(OpFlags)) {
7149 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7150 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7151 Result);
7152 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007153
7154 return Result;
7155}
7156
7157SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007158X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007159 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007160 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007161 // Create the TargetGlobalAddress node, folding in the constant
7162 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007163 unsigned char OpFlags =
7164 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007165 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007166 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007167 if (OpFlags == X86II::MO_NO_FLAG &&
7168 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007169 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007170 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007171 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007172 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007173 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007174 }
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner4f066492009-07-11 20:29:19 +00007176 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007177 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007178 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7179 else
7180 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007181
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007182 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007183 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007184 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7185 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007186 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007188
Chris Lattner36c25012009-07-10 07:34:39 +00007189 // For globals that require a load from a stub to get the address, emit the
7190 // load.
7191 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007192 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007193 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007194
Dan Gohman6520e202008-10-18 02:06:02 +00007195 // If there was a non-zero offset that we didn't fold, create an explicit
7196 // addition for it.
7197 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007198 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007199 DAG.getConstant(Offset, getPointerTy()));
7200
Evan Cheng0db9fe62006-04-25 20:13:52 +00007201 return Result;
7202}
7203
Evan Chengda43bcf2008-09-24 00:05:32 +00007204SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007205X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007206 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007207 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007208 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007209}
7210
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007211static SDValue
7212GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007213 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007214 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007215 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007216 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007217 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007218 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007219 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007220 GA->getOffset(),
7221 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007222 if (InFlag) {
7223 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007224 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007225 } else {
7226 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007227 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007228 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007229
7230 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007231 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007232
Rafael Espindola15f1b662009-04-24 12:59:40 +00007233 SDValue Flag = Chain.getValue(1);
7234 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007235}
7236
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007237// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007238static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007239LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007240 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007242 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7243 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007244 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007245 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007246 InFlag = Chain.getValue(1);
7247
Chris Lattnerb903bed2009-06-26 21:20:29 +00007248 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007249}
7250
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007251// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007252static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007253LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007254 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007255 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7256 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007257}
7258
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007259// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7260// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007261static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007262 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007263 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007264 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007265
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007266 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7267 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7268 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007269
Michael J. Spencerec38de22010-10-10 22:04:20 +00007270 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007271 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007272 MachinePointerInfo(Ptr),
7273 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007274
Chris Lattnerb903bed2009-06-26 21:20:29 +00007275 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007276 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7277 // initialexec.
7278 unsigned WrapperKind = X86ISD::Wrapper;
7279 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007281 } else if (is64Bit) {
7282 assert(model == TLSModel::InitialExec);
7283 OperandFlags = X86II::MO_GOTTPOFF;
7284 WrapperKind = X86ISD::WrapperRIP;
7285 } else {
7286 assert(model == TLSModel::InitialExec);
7287 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007288 }
Eric Christopherfd179292009-08-27 18:07:15 +00007289
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007290 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7291 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007292 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007293 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007294 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007295 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007296
Rafael Espindola9a580232009-02-27 13:37:18 +00007297 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007298 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007299 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007300
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007301 // The address of the thread local variable is the add of the thread
7302 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007303 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304}
7305
Dan Gohman475871a2008-07-27 21:46:04 +00007306SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007307X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007308
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007311
Eric Christopher30ef0e52010-06-03 04:07:48 +00007312 if (Subtarget->isTargetELF()) {
7313 // TODO: implement the "local dynamic" model
7314 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007315
Eric Christopher30ef0e52010-06-03 04:07:48 +00007316 // If GV is an alias then use the aliasee for determining
7317 // thread-localness.
7318 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7319 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Chandler Carruth34797132012-04-08 17:20:55 +00007321 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007322
Eric Christopher30ef0e52010-06-03 04:07:48 +00007323 switch (model) {
7324 case TLSModel::GeneralDynamic:
7325 case TLSModel::LocalDynamic: // not implemented
7326 if (Subtarget->is64Bit())
7327 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7328 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329
Eric Christopher30ef0e52010-06-03 04:07:48 +00007330 case TLSModel::InitialExec:
7331 case TLSModel::LocalExec:
7332 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7333 Subtarget->is64Bit());
7334 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007335 llvm_unreachable("Unknown TLS model.");
7336 }
7337
7338 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007339 // Darwin only has one model of TLS. Lower to that.
7340 unsigned char OpFlag = 0;
7341 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7342 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007343
Eric Christopher30ef0e52010-06-03 04:07:48 +00007344 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7345 // global base reg.
7346 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7347 !Subtarget->is64Bit();
7348 if (PIC32)
7349 OpFlag = X86II::MO_TLVP_PIC_BASE;
7350 else
7351 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007353 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007354 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007355 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007356 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357
Eric Christopher30ef0e52010-06-03 04:07:48 +00007358 // With PIC32, the address is actually $g + Offset.
7359 if (PIC32)
7360 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7361 DAG.getNode(X86ISD::GlobalBaseReg,
7362 DebugLoc(), getPointerTy()),
7363 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
Eric Christopher30ef0e52010-06-03 04:07:48 +00007365 // Lowering the machine isd will make sure everything is in the right
7366 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007367 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007368 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007369 SDValue Args[] = { Chain, Offset };
7370 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
Eric Christopher30ef0e52010-06-03 04:07:48 +00007372 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7373 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7374 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 // And our return value (tls address) is in the standard call return value
7377 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007378 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007379 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7380 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007381 }
7382
7383 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007384 // Just use the implicit TLS architecture
7385 // Need to generate someting similar to:
7386 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7387 // ; from TEB
7388 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7389 // mov rcx, qword [rdx+rcx*8]
7390 // mov eax, .tls$:tlsvar
7391 // [rax+rcx] contains the address
7392 // Windows 64bit: gs:0x58
7393 // Windows 32bit: fs:__tls_array
7394
7395 // If GV is an alias then use the aliasee for determining
7396 // thread-localness.
7397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7398 GV = GA->resolveAliasedGlobal(false);
7399 DebugLoc dl = GA->getDebugLoc();
7400 SDValue Chain = DAG.getEntryNode();
7401
7402 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7403 // %gs:0x58 (64-bit).
7404 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7405 ? Type::getInt8PtrTy(*DAG.getContext(),
7406 256)
7407 : Type::getInt32PtrTy(*DAG.getContext(),
7408 257));
7409
7410 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7411 Subtarget->is64Bit()
7412 ? DAG.getIntPtrConstant(0x58)
7413 : DAG.getExternalSymbol("_tls_array",
7414 getPointerTy()),
7415 MachinePointerInfo(Ptr),
7416 false, false, false, 0);
7417
7418 // Load the _tls_index variable
7419 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7420 if (Subtarget->is64Bit())
7421 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7422 IDX, MachinePointerInfo(), MVT::i32,
7423 false, false, 0);
7424 else
7425 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7426 false, false, false, 0);
7427
7428 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007429 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007430 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7431
7432 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7433 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7434 false, false, false, 0);
7435
7436 // Get the offset of start of .tls section
7437 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7438 GA->getValueType(0),
7439 GA->getOffset(), X86II::MO_SECREL);
7440 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7441
7442 // The address of the thread local variable is the add of the thread
7443 // pointer with the offset of the variable.
7444 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007445 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446
David Blaikie4d6ccb52012-01-20 21:51:11 +00007447 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007448}
7449
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450
Chad Rosierb90d2a92012-01-03 23:19:12 +00007451/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7452/// and take a 2 x i32 value to shift plus a shift amount.
7453SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007454 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007455 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007456 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007457 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007458 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007459 SDValue ShOpLo = Op.getOperand(0);
7460 SDValue ShOpHi = Op.getOperand(1);
7461 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007462 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007464 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007465
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007467 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007468 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7469 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007471 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7472 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007473 }
Evan Chenge3413162006-01-09 18:33:28 +00007474
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7476 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007477 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007479
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007482 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7483 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007484
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007485 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007486 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7487 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007489 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7490 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007491 }
7492
Dan Gohman475871a2008-07-27 21:46:04 +00007493 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007494 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007495}
Evan Chenga3195e82006-01-12 22:54:21 +00007496
Dan Gohmand858e902010-04-17 15:26:15 +00007497SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7498 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007499 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007500
Dale Johannesen0488fb62010-09-30 23:57:10 +00007501 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007502 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007503
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007505 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007506
Eli Friedman36df4992009-05-27 00:47:34 +00007507 // These are really Legal; return the operand so the caller accepts it as
7508 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007510 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007512 Subtarget->is64Bit()) {
7513 return Op;
7514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007516 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007517 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007519 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007520 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007521 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007522 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007523 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007524 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007525 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7526}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527
Owen Andersone50ed302009-08-10 22:56:29 +00007528SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007530 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007531 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007532 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007533 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007534 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007535 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007536 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007537 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Chris Lattner492a43e2010-09-22 01:28:21 +00007540 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007541
Stuart Hastings84be9582011-06-02 15:57:11 +00007542 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7543 MachineMemOperand *MMO;
7544 if (FI) {
7545 int SSFI = FI->getIndex();
7546 MMO =
7547 DAG.getMachineFunction()
7548 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7549 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7550 } else {
7551 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7552 StackSlot = StackSlot.getOperand(1);
7553 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007554 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007555 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7556 X86ISD::FILD, DL,
7557 Tys, Ops, array_lengthof(Ops),
7558 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007560 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007561 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563
7564 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7565 // shouldn't be necessary except that RFP cannot be live across
7566 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007567 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007568 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7569 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007570 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007572 SDValue Ops[] = {
7573 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7574 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007575 MachineMemOperand *MMO =
7576 DAG.getMachineFunction()
7577 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007578 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007579
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7581 Ops, array_lengthof(Ops),
7582 Op.getValueType(), MMO);
7583 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007584 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007585 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007586 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007587
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 return Result;
7589}
7590
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7593 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007594 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007596 movq %rax, %xmm0
7597 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7598 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7599 #ifdef __SSE3__
7600 haddpd %xmm0, %xmm0
7601 #else
7602 pshufd $0x4e, %xmm0, %xmm1
7603 addpd %xmm1, %xmm0
7604 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007605 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007606
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007607 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007608 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007609
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007610 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007611 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7612 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007613 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614
Chris Lattner97484792012-01-25 09:56:22 +00007615 SmallVector<Constant*,2> CV1;
7616 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007617 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007618 CV1.push_back(
7619 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7620 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007621 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007622
Bill Wendling397ae212012-01-05 02:13:20 +00007623 // Load the 64-bit value into an XMM register.
7624 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7625 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007627 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007628 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007629 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7630 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7631 CLod0);
7632
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007634 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007635 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007636 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007638 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007639
Craig Topperd0a31172012-01-10 06:37:29 +00007640 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007641 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7642 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7643 } else {
7644 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7645 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7646 S2F, 0x4E, DAG);
7647 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7648 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7649 Sub);
7650 }
7651
7652 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007653 DAG.getIntPtrConstant(0));
7654}
7655
Bill Wendling8b8a6362009-01-17 03:56:04 +00007656// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7658 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007659 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007660 // FP constant to bias correct the final result.
7661 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007663
7664 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007666 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667
Eli Friedmanf3704762011-08-29 21:15:46 +00007668 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007669 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007670
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007672 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673 DAG.getIntPtrConstant(0));
7674
7675 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007677 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007678 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Bias)));
7683 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007684 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685 DAG.getIntPtrConstant(0));
7686
7687 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689
7690 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007691 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007692
Craig Topper69947b92012-04-23 06:57:04 +00007693 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007694 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007695 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007696 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007698
7699 // Handle final rounding.
7700 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007701}
7702
Dan Gohmand858e902010-04-17 15:26:15 +00007703SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7704 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007705 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007706 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007707
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007708 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007709 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7710 // the optimization here.
7711 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007712 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007713
Owen Andersone50ed302009-08-10 22:56:29 +00007714 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007715 EVT DstVT = Op.getValueType();
7716 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007717 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007718 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007720 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007721 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007722
7723 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007725 if (SrcVT == MVT::i32) {
7726 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7727 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7728 getPointerTy(), StackSlot, WordOff);
7729 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007730 StackSlot, MachinePointerInfo(),
7731 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007732 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007733 OffsetSlot, MachinePointerInfo(),
7734 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007735 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7736 return Fild;
7737 }
7738
7739 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7740 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007741 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007742 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007743 // For i64 source, we need to add the appropriate power of 2 if the input
7744 // was negative. This is the same as the optimization in
7745 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7746 // we must be careful to do the computation in x87 extended precision, not
7747 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007748 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7749 MachineMemOperand *MMO =
7750 DAG.getMachineFunction()
7751 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7752 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007753
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007754 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7755 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007756 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7757 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007758
7759 APInt FF(32, 0x5F800000ULL);
7760
7761 // Check whether the sign bit is set.
7762 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7763 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7764 ISD::SETLT);
7765
7766 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7767 SDValue FudgePtr = DAG.getConstantPool(
7768 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7769 getPointerTy());
7770
7771 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7772 SDValue Zero = DAG.getIntPtrConstant(0);
7773 SDValue Four = DAG.getIntPtrConstant(4);
7774 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7775 Zero, Four);
7776 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7777
7778 // Load the value out, extending it from f32 to f80.
7779 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007780 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007781 FudgePtr, MachinePointerInfo::getConstantPool(),
7782 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007783 // Extend everything to 80 bits to force it to be done on x87.
7784 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7785 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007786}
7787
Dan Gohman475871a2008-07-27 21:46:04 +00007788std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007789FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007790 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007791
Owen Andersone50ed302009-08-10 22:56:29 +00007792 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007793
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007794 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7796 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007797 }
7798
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7800 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007801 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007802
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007803 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007805 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007806 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007807 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007809 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007810 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007811
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007812 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7813 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007814 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007815 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007816 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007818
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007820 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7821 Opc = X86ISD::WIN_FTOL;
7822 else
7823 switch (DstTy.getSimpleVT().SimpleTy) {
7824 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7825 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7826 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7827 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7828 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007829
Dan Gohman475871a2008-07-27 21:46:04 +00007830 SDValue Chain = DAG.getEntryNode();
7831 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007832 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007833 // FIXME This causes a redundant load/store if the SSE-class value is already
7834 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007835 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007837 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007838 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007839 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007841 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007843 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007844
Chris Lattner492a43e2010-09-22 01:28:21 +00007845 MachineMemOperand *MMO =
7846 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7847 MachineMemOperand::MOLoad, MemSize, MemSize);
7848 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7849 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007851 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7853 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007854
Chris Lattner07290932010-09-22 01:05:16 +00007855 MachineMemOperand *MMO =
7856 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7857 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007858
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007859 if (Opc != X86ISD::WIN_FTOL) {
7860 // Build the FP_TO_INT*_IN_MEM
7861 SDValue Ops[] = { Chain, Value, StackSlot };
7862 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7863 Ops, 3, DstTy, MMO);
7864 return std::make_pair(FIST, StackSlot);
7865 } else {
7866 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7867 DAG.getVTList(MVT::Other, MVT::Glue),
7868 Chain, Value);
7869 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7870 MVT::i32, ftol.getValue(1));
7871 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7872 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007873 SDValue Ops[] = { eax, edx };
7874 SDValue pair = IsReplace
7875 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7876 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007877 return std::make_pair(pair, SDValue());
7878 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879}
7880
Dan Gohmand858e902010-04-17 15:26:15 +00007881SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7882 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007883 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007884 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007885
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007886 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7887 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007888 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007889 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7890 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007892 if (StackSlot.getNode())
7893 // Load the result.
7894 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7895 FIST, StackSlot, MachinePointerInfo(),
7896 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007897
7898 // The node is the result.
7899 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007900}
7901
Dan Gohmand858e902010-04-17 15:26:15 +00007902SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7903 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007904 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7905 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007906 SDValue FIST = Vals.first, StackSlot = Vals.second;
7907 assert(FIST.getNode() && "Unexpected failure");
7908
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007909 if (StackSlot.getNode())
7910 // Load the result.
7911 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7912 FIST, StackSlot, MachinePointerInfo(),
7913 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007914
7915 // The node is the result.
7916 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007917}
7918
Dan Gohmand858e902010-04-17 15:26:15 +00007919SDValue X86TargetLowering::LowerFABS(SDValue Op,
7920 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007921 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007922 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007923 EVT VT = Op.getValueType();
7924 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007925 if (VT.isVector())
7926 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007927 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007929 C = ConstantVector::getSplat(2,
7930 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007931 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007932 C = ConstantVector::getSplat(4,
7933 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007934 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007935 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007936 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007937 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007938 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007939 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007940}
7941
Dan Gohmand858e902010-04-17 15:26:15 +00007942SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007943 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007944 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007945 EVT VT = Op.getValueType();
7946 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007947 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7948 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007949 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007950 NumElts = VT.getVectorNumElements();
7951 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007952 Constant *C;
7953 if (EltVT == MVT::f64)
7954 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7955 else
7956 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7957 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007958 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007959 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007960 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007961 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007962 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007963 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007964 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007965 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007966 DAG.getNode(ISD::BITCAST, dl, XORVT,
7967 Op.getOperand(0)),
7968 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007969 }
Craig Topper69947b92012-04-23 06:57:04 +00007970
7971 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007972}
7973
Dan Gohmand858e902010-04-17 15:26:15 +00007974SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007975 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007976 SDValue Op0 = Op.getOperand(0);
7977 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007978 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007979 EVT VT = Op.getValueType();
7980 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007981
7982 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007983 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007984 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007985 SrcVT = VT;
7986 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007987 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007988 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007989 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007990 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007991 }
7992
7993 // At this point the operands and the result should have the same
7994 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007995
Evan Cheng68c47cb2007-01-05 07:55:56 +00007996 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007997 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007998 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008006 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008007 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008008 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008009 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008010 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008011 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008012 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008013
8014 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008015 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 // Op0 is MVT::f32, Op1 is MVT::f64.
8017 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8018 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8019 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008020 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008022 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008023 }
8024
Evan Cheng73d6cf12007-01-05 21:37:56 +00008025 // Clear first operand sign bit.
8026 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008028 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8029 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008031 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8032 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008035 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008036 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008037 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008038 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008039 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008040 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008041 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008042
8043 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008044 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008045}
8046
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008047SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8048 SDValue N0 = Op.getOperand(0);
8049 DebugLoc dl = Op.getDebugLoc();
8050 EVT VT = Op.getValueType();
8051
8052 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8053 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8054 DAG.getConstant(1, VT));
8055 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8056}
8057
Dan Gohman076aee32009-03-04 19:44:21 +00008058/// Emit nodes that will be selected as "test Op0,Op0", or something
8059/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008060SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008061 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008062 DebugLoc dl = Op.getDebugLoc();
8063
Dan Gohman31125812009-03-07 01:58:32 +00008064 // CF and OF aren't always set the way we want. Determine which
8065 // of these we need.
8066 bool NeedCF = false;
8067 bool NeedOF = false;
8068 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008069 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008070 case X86::COND_A: case X86::COND_AE:
8071 case X86::COND_B: case X86::COND_BE:
8072 NeedCF = true;
8073 break;
8074 case X86::COND_G: case X86::COND_GE:
8075 case X86::COND_L: case X86::COND_LE:
8076 case X86::COND_O: case X86::COND_NO:
8077 NeedOF = true;
8078 break;
Dan Gohman31125812009-03-07 01:58:32 +00008079 }
8080
Dan Gohman076aee32009-03-04 19:44:21 +00008081 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008082 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8083 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008084 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8085 // Emit a CMP with 0, which is the TEST pattern.
8086 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8087 DAG.getConstant(0, Op.getValueType()));
8088
8089 unsigned Opcode = 0;
8090 unsigned NumOperands = 0;
8091 switch (Op.getNode()->getOpcode()) {
8092 case ISD::ADD:
8093 // Due to an isel shortcoming, be conservative if this add is likely to be
8094 // selected as part of a load-modify-store instruction. When the root node
8095 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8096 // uses of other nodes in the match, such as the ADD in this case. This
8097 // leads to the ADD being left around and reselected, with the result being
8098 // two adds in the output. Alas, even if none our users are stores, that
8099 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8100 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8101 // climbing the DAG back to the root, and it doesn't seem to be worth the
8102 // effort.
8103 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008104 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8105 if (UI->getOpcode() != ISD::CopyToReg &&
8106 UI->getOpcode() != ISD::SETCC &&
8107 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008108 goto default_case;
8109
8110 if (ConstantSDNode *C =
8111 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8112 // An add of one will be selected as an INC.
8113 if (C->getAPIntValue() == 1) {
8114 Opcode = X86ISD::INC;
8115 NumOperands = 1;
8116 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008117 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008118
8119 // An add of negative one (subtract of one) will be selected as a DEC.
8120 if (C->getAPIntValue().isAllOnesValue()) {
8121 Opcode = X86ISD::DEC;
8122 NumOperands = 1;
8123 break;
8124 }
Dan Gohman076aee32009-03-04 19:44:21 +00008125 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008126
8127 // Otherwise use a regular EFLAGS-setting add.
8128 Opcode = X86ISD::ADD;
8129 NumOperands = 2;
8130 break;
8131 case ISD::AND: {
8132 // If the primary and result isn't used, don't bother using X86ISD::AND,
8133 // because a TEST instruction will be better.
8134 bool NonFlagUse = false;
8135 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8136 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8137 SDNode *User = *UI;
8138 unsigned UOpNo = UI.getOperandNo();
8139 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8140 // Look pass truncate.
8141 UOpNo = User->use_begin().getOperandNo();
8142 User = *User->use_begin();
8143 }
8144
8145 if (User->getOpcode() != ISD::BRCOND &&
8146 User->getOpcode() != ISD::SETCC &&
8147 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8148 NonFlagUse = true;
8149 break;
8150 }
Dan Gohman076aee32009-03-04 19:44:21 +00008151 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008152
8153 if (!NonFlagUse)
8154 break;
8155 }
8156 // FALL THROUGH
8157 case ISD::SUB:
8158 case ISD::OR:
8159 case ISD::XOR:
8160 // Due to the ISEL shortcoming noted above, be conservative if this op is
8161 // likely to be selected as part of a load-modify-store instruction.
8162 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8163 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8164 if (UI->getOpcode() == ISD::STORE)
8165 goto default_case;
8166
8167 // Otherwise use a regular EFLAGS-setting instruction.
8168 switch (Op.getNode()->getOpcode()) {
8169 default: llvm_unreachable("unexpected operator!");
8170 case ISD::SUB: Opcode = X86ISD::SUB; break;
8171 case ISD::OR: Opcode = X86ISD::OR; break;
8172 case ISD::XOR: Opcode = X86ISD::XOR; break;
8173 case ISD::AND: Opcode = X86ISD::AND; break;
8174 }
8175
8176 NumOperands = 2;
8177 break;
8178 case X86ISD::ADD:
8179 case X86ISD::SUB:
8180 case X86ISD::INC:
8181 case X86ISD::DEC:
8182 case X86ISD::OR:
8183 case X86ISD::XOR:
8184 case X86ISD::AND:
8185 return SDValue(Op.getNode(), 1);
8186 default:
8187 default_case:
8188 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008189 }
8190
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008191 if (Opcode == 0)
8192 // Emit a CMP with 0, which is the TEST pattern.
8193 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8194 DAG.getConstant(0, Op.getValueType()));
8195
8196 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8197 SmallVector<SDValue, 4> Ops;
8198 for (unsigned i = 0; i != NumOperands; ++i)
8199 Ops.push_back(Op.getOperand(i));
8200
8201 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8202 DAG.ReplaceAllUsesWith(Op, New);
8203 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008204}
8205
8206/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8207/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008208SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008209 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8211 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008212 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008213
8214 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008215 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008216}
8217
Evan Chengd40d03e2010-01-06 19:38:29 +00008218/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8219/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008220SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8221 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008222 SDValue Op0 = And.getOperand(0);
8223 SDValue Op1 = And.getOperand(1);
8224 if (Op0.getOpcode() == ISD::TRUNCATE)
8225 Op0 = Op0.getOperand(0);
8226 if (Op1.getOpcode() == ISD::TRUNCATE)
8227 Op1 = Op1.getOperand(0);
8228
Evan Chengd40d03e2010-01-06 19:38:29 +00008229 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008230 if (Op1.getOpcode() == ISD::SHL)
8231 std::swap(Op0, Op1);
8232 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008233 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8234 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008235 // If we looked past a truncate, check that it's only truncating away
8236 // known zeros.
8237 unsigned BitWidth = Op0.getValueSizeInBits();
8238 unsigned AndBitWidth = And.getValueSizeInBits();
8239 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008240 APInt Zeros, Ones;
8241 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008242 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8243 return SDValue();
8244 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008245 LHS = Op1;
8246 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008248 } else if (Op1.getOpcode() == ISD::Constant) {
8249 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008250 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008251 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008252
8253 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008254 LHS = AndLHS.getOperand(0);
8255 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008256 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008257
8258 // Use BT if the immediate can't be encoded in a TEST instruction.
8259 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8260 LHS = AndLHS;
8261 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8262 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008263 }
Evan Cheng0488db92007-09-25 01:57:46 +00008264
Evan Chengd40d03e2010-01-06 19:38:29 +00008265 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008266 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008267 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008268 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008270 // Also promote i16 to i32 for performance / code size reason.
8271 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008272 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008273 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008274
Evan Chengd40d03e2010-01-06 19:38:29 +00008275 // If the operand types disagree, extend the shift amount to match. Since
8276 // BT ignores high bits (like shifts) we can use anyextend.
8277 if (LHS.getValueType() != RHS.getValueType())
8278 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008279
Evan Chengd40d03e2010-01-06 19:38:29 +00008280 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8281 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8282 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8283 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008284 }
8285
Evan Cheng54de3ea2010-01-05 06:52:31 +00008286 return SDValue();
8287}
8288
Dan Gohmand858e902010-04-17 15:26:15 +00008289SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008290
8291 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8292
Evan Cheng54de3ea2010-01-05 06:52:31 +00008293 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8294 SDValue Op0 = Op.getOperand(0);
8295 SDValue Op1 = Op.getOperand(1);
8296 DebugLoc dl = Op.getDebugLoc();
8297 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8298
8299 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008300 // Lower (X & (1 << N)) == 0 to BT(X, N).
8301 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8302 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008303 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008304 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008305 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008306 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8307 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8308 if (NewSetCC.getNode())
8309 return NewSetCC;
8310 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008311
Chris Lattner481eebc2010-12-19 21:23:48 +00008312 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8313 // these.
8314 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008315 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008316 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8317 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008318
Chris Lattner481eebc2010-12-19 21:23:48 +00008319 // If the input is a setcc, then reuse the input setcc or use a new one with
8320 // the inverted condition.
8321 if (Op0.getOpcode() == X86ISD::SETCC) {
8322 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8323 bool Invert = (CC == ISD::SETNE) ^
8324 cast<ConstantSDNode>(Op1)->isNullValue();
8325 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008326
Evan Cheng2c755ba2010-02-27 07:36:59 +00008327 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008328 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8329 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8330 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008331 }
8332
Evan Chenge5b51ac2010-04-17 06:13:15 +00008333 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008334 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008335 if (X86CC == X86::COND_INVALID)
8336 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008337
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008338 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008339 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008340 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008341}
8342
Craig Topper89af15e2011-09-18 08:03:58 +00008343// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008344// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008345static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008346 EVT VT = Op.getValueType();
8347
Duncan Sands28b77e92011-09-06 19:07:46 +00008348 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008349 "Unsupported value type for operation");
8350
8351 int NumElems = VT.getVectorNumElements();
8352 DebugLoc dl = Op.getDebugLoc();
8353 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008354
8355 // Extract the LHS vectors
8356 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008357 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8358 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008359
8360 // Extract the RHS vectors
8361 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008362 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8363 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008364
8365 // Issue the operation on the smaller types and concatenate the result back
8366 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8367 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8368 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8369 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8370 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8371}
8372
8373
Dan Gohmand858e902010-04-17 15:26:15 +00008374SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008375 SDValue Cond;
8376 SDValue Op0 = Op.getOperand(0);
8377 SDValue Op1 = Op.getOperand(1);
8378 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008379 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008380 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8381 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008382 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008383
8384 if (isFP) {
8385 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008386 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008387 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008388
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 bool Swap = false;
8390
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008391 // SSE Condition code mapping:
8392 // 0 - EQ
8393 // 1 - LT
8394 // 2 - LE
8395 // 3 - UNORD
8396 // 4 - NEQ
8397 // 5 - NLT
8398 // 6 - NLE
8399 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 switch (SetCCOpcode) {
8401 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008402 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008404 case ISD::SETOGT:
8405 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008406 case ISD::SETLT:
8407 case ISD::SETOLT: SSECC = 1; break;
8408 case ISD::SETOGE:
8409 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 case ISD::SETLE:
8411 case ISD::SETOLE: SSECC = 2; break;
8412 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008413 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008414 case ISD::SETNE: SSECC = 4; break;
8415 case ISD::SETULE: Swap = true;
8416 case ISD::SETUGE: SSECC = 5; break;
8417 case ISD::SETULT: Swap = true;
8418 case ISD::SETUGT: SSECC = 6; break;
8419 case ISD::SETO: SSECC = 7; break;
8420 }
8421 if (Swap)
8422 std::swap(Op0, Op1);
8423
Nate Begemanfb8ead02008-07-25 19:05:58 +00008424 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008425 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008426 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008427 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008428 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8429 DAG.getConstant(3, MVT::i8));
8430 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8431 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008432 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008433 }
8434 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008435 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008436 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8437 DAG.getConstant(7, MVT::i8));
8438 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8439 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008440 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008441 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008442 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 }
8444 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008445 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8446 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008448
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008449 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008450 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008451 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008452
Nate Begeman30a0de92008-07-17 16:51:19 +00008453 // We are handling one of the integer comparisons here. Since SSE only has
8454 // GT and EQ comparisons for integer, swapping operands and multiple
8455 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008456 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008458
Nate Begeman30a0de92008-07-17 16:51:19 +00008459 switch (SetCCOpcode) {
8460 default: break;
8461 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008462 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008463 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008464 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008465 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008466 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008467 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008468 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008469 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008470 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 }
8472 if (Swap)
8473 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008474
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008475 // Check that the operation in question is available (most are plain SSE2,
8476 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008477 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008478 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008479 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008480 return SDValue();
8481
Nate Begeman30a0de92008-07-17 16:51:19 +00008482 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8483 // bits of the inputs before performing those operations.
8484 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008485 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008486 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8487 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008488 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008489 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8490 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008491 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8492 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008494
Dale Johannesenace16102009-02-03 19:33:06 +00008495 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008496
8497 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008498 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008499 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008500
Nate Begeman30a0de92008-07-17 16:51:19 +00008501 return Result;
8502}
Evan Cheng0488db92007-09-25 01:57:46 +00008503
Evan Cheng370e5342008-12-03 08:38:43 +00008504// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008505static bool isX86LogicalCmp(SDValue Op) {
8506 unsigned Opc = Op.getNode()->getOpcode();
8507 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8508 return true;
8509 if (Op.getResNo() == 1 &&
8510 (Opc == X86ISD::ADD ||
8511 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008512 Opc == X86ISD::ADC ||
8513 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008514 Opc == X86ISD::SMUL ||
8515 Opc == X86ISD::UMUL ||
8516 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008517 Opc == X86ISD::DEC ||
8518 Opc == X86ISD::OR ||
8519 Opc == X86ISD::XOR ||
8520 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008521 return true;
8522
Chris Lattner9637d5b2010-12-05 07:49:54 +00008523 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8524 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008525
Dan Gohman076aee32009-03-04 19:44:21 +00008526 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008527}
8528
Chris Lattnera2b56002010-12-05 01:23:24 +00008529static bool isZero(SDValue V) {
8530 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8531 return C && C->isNullValue();
8532}
8533
Chris Lattner96908b12010-12-05 02:00:51 +00008534static bool isAllOnes(SDValue V) {
8535 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8536 return C && C->isAllOnesValue();
8537}
8538
Dan Gohmand858e902010-04-17 15:26:15 +00008539SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008540 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008541 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008542 SDValue Op1 = Op.getOperand(1);
8543 SDValue Op2 = Op.getOperand(2);
8544 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008545 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008546
Dan Gohman1a492952009-10-20 16:22:37 +00008547 if (Cond.getOpcode() == ISD::SETCC) {
8548 SDValue NewCond = LowerSETCC(Cond, DAG);
8549 if (NewCond.getNode())
8550 Cond = NewCond;
8551 }
Evan Cheng734503b2006-09-11 02:19:56 +00008552
Chris Lattnera2b56002010-12-05 01:23:24 +00008553 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008554 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008555 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008556 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008557 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008558 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8559 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008560 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008561
Chris Lattnera2b56002010-12-05 01:23:24 +00008562 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008563
8564 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008565 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8566 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008567
8568 SDValue CmpOp0 = Cmp.getOperand(0);
8569 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8570 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008571
Chris Lattner96908b12010-12-05 02:00:51 +00008572 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008573 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8574 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008575
Chris Lattner96908b12010-12-05 02:00:51 +00008576 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8577 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008578
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008579 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008580 if (N2C == 0 || !N2C->isNullValue())
8581 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8582 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008583 }
8584 }
8585
Chris Lattnera2b56002010-12-05 01:23:24 +00008586 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008587 if (Cond.getOpcode() == ISD::AND &&
8588 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8589 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008590 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008591 Cond = Cond.getOperand(0);
8592 }
8593
Evan Cheng3f41d662007-10-08 22:16:29 +00008594 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8595 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008596 unsigned CondOpcode = Cond.getOpcode();
8597 if (CondOpcode == X86ISD::SETCC ||
8598 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008599 CC = Cond.getOperand(0);
8600
Dan Gohman475871a2008-07-27 21:46:04 +00008601 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008602 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008603 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008604
Evan Cheng3f41d662007-10-08 22:16:29 +00008605 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008606 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008607 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008608 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Chris Lattnerd1980a52009-03-12 06:52:53 +00008610 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8611 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008612 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008613 addTest = false;
8614 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008615 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8616 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8617 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8618 Cond.getOperand(0).getValueType() != MVT::i8)) {
8619 SDValue LHS = Cond.getOperand(0);
8620 SDValue RHS = Cond.getOperand(1);
8621 unsigned X86Opcode;
8622 unsigned X86Cond;
8623 SDVTList VTs;
8624 switch (CondOpcode) {
8625 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8626 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8627 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8628 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8629 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8630 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8631 default: llvm_unreachable("unexpected overflowing operator");
8632 }
8633 if (CondOpcode == ISD::UMULO)
8634 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8635 MVT::i32);
8636 else
8637 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8638
8639 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8640
8641 if (CondOpcode == ISD::UMULO)
8642 Cond = X86Op.getValue(2);
8643 else
8644 Cond = X86Op.getValue(1);
8645
8646 CC = DAG.getConstant(X86Cond, MVT::i8);
8647 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008648 }
8649
8650 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008651 // Look pass the truncate.
8652 if (Cond.getOpcode() == ISD::TRUNCATE)
8653 Cond = Cond.getOperand(0);
8654
8655 // We know the result of AND is compared against zero. Try to match
8656 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008657 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008658 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008659 if (NewSetCC.getNode()) {
8660 CC = NewSetCC.getOperand(0);
8661 Cond = NewSetCC.getOperand(1);
8662 addTest = false;
8663 }
8664 }
8665 }
8666
8667 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008669 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008670 }
8671
Benjamin Kramere915ff32010-12-22 23:09:28 +00008672 // a < b ? -1 : 0 -> RES = ~setcc_carry
8673 // a < b ? 0 : -1 -> RES = setcc_carry
8674 // a >= b ? -1 : 0 -> RES = setcc_carry
8675 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8676 if (Cond.getOpcode() == X86ISD::CMP) {
8677 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8678
8679 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8680 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8681 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8682 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8683 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8684 return DAG.getNOT(DL, Res, Res.getValueType());
8685 return Res;
8686 }
8687 }
8688
Evan Cheng0488db92007-09-25 01:57:46 +00008689 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8690 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008691 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008692 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008693 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008694}
8695
Evan Cheng370e5342008-12-03 08:38:43 +00008696// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8697// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8698// from the AND / OR.
8699static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8700 Opc = Op.getOpcode();
8701 if (Opc != ISD::OR && Opc != ISD::AND)
8702 return false;
8703 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8704 Op.getOperand(0).hasOneUse() &&
8705 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8706 Op.getOperand(1).hasOneUse());
8707}
8708
Evan Cheng961d6d42009-02-02 08:19:07 +00008709// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8710// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008711static bool isXor1OfSetCC(SDValue Op) {
8712 if (Op.getOpcode() != ISD::XOR)
8713 return false;
8714 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8715 if (N1C && N1C->getAPIntValue() == 1) {
8716 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8717 Op.getOperand(0).hasOneUse();
8718 }
8719 return false;
8720}
8721
Dan Gohmand858e902010-04-17 15:26:15 +00008722SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008723 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008724 SDValue Chain = Op.getOperand(0);
8725 SDValue Cond = Op.getOperand(1);
8726 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008727 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008728 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008729 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008730
Dan Gohman1a492952009-10-20 16:22:37 +00008731 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008732 // Check for setcc([su]{add,sub,mul}o == 0).
8733 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8734 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8735 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8736 Cond.getOperand(0).getResNo() == 1 &&
8737 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8738 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8739 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8740 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8741 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8742 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8743 Inverted = true;
8744 Cond = Cond.getOperand(0);
8745 } else {
8746 SDValue NewCond = LowerSETCC(Cond, DAG);
8747 if (NewCond.getNode())
8748 Cond = NewCond;
8749 }
Dan Gohman1a492952009-10-20 16:22:37 +00008750 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008751#if 0
8752 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008753 else if (Cond.getOpcode() == X86ISD::ADD ||
8754 Cond.getOpcode() == X86ISD::SUB ||
8755 Cond.getOpcode() == X86ISD::SMUL ||
8756 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008757 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008758#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008759
Evan Chengad9c0a32009-12-15 00:53:42 +00008760 // Look pass (and (setcc_carry (cmp ...)), 1).
8761 if (Cond.getOpcode() == ISD::AND &&
8762 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8763 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008764 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008765 Cond = Cond.getOperand(0);
8766 }
8767
Evan Cheng3f41d662007-10-08 22:16:29 +00008768 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8769 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008770 unsigned CondOpcode = Cond.getOpcode();
8771 if (CondOpcode == X86ISD::SETCC ||
8772 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008773 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008774
Dan Gohman475871a2008-07-27 21:46:04 +00008775 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008776 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008777 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008778 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008779 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008780 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008781 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008782 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008783 default: break;
8784 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008785 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008786 // These can only come from an arithmetic instruction with overflow,
8787 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008788 Cond = Cond.getNode()->getOperand(1);
8789 addTest = false;
8790 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008791 }
Evan Cheng0488db92007-09-25 01:57:46 +00008792 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008793 }
8794 CondOpcode = Cond.getOpcode();
8795 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8796 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8797 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8798 Cond.getOperand(0).getValueType() != MVT::i8)) {
8799 SDValue LHS = Cond.getOperand(0);
8800 SDValue RHS = Cond.getOperand(1);
8801 unsigned X86Opcode;
8802 unsigned X86Cond;
8803 SDVTList VTs;
8804 switch (CondOpcode) {
8805 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8806 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8807 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8808 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8809 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8810 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8811 default: llvm_unreachable("unexpected overflowing operator");
8812 }
8813 if (Inverted)
8814 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8815 if (CondOpcode == ISD::UMULO)
8816 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8817 MVT::i32);
8818 else
8819 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8820
8821 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8822
8823 if (CondOpcode == ISD::UMULO)
8824 Cond = X86Op.getValue(2);
8825 else
8826 Cond = X86Op.getValue(1);
8827
8828 CC = DAG.getConstant(X86Cond, MVT::i8);
8829 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008830 } else {
8831 unsigned CondOpc;
8832 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8833 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008834 if (CondOpc == ISD::OR) {
8835 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8836 // two branches instead of an explicit OR instruction with a
8837 // separate test.
8838 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008839 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008840 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008841 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008842 Chain, Dest, CC, Cmp);
8843 CC = Cond.getOperand(1).getOperand(0);
8844 Cond = Cmp;
8845 addTest = false;
8846 }
8847 } else { // ISD::AND
8848 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8849 // two branches instead of an explicit AND instruction with a
8850 // separate test. However, we only do this if this block doesn't
8851 // have a fall-through edge, because this requires an explicit
8852 // jmp when the condition is false.
8853 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008854 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Op.getNode()->hasOneUse()) {
8856 X86::CondCode CCode =
8857 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8858 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008859 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008860 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008861 // Look for an unconditional branch following this conditional branch.
8862 // We need this because we need to reverse the successors in order
8863 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008864 if (User->getOpcode() == ISD::BR) {
8865 SDValue FalseBB = User->getOperand(1);
8866 SDNode *NewBR =
8867 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008868 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008869 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008870 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008871
Dale Johannesene4d209d2009-02-03 20:21:25 +00008872 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008873 Chain, Dest, CC, Cmp);
8874 X86::CondCode CCode =
8875 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8876 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008878 Cond = Cmp;
8879 addTest = false;
8880 }
8881 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008882 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008883 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8884 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8885 // It should be transformed during dag combiner except when the condition
8886 // is set by a arithmetics with overflow node.
8887 X86::CondCode CCode =
8888 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8889 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008890 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008891 Cond = Cond.getOperand(0).getOperand(1);
8892 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008893 } else if (Cond.getOpcode() == ISD::SETCC &&
8894 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8895 // For FCMP_OEQ, we can emit
8896 // two branches instead of an explicit AND instruction with a
8897 // separate test. However, we only do this if this block doesn't
8898 // have a fall-through edge, because this requires an explicit
8899 // jmp when the condition is false.
8900 if (Op.getNode()->hasOneUse()) {
8901 SDNode *User = *Op.getNode()->use_begin();
8902 // Look for an unconditional branch following this conditional branch.
8903 // We need this because we need to reverse the successors in order
8904 // to implement FCMP_OEQ.
8905 if (User->getOpcode() == ISD::BR) {
8906 SDValue FalseBB = User->getOperand(1);
8907 SDNode *NewBR =
8908 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8909 assert(NewBR == User);
8910 (void)NewBR;
8911 Dest = FalseBB;
8912
8913 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8914 Cond.getOperand(0), Cond.getOperand(1));
8915 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8916 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8917 Chain, Dest, CC, Cmp);
8918 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8919 Cond = Cmp;
8920 addTest = false;
8921 }
8922 }
8923 } else if (Cond.getOpcode() == ISD::SETCC &&
8924 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8925 // For FCMP_UNE, we can emit
8926 // two branches instead of an explicit AND instruction with a
8927 // separate test. However, we only do this if this block doesn't
8928 // have a fall-through edge, because this requires an explicit
8929 // jmp when the condition is false.
8930 if (Op.getNode()->hasOneUse()) {
8931 SDNode *User = *Op.getNode()->use_begin();
8932 // Look for an unconditional branch following this conditional branch.
8933 // We need this because we need to reverse the successors in order
8934 // to implement FCMP_UNE.
8935 if (User->getOpcode() == ISD::BR) {
8936 SDValue FalseBB = User->getOperand(1);
8937 SDNode *NewBR =
8938 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8939 assert(NewBR == User);
8940 (void)NewBR;
8941
8942 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8943 Cond.getOperand(0), Cond.getOperand(1));
8944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8945 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8946 Chain, Dest, CC, Cmp);
8947 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8948 Cond = Cmp;
8949 addTest = false;
8950 Dest = FalseBB;
8951 }
8952 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008953 }
Evan Cheng0488db92007-09-25 01:57:46 +00008954 }
8955
8956 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008957 // Look pass the truncate.
8958 if (Cond.getOpcode() == ISD::TRUNCATE)
8959 Cond = Cond.getOperand(0);
8960
8961 // We know the result of AND is compared against zero. Try to match
8962 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008963 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008964 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8965 if (NewSetCC.getNode()) {
8966 CC = NewSetCC.getOperand(0);
8967 Cond = NewSetCC.getOperand(1);
8968 addTest = false;
8969 }
8970 }
8971 }
8972
8973 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008974 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008975 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008976 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008977 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008978 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008979}
8980
Anton Korobeynikove060b532007-04-17 19:34:00 +00008981
8982// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8983// Calls to _alloca is needed to probe the stack when allocating more than 4k
8984// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8985// that the guard pages used by the OS virtual memory manager are allocated in
8986// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008987SDValue
8988X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008989 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008990 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008991 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008992 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008993 "are being used");
8994 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008995 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008996
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008997 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008998 SDValue Chain = Op.getOperand(0);
8999 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009000 // FIXME: Ensure alignment here
9001
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009002 bool Is64Bit = Subtarget->is64Bit();
9003 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009004
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009005 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009006 MachineFunction &MF = DAG.getMachineFunction();
9007 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009008
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 if (Is64Bit) {
9010 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009011 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009012 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9015 I != E; I++)
9016 if (I->hasNestAttr())
9017 report_fatal_error("Cannot use segmented stacks with functions that "
9018 "have nested arguments.");
9019 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009020
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009021 const TargetRegisterClass *AddrRegClass =
9022 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9023 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9024 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9025 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9026 DAG.getRegister(Vreg, SPTy));
9027 SDValue Ops1[2] = { Value, Chain };
9028 return DAG.getMergeValues(Ops1, 2, dl);
9029 } else {
9030 SDValue Flag;
9031 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009032
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009033 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9034 Flag = Chain.getValue(1);
9035 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009036
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009037 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9038 Flag = Chain.getValue(1);
9039
9040 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9041
9042 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9043 return DAG.getMergeValues(Ops1, 2, dl);
9044 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009045}
9046
Dan Gohmand858e902010-04-17 15:26:15 +00009047SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009048 MachineFunction &MF = DAG.getMachineFunction();
9049 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9050
Dan Gohman69de1932008-02-06 22:27:42 +00009051 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009052 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009053
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009054 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009055 // vastart just stores the address of the VarArgsFrameIndex slot into the
9056 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009057 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9058 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9060 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009061 }
9062
9063 // __va_list_tag:
9064 // gp_offset (0 - 6 * 8)
9065 // fp_offset (48 - 48 + 8 * 16)
9066 // overflow_arg_area (point to parameters coming in memory).
9067 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009068 SmallVector<SDValue, 8> MemOps;
9069 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009070 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009072 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9073 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009075 MemOps.push_back(Store);
9076
9077 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009079 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009080 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009081 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9082 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009084 MemOps.push_back(Store);
9085
9086 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009087 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009088 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009089 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9090 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009091 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9092 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009093 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009094 MemOps.push_back(Store);
9095
9096 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009097 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009099 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9100 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009101 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9102 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009103 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009104 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009105 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009106}
9107
Dan Gohmand858e902010-04-17 15:26:15 +00009108SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009109 assert(Subtarget->is64Bit() &&
9110 "LowerVAARG only handles 64-bit va_arg!");
9111 assert((Subtarget->isTargetLinux() ||
9112 Subtarget->isTargetDarwin()) &&
9113 "Unhandled target in LowerVAARG");
9114 assert(Op.getNode()->getNumOperands() == 4);
9115 SDValue Chain = Op.getOperand(0);
9116 SDValue SrcPtr = Op.getOperand(1);
9117 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9118 unsigned Align = Op.getConstantOperandVal(3);
9119 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009120
Dan Gohman320afb82010-10-12 18:00:49 +00009121 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009122 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009123 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9124 uint8_t ArgMode;
9125
9126 // Decide which area this value should be read from.
9127 // TODO: Implement the AMD64 ABI in its entirety. This simple
9128 // selection mechanism works only for the basic types.
9129 if (ArgVT == MVT::f80) {
9130 llvm_unreachable("va_arg for f80 not yet implemented");
9131 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9132 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9133 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9134 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9135 } else {
9136 llvm_unreachable("Unhandled argument type in LowerVAARG");
9137 }
9138
9139 if (ArgMode == 2) {
9140 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009141 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009142 !(DAG.getMachineFunction()
9143 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009144 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009145 }
9146
9147 // Insert VAARG_64 node into the DAG
9148 // VAARG_64 returns two values: Variable Argument Address, Chain
9149 SmallVector<SDValue, 11> InstOps;
9150 InstOps.push_back(Chain);
9151 InstOps.push_back(SrcPtr);
9152 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9153 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9154 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9155 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9156 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9157 VTs, &InstOps[0], InstOps.size(),
9158 MVT::i64,
9159 MachinePointerInfo(SV),
9160 /*Align=*/0,
9161 /*Volatile=*/false,
9162 /*ReadMem=*/true,
9163 /*WriteMem=*/true);
9164 Chain = VAARG.getValue(1);
9165
9166 // Load the next argument and return it
9167 return DAG.getLoad(ArgVT, dl,
9168 Chain,
9169 VAARG,
9170 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009171 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009172}
9173
Dan Gohmand858e902010-04-17 15:26:15 +00009174SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009175 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009176 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009177 SDValue Chain = Op.getOperand(0);
9178 SDValue DstPtr = Op.getOperand(1);
9179 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009180 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9181 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009182 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009183
Chris Lattnere72f2022010-09-21 05:40:29 +00009184 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009185 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009186 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009187 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009188}
9189
Craig Topper80e46362012-01-23 06:16:53 +00009190// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9191// may or may not be a constant. Takes immediate version of shift as input.
9192static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9193 SDValue SrcOp, SDValue ShAmt,
9194 SelectionDAG &DAG) {
9195 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9196
9197 if (isa<ConstantSDNode>(ShAmt)) {
9198 switch (Opc) {
9199 default: llvm_unreachable("Unknown target vector shift node");
9200 case X86ISD::VSHLI:
9201 case X86ISD::VSRLI:
9202 case X86ISD::VSRAI:
9203 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9204 }
9205 }
9206
9207 // Change opcode to non-immediate version
9208 switch (Opc) {
9209 default: llvm_unreachable("Unknown target vector shift node");
9210 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9211 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9212 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9213 }
9214
9215 // Need to build a vector containing shift amount
9216 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9217 SDValue ShOps[4];
9218 ShOps[0] = ShAmt;
9219 ShOps[1] = DAG.getConstant(0, MVT::i32);
9220 ShOps[2] = DAG.getUNDEF(MVT::i32);
9221 ShOps[3] = DAG.getUNDEF(MVT::i32);
9222 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9223 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9224 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9225}
9226
Dan Gohman475871a2008-07-27 21:46:04 +00009227SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009228X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009229 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009230 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009231 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009232 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009233 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 case Intrinsic::x86_sse_comieq_ss:
9235 case Intrinsic::x86_sse_comilt_ss:
9236 case Intrinsic::x86_sse_comile_ss:
9237 case Intrinsic::x86_sse_comigt_ss:
9238 case Intrinsic::x86_sse_comige_ss:
9239 case Intrinsic::x86_sse_comineq_ss:
9240 case Intrinsic::x86_sse_ucomieq_ss:
9241 case Intrinsic::x86_sse_ucomilt_ss:
9242 case Intrinsic::x86_sse_ucomile_ss:
9243 case Intrinsic::x86_sse_ucomigt_ss:
9244 case Intrinsic::x86_sse_ucomige_ss:
9245 case Intrinsic::x86_sse_ucomineq_ss:
9246 case Intrinsic::x86_sse2_comieq_sd:
9247 case Intrinsic::x86_sse2_comilt_sd:
9248 case Intrinsic::x86_sse2_comile_sd:
9249 case Intrinsic::x86_sse2_comigt_sd:
9250 case Intrinsic::x86_sse2_comige_sd:
9251 case Intrinsic::x86_sse2_comineq_sd:
9252 case Intrinsic::x86_sse2_ucomieq_sd:
9253 case Intrinsic::x86_sse2_ucomilt_sd:
9254 case Intrinsic::x86_sse2_ucomile_sd:
9255 case Intrinsic::x86_sse2_ucomigt_sd:
9256 case Intrinsic::x86_sse2_ucomige_sd:
9257 case Intrinsic::x86_sse2_ucomineq_sd: {
9258 unsigned Opc = 0;
9259 ISD::CondCode CC = ISD::SETCC_INVALID;
9260 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009261 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009262 case Intrinsic::x86_sse_comieq_ss:
9263 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::COMI;
9265 CC = ISD::SETEQ;
9266 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009267 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009268 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009269 Opc = X86ISD::COMI;
9270 CC = ISD::SETLT;
9271 break;
9272 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009273 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009274 Opc = X86ISD::COMI;
9275 CC = ISD::SETLE;
9276 break;
9277 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009278 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009279 Opc = X86ISD::COMI;
9280 CC = ISD::SETGT;
9281 break;
9282 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009283 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009284 Opc = X86ISD::COMI;
9285 CC = ISD::SETGE;
9286 break;
9287 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009288 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009289 Opc = X86ISD::COMI;
9290 CC = ISD::SETNE;
9291 break;
9292 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009293 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009294 Opc = X86ISD::UCOMI;
9295 CC = ISD::SETEQ;
9296 break;
9297 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009298 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009299 Opc = X86ISD::UCOMI;
9300 CC = ISD::SETLT;
9301 break;
9302 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009303 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009304 Opc = X86ISD::UCOMI;
9305 CC = ISD::SETLE;
9306 break;
9307 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009308 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009309 Opc = X86ISD::UCOMI;
9310 CC = ISD::SETGT;
9311 break;
9312 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009313 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009314 Opc = X86ISD::UCOMI;
9315 CC = ISD::SETGE;
9316 break;
9317 case Intrinsic::x86_sse_ucomineq_ss:
9318 case Intrinsic::x86_sse2_ucomineq_sd:
9319 Opc = X86ISD::UCOMI;
9320 CC = ISD::SETNE;
9321 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009322 }
Evan Cheng734503b2006-09-11 02:19:56 +00009323
Dan Gohman475871a2008-07-27 21:46:04 +00009324 SDValue LHS = Op.getOperand(1);
9325 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009326 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009327 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9329 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9330 DAG.getConstant(X86CC, MVT::i8), Cond);
9331 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009332 }
Craig Topper86c7c582012-01-30 01:10:15 +00009333 // XOP comparison intrinsics
9334 case Intrinsic::x86_xop_vpcomltb:
9335 case Intrinsic::x86_xop_vpcomltw:
9336 case Intrinsic::x86_xop_vpcomltd:
9337 case Intrinsic::x86_xop_vpcomltq:
9338 case Intrinsic::x86_xop_vpcomltub:
9339 case Intrinsic::x86_xop_vpcomltuw:
9340 case Intrinsic::x86_xop_vpcomltud:
9341 case Intrinsic::x86_xop_vpcomltuq:
9342 case Intrinsic::x86_xop_vpcomleb:
9343 case Intrinsic::x86_xop_vpcomlew:
9344 case Intrinsic::x86_xop_vpcomled:
9345 case Intrinsic::x86_xop_vpcomleq:
9346 case Intrinsic::x86_xop_vpcomleub:
9347 case Intrinsic::x86_xop_vpcomleuw:
9348 case Intrinsic::x86_xop_vpcomleud:
9349 case Intrinsic::x86_xop_vpcomleuq:
9350 case Intrinsic::x86_xop_vpcomgtb:
9351 case Intrinsic::x86_xop_vpcomgtw:
9352 case Intrinsic::x86_xop_vpcomgtd:
9353 case Intrinsic::x86_xop_vpcomgtq:
9354 case Intrinsic::x86_xop_vpcomgtub:
9355 case Intrinsic::x86_xop_vpcomgtuw:
9356 case Intrinsic::x86_xop_vpcomgtud:
9357 case Intrinsic::x86_xop_vpcomgtuq:
9358 case Intrinsic::x86_xop_vpcomgeb:
9359 case Intrinsic::x86_xop_vpcomgew:
9360 case Intrinsic::x86_xop_vpcomged:
9361 case Intrinsic::x86_xop_vpcomgeq:
9362 case Intrinsic::x86_xop_vpcomgeub:
9363 case Intrinsic::x86_xop_vpcomgeuw:
9364 case Intrinsic::x86_xop_vpcomgeud:
9365 case Intrinsic::x86_xop_vpcomgeuq:
9366 case Intrinsic::x86_xop_vpcomeqb:
9367 case Intrinsic::x86_xop_vpcomeqw:
9368 case Intrinsic::x86_xop_vpcomeqd:
9369 case Intrinsic::x86_xop_vpcomeqq:
9370 case Intrinsic::x86_xop_vpcomequb:
9371 case Intrinsic::x86_xop_vpcomequw:
9372 case Intrinsic::x86_xop_vpcomequd:
9373 case Intrinsic::x86_xop_vpcomequq:
9374 case Intrinsic::x86_xop_vpcomneb:
9375 case Intrinsic::x86_xop_vpcomnew:
9376 case Intrinsic::x86_xop_vpcomned:
9377 case Intrinsic::x86_xop_vpcomneq:
9378 case Intrinsic::x86_xop_vpcomneub:
9379 case Intrinsic::x86_xop_vpcomneuw:
9380 case Intrinsic::x86_xop_vpcomneud:
9381 case Intrinsic::x86_xop_vpcomneuq:
9382 case Intrinsic::x86_xop_vpcomfalseb:
9383 case Intrinsic::x86_xop_vpcomfalsew:
9384 case Intrinsic::x86_xop_vpcomfalsed:
9385 case Intrinsic::x86_xop_vpcomfalseq:
9386 case Intrinsic::x86_xop_vpcomfalseub:
9387 case Intrinsic::x86_xop_vpcomfalseuw:
9388 case Intrinsic::x86_xop_vpcomfalseud:
9389 case Intrinsic::x86_xop_vpcomfalseuq:
9390 case Intrinsic::x86_xop_vpcomtrueb:
9391 case Intrinsic::x86_xop_vpcomtruew:
9392 case Intrinsic::x86_xop_vpcomtrued:
9393 case Intrinsic::x86_xop_vpcomtrueq:
9394 case Intrinsic::x86_xop_vpcomtrueub:
9395 case Intrinsic::x86_xop_vpcomtrueuw:
9396 case Intrinsic::x86_xop_vpcomtrueud:
9397 case Intrinsic::x86_xop_vpcomtrueuq: {
9398 unsigned CC = 0;
9399 unsigned Opc = 0;
9400
9401 switch (IntNo) {
9402 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9403 case Intrinsic::x86_xop_vpcomltb:
9404 case Intrinsic::x86_xop_vpcomltw:
9405 case Intrinsic::x86_xop_vpcomltd:
9406 case Intrinsic::x86_xop_vpcomltq:
9407 CC = 0;
9408 Opc = X86ISD::VPCOM;
9409 break;
9410 case Intrinsic::x86_xop_vpcomltub:
9411 case Intrinsic::x86_xop_vpcomltuw:
9412 case Intrinsic::x86_xop_vpcomltud:
9413 case Intrinsic::x86_xop_vpcomltuq:
9414 CC = 0;
9415 Opc = X86ISD::VPCOMU;
9416 break;
9417 case Intrinsic::x86_xop_vpcomleb:
9418 case Intrinsic::x86_xop_vpcomlew:
9419 case Intrinsic::x86_xop_vpcomled:
9420 case Intrinsic::x86_xop_vpcomleq:
9421 CC = 1;
9422 Opc = X86ISD::VPCOM;
9423 break;
9424 case Intrinsic::x86_xop_vpcomleub:
9425 case Intrinsic::x86_xop_vpcomleuw:
9426 case Intrinsic::x86_xop_vpcomleud:
9427 case Intrinsic::x86_xop_vpcomleuq:
9428 CC = 1;
9429 Opc = X86ISD::VPCOMU;
9430 break;
9431 case Intrinsic::x86_xop_vpcomgtb:
9432 case Intrinsic::x86_xop_vpcomgtw:
9433 case Intrinsic::x86_xop_vpcomgtd:
9434 case Intrinsic::x86_xop_vpcomgtq:
9435 CC = 2;
9436 Opc = X86ISD::VPCOM;
9437 break;
9438 case Intrinsic::x86_xop_vpcomgtub:
9439 case Intrinsic::x86_xop_vpcomgtuw:
9440 case Intrinsic::x86_xop_vpcomgtud:
9441 case Intrinsic::x86_xop_vpcomgtuq:
9442 CC = 2;
9443 Opc = X86ISD::VPCOMU;
9444 break;
9445 case Intrinsic::x86_xop_vpcomgeb:
9446 case Intrinsic::x86_xop_vpcomgew:
9447 case Intrinsic::x86_xop_vpcomged:
9448 case Intrinsic::x86_xop_vpcomgeq:
9449 CC = 3;
9450 Opc = X86ISD::VPCOM;
9451 break;
9452 case Intrinsic::x86_xop_vpcomgeub:
9453 case Intrinsic::x86_xop_vpcomgeuw:
9454 case Intrinsic::x86_xop_vpcomgeud:
9455 case Intrinsic::x86_xop_vpcomgeuq:
9456 CC = 3;
9457 Opc = X86ISD::VPCOMU;
9458 break;
9459 case Intrinsic::x86_xop_vpcomeqb:
9460 case Intrinsic::x86_xop_vpcomeqw:
9461 case Intrinsic::x86_xop_vpcomeqd:
9462 case Intrinsic::x86_xop_vpcomeqq:
9463 CC = 4;
9464 Opc = X86ISD::VPCOM;
9465 break;
9466 case Intrinsic::x86_xop_vpcomequb:
9467 case Intrinsic::x86_xop_vpcomequw:
9468 case Intrinsic::x86_xop_vpcomequd:
9469 case Intrinsic::x86_xop_vpcomequq:
9470 CC = 4;
9471 Opc = X86ISD::VPCOMU;
9472 break;
9473 case Intrinsic::x86_xop_vpcomneb:
9474 case Intrinsic::x86_xop_vpcomnew:
9475 case Intrinsic::x86_xop_vpcomned:
9476 case Intrinsic::x86_xop_vpcomneq:
9477 CC = 5;
9478 Opc = X86ISD::VPCOM;
9479 break;
9480 case Intrinsic::x86_xop_vpcomneub:
9481 case Intrinsic::x86_xop_vpcomneuw:
9482 case Intrinsic::x86_xop_vpcomneud:
9483 case Intrinsic::x86_xop_vpcomneuq:
9484 CC = 5;
9485 Opc = X86ISD::VPCOMU;
9486 break;
9487 case Intrinsic::x86_xop_vpcomfalseb:
9488 case Intrinsic::x86_xop_vpcomfalsew:
9489 case Intrinsic::x86_xop_vpcomfalsed:
9490 case Intrinsic::x86_xop_vpcomfalseq:
9491 CC = 6;
9492 Opc = X86ISD::VPCOM;
9493 break;
9494 case Intrinsic::x86_xop_vpcomfalseub:
9495 case Intrinsic::x86_xop_vpcomfalseuw:
9496 case Intrinsic::x86_xop_vpcomfalseud:
9497 case Intrinsic::x86_xop_vpcomfalseuq:
9498 CC = 6;
9499 Opc = X86ISD::VPCOMU;
9500 break;
9501 case Intrinsic::x86_xop_vpcomtrueb:
9502 case Intrinsic::x86_xop_vpcomtruew:
9503 case Intrinsic::x86_xop_vpcomtrued:
9504 case Intrinsic::x86_xop_vpcomtrueq:
9505 CC = 7;
9506 Opc = X86ISD::VPCOM;
9507 break;
9508 case Intrinsic::x86_xop_vpcomtrueub:
9509 case Intrinsic::x86_xop_vpcomtrueuw:
9510 case Intrinsic::x86_xop_vpcomtrueud:
9511 case Intrinsic::x86_xop_vpcomtrueuq:
9512 CC = 7;
9513 Opc = X86ISD::VPCOMU;
9514 break;
9515 }
9516
9517 SDValue LHS = Op.getOperand(1);
9518 SDValue RHS = Op.getOperand(2);
9519 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9520 DAG.getConstant(CC, MVT::i8));
9521 }
9522
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009523 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009524 case Intrinsic::x86_sse2_pmulu_dq:
9525 case Intrinsic::x86_avx2_pmulu_dq:
9526 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9527 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009528 case Intrinsic::x86_sse3_hadd_ps:
9529 case Intrinsic::x86_sse3_hadd_pd:
9530 case Intrinsic::x86_avx_hadd_ps_256:
9531 case Intrinsic::x86_avx_hadd_pd_256:
9532 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9533 Op.getOperand(1), Op.getOperand(2));
9534 case Intrinsic::x86_sse3_hsub_ps:
9535 case Intrinsic::x86_sse3_hsub_pd:
9536 case Intrinsic::x86_avx_hsub_ps_256:
9537 case Intrinsic::x86_avx_hsub_pd_256:
9538 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9539 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009540 case Intrinsic::x86_ssse3_phadd_w_128:
9541 case Intrinsic::x86_ssse3_phadd_d_128:
9542 case Intrinsic::x86_avx2_phadd_w:
9543 case Intrinsic::x86_avx2_phadd_d:
9544 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9545 Op.getOperand(1), Op.getOperand(2));
9546 case Intrinsic::x86_ssse3_phsub_w_128:
9547 case Intrinsic::x86_ssse3_phsub_d_128:
9548 case Intrinsic::x86_avx2_phsub_w:
9549 case Intrinsic::x86_avx2_phsub_d:
9550 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9551 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009552 case Intrinsic::x86_avx2_psllv_d:
9553 case Intrinsic::x86_avx2_psllv_q:
9554 case Intrinsic::x86_avx2_psllv_d_256:
9555 case Intrinsic::x86_avx2_psllv_q_256:
9556 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9557 Op.getOperand(1), Op.getOperand(2));
9558 case Intrinsic::x86_avx2_psrlv_d:
9559 case Intrinsic::x86_avx2_psrlv_q:
9560 case Intrinsic::x86_avx2_psrlv_d_256:
9561 case Intrinsic::x86_avx2_psrlv_q_256:
9562 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9563 Op.getOperand(1), Op.getOperand(2));
9564 case Intrinsic::x86_avx2_psrav_d:
9565 case Intrinsic::x86_avx2_psrav_d_256:
9566 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009568 case Intrinsic::x86_ssse3_pshuf_b_128:
9569 case Intrinsic::x86_avx2_pshuf_b:
9570 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9571 Op.getOperand(1), Op.getOperand(2));
9572 case Intrinsic::x86_ssse3_psign_b_128:
9573 case Intrinsic::x86_ssse3_psign_w_128:
9574 case Intrinsic::x86_ssse3_psign_d_128:
9575 case Intrinsic::x86_avx2_psign_b:
9576 case Intrinsic::x86_avx2_psign_w:
9577 case Intrinsic::x86_avx2_psign_d:
9578 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9579 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009580 case Intrinsic::x86_sse41_insertps:
9581 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9582 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9583 case Intrinsic::x86_avx_vperm2f128_ps_256:
9584 case Intrinsic::x86_avx_vperm2f128_pd_256:
9585 case Intrinsic::x86_avx_vperm2f128_si_256:
9586 case Intrinsic::x86_avx2_vperm2i128:
9587 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9588 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009589 case Intrinsic::x86_avx2_permd:
9590 case Intrinsic::x86_avx2_permps:
9591 // Operands intentionally swapped. Mask is last operand to intrinsic,
9592 // but second operand for node/intruction.
9593 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9594 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009595
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009596 // ptest and testp intrinsics. The intrinsic these come from are designed to
9597 // return an integer value, not just an instruction so lower it to the ptest
9598 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009599 case Intrinsic::x86_sse41_ptestz:
9600 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009601 case Intrinsic::x86_sse41_ptestnzc:
9602 case Intrinsic::x86_avx_ptestz_256:
9603 case Intrinsic::x86_avx_ptestc_256:
9604 case Intrinsic::x86_avx_ptestnzc_256:
9605 case Intrinsic::x86_avx_vtestz_ps:
9606 case Intrinsic::x86_avx_vtestc_ps:
9607 case Intrinsic::x86_avx_vtestnzc_ps:
9608 case Intrinsic::x86_avx_vtestz_pd:
9609 case Intrinsic::x86_avx_vtestc_pd:
9610 case Intrinsic::x86_avx_vtestnzc_pd:
9611 case Intrinsic::x86_avx_vtestz_ps_256:
9612 case Intrinsic::x86_avx_vtestc_ps_256:
9613 case Intrinsic::x86_avx_vtestnzc_ps_256:
9614 case Intrinsic::x86_avx_vtestz_pd_256:
9615 case Intrinsic::x86_avx_vtestc_pd_256:
9616 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9617 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009618 unsigned X86CC = 0;
9619 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009620 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009621 case Intrinsic::x86_avx_vtestz_ps:
9622 case Intrinsic::x86_avx_vtestz_pd:
9623 case Intrinsic::x86_avx_vtestz_ps_256:
9624 case Intrinsic::x86_avx_vtestz_pd_256:
9625 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009626 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009627 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009628 // ZF = 1
9629 X86CC = X86::COND_E;
9630 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009631 case Intrinsic::x86_avx_vtestc_ps:
9632 case Intrinsic::x86_avx_vtestc_pd:
9633 case Intrinsic::x86_avx_vtestc_ps_256:
9634 case Intrinsic::x86_avx_vtestc_pd_256:
9635 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009636 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009637 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009638 // CF = 1
9639 X86CC = X86::COND_B;
9640 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009641 case Intrinsic::x86_avx_vtestnzc_ps:
9642 case Intrinsic::x86_avx_vtestnzc_pd:
9643 case Intrinsic::x86_avx_vtestnzc_ps_256:
9644 case Intrinsic::x86_avx_vtestnzc_pd_256:
9645 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009646 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009647 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009648 // ZF and CF = 0
9649 X86CC = X86::COND_A;
9650 break;
9651 }
Eric Christopherfd179292009-08-27 18:07:15 +00009652
Eric Christopher71c67532009-07-29 00:28:05 +00009653 SDValue LHS = Op.getOperand(1);
9654 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009655 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9656 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9658 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9659 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009660 }
Evan Cheng5759f972008-05-04 09:15:50 +00009661
Craig Topper80e46362012-01-23 06:16:53 +00009662 // SSE/AVX shift intrinsics
9663 case Intrinsic::x86_sse2_psll_w:
9664 case Intrinsic::x86_sse2_psll_d:
9665 case Intrinsic::x86_sse2_psll_q:
9666 case Intrinsic::x86_avx2_psll_w:
9667 case Intrinsic::x86_avx2_psll_d:
9668 case Intrinsic::x86_avx2_psll_q:
9669 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9670 Op.getOperand(1), Op.getOperand(2));
9671 case Intrinsic::x86_sse2_psrl_w:
9672 case Intrinsic::x86_sse2_psrl_d:
9673 case Intrinsic::x86_sse2_psrl_q:
9674 case Intrinsic::x86_avx2_psrl_w:
9675 case Intrinsic::x86_avx2_psrl_d:
9676 case Intrinsic::x86_avx2_psrl_q:
9677 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9678 Op.getOperand(1), Op.getOperand(2));
9679 case Intrinsic::x86_sse2_psra_w:
9680 case Intrinsic::x86_sse2_psra_d:
9681 case Intrinsic::x86_avx2_psra_w:
9682 case Intrinsic::x86_avx2_psra_d:
9683 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9684 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009685 case Intrinsic::x86_sse2_pslli_w:
9686 case Intrinsic::x86_sse2_pslli_d:
9687 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009688 case Intrinsic::x86_avx2_pslli_w:
9689 case Intrinsic::x86_avx2_pslli_d:
9690 case Intrinsic::x86_avx2_pslli_q:
9691 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9692 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009693 case Intrinsic::x86_sse2_psrli_w:
9694 case Intrinsic::x86_sse2_psrli_d:
9695 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009696 case Intrinsic::x86_avx2_psrli_w:
9697 case Intrinsic::x86_avx2_psrli_d:
9698 case Intrinsic::x86_avx2_psrli_q:
9699 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9700 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009701 case Intrinsic::x86_sse2_psrai_w:
9702 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009703 case Intrinsic::x86_avx2_psrai_w:
9704 case Intrinsic::x86_avx2_psrai_d:
9705 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9706 Op.getOperand(1), Op.getOperand(2), DAG);
9707 // Fix vector shift instructions where the last operand is a non-immediate
9708 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009709 case Intrinsic::x86_mmx_pslli_w:
9710 case Intrinsic::x86_mmx_pslli_d:
9711 case Intrinsic::x86_mmx_pslli_q:
9712 case Intrinsic::x86_mmx_psrli_w:
9713 case Intrinsic::x86_mmx_psrli_d:
9714 case Intrinsic::x86_mmx_psrli_q:
9715 case Intrinsic::x86_mmx_psrai_w:
9716 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009717 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009718 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009719 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009720
9721 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009722 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009723 case Intrinsic::x86_mmx_pslli_w:
9724 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009725 break;
Craig Topper80e46362012-01-23 06:16:53 +00009726 case Intrinsic::x86_mmx_pslli_d:
9727 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009728 break;
Craig Topper80e46362012-01-23 06:16:53 +00009729 case Intrinsic::x86_mmx_pslli_q:
9730 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009731 break;
Craig Topper80e46362012-01-23 06:16:53 +00009732 case Intrinsic::x86_mmx_psrli_w:
9733 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009734 break;
Craig Topper80e46362012-01-23 06:16:53 +00009735 case Intrinsic::x86_mmx_psrli_d:
9736 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009737 break;
Craig Topper80e46362012-01-23 06:16:53 +00009738 case Intrinsic::x86_mmx_psrli_q:
9739 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009740 break;
Craig Topper80e46362012-01-23 06:16:53 +00009741 case Intrinsic::x86_mmx_psrai_w:
9742 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009743 break;
Craig Topper80e46362012-01-23 06:16:53 +00009744 case Intrinsic::x86_mmx_psrai_d:
9745 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009746 break;
Craig Topper80e46362012-01-23 06:16:53 +00009747 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009748 }
Mon P Wangefa42202009-09-03 19:56:25 +00009749
9750 // The vector shift intrinsics with scalars uses 32b shift amounts but
9751 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9752 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009753 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9754 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009755// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009756
Owen Andersone50ed302009-08-10 22:56:29 +00009757 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009758 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009759 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009761 Op.getOperand(1), ShAmt);
9762 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009763 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009764}
Evan Cheng72261582005-12-20 06:22:03 +00009765
Dan Gohmand858e902010-04-17 15:26:15 +00009766SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9767 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009768 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9769 MFI->setReturnAddressIsTaken(true);
9770
Bill Wendling64e87322009-01-16 19:25:27 +00009771 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009772 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009773
9774 if (Depth > 0) {
9775 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9776 SDValue Offset =
9777 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009779 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009780 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009781 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009782 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009783 }
9784
9785 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009786 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009787 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009788 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009789}
9790
Dan Gohmand858e902010-04-17 15:26:15 +00009791SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009792 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9793 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009794
Owen Andersone50ed302009-08-10 22:56:29 +00009795 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009796 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009797 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9798 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009799 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009800 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009801 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9802 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009803 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009804 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009805}
9806
Dan Gohman475871a2008-07-27 21:46:04 +00009807SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009808 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009809 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009810}
9811
Dan Gohmand858e902010-04-17 15:26:15 +00009812SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009813 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009814 SDValue Chain = Op.getOperand(0);
9815 SDValue Offset = Op.getOperand(1);
9816 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009817 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009818
Dan Gohmand8816272010-08-11 18:14:00 +00009819 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9820 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9821 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009822 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009823
Dan Gohmand8816272010-08-11 18:14:00 +00009824 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9825 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009826 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009827 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9828 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009829 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009830 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009831
Dale Johannesene4d209d2009-02-03 20:21:25 +00009832 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009833 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009834 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009835}
9836
Duncan Sands4a544a72011-09-06 13:37:06 +00009837SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9838 SelectionDAG &DAG) const {
9839 return Op.getOperand(0);
9840}
9841
9842SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9843 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009844 SDValue Root = Op.getOperand(0);
9845 SDValue Trmp = Op.getOperand(1); // trampoline
9846 SDValue FPtr = Op.getOperand(2); // nested function
9847 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009848 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849
Dan Gohman69de1932008-02-06 22:27:42 +00009850 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851
9852 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009853 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009854
9855 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009856 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9857 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009858
Evan Cheng0e6a0522011-07-18 20:57:22 +00009859 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9860 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009861
9862 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9863
9864 // Load the pointer to the nested function into R11.
9865 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009866 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009867 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009868 Addr, MachinePointerInfo(TrmpAddr),
9869 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009870
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9872 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9874 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009875 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009876
9877 // Load the 'nest' parameter value into R10.
9878 // R10 is specified in X86CallingConv.td
9879 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009880 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9881 DAG.getConstant(10, MVT::i64));
9882 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009883 Addr, MachinePointerInfo(TrmpAddr, 10),
9884 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009885
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9887 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009888 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9889 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009890 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009891
9892 // Jump to the nested function.
9893 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9895 DAG.getConstant(20, MVT::i64));
9896 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009897 Addr, MachinePointerInfo(TrmpAddr, 20),
9898 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009899
9900 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9902 DAG.getConstant(22, MVT::i64));
9903 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009904 MachinePointerInfo(TrmpAddr, 22),
9905 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009906
Duncan Sands4a544a72011-09-06 13:37:06 +00009907 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009908 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009909 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009910 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009911 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009912 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009913
9914 switch (CC) {
9915 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009916 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918 case CallingConv::X86_StdCall: {
9919 // Pass 'nest' parameter in ECX.
9920 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009921 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009922
9923 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009924 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009925 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009926
Chris Lattner58d74912008-03-12 17:45:29 +00009927 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009928 unsigned InRegCount = 0;
9929 unsigned Idx = 1;
9930
9931 for (FunctionType::param_iterator I = FTy->param_begin(),
9932 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009933 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009934 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009935 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009936
9937 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009938 report_fatal_error("Nest register in use - reduce number of inreg"
9939 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009940 }
9941 }
9942 break;
9943 }
9944 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009945 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009946 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009947 // Pass 'nest' parameter in EAX.
9948 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009949 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009950 break;
9951 }
9952
Dan Gohman475871a2008-07-27 21:46:04 +00009953 SDValue OutChains[4];
9954 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955
Owen Anderson825b72b2009-08-11 20:47:22 +00009956 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9957 DAG.getConstant(10, MVT::i32));
9958 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009959
Chris Lattnera62fe662010-02-05 19:20:30 +00009960 // This is storing the opcode for MOV32ri.
9961 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009962 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009963 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009965 Trmp, MachinePointerInfo(TrmpAddr),
9966 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9969 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009970 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9971 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009972 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009973
Chris Lattnera62fe662010-02-05 19:20:30 +00009974 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9976 DAG.getConstant(5, MVT::i32));
9977 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009978 MachinePointerInfo(TrmpAddr, 5),
9979 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009980
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9982 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009983 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9984 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009985 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009986
Duncan Sands4a544a72011-09-06 13:37:06 +00009987 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988 }
9989}
9990
Dan Gohmand858e902010-04-17 15:26:15 +00009991SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9992 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009993 /*
9994 The rounding mode is in bits 11:10 of FPSR, and has the following
9995 settings:
9996 00 Round to nearest
9997 01 Round to -inf
9998 10 Round to +inf
9999 11 Round to 0
10000
10001 FLT_ROUNDS, on the other hand, expects the following:
10002 -1 Undefined
10003 0 Round to 0
10004 1 Round to nearest
10005 2 Round to +inf
10006 3 Round to -inf
10007
10008 To perform the conversion, we do:
10009 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10010 */
10011
10012 MachineFunction &MF = DAG.getMachineFunction();
10013 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010014 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010015 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010016 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010017 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010018
10019 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010020 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010021 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010022
Michael J. Spencerec38de22010-10-10 22:04:20 +000010023
Chris Lattner2156b792010-09-22 01:11:26 +000010024 MachineMemOperand *MMO =
10025 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10026 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010027
Chris Lattner2156b792010-09-22 01:11:26 +000010028 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10029 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10030 DAG.getVTList(MVT::Other),
10031 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010032
10033 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010034 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010035 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010036
10037 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010038 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010039 DAG.getNode(ISD::SRL, DL, MVT::i16,
10040 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010041 CWD, DAG.getConstant(0x800, MVT::i16)),
10042 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010043 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010044 DAG.getNode(ISD::SRL, DL, MVT::i16,
10045 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 CWD, DAG.getConstant(0x400, MVT::i16)),
10047 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010048
Dan Gohman475871a2008-07-27 21:46:04 +000010049 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010050 DAG.getNode(ISD::AND, DL, MVT::i16,
10051 DAG.getNode(ISD::ADD, DL, MVT::i16,
10052 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 DAG.getConstant(1, MVT::i16)),
10054 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010055
10056
Duncan Sands83ec4b62008-06-06 12:08:01 +000010057 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010058 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010059}
10060
Dan Gohmand858e902010-04-17 15:26:15 +000010061SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010062 EVT VT = Op.getValueType();
10063 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010064 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010065 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010066
10067 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010069 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010071 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010072 }
Evan Cheng18efe262007-12-14 02:13:44 +000010073
Evan Cheng152804e2007-12-14 08:30:15 +000010074 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010076 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010077
10078 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010079 SDValue Ops[] = {
10080 Op,
10081 DAG.getConstant(NumBits+NumBits-1, OpVT),
10082 DAG.getConstant(X86::COND_E, MVT::i8),
10083 Op.getValue(1)
10084 };
10085 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010086
10087 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010088 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010089
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 if (VT == MVT::i8)
10091 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010092 return Op;
10093}
10094
Chandler Carruthacc068e2011-12-24 10:55:54 +000010095SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10096 SelectionDAG &DAG) const {
10097 EVT VT = Op.getValueType();
10098 EVT OpVT = VT;
10099 unsigned NumBits = VT.getSizeInBits();
10100 DebugLoc dl = Op.getDebugLoc();
10101
10102 Op = Op.getOperand(0);
10103 if (VT == MVT::i8) {
10104 // Zero extend to i32 since there is not an i8 bsr.
10105 OpVT = MVT::i32;
10106 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10107 }
10108
10109 // Issue a bsr (scan bits in reverse).
10110 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10111 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10112
10113 // And xor with NumBits-1.
10114 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10115
10116 if (VT == MVT::i8)
10117 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10118 return Op;
10119}
10120
Dan Gohmand858e902010-04-17 15:26:15 +000010121SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010122 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010123 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010124 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010125 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010126
10127 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010128 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010129 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010130
10131 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010132 SDValue Ops[] = {
10133 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010134 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010135 DAG.getConstant(X86::COND_E, MVT::i8),
10136 Op.getValue(1)
10137 };
Chandler Carruth77821022011-12-24 12:12:34 +000010138 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010139}
10140
Craig Topper13894fa2011-08-24 06:14:18 +000010141// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10142// ones, and then concatenate the result back.
10143static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010144 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010145
10146 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10147 "Unsupported value type for operation");
10148
10149 int NumElems = VT.getVectorNumElements();
10150 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010151
10152 // Extract the LHS vectors
10153 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010154 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10155 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010156
10157 // Extract the RHS vectors
10158 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010159 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10160 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010161
10162 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10163 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10164
10165 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10166 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10167 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10168}
10169
10170SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10171 assert(Op.getValueType().getSizeInBits() == 256 &&
10172 Op.getValueType().isInteger() &&
10173 "Only handle AVX 256-bit vector integer operation");
10174 return Lower256IntArith(Op, DAG);
10175}
10176
10177SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10178 assert(Op.getValueType().getSizeInBits() == 256 &&
10179 Op.getValueType().isInteger() &&
10180 "Only handle AVX 256-bit vector integer operation");
10181 return Lower256IntArith(Op, DAG);
10182}
10183
10184SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10185 EVT VT = Op.getValueType();
10186
10187 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010188 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010189 return Lower256IntArith(Op, DAG);
10190
Craig Topper5b209e82012-02-05 03:14:49 +000010191 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10192 "Only know how to lower V2I64/V4I64 multiply");
10193
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010194 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010195
Craig Topper5b209e82012-02-05 03:14:49 +000010196 // Ahi = psrlqi(a, 32);
10197 // Bhi = psrlqi(b, 32);
10198 //
10199 // AloBlo = pmuludq(a, b);
10200 // AloBhi = pmuludq(a, Bhi);
10201 // AhiBlo = pmuludq(Ahi, b);
10202
10203 // AloBhi = psllqi(AloBhi, 32);
10204 // AhiBlo = psllqi(AhiBlo, 32);
10205 // return AloBlo + AloBhi + AhiBlo;
10206
Craig Topperaaa643c2011-11-09 07:28:55 +000010207 SDValue A = Op.getOperand(0);
10208 SDValue B = Op.getOperand(1);
10209
Craig Topper5b209e82012-02-05 03:14:49 +000010210 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010211
Craig Topper5b209e82012-02-05 03:14:49 +000010212 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10213 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010214
Craig Topper5b209e82012-02-05 03:14:49 +000010215 // Bit cast to 32-bit vectors for MULUDQ
10216 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10217 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10218 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10219 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10220 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010221
Craig Topper5b209e82012-02-05 03:14:49 +000010222 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10223 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10224 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010225
Craig Topper5b209e82012-02-05 03:14:49 +000010226 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10227 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010228
Dale Johannesene4d209d2009-02-03 20:21:25 +000010229 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010230 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010231}
10232
Nadav Rotem43012222011-05-11 08:12:09 +000010233SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10234
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010235 EVT VT = Op.getValueType();
10236 DebugLoc dl = Op.getDebugLoc();
10237 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010238 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010239 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010240
Craig Topper1accb7e2012-01-10 06:54:16 +000010241 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010242 return SDValue();
10243
Nadav Rotem43012222011-05-11 08:12:09 +000010244 // Optimize shl/srl/sra with constant shift amount.
10245 if (isSplatVector(Amt.getNode())) {
10246 SDValue SclrAmt = Amt->getOperand(0);
10247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10248 uint64_t ShiftAmt = C->getZExtValue();
10249
Craig Toppered2e13d2012-01-22 19:15:14 +000010250 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10251 (Subtarget->hasAVX2() &&
10252 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10253 if (Op.getOpcode() == ISD::SHL)
10254 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10255 DAG.getConstant(ShiftAmt, MVT::i32));
10256 if (Op.getOpcode() == ISD::SRL)
10257 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10258 DAG.getConstant(ShiftAmt, MVT::i32));
10259 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10260 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10261 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010262 }
10263
Craig Toppered2e13d2012-01-22 19:15:14 +000010264 if (VT == MVT::v16i8) {
10265 if (Op.getOpcode() == ISD::SHL) {
10266 // Make a large shift.
10267 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10268 DAG.getConstant(ShiftAmt, MVT::i32));
10269 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10270 // Zero out the rightmost bits.
10271 SmallVector<SDValue, 16> V(16,
10272 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10273 MVT::i8));
10274 return DAG.getNode(ISD::AND, dl, VT, SHL,
10275 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010276 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010277 if (Op.getOpcode() == ISD::SRL) {
10278 // Make a large shift.
10279 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10280 DAG.getConstant(ShiftAmt, MVT::i32));
10281 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10282 // Zero out the leftmost bits.
10283 SmallVector<SDValue, 16> V(16,
10284 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10285 MVT::i8));
10286 return DAG.getNode(ISD::AND, dl, VT, SRL,
10287 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10288 }
10289 if (Op.getOpcode() == ISD::SRA) {
10290 if (ShiftAmt == 7) {
10291 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010292 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010293 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010294 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010295
Craig Toppered2e13d2012-01-22 19:15:14 +000010296 // R s>> a === ((R u>> a) ^ m) - m
10297 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10298 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10299 MVT::i8));
10300 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10301 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10302 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10303 return Res;
10304 }
Craig Topper731dfd02012-04-23 03:42:40 +000010305 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010306 }
Craig Topper46154eb2011-11-11 07:39:23 +000010307
Craig Topper0d86d462011-11-20 00:12:05 +000010308 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10309 if (Op.getOpcode() == ISD::SHL) {
10310 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010311 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10312 DAG.getConstant(ShiftAmt, MVT::i32));
10313 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010314 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010315 SmallVector<SDValue, 32> V(32,
10316 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10317 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010318 return DAG.getNode(ISD::AND, dl, VT, SHL,
10319 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010320 }
Craig Topper0d86d462011-11-20 00:12:05 +000010321 if (Op.getOpcode() == ISD::SRL) {
10322 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010323 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10324 DAG.getConstant(ShiftAmt, MVT::i32));
10325 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010326 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 SmallVector<SDValue, 32> V(32,
10328 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10329 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010330 return DAG.getNode(ISD::AND, dl, VT, SRL,
10331 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10332 }
10333 if (Op.getOpcode() == ISD::SRA) {
10334 if (ShiftAmt == 7) {
10335 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010336 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010337 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010338 }
10339
10340 // R s>> a === ((R u>> a) ^ m) - m
10341 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10342 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10343 MVT::i8));
10344 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10345 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10346 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10347 return Res;
10348 }
Craig Topper731dfd02012-04-23 03:42:40 +000010349 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010350 }
Nadav Rotem43012222011-05-11 08:12:09 +000010351 }
10352 }
10353
10354 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010355 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010356 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10357 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010358
Chris Lattner7302d802012-02-06 21:56:39 +000010359 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10360 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010361 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10362 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010363 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010364 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010365
10366 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010367 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010368 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10369 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10370 }
Nadav Rotem43012222011-05-11 08:12:09 +000010371 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010372 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010373
Nate Begeman51409212010-07-28 00:21:48 +000010374 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010375 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10376 DAG.getConstant(5, MVT::i32));
10377 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010378
Lang Hames8b99c1e2011-12-17 01:08:46 +000010379 // Turn 'a' into a mask suitable for VSELECT
10380 SDValue VSelM = DAG.getConstant(0x80, VT);
10381 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010382 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010383
Lang Hames8b99c1e2011-12-17 01:08:46 +000010384 SDValue CM1 = DAG.getConstant(0x0f, VT);
10385 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010386
Lang Hames8b99c1e2011-12-17 01:08:46 +000010387 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10388 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010389 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10390 DAG.getConstant(4, MVT::i32), DAG);
10391 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010392 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10393
Nate Begeman51409212010-07-28 00:21:48 +000010394 // a += a
10395 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010396 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010397 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010398
Lang Hames8b99c1e2011-12-17 01:08:46 +000010399 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10400 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010401 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10402 DAG.getConstant(2, MVT::i32), DAG);
10403 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010404 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10405
Nate Begeman51409212010-07-28 00:21:48 +000010406 // a += a
10407 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010408 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010409 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010410
Lang Hames8b99c1e2011-12-17 01:08:46 +000010411 // return VSELECT(r, r+r, a);
10412 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010413 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010414 return R;
10415 }
Craig Topper46154eb2011-11-11 07:39:23 +000010416
10417 // Decompose 256-bit shifts into smaller 128-bit shifts.
10418 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010419 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010420 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10421 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10422
10423 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010424 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10425 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010426
10427 // Recreate the shift amount vectors
10428 SDValue Amt1, Amt2;
10429 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10430 // Constant shift amount
10431 SmallVector<SDValue, 4> Amt1Csts;
10432 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010433 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010434 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010435 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010436 Amt2Csts.push_back(Amt->getOperand(i));
10437
10438 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10439 &Amt1Csts[0], NumElems/2);
10440 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10441 &Amt2Csts[0], NumElems/2);
10442 } else {
10443 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010444 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10445 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010446 }
10447
10448 // Issue new vector shifts for the smaller types
10449 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10450 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10451
10452 // Concatenate the result back
10453 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10454 }
10455
Nate Begeman51409212010-07-28 00:21:48 +000010456 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010457}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010458
Dan Gohmand858e902010-04-17 15:26:15 +000010459SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010460 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10461 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010462 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10463 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010464 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010465 SDValue LHS = N->getOperand(0);
10466 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010467 unsigned BaseOp = 0;
10468 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010469 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010470 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010471 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010472 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010473 // A subtract of one will be selected as a INC. Note that INC doesn't
10474 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010475 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10476 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010477 BaseOp = X86ISD::INC;
10478 Cond = X86::COND_O;
10479 break;
10480 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010481 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010482 Cond = X86::COND_O;
10483 break;
10484 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010485 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010486 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010487 break;
10488 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010489 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10490 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10492 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010493 BaseOp = X86ISD::DEC;
10494 Cond = X86::COND_O;
10495 break;
10496 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010497 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010498 Cond = X86::COND_O;
10499 break;
10500 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010501 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010502 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010503 break;
10504 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010505 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010506 Cond = X86::COND_O;
10507 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010508 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10509 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10510 MVT::i32);
10511 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010512
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010513 SDValue SetCC =
10514 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10515 DAG.getConstant(X86::COND_O, MVT::i32),
10516 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010517
Dan Gohman6e5fda22011-07-22 18:45:15 +000010518 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010519 }
Bill Wendling74c37652008-12-09 22:08:41 +000010520 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010521
Bill Wendling61edeb52008-12-02 01:06:39 +000010522 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010523 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010524 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010525
Bill Wendling61edeb52008-12-02 01:06:39 +000010526 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010527 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10528 DAG.getConstant(Cond, MVT::i32),
10529 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010530
Dan Gohman6e5fda22011-07-22 18:45:15 +000010531 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010532}
10533
Chad Rosier30450e82011-12-22 22:35:21 +000010534SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10535 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010536 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010537 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10538 EVT VT = Op.getValueType();
10539
Craig Toppered2e13d2012-01-22 19:15:14 +000010540 if (!Subtarget->hasSSE2() || !VT.isVector())
10541 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010542
Craig Toppered2e13d2012-01-22 19:15:14 +000010543 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10544 ExtraVT.getScalarType().getSizeInBits();
10545 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10546
10547 switch (VT.getSimpleVT().SimpleTy) {
10548 default: return SDValue();
10549 case MVT::v8i32:
10550 case MVT::v16i16:
10551 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010552 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010553 if (!Subtarget->hasAVX2()) {
10554 // needs to be split
10555 int NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010556
Craig Toppered2e13d2012-01-22 19:15:14 +000010557 // Extract the LHS vectors
10558 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010559 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10560 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010561
Craig Toppered2e13d2012-01-22 19:15:14 +000010562 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10563 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010564
Craig Toppered2e13d2012-01-22 19:15:14 +000010565 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10566 int ExtraNumElems = ExtraVT.getVectorNumElements();
10567 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10568 ExtraNumElems/2);
10569 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010570
Craig Toppered2e13d2012-01-22 19:15:14 +000010571 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10572 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010573
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10575 }
10576 // fall through
10577 case MVT::v4i32:
10578 case MVT::v8i16: {
10579 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10580 Op.getOperand(0), ShAmt, DAG);
10581 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010582 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010583 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010584}
10585
10586
Eric Christopher9a9d2752010-07-22 02:48:34 +000010587SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10588 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010589
Eric Christopher77ed1352011-07-08 00:04:56 +000010590 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10591 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010592 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010593 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010594 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010595 SDValue Ops[] = {
10596 DAG.getRegister(X86::ESP, MVT::i32), // Base
10597 DAG.getTargetConstant(1, MVT::i8), // Scale
10598 DAG.getRegister(0, MVT::i32), // Index
10599 DAG.getTargetConstant(0, MVT::i32), // Disp
10600 DAG.getRegister(0, MVT::i32), // Segment.
10601 Zero,
10602 Chain
10603 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010604 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010605 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10606 array_lengthof(Ops));
10607 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010608 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010609
Eric Christopher9a9d2752010-07-22 02:48:34 +000010610 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010611 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010612 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010613
Chris Lattner132929a2010-08-14 17:26:09 +000010614 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10615 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10616 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10617 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010618
Chris Lattner132929a2010-08-14 17:26:09 +000010619 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10620 if (!Op1 && !Op2 && !Op3 && Op4)
10621 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010622
Chris Lattner132929a2010-08-14 17:26:09 +000010623 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10624 if (Op1 && !Op2 && !Op3 && !Op4)
10625 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010626
10627 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010628 // (MFENCE)>;
10629 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010630}
10631
Eli Friedman14648462011-07-27 22:21:52 +000010632SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10633 SelectionDAG &DAG) const {
10634 DebugLoc dl = Op.getDebugLoc();
10635 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10636 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10637 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10638 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10639
10640 // The only fence that needs an instruction is a sequentially-consistent
10641 // cross-thread fence.
10642 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10643 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10644 // no-sse2). There isn't any reason to disable it if the target processor
10645 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010646 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010647 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10648
10649 SDValue Chain = Op.getOperand(0);
10650 SDValue Zero = DAG.getConstant(0, MVT::i32);
10651 SDValue Ops[] = {
10652 DAG.getRegister(X86::ESP, MVT::i32), // Base
10653 DAG.getTargetConstant(1, MVT::i8), // Scale
10654 DAG.getRegister(0, MVT::i32), // Index
10655 DAG.getTargetConstant(0, MVT::i32), // Disp
10656 DAG.getRegister(0, MVT::i32), // Segment.
10657 Zero,
10658 Chain
10659 };
10660 SDNode *Res =
10661 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10662 array_lengthof(Ops));
10663 return SDValue(Res, 0);
10664 }
10665
10666 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10667 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10668}
10669
10670
Dan Gohmand858e902010-04-17 15:26:15 +000010671SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010672 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010673 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010674 unsigned Reg = 0;
10675 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010676 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010677 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010678 case MVT::i8: Reg = X86::AL; size = 1; break;
10679 case MVT::i16: Reg = X86::AX; size = 2; break;
10680 case MVT::i32: Reg = X86::EAX; size = 4; break;
10681 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010682 assert(Subtarget->is64Bit() && "Node not type legal!");
10683 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010684 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010685 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010686 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010687 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010688 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010689 Op.getOperand(1),
10690 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010691 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010692 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010693 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010694 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10695 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10696 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010697 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010698 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010699 return cpOut;
10700}
10701
Duncan Sands1607f052008-12-01 11:39:25 +000010702SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010703 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010704 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010705 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010706 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010707 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010708 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010709 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10710 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010711 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010712 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10713 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010714 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010715 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010716 rdx.getValue(1)
10717 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010718 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010719}
10720
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010721SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010722 SelectionDAG &DAG) const {
10723 EVT SrcVT = Op.getOperand(0).getValueType();
10724 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010725 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010726 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010727 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010728 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010729 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010730 // i64 <=> MMX conversions are Legal.
10731 if (SrcVT==MVT::i64 && DstVT.isVector())
10732 return Op;
10733 if (DstVT==MVT::i64 && SrcVT.isVector())
10734 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010735 // MMX <=> MMX conversions are Legal.
10736 if (SrcVT.isVector() && DstVT.isVector())
10737 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010738 // All other conversions need to be expanded.
10739 return SDValue();
10740}
Chris Lattner5b856542010-12-20 00:59:46 +000010741
Dan Gohmand858e902010-04-17 15:26:15 +000010742SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010743 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010744 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010745 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010746 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010747 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010748 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010749 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010750 Node->getOperand(0),
10751 Node->getOperand(1), negOp,
10752 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010753 cast<AtomicSDNode>(Node)->getAlignment(),
10754 cast<AtomicSDNode>(Node)->getOrdering(),
10755 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010756}
10757
Eli Friedman327236c2011-08-24 20:50:09 +000010758static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10759 SDNode *Node = Op.getNode();
10760 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010761 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010762
10763 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010764 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10765 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10766 // (The only way to get a 16-byte store is cmpxchg16b)
10767 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10768 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10769 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010770 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10771 cast<AtomicSDNode>(Node)->getMemoryVT(),
10772 Node->getOperand(0),
10773 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010774 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010775 cast<AtomicSDNode>(Node)->getOrdering(),
10776 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010777 return Swap.getValue(1);
10778 }
10779 // Other atomic stores have a simple pattern.
10780 return Op;
10781}
10782
Chris Lattner5b856542010-12-20 00:59:46 +000010783static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10784 EVT VT = Op.getNode()->getValueType(0);
10785
10786 // Let legalize expand this if it isn't a legal type yet.
10787 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10788 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010789
Chris Lattner5b856542010-12-20 00:59:46 +000010790 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010791
Chris Lattner5b856542010-12-20 00:59:46 +000010792 unsigned Opc;
10793 bool ExtraOp = false;
10794 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010795 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010796 case ISD::ADDC: Opc = X86ISD::ADD; break;
10797 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10798 case ISD::SUBC: Opc = X86ISD::SUB; break;
10799 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10800 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010801
Chris Lattner5b856542010-12-20 00:59:46 +000010802 if (!ExtraOp)
10803 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10804 Op.getOperand(1));
10805 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10806 Op.getOperand(1), Op.getOperand(2));
10807}
10808
Evan Cheng0db9fe62006-04-25 20:13:52 +000010809/// LowerOperation - Provide custom lowering hooks for some operations.
10810///
Dan Gohmand858e902010-04-17 15:26:15 +000010811SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010812 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010813 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010814 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010815 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010816 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010817 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10818 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010819 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010820 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010821 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010822 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10823 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10824 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010825 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010826 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10828 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10829 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010830 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010831 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010832 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010833 case ISD::SHL_PARTS:
10834 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010835 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010836 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010837 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010838 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010839 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010840 case ISD::FABS: return LowerFABS(Op, DAG);
10841 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010842 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010843 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010844 case ISD::SETCC: return LowerSETCC(Op, DAG);
10845 case ISD::SELECT: return LowerSELECT(Op, DAG);
10846 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010847 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010849 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010850 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010852 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10853 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010854 case ISD::FRAME_TO_ARGS_OFFSET:
10855 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010856 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010857 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010858 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10859 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010860 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010861 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010862 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010863 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010864 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010865 case ISD::SRA:
10866 case ISD::SRL:
10867 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010868 case ISD::SADDO:
10869 case ISD::UADDO:
10870 case ISD::SSUBO:
10871 case ISD::USUBO:
10872 case ISD::SMULO:
10873 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010874 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010875 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010876 case ISD::ADDC:
10877 case ISD::ADDE:
10878 case ISD::SUBC:
10879 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010880 case ISD::ADD: return LowerADD(Op, DAG);
10881 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010882 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010883}
10884
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010885static void ReplaceATOMIC_LOAD(SDNode *Node,
10886 SmallVectorImpl<SDValue> &Results,
10887 SelectionDAG &DAG) {
10888 DebugLoc dl = Node->getDebugLoc();
10889 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10890
10891 // Convert wide load -> cmpxchg8b/cmpxchg16b
10892 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10893 // (The only way to get a 16-byte load is cmpxchg16b)
10894 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010895 SDValue Zero = DAG.getConstant(0, VT);
10896 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010897 Node->getOperand(0),
10898 Node->getOperand(1), Zero, Zero,
10899 cast<AtomicSDNode>(Node)->getMemOperand(),
10900 cast<AtomicSDNode>(Node)->getOrdering(),
10901 cast<AtomicSDNode>(Node)->getSynchScope());
10902 Results.push_back(Swap.getValue(0));
10903 Results.push_back(Swap.getValue(1));
10904}
10905
Duncan Sands1607f052008-12-01 11:39:25 +000010906void X86TargetLowering::
10907ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010908 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010909 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010910 assert (Node->getValueType(0) == MVT::i64 &&
10911 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010912
10913 SDValue Chain = Node->getOperand(0);
10914 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010915 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010916 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010917 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010918 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010919 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010920 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010921 SDValue Result =
10922 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10923 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010924 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010926 Results.push_back(Result.getValue(2));
10927}
10928
Duncan Sands126d9072008-07-04 11:47:58 +000010929/// ReplaceNodeResults - Replace a node with an illegal result type
10930/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010931void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10932 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010933 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010934 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010935 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010936 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010937 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010938 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010939 case ISD::ADDC:
10940 case ISD::ADDE:
10941 case ISD::SUBC:
10942 case ISD::SUBE:
10943 // We don't want to expand or promote these.
10944 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010945 case ISD::FP_TO_SINT:
10946 case ISD::FP_TO_UINT: {
10947 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10948
10949 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10950 return;
10951
Eli Friedman948e95a2009-05-23 09:59:16 +000010952 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010953 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010954 SDValue FIST = Vals.first, StackSlot = Vals.second;
10955 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010956 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010957 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010958 if (StackSlot.getNode() != 0)
10959 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10960 MachinePointerInfo(),
10961 false, false, false, 0));
10962 else
10963 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010964 }
10965 return;
10966 }
10967 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010968 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010970 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010971 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010972 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010973 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010974 eax.getValue(2));
10975 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10976 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010977 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010978 Results.push_back(edx.getValue(1));
10979 return;
10980 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010981 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010982 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010983 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010984 bool Regs64bit = T == MVT::i128;
10985 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010986 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010987 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10988 DAG.getConstant(0, HalfT));
10989 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10990 DAG.getConstant(1, HalfT));
10991 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10992 Regs64bit ? X86::RAX : X86::EAX,
10993 cpInL, SDValue());
10994 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10995 Regs64bit ? X86::RDX : X86::EDX,
10996 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010997 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010998 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10999 DAG.getConstant(0, HalfT));
11000 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11001 DAG.getConstant(1, HalfT));
11002 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11003 Regs64bit ? X86::RBX : X86::EBX,
11004 swapInL, cpInH.getValue(1));
11005 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11006 Regs64bit ? X86::RCX : X86::ECX,
11007 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011008 SDValue Ops[] = { swapInH.getValue(0),
11009 N->getOperand(1),
11010 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011011 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011012 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011013 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11014 X86ISD::LCMPXCHG8_DAG;
11015 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011016 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011017 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11018 Regs64bit ? X86::RAX : X86::EAX,
11019 HalfT, Result.getValue(1));
11020 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11021 Regs64bit ? X86::RDX : X86::EDX,
11022 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011023 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011024 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011025 Results.push_back(cpOutH.getValue(1));
11026 return;
11027 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011028 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011029 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11030 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011031 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011032 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11033 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011034 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011035 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11036 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011037 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011038 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11039 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011040 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011041 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11042 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011043 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011046 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11048 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011049 case ISD::ATOMIC_LOAD:
11050 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011051 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011052}
11053
Evan Cheng72261582005-12-20 06:22:03 +000011054const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11055 switch (Opcode) {
11056 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011057 case X86ISD::BSF: return "X86ISD::BSF";
11058 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011059 case X86ISD::SHLD: return "X86ISD::SHLD";
11060 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011061 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011062 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011063 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011064 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011065 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011066 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011067 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11068 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11069 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011070 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011071 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011072 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011073 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011074 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011075 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011076 case X86ISD::COMI: return "X86ISD::COMI";
11077 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011078 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011079 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011080 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11081 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011082 case X86ISD::CMOV: return "X86ISD::CMOV";
11083 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011084 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011085 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11086 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011087 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011088 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011089 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011090 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011091 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011092 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11093 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011094 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011095 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011096 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011097 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011098 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011099 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11100 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11101 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011102 case X86ISD::HADD: return "X86ISD::HADD";
11103 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011104 case X86ISD::FHADD: return "X86ISD::FHADD";
11105 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011106 case X86ISD::FMAX: return "X86ISD::FMAX";
11107 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011108 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11109 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011110 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011111 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011112 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011113 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011114 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011115 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11116 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011117 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11118 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11119 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11120 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11121 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11122 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011123 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11124 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011125 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11126 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011127 case X86ISD::VSHL: return "X86ISD::VSHL";
11128 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011129 case X86ISD::VSRA: return "X86ISD::VSRA";
11130 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11131 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11132 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011133 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011134 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11135 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011136 case X86ISD::ADD: return "X86ISD::ADD";
11137 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011138 case X86ISD::ADC: return "X86ISD::ADC";
11139 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011140 case X86ISD::SMUL: return "X86ISD::SMUL";
11141 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011142 case X86ISD::INC: return "X86ISD::INC";
11143 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011144 case X86ISD::OR: return "X86ISD::OR";
11145 case X86ISD::XOR: return "X86ISD::XOR";
11146 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011147 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011148 case X86ISD::BLSI: return "X86ISD::BLSI";
11149 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11150 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011151 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011152 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011153 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011154 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11155 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11156 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011157 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011158 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011159 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011160 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011161 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011162 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11163 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011164 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11165 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11166 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011167 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11168 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011169 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11170 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011171 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011172 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011173 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011174 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11175 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011176 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011177 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011178 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011179 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011180 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011181 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011182 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011183 }
11184}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011185
Chris Lattnerc9addb72007-03-30 23:15:24 +000011186// isLegalAddressingMode - Return true if the addressing mode represented
11187// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011188bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011189 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011190 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011191 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011192 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011193
Chris Lattnerc9addb72007-03-30 23:15:24 +000011194 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011195 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011196 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011197
Chris Lattnerc9addb72007-03-30 23:15:24 +000011198 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011199 unsigned GVFlags =
11200 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011201
Chris Lattnerdfed4132009-07-10 07:38:24 +000011202 // If a reference to this global requires an extra load, we can't fold it.
11203 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011204 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011205
Chris Lattnerdfed4132009-07-10 07:38:24 +000011206 // If BaseGV requires a register for the PIC base, we cannot also have a
11207 // BaseReg specified.
11208 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011209 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011210
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011211 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011212 if ((M != CodeModel::Small || R != Reloc::Static) &&
11213 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011214 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011215 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011216
Chris Lattnerc9addb72007-03-30 23:15:24 +000011217 switch (AM.Scale) {
11218 case 0:
11219 case 1:
11220 case 2:
11221 case 4:
11222 case 8:
11223 // These scales always work.
11224 break;
11225 case 3:
11226 case 5:
11227 case 9:
11228 // These scales are formed with basereg+scalereg. Only accept if there is
11229 // no basereg yet.
11230 if (AM.HasBaseReg)
11231 return false;
11232 break;
11233 default: // Other stuff never works.
11234 return false;
11235 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011236
Chris Lattnerc9addb72007-03-30 23:15:24 +000011237 return true;
11238}
11239
11240
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011241bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011242 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011243 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011244 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11245 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011246 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011247 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011248 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011249}
11250
Owen Andersone50ed302009-08-10 22:56:29 +000011251bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011252 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011253 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011254 unsigned NumBits1 = VT1.getSizeInBits();
11255 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011256 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011257 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011258 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011259}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011260
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011261bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011262 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011263 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011264}
11265
Owen Andersone50ed302009-08-10 22:56:29 +000011266bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011267 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011268 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011269}
11270
Owen Andersone50ed302009-08-10 22:56:29 +000011271bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011272 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011273 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011274}
11275
Evan Cheng60c07e12006-07-05 22:17:51 +000011276/// isShuffleMaskLegal - Targets can use this to indicate that they only
11277/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11278/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11279/// are assumed to be legal.
11280bool
Eric Christopherfd179292009-08-27 18:07:15 +000011281X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011282 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011283 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011284 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011285 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011286
Nate Begemana09008b2009-10-19 02:17:23 +000011287 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011288 return (VT.getVectorNumElements() == 2 ||
11289 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11290 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011291 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011292 isPSHUFDMask(M, VT) ||
11293 isPSHUFHWMask(M, VT) ||
11294 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011295 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011296 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11297 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011298 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11299 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011300}
11301
Dan Gohman7d8143f2008-04-09 20:09:42 +000011302bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011303X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011304 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011305 unsigned NumElts = VT.getVectorNumElements();
11306 // FIXME: This collection of masks seems suspect.
11307 if (NumElts == 2)
11308 return true;
11309 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11310 return (isMOVLMask(Mask, VT) ||
11311 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011312 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11313 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011314 }
11315 return false;
11316}
11317
11318//===----------------------------------------------------------------------===//
11319// X86 Scheduler Hooks
11320//===----------------------------------------------------------------------===//
11321
Mon P Wang63307c32008-05-05 19:05:59 +000011322// private utility function
11323MachineBasicBlock *
11324X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11325 MachineBasicBlock *MBB,
11326 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011327 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011328 unsigned LoadOpc,
11329 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011330 unsigned notOpc,
11331 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011332 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011333 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011334 // For the atomic bitwise operator, we generate
11335 // thisMBB:
11336 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011337 // ld t1 = [bitinstr.addr]
11338 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011339 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011340 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011341 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011342 // bz newMBB
11343 // fallthrough -->nextMBB
11344 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11345 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011346 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011347 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011348
Mon P Wang63307c32008-05-05 19:05:59 +000011349 /// First build the CFG
11350 MachineFunction *F = MBB->getParent();
11351 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011352 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11353 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11354 F->insert(MBBIter, newMBB);
11355 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011356
Dan Gohman14152b42010-07-06 20:24:04 +000011357 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11358 nextMBB->splice(nextMBB->begin(), thisMBB,
11359 llvm::next(MachineBasicBlock::iterator(bInstr)),
11360 thisMBB->end());
11361 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011362
Mon P Wang63307c32008-05-05 19:05:59 +000011363 // Update thisMBB to fall through to newMBB
11364 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011365
Mon P Wang63307c32008-05-05 19:05:59 +000011366 // newMBB jumps to itself and fall through to nextMBB
11367 newMBB->addSuccessor(nextMBB);
11368 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011369
Mon P Wang63307c32008-05-05 19:05:59 +000011370 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011371 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011372 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011373 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011374 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011375 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011376 int numArgs = bInstr->getNumOperands() - 1;
11377 for (int i=0; i < numArgs; ++i)
11378 argOpers[i] = &bInstr->getOperand(i+1);
11379
11380 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011381 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011382 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011383
Dale Johannesen140be2d2008-08-19 18:47:28 +000011384 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011385 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011386 for (int i=0; i <= lastAddrIndx; ++i)
11387 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011388
Dale Johannesen140be2d2008-08-19 18:47:28 +000011389 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011390 assert((argOpers[valArgIndx]->isReg() ||
11391 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011392 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011393 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011394 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011395 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011396 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011397 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011398 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011399
Richard Smith42fc29e2012-04-13 22:47:00 +000011400 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11401 if (Invert) {
11402 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11403 }
11404 else
11405 t3 = t2;
11406
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011407 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011408 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011409
Dale Johannesene4d209d2009-02-03 20:21:25 +000011410 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011411 for (int i=0; i <= lastAddrIndx; ++i)
11412 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011413 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011414 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011415 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11416 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011417
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011418 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011419 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011420
Mon P Wang63307c32008-05-05 19:05:59 +000011421 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011422 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011423
Dan Gohman14152b42010-07-06 20:24:04 +000011424 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011425 return nextMBB;
11426}
11427
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011428// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011429MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11431 MachineBasicBlock *MBB,
11432 unsigned regOpcL,
11433 unsigned regOpcH,
11434 unsigned immOpcL,
11435 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011436 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437 // For the atomic bitwise operator, we generate
11438 // thisMBB (instructions are in pairs, except cmpxchg8b)
11439 // ld t1,t2 = [bitinstr.addr]
11440 // newMBB:
11441 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11442 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011443 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011444 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 // mov ECX, EBX <- t5, t6
11446 // mov EAX, EDX <- t1, t2
11447 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11448 // mov t3, t4 <- EAX, EDX
11449 // bz newMBB
11450 // result in out1, out2
11451 // fallthrough -->nextMBB
11452
Craig Topperc9099502012-04-20 06:31:50 +000011453 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011455 const unsigned NotOpc = X86::NOT32r;
11456 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11457 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11458 MachineFunction::iterator MBBIter = MBB;
11459 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011460
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 /// First build the CFG
11462 MachineFunction *F = MBB->getParent();
11463 MachineBasicBlock *thisMBB = MBB;
11464 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11465 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11466 F->insert(MBBIter, newMBB);
11467 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Dan Gohman14152b42010-07-06 20:24:04 +000011469 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11470 nextMBB->splice(nextMBB->begin(), thisMBB,
11471 llvm::next(MachineBasicBlock::iterator(bInstr)),
11472 thisMBB->end());
11473 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 // Update thisMBB to fall through to newMBB
11476 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478 // newMBB jumps to itself and fall through to nextMBB
11479 newMBB->addSuccessor(nextMBB);
11480 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011481
Dale Johannesene4d209d2009-02-03 20:21:25 +000011482 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011483 // Insert instructions into newMBB based on incoming instruction
11484 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011485 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011486 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 MachineOperand& dest1Oper = bInstr->getOperand(0);
11488 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11490 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011491 argOpers[i] = &bInstr->getOperand(i+2);
11492
Dan Gohman71ea4e52010-05-14 21:01:44 +000011493 // We use some of the operands multiple times, so conservatively just
11494 // clear any kill flags that might be present.
11495 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11496 argOpers[i]->setIsKill(false);
11497 }
11498
Evan Chengad5b52f2010-01-08 19:14:57 +000011499 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
11506 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011508 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011509 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011511 MachineOperand newOp3 = *(argOpers[3]);
11512 if (newOp3.isImm())
11513 newOp3.setImm(newOp3.getImm()+4);
11514 else
11515 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011517 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518
11519 // t3/4 are defined later, at the bottom of the loop
11520 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11521 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011524 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11526
Evan Cheng306b4ca2010-01-08 23:41:50 +000011527 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011528 // the PHI instructions.
11529 t1 = dest1Oper.getReg();
11530 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011532 int valArgIndx = lastAddrIndx + 1;
11533 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011534 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 "invalid operand");
11536 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11537 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011538 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011539 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011541 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011542 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011543 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011544 (*MIB).addOperand(*argOpers[valArgIndx]);
11545 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011546 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011547 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011548 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011549 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011551 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011552 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011553 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011554 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011555 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011556
Richard Smith42fc29e2012-04-13 22:47:00 +000011557 unsigned t7, t8;
11558 if (Invert) {
11559 t7 = F->getRegInfo().createVirtualRegister(RC);
11560 t8 = F->getRegInfo().createVirtualRegister(RC);
11561 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11562 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11563 } else {
11564 t7 = t5;
11565 t8 = t6;
11566 }
11567
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011568 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011569 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011570 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571 MIB.addReg(t2);
11572
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011573 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011574 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011575 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011576 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011577
Dale Johannesene4d209d2009-02-03 20:21:25 +000011578 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 for (int i=0; i <= lastAddrIndx; ++i)
11580 (*MIB).addOperand(*argOpers[i]);
11581
11582 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011583 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11584 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011586 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011587 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011590
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011591 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011592 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593
Dan Gohman14152b42010-07-06 20:24:04 +000011594 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595 return nextMBB;
11596}
11597
11598// private utility function
11599MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011600X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11601 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011602 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011603 // For the atomic min/max operator, we generate
11604 // thisMBB:
11605 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011606 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011607 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // cmp t1, t2
11609 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011610 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011611 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11612 // bz newMBB
11613 // fallthrough -->nextMBB
11614 //
11615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11616 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011617 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011618 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011619
Mon P Wang63307c32008-05-05 19:05:59 +000011620 /// First build the CFG
11621 MachineFunction *F = MBB->getParent();
11622 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011623 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11624 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11625 F->insert(MBBIter, newMBB);
11626 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011627
Dan Gohman14152b42010-07-06 20:24:04 +000011628 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11629 nextMBB->splice(nextMBB->begin(), thisMBB,
11630 llvm::next(MachineBasicBlock::iterator(mInstr)),
11631 thisMBB->end());
11632 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011633
Mon P Wang63307c32008-05-05 19:05:59 +000011634 // Update thisMBB to fall through to newMBB
11635 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Mon P Wang63307c32008-05-05 19:05:59 +000011637 // newMBB jumps to newMBB and fall through to nextMBB
11638 newMBB->addSuccessor(nextMBB);
11639 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011640
Dale Johannesene4d209d2009-02-03 20:21:25 +000011641 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011642 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011643 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011644 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011645 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011646 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011647 int numArgs = mInstr->getNumOperands() - 1;
11648 for (int i=0; i < numArgs; ++i)
11649 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011650
Mon P Wang63307c32008-05-05 19:05:59 +000011651 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011652 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011653 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011654
Craig Topperc9099502012-04-20 06:31:50 +000011655 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011656 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011657 for (int i=0; i <= lastAddrIndx; ++i)
11658 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011659
Mon P Wang63307c32008-05-05 19:05:59 +000011660 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011661 assert((argOpers[valArgIndx]->isReg() ||
11662 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011663 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011664
Craig Topperc9099502012-04-20 06:31:50 +000011665 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011666 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011667 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011668 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011669 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011670 (*MIB).addOperand(*argOpers[valArgIndx]);
11671
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011672 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011673 MIB.addReg(t1);
11674
Dale Johannesene4d209d2009-02-03 20:21:25 +000011675 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011676 MIB.addReg(t1);
11677 MIB.addReg(t2);
11678
11679 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011680 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011681 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011682 MIB.addReg(t2);
11683 MIB.addReg(t1);
11684
11685 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011686 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011687 for (int i=0; i <= lastAddrIndx; ++i)
11688 (*MIB).addOperand(*argOpers[i]);
11689 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011690 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011691 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11692 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011693
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011694 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011695 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011696
Mon P Wang63307c32008-05-05 19:05:59 +000011697 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011698 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011699
Dan Gohman14152b42010-07-06 20:24:04 +000011700 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011701 return nextMBB;
11702}
11703
Eric Christopherf83a5de2009-08-27 18:08:16 +000011704// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011705// or XMM0_V32I8 in AVX all of this code can be replaced with that
11706// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011707MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011708X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011709 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011710 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011711 "Target must have SSE4.2 or AVX features enabled");
11712
Eric Christopherb120ab42009-08-18 22:50:32 +000011713 DebugLoc dl = MI->getDebugLoc();
11714 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011715 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011716 if (!Subtarget->hasAVX()) {
11717 if (memArg)
11718 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11719 else
11720 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11721 } else {
11722 if (memArg)
11723 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11724 else
11725 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11726 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011727
Eric Christopher41c902f2010-11-30 08:20:21 +000011728 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011729 for (unsigned i = 0; i < numArgs; ++i) {
11730 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011731 if (!(Op.isReg() && Op.isImplicit()))
11732 MIB.addOperand(Op);
11733 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011734 BuildMI(*BB, MI, dl,
11735 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11736 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011737 .addReg(X86::XMM0);
11738
Dan Gohman14152b42010-07-06 20:24:04 +000011739 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011740 return BB;
11741}
11742
11743MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011744X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011745 DebugLoc dl = MI->getDebugLoc();
11746 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011747
Eric Christopher228232b2010-11-30 07:20:12 +000011748 // Address into RAX/EAX, other two args into ECX, EDX.
11749 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11750 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11751 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11752 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011753 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011754
Eric Christopher228232b2010-11-30 07:20:12 +000011755 unsigned ValOps = X86::AddrNumOperands;
11756 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11757 .addReg(MI->getOperand(ValOps).getReg());
11758 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11759 .addReg(MI->getOperand(ValOps+1).getReg());
11760
11761 // The instruction doesn't actually take any operands though.
11762 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011763
Eric Christopher228232b2010-11-30 07:20:12 +000011764 MI->eraseFromParent(); // The pseudo is gone now.
11765 return BB;
11766}
11767
11768MachineBasicBlock *
11769X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011770 DebugLoc dl = MI->getDebugLoc();
11771 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011772
Eric Christopher228232b2010-11-30 07:20:12 +000011773 // First arg in ECX, the second in EAX.
11774 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11775 .addReg(MI->getOperand(0).getReg());
11776 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11777 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011778
Eric Christopher228232b2010-11-30 07:20:12 +000011779 // The instruction doesn't actually take any operands though.
11780 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011781
Eric Christopher228232b2010-11-30 07:20:12 +000011782 MI->eraseFromParent(); // The pseudo is gone now.
11783 return BB;
11784}
11785
11786MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011787X86TargetLowering::EmitVAARG64WithCustomInserter(
11788 MachineInstr *MI,
11789 MachineBasicBlock *MBB) const {
11790 // Emit va_arg instruction on X86-64.
11791
11792 // Operands to this pseudo-instruction:
11793 // 0 ) Output : destination address (reg)
11794 // 1-5) Input : va_list address (addr, i64mem)
11795 // 6 ) ArgSize : Size (in bytes) of vararg type
11796 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11797 // 8 ) Align : Alignment of type
11798 // 9 ) EFLAGS (implicit-def)
11799
11800 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11801 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11802
11803 unsigned DestReg = MI->getOperand(0).getReg();
11804 MachineOperand &Base = MI->getOperand(1);
11805 MachineOperand &Scale = MI->getOperand(2);
11806 MachineOperand &Index = MI->getOperand(3);
11807 MachineOperand &Disp = MI->getOperand(4);
11808 MachineOperand &Segment = MI->getOperand(5);
11809 unsigned ArgSize = MI->getOperand(6).getImm();
11810 unsigned ArgMode = MI->getOperand(7).getImm();
11811 unsigned Align = MI->getOperand(8).getImm();
11812
11813 // Memory Reference
11814 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11815 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11816 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11817
11818 // Machine Information
11819 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11820 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11821 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11822 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11823 DebugLoc DL = MI->getDebugLoc();
11824
11825 // struct va_list {
11826 // i32 gp_offset
11827 // i32 fp_offset
11828 // i64 overflow_area (address)
11829 // i64 reg_save_area (address)
11830 // }
11831 // sizeof(va_list) = 24
11832 // alignment(va_list) = 8
11833
11834 unsigned TotalNumIntRegs = 6;
11835 unsigned TotalNumXMMRegs = 8;
11836 bool UseGPOffset = (ArgMode == 1);
11837 bool UseFPOffset = (ArgMode == 2);
11838 unsigned MaxOffset = TotalNumIntRegs * 8 +
11839 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11840
11841 /* Align ArgSize to a multiple of 8 */
11842 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11843 bool NeedsAlign = (Align > 8);
11844
11845 MachineBasicBlock *thisMBB = MBB;
11846 MachineBasicBlock *overflowMBB;
11847 MachineBasicBlock *offsetMBB;
11848 MachineBasicBlock *endMBB;
11849
11850 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11851 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11852 unsigned OffsetReg = 0;
11853
11854 if (!UseGPOffset && !UseFPOffset) {
11855 // If we only pull from the overflow region, we don't create a branch.
11856 // We don't need to alter control flow.
11857 OffsetDestReg = 0; // unused
11858 OverflowDestReg = DestReg;
11859
11860 offsetMBB = NULL;
11861 overflowMBB = thisMBB;
11862 endMBB = thisMBB;
11863 } else {
11864 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11865 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11866 // If not, pull from overflow_area. (branch to overflowMBB)
11867 //
11868 // thisMBB
11869 // | .
11870 // | .
11871 // offsetMBB overflowMBB
11872 // | .
11873 // | .
11874 // endMBB
11875
11876 // Registers for the PHI in endMBB
11877 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11878 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11879
11880 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11881 MachineFunction *MF = MBB->getParent();
11882 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11883 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11884 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11885
11886 MachineFunction::iterator MBBIter = MBB;
11887 ++MBBIter;
11888
11889 // Insert the new basic blocks
11890 MF->insert(MBBIter, offsetMBB);
11891 MF->insert(MBBIter, overflowMBB);
11892 MF->insert(MBBIter, endMBB);
11893
11894 // Transfer the remainder of MBB and its successor edges to endMBB.
11895 endMBB->splice(endMBB->begin(), thisMBB,
11896 llvm::next(MachineBasicBlock::iterator(MI)),
11897 thisMBB->end());
11898 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11899
11900 // Make offsetMBB and overflowMBB successors of thisMBB
11901 thisMBB->addSuccessor(offsetMBB);
11902 thisMBB->addSuccessor(overflowMBB);
11903
11904 // endMBB is a successor of both offsetMBB and overflowMBB
11905 offsetMBB->addSuccessor(endMBB);
11906 overflowMBB->addSuccessor(endMBB);
11907
11908 // Load the offset value into a register
11909 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11910 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11911 .addOperand(Base)
11912 .addOperand(Scale)
11913 .addOperand(Index)
11914 .addDisp(Disp, UseFPOffset ? 4 : 0)
11915 .addOperand(Segment)
11916 .setMemRefs(MMOBegin, MMOEnd);
11917
11918 // Check if there is enough room left to pull this argument.
11919 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11920 .addReg(OffsetReg)
11921 .addImm(MaxOffset + 8 - ArgSizeA8);
11922
11923 // Branch to "overflowMBB" if offset >= max
11924 // Fall through to "offsetMBB" otherwise
11925 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11926 .addMBB(overflowMBB);
11927 }
11928
11929 // In offsetMBB, emit code to use the reg_save_area.
11930 if (offsetMBB) {
11931 assert(OffsetReg != 0);
11932
11933 // Read the reg_save_area address.
11934 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11935 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11936 .addOperand(Base)
11937 .addOperand(Scale)
11938 .addOperand(Index)
11939 .addDisp(Disp, 16)
11940 .addOperand(Segment)
11941 .setMemRefs(MMOBegin, MMOEnd);
11942
11943 // Zero-extend the offset
11944 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11945 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11946 .addImm(0)
11947 .addReg(OffsetReg)
11948 .addImm(X86::sub_32bit);
11949
11950 // Add the offset to the reg_save_area to get the final address.
11951 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11952 .addReg(OffsetReg64)
11953 .addReg(RegSaveReg);
11954
11955 // Compute the offset for the next argument
11956 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11957 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11958 .addReg(OffsetReg)
11959 .addImm(UseFPOffset ? 16 : 8);
11960
11961 // Store it back into the va_list.
11962 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11963 .addOperand(Base)
11964 .addOperand(Scale)
11965 .addOperand(Index)
11966 .addDisp(Disp, UseFPOffset ? 4 : 0)
11967 .addOperand(Segment)
11968 .addReg(NextOffsetReg)
11969 .setMemRefs(MMOBegin, MMOEnd);
11970
11971 // Jump to endMBB
11972 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11973 .addMBB(endMBB);
11974 }
11975
11976 //
11977 // Emit code to use overflow area
11978 //
11979
11980 // Load the overflow_area address into a register.
11981 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11982 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11983 .addOperand(Base)
11984 .addOperand(Scale)
11985 .addOperand(Index)
11986 .addDisp(Disp, 8)
11987 .addOperand(Segment)
11988 .setMemRefs(MMOBegin, MMOEnd);
11989
11990 // If we need to align it, do so. Otherwise, just copy the address
11991 // to OverflowDestReg.
11992 if (NeedsAlign) {
11993 // Align the overflow address
11994 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11995 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11996
11997 // aligned_addr = (addr + (align-1)) & ~(align-1)
11998 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11999 .addReg(OverflowAddrReg)
12000 .addImm(Align-1);
12001
12002 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12003 .addReg(TmpReg)
12004 .addImm(~(uint64_t)(Align-1));
12005 } else {
12006 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12007 .addReg(OverflowAddrReg);
12008 }
12009
12010 // Compute the next overflow address after this argument.
12011 // (the overflow address should be kept 8-byte aligned)
12012 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12013 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12014 .addReg(OverflowDestReg)
12015 .addImm(ArgSizeA8);
12016
12017 // Store the new overflow address.
12018 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12019 .addOperand(Base)
12020 .addOperand(Scale)
12021 .addOperand(Index)
12022 .addDisp(Disp, 8)
12023 .addOperand(Segment)
12024 .addReg(NextAddrReg)
12025 .setMemRefs(MMOBegin, MMOEnd);
12026
12027 // If we branched, emit the PHI to the front of endMBB.
12028 if (offsetMBB) {
12029 BuildMI(*endMBB, endMBB->begin(), DL,
12030 TII->get(X86::PHI), DestReg)
12031 .addReg(OffsetDestReg).addMBB(offsetMBB)
12032 .addReg(OverflowDestReg).addMBB(overflowMBB);
12033 }
12034
12035 // Erase the pseudo instruction
12036 MI->eraseFromParent();
12037
12038 return endMBB;
12039}
12040
12041MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012042X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12043 MachineInstr *MI,
12044 MachineBasicBlock *MBB) const {
12045 // Emit code to save XMM registers to the stack. The ABI says that the
12046 // number of registers to save is given in %al, so it's theoretically
12047 // possible to do an indirect jump trick to avoid saving all of them,
12048 // however this code takes a simpler approach and just executes all
12049 // of the stores if %al is non-zero. It's less code, and it's probably
12050 // easier on the hardware branch predictor, and stores aren't all that
12051 // expensive anyway.
12052
12053 // Create the new basic blocks. One block contains all the XMM stores,
12054 // and one block is the final destination regardless of whether any
12055 // stores were performed.
12056 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12057 MachineFunction *F = MBB->getParent();
12058 MachineFunction::iterator MBBIter = MBB;
12059 ++MBBIter;
12060 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12061 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12062 F->insert(MBBIter, XMMSaveMBB);
12063 F->insert(MBBIter, EndMBB);
12064
Dan Gohman14152b42010-07-06 20:24:04 +000012065 // Transfer the remainder of MBB and its successor edges to EndMBB.
12066 EndMBB->splice(EndMBB->begin(), MBB,
12067 llvm::next(MachineBasicBlock::iterator(MI)),
12068 MBB->end());
12069 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12070
Dan Gohmand6708ea2009-08-15 01:38:56 +000012071 // The original block will now fall through to the XMM save block.
12072 MBB->addSuccessor(XMMSaveMBB);
12073 // The XMMSaveMBB will fall through to the end block.
12074 XMMSaveMBB->addSuccessor(EndMBB);
12075
12076 // Now add the instructions.
12077 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12078 DebugLoc DL = MI->getDebugLoc();
12079
12080 unsigned CountReg = MI->getOperand(0).getReg();
12081 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12082 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12083
12084 if (!Subtarget->isTargetWin64()) {
12085 // If %al is 0, branch around the XMM save block.
12086 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012087 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012088 MBB->addSuccessor(EndMBB);
12089 }
12090
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012091 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012092 // In the XMM save block, save all the XMM argument registers.
12093 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12094 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012095 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012096 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012097 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012098 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012099 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012100 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012101 .addFrameIndex(RegSaveFrameIndex)
12102 .addImm(/*Scale=*/1)
12103 .addReg(/*IndexReg=*/0)
12104 .addImm(/*Disp=*/Offset)
12105 .addReg(/*Segment=*/0)
12106 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012107 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012108 }
12109
Dan Gohman14152b42010-07-06 20:24:04 +000012110 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012111
12112 return EndMBB;
12113}
Mon P Wang63307c32008-05-05 19:05:59 +000012114
Lang Hames6e3f7e42012-02-03 01:13:49 +000012115// The EFLAGS operand of SelectItr might be missing a kill marker
12116// because there were multiple uses of EFLAGS, and ISel didn't know
12117// which to mark. Figure out whether SelectItr should have had a
12118// kill marker, and set it if it should. Returns the correct kill
12119// marker value.
12120static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12121 MachineBasicBlock* BB,
12122 const TargetRegisterInfo* TRI) {
12123 // Scan forward through BB for a use/def of EFLAGS.
12124 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12125 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012126 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012127 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012128 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012129 if (mi.definesRegister(X86::EFLAGS))
12130 break; // Should have kill-flag - update below.
12131 }
12132
12133 // If we hit the end of the block, check whether EFLAGS is live into a
12134 // successor.
12135 if (miI == BB->end()) {
12136 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12137 sEnd = BB->succ_end();
12138 sItr != sEnd; ++sItr) {
12139 MachineBasicBlock* succ = *sItr;
12140 if (succ->isLiveIn(X86::EFLAGS))
12141 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012142 }
12143 }
12144
Lang Hames6e3f7e42012-02-03 01:13:49 +000012145 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12146 // out. SelectMI should have a kill flag on EFLAGS.
12147 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012148 return true;
12149}
12150
Evan Cheng60c07e12006-07-05 22:17:51 +000012151MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012152X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012153 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012154 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12155 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012156
Chris Lattner52600972009-09-02 05:57:00 +000012157 // To "insert" a SELECT_CC instruction, we actually have to insert the
12158 // diamond control-flow pattern. The incoming instruction knows the
12159 // destination vreg to set, the condition code register to branch on, the
12160 // true/false values to select between, and a branch opcode to use.
12161 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12162 MachineFunction::iterator It = BB;
12163 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012164
Chris Lattner52600972009-09-02 05:57:00 +000012165 // thisMBB:
12166 // ...
12167 // TrueVal = ...
12168 // cmpTY ccX, r1, r2
12169 // bCC copy1MBB
12170 // fallthrough --> copy0MBB
12171 MachineBasicBlock *thisMBB = BB;
12172 MachineFunction *F = BB->getParent();
12173 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12174 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012175 F->insert(It, copy0MBB);
12176 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012177
Bill Wendling730c07e2010-06-25 20:48:10 +000012178 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12179 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012180 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12181 if (!MI->killsRegister(X86::EFLAGS) &&
12182 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12183 copy0MBB->addLiveIn(X86::EFLAGS);
12184 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012185 }
12186
Dan Gohman14152b42010-07-06 20:24:04 +000012187 // Transfer the remainder of BB and its successor edges to sinkMBB.
12188 sinkMBB->splice(sinkMBB->begin(), BB,
12189 llvm::next(MachineBasicBlock::iterator(MI)),
12190 BB->end());
12191 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12192
12193 // Add the true and fallthrough blocks as its successors.
12194 BB->addSuccessor(copy0MBB);
12195 BB->addSuccessor(sinkMBB);
12196
12197 // Create the conditional branch instruction.
12198 unsigned Opc =
12199 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12200 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12201
Chris Lattner52600972009-09-02 05:57:00 +000012202 // copy0MBB:
12203 // %FalseValue = ...
12204 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012205 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012206
Chris Lattner52600972009-09-02 05:57:00 +000012207 // sinkMBB:
12208 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12209 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012210 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12211 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012212 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12213 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12214
Dan Gohman14152b42010-07-06 20:24:04 +000012215 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012216 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012217}
12218
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012219MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012220X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12221 bool Is64Bit) const {
12222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12223 DebugLoc DL = MI->getDebugLoc();
12224 MachineFunction *MF = BB->getParent();
12225 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12226
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012227 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012228
12229 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12230 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12231
12232 // BB:
12233 // ... [Till the alloca]
12234 // If stacklet is not large enough, jump to mallocMBB
12235 //
12236 // bumpMBB:
12237 // Allocate by subtracting from RSP
12238 // Jump to continueMBB
12239 //
12240 // mallocMBB:
12241 // Allocate by call to runtime
12242 //
12243 // continueMBB:
12244 // ...
12245 // [rest of original BB]
12246 //
12247
12248 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12249 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12250 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12251
12252 MachineRegisterInfo &MRI = MF->getRegInfo();
12253 const TargetRegisterClass *AddrRegClass =
12254 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12255
12256 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12257 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12258 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012259 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012260 sizeVReg = MI->getOperand(1).getReg(),
12261 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12262
12263 MachineFunction::iterator MBBIter = BB;
12264 ++MBBIter;
12265
12266 MF->insert(MBBIter, bumpMBB);
12267 MF->insert(MBBIter, mallocMBB);
12268 MF->insert(MBBIter, continueMBB);
12269
12270 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12271 (MachineBasicBlock::iterator(MI)), BB->end());
12272 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12273
12274 // Add code to the main basic block to check if the stack limit has been hit,
12275 // and if so, jump to mallocMBB otherwise to bumpMBB.
12276 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012277 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012278 .addReg(tmpSPVReg).addReg(sizeVReg);
12279 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012280 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012281 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012282 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12283
12284 // bumpMBB simply decreases the stack pointer, since we know the current
12285 // stacklet has enough space.
12286 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012287 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012288 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012289 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012290 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12291
12292 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012293 const uint32_t *RegMask =
12294 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012295 if (Is64Bit) {
12296 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12297 .addReg(sizeVReg);
12298 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012299 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12300 .addRegMask(RegMask)
12301 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012302 } else {
12303 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12304 .addImm(12);
12305 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12306 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012307 .addExternalSymbol("__morestack_allocate_stack_space")
12308 .addRegMask(RegMask)
12309 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012310 }
12311
12312 if (!Is64Bit)
12313 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12314 .addImm(16);
12315
12316 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12317 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12318 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12319
12320 // Set up the CFG correctly.
12321 BB->addSuccessor(bumpMBB);
12322 BB->addSuccessor(mallocMBB);
12323 mallocMBB->addSuccessor(continueMBB);
12324 bumpMBB->addSuccessor(continueMBB);
12325
12326 // Take care of the PHI nodes.
12327 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12328 MI->getOperand(0).getReg())
12329 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12330 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12331
12332 // Delete the original pseudo instruction.
12333 MI->eraseFromParent();
12334
12335 // And we're done.
12336 return continueMBB;
12337}
12338
12339MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012340X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012341 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012342 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12343 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012344
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012345 assert(!Subtarget->isTargetEnvMacho());
12346
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012347 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12348 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012349
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012350 if (Subtarget->isTargetWin64()) {
12351 if (Subtarget->isTargetCygMing()) {
12352 // ___chkstk(Mingw64):
12353 // Clobbers R10, R11, RAX and EFLAGS.
12354 // Updates RSP.
12355 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12356 .addExternalSymbol("___chkstk")
12357 .addReg(X86::RAX, RegState::Implicit)
12358 .addReg(X86::RSP, RegState::Implicit)
12359 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12360 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12361 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12362 } else {
12363 // __chkstk(MSVCRT): does not update stack pointer.
12364 // Clobbers R10, R11 and EFLAGS.
12365 // FIXME: RAX(allocated size) might be reused and not killed.
12366 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12367 .addExternalSymbol("__chkstk")
12368 .addReg(X86::RAX, RegState::Implicit)
12369 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12370 // RAX has the offset to subtracted from RSP.
12371 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12372 .addReg(X86::RSP)
12373 .addReg(X86::RAX);
12374 }
12375 } else {
12376 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012377 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12378
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012379 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12380 .addExternalSymbol(StackProbeSymbol)
12381 .addReg(X86::EAX, RegState::Implicit)
12382 .addReg(X86::ESP, RegState::Implicit)
12383 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12384 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12385 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12386 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012387
Dan Gohman14152b42010-07-06 20:24:04 +000012388 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012389 return BB;
12390}
Chris Lattner52600972009-09-02 05:57:00 +000012391
12392MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012393X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12394 MachineBasicBlock *BB) const {
12395 // This is pretty easy. We're taking the value that we received from
12396 // our load from the relocation, sticking it in either RDI (x86-64)
12397 // or EAX and doing an indirect call. The return value will then
12398 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012399 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012400 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012401 DebugLoc DL = MI->getDebugLoc();
12402 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012403
12404 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012405 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012406
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012407 // Get a register mask for the lowered call.
12408 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12409 // proper register mask.
12410 const uint32_t *RegMask =
12411 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012412 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012413 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12414 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012415 .addReg(X86::RIP)
12416 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012417 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012418 MI->getOperand(3).getTargetFlags())
12419 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012420 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012421 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012422 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012423 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012424 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12425 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012426 .addReg(0)
12427 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012428 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012429 MI->getOperand(3).getTargetFlags())
12430 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012431 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012432 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012433 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012434 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012435 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12436 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012437 .addReg(TII->getGlobalBaseReg(F))
12438 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012439 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012440 MI->getOperand(3).getTargetFlags())
12441 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012442 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012443 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012444 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012445 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012446
Dan Gohman14152b42010-07-06 20:24:04 +000012447 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012448 return BB;
12449}
12450
12451MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012452X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012453 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012454 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012455 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012456 case X86::TAILJMPd64:
12457 case X86::TAILJMPr64:
12458 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012459 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012460 case X86::TCRETURNdi64:
12461 case X86::TCRETURNri64:
12462 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012463 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012464 case X86::WIN_ALLOCA:
12465 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012466 case X86::SEG_ALLOCA_32:
12467 return EmitLoweredSegAlloca(MI, BB, false);
12468 case X86::SEG_ALLOCA_64:
12469 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012470 case X86::TLSCall_32:
12471 case X86::TLSCall_64:
12472 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012473 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012474 case X86::CMOV_FR32:
12475 case X86::CMOV_FR64:
12476 case X86::CMOV_V4F32:
12477 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012478 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012479 case X86::CMOV_V8F32:
12480 case X86::CMOV_V4F64:
12481 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012482 case X86::CMOV_GR16:
12483 case X86::CMOV_GR32:
12484 case X86::CMOV_RFP32:
12485 case X86::CMOV_RFP64:
12486 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012487 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012488
Dale Johannesen849f2142007-07-03 00:53:03 +000012489 case X86::FP32_TO_INT16_IN_MEM:
12490 case X86::FP32_TO_INT32_IN_MEM:
12491 case X86::FP32_TO_INT64_IN_MEM:
12492 case X86::FP64_TO_INT16_IN_MEM:
12493 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012494 case X86::FP64_TO_INT64_IN_MEM:
12495 case X86::FP80_TO_INT16_IN_MEM:
12496 case X86::FP80_TO_INT32_IN_MEM:
12497 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012498 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12499 DebugLoc DL = MI->getDebugLoc();
12500
Evan Cheng60c07e12006-07-05 22:17:51 +000012501 // Change the floating point control register to use "round towards zero"
12502 // mode when truncating to an integer value.
12503 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012504 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012505 addFrameReference(BuildMI(*BB, MI, DL,
12506 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012507
12508 // Load the old value of the high byte of the control word...
12509 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012510 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012511 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012512 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012513
12514 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012515 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012516 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012517
12518 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012519 addFrameReference(BuildMI(*BB, MI, DL,
12520 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012521
12522 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012523 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012524 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012525
12526 // Get the X86 opcode to use.
12527 unsigned Opc;
12528 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012529 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012530 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12531 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12532 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12533 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12534 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12535 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012536 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12537 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12538 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012539 }
12540
12541 X86AddressMode AM;
12542 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012543 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012544 AM.BaseType = X86AddressMode::RegBase;
12545 AM.Base.Reg = Op.getReg();
12546 } else {
12547 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012548 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 }
12550 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012551 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012552 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012553 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012554 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012555 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012556 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012557 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 AM.GV = Op.getGlobal();
12559 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012560 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012561 }
Dan Gohman14152b42010-07-06 20:24:04 +000012562 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012563 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012564
12565 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012566 addFrameReference(BuildMI(*BB, MI, DL,
12567 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012568
Dan Gohman14152b42010-07-06 20:24:04 +000012569 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012570 return BB;
12571 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012572 // String/text processing lowering.
12573 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012574 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012575 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12576 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012577 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012578 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12579 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012580 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012581 return EmitPCMP(MI, BB, 5, false /* in mem */);
12582 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012583 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012584 return EmitPCMP(MI, BB, 5, true /* in mem */);
12585
Eric Christopher228232b2010-11-30 07:20:12 +000012586 // Thread synchronization.
12587 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012588 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012589 case X86::MWAIT:
12590 return EmitMwait(MI, BB);
12591
Eric Christopherb120ab42009-08-18 22:50:32 +000012592 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012593 case X86::ATOMAND32:
12594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012595 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012596 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012597 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012598 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012599 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12601 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012602 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012603 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012604 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012605 case X86::ATOMXOR32:
12606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012609 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012610 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012611 case X86::ATOMNAND32:
12612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012613 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012615 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012616 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012617 case X86::ATOMMIN32:
12618 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12619 case X86::ATOMMAX32:
12620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12621 case X86::ATOMUMIN32:
12622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12623 case X86::ATOMUMAX32:
12624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012625
12626 case X86::ATOMAND16:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12628 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012631 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012632 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012633 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012634 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012635 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012636 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012637 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012638 case X86::ATOMXOR16:
12639 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12640 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012641 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012642 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012643 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012644 case X86::ATOMNAND16:
12645 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12646 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012647 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012648 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012649 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012650 case X86::ATOMMIN16:
12651 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12652 case X86::ATOMMAX16:
12653 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12654 case X86::ATOMUMIN16:
12655 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12656 case X86::ATOMUMAX16:
12657 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12658
12659 case X86::ATOMAND8:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12661 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012662 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012664 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012665 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012667 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012668 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012669 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012670 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012671 case X86::ATOMXOR8:
12672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12673 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012674 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012675 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012676 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012677 case X86::ATOMNAND8:
12678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12679 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012680 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012681 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012682 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012683 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012684 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012685 case X86::ATOMAND64:
12686 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012687 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012688 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012689 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012690 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012691 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012692 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12693 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012694 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012695 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012696 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012697 case X86::ATOMXOR64:
12698 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012699 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012700 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012701 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012702 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012703 case X86::ATOMNAND64:
12704 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12705 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012706 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012707 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012708 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012709 case X86::ATOMMIN64:
12710 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12711 case X86::ATOMMAX64:
12712 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12713 case X86::ATOMUMIN64:
12714 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12715 case X86::ATOMUMAX64:
12716 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012717
12718 // This group does 64-bit operations on a 32-bit host.
12719 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012720 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012721 X86::AND32rr, X86::AND32rr,
12722 X86::AND32ri, X86::AND32ri,
12723 false);
12724 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012725 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012726 X86::OR32rr, X86::OR32rr,
12727 X86::OR32ri, X86::OR32ri,
12728 false);
12729 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012730 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012731 X86::XOR32rr, X86::XOR32rr,
12732 X86::XOR32ri, X86::XOR32ri,
12733 false);
12734 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736 X86::AND32rr, X86::AND32rr,
12737 X86::AND32ri, X86::AND32ri,
12738 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012739 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012741 X86::ADD32rr, X86::ADC32rr,
12742 X86::ADD32ri, X86::ADC32ri,
12743 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012744 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012746 X86::SUB32rr, X86::SBB32rr,
12747 X86::SUB32ri, X86::SBB32ri,
12748 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012749 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012751 X86::MOV32rr, X86::MOV32rr,
12752 X86::MOV32ri, X86::MOV32ri,
12753 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012754 case X86::VASTART_SAVE_XMM_REGS:
12755 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012756
12757 case X86::VAARG_64:
12758 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012759 }
12760}
12761
12762//===----------------------------------------------------------------------===//
12763// X86 Optimization Hooks
12764//===----------------------------------------------------------------------===//
12765
Dan Gohman475871a2008-07-27 21:46:04 +000012766void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012767 APInt &KnownZero,
12768 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012769 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012770 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012771 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012772 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012773 assert((Opc >= ISD::BUILTIN_OP_END ||
12774 Opc == ISD::INTRINSIC_WO_CHAIN ||
12775 Opc == ISD::INTRINSIC_W_CHAIN ||
12776 Opc == ISD::INTRINSIC_VOID) &&
12777 "Should use MaskedValueIsZero if you don't know whether Op"
12778 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012779
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012780 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012781 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012782 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012783 case X86ISD::ADD:
12784 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012785 case X86ISD::ADC:
12786 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012787 case X86ISD::SMUL:
12788 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012789 case X86ISD::INC:
12790 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012791 case X86ISD::OR:
12792 case X86ISD::XOR:
12793 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012794 // These nodes' second result is a boolean.
12795 if (Op.getResNo() == 0)
12796 break;
12797 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012798 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012799 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012800 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012801 case ISD::INTRINSIC_WO_CHAIN: {
12802 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12803 unsigned NumLoBits = 0;
12804 switch (IntId) {
12805 default: break;
12806 case Intrinsic::x86_sse_movmsk_ps:
12807 case Intrinsic::x86_avx_movmsk_ps_256:
12808 case Intrinsic::x86_sse2_movmsk_pd:
12809 case Intrinsic::x86_avx_movmsk_pd_256:
12810 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012811 case Intrinsic::x86_sse2_pmovmskb_128:
12812 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012813 // High bits of movmskp{s|d}, pmovmskb are known zero.
12814 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012815 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012816 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12817 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12818 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12819 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12820 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12821 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012822 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012823 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012824 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012825 break;
12826 }
12827 }
12828 break;
12829 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012830 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012831}
Chris Lattner259e97c2006-01-31 19:43:35 +000012832
Owen Andersonbc146b02010-09-21 20:42:50 +000012833unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12834 unsigned Depth) const {
12835 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12836 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12837 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012838
Owen Andersonbc146b02010-09-21 20:42:50 +000012839 // Fallback case.
12840 return 1;
12841}
12842
Evan Cheng206ee9d2006-07-07 08:33:52 +000012843/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012844/// node is a GlobalAddress + offset.
12845bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012846 const GlobalValue* &GA,
12847 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012848 if (N->getOpcode() == X86ISD::Wrapper) {
12849 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012850 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012851 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012852 return true;
12853 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012854 }
Evan Chengad4196b2008-05-12 19:56:52 +000012855 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012856}
12857
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012858/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12859/// same as extracting the high 128-bit part of 256-bit vector and then
12860/// inserting the result into the low part of a new 256-bit vector
12861static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12862 EVT VT = SVOp->getValueType(0);
12863 int NumElems = VT.getVectorNumElements();
12864
12865 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12866 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12867 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12868 SVOp->getMaskElt(j) >= 0)
12869 return false;
12870
12871 return true;
12872}
12873
12874/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12875/// same as extracting the low 128-bit part of 256-bit vector and then
12876/// inserting the result into the high part of a new 256-bit vector
12877static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12878 EVT VT = SVOp->getValueType(0);
12879 int NumElems = VT.getVectorNumElements();
12880
12881 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12882 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12883 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12884 SVOp->getMaskElt(j) >= 0)
12885 return false;
12886
12887 return true;
12888}
12889
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012890/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12891static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012892 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012893 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012894 DebugLoc dl = N->getDebugLoc();
12895 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12896 SDValue V1 = SVOp->getOperand(0);
12897 SDValue V2 = SVOp->getOperand(1);
12898 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012899 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012900
12901 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12902 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12903 //
12904 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012905 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012906 // V UNDEF BUILD_VECTOR UNDEF
12907 // \ / \ /
12908 // CONCAT_VECTOR CONCAT_VECTOR
12909 // \ /
12910 // \ /
12911 // RESULT: V + zero extended
12912 //
12913 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12914 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12915 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12916 return SDValue();
12917
12918 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12919 return SDValue();
12920
12921 // To match the shuffle mask, the first half of the mask should
12922 // be exactly the first vector, and all the rest a splat with the
12923 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012924 for (int i = 0; i < NumElems/2; ++i)
12925 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12926 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12927 return SDValue();
12928
Chad Rosier3d1161e2012-01-03 21:05:52 +000012929 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12930 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12931 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12932 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12933 SDValue ResNode =
12934 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12935 Ld->getMemoryVT(),
12936 Ld->getPointerInfo(),
12937 Ld->getAlignment(),
12938 false/*isVolatile*/, true/*ReadMem*/,
12939 false/*WriteMem*/);
12940 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12941 }
12942
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012943 // Emit a zeroed vector and insert the desired subvector on its
12944 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012945 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012946 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012947 return DCI.CombineTo(N, InsV);
12948 }
12949
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012950 //===--------------------------------------------------------------------===//
12951 // Combine some shuffles into subvector extracts and inserts:
12952 //
12953
12954 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12955 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012956 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12957 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012958 return DCI.CombineTo(N, InsV);
12959 }
12960
12961 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12962 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012963 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12964 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012965 return DCI.CombineTo(N, InsV);
12966 }
12967
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012968 return SDValue();
12969}
12970
12971/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012972static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012973 TargetLowering::DAGCombinerInfo &DCI,
12974 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012975 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012976 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012977
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012978 // Don't create instructions with illegal types after legalize types has run.
12979 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12980 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12981 return SDValue();
12982
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012983 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12984 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12985 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012986 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012987
12988 // Only handle 128 wide vector from here on.
12989 if (VT.getSizeInBits() != 128)
12990 return SDValue();
12991
12992 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12993 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12994 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012995 SmallVector<SDValue, 16> Elts;
12996 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012997 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012998
Nate Begemanfdea31a2010-03-24 20:49:50 +000012999 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013000}
Evan Chengd880b972008-05-09 21:53:03 +000013001
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013002
13003/// PerformTruncateCombine - Converts truncate operation to
13004/// a sequence of vector shuffle operations.
13005/// It is possible when we truncate 256-bit vector to 128-bit vector
13006
13007SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13008 DAGCombinerInfo &DCI) const {
13009 if (!DCI.isBeforeLegalizeOps())
13010 return SDValue();
13011
13012 if (!Subtarget->hasAVX()) return SDValue();
13013
13014 EVT VT = N->getValueType(0);
13015 SDValue Op = N->getOperand(0);
13016 EVT OpVT = Op.getValueType();
13017 DebugLoc dl = N->getDebugLoc();
13018
13019 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13020
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013021 if (Subtarget->hasAVX2()) {
13022 // AVX2: v4i64 -> v4i32
13023
13024 // VPERMD
13025 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13026
13027 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13028 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13029 ShufMask);
13030
Craig Topperd63fa652012-04-22 18:51:37 +000013031 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13032 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013033 }
13034
13035 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013036 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013037 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013038
13039 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013040 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013041
13042 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13043 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13044
13045 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013046 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013047
Craig Topperd63fa652012-04-22 18:51:37 +000013048 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13049 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013050
13051 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013052 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013053
Elena Demikhovsky73252572012-02-01 10:33:05 +000013054 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013055 }
Craig Topperd63fa652012-04-22 18:51:37 +000013056
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013057 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13058
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013059 if (Subtarget->hasAVX2()) {
13060 // AVX2: v8i32 -> v8i16
13061
13062 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013063
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013064 // PSHUFB
13065 SmallVector<SDValue,32> pshufbMask;
13066 for (unsigned i = 0; i < 2; ++i) {
13067 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13068 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13069 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13070 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13071 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13072 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13073 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13074 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13075 for (unsigned j = 0; j < 8; ++j)
13076 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13077 }
Craig Topperd63fa652012-04-22 18:51:37 +000013078 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13079 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013080 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13081
13082 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13083
13084 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013085 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013086 &ShufMask[0]);
13087
Craig Topperd63fa652012-04-22 18:51:37 +000013088 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13089 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013090
13091 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13092 }
13093
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013094 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013095 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013096
13097 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013098 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013099
13100 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13101 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13102
13103 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013104 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13105 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013106
Craig Topperd63fa652012-04-22 18:51:37 +000013107 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013108 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013109 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013110 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013111
13112 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13113 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13114
13115 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013116 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013117
Elena Demikhovsky73252572012-02-01 10:33:05 +000013118 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013119 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013120 }
13121
13122 return SDValue();
13123}
13124
Craig Topper89f4e662012-03-20 07:17:59 +000013125/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13126/// specific shuffle of a load can be folded into a single element load.
13127/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13128/// shuffles have been customed lowered so we need to handle those here.
13129static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13130 TargetLowering::DAGCombinerInfo &DCI) {
13131 if (DCI.isBeforeLegalizeOps())
13132 return SDValue();
13133
13134 SDValue InVec = N->getOperand(0);
13135 SDValue EltNo = N->getOperand(1);
13136
13137 if (!isa<ConstantSDNode>(EltNo))
13138 return SDValue();
13139
13140 EVT VT = InVec.getValueType();
13141
13142 bool HasShuffleIntoBitcast = false;
13143 if (InVec.getOpcode() == ISD::BITCAST) {
13144 // Don't duplicate a load with other uses.
13145 if (!InVec.hasOneUse())
13146 return SDValue();
13147 EVT BCVT = InVec.getOperand(0).getValueType();
13148 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13149 return SDValue();
13150 InVec = InVec.getOperand(0);
13151 HasShuffleIntoBitcast = true;
13152 }
13153
13154 if (!isTargetShuffle(InVec.getOpcode()))
13155 return SDValue();
13156
13157 // Don't duplicate a load with other uses.
13158 if (!InVec.hasOneUse())
13159 return SDValue();
13160
13161 SmallVector<int, 16> ShuffleMask;
13162 bool UnaryShuffle;
13163 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13164 return SDValue();
13165
13166 // Select the input vector, guarding against out of range extract vector.
13167 unsigned NumElems = VT.getVectorNumElements();
13168 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13169 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13170 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13171 : InVec.getOperand(1);
13172
13173 // If inputs to shuffle are the same for both ops, then allow 2 uses
13174 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13175
13176 if (LdNode.getOpcode() == ISD::BITCAST) {
13177 // Don't duplicate a load with other uses.
13178 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13179 return SDValue();
13180
13181 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13182 LdNode = LdNode.getOperand(0);
13183 }
13184
13185 if (!ISD::isNormalLoad(LdNode.getNode()))
13186 return SDValue();
13187
13188 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13189
13190 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13191 return SDValue();
13192
13193 if (HasShuffleIntoBitcast) {
13194 // If there's a bitcast before the shuffle, check if the load type and
13195 // alignment is valid.
13196 unsigned Align = LN0->getAlignment();
13197 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13198 unsigned NewAlign = TLI.getTargetData()->
13199 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13200
13201 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13202 return SDValue();
13203 }
13204
13205 // All checks match so transform back to vector_shuffle so that DAG combiner
13206 // can finish the job
13207 DebugLoc dl = N->getDebugLoc();
13208
13209 // Create shuffle node taking into account the case that its a unary shuffle
13210 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13211 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13212 InVec.getOperand(0), Shuffle,
13213 &ShuffleMask[0]);
13214 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13215 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13216 EltNo);
13217}
13218
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013219/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13220/// generation and convert it from being a bunch of shuffles and extracts
13221/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013222static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013223 TargetLowering::DAGCombinerInfo &DCI) {
13224 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13225 if (NewOp.getNode())
13226 return NewOp;
13227
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013228 SDValue InputVector = N->getOperand(0);
13229
13230 // Only operate on vectors of 4 elements, where the alternative shuffling
13231 // gets to be more expensive.
13232 if (InputVector.getValueType() != MVT::v4i32)
13233 return SDValue();
13234
13235 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13236 // single use which is a sign-extend or zero-extend, and all elements are
13237 // used.
13238 SmallVector<SDNode *, 4> Uses;
13239 unsigned ExtractedElements = 0;
13240 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13241 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13242 if (UI.getUse().getResNo() != InputVector.getResNo())
13243 return SDValue();
13244
13245 SDNode *Extract = *UI;
13246 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13247 return SDValue();
13248
13249 if (Extract->getValueType(0) != MVT::i32)
13250 return SDValue();
13251 if (!Extract->hasOneUse())
13252 return SDValue();
13253 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13254 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13255 return SDValue();
13256 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13257 return SDValue();
13258
13259 // Record which element was extracted.
13260 ExtractedElements |=
13261 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13262
13263 Uses.push_back(Extract);
13264 }
13265
13266 // If not all the elements were used, this may not be worthwhile.
13267 if (ExtractedElements != 15)
13268 return SDValue();
13269
13270 // Ok, we've now decided to do the transformation.
13271 DebugLoc dl = InputVector.getDebugLoc();
13272
13273 // Store the value to a temporary stack slot.
13274 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013275 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13276 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013277
13278 // Replace each use (extract) with a load of the appropriate element.
13279 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13280 UE = Uses.end(); UI != UE; ++UI) {
13281 SDNode *Extract = *UI;
13282
Nadav Rotem86694292011-05-17 08:31:57 +000013283 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013284 SDValue Idx = Extract->getOperand(1);
13285 unsigned EltSize =
13286 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13287 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013288 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013289 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13290
Nadav Rotem86694292011-05-17 08:31:57 +000013291 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013292 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013293
13294 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013295 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013296 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013297 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013298
13299 // Replace the exact with the load.
13300 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13301 }
13302
13303 // The replacement was made in place; don't return anything.
13304 return SDValue();
13305}
13306
Duncan Sands6bcd2192011-09-17 16:49:39 +000013307/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13308/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013309static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013310 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013311 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013312
13313
Chris Lattner47b4ce82009-03-11 05:48:52 +000013314 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013315 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013316 // Get the LHS/RHS of the select.
13317 SDValue LHS = N->getOperand(1);
13318 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013319 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013320
Dan Gohman670e5392009-09-21 18:03:22 +000013321 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013322 // instructions match the semantics of the common C idiom x<y?x:y but not
13323 // x<=y?x:y, because of how they handle negative zero (which can be
13324 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013325 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13326 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013327 (Subtarget->hasSSE2() ||
13328 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013329 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013330
Chris Lattner47b4ce82009-03-11 05:48:52 +000013331 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013332 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013333 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13334 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013335 switch (CC) {
13336 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013337 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013338 // Converting this to a min would handle NaNs incorrectly, and swapping
13339 // the operands would cause it to handle comparisons between positive
13340 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013341 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013342 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013343 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13344 break;
13345 std::swap(LHS, RHS);
13346 }
Dan Gohman670e5392009-09-21 18:03:22 +000013347 Opcode = X86ISD::FMIN;
13348 break;
13349 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013350 // Converting this to a min would handle comparisons between positive
13351 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013352 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013353 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13354 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013355 Opcode = X86ISD::FMIN;
13356 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013357 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013358 // Converting this to a min would handle both negative zeros and NaNs
13359 // incorrectly, but we can swap the operands to fix both.
13360 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013361 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013362 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013363 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013364 Opcode = X86ISD::FMIN;
13365 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013366
Dan Gohman670e5392009-09-21 18:03:22 +000013367 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013368 // Converting this to a max would handle comparisons between positive
13369 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013370 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013371 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013372 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013373 Opcode = X86ISD::FMAX;
13374 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013375 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013376 // Converting this to a max would handle NaNs incorrectly, and swapping
13377 // the operands would cause it to handle comparisons between positive
13378 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013379 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013380 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013381 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13382 break;
13383 std::swap(LHS, RHS);
13384 }
Dan Gohman670e5392009-09-21 18:03:22 +000013385 Opcode = X86ISD::FMAX;
13386 break;
13387 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013388 // Converting this to a max would handle both negative zeros and NaNs
13389 // incorrectly, but we can swap the operands to fix both.
13390 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013391 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013392 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013393 case ISD::SETGE:
13394 Opcode = X86ISD::FMAX;
13395 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013396 }
Dan Gohman670e5392009-09-21 18:03:22 +000013397 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013398 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13399 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013400 switch (CC) {
13401 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013402 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013403 // Converting this to a min would handle comparisons between positive
13404 // and negative zero incorrectly, and swapping the operands would
13405 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013406 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013407 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013408 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013409 break;
13410 std::swap(LHS, RHS);
13411 }
Dan Gohman670e5392009-09-21 18:03:22 +000013412 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013413 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013414 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013415 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013416 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013417 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13418 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013419 Opcode = X86ISD::FMIN;
13420 break;
13421 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013422 // Converting this to a min would handle both negative zeros and NaNs
13423 // incorrectly, but we can swap the operands to fix both.
13424 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013425 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013426 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013427 case ISD::SETGE:
13428 Opcode = X86ISD::FMIN;
13429 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013430
Dan Gohman670e5392009-09-21 18:03:22 +000013431 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013432 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013433 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013434 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013435 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013436 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013437 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013438 // Converting this to a max would handle comparisons between positive
13439 // and negative zero incorrectly, and swapping the operands would
13440 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013441 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013442 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013443 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013444 break;
13445 std::swap(LHS, RHS);
13446 }
Dan Gohman670e5392009-09-21 18:03:22 +000013447 Opcode = X86ISD::FMAX;
13448 break;
13449 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013450 // Converting this to a max would handle both negative zeros and NaNs
13451 // incorrectly, but we can swap the operands to fix both.
13452 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013453 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013454 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013455 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013456 Opcode = X86ISD::FMAX;
13457 break;
13458 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013459 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013460
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 if (Opcode)
13462 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013463 }
Eric Christopherfd179292009-08-27 18:07:15 +000013464
Chris Lattnerd1980a52009-03-12 06:52:53 +000013465 // If this is a select between two integer constants, try to do some
13466 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013467 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13468 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013469 // Don't do this for crazy integer types.
13470 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13471 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013472 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013473 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013474
Chris Lattnercee56e72009-03-13 05:53:31 +000013475 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013476 // Efficiently invertible.
13477 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13478 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13479 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13480 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013481 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013482 }
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Chris Lattnerd1980a52009-03-12 06:52:53 +000013484 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013485 if (FalseC->getAPIntValue() == 0 &&
13486 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013487 if (NeedsCondInvert) // Invert the condition if needed.
13488 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13489 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013490
Chris Lattnerd1980a52009-03-12 06:52:53 +000013491 // Zero extend the condition if needed.
13492 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013493
Chris Lattnercee56e72009-03-13 05:53:31 +000013494 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013495 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013497 }
Eric Christopherfd179292009-08-27 18:07:15 +000013498
Chris Lattner97a29a52009-03-13 05:22:11 +000013499 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013500 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013501 if (NeedsCondInvert) // Invert the condition if needed.
13502 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13503 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013504
Chris Lattner97a29a52009-03-13 05:22:11 +000013505 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013506 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13507 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013508 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013509 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013510 }
Eric Christopherfd179292009-08-27 18:07:15 +000013511
Chris Lattnercee56e72009-03-13 05:53:31 +000013512 // Optimize cases that will turn into an LEA instruction. This requires
13513 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013515 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013517
Chris Lattnercee56e72009-03-13 05:53:31 +000013518 bool isFastMultiplier = false;
13519 if (Diff < 10) {
13520 switch ((unsigned char)Diff) {
13521 default: break;
13522 case 1: // result = add base, cond
13523 case 2: // result = lea base( , cond*2)
13524 case 3: // result = lea base(cond, cond*2)
13525 case 4: // result = lea base( , cond*4)
13526 case 5: // result = lea base(cond, cond*4)
13527 case 8: // result = lea base( , cond*8)
13528 case 9: // result = lea base(cond, cond*8)
13529 isFastMultiplier = true;
13530 break;
13531 }
13532 }
Eric Christopherfd179292009-08-27 18:07:15 +000013533
Chris Lattnercee56e72009-03-13 05:53:31 +000013534 if (isFastMultiplier) {
13535 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13536 if (NeedsCondInvert) // Invert the condition if needed.
13537 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13538 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013539
Chris Lattnercee56e72009-03-13 05:53:31 +000013540 // Zero extend the condition if needed.
13541 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13542 Cond);
13543 // Scale the condition by the difference.
13544 if (Diff != 1)
13545 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13546 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013547
Chris Lattnercee56e72009-03-13 05:53:31 +000013548 // Add the base if non-zero.
13549 if (FalseC->getAPIntValue() != 0)
13550 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13551 SDValue(FalseC, 0));
13552 return Cond;
13553 }
Eric Christopherfd179292009-08-27 18:07:15 +000013554 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013555 }
13556 }
Eric Christopherfd179292009-08-27 18:07:15 +000013557
Evan Cheng56f582d2012-01-04 01:41:39 +000013558 // Canonicalize max and min:
13559 // (x > y) ? x : y -> (x >= y) ? x : y
13560 // (x < y) ? x : y -> (x <= y) ? x : y
13561 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13562 // the need for an extra compare
13563 // against zero. e.g.
13564 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13565 // subl %esi, %edi
13566 // testl %edi, %edi
13567 // movl $0, %eax
13568 // cmovgl %edi, %eax
13569 // =>
13570 // xorl %eax, %eax
13571 // subl %esi, $edi
13572 // cmovsl %eax, %edi
13573 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13574 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13575 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13576 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13577 switch (CC) {
13578 default: break;
13579 case ISD::SETLT:
13580 case ISD::SETGT: {
13581 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13582 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13583 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13584 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13585 }
13586 }
13587 }
13588
Nadav Rotemcc616562012-01-15 19:27:55 +000013589 // If we know that this node is legal then we know that it is going to be
13590 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13591 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13592 // to simplify previous instructions.
13593 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13594 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13595 !DCI.isBeforeLegalize() &&
13596 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13597 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13598 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13599 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13600
13601 APInt KnownZero, KnownOne;
13602 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13603 DCI.isBeforeLegalizeOps());
13604 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13605 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13606 DCI.CommitTargetLoweringOpt(TLO);
13607 }
13608
Dan Gohman475871a2008-07-27 21:46:04 +000013609 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013610}
13611
Chris Lattnerd1980a52009-03-12 06:52:53 +000013612/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13613static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13614 TargetLowering::DAGCombinerInfo &DCI) {
13615 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013616
Chris Lattnerd1980a52009-03-12 06:52:53 +000013617 // If the flag operand isn't dead, don't touch this CMOV.
13618 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13619 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013620
Evan Chengb5a55d92011-05-24 01:48:22 +000013621 SDValue FalseOp = N->getOperand(0);
13622 SDValue TrueOp = N->getOperand(1);
13623 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13624 SDValue Cond = N->getOperand(3);
13625 if (CC == X86::COND_E || CC == X86::COND_NE) {
13626 switch (Cond.getOpcode()) {
13627 default: break;
13628 case X86ISD::BSR:
13629 case X86ISD::BSF:
13630 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13631 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13632 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13633 }
13634 }
13635
Chris Lattnerd1980a52009-03-12 06:52:53 +000013636 // If this is a select between two integer constants, try to do some
13637 // optimizations. Note that the operands are ordered the opposite of SELECT
13638 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013639 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13640 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013641 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13642 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013643 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13644 CC = X86::GetOppositeBranchCondition(CC);
13645 std::swap(TrueC, FalseC);
13646 }
Eric Christopherfd179292009-08-27 18:07:15 +000013647
Chris Lattnerd1980a52009-03-12 06:52:53 +000013648 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013649 // This is efficient for any integer data type (including i8/i16) and
13650 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013651 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013652 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13653 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattnerd1980a52009-03-12 06:52:53 +000013655 // Zero extend the condition if needed.
13656 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013657
Chris Lattnerd1980a52009-03-12 06:52:53 +000013658 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13659 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013660 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013661 if (N->getNumValues() == 2) // Dead flag value?
13662 return DCI.CombineTo(N, Cond, SDValue());
13663 return Cond;
13664 }
Eric Christopherfd179292009-08-27 18:07:15 +000013665
Chris Lattnercee56e72009-03-13 05:53:31 +000013666 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13667 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013668 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013669 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13670 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013671
Chris Lattner97a29a52009-03-13 05:22:11 +000013672 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013673 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13674 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013675 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13676 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013677
Chris Lattner97a29a52009-03-13 05:22:11 +000013678 if (N->getNumValues() == 2) // Dead flag value?
13679 return DCI.CombineTo(N, Cond, SDValue());
13680 return Cond;
13681 }
Eric Christopherfd179292009-08-27 18:07:15 +000013682
Chris Lattnercee56e72009-03-13 05:53:31 +000013683 // Optimize cases that will turn into an LEA instruction. This requires
13684 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013685 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013686 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013687 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013688
Chris Lattnercee56e72009-03-13 05:53:31 +000013689 bool isFastMultiplier = false;
13690 if (Diff < 10) {
13691 switch ((unsigned char)Diff) {
13692 default: break;
13693 case 1: // result = add base, cond
13694 case 2: // result = lea base( , cond*2)
13695 case 3: // result = lea base(cond, cond*2)
13696 case 4: // result = lea base( , cond*4)
13697 case 5: // result = lea base(cond, cond*4)
13698 case 8: // result = lea base( , cond*8)
13699 case 9: // result = lea base(cond, cond*8)
13700 isFastMultiplier = true;
13701 break;
13702 }
13703 }
Eric Christopherfd179292009-08-27 18:07:15 +000013704
Chris Lattnercee56e72009-03-13 05:53:31 +000013705 if (isFastMultiplier) {
13706 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013707 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13708 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013709 // Zero extend the condition if needed.
13710 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13711 Cond);
13712 // Scale the condition by the difference.
13713 if (Diff != 1)
13714 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13715 DAG.getConstant(Diff, Cond.getValueType()));
13716
13717 // Add the base if non-zero.
13718 if (FalseC->getAPIntValue() != 0)
13719 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13720 SDValue(FalseC, 0));
13721 if (N->getNumValues() == 2) // Dead flag value?
13722 return DCI.CombineTo(N, Cond, SDValue());
13723 return Cond;
13724 }
Eric Christopherfd179292009-08-27 18:07:15 +000013725 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013726 }
13727 }
13728 return SDValue();
13729}
13730
13731
Evan Cheng0b0cd912009-03-28 05:57:29 +000013732/// PerformMulCombine - Optimize a single multiply with constant into two
13733/// in order to implement it with two cheaper instructions, e.g.
13734/// LEA + SHL, LEA + LEA.
13735static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13736 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013737 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13738 return SDValue();
13739
Owen Andersone50ed302009-08-10 22:56:29 +000013740 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013741 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013742 return SDValue();
13743
13744 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13745 if (!C)
13746 return SDValue();
13747 uint64_t MulAmt = C->getZExtValue();
13748 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13749 return SDValue();
13750
13751 uint64_t MulAmt1 = 0;
13752 uint64_t MulAmt2 = 0;
13753 if ((MulAmt % 9) == 0) {
13754 MulAmt1 = 9;
13755 MulAmt2 = MulAmt / 9;
13756 } else if ((MulAmt % 5) == 0) {
13757 MulAmt1 = 5;
13758 MulAmt2 = MulAmt / 5;
13759 } else if ((MulAmt % 3) == 0) {
13760 MulAmt1 = 3;
13761 MulAmt2 = MulAmt / 3;
13762 }
13763 if (MulAmt2 &&
13764 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13765 DebugLoc DL = N->getDebugLoc();
13766
13767 if (isPowerOf2_64(MulAmt2) &&
13768 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13769 // If second multiplifer is pow2, issue it first. We want the multiply by
13770 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13771 // is an add.
13772 std::swap(MulAmt1, MulAmt2);
13773
13774 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013775 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013776 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013777 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013778 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013779 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013780 DAG.getConstant(MulAmt1, VT));
13781
Eric Christopherfd179292009-08-27 18:07:15 +000013782 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013783 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013784 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013785 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013786 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013787 DAG.getConstant(MulAmt2, VT));
13788
13789 // Do not add new nodes to DAG combiner worklist.
13790 DCI.CombineTo(N, NewMul, false);
13791 }
13792 return SDValue();
13793}
13794
Evan Chengad9c0a32009-12-15 00:53:42 +000013795static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13796 SDValue N0 = N->getOperand(0);
13797 SDValue N1 = N->getOperand(1);
13798 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13799 EVT VT = N0.getValueType();
13800
13801 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13802 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013803 if (VT.isInteger() && !VT.isVector() &&
13804 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013805 N0.getOperand(1).getOpcode() == ISD::Constant) {
13806 SDValue N00 = N0.getOperand(0);
13807 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13808 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13809 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13810 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13811 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13812 APInt ShAmt = N1C->getAPIntValue();
13813 Mask = Mask.shl(ShAmt);
13814 if (Mask != 0)
13815 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13816 N00, DAG.getConstant(Mask, VT));
13817 }
13818 }
13819
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013820
13821 // Hardware support for vector shifts is sparse which makes us scalarize the
13822 // vector operations in many cases. Also, on sandybridge ADD is faster than
13823 // shl.
13824 // (shl V, 1) -> add V,V
13825 if (isSplatVector(N1.getNode())) {
13826 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13827 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13828 // We shift all of the values by one. In many cases we do not have
13829 // hardware support for this operation. This is better expressed as an ADD
13830 // of two values.
13831 if (N1C && (1 == N1C->getZExtValue())) {
13832 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13833 }
13834 }
13835
Evan Chengad9c0a32009-12-15 00:53:42 +000013836 return SDValue();
13837}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013838
Nate Begeman740ab032009-01-26 00:52:55 +000013839/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13840/// when possible.
13841static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013842 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013843 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013844 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013845 if (N->getOpcode() == ISD::SHL) {
13846 SDValue V = PerformSHLCombine(N, DAG);
13847 if (V.getNode()) return V;
13848 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013849
Nate Begeman740ab032009-01-26 00:52:55 +000013850 // On X86 with SSE2 support, we can transform this to a vector shift if
13851 // all elements are shifted by the same amount. We can't do this in legalize
13852 // because the a constant vector is typically transformed to a constant pool
13853 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013854 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013855 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013856
Craig Topper7be5dfd2011-11-12 09:58:49 +000013857 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13858 (!Subtarget->hasAVX2() ||
13859 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013860 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013861
Mon P Wang3becd092009-01-28 08:12:05 +000013862 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013863 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013864 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013865 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013866 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13867 unsigned NumElts = VT.getVectorNumElements();
13868 unsigned i = 0;
13869 for (; i != NumElts; ++i) {
13870 SDValue Arg = ShAmtOp.getOperand(i);
13871 if (Arg.getOpcode() == ISD::UNDEF) continue;
13872 BaseShAmt = Arg;
13873 break;
13874 }
Craig Topper37c26772012-01-17 04:44:50 +000013875 // Handle the case where the build_vector is all undef
13876 // FIXME: Should DAG allow this?
13877 if (i == NumElts)
13878 return SDValue();
13879
Mon P Wang3becd092009-01-28 08:12:05 +000013880 for (; i != NumElts; ++i) {
13881 SDValue Arg = ShAmtOp.getOperand(i);
13882 if (Arg.getOpcode() == ISD::UNDEF) continue;
13883 if (Arg != BaseShAmt) {
13884 return SDValue();
13885 }
13886 }
13887 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013888 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013889 SDValue InVec = ShAmtOp.getOperand(0);
13890 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13891 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13892 unsigned i = 0;
13893 for (; i != NumElts; ++i) {
13894 SDValue Arg = InVec.getOperand(i);
13895 if (Arg.getOpcode() == ISD::UNDEF) continue;
13896 BaseShAmt = Arg;
13897 break;
13898 }
13899 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013901 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013902 if (C->getZExtValue() == SplatIdx)
13903 BaseShAmt = InVec.getOperand(1);
13904 }
13905 }
Mon P Wang845b1892012-02-01 22:15:20 +000013906 if (BaseShAmt.getNode() == 0) {
13907 // Don't create instructions with illegal types after legalize
13908 // types has run.
13909 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13910 !DCI.isBeforeLegalize())
13911 return SDValue();
13912
Mon P Wangefa42202009-09-03 19:56:25 +000013913 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13914 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013915 }
Mon P Wang3becd092009-01-28 08:12:05 +000013916 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013917 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013918
Mon P Wangefa42202009-09-03 19:56:25 +000013919 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013920 if (EltVT.bitsGT(MVT::i32))
13921 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13922 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013923 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013924
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013925 // The shift amount is identical so we can do a vector shift.
13926 SDValue ValOp = N->getOperand(0);
13927 switch (N->getOpcode()) {
13928 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013929 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013930 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013931 switch (VT.getSimpleVT().SimpleTy) {
13932 default: return SDValue();
13933 case MVT::v2i64:
13934 case MVT::v4i32:
13935 case MVT::v8i16:
13936 case MVT::v4i64:
13937 case MVT::v8i32:
13938 case MVT::v16i16:
13939 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13940 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013941 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013942 switch (VT.getSimpleVT().SimpleTy) {
13943 default: return SDValue();
13944 case MVT::v4i32:
13945 case MVT::v8i16:
13946 case MVT::v8i32:
13947 case MVT::v16i16:
13948 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13949 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013950 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013951 switch (VT.getSimpleVT().SimpleTy) {
13952 default: return SDValue();
13953 case MVT::v2i64:
13954 case MVT::v4i32:
13955 case MVT::v8i16:
13956 case MVT::v4i64:
13957 case MVT::v8i32:
13958 case MVT::v16i16:
13959 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13960 }
Nate Begeman740ab032009-01-26 00:52:55 +000013961 }
Nate Begeman740ab032009-01-26 00:52:55 +000013962}
13963
Nate Begemanb65c1752010-12-17 22:55:37 +000013964
Stuart Hastings865f0932011-06-03 23:53:54 +000013965// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13966// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13967// and friends. Likewise for OR -> CMPNEQSS.
13968static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13969 TargetLowering::DAGCombinerInfo &DCI,
13970 const X86Subtarget *Subtarget) {
13971 unsigned opcode;
13972
13973 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13974 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013975 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013976 SDValue N0 = N->getOperand(0);
13977 SDValue N1 = N->getOperand(1);
13978 SDValue CMP0 = N0->getOperand(1);
13979 SDValue CMP1 = N1->getOperand(1);
13980 DebugLoc DL = N->getDebugLoc();
13981
13982 // The SETCCs should both refer to the same CMP.
13983 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13984 return SDValue();
13985
13986 SDValue CMP00 = CMP0->getOperand(0);
13987 SDValue CMP01 = CMP0->getOperand(1);
13988 EVT VT = CMP00.getValueType();
13989
13990 if (VT == MVT::f32 || VT == MVT::f64) {
13991 bool ExpectingFlags = false;
13992 // Check for any users that want flags:
13993 for (SDNode::use_iterator UI = N->use_begin(),
13994 UE = N->use_end();
13995 !ExpectingFlags && UI != UE; ++UI)
13996 switch (UI->getOpcode()) {
13997 default:
13998 case ISD::BR_CC:
13999 case ISD::BRCOND:
14000 case ISD::SELECT:
14001 ExpectingFlags = true;
14002 break;
14003 case ISD::CopyToReg:
14004 case ISD::SIGN_EXTEND:
14005 case ISD::ZERO_EXTEND:
14006 case ISD::ANY_EXTEND:
14007 break;
14008 }
14009
14010 if (!ExpectingFlags) {
14011 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14012 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14013
14014 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14015 X86::CondCode tmp = cc0;
14016 cc0 = cc1;
14017 cc1 = tmp;
14018 }
14019
14020 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14021 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14022 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14023 X86ISD::NodeType NTOperator = is64BitFP ?
14024 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14025 // FIXME: need symbolic constants for these magic numbers.
14026 // See X86ATTInstPrinter.cpp:printSSECC().
14027 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14028 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14029 DAG.getConstant(x86cc, MVT::i8));
14030 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14031 OnesOrZeroesF);
14032 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14033 DAG.getConstant(1, MVT::i32));
14034 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14035 return OneBitOfTruth;
14036 }
14037 }
14038 }
14039 }
14040 return SDValue();
14041}
14042
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014043/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14044/// so it can be folded inside ANDNP.
14045static bool CanFoldXORWithAllOnes(const SDNode *N) {
14046 EVT VT = N->getValueType(0);
14047
14048 // Match direct AllOnes for 128 and 256-bit vectors
14049 if (ISD::isBuildVectorAllOnes(N))
14050 return true;
14051
14052 // Look through a bit convert.
14053 if (N->getOpcode() == ISD::BITCAST)
14054 N = N->getOperand(0).getNode();
14055
14056 // Sometimes the operand may come from a insert_subvector building a 256-bit
14057 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014058 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014059 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14060 SDValue V1 = N->getOperand(0);
14061 SDValue V2 = N->getOperand(1);
14062
14063 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14064 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14065 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14066 ISD::isBuildVectorAllOnes(V2.getNode()))
14067 return true;
14068 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014069
14070 return false;
14071}
14072
Nate Begemanb65c1752010-12-17 22:55:37 +000014073static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14074 TargetLowering::DAGCombinerInfo &DCI,
14075 const X86Subtarget *Subtarget) {
14076 if (DCI.isBeforeLegalizeOps())
14077 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014078
Stuart Hastings865f0932011-06-03 23:53:54 +000014079 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14080 if (R.getNode())
14081 return R;
14082
Craig Topper54a11172011-10-14 07:06:56 +000014083 EVT VT = N->getValueType(0);
14084
Craig Topperb4c94572011-10-21 06:55:01 +000014085 // Create ANDN, BLSI, and BLSR instructions
14086 // BLSI is X & (-X)
14087 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014088 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14089 SDValue N0 = N->getOperand(0);
14090 SDValue N1 = N->getOperand(1);
14091 DebugLoc DL = N->getDebugLoc();
14092
14093 // Check LHS for not
14094 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14095 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14096 // Check RHS for not
14097 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14098 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14099
Craig Topperb4c94572011-10-21 06:55:01 +000014100 // Check LHS for neg
14101 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14102 isZero(N0.getOperand(0)))
14103 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14104
14105 // Check RHS for neg
14106 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14107 isZero(N1.getOperand(0)))
14108 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14109
14110 // Check LHS for X-1
14111 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14112 isAllOnes(N0.getOperand(1)))
14113 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14114
14115 // Check RHS for X-1
14116 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14117 isAllOnes(N1.getOperand(1)))
14118 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14119
Craig Topper54a11172011-10-14 07:06:56 +000014120 return SDValue();
14121 }
14122
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014123 // Want to form ANDNP nodes:
14124 // 1) In the hopes of then easily combining them with OR and AND nodes
14125 // to form PBLEND/PSIGN.
14126 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014127 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014128 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014129
Nate Begemanb65c1752010-12-17 22:55:37 +000014130 SDValue N0 = N->getOperand(0);
14131 SDValue N1 = N->getOperand(1);
14132 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014133
Nate Begemanb65c1752010-12-17 22:55:37 +000014134 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014135 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014136 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14137 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014138 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014139
14140 // Check RHS for vnot
14141 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014142 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14143 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014144 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014145
Nate Begemanb65c1752010-12-17 22:55:37 +000014146 return SDValue();
14147}
14148
Evan Cheng760d1942010-01-04 21:22:48 +000014149static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014150 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014151 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014152 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014153 return SDValue();
14154
Stuart Hastings865f0932011-06-03 23:53:54 +000014155 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14156 if (R.getNode())
14157 return R;
14158
Evan Cheng760d1942010-01-04 21:22:48 +000014159 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014160
Evan Cheng760d1942010-01-04 21:22:48 +000014161 SDValue N0 = N->getOperand(0);
14162 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014163
Nate Begemanb65c1752010-12-17 22:55:37 +000014164 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014165 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014166 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014167 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14168 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014169
Craig Topper1666cb62011-11-19 07:07:26 +000014170 // Canonicalize pandn to RHS
14171 if (N0.getOpcode() == X86ISD::ANDNP)
14172 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014173 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014174 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14175 SDValue Mask = N1.getOperand(0);
14176 SDValue X = N1.getOperand(1);
14177 SDValue Y;
14178 if (N0.getOperand(0) == Mask)
14179 Y = N0.getOperand(1);
14180 if (N0.getOperand(1) == Mask)
14181 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014182
Craig Topper1666cb62011-11-19 07:07:26 +000014183 // Check to see if the mask appeared in both the AND and ANDNP and
14184 if (!Y.getNode())
14185 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014186
Craig Topper1666cb62011-11-19 07:07:26 +000014187 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014188 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014189 if (Mask.getOpcode() == ISD::BITCAST)
14190 Mask = Mask.getOperand(0);
14191 if (X.getOpcode() == ISD::BITCAST)
14192 X = X.getOperand(0);
14193 if (Y.getOpcode() == ISD::BITCAST)
14194 Y = Y.getOperand(0);
14195
Craig Topper1666cb62011-11-19 07:07:26 +000014196 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014197
Craig Toppered2e13d2012-01-22 19:15:14 +000014198 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014199 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14200 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014201 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014202 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014203
14204 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014205 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014206 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14207 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14208 if ((SraAmt + 1) != EltBits)
14209 return SDValue();
14210
14211 DebugLoc DL = N->getDebugLoc();
14212
14213 // Now we know we at least have a plendvb with the mask val. See if
14214 // we can form a psignb/w/d.
14215 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014216 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14217 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014218 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14219 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14220 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014221 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014222 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014223 }
14224 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014225 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014226 return SDValue();
14227
14228 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14229
14230 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14231 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14232 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014233 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014234 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014235 }
14236 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014237
Craig Topper1666cb62011-11-19 07:07:26 +000014238 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14239 return SDValue();
14240
Nate Begemanb65c1752010-12-17 22:55:37 +000014241 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014242 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14243 std::swap(N0, N1);
14244 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14245 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014246 if (!N0.hasOneUse() || !N1.hasOneUse())
14247 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014248
14249 SDValue ShAmt0 = N0.getOperand(1);
14250 if (ShAmt0.getValueType() != MVT::i8)
14251 return SDValue();
14252 SDValue ShAmt1 = N1.getOperand(1);
14253 if (ShAmt1.getValueType() != MVT::i8)
14254 return SDValue();
14255 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14256 ShAmt0 = ShAmt0.getOperand(0);
14257 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14258 ShAmt1 = ShAmt1.getOperand(0);
14259
14260 DebugLoc DL = N->getDebugLoc();
14261 unsigned Opc = X86ISD::SHLD;
14262 SDValue Op0 = N0.getOperand(0);
14263 SDValue Op1 = N1.getOperand(0);
14264 if (ShAmt0.getOpcode() == ISD::SUB) {
14265 Opc = X86ISD::SHRD;
14266 std::swap(Op0, Op1);
14267 std::swap(ShAmt0, ShAmt1);
14268 }
14269
Evan Cheng8b1190a2010-04-28 01:18:01 +000014270 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014271 if (ShAmt1.getOpcode() == ISD::SUB) {
14272 SDValue Sum = ShAmt1.getOperand(0);
14273 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014274 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14275 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14276 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14277 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014278 return DAG.getNode(Opc, DL, VT,
14279 Op0, Op1,
14280 DAG.getNode(ISD::TRUNCATE, DL,
14281 MVT::i8, ShAmt0));
14282 }
14283 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14284 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14285 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014286 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014287 return DAG.getNode(Opc, DL, VT,
14288 N0.getOperand(0), N1.getOperand(0),
14289 DAG.getNode(ISD::TRUNCATE, DL,
14290 MVT::i8, ShAmt0));
14291 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014292
Evan Cheng760d1942010-01-04 21:22:48 +000014293 return SDValue();
14294}
14295
Craig Topper3738ccd2011-12-27 06:27:23 +000014296// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014297static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14298 TargetLowering::DAGCombinerInfo &DCI,
14299 const X86Subtarget *Subtarget) {
14300 if (DCI.isBeforeLegalizeOps())
14301 return SDValue();
14302
14303 EVT VT = N->getValueType(0);
14304
14305 if (VT != MVT::i32 && VT != MVT::i64)
14306 return SDValue();
14307
Craig Topper3738ccd2011-12-27 06:27:23 +000014308 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14309
Craig Topperb4c94572011-10-21 06:55:01 +000014310 // Create BLSMSK instructions by finding X ^ (X-1)
14311 SDValue N0 = N->getOperand(0);
14312 SDValue N1 = N->getOperand(1);
14313 DebugLoc DL = N->getDebugLoc();
14314
14315 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14316 isAllOnes(N0.getOperand(1)))
14317 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14318
14319 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14320 isAllOnes(N1.getOperand(1)))
14321 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14322
14323 return SDValue();
14324}
14325
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014326/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14327static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14328 const X86Subtarget *Subtarget) {
14329 LoadSDNode *Ld = cast<LoadSDNode>(N);
14330 EVT RegVT = Ld->getValueType(0);
14331 EVT MemVT = Ld->getMemoryVT();
14332 DebugLoc dl = Ld->getDebugLoc();
14333 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14334
14335 ISD::LoadExtType Ext = Ld->getExtensionType();
14336
Nadav Rotemca6f2962011-09-18 19:00:23 +000014337 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014338 // shuffle. We need SSE4 for the shuffles.
14339 // TODO: It is possible to support ZExt by zeroing the undef values
14340 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014341 if (RegVT.isVector() && RegVT.isInteger() &&
14342 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014343 assert(MemVT != RegVT && "Cannot extend to the same type");
14344 assert(MemVT.isVector() && "Must load a vector from memory");
14345
14346 unsigned NumElems = RegVT.getVectorNumElements();
14347 unsigned RegSz = RegVT.getSizeInBits();
14348 unsigned MemSz = MemVT.getSizeInBits();
14349 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014350 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014351 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14352
14353 // Attempt to load the original value using a single load op.
14354 // Find a scalar type which is equal to the loaded word size.
14355 MVT SclrLoadTy = MVT::i8;
14356 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14357 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14358 MVT Tp = (MVT::SimpleValueType)tp;
14359 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14360 SclrLoadTy = Tp;
14361 break;
14362 }
14363 }
14364
14365 // Proceed if a load word is found.
14366 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14367
14368 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14369 RegSz/SclrLoadTy.getSizeInBits());
14370
14371 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14372 RegSz/MemVT.getScalarType().getSizeInBits());
14373 // Can't shuffle using an illegal type.
14374 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14375
14376 // Perform a single load.
14377 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14378 Ld->getBasePtr(),
14379 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014380 Ld->isNonTemporal(), Ld->isInvariant(),
14381 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014382
14383 // Insert the word loaded into a vector.
14384 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14385 LoadUnitVecVT, ScalarLoad);
14386
14387 // Bitcast the loaded value to a vector of the original element type, in
14388 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014389 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14390 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014391 unsigned SizeRatio = RegSz/MemSz;
14392
14393 // Redistribute the loaded elements into the different locations.
14394 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14395 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14396
14397 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014398 DAG.getUNDEF(WideVecVT),
14399 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014400
14401 // Bitcast to the requested type.
14402 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14403 // Replace the original load with the new sequence
14404 // and return the new chain.
14405 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14406 return SDValue(ScalarLoad.getNode(), 1);
14407 }
14408
14409 return SDValue();
14410}
14411
Chris Lattner149a4e52008-02-22 02:09:43 +000014412/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014413static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014414 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014415 StoreSDNode *St = cast<StoreSDNode>(N);
14416 EVT VT = St->getValue().getValueType();
14417 EVT StVT = St->getMemoryVT();
14418 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014419 SDValue StoredVal = St->getOperand(1);
14420 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14421
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014422 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014423 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14424 // 128-bit ones. If in the future the cost becomes only one memory access the
14425 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014426 if (VT.getSizeInBits() == 256 &&
14427 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14428 StoredVal.getNumOperands() == 2) {
14429
14430 SDValue Value0 = StoredVal.getOperand(0);
14431 SDValue Value1 = StoredVal.getOperand(1);
14432
14433 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14434 SDValue Ptr0 = St->getBasePtr();
14435 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14436
14437 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14438 St->getPointerInfo(), St->isVolatile(),
14439 St->isNonTemporal(), St->getAlignment());
14440 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14441 St->getPointerInfo(), St->isVolatile(),
14442 St->isNonTemporal(), St->getAlignment());
14443 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14444 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014445
14446 // Optimize trunc store (of multiple scalars) to shuffle and store.
14447 // First, pack all of the elements in one place. Next, store to memory
14448 // in fewer chunks.
14449 if (St->isTruncatingStore() && VT.isVector()) {
14450 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14451 unsigned NumElems = VT.getVectorNumElements();
14452 assert(StVT != VT && "Cannot truncate to the same type");
14453 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14454 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14455
14456 // From, To sizes and ElemCount must be pow of two
14457 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014458 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014459 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014460 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014461
Nadav Rotem614061b2011-08-10 19:30:14 +000014462 unsigned SizeRatio = FromSz / ToSz;
14463
14464 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14465
14466 // Create a type on which we perform the shuffle
14467 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14468 StVT.getScalarType(), NumElems*SizeRatio);
14469
14470 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14471
14472 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14473 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14474 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14475
14476 // Can't shuffle using an illegal type
14477 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14478
14479 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014480 DAG.getUNDEF(WideVecVT),
14481 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014482 // At this point all of the data is stored at the bottom of the
14483 // register. We now need to save it to mem.
14484
14485 // Find the largest store unit
14486 MVT StoreType = MVT::i8;
14487 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14488 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14489 MVT Tp = (MVT::SimpleValueType)tp;
14490 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14491 StoreType = Tp;
14492 }
14493
14494 // Bitcast the original vector into a vector of store-size units
14495 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14496 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14497 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14498 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14499 SmallVector<SDValue, 8> Chains;
14500 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14501 TLI.getPointerTy());
14502 SDValue Ptr = St->getBasePtr();
14503
14504 // Perform one or more big stores into memory.
14505 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14506 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14507 StoreType, ShuffWide,
14508 DAG.getIntPtrConstant(i));
14509 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14510 St->getPointerInfo(), St->isVolatile(),
14511 St->isNonTemporal(), St->getAlignment());
14512 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14513 Chains.push_back(Ch);
14514 }
14515
14516 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14517 Chains.size());
14518 }
14519
14520
Chris Lattner149a4e52008-02-22 02:09:43 +000014521 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14522 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014523 // A preferable solution to the general problem is to figure out the right
14524 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014525
14526 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014527 if (VT.getSizeInBits() != 64)
14528 return SDValue();
14529
Devang Patel578efa92009-06-05 21:57:13 +000014530 const Function *F = DAG.getMachineFunction().getFunction();
14531 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014532 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014533 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014534 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014535 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014536 isa<LoadSDNode>(St->getValue()) &&
14537 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14538 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014539 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014540 LoadSDNode *Ld = 0;
14541 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014542 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014543 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014544 // Must be a store of a load. We currently handle two cases: the load
14545 // is a direct child, and it's under an intervening TokenFactor. It is
14546 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014547 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014548 Ld = cast<LoadSDNode>(St->getChain());
14549 else if (St->getValue().hasOneUse() &&
14550 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014551 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014552 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014553 TokenFactorIndex = i;
14554 Ld = cast<LoadSDNode>(St->getValue());
14555 } else
14556 Ops.push_back(ChainVal->getOperand(i));
14557 }
14558 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014559
Evan Cheng536e6672009-03-12 05:59:15 +000014560 if (!Ld || !ISD::isNormalLoad(Ld))
14561 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014562
Evan Cheng536e6672009-03-12 05:59:15 +000014563 // If this is not the MMX case, i.e. we are just turning i64 load/store
14564 // into f64 load/store, avoid the transformation if there are multiple
14565 // uses of the loaded value.
14566 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14567 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014568
Evan Cheng536e6672009-03-12 05:59:15 +000014569 DebugLoc LdDL = Ld->getDebugLoc();
14570 DebugLoc StDL = N->getDebugLoc();
14571 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14572 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14573 // pair instead.
14574 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014575 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014576 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14577 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014578 Ld->isNonTemporal(), Ld->isInvariant(),
14579 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014580 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014581 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014582 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014583 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014584 Ops.size());
14585 }
Evan Cheng536e6672009-03-12 05:59:15 +000014586 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014587 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014588 St->isVolatile(), St->isNonTemporal(),
14589 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014590 }
Evan Cheng536e6672009-03-12 05:59:15 +000014591
14592 // Otherwise, lower to two pairs of 32-bit loads / stores.
14593 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014594 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14595 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014596
Owen Anderson825b72b2009-08-11 20:47:22 +000014597 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014598 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014599 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014600 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014601 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014602 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014603 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014604 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014605 MinAlign(Ld->getAlignment(), 4));
14606
14607 SDValue NewChain = LoLd.getValue(1);
14608 if (TokenFactorIndex != -1) {
14609 Ops.push_back(LoLd);
14610 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014611 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014612 Ops.size());
14613 }
14614
14615 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014616 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14617 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014618
14619 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014620 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014621 St->isVolatile(), St->isNonTemporal(),
14622 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014623 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014624 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014625 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014626 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014627 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014628 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014629 }
Dan Gohman475871a2008-07-27 21:46:04 +000014630 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014631}
14632
Duncan Sands17470be2011-09-22 20:15:48 +000014633/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14634/// and return the operands for the horizontal operation in LHS and RHS. A
14635/// horizontal operation performs the binary operation on successive elements
14636/// of its first operand, then on successive elements of its second operand,
14637/// returning the resulting values in a vector. For example, if
14638/// A = < float a0, float a1, float a2, float a3 >
14639/// and
14640/// B = < float b0, float b1, float b2, float b3 >
14641/// then the result of doing a horizontal operation on A and B is
14642/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14643/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14644/// A horizontal-op B, for some already available A and B, and if so then LHS is
14645/// set to A, RHS to B, and the routine returns 'true'.
14646/// Note that the binary operation should have the property that if one of the
14647/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014648static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014649 // Look for the following pattern: if
14650 // A = < float a0, float a1, float a2, float a3 >
14651 // B = < float b0, float b1, float b2, float b3 >
14652 // and
14653 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14654 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14655 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14656 // which is A horizontal-op B.
14657
14658 // At least one of the operands should be a vector shuffle.
14659 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14660 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14661 return false;
14662
14663 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014664
14665 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14666 "Unsupported vector type for horizontal add/sub");
14667
14668 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14669 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014670 unsigned NumElts = VT.getVectorNumElements();
14671 unsigned NumLanes = VT.getSizeInBits()/128;
14672 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014673 assert((NumLaneElts % 2 == 0) &&
14674 "Vector type should have an even number of elements in each lane");
14675 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014676
14677 // View LHS in the form
14678 // LHS = VECTOR_SHUFFLE A, B, LMask
14679 // If LHS is not a shuffle then pretend it is the shuffle
14680 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14681 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14682 // type VT.
14683 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014684 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014685 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14686 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14687 A = LHS.getOperand(0);
14688 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14689 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014690 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14691 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014692 } else {
14693 if (LHS.getOpcode() != ISD::UNDEF)
14694 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014695 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014696 LMask[i] = i;
14697 }
14698
14699 // Likewise, view RHS in the form
14700 // RHS = VECTOR_SHUFFLE C, D, RMask
14701 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014702 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014703 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14704 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14705 C = RHS.getOperand(0);
14706 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14707 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014708 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14709 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014710 } else {
14711 if (RHS.getOpcode() != ISD::UNDEF)
14712 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014713 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014714 RMask[i] = i;
14715 }
14716
14717 // Check that the shuffles are both shuffling the same vectors.
14718 if (!(A == C && B == D) && !(A == D && B == C))
14719 return false;
14720
14721 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14722 if (!A.getNode() && !B.getNode())
14723 return false;
14724
14725 // If A and B occur in reverse order in RHS, then "swap" them (which means
14726 // rewriting the mask).
14727 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014728 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014729
14730 // At this point LHS and RHS are equivalent to
14731 // LHS = VECTOR_SHUFFLE A, B, LMask
14732 // RHS = VECTOR_SHUFFLE A, B, RMask
14733 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014734 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014735 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014736
Craig Topperf8363302011-12-02 08:18:41 +000014737 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014738 if (LIdx < 0 || RIdx < 0 ||
14739 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14740 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014741 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014742
Craig Topperf8363302011-12-02 08:18:41 +000014743 // Check that successive elements are being operated on. If not, this is
14744 // not a horizontal operation.
14745 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14746 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014747 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014748 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014749 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014750 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014751 }
14752
14753 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14754 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14755 return true;
14756}
14757
14758/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14759static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14760 const X86Subtarget *Subtarget) {
14761 EVT VT = N->getValueType(0);
14762 SDValue LHS = N->getOperand(0);
14763 SDValue RHS = N->getOperand(1);
14764
14765 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014766 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014767 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014768 isHorizontalBinOp(LHS, RHS, true))
14769 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14770 return SDValue();
14771}
14772
14773/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14774static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14775 const X86Subtarget *Subtarget) {
14776 EVT VT = N->getValueType(0);
14777 SDValue LHS = N->getOperand(0);
14778 SDValue RHS = N->getOperand(1);
14779
14780 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014781 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014782 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014783 isHorizontalBinOp(LHS, RHS, false))
14784 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14785 return SDValue();
14786}
14787
Chris Lattner6cf73262008-01-25 06:14:17 +000014788/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14789/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014790static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014791 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14792 // F[X]OR(0.0, x) -> x
14793 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014794 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14795 if (C->getValueAPF().isPosZero())
14796 return N->getOperand(1);
14797 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14798 if (C->getValueAPF().isPosZero())
14799 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014800 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014801}
14802
14803/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014804static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014805 // FAND(0.0, x) -> 0.0
14806 // FAND(x, 0.0) -> 0.0
14807 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14808 if (C->getValueAPF().isPosZero())
14809 return N->getOperand(0);
14810 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14811 if (C->getValueAPF().isPosZero())
14812 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014813 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014814}
14815
Dan Gohmane5af2d32009-01-29 01:59:02 +000014816static SDValue PerformBTCombine(SDNode *N,
14817 SelectionDAG &DAG,
14818 TargetLowering::DAGCombinerInfo &DCI) {
14819 // BT ignores high bits in the bit index operand.
14820 SDValue Op1 = N->getOperand(1);
14821 if (Op1.hasOneUse()) {
14822 unsigned BitWidth = Op1.getValueSizeInBits();
14823 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14824 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014825 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14826 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014827 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014828 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14829 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14830 DCI.CommitTargetLoweringOpt(TLO);
14831 }
14832 return SDValue();
14833}
Chris Lattner83e6c992006-10-04 06:57:07 +000014834
Eli Friedman7a5e5552009-06-07 06:52:44 +000014835static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14836 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014837 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014838 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014839 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014840 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014841 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014842 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014843 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014844 }
14845 return SDValue();
14846}
14847
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014848static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14849 TargetLowering::DAGCombinerInfo &DCI,
14850 const X86Subtarget *Subtarget) {
14851 if (!DCI.isBeforeLegalizeOps())
14852 return SDValue();
14853
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014854 if (!Subtarget->hasAVX())
14855 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014856
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014857 EVT VT = N->getValueType(0);
14858 SDValue Op = N->getOperand(0);
14859 EVT OpVT = Op.getValueType();
14860 DebugLoc dl = N->getDebugLoc();
14861
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014862 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14863 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014864
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014865 if (Subtarget->hasAVX2()) {
14866 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
14867 }
14868
14869 // Optimize vectors in AVX mode
14870 // Sign extend v8i16 to v8i32 and
14871 // v4i32 to v4i64
14872 //
14873 // Divide input vector into two parts
14874 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14875 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14876 // concat the vectors to original VT
14877
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014878 unsigned NumElems = OpVT.getVectorNumElements();
14879 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014880 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014881
14882 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014883 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014884
14885 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014886 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014887
14888 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014889 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014890
14891 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014892 VT.getVectorNumElements()/2);
14893
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014894 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14895 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14896
14897 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14898 }
14899 return SDValue();
14900}
14901
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014902static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14903 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014904 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14905 // (and (i32 x86isd::setcc_carry), 1)
14906 // This eliminates the zext. This transformation is necessary because
14907 // ISD::SETCC is always legalized to i8.
14908 DebugLoc dl = N->getDebugLoc();
14909 SDValue N0 = N->getOperand(0);
14910 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014911 EVT OpVT = N0.getValueType();
14912
Evan Cheng2e489c42009-12-16 00:53:11 +000014913 if (N0.getOpcode() == ISD::AND &&
14914 N0.hasOneUse() &&
14915 N0.getOperand(0).hasOneUse()) {
14916 SDValue N00 = N0.getOperand(0);
14917 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14918 return SDValue();
14919 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14920 if (!C || C->getZExtValue() != 1)
14921 return SDValue();
14922 return DAG.getNode(ISD::AND, dl, VT,
14923 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14924 N00.getOperand(0), N00.getOperand(1)),
14925 DAG.getConstant(1, VT));
14926 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014927
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014928 // Optimize vectors in AVX mode:
14929 //
14930 // v8i16 -> v8i32
14931 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14932 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14933 // Concat upper and lower parts.
14934 //
14935 // v4i32 -> v4i64
14936 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14937 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14938 // Concat upper and lower parts.
14939 //
14940 if (Subtarget->hasAVX()) {
14941
Craig Topperd0cf5652012-04-21 18:13:35 +000014942 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14943 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014944
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014945 if (Subtarget->hasAVX2())
14946 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
14947
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014948 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Craig Topperd0cf5652012-04-21 18:13:35 +000014949 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec,
14950 DAG);
14951 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec,
14952 DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014953
Craig Topperd0cf5652012-04-21 18:13:35 +000014954 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14955 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014956
14957 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14958 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14959
14960 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14961 }
14962 }
14963
Evan Cheng2e489c42009-12-16 00:53:11 +000014964 return SDValue();
14965}
14966
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014967// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14968static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14969 unsigned X86CC = N->getConstantOperandVal(0);
14970 SDValue EFLAG = N->getOperand(1);
14971 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014972
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014973 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14974 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14975 // cases.
14976 if (X86CC == X86::COND_B)
14977 return DAG.getNode(ISD::AND, DL, MVT::i8,
14978 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14979 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14980 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014981
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014982 return SDValue();
14983}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014984
Benjamin Kramer1396c402011-06-18 11:09:41 +000014985static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14986 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014987 SDValue Op0 = N->getOperand(0);
14988 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14989 // a 32-bit target where SSE doesn't support i64->FP operations.
14990 if (Op0.getOpcode() == ISD::LOAD) {
14991 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14992 EVT VT = Ld->getValueType(0);
14993 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14994 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14995 !XTLI->getSubtarget()->is64Bit() &&
14996 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014997 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14998 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014999 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15000 return FILDChain;
15001 }
15002 }
15003 return SDValue();
15004}
15005
Chris Lattner23a01992010-12-20 01:37:09 +000015006// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15007static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15008 X86TargetLowering::DAGCombinerInfo &DCI) {
15009 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15010 // the result is either zero or one (depending on the input carry bit).
15011 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15012 if (X86::isZeroNode(N->getOperand(0)) &&
15013 X86::isZeroNode(N->getOperand(1)) &&
15014 // We don't have a good way to replace an EFLAGS use, so only do this when
15015 // dead right now.
15016 SDValue(N, 1).use_empty()) {
15017 DebugLoc DL = N->getDebugLoc();
15018 EVT VT = N->getValueType(0);
15019 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15020 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15021 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15022 DAG.getConstant(X86::COND_B,MVT::i8),
15023 N->getOperand(2)),
15024 DAG.getConstant(1, VT));
15025 return DCI.CombineTo(N, Res1, CarryOut);
15026 }
15027
15028 return SDValue();
15029}
15030
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015031// fold (add Y, (sete X, 0)) -> adc 0, Y
15032// (add Y, (setne X, 0)) -> sbb -1, Y
15033// (sub (sete X, 0), Y) -> sbb 0, Y
15034// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015035static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015036 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015037
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015038 // Look through ZExts.
15039 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15040 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15041 return SDValue();
15042
15043 SDValue SetCC = Ext.getOperand(0);
15044 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15045 return SDValue();
15046
15047 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15048 if (CC != X86::COND_E && CC != X86::COND_NE)
15049 return SDValue();
15050
15051 SDValue Cmp = SetCC.getOperand(1);
15052 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015053 !X86::isZeroNode(Cmp.getOperand(1)) ||
15054 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015055 return SDValue();
15056
15057 SDValue CmpOp0 = Cmp.getOperand(0);
15058 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15059 DAG.getConstant(1, CmpOp0.getValueType()));
15060
15061 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15062 if (CC == X86::COND_NE)
15063 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15064 DL, OtherVal.getValueType(), OtherVal,
15065 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15066 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15067 DL, OtherVal.getValueType(), OtherVal,
15068 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15069}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015070
Craig Topper54f952a2011-11-19 09:02:40 +000015071/// PerformADDCombine - Do target-specific dag combines on integer adds.
15072static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15073 const X86Subtarget *Subtarget) {
15074 EVT VT = N->getValueType(0);
15075 SDValue Op0 = N->getOperand(0);
15076 SDValue Op1 = N->getOperand(1);
15077
15078 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015079 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015080 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015081 isHorizontalBinOp(Op0, Op1, true))
15082 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15083
15084 return OptimizeConditionalInDecrement(N, DAG);
15085}
15086
15087static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15088 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015089 SDValue Op0 = N->getOperand(0);
15090 SDValue Op1 = N->getOperand(1);
15091
15092 // X86 can't encode an immediate LHS of a sub. See if we can push the
15093 // negation into a preceding instruction.
15094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015095 // If the RHS of the sub is a XOR with one use and a constant, invert the
15096 // immediate. Then add one to the LHS of the sub so we can turn
15097 // X-Y -> X+~Y+1, saving one register.
15098 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15099 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015100 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015101 EVT VT = Op0.getValueType();
15102 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15103 Op1.getOperand(0),
15104 DAG.getConstant(~XorC, VT));
15105 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015106 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015107 }
15108 }
15109
Craig Topper54f952a2011-11-19 09:02:40 +000015110 // Try to synthesize horizontal adds from adds of shuffles.
15111 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015112 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015113 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15114 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015115 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15116
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015117 return OptimizeConditionalInDecrement(N, DAG);
15118}
15119
Dan Gohman475871a2008-07-27 21:46:04 +000015120SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015121 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015122 SelectionDAG &DAG = DCI.DAG;
15123 switch (N->getOpcode()) {
15124 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015125 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015126 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015127 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015128 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015129 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015130 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15131 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015132 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015133 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015134 case ISD::SHL:
15135 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015136 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015137 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015138 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015139 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015140 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015141 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015142 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015143 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15144 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015145 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015146 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15147 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015148 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015149 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015150 case ISD::ANY_EXTEND:
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015151 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015152 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015153 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015154 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015155 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015156 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015157 case X86ISD::UNPCKH:
15158 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015159 case X86ISD::MOVHLPS:
15160 case X86ISD::MOVLHPS:
15161 case X86ISD::PSHUFD:
15162 case X86ISD::PSHUFHW:
15163 case X86ISD::PSHUFLW:
15164 case X86ISD::MOVSS:
15165 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015166 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015167 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015168 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015169 }
15170
Dan Gohman475871a2008-07-27 21:46:04 +000015171 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015172}
15173
Evan Chenge5b51ac2010-04-17 06:13:15 +000015174/// isTypeDesirableForOp - Return true if the target has native support for
15175/// the specified value type and it is 'desirable' to use the type for the
15176/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15177/// instruction encodings are longer and some i16 instructions are slow.
15178bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15179 if (!isTypeLegal(VT))
15180 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015181 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015182 return true;
15183
15184 switch (Opc) {
15185 default:
15186 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015187 case ISD::LOAD:
15188 case ISD::SIGN_EXTEND:
15189 case ISD::ZERO_EXTEND:
15190 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015191 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015192 case ISD::SRL:
15193 case ISD::SUB:
15194 case ISD::ADD:
15195 case ISD::MUL:
15196 case ISD::AND:
15197 case ISD::OR:
15198 case ISD::XOR:
15199 return false;
15200 }
15201}
15202
15203/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015204/// beneficial for dag combiner to promote the specified node. If true, it
15205/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015206bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015207 EVT VT = Op.getValueType();
15208 if (VT != MVT::i16)
15209 return false;
15210
Evan Cheng4c26e932010-04-19 19:29:22 +000015211 bool Promote = false;
15212 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015213 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015214 default: break;
15215 case ISD::LOAD: {
15216 LoadSDNode *LD = cast<LoadSDNode>(Op);
15217 // If the non-extending load has a single use and it's not live out, then it
15218 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015219 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15220 Op.hasOneUse()*/) {
15221 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15222 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15223 // The only case where we'd want to promote LOAD (rather then it being
15224 // promoted as an operand is when it's only use is liveout.
15225 if (UI->getOpcode() != ISD::CopyToReg)
15226 return false;
15227 }
15228 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015229 Promote = true;
15230 break;
15231 }
15232 case ISD::SIGN_EXTEND:
15233 case ISD::ZERO_EXTEND:
15234 case ISD::ANY_EXTEND:
15235 Promote = true;
15236 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015237 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015238 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015239 SDValue N0 = Op.getOperand(0);
15240 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015241 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015242 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015243 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015244 break;
15245 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015246 case ISD::ADD:
15247 case ISD::MUL:
15248 case ISD::AND:
15249 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015250 case ISD::XOR:
15251 Commute = true;
15252 // fallthrough
15253 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015254 SDValue N0 = Op.getOperand(0);
15255 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015256 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015257 return false;
15258 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015259 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015260 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015261 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015262 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015263 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015264 }
15265 }
15266
15267 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015268 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015269}
15270
Evan Cheng60c07e12006-07-05 22:17:51 +000015271//===----------------------------------------------------------------------===//
15272// X86 Inline Assembly Support
15273//===----------------------------------------------------------------------===//
15274
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015275namespace {
15276 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015277 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015278 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015279
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015280 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015281 StringRef piece(*args[i]);
15282 if (!s.startswith(piece)) // Check if the piece matches.
15283 return false;
15284
15285 s = s.substr(piece.size());
15286 StringRef::size_type pos = s.find_first_not_of(" \t");
15287 if (pos == 0) // We matched a prefix.
15288 return false;
15289
15290 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015291 }
15292
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015293 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015294 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015295 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015296}
15297
Chris Lattnerb8105652009-07-20 17:51:36 +000015298bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15299 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015300
15301 std::string AsmStr = IA->getAsmString();
15302
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015303 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15304 if (!Ty || Ty->getBitWidth() % 16 != 0)
15305 return false;
15306
Chris Lattnerb8105652009-07-20 17:51:36 +000015307 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015308 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015309 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015310
15311 switch (AsmPieces.size()) {
15312 default: return false;
15313 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015314 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015315 // we will turn this bswap into something that will be lowered to logical
15316 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15317 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015318 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015319 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15320 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15321 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15322 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15323 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15324 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015325 // No need to check constraints, nothing other than the equivalent of
15326 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015327 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015328 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015329
Chris Lattnerb8105652009-07-20 17:51:36 +000015330 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015331 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015332 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015333 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15334 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015335 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015336 const std::string &ConstraintsStr = IA->getConstraintString();
15337 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015338 std::sort(AsmPieces.begin(), AsmPieces.end());
15339 if (AsmPieces.size() == 4 &&
15340 AsmPieces[0] == "~{cc}" &&
15341 AsmPieces[1] == "~{dirflag}" &&
15342 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015343 AsmPieces[3] == "~{fpsr}")
15344 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015345 }
15346 break;
15347 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015348 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015349 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015350 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15351 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15352 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015353 AsmPieces.clear();
15354 const std::string &ConstraintsStr = IA->getConstraintString();
15355 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15356 std::sort(AsmPieces.begin(), AsmPieces.end());
15357 if (AsmPieces.size() == 4 &&
15358 AsmPieces[0] == "~{cc}" &&
15359 AsmPieces[1] == "~{dirflag}" &&
15360 AsmPieces[2] == "~{flags}" &&
15361 AsmPieces[3] == "~{fpsr}")
15362 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015363 }
Evan Cheng55d42002011-01-08 01:24:27 +000015364
15365 if (CI->getType()->isIntegerTy(64)) {
15366 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15367 if (Constraints.size() >= 2 &&
15368 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15369 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15370 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015371 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15372 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15373 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015374 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015375 }
15376 }
15377 break;
15378 }
15379 return false;
15380}
15381
15382
15383
Chris Lattnerf4dff842006-07-11 02:54:03 +000015384/// getConstraintType - Given a constraint letter, return the type of
15385/// constraint it is for this target.
15386X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015387X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15388 if (Constraint.size() == 1) {
15389 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015390 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015391 case 'q':
15392 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015393 case 'f':
15394 case 't':
15395 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015396 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015397 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015398 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015399 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015400 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015401 case 'a':
15402 case 'b':
15403 case 'c':
15404 case 'd':
15405 case 'S':
15406 case 'D':
15407 case 'A':
15408 return C_Register;
15409 case 'I':
15410 case 'J':
15411 case 'K':
15412 case 'L':
15413 case 'M':
15414 case 'N':
15415 case 'G':
15416 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015417 case 'e':
15418 case 'Z':
15419 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015420 default:
15421 break;
15422 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015423 }
Chris Lattner4234f572007-03-25 02:14:49 +000015424 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015425}
15426
John Thompson44ab89e2010-10-29 17:29:13 +000015427/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015428/// This object must already have been set up with the operand type
15429/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015430TargetLowering::ConstraintWeight
15431 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015432 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015433 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015434 Value *CallOperandVal = info.CallOperandVal;
15435 // If we don't have a value, we can't do a match,
15436 // but allow it at the lowest weight.
15437 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015438 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015439 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015440 // Look at the constraint type.
15441 switch (*constraint) {
15442 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015443 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15444 case 'R':
15445 case 'q':
15446 case 'Q':
15447 case 'a':
15448 case 'b':
15449 case 'c':
15450 case 'd':
15451 case 'S':
15452 case 'D':
15453 case 'A':
15454 if (CallOperandVal->getType()->isIntegerTy())
15455 weight = CW_SpecificReg;
15456 break;
15457 case 'f':
15458 case 't':
15459 case 'u':
15460 if (type->isFloatingPointTy())
15461 weight = CW_SpecificReg;
15462 break;
15463 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015464 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015465 weight = CW_SpecificReg;
15466 break;
15467 case 'x':
15468 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015469 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015470 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015471 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015472 break;
15473 case 'I':
15474 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15475 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015476 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015477 }
15478 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015479 case 'J':
15480 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15481 if (C->getZExtValue() <= 63)
15482 weight = CW_Constant;
15483 }
15484 break;
15485 case 'K':
15486 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15487 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15488 weight = CW_Constant;
15489 }
15490 break;
15491 case 'L':
15492 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15493 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15494 weight = CW_Constant;
15495 }
15496 break;
15497 case 'M':
15498 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15499 if (C->getZExtValue() <= 3)
15500 weight = CW_Constant;
15501 }
15502 break;
15503 case 'N':
15504 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15505 if (C->getZExtValue() <= 0xff)
15506 weight = CW_Constant;
15507 }
15508 break;
15509 case 'G':
15510 case 'C':
15511 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15512 weight = CW_Constant;
15513 }
15514 break;
15515 case 'e':
15516 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15517 if ((C->getSExtValue() >= -0x80000000LL) &&
15518 (C->getSExtValue() <= 0x7fffffffLL))
15519 weight = CW_Constant;
15520 }
15521 break;
15522 case 'Z':
15523 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15524 if (C->getZExtValue() <= 0xffffffff)
15525 weight = CW_Constant;
15526 }
15527 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015528 }
15529 return weight;
15530}
15531
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015532/// LowerXConstraint - try to replace an X constraint, which matches anything,
15533/// with another that has more specific requirements based on the type of the
15534/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015535const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015536LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015537 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15538 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015539 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015540 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015541 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015542 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015543 return "x";
15544 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015545
Chris Lattner5e764232008-04-26 23:02:14 +000015546 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015547}
15548
Chris Lattner48884cd2007-08-25 00:47:38 +000015549/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15550/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015551void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015552 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015553 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015554 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015555 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015556
Eric Christopher100c8332011-06-02 23:16:42 +000015557 // Only support length 1 constraints for now.
15558 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015559
Eric Christopher100c8332011-06-02 23:16:42 +000015560 char ConstraintLetter = Constraint[0];
15561 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015562 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015563 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015564 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015565 if (C->getZExtValue() <= 31) {
15566 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015567 break;
15568 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015569 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015570 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015571 case 'J':
15572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015573 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015574 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15575 break;
15576 }
15577 }
15578 return;
15579 case 'K':
15580 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015581 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015582 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15583 break;
15584 }
15585 }
15586 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015587 case 'N':
15588 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015589 if (C->getZExtValue() <= 255) {
15590 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015591 break;
15592 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015593 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015594 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015595 case 'e': {
15596 // 32-bit signed value
15597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015598 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15599 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015600 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015601 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015602 break;
15603 }
15604 // FIXME gcc accepts some relocatable values here too, but only in certain
15605 // memory models; it's complicated.
15606 }
15607 return;
15608 }
15609 case 'Z': {
15610 // 32-bit unsigned value
15611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015612 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15613 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015614 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15615 break;
15616 }
15617 }
15618 // FIXME gcc accepts some relocatable values here too, but only in certain
15619 // memory models; it's complicated.
15620 return;
15621 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015622 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015623 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015624 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015625 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015626 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015627 break;
15628 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015629
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015630 // In any sort of PIC mode addresses need to be computed at runtime by
15631 // adding in a register or some sort of table lookup. These can't
15632 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015633 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015634 return;
15635
Chris Lattnerdc43a882007-05-03 16:52:29 +000015636 // If we are in non-pic codegen mode, we allow the address of a global (with
15637 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015638 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015639 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015640
Chris Lattner49921962009-05-08 18:23:14 +000015641 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15642 while (1) {
15643 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15644 Offset += GA->getOffset();
15645 break;
15646 } else if (Op.getOpcode() == ISD::ADD) {
15647 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15648 Offset += C->getZExtValue();
15649 Op = Op.getOperand(0);
15650 continue;
15651 }
15652 } else if (Op.getOpcode() == ISD::SUB) {
15653 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15654 Offset += -C->getZExtValue();
15655 Op = Op.getOperand(0);
15656 continue;
15657 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015658 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015659
Chris Lattner49921962009-05-08 18:23:14 +000015660 // Otherwise, this isn't something we can handle, reject it.
15661 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015662 }
Eric Christopherfd179292009-08-27 18:07:15 +000015663
Dan Gohman46510a72010-04-15 01:51:59 +000015664 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015665 // If we require an extra load to get this address, as in PIC mode, we
15666 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015667 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15668 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015669 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015670
Devang Patel0d881da2010-07-06 22:08:15 +000015671 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15672 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015673 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015674 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015675 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015676
Gabor Greifba36cb52008-08-28 21:40:38 +000015677 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015678 Ops.push_back(Result);
15679 return;
15680 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015681 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015682}
15683
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015684std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015685X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015686 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015687 // First, see if this is a constraint that directly corresponds to an LLVM
15688 // register class.
15689 if (Constraint.size() == 1) {
15690 // GCC Constraint Letters
15691 switch (Constraint[0]) {
15692 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015693 // TODO: Slight differences here in allocation order and leaving
15694 // RIP in the class. Do they matter any more here than they do
15695 // in the normal allocation?
15696 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15697 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015698 if (VT == MVT::i32 || VT == MVT::f32)
15699 return std::make_pair(0U, &X86::GR32RegClass);
15700 if (VT == MVT::i16)
15701 return std::make_pair(0U, &X86::GR16RegClass);
15702 if (VT == MVT::i8 || VT == MVT::i1)
15703 return std::make_pair(0U, &X86::GR8RegClass);
15704 if (VT == MVT::i64 || VT == MVT::f64)
15705 return std::make_pair(0U, &X86::GR64RegClass);
15706 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015707 }
15708 // 32-bit fallthrough
15709 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015710 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015711 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15712 if (VT == MVT::i16)
15713 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15714 if (VT == MVT::i8 || VT == MVT::i1)
15715 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15716 if (VT == MVT::i64)
15717 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015718 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015719 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015720 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015721 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015722 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015723 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015724 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015725 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015726 return std::make_pair(0U, &X86::GR32RegClass);
15727 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015728 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015729 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015730 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015731 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015732 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015733 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015734 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15735 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015736 case 'f': // FP Stack registers.
15737 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15738 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015739 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015740 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015741 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015742 return std::make_pair(0U, &X86::RFP64RegClass);
15743 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015744 case 'y': // MMX_REGS if MMX allowed.
15745 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015746 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015747 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015748 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015749 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015750 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015751 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015752
Owen Anderson825b72b2009-08-11 20:47:22 +000015753 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015754 default: break;
15755 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015756 case MVT::f32:
15757 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015758 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015759 case MVT::f64:
15760 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015761 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015762 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015763 case MVT::v16i8:
15764 case MVT::v8i16:
15765 case MVT::v4i32:
15766 case MVT::v2i64:
15767 case MVT::v4f32:
15768 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015769 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015770 // AVX types.
15771 case MVT::v32i8:
15772 case MVT::v16i16:
15773 case MVT::v8i32:
15774 case MVT::v4i64:
15775 case MVT::v8f32:
15776 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015777 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015778 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015779 break;
15780 }
15781 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015782
Chris Lattnerf76d1802006-07-31 23:26:50 +000015783 // Use the default implementation in TargetLowering to convert the register
15784 // constraint into a member of a register class.
15785 std::pair<unsigned, const TargetRegisterClass*> Res;
15786 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015787
15788 // Not found as a standard register?
15789 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015790 // Map st(0) -> st(7) -> ST0
15791 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15792 tolower(Constraint[1]) == 's' &&
15793 tolower(Constraint[2]) == 't' &&
15794 Constraint[3] == '(' &&
15795 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15796 Constraint[5] == ')' &&
15797 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015798
Chris Lattner56d77c72009-09-13 22:41:48 +000015799 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015800 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015801 return Res;
15802 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015803
Chris Lattner56d77c72009-09-13 22:41:48 +000015804 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015805 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015806 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015807 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015808 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015809 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015810
15811 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015812 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015813 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015814 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015815 return Res;
15816 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015817
Dale Johannesen330169f2008-11-13 21:52:36 +000015818 // 'A' means EAX + EDX.
15819 if (Constraint == "A") {
15820 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015821 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015822 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015823 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015824 return Res;
15825 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015826
Chris Lattnerf76d1802006-07-31 23:26:50 +000015827 // Otherwise, check to see if this is a register class of the wrong value
15828 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15829 // turn into {ax},{dx}.
15830 if (Res.second->hasType(VT))
15831 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015832
Chris Lattnerf76d1802006-07-31 23:26:50 +000015833 // All of the single-register GCC register classes map their values onto
15834 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15835 // really want an 8-bit or 32-bit register, map to the appropriate register
15836 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015837 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015838 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015839 unsigned DestReg = 0;
15840 switch (Res.first) {
15841 default: break;
15842 case X86::AX: DestReg = X86::AL; break;
15843 case X86::DX: DestReg = X86::DL; break;
15844 case X86::CX: DestReg = X86::CL; break;
15845 case X86::BX: DestReg = X86::BL; break;
15846 }
15847 if (DestReg) {
15848 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015849 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015850 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015851 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015852 unsigned DestReg = 0;
15853 switch (Res.first) {
15854 default: break;
15855 case X86::AX: DestReg = X86::EAX; break;
15856 case X86::DX: DestReg = X86::EDX; break;
15857 case X86::CX: DestReg = X86::ECX; break;
15858 case X86::BX: DestReg = X86::EBX; break;
15859 case X86::SI: DestReg = X86::ESI; break;
15860 case X86::DI: DestReg = X86::EDI; break;
15861 case X86::BP: DestReg = X86::EBP; break;
15862 case X86::SP: DestReg = X86::ESP; break;
15863 }
15864 if (DestReg) {
15865 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015866 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015867 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015868 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015869 unsigned DestReg = 0;
15870 switch (Res.first) {
15871 default: break;
15872 case X86::AX: DestReg = X86::RAX; break;
15873 case X86::DX: DestReg = X86::RDX; break;
15874 case X86::CX: DestReg = X86::RCX; break;
15875 case X86::BX: DestReg = X86::RBX; break;
15876 case X86::SI: DestReg = X86::RSI; break;
15877 case X86::DI: DestReg = X86::RDI; break;
15878 case X86::BP: DestReg = X86::RBP; break;
15879 case X86::SP: DestReg = X86::RSP; break;
15880 }
15881 if (DestReg) {
15882 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015883 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015884 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015885 }
Craig Topperc9099502012-04-20 06:31:50 +000015886 } else if (Res.second == &X86::FR32RegClass ||
15887 Res.second == &X86::FR64RegClass ||
15888 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015889 // Handle references to XMM physical registers that got mapped into the
15890 // wrong class. This can happen with constraints like {xmm0} where the
15891 // target independent register mapper will just pick the first match it can
15892 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015893 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015894 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015895 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015896 Res.second = &X86::FR64RegClass;
15897 else if (X86::VR128RegClass.hasType(VT))
15898 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015899 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015900
Chris Lattnerf76d1802006-07-31 23:26:50 +000015901 return Res;
15902}