blob: 91bd7786418100a77f4b6d6594aa7cf444083a46 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter5d8a0d02015-07-31 09:52:56 +020059#define DRIVER_DATE "20150731"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500209 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
210 HPD_CRT,
211 HPD_SDVO_B,
212 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700213 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Jani Nikulac91711f2015-05-28 15:43:48 +0300220#define for_each_hpd_pin(__pin) \
221 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
222
Jani Nikula5fcece82015-05-27 15:03:42 +0300223struct i915_hotplug {
224 struct work_struct hotplug_work;
225
226 struct {
227 unsigned long last_jiffies;
228 int count;
229 enum {
230 HPD_ENABLED = 0,
231 HPD_DISABLED = 1,
232 HPD_MARK_DISABLED = 2
233 } state;
234 } stats[HPD_NUM_PINS];
235 u32 event_bits;
236 struct delayed_work reenable_work;
237
238 struct intel_digital_port *irq_port[I915_MAX_PORTS];
239 u32 long_port_mask;
240 u32 short_port_mask;
241 struct work_struct dig_port_work;
242
243 /*
244 * if we get a HPD irq from DP and a HPD irq from non-DP
245 * the non-DP HPD could block the workqueue on a mode config
246 * mutex getting, that userspace may have taken. However
247 * userspace is waiting on the DP workqueue to run which is
248 * blocked behind the non-DP one.
249 */
250 struct workqueue_struct *dp_wq;
251};
252
Chris Wilson2a2d5482012-12-03 11:49:06 +0000253#define I915_GEM_GPU_DOMAINS \
254 (I915_GEM_DOMAIN_RENDER | \
255 I915_GEM_DOMAIN_SAMPLER | \
256 I915_GEM_DOMAIN_COMMAND | \
257 I915_GEM_DOMAIN_INSTRUCTION | \
258 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700259
Damien Lespiau055e3932014-08-18 13:49:10 +0100260#define for_each_pipe(__dev_priv, __p) \
261 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000262#define for_each_plane(__dev_priv, __pipe, __p) \
263 for ((__p) = 0; \
264 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
265 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000266#define for_each_sprite(__dev_priv, __p, __s) \
267 for ((__s) = 0; \
268 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
269 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800270
Damien Lespiaud79b8142014-05-13 23:32:23 +0100271#define for_each_crtc(dev, crtc) \
272 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
273
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300274#define for_each_intel_plane(dev, intel_plane) \
275 list_for_each_entry(intel_plane, \
276 &dev->mode_config.plane_list, \
277 base.head)
278
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300279#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &(dev)->mode_config.plane_list, \
282 base.head) \
283 if ((intel_plane)->pipe == (intel_crtc)->pipe)
284
Damien Lespiaud063ae42014-05-13 23:32:21 +0100285#define for_each_intel_crtc(dev, intel_crtc) \
286 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
287
Damien Lespiaub2784e12014-08-05 11:29:37 +0100288#define for_each_intel_encoder(dev, intel_encoder) \
289 list_for_each_entry(intel_encoder, \
290 &(dev)->mode_config.encoder_list, \
291 base.head)
292
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200293#define for_each_intel_connector(dev, intel_connector) \
294 list_for_each_entry(intel_connector, \
295 &dev->mode_config.connector_list, \
296 base.head)
297
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200298#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
299 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
300 if ((intel_encoder)->base.crtc == (__crtc))
301
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800302#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
303 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
304 if ((intel_connector)->base.encoder == (__encoder))
305
Borun Fub04c5bd2014-07-12 10:02:27 +0530306#define for_each_power_domain(domain, mask) \
307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
308 if ((1 << (domain)) & (mask))
309
Daniel Vettere7b903d2013-06-05 13:34:14 +0200310struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100311struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100312struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200313
Chris Wilsona6f766f2015-04-27 13:41:20 +0100314struct drm_i915_file_private {
315 struct drm_i915_private *dev_priv;
316 struct drm_file *file;
317
318 struct {
319 spinlock_t lock;
320 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100321/* 20ms is a fairly arbitrary limit (greater than the average frame time)
322 * chosen to prevent the CPU getting more than a frame ahead of the GPU
323 * (when using lax throttling for the frontbuffer). We also use it to
324 * offer free GPU waitboosts for severely congested workloads.
325 */
326#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100327 } mm;
328 struct idr context_idr;
329
Chris Wilson2e1b8732015-04-27 13:41:22 +0100330 struct intel_rps_client {
331 struct list_head link;
332 unsigned boosts;
333 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100334
Chris Wilson2e1b8732015-04-27 13:41:22 +0100335 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100336};
337
Daniel Vettere2b78262013-06-07 23:10:03 +0200338enum intel_dpll_id {
339 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
340 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300341 DPLL_ID_PCH_PLL_A = 0,
342 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000343 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300344 DPLL_ID_WRPLL1 = 0,
345 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000346 /* skl */
347 DPLL_ID_SKL_DPLL1 = 0,
348 DPLL_ID_SKL_DPLL2 = 1,
349 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200350};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000351#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100352
Daniel Vetter53589012013-06-05 13:34:16 +0200353struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100354 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200355 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200356 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200357 uint32_t fp0;
358 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100359
360 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300361 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100366 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530373
374 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200377};
378
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200379struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423/* Interface history:
424 *
425 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100428 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000429 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 */
433#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000434#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define DRIVER_PATCHLEVEL 0
436
Chris Wilson23bc5982010-09-29 16:10:57 +0100437#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700438
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100444struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700445 struct opregion_header __iomem *header;
446 struct opregion_acpi __iomem *acpi;
447 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700450 struct opregion_asle __iomem *asle;
451 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000452 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200453 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100454};
Chris Wilson44834a62010-08-19 16:09:23 +0100455#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100456
Chris Wilson6ef3d422010-08-04 20:26:07 +0100457struct intel_overlay;
458struct intel_overlay_error_state;
459
Jesse Barnesde151cf2008-11-12 10:03:55 -0800460#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300461#define I915_MAX_NUM_FENCES 32
462/* 32 fences + sign bit for FENCE_REG_NONE */
463#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800464
465struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200466 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000467 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100468 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800469};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000470
yakui_zhao9b9d1722009-05-31 17:17:17 +0800471struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100472 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100476 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400477 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800478};
479
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000480struct intel_display_error_state;
481
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700482struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200483 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800484 struct timeval time;
485
Mika Kuoppalacb383002014-02-25 17:11:25 +0200486 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100487 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200488 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200489 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200490
Ben Widawsky585b0282014-01-30 00:19:37 -0800491 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700492 u32 eir;
493 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700494 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700495 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700496 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000497 u32 derrmr;
498 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800499 u32 error; /* gen6+ */
500 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200501 u32 fault_data0; /* gen8, gen9 */
502 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800503 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800504 u32 gac_eco;
505 u32 gam_ecochk;
506 u32 gab_ctl;
507 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800508 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800509 u64 fence[I915_MAX_NUM_FENCES];
510 struct intel_overlay_error_state *overlay;
511 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700512 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800513
Chris Wilson52d39a22012-02-15 11:25:37 +0000514 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000515 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800516 /* Software tracked state */
517 bool waiting;
518 int hangcheck_score;
519 enum intel_ring_hangcheck_action hangcheck_action;
520 int num_requests;
521
522 /* our own tracking of ring head and tail */
523 u32 cpu_ring_head;
524 u32 cpu_ring_tail;
525
526 u32 semaphore_seqno[I915_NUM_RINGS - 1];
527
528 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100529 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800530 u32 tail;
531 u32 head;
532 u32 ctl;
533 u32 hws;
534 u32 ipeir;
535 u32 ipehr;
536 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800537 u32 bbstate;
538 u32 instpm;
539 u32 instps;
540 u32 seqno;
541 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000542 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800543 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700544 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545 u32 rc_psmi; /* sleep state */
546 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
547
Chris Wilson52d39a22012-02-15 11:25:37 +0000548 struct drm_i915_error_object {
549 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100550 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000551 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200552 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800553
Chris Wilson52d39a22012-02-15 11:25:37 +0000554 struct drm_i915_error_request {
555 long jiffies;
556 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000557 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000558 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800559
560 struct {
561 u32 gfx_mode;
562 union {
563 u64 pdp[4];
564 u32 pp_dir_base;
565 };
566 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200567
568 pid_t pid;
569 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000570 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100571
Chris Wilson9df30792010-02-18 10:24:56 +0000572 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000573 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000574 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100575 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100576 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000577 u32 read_domains;
578 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200579 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000580 s32 pinned:2;
581 u32 tiling:2;
582 u32 dirty:1;
583 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100584 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100585 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100586 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700587 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800588
Ben Widawsky95f53012013-07-31 17:00:15 -0700589 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100590 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700591};
592
Jani Nikula7bd688c2013-11-08 16:48:56 +0200593struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200594struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200595struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000596struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100597struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200598struct intel_limit;
599struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100600
Jesse Barnese70236a2009-09-21 10:42:27 -0700601struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700602 int (*get_display_clock_speed)(struct drm_device *dev);
603 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200604 /**
605 * find_dpll() - Find the best values for the PLL
606 * @limit: limits for the PLL
607 * @crtc: current CRTC
608 * @target: target frequency in kHz
609 * @refclk: reference clock frequency in kHz
610 * @match_clock: if provided, @best_clock P divider must
611 * match the P divider from @match_clock
612 * used for LVDS downclocking
613 * @best_clock: best PLL values found
614 *
615 * Returns true on success, false on failure.
616 */
617 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200618 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200619 int target, int refclk,
620 struct dpll *match_clock,
621 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300622 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300623 void (*update_sprite_wm)(struct drm_plane *plane,
624 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200625 uint32_t sprite_width, uint32_t sprite_height,
626 int pixel_size, bool enable, bool scaled);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200627 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
628 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100629 /* Returns the active state of the crtc, and if the crtc is active,
630 * fills out the pipe-config with the hw state. */
631 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200632 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000633 void (*get_initial_plane_config)(struct intel_crtc *,
634 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200635 int (*crtc_compute_clock)(struct intel_crtc *crtc,
636 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200637 void (*crtc_enable)(struct drm_crtc *crtc);
638 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200639 void (*audio_codec_enable)(struct drm_connector *connector,
640 struct intel_encoder *encoder,
641 struct drm_display_mode *mode);
642 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700643 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700644 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700645 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
646 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700647 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100648 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700649 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200650 void (*update_primary_plane)(struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100653 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700654 /* clock updates for mode set */
655 /* cursor updates */
656 /* render clock increase/decrease */
657 /* display clock increase/decrease */
658 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200659
Ville Syrjälä6517d272014-11-07 11:16:02 +0200660 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200661 uint32_t (*get_backlight)(struct intel_connector *connector);
662 void (*set_backlight)(struct intel_connector *connector,
663 uint32_t level);
664 void (*disable_backlight)(struct intel_connector *connector);
665 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700666};
667
Mika Kuoppala48c10262015-01-16 11:34:41 +0200668enum forcewake_domain_id {
669 FW_DOMAIN_ID_RENDER = 0,
670 FW_DOMAIN_ID_BLITTER,
671 FW_DOMAIN_ID_MEDIA,
672
673 FW_DOMAIN_ID_COUNT
674};
675
676enum forcewake_domains {
677 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
678 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
679 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
680 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
681 FORCEWAKE_BLITTER |
682 FORCEWAKE_MEDIA)
683};
684
Chris Wilson907b28c2013-07-19 20:36:52 +0100685struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530686 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200687 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530688 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200689 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700690
691 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
695
696 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
697 uint8_t val, bool trace);
698 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
699 uint16_t val, bool trace);
700 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
701 uint32_t val, bool trace);
702 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
703 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300704};
705
Chris Wilson907b28c2013-07-19 20:36:52 +0100706struct intel_uncore {
707 spinlock_t lock; /** lock is also taken in irq contexts. */
708
709 struct intel_uncore_funcs funcs;
710
711 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200712 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100713
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200714 struct intel_uncore_forcewake_domain {
715 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200716 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200717 unsigned wake_count;
718 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200719 u32 reg_set;
720 u32 val_set;
721 u32 val_clear;
722 u32 reg_ack;
723 u32 reg_post;
724 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200725 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100726};
727
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200728/* Iterate over initialised fw domains */
729#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
730 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
731 (i__) < FW_DOMAIN_ID_COUNT; \
732 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
733 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
734
735#define for_each_fw_domain(domain__, dev_priv__, i__) \
736 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
737
Suketu Shahdc174302015-04-17 19:46:16 +0530738enum csr_state {
739 FW_UNINITIALIZED = 0,
740 FW_LOADED,
741 FW_FAILED
742};
743
Daniel Vettereb805622015-05-04 14:58:44 +0200744struct intel_csr {
745 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530746 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200747 uint32_t dmc_fw_size;
748 uint32_t mmio_count;
749 uint32_t mmioaddr[8];
750 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530751 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200752};
753
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100754#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
755 func(is_mobile) sep \
756 func(is_i85x) sep \
757 func(is_i915g) sep \
758 func(is_i945gm) sep \
759 func(is_g33) sep \
760 func(need_gfx_hws) sep \
761 func(is_g4x) sep \
762 func(is_pineview) sep \
763 func(is_broadwater) sep \
764 func(is_crestline) sep \
765 func(is_ivybridge) sep \
766 func(is_valleyview) sep \
767 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530768 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700769 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100777 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100778 func(has_ddi) sep \
779 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200780
Damien Lespiaua587f772013-04-22 18:40:38 +0100781#define DEFINE_FLAG(name) u8 name:1
782#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200783
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500784struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200785 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100786 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000788 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000789 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700790 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100791 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200792 /* Register offsets for the various display pipes and transcoders */
793 int pipe_offsets[I915_MAX_TRANSCODERS];
794 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200795 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300796 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600797
798 /* Slice/subslice/EU info */
799 u8 slice_total;
800 u8 subslice_total;
801 u8 subslice_per_slice;
802 u8 eu_total;
803 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000804 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
805 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600806 u8 has_slice_pg:1;
807 u8 has_subslice_pg:1;
808 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500809};
810
Damien Lespiaua587f772013-04-22 18:40:38 +0100811#undef DEFINE_FLAG
812#undef SEP_SEMICOLON
813
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800814enum i915_cache_level {
815 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100816 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
817 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
818 caches, eg sampler/render caches, and the
819 large Last-Level-Cache. LLC is coherent with
820 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100821 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800822};
823
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300824struct i915_ctx_hang_stats {
825 /* This context had batch pending when hang was declared */
826 unsigned batch_pending;
827
828 /* This context had batch active when hang was declared */
829 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300830
831 /* Time when this context was last blamed for a GPU reset */
832 unsigned long guilty_ts;
833
Chris Wilson676fa572014-12-24 08:13:39 -0800834 /* If the contexts causes a second GPU hang within this time,
835 * it is permanently banned from submitting any more work.
836 */
837 unsigned long ban_period_seconds;
838
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300839 /* This context is banned to submit more work */
840 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300841};
Ben Widawsky40521052012-06-04 14:42:43 -0700842
843/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100844#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300845
846#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100847/**
848 * struct intel_context - as the name implies, represents a context.
849 * @ref: reference count.
850 * @user_handle: userspace tracking identity for this context.
851 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300852 * @flags: context specific flags:
853 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100854 * @file_priv: filp associated with this context (NULL for global default
855 * context).
856 * @hang_stats: information about the role of this context in possible GPU
857 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100858 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100859 * @legacy_hw_ctx: render context backing object and whether it is correctly
860 * initialized (legacy ring submission mechanism only).
861 * @link: link in the global list of contexts.
862 *
863 * Contexts are memory images used by the hardware to store copies of their
864 * internal state.
865 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100866struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300867 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100868 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700869 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100870 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300871 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700872 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300873 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200874 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700875
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100876 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100877 struct {
878 struct drm_i915_gem_object *rcs_state;
879 bool initialized;
880 } legacy_hw_ctx;
881
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100882 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100883 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100884 struct {
885 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100886 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200887 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100888 } engine[I915_NUM_RINGS];
889
Ben Widawskya33afea2013-09-17 21:12:45 -0700890 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700891};
892
Paulo Zanonia4001f12015-02-13 17:23:44 -0200893enum fb_op_origin {
894 ORIGIN_GTT,
895 ORIGIN_CPU,
896 ORIGIN_CS,
897 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300898 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200899};
900
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700901struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300902 /* This is always the inner lock when overlapping with struct_mutex and
903 * it's the outer lock when overlapping with stolen_lock. */
904 struct mutex lock;
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200905 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700906 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700907 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200910 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700911 int y;
912
Ben Widawskyc4213882014-06-19 12:06:10 -0700913 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700914 struct drm_mm_node *compressed_llb;
915
Rodrigo Vivida46f932014-08-01 02:04:45 -0700916 bool false_color;
917
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300918 /* Tracks whether the HW is actually enabled, not whether the feature is
919 * possible. */
920 bool enabled;
921
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700922 struct intel_fbc_work {
923 struct delayed_work work;
Paulo Zanoni220285f2015-07-07 15:26:05 -0300924 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700925 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700926 } *fbc_work;
927
Chris Wilson29ebf902013-07-27 17:23:55 +0100928 enum no_fbc_reason {
929 FBC_OK, /* FBC is enabled */
930 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700931 FBC_NO_OUTPUT, /* no outputs enabled to compress */
932 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
933 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
934 FBC_MODE_TOO_LARGE, /* mode too large for compression */
935 FBC_BAD_PLANE, /* fbc not supported on plane */
936 FBC_NOT_TILED, /* buffer not tiled */
937 FBC_MULTIPLE_PIPES, /* more than one pipe active */
938 FBC_MODULE_PARAM,
939 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
Paulo Zanoni87f5ff02015-06-12 14:36:19 -0300940 FBC_ROTATION, /* rotation is not supported */
Paulo Zanoni89351082015-07-07 15:26:06 -0300941 FBC_IN_DBG_MASTER, /* kernel debugger is active */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700942 } no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300943
Paulo Zanoni7733b492015-07-07 15:26:04 -0300944 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
Paulo Zanoni220285f2015-07-07 15:26:05 -0300945 void (*enable_fbc)(struct intel_crtc *crtc);
Paulo Zanoni7733b492015-07-07 15:26:04 -0300946 void (*disable_fbc)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800947};
948
Vandana Kannan96178ee2015-01-10 02:25:56 +0530949/**
950 * HIGH_RR is the highest eDP panel refresh rate read from EDID
951 * LOW_RR is the lowest eDP panel refresh rate found from EDID
952 * parsing for same resolution.
953 */
954enum drrs_refresh_rate_type {
955 DRRS_HIGH_RR,
956 DRRS_LOW_RR,
957 DRRS_MAX_RR, /* RR count */
958};
959
960enum drrs_support_type {
961 DRRS_NOT_SUPPORTED = 0,
962 STATIC_DRRS_SUPPORT = 1,
963 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530964};
965
Daniel Vetter2807cf62014-07-11 10:30:11 -0700966struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530967struct i915_drrs {
968 struct mutex mutex;
969 struct delayed_work work;
970 struct intel_dp *dp;
971 unsigned busy_frontbuffer_bits;
972 enum drrs_refresh_rate_type refresh_rate_type;
973 enum drrs_support_type type;
974};
975
Rodrigo Vivia031d702013-10-03 16:15:06 -0300976struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700977 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300978 bool sink_support;
979 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700980 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700981 bool active;
982 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700983 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530984 bool psr2_support;
985 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300986};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700987
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800988enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300989 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800990 PCH_IBX, /* Ibexpeak PCH */
991 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300992 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530993 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700994 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800995};
996
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200997enum intel_sbi_destination {
998 SBI_ICLK,
999 SBI_MPHY,
1000};
1001
Jesse Barnesb690e962010-07-19 13:53:12 -07001002#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001003#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001004#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001005#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001006#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001007#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001008
Dave Airlie8be48d92010-03-30 05:34:14 +00001009struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001010struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001011
Daniel Vetterc2b91522012-02-14 22:37:19 +01001012struct intel_gmbus {
1013 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001014 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001015 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +01001016 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001017 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001018 struct drm_i915_private *dev_priv;
1019};
1020
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001021struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001022 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001023 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001024 u32 savePP_ON_DELAYS;
1025 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001026 u32 savePP_ON;
1027 u32 savePP_OFF;
1028 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001029 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001030 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001031 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001032 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001033 u32 saveSWF0[16];
1034 u32 saveSWF1[16];
1035 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001036 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001037 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001038 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001039};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001040
Imre Deakddeea5b2014-05-05 15:19:56 +03001041struct vlv_s0ix_state {
1042 /* GAM */
1043 u32 wr_watermark;
1044 u32 gfx_prio_ctrl;
1045 u32 arb_mode;
1046 u32 gfx_pend_tlb0;
1047 u32 gfx_pend_tlb1;
1048 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1049 u32 media_max_req_count;
1050 u32 gfx_max_req_count;
1051 u32 render_hwsp;
1052 u32 ecochk;
1053 u32 bsd_hwsp;
1054 u32 blt_hwsp;
1055 u32 tlb_rd_addr;
1056
1057 /* MBC */
1058 u32 g3dctl;
1059 u32 gsckgctl;
1060 u32 mbctl;
1061
1062 /* GCP */
1063 u32 ucgctl1;
1064 u32 ucgctl3;
1065 u32 rcgctl1;
1066 u32 rcgctl2;
1067 u32 rstctl;
1068 u32 misccpctl;
1069
1070 /* GPM */
1071 u32 gfxpause;
1072 u32 rpdeuhwtc;
1073 u32 rpdeuc;
1074 u32 ecobus;
1075 u32 pwrdwnupctl;
1076 u32 rp_down_timeout;
1077 u32 rp_deucsw;
1078 u32 rcubmabdtmr;
1079 u32 rcedata;
1080 u32 spare2gh;
1081
1082 /* Display 1 CZ domain */
1083 u32 gt_imr;
1084 u32 gt_ier;
1085 u32 pm_imr;
1086 u32 pm_ier;
1087 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1088
1089 /* GT SA CZ domain */
1090 u32 tilectl;
1091 u32 gt_fifoctl;
1092 u32 gtlc_wake_ctrl;
1093 u32 gtlc_survive;
1094 u32 pmwgicz;
1095
1096 /* Display 2 CZ domain */
1097 u32 gu_ctl0;
1098 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001099 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001100 u32 clock_gate_dis2;
1101};
1102
Chris Wilsonbf225f22014-07-10 20:31:18 +01001103struct intel_rps_ei {
1104 u32 cz_clock;
1105 u32 render_c0;
1106 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001107};
1108
Daniel Vetterc85aa882012-11-02 19:55:03 +01001109struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001110 /*
1111 * work, interrupts_enabled and pm_iir are protected by
1112 * dev_priv->irq_lock
1113 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001114 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001115 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001116 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001117
Ben Widawskyb39fb292014-03-19 18:31:11 -07001118 /* Frequencies are stored in potentially platform dependent multiples.
1119 * In other words, *_freq needs to be multiplied by X to be interesting.
1120 * Soft limits are those which are used for the dynamic reclocking done
1121 * by the driver (raise frequencies under heavy loads, and lower for
1122 * lighter loads). Hard limits are those imposed by the hardware.
1123 *
1124 * A distinction is made for overclocking, which is never enabled by
1125 * default, and is considered to be above the hard limit if it's
1126 * possible at all.
1127 */
1128 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1129 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1130 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1131 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1132 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001133 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1135 u8 rp1_freq; /* "less than" RP0 power/freqency */
1136 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301137 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001138
Chris Wilson8fb55192015-04-07 16:20:28 +01001139 u8 up_threshold; /* Current %busy required to uplock */
1140 u8 down_threshold; /* Current %busy required to downclock */
1141
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 int last_adj;
1143 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1144
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 spinlock_t client_lock;
1146 struct list_head clients;
1147 bool client_boost;
1148
Chris Wilsonc0951f02013-10-10 21:58:50 +01001149 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001150 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001151 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001152
Chris Wilson2e1b8732015-04-27 13:41:22 +01001153 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001154
Chris Wilsonbf225f22014-07-10 20:31:18 +01001155 /* manual wa residency calculations */
1156 struct intel_rps_ei up_ei, down_ei;
1157
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001158 /*
1159 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001160 * Must be taken after struct_mutex if nested. Note that
1161 * this lock may be held for long periods of time when
1162 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001163 */
1164 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001165};
1166
Daniel Vetter1a240d42012-11-29 22:18:51 +01001167/* defined intel_pm.c */
1168extern spinlock_t mchdev_lock;
1169
Daniel Vetterc85aa882012-11-02 19:55:03 +01001170struct intel_ilk_power_mgmt {
1171 u8 cur_delay;
1172 u8 min_delay;
1173 u8 max_delay;
1174 u8 fmax;
1175 u8 fstart;
1176
1177 u64 last_count1;
1178 unsigned long last_time1;
1179 unsigned long chipset_power;
1180 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001181 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001182 unsigned long gfx_power;
1183 u8 corr;
1184
1185 int c_m;
1186 int r_t;
1187};
1188
Imre Deakc6cb5822014-03-04 19:22:55 +02001189struct drm_i915_private;
1190struct i915_power_well;
1191
1192struct i915_power_well_ops {
1193 /*
1194 * Synchronize the well's hw state to match the current sw state, for
1195 * example enable/disable it based on the current refcount. Called
1196 * during driver init and resume time, possibly after first calling
1197 * the enable/disable handlers.
1198 */
1199 void (*sync_hw)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201 /*
1202 * Enable the well and resources that depend on it (for example
1203 * interrupts located on the well). Called after the 0->1 refcount
1204 * transition.
1205 */
1206 void (*enable)(struct drm_i915_private *dev_priv,
1207 struct i915_power_well *power_well);
1208 /*
1209 * Disable the well and resources that depend on it. Called after
1210 * the 1->0 refcount transition.
1211 */
1212 void (*disable)(struct drm_i915_private *dev_priv,
1213 struct i915_power_well *power_well);
1214 /* Returns the hw enabled state. */
1215 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1216 struct i915_power_well *power_well);
1217};
1218
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001219/* Power well structure for haswell */
1220struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001221 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001222 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001223 /* power well enable/disable usage count */
1224 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001225 /* cached hw enabled state */
1226 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001227 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001228 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001229 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001230};
1231
Imre Deak83c00f552013-10-25 17:36:47 +03001232struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001233 /*
1234 * Power wells needed for initialization at driver init and suspend
1235 * time are on. They are kept on until after the first modeset.
1236 */
1237 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001238 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001239 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001240
Imre Deak83c00f552013-10-25 17:36:47 +03001241 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001242 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001243 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001244};
1245
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001246#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001247struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001249 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001251};
1252
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001253struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001254 /** Memory allocator for GTT stolen memory */
1255 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001256 /** Protects the usage of the GTT stolen memory allocator. This is
1257 * always the inner lock when overlapping with struct_mutex. */
1258 struct mutex stolen_lock;
1259
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001260 /** List of all objects in gtt_space. Used to restore gtt
1261 * mappings on resume */
1262 struct list_head bound_list;
1263 /**
1264 * List of objects which are not bound to the GTT (thus
1265 * are idle and not used by the GPU) but still have
1266 * (presumably uncached) pages still attached.
1267 */
1268 struct list_head unbound_list;
1269
1270 /** Usable portion of the GTT for GEM */
1271 unsigned long stolen_base; /* limited to low memory (32-bit) */
1272
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001273 /** PPGTT used for aliasing the PPGTT with the GTT */
1274 struct i915_hw_ppgtt *aliasing_ppgtt;
1275
Chris Wilson2cfcd322014-05-20 08:28:43 +01001276 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001277 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001278 bool shrinker_no_lock_stealing;
1279
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001280 /** LRU list of objects with fence regs on them. */
1281 struct list_head fence_list;
1282
1283 /**
1284 * We leave the user IRQ off as much as possible,
1285 * but this means that requests will finish and never
1286 * be retired once the system goes idle. Set a timer to
1287 * fire periodically while the ring is running. When it
1288 * fires, go retire requests.
1289 */
1290 struct delayed_work retire_work;
1291
1292 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001293 * When we detect an idle GPU, we want to turn on
1294 * powersaving features. So once we see that there
1295 * are no more requests outstanding and no more
1296 * arrive within a small period of time, we fire
1297 * off the idle_work.
1298 */
1299 struct delayed_work idle_work;
1300
1301 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001302 * Are we in a non-interruptible section of code like
1303 * modesetting?
1304 */
1305 bool interruptible;
1306
Chris Wilsonf62a0072014-02-21 17:55:39 +00001307 /**
1308 * Is the GPU currently considered idle, or busy executing userspace
1309 * requests? Whilst idle, we attempt to power down the hardware and
1310 * display clocks. In order to reduce the effect on performance, there
1311 * is a slight delay before we do so.
1312 */
1313 bool busy;
1314
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001315 /* the indicator for dispatch video commands on two BSD rings */
1316 int bsd_ring_dispatch_index;
1317
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001318 /** Bit 6 swizzling required for X tiling */
1319 uint32_t bit_6_swizzle_x;
1320 /** Bit 6 swizzling required for Y tiling */
1321 uint32_t bit_6_swizzle_y;
1322
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001323 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001324 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001325 size_t object_memory;
1326 u32 object_count;
1327};
1328
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001329struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001330 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001331 unsigned bytes;
1332 unsigned size;
1333 int err;
1334 u8 *buf;
1335 loff_t start;
1336 loff_t pos;
1337};
1338
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001339struct i915_error_state_file_priv {
1340 struct drm_device *dev;
1341 struct drm_i915_error_state *error;
1342};
1343
Daniel Vetter99584db2012-11-14 17:14:04 +01001344struct i915_gpu_error {
1345 /* For hangcheck timer */
1346#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1347#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001348 /* Hang gpu twice in this window and your context gets banned */
1349#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1350
Chris Wilson737b1502015-01-26 18:03:03 +02001351 struct workqueue_struct *hangcheck_wq;
1352 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001353
1354 /* For reset and error_state handling. */
1355 spinlock_t lock;
1356 /* Protected by the above dev->gpu_error.lock. */
1357 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001358
1359 unsigned long missed_irq_rings;
1360
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001361 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001362 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001363 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001364 * This is a counter which gets incremented when reset is triggered,
1365 * and again when reset has been handled. So odd values (lowest bit set)
1366 * means that reset is in progress and even values that
1367 * (reset_counter >> 1):th reset was successfully completed.
1368 *
1369 * If reset is not completed succesfully, the I915_WEDGE bit is
1370 * set meaning that hardware is terminally sour and there is no
1371 * recovery. All waiters on the reset_queue will be woken when
1372 * that happens.
1373 *
1374 * This counter is used by the wait_seqno code to notice that reset
1375 * event happened and it needs to restart the entire ioctl (since most
1376 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001377 *
1378 * This is important for lock-free wait paths, where no contended lock
1379 * naturally enforces the correct ordering between the bail-out of the
1380 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001381 */
1382 atomic_t reset_counter;
1383
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001384#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001385#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001386
1387 /**
1388 * Waitqueue to signal when the reset has completed. Used by clients
1389 * that wait for dev_priv->mm.wedged to settle.
1390 */
1391 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001392
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001393 /* Userspace knobs for gpu hang simulation;
1394 * combines both a ring mask, and extra flags
1395 */
1396 u32 stop_rings;
1397#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1398#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001399
1400 /* For missed irq/seqno simulation. */
1401 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001402
1403 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1404 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001405};
1406
Zhang Ruib8efb172013-02-05 15:41:53 +08001407enum modeset_restore {
1408 MODESET_ON_LID_OPEN,
1409 MODESET_DONE,
1410 MODESET_SUSPENDED,
1411};
1412
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001413#define DP_AUX_A 0x40
1414#define DP_AUX_B 0x10
1415#define DP_AUX_C 0x20
1416#define DP_AUX_D 0x30
1417
Paulo Zanoni6acab152013-09-12 17:06:24 -03001418struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001419 /*
1420 * This is an index in the HDMI/DVI DDI buffer translation table.
1421 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1422 * populate this field.
1423 */
1424#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001425 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001426
1427 uint8_t supports_dvi:1;
1428 uint8_t supports_hdmi:1;
1429 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001430
1431 uint8_t alternate_aux_channel;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001432
1433 uint8_t dp_boost_level;
1434 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001435};
1436
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001437enum psr_lines_to_wait {
1438 PSR_0_LINES_TO_WAIT = 0,
1439 PSR_1_LINE_TO_WAIT,
1440 PSR_4_LINES_TO_WAIT,
1441 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301442};
1443
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001444struct intel_vbt_data {
1445 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1446 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1447
1448 /* Feature bits */
1449 unsigned int int_tv_support:1;
1450 unsigned int lvds_dither:1;
1451 unsigned int lvds_vbt:1;
1452 unsigned int int_crt_support:1;
1453 unsigned int lvds_use_ssc:1;
1454 unsigned int display_clock_mode:1;
1455 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301456 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001457 int lvds_ssc_freq;
1458 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1459
Pradeep Bhat83a72802014-03-28 10:14:57 +05301460 enum drrs_support_type drrs_type;
1461
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001462 /* eDP */
1463 int edp_rate;
1464 int edp_lanes;
1465 int edp_preemphasis;
1466 int edp_vswing;
1467 bool edp_initialized;
1468 bool edp_support;
1469 int edp_bpp;
1470 struct edp_power_seq edp_pps;
1471
Jani Nikulaf00076d2013-12-14 20:38:29 -02001472 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001473 bool full_link;
1474 bool require_aux_wakeup;
1475 int idle_frames;
1476 enum psr_lines_to_wait lines_to_wait;
1477 int tp1_wakeup_time;
1478 int tp2_tp3_wakeup_time;
1479 } psr;
1480
1481 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001482 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001483 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001484 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001485 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001486 } backlight;
1487
Shobhit Kumard17c5442013-08-27 15:12:25 +03001488 /* MIPI DSI */
1489 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301490 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001491 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301492 struct mipi_config *config;
1493 struct mipi_pps_data *pps;
1494 u8 seq_version;
1495 u32 size;
1496 u8 *data;
1497 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001498 } dsi;
1499
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001500 int crt_ddc_pin;
1501
1502 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001503 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001504
1505 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001506};
1507
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001508enum intel_ddb_partitioning {
1509 INTEL_DDB_PART_1_2,
1510 INTEL_DDB_PART_5_6, /* IVB+ */
1511};
1512
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001513struct intel_wm_level {
1514 bool enable;
1515 uint32_t pri_val;
1516 uint32_t spr_val;
1517 uint32_t cur_val;
1518 uint32_t fbc_val;
1519};
1520
Imre Deak820c1982013-12-17 14:46:36 +02001521struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001522 uint32_t wm_pipe[3];
1523 uint32_t wm_lp[3];
1524 uint32_t wm_lp_spr[3];
1525 uint32_t wm_linetime[3];
1526 bool enable_fbc_wm;
1527 enum intel_ddb_partitioning partitioning;
1528};
1529
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001530struct vlv_pipe_wm {
1531 uint16_t primary;
1532 uint16_t sprite[2];
1533 uint8_t cursor;
1534};
1535
1536struct vlv_sr_wm {
1537 uint16_t plane;
1538 uint8_t cursor;
1539};
1540
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001541struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001542 struct vlv_pipe_wm pipe[3];
1543 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001544 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001545 uint8_t cursor;
1546 uint8_t sprite[2];
1547 uint8_t primary;
1548 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001549 uint8_t level;
1550 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001551};
1552
Damien Lespiauc1939242014-11-04 17:06:41 +00001553struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001554 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001555};
1556
1557static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1558{
Damien Lespiau16160e32014-11-04 17:06:53 +00001559 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001560}
1561
Damien Lespiau08db6652014-11-04 17:06:52 +00001562static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1563 const struct skl_ddb_entry *e2)
1564{
1565 if (e1->start == e2->start && e1->end == e2->end)
1566 return true;
1567
1568 return false;
1569}
1570
Damien Lespiauc1939242014-11-04 17:06:41 +00001571struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001572 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001573 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1574 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
Damien Lespiauc1939242014-11-04 17:06:41 +00001575 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1576};
1577
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001578struct skl_wm_values {
1579 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001580 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001581 uint32_t wm_linetime[I915_MAX_PIPES];
1582 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1583 uint32_t cursor[I915_MAX_PIPES][8];
1584 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1585 uint32_t cursor_trans[I915_MAX_PIPES];
1586};
1587
1588struct skl_wm_level {
1589 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001590 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001591 uint16_t plane_res_b[I915_MAX_PLANES];
1592 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001593 uint16_t cursor_res_b;
1594 uint8_t cursor_res_l;
1595};
1596
Paulo Zanonic67a4702013-08-19 13:18:09 -03001597/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001598 * This struct helps tracking the state needed for runtime PM, which puts the
1599 * device in PCI D3 state. Notice that when this happens, nothing on the
1600 * graphics device works, even register access, so we don't get interrupts nor
1601 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001602 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001603 * Every piece of our code that needs to actually touch the hardware needs to
1604 * either call intel_runtime_pm_get or call intel_display_power_get with the
1605 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001606 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001607 * Our driver uses the autosuspend delay feature, which means we'll only really
1608 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001609 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001610 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001611 *
1612 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1613 * goes back to false exactly before we reenable the IRQs. We use this variable
1614 * to check if someone is trying to enable/disable IRQs while they're supposed
1615 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001616 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001617 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001618 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001619 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001620struct i915_runtime_pm {
1621 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001622 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001623};
1624
Daniel Vetter926321d2013-10-16 13:30:34 +02001625enum intel_pipe_crc_source {
1626 INTEL_PIPE_CRC_SOURCE_NONE,
1627 INTEL_PIPE_CRC_SOURCE_PLANE1,
1628 INTEL_PIPE_CRC_SOURCE_PLANE2,
1629 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001630 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001631 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1632 INTEL_PIPE_CRC_SOURCE_TV,
1633 INTEL_PIPE_CRC_SOURCE_DP_B,
1634 INTEL_PIPE_CRC_SOURCE_DP_C,
1635 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001636 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001637 INTEL_PIPE_CRC_SOURCE_MAX,
1638};
1639
Shuang He8bf1e9f2013-10-15 18:55:27 +01001640struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001641 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001642 uint32_t crc[5];
1643};
1644
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001645#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001646struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001647 spinlock_t lock;
1648 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001649 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001650 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001651 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001652 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001653};
1654
Daniel Vetterf99d7062014-06-19 16:01:59 +02001655struct i915_frontbuffer_tracking {
1656 struct mutex lock;
1657
1658 /*
1659 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1660 * scheduled flips.
1661 */
1662 unsigned busy_bits;
1663 unsigned flip_bits;
1664};
1665
Mika Kuoppala72253422014-10-07 17:21:26 +03001666struct i915_wa_reg {
1667 u32 addr;
1668 u32 value;
1669 /* bitmask representing WA bits */
1670 u32 mask;
1671};
1672
1673#define I915_MAX_WA_REGS 16
1674
1675struct i915_workarounds {
1676 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1677 u32 count;
1678};
1679
Yu Zhangcf9d2892015-02-10 19:05:47 +08001680struct i915_virtual_gpu {
1681 bool active;
1682};
1683
John Harrison5f19e2b2015-05-29 17:43:27 +01001684struct i915_execbuffer_params {
1685 struct drm_device *dev;
1686 struct drm_file *file;
1687 uint32_t dispatch_flags;
1688 uint32_t args_batch_start_offset;
1689 uint32_t batch_obj_vm_offset;
1690 struct intel_engine_cs *ring;
1691 struct drm_i915_gem_object *batch_obj;
1692 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001693 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001694};
1695
Jani Nikula77fec552014-03-31 14:27:22 +03001696struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001697 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001698 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001699 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001700 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001701
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001702 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001703
1704 int relative_constants_mode;
1705
1706 void __iomem *regs;
1707
Chris Wilson907b28c2013-07-19 20:36:52 +01001708 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709
Yu Zhangcf9d2892015-02-10 19:05:47 +08001710 struct i915_virtual_gpu vgpu;
1711
Daniel Vettereb805622015-05-04 14:58:44 +02001712 struct intel_csr csr;
1713
1714 /* Display CSR-related protection */
1715 struct mutex csr_lock;
1716
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001717 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001718
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001719 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1720 * controller on different i2c buses. */
1721 struct mutex gmbus_mutex;
1722
1723 /**
1724 * Base address of the gmbus and gpio block.
1725 */
1726 uint32_t gpio_mmio_base;
1727
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301728 /* MMIO base address for MIPI regs */
1729 uint32_t mipi_mmio_base;
1730
Daniel Vetter28c70f12012-12-01 13:53:45 +01001731 wait_queue_head_t gmbus_wait_queue;
1732
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001734 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001735 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001736 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737
Daniel Vetterba8286f2014-09-11 07:43:25 +02001738 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739 struct resource mch_res;
1740
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001741 /* protects the irq masks */
1742 spinlock_t irq_lock;
1743
Sourab Gupta84c33a62014-06-02 16:47:17 +05301744 /* protects the mmio flip data */
1745 spinlock_t mmio_flip_lock;
1746
Imre Deakf8b79e52014-03-04 19:23:07 +02001747 bool display_irqs_enabled;
1748
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001749 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1750 struct pm_qos_request pm_qos;
1751
Ville Syrjäläa5805162015-05-26 20:42:30 +03001752 /* Sideband mailbox protection */
1753 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754
1755 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001756 union {
1757 u32 irq_mask;
1758 u32 de_irq_mask[I915_MAX_PIPES];
1759 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001760 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001761 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301762 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001763 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001764
Jani Nikula5fcece82015-05-27 15:03:42 +03001765 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001766 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301767 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001768 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001769 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001771 bool preserve_bios_swizzle;
1772
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001773 /* overlay */
1774 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001775
Jani Nikula58c68772013-11-08 16:48:54 +02001776 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001777 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001778
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001779 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780 bool no_aux_handshake;
1781
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001782 /* protects panel power sequencer state */
1783 struct mutex pps_mutex;
1784
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001785 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1786 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1787 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1788
1789 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001790 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001791 unsigned int cdclk_freq, max_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001792 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793
Daniel Vetter645416f2013-09-02 16:22:25 +02001794 /**
1795 * wq - Driver workqueue for GEM.
1796 *
1797 * NOTE: Work items scheduled here are not allowed to grab any modeset
1798 * locks, for otherwise the flushing done in the pageflip code will
1799 * result in deadlocks.
1800 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801 struct workqueue_struct *wq;
1802
1803 /* Display functions */
1804 struct drm_i915_display_funcs display;
1805
1806 /* PCH chipset type */
1807 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001808 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001809
1810 unsigned long quirks;
1811
Zhang Ruib8efb172013-02-05 15:41:53 +08001812 enum modeset_restore modeset_restore;
1813 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001814
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001815 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001816 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001817
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001818 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001819 DECLARE_HASHTABLE(mm_structs, 7);
1820 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001821
Daniel Vetter87813422012-05-02 11:49:32 +02001822 /* Kernel Modesetting */
1823
yakui_zhao9b9d1722009-05-31 17:17:17 +08001824 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001825
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001826 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1827 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828 wait_queue_head_t pending_flip_queue;
1829
Daniel Vetterc4597872013-10-21 21:04:07 +02001830#ifdef CONFIG_DEBUG_FS
1831 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1832#endif
1833
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001834 int num_shared_dpll;
1835 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001836 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001837
Mika Kuoppala72253422014-10-07 17:21:26 +03001838 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001839
Jesse Barnes652c3932009-08-17 13:31:43 -07001840 /* Reclocking support */
1841 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001842
1843 struct i915_frontbuffer_tracking fb_tracking;
1844
Jesse Barnes652c3932009-08-17 13:31:43 -07001845 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001846
Zhenyu Wangc48044112009-12-17 14:48:43 +08001847 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001848
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001849 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001850
Ben Widawsky59124502013-07-04 11:02:05 -07001851 /* Cannot be determined by PCIID. You must always read a register. */
1852 size_t ellc_size;
1853
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001854 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001855 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001856
Daniel Vetter20e4d402012-08-08 23:35:39 +02001857 /* ilk-only ips/rps state. Everything in here is protected by the global
1858 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001859 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001860
Imre Deak83c00f552013-10-25 17:36:47 +03001861 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001862
Rodrigo Vivia031d702013-10-03 16:15:06 -03001863 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001864
Daniel Vetter99584db2012-11-14 17:14:04 +01001865 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001866
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001867 struct drm_i915_gem_object *vlv_pctx;
1868
Daniel Vetter4520f532013-10-09 09:18:51 +02001869#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001870 /* list of fbdev register on this device */
1871 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001872 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001873#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001874
1875 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001876 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001877
Imre Deak58fddc22015-01-08 17:54:14 +02001878 /* hda/i915 audio component */
1879 bool audio_component_registered;
1880
Ben Widawsky254f9652012-06-04 14:42:42 -07001881 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001882 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001883
Damien Lespiau3e683202012-12-11 18:48:29 +00001884 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001885
Ville Syrjälä70722462015-04-10 18:21:28 +03001886 u32 chv_phy_control;
1887
Daniel Vetter842f1c82014-03-10 10:01:44 +01001888 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001889 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001890 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001891
Ville Syrjälä53615a52013-08-01 16:18:50 +03001892 struct {
1893 /*
1894 * Raw watermark latency values:
1895 * in 0.1us units for WM0,
1896 * in 0.5us units for WM1+.
1897 */
1898 /* primary */
1899 uint16_t pri_latency[5];
1900 /* sprite */
1901 uint16_t spr_latency[5];
1902 /* cursor */
1903 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001904 /*
1905 * Raw watermark memory latency values
1906 * for SKL for all 8 levels
1907 * in 1us units.
1908 */
1909 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001910
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001911 /*
1912 * The skl_wm_values structure is a bit too big for stack
1913 * allocation, so we keep the staging struct where we store
1914 * intermediate results here instead.
1915 */
1916 struct skl_wm_values skl_results;
1917
Ville Syrjälä609cede2013-10-09 19:18:03 +03001918 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001919 union {
1920 struct ilk_wm_values hw;
1921 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001922 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001923 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001924 } wm;
1925
Paulo Zanoni8a187452013-12-06 20:32:13 -02001926 struct i915_runtime_pm pm;
1927
Oscar Mateoa83014d2014-07-24 17:04:21 +01001928 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1929 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001930 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001931 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001932 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001933 int (*init_rings)(struct drm_device *dev);
1934 void (*cleanup_ring)(struct intel_engine_cs *ring);
1935 void (*stop_ring)(struct intel_engine_cs *ring);
1936 } gt;
1937
Sonika Jindal9e458032015-05-06 17:35:48 +05301938 bool edp_low_vswing;
1939
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001940 /*
1941 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1942 * will be rejected. Instead look for a better place.
1943 */
Jani Nikula77fec552014-03-31 14:27:22 +03001944};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945
Chris Wilson2c1792a2013-08-01 18:39:55 +01001946static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1947{
1948 return dev->dev_private;
1949}
1950
Imre Deak888d0d42015-01-08 17:54:13 +02001951static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1952{
1953 return to_i915(dev_get_drvdata(dev));
1954}
1955
Chris Wilsonb4519512012-05-11 14:29:30 +01001956/* Iterate over initialised rings */
1957#define for_each_ring(ring__, dev_priv__, i__) \
1958 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1959 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1960
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001961enum hdmi_force_audio {
1962 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1963 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1964 HDMI_AUDIO_AUTO, /* trust EDID */
1965 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1966};
1967
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001968#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001969
Chris Wilson37e680a2012-06-07 15:38:42 +01001970struct drm_i915_gem_object_ops {
1971 /* Interface between the GEM object and its backing storage.
1972 * get_pages() is called once prior to the use of the associated set
1973 * of pages before to binding them into the GTT, and put_pages() is
1974 * called after we no longer need them. As we expect there to be
1975 * associated cost with migrating pages between the backing storage
1976 * and making them available for the GPU (e.g. clflush), we may hold
1977 * onto the pages after they are no longer referenced by the GPU
1978 * in case they may be used again shortly (for example migrating the
1979 * pages to a different memory domain within the GTT). put_pages()
1980 * will therefore most likely be called when the object itself is
1981 * being released or under memory pressure (where we attempt to
1982 * reap pages for the shrinker).
1983 */
1984 int (*get_pages)(struct drm_i915_gem_object *);
1985 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001986 int (*dmabuf_export)(struct drm_i915_gem_object *);
1987 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001988};
1989
Daniel Vettera071fa02014-06-18 23:28:09 +02001990/*
1991 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1992 * considered to be the frontbuffer for the given plane interface-vise. This
1993 * doesn't mean that the hw necessarily already scans it out, but that any
1994 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1995 *
1996 * We have one bit per pipe and per scanout plane type.
1997 */
1998#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1999#define INTEL_FRONTBUFFER_BITS \
2000 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2001#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2002 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2003#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2004 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2005#define INTEL_FRONTBUFFER_SPRITE(pipe) \
2006 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2007#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2008 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002009#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2010 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002011
Eric Anholt673a3942008-07-30 12:06:12 -07002012struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002013 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002014
Chris Wilson37e680a2012-06-07 15:38:42 +01002015 const struct drm_i915_gem_object_ops *ops;
2016
Ben Widawsky2f633152013-07-17 12:19:03 -07002017 /** List of VMAs backed by this object */
2018 struct list_head vma_list;
2019
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002020 /** Stolen memory for this object, instead of being backed by shmem. */
2021 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002022 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002023
Chris Wilsonb4716182015-04-27 13:41:17 +01002024 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002025 /** Used in execbuf to temporarily hold a ref */
2026 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002027
Chris Wilson8d9d5742015-04-07 16:20:38 +01002028 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002029
Eric Anholt673a3942008-07-30 12:06:12 -07002030 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002031 * This is set if the object is on the active lists (has pending
2032 * rendering and so a non-zero seqno), and is not set if it i s on
2033 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002034 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002035 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002036
2037 /**
2038 * This is set if the object has been written to since last bound
2039 * to the GTT
2040 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002041 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002042
2043 /**
2044 * Fence register bits (if any) for this object. Will be set
2045 * as needed when mapped into the GTT.
2046 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002047 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002048 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002049
2050 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002051 * Advice: are the backing pages purgeable?
2052 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002053 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002054
2055 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002056 * Current tiling mode for the object.
2057 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002058 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002059 /**
2060 * Whether the tiling parameters for the currently associated fence
2061 * register have changed. Note that for the purposes of tracking
2062 * tiling changes we also treat the unfenced register, the register
2063 * slot that the object occupies whilst it executes a fenced
2064 * command (such as BLT on gen2/3), as a "fence".
2065 */
2066 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002067
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002068 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002069 * Is the object at the current location in the gtt mappable and
2070 * fenceable? Used to avoid costly recalculations.
2071 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002072 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002073
2074 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002075 * Whether the current gtt mapping needs to be mappable (and isn't just
2076 * mappable by accident). Track pin and fault separate for a more
2077 * accurate mappable working set.
2078 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002079 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002080
Chris Wilsoncaea7472010-11-12 13:53:37 +00002081 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302082 * Is the object to be mapped as read-only to the GPU
2083 * Only honoured if hardware has relevant pte bit
2084 */
2085 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002086 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002087 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002088
Daniel Vettera071fa02014-06-18 23:28:09 +02002089 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2090
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002091 unsigned int pin_display;
2092
Chris Wilson9da3da62012-06-01 15:20:22 +01002093 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002094 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002095 struct get_page {
2096 struct scatterlist *sg;
2097 int last;
2098 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002099
Daniel Vetter1286ff72012-05-10 15:25:09 +02002100 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002101 void *dma_buf_vmapping;
2102 int vmapping_count;
2103
Chris Wilsonb4716182015-04-27 13:41:17 +01002104 /** Breadcrumb of last rendering to the buffer.
2105 * There can only be one writer, but we allow for multiple readers.
2106 * If there is a writer that necessarily implies that all other
2107 * read requests are complete - but we may only be lazily clearing
2108 * the read requests. A read request is naturally the most recent
2109 * request on a ring, so we may have two different write and read
2110 * requests on one ring where the write request is older than the
2111 * read request. This allows for the CPU to read from an active
2112 * buffer by only waiting for the write to complete.
2113 * */
2114 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002115 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002116 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002117 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002118
Daniel Vetter778c3542010-05-13 11:49:44 +02002119 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002120 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002121
Daniel Vetter80075d42013-10-09 21:23:52 +02002122 /** References from framebuffers, locks out tiling changes. */
2123 unsigned long framebuffer_references;
2124
Eric Anholt280b7132009-03-12 16:56:27 -07002125 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002126 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002127
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002128 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002129 /** for phy allocated objects */
2130 struct drm_dma_handle *phys_handle;
2131
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002132 struct i915_gem_userptr {
2133 uintptr_t ptr;
2134 unsigned read_only :1;
2135 unsigned workers :4;
2136#define I915_GEM_USERPTR_MAX_WORKERS 15
2137
Chris Wilsonad46cb52014-08-07 14:20:40 +01002138 struct i915_mm_struct *mm;
2139 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002140 struct work_struct *work;
2141 } userptr;
2142 };
2143};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002144#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002145
Daniel Vettera071fa02014-06-18 23:28:09 +02002146void i915_gem_track_fb(struct drm_i915_gem_object *old,
2147 struct drm_i915_gem_object *new,
2148 unsigned frontbuffer_bits);
2149
Eric Anholt673a3942008-07-30 12:06:12 -07002150/**
2151 * Request queue structure.
2152 *
2153 * The request queue allows us to note sequence numbers that have been emitted
2154 * and may be associated with active buffers to be retired.
2155 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002156 * By keeping this list, we can avoid having to do questionable sequence
2157 * number comparisons on buffer last_read|write_seqno. It also allows an
2158 * emission time to be associated with the request for tracking how far ahead
2159 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002160 *
2161 * The requests are reference counted, so upon creation they should have an
2162 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002163 */
2164struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002165 struct kref ref;
2166
Zou Nan hai852835f2010-05-21 09:08:56 +08002167 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002168 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002169 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002170
Eric Anholt673a3942008-07-30 12:06:12 -07002171 /** GEM sequence number associated with this request. */
2172 uint32_t seqno;
2173
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002174 /** Position in the ringbuffer of the start of the request */
2175 u32 head;
2176
Nick Hoath72f95af2015-01-15 13:10:37 +00002177 /**
2178 * Position in the ringbuffer of the start of the postfix.
2179 * This is required to calculate the maximum available ringbuffer
2180 * space without overwriting the postfix.
2181 */
2182 u32 postfix;
2183
2184 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002185 u32 tail;
2186
Nick Hoathb3a38992015-02-19 16:30:47 +00002187 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002188 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002189 * Contexts are refcounted, so when this request is associated with a
2190 * context, we must increment the context's refcount, to guarantee that
2191 * it persists while any request is linked to it. Requests themselves
2192 * are also refcounted, so the request will only be freed when the last
2193 * reference to it is dismissed, and the code in
2194 * i915_gem_request_free() will then decrement the refcount on the
2195 * context.
2196 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002197 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002198 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002199
John Harrisondc4be60712015-05-29 17:43:39 +01002200 /** Batch buffer related to this request if any (used for
2201 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002202 struct drm_i915_gem_object *batch_obj;
2203
Eric Anholt673a3942008-07-30 12:06:12 -07002204 /** Time at which this request was emitted, in jiffies. */
2205 unsigned long emitted_jiffies;
2206
Eric Anholtb9624422009-06-03 07:27:35 +00002207 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002208 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002209
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002210 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002211 /** file_priv list entry for this request */
2212 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002213
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002214 /** process identifier submitting this request */
2215 struct pid *pid;
2216
Nick Hoath6d3d8272015-01-15 13:10:39 +00002217 /**
2218 * The ELSP only accepts two elements at a time, so we queue
2219 * context/tail pairs on a given queue (ring->execlist_queue) until the
2220 * hardware is available. The queue serves a double purpose: we also use
2221 * it to keep track of the up to 2 contexts currently in the hardware
2222 * (usually one in execution and the other queued up by the GPU): We
2223 * only remove elements from the head of the queue when the hardware
2224 * informs us that an element has been completed.
2225 *
2226 * All accesses to the queue are mediated by a spinlock
2227 * (ring->execlist_lock).
2228 */
2229
2230 /** Execlist link in the submission queue.*/
2231 struct list_head execlist_link;
2232
2233 /** Execlists no. of times this request has been sent to the ELSP */
2234 int elsp_submitted;
2235
Eric Anholt673a3942008-07-30 12:06:12 -07002236};
2237
John Harrison6689cb22015-03-19 12:30:08 +00002238int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002239 struct intel_context *ctx,
2240 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002241void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002242void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002243int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2244 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002245
John Harrisonb793a002014-11-24 18:49:25 +00002246static inline uint32_t
2247i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2248{
2249 return req ? req->seqno : 0;
2250}
2251
2252static inline struct intel_engine_cs *
2253i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2254{
2255 return req ? req->ring : NULL;
2256}
2257
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002258static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002259i915_gem_request_reference(struct drm_i915_gem_request *req)
2260{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002261 if (req)
2262 kref_get(&req->ref);
2263 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002264}
2265
2266static inline void
2267i915_gem_request_unreference(struct drm_i915_gem_request *req)
2268{
Daniel Vetterf2458602014-11-26 10:26:05 +01002269 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002270 kref_put(&req->ref, i915_gem_request_free);
2271}
2272
Chris Wilson41037f92015-03-27 11:01:36 +00002273static inline void
2274i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2275{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002276 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002277
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002278 if (!req)
2279 return;
2280
2281 dev = req->ring->dev;
2282 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002283 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002284}
2285
John Harrisonabfe2622014-11-24 18:49:24 +00002286static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2287 struct drm_i915_gem_request *src)
2288{
2289 if (src)
2290 i915_gem_request_reference(src);
2291
2292 if (*pdst)
2293 i915_gem_request_unreference(*pdst);
2294
2295 *pdst = src;
2296}
2297
John Harrison1b5a4332014-11-24 18:49:42 +00002298/*
2299 * XXX: i915_gem_request_completed should be here but currently needs the
2300 * definition of i915_seqno_passed() which is below. It will be moved in
2301 * a later patch when the call to i915_seqno_passed() is obsoleted...
2302 */
2303
Brad Volkin351e3db2014-02-18 10:15:46 -08002304/*
2305 * A command that requires special handling by the command parser.
2306 */
2307struct drm_i915_cmd_descriptor {
2308 /*
2309 * Flags describing how the command parser processes the command.
2310 *
2311 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2312 * a length mask if not set
2313 * CMD_DESC_SKIP: The command is allowed but does not follow the
2314 * standard length encoding for the opcode range in
2315 * which it falls
2316 * CMD_DESC_REJECT: The command is never allowed
2317 * CMD_DESC_REGISTER: The command should be checked against the
2318 * register whitelist for the appropriate ring
2319 * CMD_DESC_MASTER: The command is allowed if the submitting process
2320 * is the DRM master
2321 */
2322 u32 flags;
2323#define CMD_DESC_FIXED (1<<0)
2324#define CMD_DESC_SKIP (1<<1)
2325#define CMD_DESC_REJECT (1<<2)
2326#define CMD_DESC_REGISTER (1<<3)
2327#define CMD_DESC_BITMASK (1<<4)
2328#define CMD_DESC_MASTER (1<<5)
2329
2330 /*
2331 * The command's unique identification bits and the bitmask to get them.
2332 * This isn't strictly the opcode field as defined in the spec and may
2333 * also include type, subtype, and/or subop fields.
2334 */
2335 struct {
2336 u32 value;
2337 u32 mask;
2338 } cmd;
2339
2340 /*
2341 * The command's length. The command is either fixed length (i.e. does
2342 * not include a length field) or has a length field mask. The flag
2343 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2344 * a length mask. All command entries in a command table must include
2345 * length information.
2346 */
2347 union {
2348 u32 fixed;
2349 u32 mask;
2350 } length;
2351
2352 /*
2353 * Describes where to find a register address in the command to check
2354 * against the ring's register whitelist. Only valid if flags has the
2355 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002356 *
2357 * A non-zero step value implies that the command may access multiple
2358 * registers in sequence (e.g. LRI), in that case step gives the
2359 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002360 */
2361 struct {
2362 u32 offset;
2363 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002364 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002365 } reg;
2366
2367#define MAX_CMD_DESC_BITMASKS 3
2368 /*
2369 * Describes command checks where a particular dword is masked and
2370 * compared against an expected value. If the command does not match
2371 * the expected value, the parser rejects it. Only valid if flags has
2372 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2373 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002374 *
2375 * If the check specifies a non-zero condition_mask then the parser
2376 * only performs the check when the bits specified by condition_mask
2377 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002378 */
2379 struct {
2380 u32 offset;
2381 u32 mask;
2382 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002383 u32 condition_offset;
2384 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002385 } bits[MAX_CMD_DESC_BITMASKS];
2386};
2387
2388/*
2389 * A table of commands requiring special handling by the command parser.
2390 *
2391 * Each ring has an array of tables. Each table consists of an array of command
2392 * descriptors, which must be sorted with command opcodes in ascending order.
2393 */
2394struct drm_i915_cmd_table {
2395 const struct drm_i915_cmd_descriptor *table;
2396 int count;
2397};
2398
Chris Wilsondbbe9122014-08-09 19:18:43 +01002399/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002400#define __I915__(p) ({ \
2401 struct drm_i915_private *__p; \
2402 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2403 __p = (struct drm_i915_private *)p; \
2404 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2405 __p = to_i915((struct drm_device *)p); \
2406 else \
2407 BUILD_BUG(); \
2408 __p; \
2409})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002410#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002411#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002412#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002413
Chris Wilson87f1f462014-08-09 19:18:42 +01002414#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2415#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002416#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002417#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002418#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002419#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2420#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002421#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2422#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2423#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002424#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002425#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002426#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2427#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002428#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2429#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002430#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002431#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002432#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2433 INTEL_DEVID(dev) == 0x0152 || \
2434 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002435#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002436#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002437#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002438#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302439#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002440#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002441#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002442#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002443 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002444#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002445 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002446 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002447 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002448/* ULX machines are also considered ULT. */
2449#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2450 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002451#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2452 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002453#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002454 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002455#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002456 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002457/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002458#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2459 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002460#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2461 INTEL_DEVID(dev) == 0x1913 || \
2462 INTEL_DEVID(dev) == 0x1916 || \
2463 INTEL_DEVID(dev) == 0x1921 || \
2464 INTEL_DEVID(dev) == 0x1926)
2465#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2466 INTEL_DEVID(dev) == 0x1915 || \
2467 INTEL_DEVID(dev) == 0x191E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002468#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002469
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002470#define SKL_REVID_A0 (0x0)
2471#define SKL_REVID_B0 (0x1)
2472#define SKL_REVID_C0 (0x2)
2473#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002474#define SKL_REVID_E0 (0x4)
Imre Deakb88baa22015-05-19 15:05:00 +03002475#define SKL_REVID_F0 (0x5)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002476
Nick Hoath6c74c872015-03-20 09:03:52 +00002477#define BXT_REVID_A0 (0x0)
2478#define BXT_REVID_B0 (0x3)
2479#define BXT_REVID_C0 (0x6)
2480
Jesse Barnes85436692011-04-06 12:11:14 -07002481/*
2482 * The genX designation typically refers to the render engine, so render
2483 * capability related checks should use IS_GEN, while display and other checks
2484 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2485 * chips, etc.).
2486 */
Zou Nan haicae58522010-11-09 17:17:32 +08002487#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2488#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2489#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2490#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2491#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002492#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002493#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002494#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002495
Ben Widawsky73ae4782013-10-15 10:02:57 -07002496#define RENDER_RING (1<<RCS)
2497#define BSD_RING (1<<VCS)
2498#define BLT_RING (1<<BCS)
2499#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002500#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002501#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002502#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002503#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2504#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2505#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2506#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002507 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002508#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2509
Ben Widawsky254f9652012-06-04 14:42:42 -07002510#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002511#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002512#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002513#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2514#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002515
Chris Wilson05394f32010-11-08 19:18:58 +00002516#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002517#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2518
Daniel Vetterb45305f2012-12-17 16:21:27 +01002519/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2520#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002521/*
2522 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2523 * even when in MSI mode. This results in spurious interrupt warnings if the
2524 * legacy irq no. is shared with another device. The kernel then disables that
2525 * interrupt source and so prevents the other device from working properly.
2526 */
2527#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2528#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002529
Zou Nan haicae58522010-11-09 17:17:32 +08002530/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2531 * rows, which changed the alignment requirements and fence programming.
2532 */
2533#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2534 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002535#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2536#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002537
2538#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2539#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002540#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002541
Damien Lespiaudbf77862014-10-01 20:04:14 +01002542#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002543
Jani Nikula0c9b3712015-05-18 17:10:01 +03002544#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2545 INTEL_INFO(dev)->gen >= 9)
2546
Damien Lespiaudd93be52013-04-22 18:40:39 +01002547#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002548#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002549#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302550 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2551 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002552#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302553 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2554 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002555#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2556#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002557
Daniel Vettereb805622015-05-04 14:58:44 +02002558#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2559
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002560#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2561 INTEL_INFO(dev)->gen >= 8)
2562
Akash Goel97d33082015-06-29 14:50:23 +05302563#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Akash Goel430b7ad2015-06-29 14:50:24 +05302564 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302565
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002566#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2567#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2568#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2569#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2570#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2571#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302572#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2573#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002574
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002575#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302576#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002577#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002578#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2579#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002580#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002581#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002582
Sonika Jindal5fafe292014-07-21 15:23:38 +05302583#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2584
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002585/* DPF == dynamic parity feature */
2586#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2587#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002588
Ben Widawskyc8735b02012-09-07 19:43:39 -07002589#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302590#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002591
Chris Wilson05394f32010-11-08 19:18:58 +00002592#include "i915_trace.h"
2593
Rob Clarkbaa70942013-08-02 13:27:49 -04002594extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002595extern int i915_max_ioctl;
2596
Imre Deakfc49b3d2014-10-23 19:23:27 +03002597extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2598extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002599
Jani Nikulad330a952014-01-21 11:24:25 +02002600/* i915_params.c */
2601struct i915_params {
2602 int modeset;
2603 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002604 int semaphores;
Jani Nikulad330a952014-01-21 11:24:25 +02002605 int lvds_channel_mode;
2606 int panel_use_ssc;
2607 int vbt_sdvo_panel_type;
2608 int enable_rc6;
2609 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002610 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002611 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002612 int enable_psr;
2613 unsigned int preliminary_hw_support;
2614 int disable_power_well;
2615 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002616 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002617 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002618 /* leave bools at the end to not create holes */
2619 bool enable_hangcheck;
2620 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002621 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002622 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002623 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002624 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002625 bool disable_vtd_wa;
Alex Dai63dc0442015-07-09 19:29:03 +01002626 bool enable_guc_submission;
2627 int guc_log_level;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302628 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002629 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002630 bool verbose_state_checks;
Sonika Jindal9e458032015-05-06 17:35:48 +05302631 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002632};
2633extern struct i915_params i915 __read_mostly;
2634
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002636extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002637extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002638extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002639extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002640extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002641 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002642extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002643 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002644#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002645extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2646 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002647#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002648extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002649extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002650extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002651extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2652extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2653extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2654extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002655int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Daniel Vettereb805622015-05-04 14:58:44 +02002656void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002657
Jani Nikula77913b32015-06-18 13:06:16 +03002658/* intel_hotplug.c */
2659void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2660void intel_hpd_init(struct drm_i915_private *dev_priv);
2661void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2662void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002663bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002664
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002666void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002667__printf(3, 4)
2668void i915_handle_error(struct drm_device *dev, bool wedged,
2669 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670
Daniel Vetterb9632912014-09-30 10:56:44 +02002671extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002672int intel_irq_install(struct drm_i915_private *dev_priv);
2673void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002674
2675extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002676extern void intel_uncore_early_sanitize(struct drm_device *dev,
2677 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002678extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002679extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002680extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002681extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002682const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002683void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002684 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002685void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002686 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002687/* Like above but the caller must manage the uncore.lock itself.
2688 * Must be used with I915_READ_FW and friends.
2689 */
2690void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2691 enum forcewake_domains domains);
2692void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2693 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002694void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002695static inline bool intel_vgpu_active(struct drm_device *dev)
2696{
2697 return to_i915(dev)->vgpu.active;
2698}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002699
Keith Packard7c463582008-11-04 02:03:27 -08002700void
Jani Nikula50227e12014-03-31 14:27:21 +03002701i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002702 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002703
2704void
Jani Nikula50227e12014-03-31 14:27:21 +03002705i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002706 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002707
Imre Deakf8b79e52014-03-04 19:23:07 +02002708void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2709void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002710void
2711ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2712void
2713ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2714void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2715 uint32_t interrupt_mask,
2716 uint32_t enabled_irq_mask);
2717#define ibx_enable_display_interrupt(dev_priv, bits) \
2718 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2719#define ibx_disable_display_interrupt(dev_priv, bits) \
2720 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002721
Eric Anholt673a3942008-07-30 12:06:12 -07002722/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002723int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2724 struct drm_file *file_priv);
2725int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2726 struct drm_file *file_priv);
2727int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2728 struct drm_file *file_priv);
2729int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2730 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002731int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2732 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002733int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2734 struct drm_file *file_priv);
2735int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2736 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002737void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002738 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002739void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002740int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002741 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002742 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002743int i915_gem_execbuffer(struct drm_device *dev, void *data,
2744 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002745int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2746 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002747int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2748 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002749int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file);
2751int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002753int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002755int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2756 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002757int i915_gem_set_tiling(struct drm_device *dev, void *data,
2758 struct drm_file *file_priv);
2759int i915_gem_get_tiling(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002761int i915_gem_init_userptr(struct drm_device *dev);
2762int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002764int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002766int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002768void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002769void *i915_gem_object_alloc(struct drm_device *dev);
2770void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002771void i915_gem_object_init(struct drm_i915_gem_object *obj,
2772 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002773struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2774 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002775struct drm_i915_gem_object *i915_gem_object_create_from_data(
2776 struct drm_device *dev, const void *data, size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002777void i915_init_vm(struct drm_i915_private *dev_priv,
2778 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002779void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002780void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002781
Daniel Vetter08755462015-04-20 09:04:05 -07002782/* Flags used by pin/bind&friends. */
2783#define PIN_MAPPABLE (1<<0)
2784#define PIN_NONBLOCK (1<<1)
2785#define PIN_GLOBAL (1<<2)
2786#define PIN_OFFSET_BIAS (1<<3)
2787#define PIN_USER (1<<4)
2788#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002789#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002790int __must_check
2791i915_gem_object_pin(struct drm_i915_gem_object *obj,
2792 struct i915_address_space *vm,
2793 uint32_t alignment,
2794 uint64_t flags);
2795int __must_check
2796i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2797 const struct i915_ggtt_view *view,
2798 uint32_t alignment,
2799 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002800
2801int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2802 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002803int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002804int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002805void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002806void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002807
Brad Volkin4c914c02014-02-18 10:15:45 -08002808int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2809 int *needs_clflush);
2810
Chris Wilson37e680a2012-06-07 15:38:42 +01002811int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002812
2813static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002814{
Chris Wilsonee286372015-04-07 16:20:25 +01002815 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002816}
Chris Wilsonee286372015-04-07 16:20:25 +01002817
2818static inline struct page *
2819i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2820{
2821 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2822 return NULL;
2823
2824 if (n < obj->get_page.last) {
2825 obj->get_page.sg = obj->pages->sgl;
2826 obj->get_page.last = 0;
2827 }
2828
2829 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2830 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2831 if (unlikely(sg_is_chain(obj->get_page.sg)))
2832 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2833 }
2834
2835 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2836}
2837
Chris Wilsona5570172012-09-04 21:02:54 +01002838static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2839{
2840 BUG_ON(obj->pages == NULL);
2841 obj->pages_pin_count++;
2842}
2843static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2844{
2845 BUG_ON(obj->pages_pin_count == 0);
2846 obj->pages_pin_count--;
2847}
2848
Chris Wilson54cf91d2010-11-25 18:00:26 +00002849int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002850int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002851 struct intel_engine_cs *to,
2852 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002853void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002854 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002855int i915_gem_dumb_create(struct drm_file *file_priv,
2856 struct drm_device *dev,
2857 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002858int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2859 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002860/**
2861 * Returns true if seq1 is later than seq2.
2862 */
2863static inline bool
2864i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2865{
2866 return (int32_t)(seq1 - seq2) >= 0;
2867}
2868
John Harrison1b5a4332014-11-24 18:49:42 +00002869static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2870 bool lazy_coherency)
2871{
2872 u32 seqno;
2873
2874 BUG_ON(req == NULL);
2875
2876 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2877
2878 return i915_seqno_passed(seqno, req->seqno);
2879}
2880
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002881int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2882int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002883
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002884struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002885i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002886
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002887bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002888void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002889int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002890 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302891
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002892static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2893{
2894 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002895 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002896}
2897
2898static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2899{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002900 return atomic_read(&error->reset_counter) & I915_WEDGED;
2901}
2902
2903static inline u32 i915_reset_count(struct i915_gpu_error *error)
2904{
2905 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002906}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002907
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002908static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2909{
2910 return dev_priv->gpu_error.stop_rings == 0 ||
2911 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2912}
2913
2914static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2915{
2916 return dev_priv->gpu_error.stop_rings == 0 ||
2917 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2918}
2919
Chris Wilson069efc12010-09-30 16:53:18 +01002920void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002921bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002922int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002923int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002924int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01002925int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002926void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002927void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002928int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002929int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01002930void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01002931 struct drm_i915_gem_object *batch_obj,
2932 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01002933#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01002934 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01002935#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01002936 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00002937int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002938 unsigned reset_counter,
2939 bool interruptible,
2940 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002941 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002942int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002943int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002944int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01002945i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2946 bool readonly);
2947int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00002948i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2949 bool write);
2950int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002951i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2952int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002953i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2954 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002955 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002956 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002957 const struct i915_ggtt_view *view);
2958void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2959 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002960int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002961 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002962int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002963void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002964
Chris Wilson467cffb2011-03-07 10:42:03 +00002965uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002966i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2967uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002968i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2969 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002970
Chris Wilsone4ffd172011-04-04 09:44:39 +01002971int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2972 enum i915_cache_level cache_level);
2973
Daniel Vetter1286ff72012-05-10 15:25:09 +02002974struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2975 struct dma_buf *dma_buf);
2976
2977struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2978 struct drm_gem_object *gem_obj, int flags);
2979
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002980unsigned long
2981i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002982 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002983unsigned long
2984i915_gem_obj_offset(struct drm_i915_gem_object *o,
2985 struct i915_address_space *vm);
2986static inline unsigned long
2987i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002988{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002989 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002990}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002991
Ben Widawskya70a3142013-07-31 16:59:56 -07002992bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002993bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002994 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002995bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002996 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002997
Ben Widawskya70a3142013-07-31 16:59:56 -07002998unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2999 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003000struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003001i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3002 struct i915_address_space *vm);
3003struct i915_vma *
3004i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3005 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003006
Ben Widawskyaccfef22013-08-14 11:38:35 +02003007struct i915_vma *
3008i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003009 struct i915_address_space *vm);
3010struct i915_vma *
3011i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3012 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003013
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003014static inline struct i915_vma *
3015i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3016{
3017 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003018}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003019bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003020
Ben Widawskya70a3142013-07-31 16:59:56 -07003021/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003022#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003023 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3024static inline bool i915_is_ggtt(struct i915_address_space *vm)
3025{
3026 struct i915_address_space *ggtt =
3027 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3028 return vm == ggtt;
3029}
3030
Daniel Vetter841cd772014-08-06 15:04:48 +02003031static inline struct i915_hw_ppgtt *
3032i915_vm_to_ppgtt(struct i915_address_space *vm)
3033{
3034 WARN_ON(i915_is_ggtt(vm));
3035
3036 return container_of(vm, struct i915_hw_ppgtt, base);
3037}
3038
3039
Ben Widawskya70a3142013-07-31 16:59:56 -07003040static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3041{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003042 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003043}
3044
3045static inline unsigned long
3046i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3047{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003048 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003049}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003050
3051static inline int __must_check
3052i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3053 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003054 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003055{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003056 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3057 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003058}
Ben Widawskya70a3142013-07-31 16:59:56 -07003059
Daniel Vetterb2871102014-02-14 14:01:19 +01003060static inline int
3061i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3062{
3063 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3064}
3065
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003066void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3067 const struct i915_ggtt_view *view);
3068static inline void
3069i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3070{
3071 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3072}
Daniel Vetterb2871102014-02-14 14:01:19 +01003073
Daniel Vetter41a36b72015-07-24 13:55:11 +02003074/* i915_gem_fence.c */
3075int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3076int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3077
3078bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3079void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3080
3081void i915_gem_restore_fences(struct drm_device *dev);
3082
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003083void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3084void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3085void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3086
Ben Widawsky254f9652012-06-04 14:42:42 -07003087/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003088int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003089void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003090void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003091int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003092int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003093void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003094int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003095struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003096i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003097void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003098struct drm_i915_gem_object *
3099i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003100static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003101{
Chris Wilson691e6412014-04-09 09:07:36 +01003102 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003103}
3104
Oscar Mateo273497e2014-05-22 14:13:37 +01003105static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003106{
Chris Wilson691e6412014-04-09 09:07:36 +01003107 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003108}
3109
Oscar Mateo273497e2014-05-22 14:13:37 +01003110static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003111{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003112 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003113}
3114
Ben Widawsky84624812012-06-04 14:42:54 -07003115int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3116 struct drm_file *file);
3117int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3118 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003119int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3120 struct drm_file *file_priv);
3121int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3122 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003123
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003124/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003125int __must_check i915_gem_evict_something(struct drm_device *dev,
3126 struct i915_address_space *vm,
3127 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003128 unsigned alignment,
3129 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003130 unsigned long start,
3131 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003132 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003133int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003134int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003135
Ben Widawsky0260c422014-03-22 22:47:21 -07003136/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003137static inline void i915_gem_chipset_flush(struct drm_device *dev)
3138{
Chris Wilson05394f32010-11-08 19:18:58 +00003139 if (INTEL_INFO(dev)->gen < 6)
3140 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003141}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003142
Chris Wilson9797fbf2012-04-24 15:47:39 +01003143/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003144int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3145 struct drm_mm_node *node, u64 size,
3146 unsigned alignment);
3147void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3148 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003149int i915_gem_init_stolen(struct drm_device *dev);
3150void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003151struct drm_i915_gem_object *
3152i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003153struct drm_i915_gem_object *
3154i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3155 u32 stolen_offset,
3156 u32 gtt_offset,
3157 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003158
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003159/* i915_gem_shrinker.c */
3160unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3161 long target,
3162 unsigned flags);
3163#define I915_SHRINK_PURGEABLE 0x1
3164#define I915_SHRINK_UNBOUND 0x2
3165#define I915_SHRINK_BOUND 0x4
3166unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3167void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3168
3169
Eric Anholt673a3942008-07-30 12:06:12 -07003170/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003171static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003172{
Jani Nikula50227e12014-03-31 14:27:21 +03003173 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003174
3175 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3176 obj->tiling_mode != I915_TILING_NONE;
3177}
3178
Eric Anholt673a3942008-07-30 12:06:12 -07003179/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003180#if WATCH_LISTS
3181int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003182#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003183#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003184#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185
Ben Gamari20172632009-02-17 20:08:50 -05003186/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003187int i915_debugfs_init(struct drm_minor *minor);
3188void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003189#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003190int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003191void intel_display_crc_init(struct drm_device *dev);
3192#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003193static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3194{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003195static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003196#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003197
3198/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003199__printf(2, 3)
3200void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003201int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3202 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003203int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003204 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003205 size_t count, loff_t pos);
3206static inline void i915_error_state_buf_release(
3207 struct drm_i915_error_state_buf *eb)
3208{
3209 kfree(eb->buf);
3210}
Mika Kuoppala58174462014-02-25 17:11:26 +02003211void i915_capture_error_state(struct drm_device *dev, bool wedge,
3212 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003213void i915_error_state_get(struct drm_device *dev,
3214 struct i915_error_state_file_priv *error_priv);
3215void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3216void i915_destroy_error_state(struct drm_device *dev);
3217
3218void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003219const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003220
Brad Volkin351e3db2014-02-18 10:15:46 -08003221/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003222int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003223int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3224void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3225bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3226int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003227 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003228 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003229 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003230 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003231 bool is_master);
3232
Jesse Barnes317c35d2008-08-25 15:11:06 -07003233/* i915_suspend.c */
3234extern int i915_save_state(struct drm_device *dev);
3235extern int i915_restore_state(struct drm_device *dev);
3236
Ben Widawsky0136db582012-04-10 21:17:01 -07003237/* i915_sysfs.c */
3238void i915_setup_sysfs(struct drm_device *dev_priv);
3239void i915_teardown_sysfs(struct drm_device *dev_priv);
3240
Chris Wilsonf899fc62010-07-20 15:44:45 -07003241/* intel_i2c.c */
3242extern int intel_setup_gmbus(struct drm_device *dev);
3243extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003244extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3245 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003246
Jani Nikula0184df42015-03-27 00:20:20 +02003247extern struct i2c_adapter *
3248intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003249extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3250extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003251static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003252{
3253 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3254}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003255extern void intel_i2c_reset(struct drm_device *dev);
3256
Chris Wilson3b617962010-08-24 09:02:58 +01003257/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003258#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003259extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003260extern void intel_opregion_init(struct drm_device *dev);
3261extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003262extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003263extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3264 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003265extern int intel_opregion_notify_adapter(struct drm_device *dev,
3266 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003267#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003268static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003269static inline void intel_opregion_init(struct drm_device *dev) { return; }
3270static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003271static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003272static inline int
3273intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3274{
3275 return 0;
3276}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003277static inline int
3278intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3279{
3280 return 0;
3281}
Len Brown65e082c2008-10-24 17:18:10 -04003282#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003283
Jesse Barnes723bfd72010-10-07 16:01:13 -07003284/* intel_acpi.c */
3285#ifdef CONFIG_ACPI
3286extern void intel_register_dsm_handler(void);
3287extern void intel_unregister_dsm_handler(void);
3288#else
3289static inline void intel_register_dsm_handler(void) { return; }
3290static inline void intel_unregister_dsm_handler(void) { return; }
3291#endif /* CONFIG_ACPI */
3292
Jesse Barnes79e53942008-11-07 14:24:08 -08003293/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003294extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003295extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003296extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003297extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003298extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003299extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003300extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003301extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003302extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003303extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003304extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003305extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003306extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3307 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003308extern void intel_detect_pch(struct drm_device *dev);
3309extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003310extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003311
Ben Widawsky2911a352012-04-05 14:47:36 -07003312extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003313int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3314 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003315int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3316 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003317
Chris Wilson6ef3d422010-08-04 20:26:07 +01003318/* overlay */
3319extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003320extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3321 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003322
3323extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003324extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003325 struct drm_device *dev,
3326 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003327
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003328int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3329int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003330
3331/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303332u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3333void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003334u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003335u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3336void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3337u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3338void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3339u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3340void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003341u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3342void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003343u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3344void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003345u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3346void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003347u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3348 enum intel_sbi_destination destination);
3349void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3350 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303351u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3352void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003353
Ville Syrjälä616bc822015-01-23 21:04:25 +02003354int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3355int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303356
Ben Widawsky0b274482013-10-04 21:22:51 -07003357#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3358#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003359
Ben Widawsky0b274482013-10-04 21:22:51 -07003360#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3361#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3362#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3363#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003364
Ben Widawsky0b274482013-10-04 21:22:51 -07003365#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3366#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3367#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3368#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003369
Chris Wilson698b3132014-03-21 13:16:43 +00003370/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3371 * will be implemented using 2 32-bit writes in an arbitrary order with
3372 * an arbitrary delay between them. This can cause the hardware to
3373 * act upon the intermediate value, possibly leading to corruption and
3374 * machine death. You have been warned.
3375 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003376#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3377#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003378
Chris Wilson50877442014-03-21 12:41:53 +00003379#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003380 u32 upper, lower, tmp; \
3381 tmp = I915_READ(upper_reg); \
3382 do { \
3383 upper = tmp; \
3384 lower = I915_READ(lower_reg); \
3385 tmp = I915_READ(upper_reg); \
3386 } while (upper != tmp); \
3387 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003388
Zou Nan haicae58522010-11-09 17:17:32 +08003389#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3390#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3391
Chris Wilsona6111f72015-04-07 16:21:02 +01003392/* These are untraced mmio-accessors that are only valid to be used inside
3393 * criticial sections inside IRQ handlers where forcewake is explicitly
3394 * controlled.
3395 * Think twice, and think again, before using these.
3396 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3397 * intel_uncore_forcewake_irqunlock().
3398 */
3399#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3400#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3401#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3402
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003403/* "Broadcast RGB" property */
3404#define INTEL_BROADCAST_RGB_AUTO 0
3405#define INTEL_BROADCAST_RGB_FULL 1
3406#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003407
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003408static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3409{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303410 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003411 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303412 else if (INTEL_INFO(dev)->gen >= 5)
3413 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003414 else
3415 return VGACNTRL;
3416}
3417
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003418static inline void __user *to_user_ptr(u64 address)
3419{
3420 return (void __user *)(uintptr_t)address;
3421}
3422
Imre Deakdf977292013-05-21 20:03:17 +03003423static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3424{
3425 unsigned long j = msecs_to_jiffies(m);
3426
3427 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3428}
3429
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003430static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3431{
3432 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3433}
3434
Imre Deakdf977292013-05-21 20:03:17 +03003435static inline unsigned long
3436timespec_to_jiffies_timeout(const struct timespec *value)
3437{
3438 unsigned long j = timespec_to_jiffies(value);
3439
3440 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3441}
3442
Paulo Zanonidce56b32013-12-19 14:29:40 -02003443/*
3444 * If you need to wait X milliseconds between events A and B, but event B
3445 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3446 * when event A happened, then just before event B you call this function and
3447 * pass the timestamp as the first argument, and X as the second argument.
3448 */
3449static inline void
3450wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3451{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003452 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003453
3454 /*
3455 * Don't re-read the value of "jiffies" every time since it may change
3456 * behind our back and break the math.
3457 */
3458 tmp_jiffies = jiffies;
3459 target_jiffies = timestamp_jiffies +
3460 msecs_to_jiffies_timeout(to_wait_ms);
3461
3462 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003463 remaining_jiffies = target_jiffies - tmp_jiffies;
3464 while (remaining_jiffies)
3465 remaining_jiffies =
3466 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003467 }
3468}
3469
John Harrison581c26e82014-11-24 18:49:39 +00003470static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3471 struct drm_i915_gem_request *req)
3472{
3473 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3474 i915_gem_request_assign(&ring->trace_irq_req, req);
3475}
3476
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477#endif