blob: 910df02840d62f21afb29d3e9ec9cf685e19c851 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Damien Lespiau40935612014-10-29 11:16:59 +0000411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204 u32 alignment;
2205 int ret;
2206
Matt Roperebcdd392014-07-09 16:22:11 -07002207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
Chris Wilson05394f32010-11-08 19:18:58 +00002209 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002215 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 break;
2220 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227 break;
2228 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002254 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
Chris Wilson06d98132012-04-17 15:31:24 +01002262 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002263 if (ret)
2264 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267
Chris Wilsonce453d82011-02-21 14:43:56 +00002268 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002269 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002271
2272err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002273 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002274err_interruptible:
2275 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002276 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002277 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278}
2279
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
Matt Roperebcdd392014-07-09 16:22:11 -07002282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002285 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002286}
2287
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294{
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 tile_rows = *y / 8;
2299 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313}
2314
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
Chris Wilsonff2652e2014-03-10 08:07:02 +00002344 if (plane_config->size == 0)
2345 return false;
2346
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002354 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355 }
2356
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002361
2362 mutex_lock(&dev->struct_mutex);
2363
Dave Airlie66e514c2014-04-03 07:51:54 +10002364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
Daniel Vettera071fa02014-06-18 23:28:09 +02002370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002371 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 struct drm_crtc *c;
2388 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002389 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002404 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
2415 continue;
2416
2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
Dave Airlie66e514c2014-04-03 07:51:54 +10002421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002424 break;
2425 }
2426 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002427}
2428
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002436 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002438 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002440 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302441 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002442
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002461 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480 }
2481
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002484 dspcntr |= DISPPLANE_8BPP;
2485 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002489 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002508 break;
2509 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002510 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002511 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002512
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
Ville Syrjäläb98971272014-08-27 16:51:22 +03002520 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002521
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002525 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002526 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002531
Sonika Jindal48404c12014-08-22 14:06:04 +05302532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002551 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002555 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002559}
2560
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002568 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002570 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302573 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002590 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2594
Ville Syrjälä57779d02012-10-31 17:50:14 +02002595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002597 dspcntr |= DISPPLANE_8BPP;
2598 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002617 break;
2618 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002619 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläb98971272014-08-27 16:51:22 +03002628 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002629 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002632 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002633 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002650
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002663 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664}
2665
Damien Lespiau70d21f02013-07-03 21:06:04 +01002666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
Jesse Barnes17638cd2011-06-24 12:19:23 -07002752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002762
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002766}
2767
Ville Syrjälä75147472014-11-24 18:28:11 +02002768static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002769{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002770 struct drm_crtc *crtc;
2771
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002772 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 enum plane plane = intel_crtc->plane;
2775
2776 intel_prepare_page_flip(dev, plane);
2777 intel_finish_page_flip_plane(dev, plane);
2778 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002779}
2780
2781static void intel_update_primary_planes(struct drm_device *dev)
2782{
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002785
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002786 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788
Rob Clark51fd3712013-11-19 12:10:12 -05002789 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002790 /*
2791 * FIXME: Once we have proper support for primary planes (and
2792 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002793 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002794 */
Matt Roperf4510a22014-04-01 15:22:40 -07002795 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002796 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002797 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002798 crtc->x,
2799 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002800 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002801 }
2802}
2803
Ville Syrjälä75147472014-11-24 18:28:11 +02002804void intel_prepare_reset(struct drm_device *dev)
2805{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002806 struct drm_i915_private *dev_priv = to_i915(dev);
2807 struct intel_crtc *crtc;
2808
Ville Syrjälä75147472014-11-24 18:28:11 +02002809 /* no reset support for gen2 */
2810 if (IS_GEN2(dev))
2811 return;
2812
2813 /* reset doesn't touch the display */
2814 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2815 return;
2816
2817 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002818
2819 /*
2820 * Disabling the crtcs gracefully seems nicer. Also the
2821 * g33 docs say we should at least disable all the planes.
2822 */
2823 for_each_intel_crtc(dev, crtc) {
2824 if (crtc->active)
2825 dev_priv->display.crtc_disable(&crtc->base);
2826 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002827}
2828
2829void intel_finish_reset(struct drm_device *dev)
2830{
2831 struct drm_i915_private *dev_priv = to_i915(dev);
2832
2833 /*
2834 * Flips in the rings will be nuked by the reset,
2835 * so complete all pending flips so that user space
2836 * will get its events and not get stuck.
2837 */
2838 intel_complete_page_flips(dev);
2839
2840 /* no reset support for gen2 */
2841 if (IS_GEN2(dev))
2842 return;
2843
2844 /* reset doesn't touch the display */
2845 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2846 /*
2847 * Flips in the rings have been nuked by the reset,
2848 * so update the base address of all primary
2849 * planes to the the last fb to make sure we're
2850 * showing the correct fb after a reset.
2851 */
2852 intel_update_primary_planes(dev);
2853 return;
2854 }
2855
2856 /*
2857 * The display has been reset as well,
2858 * so need a full re-initialization.
2859 */
2860 intel_runtime_pm_disable_interrupts(dev_priv);
2861 intel_runtime_pm_enable_interrupts(dev_priv);
2862
2863 intel_modeset_init_hw(dev);
2864
2865 spin_lock_irq(&dev_priv->irq_lock);
2866 if (dev_priv->display.hpd_irq_setup)
2867 dev_priv->display.hpd_irq_setup(dev);
2868 spin_unlock_irq(&dev_priv->irq_lock);
2869
2870 intel_modeset_setup_hw_state(dev, true);
2871
2872 intel_hpd_init(dev_priv);
2873
2874 drm_modeset_unlock_all(dev);
2875}
2876
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002877static int
Chris Wilson14667a42012-04-03 17:58:35 +01002878intel_finish_fb(struct drm_framebuffer *old_fb)
2879{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002880 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002881 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2882 bool was_interruptible = dev_priv->mm.interruptible;
2883 int ret;
2884
Chris Wilson14667a42012-04-03 17:58:35 +01002885 /* Big Hammer, we also need to ensure that any pending
2886 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2887 * current scanout is retired before unpinning the old
2888 * framebuffer.
2889 *
2890 * This should only fail upon a hung GPU, in which case we
2891 * can safely continue.
2892 */
2893 dev_priv->mm.interruptible = false;
2894 ret = i915_gem_object_finish_gpu(obj);
2895 dev_priv->mm.interruptible = was_interruptible;
2896
2897 return ret;
2898}
2899
Chris Wilson7d5e3792014-03-04 13:15:08 +00002900static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2901{
2902 struct drm_device *dev = crtc->dev;
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002905 bool pending;
2906
2907 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2908 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2909 return false;
2910
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002911 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002912 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002913 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002914
2915 return pending;
2916}
2917
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002918static void intel_update_pipe_size(struct intel_crtc *crtc)
2919{
2920 struct drm_device *dev = crtc->base.dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922 const struct drm_display_mode *adjusted_mode;
2923
2924 if (!i915.fastboot)
2925 return;
2926
2927 /*
2928 * Update pipe size and adjust fitter if needed: the reason for this is
2929 * that in compute_mode_changes we check the native mode (not the pfit
2930 * mode) to see if we can flip rather than do a full mode set. In the
2931 * fastboot case, we'll flip, but if we don't update the pipesrc and
2932 * pfit state, we'll end up with a big fb scanned out into the wrong
2933 * sized surface.
2934 *
2935 * To fix this properly, we need to hoist the checks up into
2936 * compute_mode_changes (or above), check the actual pfit state and
2937 * whether the platform allows pfit disable with pipe active, and only
2938 * then update the pipesrc and pfit state, even on the flip path.
2939 */
2940
2941 adjusted_mode = &crtc->config.adjusted_mode;
2942
2943 I915_WRITE(PIPESRC(crtc->pipe),
2944 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2945 (adjusted_mode->crtc_vdisplay - 1));
2946 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002947 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2948 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002949 I915_WRITE(PF_CTL(crtc->pipe), 0);
2950 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2951 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2952 }
2953 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2954 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2955}
2956
Chris Wilson14667a42012-04-03 17:58:35 +01002957static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002958intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002959 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002960{
2961 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002962 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002964 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002965 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002966 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002967 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002968
Chris Wilson7d5e3792014-03-04 13:15:08 +00002969 if (intel_crtc_has_pending_flip(crtc)) {
2970 DRM_ERROR("pipe is still busy with an old pageflip\n");
2971 return -EBUSY;
2972 }
2973
Jesse Barnes79e53942008-11-07 14:24:08 -08002974 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002975 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002976 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002977 return 0;
2978 }
2979
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002980 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002981 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2982 plane_name(intel_crtc->plane),
2983 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002984 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002985 }
2986
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002987 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002988 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vettera071fa02014-06-18 23:28:09 +02002989 if (ret == 0)
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002990 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
Daniel Vettera071fa02014-06-18 23:28:09 +02002991 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002992 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002993 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002994 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002995 return ret;
2996 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002997
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002998 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002999
Daniel Vetterf99d7062014-06-19 16:01:59 +02003000 if (intel_crtc->active)
3001 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
3002
Matt Roperf4510a22014-04-01 15:22:40 -07003003 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02003004 crtc->x = x;
3005 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02003006
Chris Wilsonb7f1de22010-12-14 16:09:31 +00003007 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02003008 if (intel_crtc->active && old_fb != fb)
3009 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02003010 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07003011 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02003012 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00003013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003014
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02003015 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003016 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003017 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08003018
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003019 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08003020}
3021
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003022static void intel_fdi_normal_train(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
3028 u32 reg, temp;
3029
3030 /* enable normal train */
3031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003033 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003034 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3035 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003036 } else {
3037 temp &= ~FDI_LINK_TRAIN_NONE;
3038 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003039 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003040 I915_WRITE(reg, temp);
3041
3042 reg = FDI_RX_CTL(pipe);
3043 temp = I915_READ(reg);
3044 if (HAS_PCH_CPT(dev)) {
3045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3046 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3047 } else {
3048 temp &= ~FDI_LINK_TRAIN_NONE;
3049 temp |= FDI_LINK_TRAIN_NONE;
3050 }
3051 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3052
3053 /* wait one idle pattern time */
3054 POSTING_READ(reg);
3055 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003056
3057 /* IVB wants error correction enabled */
3058 if (IS_IVYBRIDGE(dev))
3059 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3060 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003061}
3062
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003063static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003064{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003065 return crtc->base.enabled && crtc->active &&
3066 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003067}
3068
Daniel Vetter01a415f2012-10-27 15:58:40 +02003069static void ivb_modeset_global_resources(struct drm_device *dev)
3070{
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *pipe_B_crtc =
3073 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3074 struct intel_crtc *pipe_C_crtc =
3075 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3076 uint32_t temp;
3077
Daniel Vetter1e833f42013-02-19 22:31:57 +01003078 /*
3079 * When everything is off disable fdi C so that we could enable fdi B
3080 * with all lanes. Note that we don't care about enabled pipes without
3081 * an enabled pch encoder.
3082 */
3083 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3084 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003085 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3086 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3087
3088 temp = I915_READ(SOUTH_CHICKEN1);
3089 temp &= ~FDI_BC_BIFURCATION_SELECT;
3090 DRM_DEBUG_KMS("disabling fdi C rx\n");
3091 I915_WRITE(SOUTH_CHICKEN1, temp);
3092 }
3093}
3094
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095/* The FDI link training functions for ILK/Ibexpeak. */
3096static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3097{
3098 struct drm_device *dev = crtc->dev;
3099 struct drm_i915_private *dev_priv = dev->dev_private;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3101 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003103
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003104 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003105 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003106
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3108 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 reg = FDI_RX_IMR(pipe);
3110 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003111 temp &= ~FDI_RX_SYMBOL_LOCK;
3112 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp);
3114 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003115 udelay(150);
3116
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 reg = FDI_TX_CTL(pipe);
3119 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003120 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3121 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003122 temp &= ~FDI_LINK_TRAIN_NONE;
3123 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 reg = FDI_RX_CTL(pipe);
3127 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128 temp &= ~FDI_LINK_TRAIN_NONE;
3129 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3131
3132 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003133 udelay(150);
3134
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003135 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003136 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3137 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3138 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003139
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3144
3145 if ((temp & FDI_RX_BIT_LOCK)) {
3146 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148 break;
3149 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153
3154 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003160
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 reg = FDI_RX_CTL(pipe);
3162 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163 temp &= ~FDI_LINK_TRAIN_NONE;
3164 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003165 I915_WRITE(reg, temp);
3166
3167 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 udelay(150);
3169
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003171 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3174
3175 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 DRM_DEBUG_KMS("FDI train 2 done.\n");
3178 break;
3179 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003181 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183
3184 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003185
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003186}
3187
Akshay Joshi0206e352011-08-16 15:34:10 -04003188static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3190 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3191 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3192 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3193};
3194
3195/* The FDI link training functions for SNB/Cougarpoint. */
3196static void gen6_fdi_link_train(struct drm_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3201 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003202 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203
Adam Jacksone1a44742010-06-25 15:32:14 -04003204 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3205 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 reg = FDI_RX_IMR(pipe);
3207 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003208 temp &= ~FDI_RX_SYMBOL_LOCK;
3209 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp);
3211
3212 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003213 udelay(150);
3214
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003215 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = FDI_TX_CTL(pipe);
3217 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003218 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3219 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 temp &= ~FDI_LINK_TRAIN_NONE;
3221 temp |= FDI_LINK_TRAIN_PATTERN_1;
3222 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3223 /* SNB-B */
3224 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226
Daniel Vetterd74cf322012-10-26 10:58:13 +02003227 I915_WRITE(FDI_RX_MISC(pipe),
3228 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3229
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 reg = FDI_RX_CTL(pipe);
3231 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 if (HAS_PCH_CPT(dev)) {
3233 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3234 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3235 } else {
3236 temp &= ~FDI_LINK_TRAIN_NONE;
3237 temp |= FDI_LINK_TRAIN_PATTERN_1;
3238 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(150);
3243
Akshay Joshi0206e352011-08-16 15:34:10 -04003244 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 reg = FDI_TX_CTL(pipe);
3246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3248 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 I915_WRITE(reg, temp);
3250
3251 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252 udelay(500);
3253
Sean Paulfa37d392012-03-02 12:53:39 -05003254 for (retry = 0; retry < 5; retry++) {
3255 reg = FDI_RX_IIR(pipe);
3256 temp = I915_READ(reg);
3257 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3258 if (temp & FDI_RX_BIT_LOCK) {
3259 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3260 DRM_DEBUG_KMS("FDI train 1 done.\n");
3261 break;
3262 }
3263 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003264 }
Sean Paulfa37d392012-03-02 12:53:39 -05003265 if (retry < 5)
3266 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003267 }
3268 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003270
3271 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 reg = FDI_TX_CTL(pipe);
3273 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2;
3276 if (IS_GEN6(dev)) {
3277 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3278 /* SNB-B */
3279 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3280 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003282
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 reg = FDI_RX_CTL(pipe);
3284 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003285 if (HAS_PCH_CPT(dev)) {
3286 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3287 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3288 } else {
3289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_2;
3291 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003292 I915_WRITE(reg, temp);
3293
3294 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295 udelay(150);
3296
Akshay Joshi0206e352011-08-16 15:34:10 -04003297 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003298 reg = FDI_TX_CTL(pipe);
3299 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3301 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003302 I915_WRITE(reg, temp);
3303
3304 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003305 udelay(500);
3306
Sean Paulfa37d392012-03-02 12:53:39 -05003307 for (retry = 0; retry < 5; retry++) {
3308 reg = FDI_RX_IIR(pipe);
3309 temp = I915_READ(reg);
3310 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3311 if (temp & FDI_RX_SYMBOL_LOCK) {
3312 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3313 DRM_DEBUG_KMS("FDI train 2 done.\n");
3314 break;
3315 }
3316 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003317 }
Sean Paulfa37d392012-03-02 12:53:39 -05003318 if (retry < 5)
3319 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 }
3321 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003322 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003323
3324 DRM_DEBUG_KMS("FDI train done.\n");
3325}
3326
Jesse Barnes357555c2011-04-28 15:09:55 -07003327/* Manual link training for Ivy Bridge A0 parts */
3328static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3329{
3330 struct drm_device *dev = crtc->dev;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3333 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003334 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003335
3336 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3337 for train result */
3338 reg = FDI_RX_IMR(pipe);
3339 temp = I915_READ(reg);
3340 temp &= ~FDI_RX_SYMBOL_LOCK;
3341 temp &= ~FDI_RX_BIT_LOCK;
3342 I915_WRITE(reg, temp);
3343
3344 POSTING_READ(reg);
3345 udelay(150);
3346
Daniel Vetter01a415f2012-10-27 15:58:40 +02003347 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3348 I915_READ(FDI_RX_IIR(pipe)));
3349
Jesse Barnes139ccd32013-08-19 11:04:55 -07003350 /* Try each vswing and preemphasis setting twice before moving on */
3351 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3352 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003355 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3356 temp &= ~FDI_TX_ENABLE;
3357 I915_WRITE(reg, temp);
3358
3359 reg = FDI_RX_CTL(pipe);
3360 temp = I915_READ(reg);
3361 temp &= ~FDI_LINK_TRAIN_AUTO;
3362 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3363 temp &= ~FDI_RX_ENABLE;
3364 I915_WRITE(reg, temp);
3365
3366 /* enable CPU FDI TX and PCH FDI RX */
3367 reg = FDI_TX_CTL(pipe);
3368 temp = I915_READ(reg);
3369 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3370 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3371 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003372 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003373 temp |= snb_b_fdi_train_param[j/2];
3374 temp |= FDI_COMPOSITE_SYNC;
3375 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3376
3377 I915_WRITE(FDI_RX_MISC(pipe),
3378 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3379
3380 reg = FDI_RX_CTL(pipe);
3381 temp = I915_READ(reg);
3382 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3383 temp |= FDI_COMPOSITE_SYNC;
3384 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3385
3386 POSTING_READ(reg);
3387 udelay(1); /* should be 0.5us */
3388
3389 for (i = 0; i < 4; i++) {
3390 reg = FDI_RX_IIR(pipe);
3391 temp = I915_READ(reg);
3392 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3393
3394 if (temp & FDI_RX_BIT_LOCK ||
3395 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3396 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3397 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3398 i);
3399 break;
3400 }
3401 udelay(1); /* should be 0.5us */
3402 }
3403 if (i == 4) {
3404 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3405 continue;
3406 }
3407
3408 /* Train 2 */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3412 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3413 I915_WRITE(reg, temp);
3414
3415 reg = FDI_RX_CTL(pipe);
3416 temp = I915_READ(reg);
3417 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3418 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003419 I915_WRITE(reg, temp);
3420
3421 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003422 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003423
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 for (i = 0; i < 4; i++) {
3425 reg = FDI_RX_IIR(pipe);
3426 temp = I915_READ(reg);
3427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003428
Jesse Barnes139ccd32013-08-19 11:04:55 -07003429 if (temp & FDI_RX_SYMBOL_LOCK ||
3430 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3432 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3433 i);
3434 goto train_done;
3435 }
3436 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003437 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003438 if (i == 4)
3439 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003440 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003441
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003443 DRM_DEBUG_KMS("FDI train done.\n");
3444}
3445
Daniel Vetter88cefb62012-08-12 19:27:14 +02003446static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003447{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003448 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003450 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003452
Jesse Barnesc64e3112010-09-10 11:27:03 -07003453
Jesse Barnes0e23b992010-09-10 11:10:00 -07003454 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003457 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3458 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003459 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3461
3462 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003463 udelay(200);
3464
3465 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 temp = I915_READ(reg);
3467 I915_WRITE(reg, temp | FDI_PCDCLK);
3468
3469 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003470 udelay(200);
3471
Paulo Zanoni20749732012-11-23 15:30:38 -02003472 /* Enable CPU FDI TX PLL, always on for Ironlake */
3473 reg = FDI_TX_CTL(pipe);
3474 temp = I915_READ(reg);
3475 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3476 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003477
Paulo Zanoni20749732012-11-23 15:30:38 -02003478 POSTING_READ(reg);
3479 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003480 }
3481}
3482
Daniel Vetter88cefb62012-08-12 19:27:14 +02003483static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3484{
3485 struct drm_device *dev = intel_crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = intel_crtc->pipe;
3488 u32 reg, temp;
3489
3490 /* Switch from PCDclk to Rawclk */
3491 reg = FDI_RX_CTL(pipe);
3492 temp = I915_READ(reg);
3493 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3494
3495 /* Disable CPU FDI TX PLL */
3496 reg = FDI_TX_CTL(pipe);
3497 temp = I915_READ(reg);
3498 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3499
3500 POSTING_READ(reg);
3501 udelay(100);
3502
3503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
3505 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3506
3507 /* Wait for the clocks to turn off. */
3508 POSTING_READ(reg);
3509 udelay(100);
3510}
3511
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003512static void ironlake_fdi_disable(struct drm_crtc *crtc)
3513{
3514 struct drm_device *dev = crtc->dev;
3515 struct drm_i915_private *dev_priv = dev->dev_private;
3516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3517 int pipe = intel_crtc->pipe;
3518 u32 reg, temp;
3519
3520 /* disable CPU FDI tx and PCH FDI rx */
3521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
3523 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3524 POSTING_READ(reg);
3525
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
3528 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003529 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003530 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3531
3532 POSTING_READ(reg);
3533 udelay(100);
3534
3535 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003536 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003538
3539 /* still set train pattern 1 */
3540 reg = FDI_TX_CTL(pipe);
3541 temp = I915_READ(reg);
3542 temp &= ~FDI_LINK_TRAIN_NONE;
3543 temp |= FDI_LINK_TRAIN_PATTERN_1;
3544 I915_WRITE(reg, temp);
3545
3546 reg = FDI_RX_CTL(pipe);
3547 temp = I915_READ(reg);
3548 if (HAS_PCH_CPT(dev)) {
3549 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3551 } else {
3552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_1;
3554 }
3555 /* BPC in FDI rx is consistent with that in PIPECONF */
3556 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003557 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003558 I915_WRITE(reg, temp);
3559
3560 POSTING_READ(reg);
3561 udelay(100);
3562}
3563
Chris Wilson5dce5b932014-01-20 10:17:36 +00003564bool intel_has_pending_fb_unpin(struct drm_device *dev)
3565{
3566 struct intel_crtc *crtc;
3567
3568 /* Note that we don't need to be called with mode_config.lock here
3569 * as our list of CRTC objects is static for the lifetime of the
3570 * device and so cannot disappear as we iterate. Similarly, we can
3571 * happily treat the predicates as racy, atomic checks as userspace
3572 * cannot claim and pin a new fb without at least acquring the
3573 * struct_mutex and so serialising with us.
3574 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003575 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003576 if (atomic_read(&crtc->unpin_work_count) == 0)
3577 continue;
3578
3579 if (crtc->unpin_work)
3580 intel_wait_for_vblank(dev, crtc->pipe);
3581
3582 return true;
3583 }
3584
3585 return false;
3586}
3587
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003588static void page_flip_completed(struct intel_crtc *intel_crtc)
3589{
3590 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3591 struct intel_unpin_work *work = intel_crtc->unpin_work;
3592
3593 /* ensure that the unpin work is consistent wrt ->pending. */
3594 smp_rmb();
3595 intel_crtc->unpin_work = NULL;
3596
3597 if (work->event)
3598 drm_send_vblank_event(intel_crtc->base.dev,
3599 intel_crtc->pipe,
3600 work->event);
3601
3602 drm_crtc_vblank_put(&intel_crtc->base);
3603
3604 wake_up_all(&dev_priv->pending_flip_queue);
3605 queue_work(dev_priv->wq, &work->work);
3606
3607 trace_i915_flip_complete(intel_crtc->plane,
3608 work->pending_flip_obj);
3609}
3610
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003611void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003612{
Chris Wilson0f911282012-04-17 10:05:38 +01003613 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003615
Daniel Vetter2c10d572012-12-20 21:24:07 +01003616 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003617 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3618 !intel_crtc_has_pending_flip(crtc),
3619 60*HZ) == 0)) {
3620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003621
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003622 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003623 if (intel_crtc->unpin_work) {
3624 WARN_ONCE(1, "Removing stuck page flip\n");
3625 page_flip_completed(intel_crtc);
3626 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003627 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003628 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003629
Chris Wilson975d5682014-08-20 13:13:34 +01003630 if (crtc->primary->fb) {
3631 mutex_lock(&dev->struct_mutex);
3632 intel_finish_fb(crtc->primary->fb);
3633 mutex_unlock(&dev->struct_mutex);
3634 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003635}
3636
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637/* Program iCLKIP clock to the desired frequency */
3638static void lpt_program_iclkip(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003642 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3644 u32 temp;
3645
Daniel Vetter09153002012-12-12 14:06:44 +01003646 mutex_lock(&dev_priv->dpio_lock);
3647
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003648 /* It is necessary to ungate the pixclk gate prior to programming
3649 * the divisors, and gate it back when it is done.
3650 */
3651 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3652
3653 /* Disable SSCCTL */
3654 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003655 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3656 SBI_SSCCTL_DISABLE,
3657 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003658
3659 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003660 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661 auxdiv = 1;
3662 divsel = 0x41;
3663 phaseinc = 0x20;
3664 } else {
3665 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003666 * but the adjusted_mode->crtc_clock in in KHz. To get the
3667 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003668 * convert the virtual clock precision to KHz here for higher
3669 * precision.
3670 */
3671 u32 iclk_virtual_root_freq = 172800 * 1000;
3672 u32 iclk_pi_range = 64;
3673 u32 desired_divisor, msb_divisor_value, pi_value;
3674
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003675 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003676 msb_divisor_value = desired_divisor / iclk_pi_range;
3677 pi_value = desired_divisor % iclk_pi_range;
3678
3679 auxdiv = 0;
3680 divsel = msb_divisor_value - 2;
3681 phaseinc = pi_value;
3682 }
3683
3684 /* This should not happen with any sane values */
3685 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3686 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3687 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3688 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3689
3690 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003691 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692 auxdiv,
3693 divsel,
3694 phasedir,
3695 phaseinc);
3696
3697 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003698 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003699 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3700 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3701 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3702 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3703 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3704 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003705 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003706
3707 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003708 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003709 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3710 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003711 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712
3713 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003714 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003715 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003716 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717
3718 /* Wait for initialization time */
3719 udelay(24);
3720
3721 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003722
3723 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003724}
3725
Daniel Vetter275f01b22013-05-03 11:49:47 +02003726static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3727 enum pipe pch_transcoder)
3728{
3729 struct drm_device *dev = crtc->base.dev;
3730 struct drm_i915_private *dev_priv = dev->dev_private;
3731 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3732
3733 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3734 I915_READ(HTOTAL(cpu_transcoder)));
3735 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3736 I915_READ(HBLANK(cpu_transcoder)));
3737 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3738 I915_READ(HSYNC(cpu_transcoder)));
3739
3740 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3741 I915_READ(VTOTAL(cpu_transcoder)));
3742 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3743 I915_READ(VBLANK(cpu_transcoder)));
3744 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3745 I915_READ(VSYNC(cpu_transcoder)));
3746 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3747 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3748}
3749
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003750static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3751{
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 uint32_t temp;
3754
3755 temp = I915_READ(SOUTH_CHICKEN1);
3756 if (temp & FDI_BC_BIFURCATION_SELECT)
3757 return;
3758
3759 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3760 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3761
3762 temp |= FDI_BC_BIFURCATION_SELECT;
3763 DRM_DEBUG_KMS("enabling fdi C rx\n");
3764 I915_WRITE(SOUTH_CHICKEN1, temp);
3765 POSTING_READ(SOUTH_CHICKEN1);
3766}
3767
3768static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3769{
3770 struct drm_device *dev = intel_crtc->base.dev;
3771 struct drm_i915_private *dev_priv = dev->dev_private;
3772
3773 switch (intel_crtc->pipe) {
3774 case PIPE_A:
3775 break;
3776 case PIPE_B:
3777 if (intel_crtc->config.fdi_lanes > 2)
3778 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3779 else
3780 cpt_enable_fdi_bc_bifurcation(dev);
3781
3782 break;
3783 case PIPE_C:
3784 cpt_enable_fdi_bc_bifurcation(dev);
3785
3786 break;
3787 default:
3788 BUG();
3789 }
3790}
3791
Jesse Barnesf67a5592011-01-05 10:31:48 -08003792/*
3793 * Enable PCH resources required for PCH ports:
3794 * - PCH PLLs
3795 * - FDI training & RX/TX
3796 * - update transcoder timings
3797 * - DP transcoding bits
3798 * - transcoder
3799 */
3800static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003801{
3802 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003803 struct drm_i915_private *dev_priv = dev->dev_private;
3804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3805 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003806 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Daniel Vetterab9412b2013-05-03 11:49:46 +02003808 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003809
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003810 if (IS_IVYBRIDGE(dev))
3811 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3812
Daniel Vettercd986ab2012-10-26 10:58:12 +02003813 /* Write the TU size bits before fdi link training, so that error
3814 * detection works. */
3815 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3816 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3817
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003819 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003820
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003821 /* We need to program the right clock selection before writing the pixel
3822 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003823 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003824 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003825
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003826 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003827 temp |= TRANS_DPLL_ENABLE(pipe);
3828 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003829 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 temp |= sel;
3831 else
3832 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003833 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003834 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003835
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003836 /* XXX: pch pll's can be enabled any time before we enable the PCH
3837 * transcoder, and we actually should do this to not upset any PCH
3838 * transcoder that already use the clock when we share it.
3839 *
3840 * Note that enable_shared_dpll tries to do the right thing, but
3841 * get_shared_dpll unconditionally resets the pll - we need that to have
3842 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003843 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003844
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003845 /* set transcoder timing, panel must allow it */
3846 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003847 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003848
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003849 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003850
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003851 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003852 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003853 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003854 reg = TRANS_DP_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003857 TRANS_DP_SYNC_MASK |
3858 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= (TRANS_DP_OUTPUT_ENABLE |
3860 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003861 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003862
3863 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003864 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003865 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003867
3868 switch (intel_trans_dp_port_sel(crtc)) {
3869 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003870 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003871 break;
3872 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003873 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003874 break;
3875 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003876 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003877 break;
3878 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003879 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003880 }
3881
Chris Wilson5eddb702010-09-11 13:48:45 +01003882 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003883 }
3884
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003885 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003886}
3887
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003888static void lpt_pch_enable(struct drm_crtc *crtc)
3889{
3890 struct drm_device *dev = crtc->dev;
3891 struct drm_i915_private *dev_priv = dev->dev_private;
3892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003893 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003894
Daniel Vetterab9412b2013-05-03 11:49:46 +02003895 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003896
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003897 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003898
Paulo Zanoni0540e482012-10-31 18:12:40 -02003899 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003900 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003901
Paulo Zanoni937bb612012-10-31 18:12:47 -02003902 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003903}
3904
Daniel Vetter716c2e52014-06-25 22:02:02 +03003905void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003906{
Daniel Vettere2b78262013-06-07 23:10:03 +02003907 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908
3909 if (pll == NULL)
3910 return;
3911
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003912 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003913 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003914 return;
3915 }
3916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003917 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3918 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003919 WARN_ON(pll->on);
3920 WARN_ON(pll->active);
3921 }
3922
Daniel Vettera43f6e02013-06-07 23:10:32 +02003923 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924}
3925
Daniel Vetter716c2e52014-06-25 22:02:02 +03003926struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003927{
Daniel Vettere2b78262013-06-07 23:10:03 +02003928 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003929 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003930 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003931
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003932 if (HAS_PCH_IBX(dev_priv->dev)) {
3933 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003934 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003935 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003936
Daniel Vetter46edb022013-06-05 13:34:12 +02003937 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3938 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003939
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003940 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003941
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003942 goto found;
3943 }
3944
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003945 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3946 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003947
3948 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003949 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003950 continue;
3951
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003952 if (memcmp(&crtc->new_config->dpll_hw_state,
3953 &pll->new_config->hw_state,
3954 sizeof(pll->new_config->hw_state)) == 0) {
3955 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003956 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003957 pll->new_config->crtc_mask,
3958 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003959 goto found;
3960 }
3961 }
3962
3963 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003964 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3965 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003966 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003967 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3968 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003969 goto found;
3970 }
3971 }
3972
3973 return NULL;
3974
3975found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003976 if (pll->new_config->crtc_mask == 0)
3977 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003978
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003979 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003980 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3981 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003982
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003983 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003984
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003985 return pll;
3986}
3987
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003988/**
3989 * intel_shared_dpll_start_config - start a new PLL staged config
3990 * @dev_priv: DRM device
3991 * @clear_pipes: mask of pipes that will have their PLLs freed
3992 *
3993 * Starts a new PLL staged config, copying the current config but
3994 * releasing the references of pipes specified in clear_pipes.
3995 */
3996static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3997 unsigned clear_pipes)
3998{
3999 struct intel_shared_dpll *pll;
4000 enum intel_dpll_id i;
4001
4002 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4003 pll = &dev_priv->shared_dplls[i];
4004
4005 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4006 GFP_KERNEL);
4007 if (!pll->new_config)
4008 goto cleanup;
4009
4010 pll->new_config->crtc_mask &= ~clear_pipes;
4011 }
4012
4013 return 0;
4014
4015cleanup:
4016 while (--i >= 0) {
4017 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004018 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004019 pll->new_config = NULL;
4020 }
4021
4022 return -ENOMEM;
4023}
4024
4025static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4026{
4027 struct intel_shared_dpll *pll;
4028 enum intel_dpll_id i;
4029
4030 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4031 pll = &dev_priv->shared_dplls[i];
4032
4033 WARN_ON(pll->new_config == &pll->config);
4034
4035 pll->config = *pll->new_config;
4036 kfree(pll->new_config);
4037 pll->new_config = NULL;
4038 }
4039}
4040
4041static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4042{
4043 struct intel_shared_dpll *pll;
4044 enum intel_dpll_id i;
4045
4046 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4047 pll = &dev_priv->shared_dplls[i];
4048
4049 WARN_ON(pll->new_config == &pll->config);
4050
4051 kfree(pll->new_config);
4052 pll->new_config = NULL;
4053 }
4054}
4055
Daniel Vettera1520312013-05-03 11:49:50 +02004056static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004059 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004060 u32 temp;
4061
4062 temp = I915_READ(dslreg);
4063 udelay(500);
4064 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004065 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004066 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004067 }
4068}
4069
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004070static void skylake_pfit_enable(struct intel_crtc *crtc)
4071{
4072 struct drm_device *dev = crtc->base.dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
4074 int pipe = crtc->pipe;
4075
4076 if (crtc->config.pch_pfit.enabled) {
4077 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4078 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4079 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4080 }
4081}
4082
Jesse Barnesb074cec2013-04-25 12:55:02 -07004083static void ironlake_pfit_enable(struct intel_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->base.dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 int pipe = crtc->pipe;
4088
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004089 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004090 /* Force use of hard-coded filter coefficients
4091 * as some pre-programmed values are broken,
4092 * e.g. x201.
4093 */
4094 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4095 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4096 PF_PIPE_SEL_IVB(pipe));
4097 else
4098 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4099 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4100 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004101 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004102}
4103
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004104static void intel_enable_planes(struct drm_crtc *crtc)
4105{
4106 struct drm_device *dev = crtc->dev;
4107 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004108 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004109 struct intel_plane *intel_plane;
4110
Matt Roperaf2b6532014-04-01 15:22:32 -07004111 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4112 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004113 if (intel_plane->pipe == pipe)
4114 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004115 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004116}
4117
4118static void intel_disable_planes(struct drm_crtc *crtc)
4119{
4120 struct drm_device *dev = crtc->dev;
4121 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004122 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004123 struct intel_plane *intel_plane;
4124
Matt Roperaf2b6532014-04-01 15:22:32 -07004125 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4126 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004127 if (intel_plane->pipe == pipe)
4128 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004129 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004130}
4131
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004132void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004133{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004134 struct drm_device *dev = crtc->base.dev;
4135 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004136
4137 if (!crtc->config.ips_enabled)
4138 return;
4139
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004140 /* We can only enable IPS after we enable a plane and wait for a vblank */
4141 intel_wait_for_vblank(dev, crtc->pipe);
4142
Paulo Zanonid77e4532013-09-24 13:52:55 -03004143 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004144 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004145 mutex_lock(&dev_priv->rps.hw_lock);
4146 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4147 mutex_unlock(&dev_priv->rps.hw_lock);
4148 /* Quoting Art Runyan: "its not safe to expect any particular
4149 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004150 * mailbox." Moreover, the mailbox may return a bogus state,
4151 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004152 */
4153 } else {
4154 I915_WRITE(IPS_CTL, IPS_ENABLE);
4155 /* The bit only becomes 1 in the next vblank, so this wait here
4156 * is essentially intel_wait_for_vblank. If we don't have this
4157 * and don't wait for vblanks until the end of crtc_enable, then
4158 * the HW state readout code will complain that the expected
4159 * IPS_CTL value is not the one we read. */
4160 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4161 DRM_ERROR("Timed out waiting for IPS enable\n");
4162 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004163}
4164
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004165void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004166{
4167 struct drm_device *dev = crtc->base.dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169
4170 if (!crtc->config.ips_enabled)
4171 return;
4172
4173 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004174 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004175 mutex_lock(&dev_priv->rps.hw_lock);
4176 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4177 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004178 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4179 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4180 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004181 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004182 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004183 POSTING_READ(IPS_CTL);
4184 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004185
4186 /* We need to wait for a vblank before we can disable the plane. */
4187 intel_wait_for_vblank(dev, crtc->pipe);
4188}
4189
4190/** Loads the palette/gamma unit for the CRTC with the prepared values */
4191static void intel_crtc_load_lut(struct drm_crtc *crtc)
4192{
4193 struct drm_device *dev = crtc->dev;
4194 struct drm_i915_private *dev_priv = dev->dev_private;
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4196 enum pipe pipe = intel_crtc->pipe;
4197 int palreg = PALETTE(pipe);
4198 int i;
4199 bool reenable_ips = false;
4200
4201 /* The clocks have to be on to load the palette. */
4202 if (!crtc->enabled || !intel_crtc->active)
4203 return;
4204
4205 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004206 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004207 assert_dsi_pll_enabled(dev_priv);
4208 else
4209 assert_pll_enabled(dev_priv, pipe);
4210 }
4211
4212 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304213 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004214 palreg = LGC_PALETTE(pipe);
4215
4216 /* Workaround : Do not read or write the pipe palette/gamma data while
4217 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4218 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004219 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004220 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4221 GAMMA_MODE_MODE_SPLIT)) {
4222 hsw_disable_ips(intel_crtc);
4223 reenable_ips = true;
4224 }
4225
4226 for (i = 0; i < 256; i++) {
4227 I915_WRITE(palreg + 4 * i,
4228 (intel_crtc->lut_r[i] << 16) |
4229 (intel_crtc->lut_g[i] << 8) |
4230 intel_crtc->lut_b[i]);
4231 }
4232
4233 if (reenable_ips)
4234 hsw_enable_ips(intel_crtc);
4235}
4236
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004237static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4238{
4239 if (!enable && intel_crtc->overlay) {
4240 struct drm_device *dev = intel_crtc->base.dev;
4241 struct drm_i915_private *dev_priv = dev->dev_private;
4242
4243 mutex_lock(&dev->struct_mutex);
4244 dev_priv->mm.interruptible = false;
4245 (void) intel_overlay_switch_off(intel_crtc->overlay);
4246 dev_priv->mm.interruptible = true;
4247 mutex_unlock(&dev->struct_mutex);
4248 }
4249
4250 /* Let userspace switch the overlay on again. In most cases userspace
4251 * has to recompute where to put it anyway.
4252 */
4253}
4254
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004255static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004256{
4257 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4259 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004260
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004261 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004262 intel_enable_planes(crtc);
4263 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004264 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004265
4266 hsw_enable_ips(intel_crtc);
4267
4268 mutex_lock(&dev->struct_mutex);
4269 intel_update_fbc(dev);
4270 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004271
4272 /*
4273 * FIXME: Once we grow proper nuclear flip support out of this we need
4274 * to compute the mask of flip planes precisely. For the time being
4275 * consider this a flip from a NULL plane.
4276 */
4277 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004278}
4279
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004280static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004281{
4282 struct drm_device *dev = crtc->dev;
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4285 int pipe = intel_crtc->pipe;
4286 int plane = intel_crtc->plane;
4287
4288 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004289
4290 if (dev_priv->fbc.plane == plane)
4291 intel_disable_fbc(dev);
4292
4293 hsw_disable_ips(intel_crtc);
4294
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004295 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004296 intel_crtc_update_cursor(crtc, false);
4297 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004298 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004299
Daniel Vetterf99d7062014-06-19 16:01:59 +02004300 /*
4301 * FIXME: Once we grow proper nuclear flip support out of this we need
4302 * to compute the mask of flip planes precisely. For the time being
4303 * consider this a flip to a NULL plane.
4304 */
4305 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004306}
4307
Jesse Barnesf67a5592011-01-05 10:31:48 -08004308static void ironlake_crtc_enable(struct drm_crtc *crtc)
4309{
4310 struct drm_device *dev = crtc->dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004313 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004314 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004315
Daniel Vetter08a48462012-07-02 11:43:47 +02004316 WARN_ON(!crtc->enabled);
4317
Jesse Barnesf67a5592011-01-05 10:31:48 -08004318 if (intel_crtc->active)
4319 return;
4320
Daniel Vetterb14b1052014-04-24 23:55:13 +02004321 if (intel_crtc->config.has_pch_encoder)
4322 intel_prepare_shared_dpll(intel_crtc);
4323
Daniel Vetter29407aa2014-04-24 23:55:08 +02004324 if (intel_crtc->config.has_dp_encoder)
4325 intel_dp_set_m_n(intel_crtc);
4326
4327 intel_set_pipe_timings(intel_crtc);
4328
4329 if (intel_crtc->config.has_pch_encoder) {
4330 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004331 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004332 }
4333
4334 ironlake_set_pipeconf(crtc);
4335
Jesse Barnesf67a5592011-01-05 10:31:48 -08004336 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004337
Daniel Vettera72e4c92014-09-30 10:56:47 +02004338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4339 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004340
Daniel Vetterf6736a12013-06-05 13:34:30 +02004341 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004342 if (encoder->pre_enable)
4343 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004344
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004345 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004346 /* Note: FDI PLL enabling _must_ be done before we enable the
4347 * cpu pipes, hence this is separate from all the other fdi/pch
4348 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004349 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004350 } else {
4351 assert_fdi_tx_disabled(dev_priv, pipe);
4352 assert_fdi_rx_disabled(dev_priv, pipe);
4353 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004354
Jesse Barnesb074cec2013-04-25 12:55:02 -07004355 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004356
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004357 /*
4358 * On ILK+ LUT must be loaded before the pipe is running but with
4359 * clocks enabled
4360 */
4361 intel_crtc_load_lut(crtc);
4362
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004363 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004364 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004365
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004366 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004367 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004368
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004369 for_each_encoder_on_crtc(dev, crtc, encoder)
4370 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004371
4372 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004373 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004374
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004375 assert_vblank_disabled(crtc);
4376 drm_crtc_vblank_on(crtc);
4377
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004378 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004379}
4380
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004381/* IPS only exists on ULT machines and is tied to pipe A. */
4382static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4383{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004384 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004385}
4386
Paulo Zanonie4916942013-09-20 16:21:19 -03004387/*
4388 * This implements the workaround described in the "notes" section of the mode
4389 * set sequence documentation. When going from no pipes or single pipe to
4390 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4391 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4392 */
4393static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->base.dev;
4396 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4397
4398 /* We want to get the other_active_crtc only if there's only 1 other
4399 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004400 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004401 if (!crtc_it->active || crtc_it == crtc)
4402 continue;
4403
4404 if (other_active_crtc)
4405 return;
4406
4407 other_active_crtc = crtc_it;
4408 }
4409 if (!other_active_crtc)
4410 return;
4411
4412 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4413 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4414}
4415
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004416static void haswell_crtc_enable(struct drm_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4421 struct intel_encoder *encoder;
4422 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004423
4424 WARN_ON(!crtc->enabled);
4425
4426 if (intel_crtc->active)
4427 return;
4428
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004429 if (intel_crtc_to_shared_dpll(intel_crtc))
4430 intel_enable_shared_dpll(intel_crtc);
4431
Daniel Vetter229fca92014-04-24 23:55:09 +02004432 if (intel_crtc->config.has_dp_encoder)
4433 intel_dp_set_m_n(intel_crtc);
4434
4435 intel_set_pipe_timings(intel_crtc);
4436
Clint Taylorebb69c92014-09-30 10:30:22 -07004437 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4438 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4439 intel_crtc->config.pixel_multiplier - 1);
4440 }
4441
Daniel Vetter229fca92014-04-24 23:55:09 +02004442 if (intel_crtc->config.has_pch_encoder) {
4443 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004444 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004445 }
4446
4447 haswell_set_pipeconf(crtc);
4448
4449 intel_set_pipe_csc(crtc);
4450
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004451 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004452
Daniel Vettera72e4c92014-09-30 10:56:47 +02004453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004454 for_each_encoder_on_crtc(dev, crtc, encoder)
4455 if (encoder->pre_enable)
4456 encoder->pre_enable(encoder);
4457
Imre Deak4fe94672014-06-25 22:01:49 +03004458 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004459 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4460 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004461 dev_priv->display.fdi_link_train(crtc);
4462 }
4463
Paulo Zanoni1f544382012-10-24 11:32:00 -02004464 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004465
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004466 if (IS_SKYLAKE(dev))
4467 skylake_pfit_enable(intel_crtc);
4468 else
4469 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004470
4471 /*
4472 * On ILK+ LUT must be loaded before the pipe is running but with
4473 * clocks enabled
4474 */
4475 intel_crtc_load_lut(crtc);
4476
Paulo Zanoni1f544382012-10-24 11:32:00 -02004477 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004478 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004479
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004480 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004481 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004482
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004483 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004484 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485
Dave Airlie0e32b392014-05-02 14:02:48 +10004486 if (intel_crtc->config.dp_encoder_is_mst)
4487 intel_ddi_set_vc_payload_alloc(crtc, true);
4488
Jani Nikula8807e552013-08-30 19:40:32 +03004489 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004490 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004491 intel_opregion_notify_encoder(encoder, true);
4492 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004493
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004494 assert_vblank_disabled(crtc);
4495 drm_crtc_vblank_on(crtc);
4496
Paulo Zanonie4916942013-09-20 16:21:19 -03004497 /* If we change the relative order between pipe/planes enabling, we need
4498 * to change the workaround. */
4499 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004500 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004501}
4502
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004503static void skylake_pfit_disable(struct intel_crtc *crtc)
4504{
4505 struct drm_device *dev = crtc->base.dev;
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507 int pipe = crtc->pipe;
4508
4509 /* To avoid upsetting the power well on haswell only disable the pfit if
4510 * it's in use. The hw state code will make sure we get this right. */
4511 if (crtc->config.pch_pfit.enabled) {
4512 I915_WRITE(PS_CTL(pipe), 0);
4513 I915_WRITE(PS_WIN_POS(pipe), 0);
4514 I915_WRITE(PS_WIN_SZ(pipe), 0);
4515 }
4516}
4517
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004518static void ironlake_pfit_disable(struct intel_crtc *crtc)
4519{
4520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
4522 int pipe = crtc->pipe;
4523
4524 /* To avoid upsetting the power well on haswell only disable the pfit if
4525 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004526 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004527 I915_WRITE(PF_CTL(pipe), 0);
4528 I915_WRITE(PF_WIN_POS(pipe), 0);
4529 I915_WRITE(PF_WIN_SZ(pipe), 0);
4530 }
4531}
4532
Jesse Barnes6be4a602010-09-10 10:26:01 -07004533static void ironlake_crtc_disable(struct drm_crtc *crtc)
4534{
4535 struct drm_device *dev = crtc->dev;
4536 struct drm_i915_private *dev_priv = dev->dev_private;
4537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004538 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004539 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004541
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004542 if (!intel_crtc->active)
4543 return;
4544
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004545 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004546
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004547 drm_crtc_vblank_off(crtc);
4548 assert_vblank_disabled(crtc);
4549
Daniel Vetterea9d7582012-07-10 10:42:52 +02004550 for_each_encoder_on_crtc(dev, crtc, encoder)
4551 encoder->disable(encoder);
4552
Daniel Vetterd925c592013-06-05 13:34:04 +02004553 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004554 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004555
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004556 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004557
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004558 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004559
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004560 for_each_encoder_on_crtc(dev, crtc, encoder)
4561 if (encoder->post_disable)
4562 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004563
Daniel Vetterd925c592013-06-05 13:34:04 +02004564 if (intel_crtc->config.has_pch_encoder) {
4565 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004566
Daniel Vetterd925c592013-06-05 13:34:04 +02004567 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004568 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004569
Daniel Vetterd925c592013-06-05 13:34:04 +02004570 if (HAS_PCH_CPT(dev)) {
4571 /* disable TRANS_DP_CTL */
4572 reg = TRANS_DP_CTL(pipe);
4573 temp = I915_READ(reg);
4574 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4575 TRANS_DP_PORT_SEL_MASK);
4576 temp |= TRANS_DP_PORT_SEL_NONE;
4577 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004578
Daniel Vetterd925c592013-06-05 13:34:04 +02004579 /* disable DPLL_SEL */
4580 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004581 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004582 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004583 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004584
4585 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004586 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004587
4588 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004589 }
4590
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004591 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004592 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004593
4594 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004595 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004596 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004597}
4598
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004599static void haswell_crtc_disable(struct drm_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4604 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004605 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004606
4607 if (!intel_crtc->active)
4608 return;
4609
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004610 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004611
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004612 drm_crtc_vblank_off(crtc);
4613 assert_vblank_disabled(crtc);
4614
Jani Nikula8807e552013-08-30 19:40:32 +03004615 for_each_encoder_on_crtc(dev, crtc, encoder) {
4616 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004617 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004618 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004619
Paulo Zanoni86642812013-04-12 17:57:57 -03004620 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004621 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4622 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004623 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004624
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004625 if (intel_crtc->config.dp_encoder_is_mst)
4626 intel_ddi_set_vc_payload_alloc(crtc, false);
4627
Paulo Zanoniad80a812012-10-24 16:06:19 -02004628 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004629
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004630 if (IS_SKYLAKE(dev))
4631 skylake_pfit_disable(intel_crtc);
4632 else
4633 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004634
Paulo Zanoni1f544382012-10-24 11:32:00 -02004635 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004636
Daniel Vetter88adfff2013-03-28 10:42:01 +01004637 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004638 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004639 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4640 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004641 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004642 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004643
Imre Deak97b040a2014-06-25 22:01:50 +03004644 for_each_encoder_on_crtc(dev, crtc, encoder)
4645 if (encoder->post_disable)
4646 encoder->post_disable(encoder);
4647
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004648 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004649 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004650
4651 mutex_lock(&dev->struct_mutex);
4652 intel_update_fbc(dev);
4653 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004654
4655 if (intel_crtc_to_shared_dpll(intel_crtc))
4656 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004657}
4658
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004659static void ironlake_crtc_off(struct drm_crtc *crtc)
4660{
4661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004662 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004663}
4664
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004665
Jesse Barnes2dd24552013-04-25 12:55:01 -07004666static void i9xx_pfit_enable(struct intel_crtc *crtc)
4667{
4668 struct drm_device *dev = crtc->base.dev;
4669 struct drm_i915_private *dev_priv = dev->dev_private;
4670 struct intel_crtc_config *pipe_config = &crtc->config;
4671
Daniel Vetter328d8e82013-05-08 10:36:31 +02004672 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004673 return;
4674
Daniel Vetterc0b03412013-05-28 12:05:54 +02004675 /*
4676 * The panel fitter should only be adjusted whilst the pipe is disabled,
4677 * according to register description and PRM.
4678 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004679 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4680 assert_pipe_disabled(dev_priv, crtc->pipe);
4681
Jesse Barnesb074cec2013-04-25 12:55:02 -07004682 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4683 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004684
4685 /* Border color in case we don't scale up to the full screen. Black by
4686 * default, change to something else for debugging. */
4687 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004688}
4689
Dave Airlied05410f2014-06-05 13:22:59 +10004690static enum intel_display_power_domain port_to_power_domain(enum port port)
4691{
4692 switch (port) {
4693 case PORT_A:
4694 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4695 case PORT_B:
4696 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4697 case PORT_C:
4698 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4699 case PORT_D:
4700 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4701 default:
4702 WARN_ON_ONCE(1);
4703 return POWER_DOMAIN_PORT_OTHER;
4704 }
4705}
4706
Imre Deak77d22dc2014-03-05 16:20:52 +02004707#define for_each_power_domain(domain, mask) \
4708 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4709 if ((1 << (domain)) & (mask))
4710
Imre Deak319be8a2014-03-04 19:22:57 +02004711enum intel_display_power_domain
4712intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004713{
Imre Deak319be8a2014-03-04 19:22:57 +02004714 struct drm_device *dev = intel_encoder->base.dev;
4715 struct intel_digital_port *intel_dig_port;
4716
4717 switch (intel_encoder->type) {
4718 case INTEL_OUTPUT_UNKNOWN:
4719 /* Only DDI platforms should ever use this output type */
4720 WARN_ON_ONCE(!HAS_DDI(dev));
4721 case INTEL_OUTPUT_DISPLAYPORT:
4722 case INTEL_OUTPUT_HDMI:
4723 case INTEL_OUTPUT_EDP:
4724 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004725 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004726 case INTEL_OUTPUT_DP_MST:
4727 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4728 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004729 case INTEL_OUTPUT_ANALOG:
4730 return POWER_DOMAIN_PORT_CRT;
4731 case INTEL_OUTPUT_DSI:
4732 return POWER_DOMAIN_PORT_DSI;
4733 default:
4734 return POWER_DOMAIN_PORT_OTHER;
4735 }
4736}
4737
4738static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4739{
4740 struct drm_device *dev = crtc->dev;
4741 struct intel_encoder *intel_encoder;
4742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4743 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004744 unsigned long mask;
4745 enum transcoder transcoder;
4746
4747 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4748
4749 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4750 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004751 if (intel_crtc->config.pch_pfit.enabled ||
4752 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004753 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4754
Imre Deak319be8a2014-03-04 19:22:57 +02004755 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4756 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4757
Imre Deak77d22dc2014-03-05 16:20:52 +02004758 return mask;
4759}
4760
Imre Deak77d22dc2014-03-05 16:20:52 +02004761static void modeset_update_crtc_power_domains(struct drm_device *dev)
4762{
4763 struct drm_i915_private *dev_priv = dev->dev_private;
4764 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4765 struct intel_crtc *crtc;
4766
4767 /*
4768 * First get all needed power domains, then put all unneeded, to avoid
4769 * any unnecessary toggling of the power wells.
4770 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004771 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004772 enum intel_display_power_domain domain;
4773
4774 if (!crtc->base.enabled)
4775 continue;
4776
Imre Deak319be8a2014-03-04 19:22:57 +02004777 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004778
4779 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4780 intel_display_power_get(dev_priv, domain);
4781 }
4782
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004783 if (dev_priv->display.modeset_global_resources)
4784 dev_priv->display.modeset_global_resources(dev);
4785
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004786 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004787 enum intel_display_power_domain domain;
4788
4789 for_each_power_domain(domain, crtc->enabled_power_domains)
4790 intel_display_power_put(dev_priv, domain);
4791
4792 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4793 }
4794
4795 intel_display_set_init_power(dev_priv, false);
4796}
4797
Ville Syrjälädfcab172014-06-13 13:37:47 +03004798/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004799static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004800{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004801 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004802
Jesse Barnes586f49d2013-11-04 16:06:59 -08004803 /* Obtain SKU information */
4804 mutex_lock(&dev_priv->dpio_lock);
4805 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4806 CCK_FUSE_HPLL_FREQ_MASK;
4807 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004808
Ville Syrjälädfcab172014-06-13 13:37:47 +03004809 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004810}
4811
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004812static void vlv_update_cdclk(struct drm_device *dev)
4813{
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815
4816 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004817 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004818 dev_priv->vlv_cdclk_freq);
4819
4820 /*
4821 * Program the gmbus_freq based on the cdclk frequency.
4822 * BSpec erroneously claims we should aim for 4MHz, but
4823 * in fact 1MHz is the correct frequency.
4824 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004825 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004826}
4827
Jesse Barnes30a970c2013-11-04 13:48:12 -08004828/* Adjust CDclk dividers to allow high res or save power if possible */
4829static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4830{
4831 struct drm_i915_private *dev_priv = dev->dev_private;
4832 u32 val, cmd;
4833
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004834 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004835
Ville Syrjälädfcab172014-06-13 13:37:47 +03004836 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004837 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004838 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004839 cmd = 1;
4840 else
4841 cmd = 0;
4842
4843 mutex_lock(&dev_priv->rps.hw_lock);
4844 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4845 val &= ~DSPFREQGUAR_MASK;
4846 val |= (cmd << DSPFREQGUAR_SHIFT);
4847 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4848 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4849 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4850 50)) {
4851 DRM_ERROR("timed out waiting for CDclk change\n");
4852 }
4853 mutex_unlock(&dev_priv->rps.hw_lock);
4854
Ville Syrjälädfcab172014-06-13 13:37:47 +03004855 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004856 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004857
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004858 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004859
4860 mutex_lock(&dev_priv->dpio_lock);
4861 /* adjust cdclk divider */
4862 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004863 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004864 val |= divider;
4865 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004866
4867 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4868 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4869 50))
4870 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004871 mutex_unlock(&dev_priv->dpio_lock);
4872 }
4873
4874 mutex_lock(&dev_priv->dpio_lock);
4875 /* adjust self-refresh exit latency value */
4876 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4877 val &= ~0x7f;
4878
4879 /*
4880 * For high bandwidth configs, we set a higher latency in the bunit
4881 * so that the core display fetch happens in time to avoid underruns.
4882 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004883 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004884 val |= 4500 / 250; /* 4.5 usec */
4885 else
4886 val |= 3000 / 250; /* 3.0 usec */
4887 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4888 mutex_unlock(&dev_priv->dpio_lock);
4889
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004890 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004891}
4892
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004893static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4894{
4895 struct drm_i915_private *dev_priv = dev->dev_private;
4896 u32 val, cmd;
4897
4898 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4899
4900 switch (cdclk) {
4901 case 400000:
4902 cmd = 3;
4903 break;
4904 case 333333:
4905 case 320000:
4906 cmd = 2;
4907 break;
4908 case 266667:
4909 cmd = 1;
4910 break;
4911 case 200000:
4912 cmd = 0;
4913 break;
4914 default:
4915 WARN_ON(1);
4916 return;
4917 }
4918
4919 mutex_lock(&dev_priv->rps.hw_lock);
4920 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4921 val &= ~DSPFREQGUAR_MASK_CHV;
4922 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4923 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4924 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4925 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4926 50)) {
4927 DRM_ERROR("timed out waiting for CDclk change\n");
4928 }
4929 mutex_unlock(&dev_priv->rps.hw_lock);
4930
4931 vlv_update_cdclk(dev);
4932}
4933
Jesse Barnes30a970c2013-11-04 13:48:12 -08004934static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4935 int max_pixclk)
4936{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004937 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004938
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004939 /* FIXME: Punit isn't quite ready yet */
4940 if (IS_CHERRYVIEW(dev_priv->dev))
4941 return 400000;
4942
Jesse Barnes30a970c2013-11-04 13:48:12 -08004943 /*
4944 * Really only a few cases to deal with, as only 4 CDclks are supported:
4945 * 200MHz
4946 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004947 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004948 * 400MHz
4949 * So we check to see whether we're above 90% of the lower bin and
4950 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004951 *
4952 * We seem to get an unstable or solid color picture at 200MHz.
4953 * Not sure what's wrong. For now use 200MHz only when all pipes
4954 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004955 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004956 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004957 return 400000;
4958 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004959 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004960 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004961 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004962 else
4963 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004964}
4965
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004966/* compute the max pixel clock for new configuration */
4967static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004968{
4969 struct drm_device *dev = dev_priv->dev;
4970 struct intel_crtc *intel_crtc;
4971 int max_pixclk = 0;
4972
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004973 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004974 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004975 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004976 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004977 }
4978
4979 return max_pixclk;
4980}
4981
4982static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004983 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004984{
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004987 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004988
Imre Deakd60c4472014-03-27 17:45:10 +02004989 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4990 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004991 return;
4992
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004993 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004994 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004995 if (intel_crtc->base.enabled)
4996 *prepare_pipes |= (1 << intel_crtc->pipe);
4997}
4998
4999static void valleyview_modeset_global_resources(struct drm_device *dev)
5000{
5001 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005002 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005003 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5004
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005005 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005006 /*
5007 * FIXME: We can end up here with all power domains off, yet
5008 * with a CDCLK frequency other than the minimum. To account
5009 * for this take the PIPE-A power domain, which covers the HW
5010 * blocks needed for the following programming. This can be
5011 * removed once it's guaranteed that we get here either with
5012 * the minimum CDCLK set, or the required power domains
5013 * enabled.
5014 */
5015 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5016
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005017 if (IS_CHERRYVIEW(dev))
5018 cherryview_set_cdclk(dev, req_cdclk);
5019 else
5020 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005021
5022 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005023 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005024}
5025
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026static void valleyview_crtc_enable(struct drm_crtc *crtc)
5027{
5028 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005029 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5031 struct intel_encoder *encoder;
5032 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005033 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005034
5035 WARN_ON(!crtc->enabled);
5036
5037 if (intel_crtc->active)
5038 return;
5039
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005040 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305041
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005042 if (!is_dsi) {
5043 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005044 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005045 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005046 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005047 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005048
5049 if (intel_crtc->config.has_dp_encoder)
5050 intel_dp_set_m_n(intel_crtc);
5051
5052 intel_set_pipe_timings(intel_crtc);
5053
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005054 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5055 struct drm_i915_private *dev_priv = dev->dev_private;
5056
5057 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5058 I915_WRITE(CHV_CANVAS(pipe), 0);
5059 }
5060
Daniel Vetter5b18e572014-04-24 23:55:06 +02005061 i9xx_set_pipeconf(intel_crtc);
5062
Jesse Barnes89b667f2013-04-18 14:51:36 -07005063 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064
Daniel Vettera72e4c92014-09-30 10:56:47 +02005065 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005066
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067 for_each_encoder_on_crtc(dev, crtc, encoder)
5068 if (encoder->pre_pll_enable)
5069 encoder->pre_pll_enable(encoder);
5070
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005071 if (!is_dsi) {
5072 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005073 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005074 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005075 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005076 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005077
5078 for_each_encoder_on_crtc(dev, crtc, encoder)
5079 if (encoder->pre_enable)
5080 encoder->pre_enable(encoder);
5081
Jesse Barnes2dd24552013-04-25 12:55:01 -07005082 i9xx_pfit_enable(intel_crtc);
5083
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005084 intel_crtc_load_lut(crtc);
5085
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005086 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005087 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005088
Jani Nikula50049452013-07-30 12:20:32 +03005089 for_each_encoder_on_crtc(dev, crtc, encoder)
5090 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005091
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005092 assert_vblank_disabled(crtc);
5093 drm_crtc_vblank_on(crtc);
5094
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005095 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005096
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005097 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005098 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005099}
5100
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005101static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5102{
5103 struct drm_device *dev = crtc->base.dev;
5104 struct drm_i915_private *dev_priv = dev->dev_private;
5105
5106 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5107 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5108}
5109
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005110static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005111{
5112 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005113 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005115 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005116 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005117
Daniel Vetter08a48462012-07-02 11:43:47 +02005118 WARN_ON(!crtc->enabled);
5119
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005120 if (intel_crtc->active)
5121 return;
5122
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005123 i9xx_set_pll_dividers(intel_crtc);
5124
Daniel Vetter5b18e572014-04-24 23:55:06 +02005125 if (intel_crtc->config.has_dp_encoder)
5126 intel_dp_set_m_n(intel_crtc);
5127
5128 intel_set_pipe_timings(intel_crtc);
5129
Daniel Vetter5b18e572014-04-24 23:55:06 +02005130 i9xx_set_pipeconf(intel_crtc);
5131
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005132 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005133
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005134 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005135 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005136
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005137 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005138 if (encoder->pre_enable)
5139 encoder->pre_enable(encoder);
5140
Daniel Vetterf6736a12013-06-05 13:34:30 +02005141 i9xx_enable_pll(intel_crtc);
5142
Jesse Barnes2dd24552013-04-25 12:55:01 -07005143 i9xx_pfit_enable(intel_crtc);
5144
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005145 intel_crtc_load_lut(crtc);
5146
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005147 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005148 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005149
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005150 for_each_encoder_on_crtc(dev, crtc, encoder)
5151 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005152
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005153 assert_vblank_disabled(crtc);
5154 drm_crtc_vblank_on(crtc);
5155
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005156 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005157
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005158 /*
5159 * Gen2 reports pipe underruns whenever all planes are disabled.
5160 * So don't enable underrun reporting before at least some planes
5161 * are enabled.
5162 * FIXME: Need to fix the logic to work when we turn off all planes
5163 * but leave the pipe running.
5164 */
5165 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005167
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005168 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005169 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005170}
5171
Daniel Vetter87476d62013-04-11 16:29:06 +02005172static void i9xx_pfit_disable(struct intel_crtc *crtc)
5173{
5174 struct drm_device *dev = crtc->base.dev;
5175 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005176
5177 if (!crtc->config.gmch_pfit.control)
5178 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005179
5180 assert_pipe_disabled(dev_priv, crtc->pipe);
5181
Daniel Vetter328d8e82013-05-08 10:36:31 +02005182 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5183 I915_READ(PFIT_CONTROL));
5184 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005185}
5186
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005187static void i9xx_crtc_disable(struct drm_crtc *crtc)
5188{
5189 struct drm_device *dev = crtc->dev;
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005192 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005193 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005194
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005195 if (!intel_crtc->active)
5196 return;
5197
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005198 /*
5199 * Gen2 reports pipe underruns whenever all planes are disabled.
5200 * So diasble underrun reporting before all the planes get disabled.
5201 * FIXME: Need to fix the logic to work when we turn off all planes
5202 * but leave the pipe running.
5203 */
5204 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005206
Imre Deak564ed192014-06-13 14:54:21 +03005207 /*
5208 * Vblank time updates from the shadow to live plane control register
5209 * are blocked if the memory self-refresh mode is active at that
5210 * moment. So to make sure the plane gets truly disabled, disable
5211 * first the self-refresh mode. The self-refresh enable bit in turn
5212 * will be checked/applied by the HW only at the next frame start
5213 * event which is after the vblank start event, so we need to have a
5214 * wait-for-vblank between disabling the plane and the pipe.
5215 */
5216 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005217 intel_crtc_disable_planes(crtc);
5218
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005219 /*
5220 * On gen2 planes are double buffered but the pipe isn't, so we must
5221 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005222 * We also need to wait on all gmch platforms because of the
5223 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005224 */
Imre Deak564ed192014-06-13 14:54:21 +03005225 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005226
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005227 drm_crtc_vblank_off(crtc);
5228 assert_vblank_disabled(crtc);
5229
5230 for_each_encoder_on_crtc(dev, crtc, encoder)
5231 encoder->disable(encoder);
5232
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005233 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005234
Daniel Vetter87476d62013-04-11 16:29:06 +02005235 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005236
Jesse Barnes89b667f2013-04-18 14:51:36 -07005237 for_each_encoder_on_crtc(dev, crtc, encoder)
5238 if (encoder->post_disable)
5239 encoder->post_disable(encoder);
5240
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005241 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005242 if (IS_CHERRYVIEW(dev))
5243 chv_disable_pll(dev_priv, pipe);
5244 else if (IS_VALLEYVIEW(dev))
5245 vlv_disable_pll(dev_priv, pipe);
5246 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005247 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005248 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005249
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005250 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005251 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005252
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005253 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005254 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005255
Daniel Vetterefa96242014-04-24 23:55:02 +02005256 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005257 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005258 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005259}
5260
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005261static void i9xx_crtc_off(struct drm_crtc *crtc)
5262{
5263}
5264
Borun Fub04c5bd2014-07-12 10:02:27 +05305265/* Master function to enable/disable CRTC and corresponding power wells */
5266void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005267{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005268 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005271 enum intel_display_power_domain domain;
5272 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005273
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005274 if (enable) {
5275 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005276 domains = get_crtc_power_domains(crtc);
5277 for_each_power_domain(domain, domains)
5278 intel_display_power_get(dev_priv, domain);
5279 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005280
5281 dev_priv->display.crtc_enable(crtc);
5282 }
5283 } else {
5284 if (intel_crtc->active) {
5285 dev_priv->display.crtc_disable(crtc);
5286
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005287 domains = intel_crtc->enabled_power_domains;
5288 for_each_power_domain(domain, domains)
5289 intel_display_power_put(dev_priv, domain);
5290 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005291 }
5292 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305293}
5294
5295/**
5296 * Sets the power management mode of the pipe and plane.
5297 */
5298void intel_crtc_update_dpms(struct drm_crtc *crtc)
5299{
5300 struct drm_device *dev = crtc->dev;
5301 struct intel_encoder *intel_encoder;
5302 bool enable = false;
5303
5304 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5305 enable |= intel_encoder->connectors_active;
5306
5307 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005308}
5309
Daniel Vetter976f8a22012-07-08 22:34:21 +02005310static void intel_crtc_disable(struct drm_crtc *crtc)
5311{
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_connector *connector;
5314 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005315 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005316 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005317
5318 /* crtc should still be enabled when we disable it. */
5319 WARN_ON(!crtc->enabled);
5320
5321 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005322 dev_priv->display.off(crtc);
5323
Matt Roperf4510a22014-04-01 15:22:40 -07005324 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005325 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005326 intel_unpin_fb_obj(old_obj);
5327 i915_gem_track_fb(old_obj, NULL,
5328 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005329 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005330 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005331 }
5332
5333 /* Update computed state. */
5334 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5335 if (!connector->encoder || !connector->encoder->crtc)
5336 continue;
5337
5338 if (connector->encoder->crtc != crtc)
5339 continue;
5340
5341 connector->dpms = DRM_MODE_DPMS_OFF;
5342 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005343 }
5344}
5345
Chris Wilsonea5b2132010-08-04 13:50:23 +01005346void intel_encoder_destroy(struct drm_encoder *encoder)
5347{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005348 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005349
Chris Wilsonea5b2132010-08-04 13:50:23 +01005350 drm_encoder_cleanup(encoder);
5351 kfree(intel_encoder);
5352}
5353
Damien Lespiau92373292013-08-08 22:28:57 +01005354/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005355 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5356 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005357static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005358{
5359 if (mode == DRM_MODE_DPMS_ON) {
5360 encoder->connectors_active = true;
5361
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005362 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005363 } else {
5364 encoder->connectors_active = false;
5365
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005366 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005367 }
5368}
5369
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005370/* Cross check the actual hw state with our own modeset state tracking (and it's
5371 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005372static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005373{
5374 if (connector->get_hw_state(connector)) {
5375 struct intel_encoder *encoder = connector->encoder;
5376 struct drm_crtc *crtc;
5377 bool encoder_enabled;
5378 enum pipe pipe;
5379
5380 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5381 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005382 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005383
Dave Airlie0e32b392014-05-02 14:02:48 +10005384 /* there is no real hw state for MST connectors */
5385 if (connector->mst_port)
5386 return;
5387
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005388 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5389 "wrong connector dpms state\n");
5390 WARN(connector->base.encoder != &encoder->base,
5391 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005392
Dave Airlie36cd7442014-05-02 13:44:18 +10005393 if (encoder) {
5394 WARN(!encoder->connectors_active,
5395 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005396
Dave Airlie36cd7442014-05-02 13:44:18 +10005397 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5398 WARN(!encoder_enabled, "encoder not enabled\n");
5399 if (WARN_ON(!encoder->base.crtc))
5400 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005401
Dave Airlie36cd7442014-05-02 13:44:18 +10005402 crtc = encoder->base.crtc;
5403
5404 WARN(!crtc->enabled, "crtc not enabled\n");
5405 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5406 WARN(pipe != to_intel_crtc(crtc)->pipe,
5407 "encoder active on the wrong pipe\n");
5408 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005409 }
5410}
5411
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005412/* Even simpler default implementation, if there's really no special case to
5413 * consider. */
5414void intel_connector_dpms(struct drm_connector *connector, int mode)
5415{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005416 /* All the simple cases only support two dpms states. */
5417 if (mode != DRM_MODE_DPMS_ON)
5418 mode = DRM_MODE_DPMS_OFF;
5419
5420 if (mode == connector->dpms)
5421 return;
5422
5423 connector->dpms = mode;
5424
5425 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005426 if (connector->encoder)
5427 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005428
Daniel Vetterb9805142012-08-31 17:37:33 +02005429 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005430}
5431
Daniel Vetterf0947c32012-07-02 13:10:34 +02005432/* Simple connector->get_hw_state implementation for encoders that support only
5433 * one connector and no cloning and hence the encoder state determines the state
5434 * of the connector. */
5435bool intel_connector_get_hw_state(struct intel_connector *connector)
5436{
Daniel Vetter24929352012-07-02 20:28:59 +02005437 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005438 struct intel_encoder *encoder = connector->encoder;
5439
5440 return encoder->get_hw_state(encoder, &pipe);
5441}
5442
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005443static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5444 struct intel_crtc_config *pipe_config)
5445{
5446 struct drm_i915_private *dev_priv = dev->dev_private;
5447 struct intel_crtc *pipe_B_crtc =
5448 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5449
5450 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5451 pipe_name(pipe), pipe_config->fdi_lanes);
5452 if (pipe_config->fdi_lanes > 4) {
5453 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5454 pipe_name(pipe), pipe_config->fdi_lanes);
5455 return false;
5456 }
5457
Paulo Zanonibafb6552013-11-02 21:07:44 -07005458 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005459 if (pipe_config->fdi_lanes > 2) {
5460 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5461 pipe_config->fdi_lanes);
5462 return false;
5463 } else {
5464 return true;
5465 }
5466 }
5467
5468 if (INTEL_INFO(dev)->num_pipes == 2)
5469 return true;
5470
5471 /* Ivybridge 3 pipe is really complicated */
5472 switch (pipe) {
5473 case PIPE_A:
5474 return true;
5475 case PIPE_B:
5476 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5477 pipe_config->fdi_lanes > 2) {
5478 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5479 pipe_name(pipe), pipe_config->fdi_lanes);
5480 return false;
5481 }
5482 return true;
5483 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005484 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005485 pipe_B_crtc->config.fdi_lanes <= 2) {
5486 if (pipe_config->fdi_lanes > 2) {
5487 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5488 pipe_name(pipe), pipe_config->fdi_lanes);
5489 return false;
5490 }
5491 } else {
5492 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5493 return false;
5494 }
5495 return true;
5496 default:
5497 BUG();
5498 }
5499}
5500
Daniel Vettere29c22c2013-02-21 00:00:16 +01005501#define RETRY 1
5502static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5503 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005504{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005505 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005506 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005507 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005508 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005509
Daniel Vettere29c22c2013-02-21 00:00:16 +01005510retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005511 /* FDI is a binary signal running at ~2.7GHz, encoding
5512 * each output octet as 10 bits. The actual frequency
5513 * is stored as a divider into a 100MHz clock, and the
5514 * mode pixel clock is stored in units of 1KHz.
5515 * Hence the bw of each lane in terms of the mode signal
5516 * is:
5517 */
5518 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5519
Damien Lespiau241bfc32013-09-25 16:45:37 +01005520 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005521
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005522 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005523 pipe_config->pipe_bpp);
5524
5525 pipe_config->fdi_lanes = lane;
5526
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005527 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005528 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005529
Daniel Vettere29c22c2013-02-21 00:00:16 +01005530 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5531 intel_crtc->pipe, pipe_config);
5532 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5533 pipe_config->pipe_bpp -= 2*3;
5534 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5535 pipe_config->pipe_bpp);
5536 needs_recompute = true;
5537 pipe_config->bw_constrained = true;
5538
5539 goto retry;
5540 }
5541
5542 if (needs_recompute)
5543 return RETRY;
5544
5545 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005546}
5547
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005548static void hsw_compute_ips_config(struct intel_crtc *crtc,
5549 struct intel_crtc_config *pipe_config)
5550{
Jani Nikulad330a952014-01-21 11:24:25 +02005551 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005552 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005553 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005554}
5555
Daniel Vettera43f6e02013-06-07 23:10:32 +02005556static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005557 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005558{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005559 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005561 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005562
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005563 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005564 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005565 int clock_limit =
5566 dev_priv->display.get_display_clock_speed(dev);
5567
5568 /*
5569 * Enable pixel doubling when the dot clock
5570 * is > 90% of the (display) core speed.
5571 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005572 * GDG double wide on either pipe,
5573 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005574 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005575 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005576 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005577 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005578 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005579 }
5580
Damien Lespiau241bfc32013-09-25 16:45:37 +01005581 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005582 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005583 }
Chris Wilson89749352010-09-12 18:25:19 +01005584
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005585 /*
5586 * Pipe horizontal size must be even in:
5587 * - DVO ganged mode
5588 * - LVDS dual channel mode
5589 * - Double wide pipe
5590 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005591 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005592 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5593 pipe_config->pipe_src_w &= ~1;
5594
Damien Lespiau8693a822013-05-03 18:48:11 +01005595 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5596 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005597 */
5598 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5599 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005600 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005601
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005602 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005603 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005604 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005605 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5606 * for lvds. */
5607 pipe_config->pipe_bpp = 8*3;
5608 }
5609
Damien Lespiauf5adf942013-06-24 18:29:34 +01005610 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005611 hsw_compute_ips_config(crtc, pipe_config);
5612
Daniel Vetter877d48d2013-04-19 11:24:43 +02005613 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005614 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005615
Daniel Vettere29c22c2013-02-21 00:00:16 +01005616 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005617}
5618
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005619static int valleyview_get_display_clock_speed(struct drm_device *dev)
5620{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005621 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005622 u32 val;
5623 int divider;
5624
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005625 /* FIXME: Punit isn't quite ready yet */
5626 if (IS_CHERRYVIEW(dev))
5627 return 400000;
5628
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005629 if (dev_priv->hpll_freq == 0)
5630 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5631
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005632 mutex_lock(&dev_priv->dpio_lock);
5633 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5634 mutex_unlock(&dev_priv->dpio_lock);
5635
5636 divider = val & DISPLAY_FREQUENCY_VALUES;
5637
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005638 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5639 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5640 "cdclk change in progress\n");
5641
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005642 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005643}
5644
Jesse Barnese70236a2009-09-21 10:42:27 -07005645static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005646{
Jesse Barnese70236a2009-09-21 10:42:27 -07005647 return 400000;
5648}
Jesse Barnes79e53942008-11-07 14:24:08 -08005649
Jesse Barnese70236a2009-09-21 10:42:27 -07005650static int i915_get_display_clock_speed(struct drm_device *dev)
5651{
5652 return 333000;
5653}
Jesse Barnes79e53942008-11-07 14:24:08 -08005654
Jesse Barnese70236a2009-09-21 10:42:27 -07005655static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5656{
5657 return 200000;
5658}
Jesse Barnes79e53942008-11-07 14:24:08 -08005659
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005660static int pnv_get_display_clock_speed(struct drm_device *dev)
5661{
5662 u16 gcfgc = 0;
5663
5664 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5665
5666 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5667 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5668 return 267000;
5669 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5670 return 333000;
5671 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5672 return 444000;
5673 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5674 return 200000;
5675 default:
5676 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5677 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5678 return 133000;
5679 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5680 return 167000;
5681 }
5682}
5683
Jesse Barnese70236a2009-09-21 10:42:27 -07005684static int i915gm_get_display_clock_speed(struct drm_device *dev)
5685{
5686 u16 gcfgc = 0;
5687
5688 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5689
5690 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005691 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005692 else {
5693 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5694 case GC_DISPLAY_CLOCK_333_MHZ:
5695 return 333000;
5696 default:
5697 case GC_DISPLAY_CLOCK_190_200_MHZ:
5698 return 190000;
5699 }
5700 }
5701}
Jesse Barnes79e53942008-11-07 14:24:08 -08005702
Jesse Barnese70236a2009-09-21 10:42:27 -07005703static int i865_get_display_clock_speed(struct drm_device *dev)
5704{
5705 return 266000;
5706}
5707
5708static int i855_get_display_clock_speed(struct drm_device *dev)
5709{
5710 u16 hpllcc = 0;
5711 /* Assume that the hardware is in the high speed state. This
5712 * should be the default.
5713 */
5714 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5715 case GC_CLOCK_133_200:
5716 case GC_CLOCK_100_200:
5717 return 200000;
5718 case GC_CLOCK_166_250:
5719 return 250000;
5720 case GC_CLOCK_100_133:
5721 return 133000;
5722 }
5723
5724 /* Shouldn't happen */
5725 return 0;
5726}
5727
5728static int i830_get_display_clock_speed(struct drm_device *dev)
5729{
5730 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005731}
5732
Zhenyu Wang2c072452009-06-05 15:38:42 +08005733static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005734intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005735{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005736 while (*num > DATA_LINK_M_N_MASK ||
5737 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005738 *num >>= 1;
5739 *den >>= 1;
5740 }
5741}
5742
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005743static void compute_m_n(unsigned int m, unsigned int n,
5744 uint32_t *ret_m, uint32_t *ret_n)
5745{
5746 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5747 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5748 intel_reduce_m_n_ratio(ret_m, ret_n);
5749}
5750
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005751void
5752intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5753 int pixel_clock, int link_clock,
5754 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005755{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005756 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005757
5758 compute_m_n(bits_per_pixel * pixel_clock,
5759 link_clock * nlanes * 8,
5760 &m_n->gmch_m, &m_n->gmch_n);
5761
5762 compute_m_n(pixel_clock, link_clock,
5763 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005764}
5765
Chris Wilsona7615032011-01-12 17:04:08 +00005766static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5767{
Jani Nikulad330a952014-01-21 11:24:25 +02005768 if (i915.panel_use_ssc >= 0)
5769 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005770 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005771 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005772}
5773
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005774static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005775{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005776 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005777 struct drm_i915_private *dev_priv = dev->dev_private;
5778 int refclk;
5779
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005780 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005781 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005782 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005783 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005784 refclk = dev_priv->vbt.lvds_ssc_freq;
5785 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005786 } else if (!IS_GEN2(dev)) {
5787 refclk = 96000;
5788 } else {
5789 refclk = 48000;
5790 }
5791
5792 return refclk;
5793}
5794
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005795static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005796{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005797 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005798}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005799
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005800static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5801{
5802 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005803}
5804
Daniel Vetterf47709a2013-03-28 10:42:02 +01005805static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005806 intel_clock_t *reduced_clock)
5807{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005808 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005809 u32 fp, fp2 = 0;
5810
5811 if (IS_PINEVIEW(dev)) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005812 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005813 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005814 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005815 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005816 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005817 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005818 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005819 }
5820
Bob Paauwee1f234b2014-11-11 09:29:18 -08005821 crtc->new_config->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005822
Daniel Vetterf47709a2013-03-28 10:42:02 +01005823 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005824 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005825 reduced_clock && i915.powersave) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005826 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005827 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005828 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005829 crtc->new_config->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005830 }
5831}
5832
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005833static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5834 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835{
5836 u32 reg_val;
5837
5838 /*
5839 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5840 * and set it to a reasonable value instead.
5841 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005842 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843 reg_val &= 0xffffff00;
5844 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005845 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005846
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005847 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005848 reg_val &= 0x8cffffff;
5849 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005850 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005851
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005852 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005854 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005855
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005856 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005857 reg_val &= 0x00ffffff;
5858 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005859 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005860}
5861
Daniel Vetterb5518422013-05-03 11:49:48 +02005862static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5863 struct intel_link_m_n *m_n)
5864{
5865 struct drm_device *dev = crtc->base.dev;
5866 struct drm_i915_private *dev_priv = dev->dev_private;
5867 int pipe = crtc->pipe;
5868
Daniel Vettere3b95f12013-05-03 11:49:49 +02005869 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5870 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5871 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5872 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005873}
5874
5875static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005876 struct intel_link_m_n *m_n,
5877 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005878{
5879 struct drm_device *dev = crtc->base.dev;
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 int pipe = crtc->pipe;
5882 enum transcoder transcoder = crtc->config.cpu_transcoder;
5883
5884 if (INTEL_INFO(dev)->gen >= 5) {
5885 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5886 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5887 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5888 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005889 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5890 * for gen < 8) and if DRRS is supported (to make sure the
5891 * registers are not unnecessarily accessed).
5892 */
5893 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5894 crtc->config.has_drrs) {
5895 I915_WRITE(PIPE_DATA_M2(transcoder),
5896 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5897 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5898 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5899 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5900 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005901 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005902 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5903 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5904 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5905 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005906 }
5907}
5908
Vandana Kannanf769cd22014-08-05 07:51:22 -07005909void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005910{
5911 if (crtc->config.has_pch_encoder)
5912 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5913 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005914 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5915 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005916}
5917
Ville Syrjäläd288f652014-10-28 13:20:22 +02005918static void vlv_update_pll(struct intel_crtc *crtc,
5919 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005920{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005921 u32 dpll, dpll_md;
5922
5923 /*
5924 * Enable DPIO clock input. We should never disable the reference
5925 * clock for pipe B, since VGA hotplug / manual detection depends
5926 * on it.
5927 */
5928 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5929 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5930 /* We should never disable this, set it here for state tracking */
5931 if (crtc->pipe == PIPE_B)
5932 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5933 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005934 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005935
Ville Syrjäläd288f652014-10-28 13:20:22 +02005936 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005937 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005938 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005939}
5940
Ville Syrjäläd288f652014-10-28 13:20:22 +02005941static void vlv_prepare_pll(struct intel_crtc *crtc,
5942 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005943{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005944 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005945 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005946 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005947 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005948 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005949 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005950
Daniel Vetter09153002012-12-12 14:06:44 +01005951 mutex_lock(&dev_priv->dpio_lock);
5952
Ville Syrjäläd288f652014-10-28 13:20:22 +02005953 bestn = pipe_config->dpll.n;
5954 bestm1 = pipe_config->dpll.m1;
5955 bestm2 = pipe_config->dpll.m2;
5956 bestp1 = pipe_config->dpll.p1;
5957 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005958
Jesse Barnes89b667f2013-04-18 14:51:36 -07005959 /* See eDP HDMI DPIO driver vbios notes doc */
5960
5961 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005962 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005963 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964
5965 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005967
5968 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005969 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005970 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972
5973 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005974 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005975
5976 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005977 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5978 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5979 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005980 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005981
5982 /*
5983 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5984 * but we don't support that).
5985 * Note: don't use the DAC post divider as it seems unstable.
5986 */
5987 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005989
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005990 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005992
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005994 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005995 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5996 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005998 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006000 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07006002
Daniel Vetter0a888182014-11-03 14:37:38 +01006003 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006005 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006006 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006007 0x0df40000);
6008 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006009 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006010 0x0df70000);
6011 } else { /* HDMI or VGA */
6012 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006013 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006014 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015 0x0df70000);
6016 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006017 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006018 0x0df40000);
6019 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07006020
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006021 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006022 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006023 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6024 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006025 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006026 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006027
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006029 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07006030}
6031
Ville Syrjäläd288f652014-10-28 13:20:22 +02006032static void chv_update_pll(struct intel_crtc *crtc,
6033 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006034{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006035 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006036 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6037 DPLL_VCO_ENABLE;
6038 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006039 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006040
Ville Syrjäläd288f652014-10-28 13:20:22 +02006041 pipe_config->dpll_hw_state.dpll_md =
6042 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006043}
6044
Ville Syrjäläd288f652014-10-28 13:20:22 +02006045static void chv_prepare_pll(struct intel_crtc *crtc,
6046 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006047{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006048 struct drm_device *dev = crtc->base.dev;
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050 int pipe = crtc->pipe;
6051 int dpll_reg = DPLL(crtc->pipe);
6052 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006053 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006054 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6055 int refclk;
6056
Ville Syrjäläd288f652014-10-28 13:20:22 +02006057 bestn = pipe_config->dpll.n;
6058 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6059 bestm1 = pipe_config->dpll.m1;
6060 bestm2 = pipe_config->dpll.m2 >> 22;
6061 bestp1 = pipe_config->dpll.p1;
6062 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006063
6064 /*
6065 * Enable Refclk and SSC
6066 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006067 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006068 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006069
6070 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006071
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006072 /* p1 and p2 divider */
6073 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6074 5 << DPIO_CHV_S1_DIV_SHIFT |
6075 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6076 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6077 1 << DPIO_CHV_K_DIV_SHIFT);
6078
6079 /* Feedback post-divider - m2 */
6080 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6081
6082 /* Feedback refclk divider - n and m1 */
6083 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6084 DPIO_CHV_M1_DIV_BY_2 |
6085 1 << DPIO_CHV_N_DIV_SHIFT);
6086
6087 /* M2 fraction division */
6088 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6089
6090 /* M2 fraction division enable */
6091 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6092 DPIO_CHV_FRAC_DIV_EN |
6093 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6094
6095 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006096 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006097 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6098 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6099 if (refclk == 100000)
6100 intcoeff = 11;
6101 else if (refclk == 38400)
6102 intcoeff = 10;
6103 else
6104 intcoeff = 9;
6105 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6106 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6107
6108 /* AFC Recal */
6109 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6110 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6111 DPIO_AFC_RECAL);
6112
6113 mutex_unlock(&dev_priv->dpio_lock);
6114}
6115
Ville Syrjäläd288f652014-10-28 13:20:22 +02006116/**
6117 * vlv_force_pll_on - forcibly enable just the PLL
6118 * @dev_priv: i915 private structure
6119 * @pipe: pipe PLL to enable
6120 * @dpll: PLL configuration
6121 *
6122 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6123 * in cases where we need the PLL enabled even when @pipe is not going to
6124 * be enabled.
6125 */
6126void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6127 const struct dpll *dpll)
6128{
6129 struct intel_crtc *crtc =
6130 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6131 struct intel_crtc_config pipe_config = {
6132 .pixel_multiplier = 1,
6133 .dpll = *dpll,
6134 };
6135
6136 if (IS_CHERRYVIEW(dev)) {
6137 chv_update_pll(crtc, &pipe_config);
6138 chv_prepare_pll(crtc, &pipe_config);
6139 chv_enable_pll(crtc, &pipe_config);
6140 } else {
6141 vlv_update_pll(crtc, &pipe_config);
6142 vlv_prepare_pll(crtc, &pipe_config);
6143 vlv_enable_pll(crtc, &pipe_config);
6144 }
6145}
6146
6147/**
6148 * vlv_force_pll_off - forcibly disable just the PLL
6149 * @dev_priv: i915 private structure
6150 * @pipe: pipe PLL to disable
6151 *
6152 * Disable the PLL for @pipe. To be used in cases where we need
6153 * the PLL enabled even when @pipe is not going to be enabled.
6154 */
6155void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6156{
6157 if (IS_CHERRYVIEW(dev))
6158 chv_disable_pll(to_i915(dev), pipe);
6159 else
6160 vlv_disable_pll(to_i915(dev), pipe);
6161}
6162
Daniel Vetterf47709a2013-03-28 10:42:02 +01006163static void i9xx_update_pll(struct intel_crtc *crtc,
6164 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165 int num_connectors)
6166{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006167 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006168 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006169 u32 dpll;
6170 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006171 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006172
Daniel Vetterf47709a2013-03-28 10:42:02 +01006173 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306174
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006175 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6176 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006177
6178 dpll = DPLL_VGA_MODE_DIS;
6179
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006180 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006181 dpll |= DPLLB_MODE_LVDS;
6182 else
6183 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006184
Daniel Vetteref1b4602013-06-01 17:17:04 +02006185 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006186 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006187 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006188 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006189
6190 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006191 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006192
Daniel Vetter0a888182014-11-03 14:37:38 +01006193 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006194 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006195
6196 /* compute bitmask from p1 value */
6197 if (IS_PINEVIEW(dev))
6198 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6199 else {
6200 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6201 if (IS_G4X(dev) && reduced_clock)
6202 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6203 }
6204 switch (clock->p2) {
6205 case 5:
6206 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6207 break;
6208 case 7:
6209 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6210 break;
6211 case 10:
6212 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6213 break;
6214 case 14:
6215 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6216 break;
6217 }
6218 if (INTEL_INFO(dev)->gen >= 4)
6219 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6220
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006221 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006222 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006223 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006224 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6225 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6226 else
6227 dpll |= PLL_REF_INPUT_DREFCLK;
6228
6229 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006230 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006231
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006232 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006233 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006234 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006235 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006236 }
6237}
6238
Daniel Vetterf47709a2013-03-28 10:42:02 +01006239static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006240 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006241 int num_connectors)
6242{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006243 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006244 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006245 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006246 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006247
Daniel Vetterf47709a2013-03-28 10:42:02 +01006248 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306249
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006250 dpll = DPLL_VGA_MODE_DIS;
6251
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006252 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006253 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6254 } else {
6255 if (clock->p1 == 2)
6256 dpll |= PLL_P1_DIVIDE_BY_TWO;
6257 else
6258 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6259 if (clock->p2 == 4)
6260 dpll |= PLL_P2_DIVIDE_BY_4;
6261 }
6262
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006263 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006264 dpll |= DPLL_DVO_2X_MODE;
6265
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006266 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006267 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6268 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6269 else
6270 dpll |= PLL_REF_INPUT_DREFCLK;
6271
6272 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006273 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006274}
6275
Daniel Vetter8a654f32013-06-01 17:16:22 +02006276static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006277{
6278 struct drm_device *dev = intel_crtc->base.dev;
6279 struct drm_i915_private *dev_priv = dev->dev_private;
6280 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006281 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006282 struct drm_display_mode *adjusted_mode =
6283 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006284 uint32_t crtc_vtotal, crtc_vblank_end;
6285 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006286
6287 /* We need to be careful not to changed the adjusted mode, for otherwise
6288 * the hw state checker will get angry at the mismatch. */
6289 crtc_vtotal = adjusted_mode->crtc_vtotal;
6290 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006291
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006292 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006293 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006294 crtc_vtotal -= 1;
6295 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006296
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006297 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006298 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6299 else
6300 vsyncshift = adjusted_mode->crtc_hsync_start -
6301 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006302 if (vsyncshift < 0)
6303 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006304 }
6305
6306 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006307 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006308
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006309 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006310 (adjusted_mode->crtc_hdisplay - 1) |
6311 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006312 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006313 (adjusted_mode->crtc_hblank_start - 1) |
6314 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006315 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006316 (adjusted_mode->crtc_hsync_start - 1) |
6317 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6318
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006319 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006320 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006321 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006322 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006323 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006324 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006325 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006326 (adjusted_mode->crtc_vsync_start - 1) |
6327 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6328
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006329 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6330 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6331 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6332 * bits. */
6333 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6334 (pipe == PIPE_B || pipe == PIPE_C))
6335 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6336
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006337 /* pipesrc controls the size that is scaled from, which should
6338 * always be the user's requested size.
6339 */
6340 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006341 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6342 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006343}
6344
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006345static void intel_get_pipe_timings(struct intel_crtc *crtc,
6346 struct intel_crtc_config *pipe_config)
6347{
6348 struct drm_device *dev = crtc->base.dev;
6349 struct drm_i915_private *dev_priv = dev->dev_private;
6350 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6351 uint32_t tmp;
6352
6353 tmp = I915_READ(HTOTAL(cpu_transcoder));
6354 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6355 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6356 tmp = I915_READ(HBLANK(cpu_transcoder));
6357 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6358 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6359 tmp = I915_READ(HSYNC(cpu_transcoder));
6360 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6361 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6362
6363 tmp = I915_READ(VTOTAL(cpu_transcoder));
6364 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6365 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6366 tmp = I915_READ(VBLANK(cpu_transcoder));
6367 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6368 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6369 tmp = I915_READ(VSYNC(cpu_transcoder));
6370 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6371 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6372
6373 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6374 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6375 pipe_config->adjusted_mode.crtc_vtotal += 1;
6376 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6377 }
6378
6379 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006380 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6381 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6382
6383 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6384 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006385}
6386
Daniel Vetterf6a83282014-02-11 15:28:57 -08006387void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6388 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006389{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006390 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6391 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6392 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6393 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006394
Daniel Vetterf6a83282014-02-11 15:28:57 -08006395 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6396 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6397 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6398 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006399
Daniel Vetterf6a83282014-02-11 15:28:57 -08006400 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006401
Daniel Vetterf6a83282014-02-11 15:28:57 -08006402 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6403 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006404}
6405
Daniel Vetter84b046f2013-02-19 18:48:54 +01006406static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6407{
6408 struct drm_device *dev = intel_crtc->base.dev;
6409 struct drm_i915_private *dev_priv = dev->dev_private;
6410 uint32_t pipeconf;
6411
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006412 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006413
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006414 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6415 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6416 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006417
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006418 if (intel_crtc->config.double_wide)
6419 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006420
Daniel Vetterff9ce462013-04-24 14:57:17 +02006421 /* only g4x and later have fancy bpc/dither controls */
6422 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006423 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6424 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6425 pipeconf |= PIPECONF_DITHER_EN |
6426 PIPECONF_DITHER_TYPE_SP;
6427
6428 switch (intel_crtc->config.pipe_bpp) {
6429 case 18:
6430 pipeconf |= PIPECONF_6BPC;
6431 break;
6432 case 24:
6433 pipeconf |= PIPECONF_8BPC;
6434 break;
6435 case 30:
6436 pipeconf |= PIPECONF_10BPC;
6437 break;
6438 default:
6439 /* Case prevented by intel_choose_pipe_bpp_dither. */
6440 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006441 }
6442 }
6443
6444 if (HAS_PIPE_CXSR(dev)) {
6445 if (intel_crtc->lowfreq_avail) {
6446 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6447 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6448 } else {
6449 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006450 }
6451 }
6452
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006453 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6454 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006455 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006456 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6457 else
6458 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6459 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006460 pipeconf |= PIPECONF_PROGRESSIVE;
6461
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006462 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6463 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006464
Daniel Vetter84b046f2013-02-19 18:48:54 +01006465 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6466 POSTING_READ(PIPECONF(intel_crtc->pipe));
6467}
6468
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006469static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006470{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006471 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006473 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006474 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006475 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006476 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006477 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006478 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006480 for_each_intel_encoder(dev, encoder) {
6481 if (encoder->new_crtc != crtc)
6482 continue;
6483
Chris Wilson5eddb702010-09-11 13:48:45 +01006484 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006485 case INTEL_OUTPUT_LVDS:
6486 is_lvds = true;
6487 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006488 case INTEL_OUTPUT_DSI:
6489 is_dsi = true;
6490 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006491 default:
6492 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006494
Eric Anholtc751ce42010-03-25 11:48:48 -07006495 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006496 }
6497
Jani Nikulaf2335332013-09-13 11:03:09 +03006498 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006499 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006500
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006501 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006502 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006503
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006504 /*
6505 * Returns a set of divisors for the desired target clock with
6506 * the given refclk, or FALSE. The returned values represent
6507 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6508 * 2) / p1 / p2.
6509 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006510 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006511 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006512 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006513 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006514 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006515 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6516 return -EINVAL;
6517 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006518
Jani Nikulaf2335332013-09-13 11:03:09 +03006519 if (is_lvds && dev_priv->lvds_downclock_avail) {
6520 /*
6521 * Ensure we match the reduced clock's P to the target
6522 * clock. If the clocks don't match, we can't switch
6523 * the display clock by using the FP0/FP1. In such case
6524 * we will disable the LVDS downclock feature.
6525 */
6526 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006527 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006528 dev_priv->lvds_downclock,
6529 refclk, &clock,
6530 &reduced_clock);
6531 }
6532 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006533 crtc->new_config->dpll.n = clock.n;
6534 crtc->new_config->dpll.m1 = clock.m1;
6535 crtc->new_config->dpll.m2 = clock.m2;
6536 crtc->new_config->dpll.p1 = clock.p1;
6537 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006538 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006539
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006540 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006541 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306542 has_reduced_clock ? &reduced_clock : NULL,
6543 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006544 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006545 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006546 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006547 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006548 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006549 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006550 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006551 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006552 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006553
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006554 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006555}
6556
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006557static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6558 struct intel_crtc_config *pipe_config)
6559{
6560 struct drm_device *dev = crtc->base.dev;
6561 struct drm_i915_private *dev_priv = dev->dev_private;
6562 uint32_t tmp;
6563
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006564 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6565 return;
6566
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006567 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006568 if (!(tmp & PFIT_ENABLE))
6569 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006570
Daniel Vetter06922822013-07-11 13:35:40 +02006571 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006572 if (INTEL_INFO(dev)->gen < 4) {
6573 if (crtc->pipe != PIPE_B)
6574 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006575 } else {
6576 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6577 return;
6578 }
6579
Daniel Vetter06922822013-07-11 13:35:40 +02006580 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006581 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6582 if (INTEL_INFO(dev)->gen < 5)
6583 pipe_config->gmch_pfit.lvds_border_bits =
6584 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6585}
6586
Jesse Barnesacbec812013-09-20 11:29:32 -07006587static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6588 struct intel_crtc_config *pipe_config)
6589{
6590 struct drm_device *dev = crtc->base.dev;
6591 struct drm_i915_private *dev_priv = dev->dev_private;
6592 int pipe = pipe_config->cpu_transcoder;
6593 intel_clock_t clock;
6594 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006595 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006596
Shobhit Kumarf573de52014-07-30 20:32:37 +05306597 /* In case of MIPI DPLL will not even be used */
6598 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6599 return;
6600
Jesse Barnesacbec812013-09-20 11:29:32 -07006601 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006602 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006603 mutex_unlock(&dev_priv->dpio_lock);
6604
6605 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6606 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6607 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6608 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6609 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6610
Ville Syrjäläf6466282013-10-14 14:50:31 +03006611 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006612
Ville Syrjäläf6466282013-10-14 14:50:31 +03006613 /* clock.dot is the fast clock */
6614 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006615}
6616
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006617static void i9xx_get_plane_config(struct intel_crtc *crtc,
6618 struct intel_plane_config *plane_config)
6619{
6620 struct drm_device *dev = crtc->base.dev;
6621 struct drm_i915_private *dev_priv = dev->dev_private;
6622 u32 val, base, offset;
6623 int pipe = crtc->pipe, plane = crtc->plane;
6624 int fourcc, pixel_format;
6625 int aligned_height;
6626
Dave Airlie66e514c2014-04-03 07:51:54 +10006627 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6628 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006629 DRM_DEBUG_KMS("failed to alloc fb\n");
6630 return;
6631 }
6632
6633 val = I915_READ(DSPCNTR(plane));
6634
6635 if (INTEL_INFO(dev)->gen >= 4)
6636 if (val & DISPPLANE_TILED)
6637 plane_config->tiled = true;
6638
6639 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6640 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006641 crtc->base.primary->fb->pixel_format = fourcc;
6642 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006643 drm_format_plane_cpp(fourcc, 0) * 8;
6644
6645 if (INTEL_INFO(dev)->gen >= 4) {
6646 if (plane_config->tiled)
6647 offset = I915_READ(DSPTILEOFF(plane));
6648 else
6649 offset = I915_READ(DSPLINOFF(plane));
6650 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6651 } else {
6652 base = I915_READ(DSPADDR(plane));
6653 }
6654 plane_config->base = base;
6655
6656 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006657 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6658 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006659
6660 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006661 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006662
Dave Airlie66e514c2014-04-03 07:51:54 +10006663 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006664 plane_config->tiled);
6665
Fabian Frederick1267a262014-07-01 20:39:41 +02006666 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6667 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006668
6669 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006670 pipe, plane, crtc->base.primary->fb->width,
6671 crtc->base.primary->fb->height,
6672 crtc->base.primary->fb->bits_per_pixel, base,
6673 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006674 plane_config->size);
6675
6676}
6677
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006678static void chv_crtc_clock_get(struct intel_crtc *crtc,
6679 struct intel_crtc_config *pipe_config)
6680{
6681 struct drm_device *dev = crtc->base.dev;
6682 struct drm_i915_private *dev_priv = dev->dev_private;
6683 int pipe = pipe_config->cpu_transcoder;
6684 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6685 intel_clock_t clock;
6686 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6687 int refclk = 100000;
6688
6689 mutex_lock(&dev_priv->dpio_lock);
6690 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6691 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6692 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6693 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6694 mutex_unlock(&dev_priv->dpio_lock);
6695
6696 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6697 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6698 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6699 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6700 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6701
6702 chv_clock(refclk, &clock);
6703
6704 /* clock.dot is the fast clock */
6705 pipe_config->port_clock = clock.dot / 5;
6706}
6707
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006708static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6709 struct intel_crtc_config *pipe_config)
6710{
6711 struct drm_device *dev = crtc->base.dev;
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 uint32_t tmp;
6714
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006715 if (!intel_display_power_is_enabled(dev_priv,
6716 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006717 return false;
6718
Daniel Vettere143a212013-07-04 12:01:15 +02006719 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006720 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006721
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006722 tmp = I915_READ(PIPECONF(crtc->pipe));
6723 if (!(tmp & PIPECONF_ENABLE))
6724 return false;
6725
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006726 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6727 switch (tmp & PIPECONF_BPC_MASK) {
6728 case PIPECONF_6BPC:
6729 pipe_config->pipe_bpp = 18;
6730 break;
6731 case PIPECONF_8BPC:
6732 pipe_config->pipe_bpp = 24;
6733 break;
6734 case PIPECONF_10BPC:
6735 pipe_config->pipe_bpp = 30;
6736 break;
6737 default:
6738 break;
6739 }
6740 }
6741
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006742 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6743 pipe_config->limited_color_range = true;
6744
Ville Syrjälä282740f2013-09-04 18:30:03 +03006745 if (INTEL_INFO(dev)->gen < 4)
6746 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6747
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006748 intel_get_pipe_timings(crtc, pipe_config);
6749
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006750 i9xx_get_pfit_config(crtc, pipe_config);
6751
Daniel Vetter6c49f242013-06-06 12:45:25 +02006752 if (INTEL_INFO(dev)->gen >= 4) {
6753 tmp = I915_READ(DPLL_MD(crtc->pipe));
6754 pipe_config->pixel_multiplier =
6755 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6756 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006757 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006758 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6759 tmp = I915_READ(DPLL(crtc->pipe));
6760 pipe_config->pixel_multiplier =
6761 ((tmp & SDVO_MULTIPLIER_MASK)
6762 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6763 } else {
6764 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6765 * port and will be fixed up in the encoder->get_config
6766 * function. */
6767 pipe_config->pixel_multiplier = 1;
6768 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006769 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6770 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006771 /*
6772 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6773 * on 830. Filter it out here so that we don't
6774 * report errors due to that.
6775 */
6776 if (IS_I830(dev))
6777 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6778
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006779 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6780 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006781 } else {
6782 /* Mask out read-only status bits. */
6783 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6784 DPLL_PORTC_READY_MASK |
6785 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006786 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006787
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006788 if (IS_CHERRYVIEW(dev))
6789 chv_crtc_clock_get(crtc, pipe_config);
6790 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006791 vlv_crtc_clock_get(crtc, pipe_config);
6792 else
6793 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006794
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006795 return true;
6796}
6797
Paulo Zanonidde86e22012-12-01 12:04:25 -02006798static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006799{
6800 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006801 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006802 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006803 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006804 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006805 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006806 bool has_ck505 = false;
6807 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006808
6809 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006810 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006811 switch (encoder->type) {
6812 case INTEL_OUTPUT_LVDS:
6813 has_panel = true;
6814 has_lvds = true;
6815 break;
6816 case INTEL_OUTPUT_EDP:
6817 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006818 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006819 has_cpu_edp = true;
6820 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006821 default:
6822 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006823 }
6824 }
6825
Keith Packard99eb6a02011-09-26 14:29:12 -07006826 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006827 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006828 can_ssc = has_ck505;
6829 } else {
6830 has_ck505 = false;
6831 can_ssc = true;
6832 }
6833
Imre Deak2de69052013-05-08 13:14:04 +03006834 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6835 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006836
6837 /* Ironlake: try to setup display ref clock before DPLL
6838 * enabling. This is only under driver's control after
6839 * PCH B stepping, previous chipset stepping should be
6840 * ignoring this setting.
6841 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006842 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006843
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006844 /* As we must carefully and slowly disable/enable each source in turn,
6845 * compute the final state we want first and check if we need to
6846 * make any changes at all.
6847 */
6848 final = val;
6849 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006850 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006851 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006852 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006853 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6854
6855 final &= ~DREF_SSC_SOURCE_MASK;
6856 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6857 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006858
Keith Packard199e5d72011-09-22 12:01:57 -07006859 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 final |= DREF_SSC_SOURCE_ENABLE;
6861
6862 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6863 final |= DREF_SSC1_ENABLE;
6864
6865 if (has_cpu_edp) {
6866 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6867 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6868 else
6869 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6870 } else
6871 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6872 } else {
6873 final |= DREF_SSC_SOURCE_DISABLE;
6874 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6875 }
6876
6877 if (final == val)
6878 return;
6879
6880 /* Always enable nonspread source */
6881 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6882
6883 if (has_ck505)
6884 val |= DREF_NONSPREAD_CK505_ENABLE;
6885 else
6886 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6887
6888 if (has_panel) {
6889 val &= ~DREF_SSC_SOURCE_MASK;
6890 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006891
Keith Packard199e5d72011-09-22 12:01:57 -07006892 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006893 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006894 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006895 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006896 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006897 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006898
6899 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006900 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006901 POSTING_READ(PCH_DREF_CONTROL);
6902 udelay(200);
6903
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006904 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006905
6906 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006907 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006908 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006909 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006910 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006911 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006912 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006913 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006914 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006915
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006916 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006917 POSTING_READ(PCH_DREF_CONTROL);
6918 udelay(200);
6919 } else {
6920 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6921
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006922 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006923
6924 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006925 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006926
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006927 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006928 POSTING_READ(PCH_DREF_CONTROL);
6929 udelay(200);
6930
6931 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006932 val &= ~DREF_SSC_SOURCE_MASK;
6933 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006934
6935 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006936 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006937
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006938 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006939 POSTING_READ(PCH_DREF_CONTROL);
6940 udelay(200);
6941 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006942
6943 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006944}
6945
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006946static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006947{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006948 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006949
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006950 tmp = I915_READ(SOUTH_CHICKEN2);
6951 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6952 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006953
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006954 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6955 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6956 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006958 tmp = I915_READ(SOUTH_CHICKEN2);
6959 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6960 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006962 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6963 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6964 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006965}
6966
6967/* WaMPhyProgramming:hsw */
6968static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6969{
6970 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006971
6972 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6973 tmp &= ~(0xFF << 24);
6974 tmp |= (0x12 << 24);
6975 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6976
Paulo Zanonidde86e22012-12-01 12:04:25 -02006977 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6978 tmp |= (1 << 11);
6979 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6980
6981 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6982 tmp |= (1 << 11);
6983 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6984
Paulo Zanonidde86e22012-12-01 12:04:25 -02006985 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6986 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6987 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6988
6989 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6990 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6991 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6992
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006993 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6994 tmp &= ~(7 << 13);
6995 tmp |= (5 << 13);
6996 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006997
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006998 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6999 tmp &= ~(7 << 13);
7000 tmp |= (5 << 13);
7001 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007002
7003 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7004 tmp &= ~0xFF;
7005 tmp |= 0x1C;
7006 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7007
7008 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7009 tmp &= ~0xFF;
7010 tmp |= 0x1C;
7011 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7012
7013 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7014 tmp &= ~(0xFF << 16);
7015 tmp |= (0x1C << 16);
7016 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7017
7018 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7019 tmp &= ~(0xFF << 16);
7020 tmp |= (0x1C << 16);
7021 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7022
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007023 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7024 tmp |= (1 << 27);
7025 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007026
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007027 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7028 tmp |= (1 << 27);
7029 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007030
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007031 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7032 tmp &= ~(0xF << 28);
7033 tmp |= (4 << 28);
7034 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007035
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007036 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7037 tmp &= ~(0xF << 28);
7038 tmp |= (4 << 28);
7039 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007040}
7041
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007042/* Implements 3 different sequences from BSpec chapter "Display iCLK
7043 * Programming" based on the parameters passed:
7044 * - Sequence to enable CLKOUT_DP
7045 * - Sequence to enable CLKOUT_DP without spread
7046 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7047 */
7048static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7049 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007050{
7051 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007052 uint32_t reg, tmp;
7053
7054 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7055 with_spread = true;
7056 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7057 with_fdi, "LP PCH doesn't have FDI\n"))
7058 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007059
7060 mutex_lock(&dev_priv->dpio_lock);
7061
7062 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7063 tmp &= ~SBI_SSCCTL_DISABLE;
7064 tmp |= SBI_SSCCTL_PATHALT;
7065 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7066
7067 udelay(24);
7068
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007069 if (with_spread) {
7070 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7071 tmp &= ~SBI_SSCCTL_PATHALT;
7072 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007073
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007074 if (with_fdi) {
7075 lpt_reset_fdi_mphy(dev_priv);
7076 lpt_program_fdi_mphy(dev_priv);
7077 }
7078 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007079
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007080 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7081 SBI_GEN0 : SBI_DBUFF0;
7082 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7083 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7084 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007085
7086 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007087}
7088
Paulo Zanoni47701c32013-07-23 11:19:25 -03007089/* Sequence to disable CLKOUT_DP */
7090static void lpt_disable_clkout_dp(struct drm_device *dev)
7091{
7092 struct drm_i915_private *dev_priv = dev->dev_private;
7093 uint32_t reg, tmp;
7094
7095 mutex_lock(&dev_priv->dpio_lock);
7096
7097 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7098 SBI_GEN0 : SBI_DBUFF0;
7099 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7100 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7101 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7102
7103 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7104 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7105 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7106 tmp |= SBI_SSCCTL_PATHALT;
7107 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7108 udelay(32);
7109 }
7110 tmp |= SBI_SSCCTL_DISABLE;
7111 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7112 }
7113
7114 mutex_unlock(&dev_priv->dpio_lock);
7115}
7116
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007117static void lpt_init_pch_refclk(struct drm_device *dev)
7118{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007119 struct intel_encoder *encoder;
7120 bool has_vga = false;
7121
Damien Lespiaub2784e12014-08-05 11:29:37 +01007122 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007123 switch (encoder->type) {
7124 case INTEL_OUTPUT_ANALOG:
7125 has_vga = true;
7126 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007127 default:
7128 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007129 }
7130 }
7131
Paulo Zanoni47701c32013-07-23 11:19:25 -03007132 if (has_vga)
7133 lpt_enable_clkout_dp(dev, true, true);
7134 else
7135 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007136}
7137
Paulo Zanonidde86e22012-12-01 12:04:25 -02007138/*
7139 * Initialize reference clocks when the driver loads
7140 */
7141void intel_init_pch_refclk(struct drm_device *dev)
7142{
7143 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7144 ironlake_init_pch_refclk(dev);
7145 else if (HAS_PCH_LPT(dev))
7146 lpt_init_pch_refclk(dev);
7147}
7148
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007149static int ironlake_get_refclk(struct drm_crtc *crtc)
7150{
7151 struct drm_device *dev = crtc->dev;
7152 struct drm_i915_private *dev_priv = dev->dev_private;
7153 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007154 int num_connectors = 0;
7155 bool is_lvds = false;
7156
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007157 for_each_intel_encoder(dev, encoder) {
7158 if (encoder->new_crtc != to_intel_crtc(crtc))
7159 continue;
7160
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007161 switch (encoder->type) {
7162 case INTEL_OUTPUT_LVDS:
7163 is_lvds = true;
7164 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007165 default:
7166 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007167 }
7168 num_connectors++;
7169 }
7170
7171 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007172 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007173 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007174 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007175 }
7176
7177 return 120000;
7178}
7179
Daniel Vetter6ff93602013-04-19 11:24:36 +02007180static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007181{
7182 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7184 int pipe = intel_crtc->pipe;
7185 uint32_t val;
7186
Daniel Vetter78114072013-06-13 00:54:57 +02007187 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007188
Daniel Vetter965e0c42013-03-27 00:44:57 +01007189 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007190 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007191 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007192 break;
7193 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007194 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007195 break;
7196 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007197 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007198 break;
7199 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007200 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007201 break;
7202 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007203 /* Case prevented by intel_choose_pipe_bpp_dither. */
7204 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007205 }
7206
Daniel Vetterd8b32242013-04-25 17:54:44 +02007207 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007208 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7209
Daniel Vetter6ff93602013-04-19 11:24:36 +02007210 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007211 val |= PIPECONF_INTERLACED_ILK;
7212 else
7213 val |= PIPECONF_PROGRESSIVE;
7214
Daniel Vetter50f3b012013-03-27 00:44:56 +01007215 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007216 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007217
Paulo Zanonic8203562012-09-12 10:06:29 -03007218 I915_WRITE(PIPECONF(pipe), val);
7219 POSTING_READ(PIPECONF(pipe));
7220}
7221
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007222/*
7223 * Set up the pipe CSC unit.
7224 *
7225 * Currently only full range RGB to limited range RGB conversion
7226 * is supported, but eventually this should handle various
7227 * RGB<->YCbCr scenarios as well.
7228 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007229static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007230{
7231 struct drm_device *dev = crtc->dev;
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7234 int pipe = intel_crtc->pipe;
7235 uint16_t coeff = 0x7800; /* 1.0 */
7236
7237 /*
7238 * TODO: Check what kind of values actually come out of the pipe
7239 * with these coeff/postoff values and adjust to get the best
7240 * accuracy. Perhaps we even need to take the bpc value into
7241 * consideration.
7242 */
7243
Daniel Vetter50f3b012013-03-27 00:44:56 +01007244 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007245 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7246
7247 /*
7248 * GY/GU and RY/RU should be the other way around according
7249 * to BSpec, but reality doesn't agree. Just set them up in
7250 * a way that results in the correct picture.
7251 */
7252 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7253 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7254
7255 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7256 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7257
7258 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7259 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7260
7261 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7262 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7263 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7264
7265 if (INTEL_INFO(dev)->gen > 6) {
7266 uint16_t postoff = 0;
7267
Daniel Vetter50f3b012013-03-27 00:44:56 +01007268 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007269 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007270
7271 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7272 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7273 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7274
7275 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7276 } else {
7277 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7278
Daniel Vetter50f3b012013-03-27 00:44:56 +01007279 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007280 mode |= CSC_BLACK_SCREEN_OFFSET;
7281
7282 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7283 }
7284}
7285
Daniel Vetter6ff93602013-04-19 11:24:36 +02007286static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007287{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007288 struct drm_device *dev = crtc->dev;
7289 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007291 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007292 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007293 uint32_t val;
7294
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007295 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007296
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007297 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007298 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7299
Daniel Vetter6ff93602013-04-19 11:24:36 +02007300 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007301 val |= PIPECONF_INTERLACED_ILK;
7302 else
7303 val |= PIPECONF_PROGRESSIVE;
7304
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007305 I915_WRITE(PIPECONF(cpu_transcoder), val);
7306 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007307
7308 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7309 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007310
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307311 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007312 val = 0;
7313
7314 switch (intel_crtc->config.pipe_bpp) {
7315 case 18:
7316 val |= PIPEMISC_DITHER_6_BPC;
7317 break;
7318 case 24:
7319 val |= PIPEMISC_DITHER_8_BPC;
7320 break;
7321 case 30:
7322 val |= PIPEMISC_DITHER_10_BPC;
7323 break;
7324 case 36:
7325 val |= PIPEMISC_DITHER_12_BPC;
7326 break;
7327 default:
7328 /* Case prevented by pipe_config_set_bpp. */
7329 BUG();
7330 }
7331
7332 if (intel_crtc->config.dither)
7333 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7334
7335 I915_WRITE(PIPEMISC(pipe), val);
7336 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007337}
7338
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007339static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007340 intel_clock_t *clock,
7341 bool *has_reduced_clock,
7342 intel_clock_t *reduced_clock)
7343{
7344 struct drm_device *dev = crtc->dev;
7345 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007347 int refclk;
7348 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007349 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007350
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007351 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007352
7353 refclk = ironlake_get_refclk(crtc);
7354
7355 /*
7356 * Returns a set of divisors for the desired target clock with the given
7357 * refclk, or FALSE. The returned values represent the clock equation:
7358 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7359 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007360 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007361 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007362 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007363 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007364 if (!ret)
7365 return false;
7366
7367 if (is_lvds && dev_priv->lvds_downclock_avail) {
7368 /*
7369 * Ensure we match the reduced clock's P to the target clock.
7370 * If the clocks don't match, we can't switch the display clock
7371 * by using the FP0/FP1. In such case we will disable the LVDS
7372 * downclock feature.
7373 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007374 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007375 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007376 dev_priv->lvds_downclock,
7377 refclk, clock,
7378 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007379 }
7380
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007381 return true;
7382}
7383
Paulo Zanonid4b19312012-11-29 11:29:32 -02007384int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7385{
7386 /*
7387 * Account for spread spectrum to avoid
7388 * oversubscribing the link. Max center spread
7389 * is 2.5%; use 5% for safety's sake.
7390 */
7391 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007392 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007393}
7394
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007395static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007396{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007397 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007398}
7399
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007400static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007401 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007402 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007403{
7404 struct drm_crtc *crtc = &intel_crtc->base;
7405 struct drm_device *dev = crtc->dev;
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 struct intel_encoder *intel_encoder;
7408 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007409 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007410 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007411
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007412 for_each_intel_encoder(dev, intel_encoder) {
7413 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7414 continue;
7415
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007416 switch (intel_encoder->type) {
7417 case INTEL_OUTPUT_LVDS:
7418 is_lvds = true;
7419 break;
7420 case INTEL_OUTPUT_SDVO:
7421 case INTEL_OUTPUT_HDMI:
7422 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007423 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007424 default:
7425 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007426 }
7427
7428 num_connectors++;
7429 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007430
Chris Wilsonc1858122010-12-03 21:35:48 +00007431 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007432 factor = 21;
7433 if (is_lvds) {
7434 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007435 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007436 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007437 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007438 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007439 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007440
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007441 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007442 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007443
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007444 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7445 *fp2 |= FP_CB_TUNE;
7446
Chris Wilson5eddb702010-09-11 13:48:45 +01007447 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007448
Eric Anholta07d6782011-03-30 13:01:08 -07007449 if (is_lvds)
7450 dpll |= DPLLB_MODE_LVDS;
7451 else
7452 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007453
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007454 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007455 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007456
7457 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007458 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007459 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007460 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007461
Eric Anholta07d6782011-03-30 13:01:08 -07007462 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007463 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007464 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007465 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007466
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007467 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007468 case 5:
7469 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7470 break;
7471 case 7:
7472 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7473 break;
7474 case 10:
7475 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7476 break;
7477 case 14:
7478 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7479 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007480 }
7481
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007482 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007483 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007484 else
7485 dpll |= PLL_REF_INPUT_DREFCLK;
7486
Daniel Vetter959e16d2013-06-05 13:34:21 +02007487 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007488}
7489
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007490static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007491{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007493 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007494 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007495 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007496 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007497 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007498
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007499 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007500
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007501 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7502 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7503
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007504 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007505 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007506 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007507 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7508 return -EINVAL;
7509 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007510 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007511 if (!crtc->new_config->clock_set) {
7512 crtc->new_config->dpll.n = clock.n;
7513 crtc->new_config->dpll.m1 = clock.m1;
7514 crtc->new_config->dpll.m2 = clock.m2;
7515 crtc->new_config->dpll.p1 = clock.p1;
7516 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007518
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007519 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007520 if (crtc->new_config->has_pch_encoder) {
7521 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007522 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007523 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007524
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007525 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007526 &fp, &reduced_clock,
7527 has_reduced_clock ? &fp2 : NULL);
7528
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007529 crtc->new_config->dpll_hw_state.dpll = dpll;
7530 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007531 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007532 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007533 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007534 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007535
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007536 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007537 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007538 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007539 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007540 return -EINVAL;
7541 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007542 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007543
Jani Nikulad330a952014-01-21 11:24:25 +02007544 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007545 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007546 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007547 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007548
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007549 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007550}
7551
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007552static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7553 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007554{
7555 struct drm_device *dev = crtc->base.dev;
7556 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007557 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007558
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007559 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7560 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7561 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7562 & ~TU_SIZE_MASK;
7563 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7564 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7565 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7566}
7567
7568static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7569 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007570 struct intel_link_m_n *m_n,
7571 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007572{
7573 struct drm_device *dev = crtc->base.dev;
7574 struct drm_i915_private *dev_priv = dev->dev_private;
7575 enum pipe pipe = crtc->pipe;
7576
7577 if (INTEL_INFO(dev)->gen >= 5) {
7578 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7579 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7580 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7581 & ~TU_SIZE_MASK;
7582 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7583 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7584 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007585 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7586 * gen < 8) and if DRRS is supported (to make sure the
7587 * registers are not unnecessarily read).
7588 */
7589 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7590 crtc->config.has_drrs) {
7591 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7592 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7593 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7594 & ~TU_SIZE_MASK;
7595 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7596 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7597 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7598 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007599 } else {
7600 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7601 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7602 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7603 & ~TU_SIZE_MASK;
7604 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7605 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7606 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7607 }
7608}
7609
7610void intel_dp_get_m_n(struct intel_crtc *crtc,
7611 struct intel_crtc_config *pipe_config)
7612{
7613 if (crtc->config.has_pch_encoder)
7614 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7615 else
7616 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007617 &pipe_config->dp_m_n,
7618 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007619}
7620
Daniel Vetter72419202013-04-04 13:28:53 +02007621static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7622 struct intel_crtc_config *pipe_config)
7623{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007624 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007625 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007626}
7627
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007628static void skylake_get_pfit_config(struct intel_crtc *crtc,
7629 struct intel_crtc_config *pipe_config)
7630{
7631 struct drm_device *dev = crtc->base.dev;
7632 struct drm_i915_private *dev_priv = dev->dev_private;
7633 uint32_t tmp;
7634
7635 tmp = I915_READ(PS_CTL(crtc->pipe));
7636
7637 if (tmp & PS_ENABLE) {
7638 pipe_config->pch_pfit.enabled = true;
7639 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7640 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7641 }
7642}
7643
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007644static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7645 struct intel_crtc_config *pipe_config)
7646{
7647 struct drm_device *dev = crtc->base.dev;
7648 struct drm_i915_private *dev_priv = dev->dev_private;
7649 uint32_t tmp;
7650
7651 tmp = I915_READ(PF_CTL(crtc->pipe));
7652
7653 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007654 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007655 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7656 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007657
7658 /* We currently do not free assignements of panel fitters on
7659 * ivb/hsw (since we don't use the higher upscaling modes which
7660 * differentiates them) so just WARN about this case for now. */
7661 if (IS_GEN7(dev)) {
7662 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7663 PF_PIPE_SEL_IVB(crtc->pipe));
7664 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007665 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007666}
7667
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007668static void ironlake_get_plane_config(struct intel_crtc *crtc,
7669 struct intel_plane_config *plane_config)
7670{
7671 struct drm_device *dev = crtc->base.dev;
7672 struct drm_i915_private *dev_priv = dev->dev_private;
7673 u32 val, base, offset;
7674 int pipe = crtc->pipe, plane = crtc->plane;
7675 int fourcc, pixel_format;
7676 int aligned_height;
7677
Dave Airlie66e514c2014-04-03 07:51:54 +10007678 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7679 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007680 DRM_DEBUG_KMS("failed to alloc fb\n");
7681 return;
7682 }
7683
7684 val = I915_READ(DSPCNTR(plane));
7685
7686 if (INTEL_INFO(dev)->gen >= 4)
7687 if (val & DISPPLANE_TILED)
7688 plane_config->tiled = true;
7689
7690 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7691 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007692 crtc->base.primary->fb->pixel_format = fourcc;
7693 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007694 drm_format_plane_cpp(fourcc, 0) * 8;
7695
7696 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7697 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7698 offset = I915_READ(DSPOFFSET(plane));
7699 } else {
7700 if (plane_config->tiled)
7701 offset = I915_READ(DSPTILEOFF(plane));
7702 else
7703 offset = I915_READ(DSPLINOFF(plane));
7704 }
7705 plane_config->base = base;
7706
7707 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007708 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7709 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007710
7711 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007712 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007713
Dave Airlie66e514c2014-04-03 07:51:54 +10007714 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007715 plane_config->tiled);
7716
Fabian Frederick1267a262014-07-01 20:39:41 +02007717 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7718 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007719
7720 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007721 pipe, plane, crtc->base.primary->fb->width,
7722 crtc->base.primary->fb->height,
7723 crtc->base.primary->fb->bits_per_pixel, base,
7724 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007725 plane_config->size);
7726}
7727
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007728static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7729 struct intel_crtc_config *pipe_config)
7730{
7731 struct drm_device *dev = crtc->base.dev;
7732 struct drm_i915_private *dev_priv = dev->dev_private;
7733 uint32_t tmp;
7734
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007735 if (!intel_display_power_is_enabled(dev_priv,
7736 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007737 return false;
7738
Daniel Vettere143a212013-07-04 12:01:15 +02007739 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007740 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007741
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007742 tmp = I915_READ(PIPECONF(crtc->pipe));
7743 if (!(tmp & PIPECONF_ENABLE))
7744 return false;
7745
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007746 switch (tmp & PIPECONF_BPC_MASK) {
7747 case PIPECONF_6BPC:
7748 pipe_config->pipe_bpp = 18;
7749 break;
7750 case PIPECONF_8BPC:
7751 pipe_config->pipe_bpp = 24;
7752 break;
7753 case PIPECONF_10BPC:
7754 pipe_config->pipe_bpp = 30;
7755 break;
7756 case PIPECONF_12BPC:
7757 pipe_config->pipe_bpp = 36;
7758 break;
7759 default:
7760 break;
7761 }
7762
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007763 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7764 pipe_config->limited_color_range = true;
7765
Daniel Vetterab9412b2013-05-03 11:49:46 +02007766 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007767 struct intel_shared_dpll *pll;
7768
Daniel Vetter88adfff2013-03-28 10:42:01 +01007769 pipe_config->has_pch_encoder = true;
7770
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007771 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7772 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7773 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007774
7775 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007776
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007777 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007778 pipe_config->shared_dpll =
7779 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007780 } else {
7781 tmp = I915_READ(PCH_DPLL_SEL);
7782 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7783 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7784 else
7785 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7786 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007787
7788 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7789
7790 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7791 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007792
7793 tmp = pipe_config->dpll_hw_state.dpll;
7794 pipe_config->pixel_multiplier =
7795 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7796 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007797
7798 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007799 } else {
7800 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007801 }
7802
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007803 intel_get_pipe_timings(crtc, pipe_config);
7804
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007805 ironlake_get_pfit_config(crtc, pipe_config);
7806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007807 return true;
7808}
7809
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007810static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7811{
7812 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007813 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007815 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007816 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007817 pipe_name(crtc->pipe));
7818
7819 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007820 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7821 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7822 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007823 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7824 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7825 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007826 if (IS_HASWELL(dev))
7827 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7828 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007829 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7830 "PCH PWM1 enabled\n");
7831 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7832 "Utility pin enabled\n");
7833 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7834
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007835 /*
7836 * In theory we can still leave IRQs enabled, as long as only the HPD
7837 * interrupts remain enabled. We used to check for that, but since it's
7838 * gen-specific and since we only disable LCPLL after we fully disable
7839 * the interrupts, the check below should be enough.
7840 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007841 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007842}
7843
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007844static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7845{
7846 struct drm_device *dev = dev_priv->dev;
7847
7848 if (IS_HASWELL(dev))
7849 return I915_READ(D_COMP_HSW);
7850 else
7851 return I915_READ(D_COMP_BDW);
7852}
7853
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007854static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7855{
7856 struct drm_device *dev = dev_priv->dev;
7857
7858 if (IS_HASWELL(dev)) {
7859 mutex_lock(&dev_priv->rps.hw_lock);
7860 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7861 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007862 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007863 mutex_unlock(&dev_priv->rps.hw_lock);
7864 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007865 I915_WRITE(D_COMP_BDW, val);
7866 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007867 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007868}
7869
7870/*
7871 * This function implements pieces of two sequences from BSpec:
7872 * - Sequence for display software to disable LCPLL
7873 * - Sequence for display software to allow package C8+
7874 * The steps implemented here are just the steps that actually touch the LCPLL
7875 * register. Callers should take care of disabling all the display engine
7876 * functions, doing the mode unset, fixing interrupts, etc.
7877 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007878static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7879 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007880{
7881 uint32_t val;
7882
7883 assert_can_disable_lcpll(dev_priv);
7884
7885 val = I915_READ(LCPLL_CTL);
7886
7887 if (switch_to_fclk) {
7888 val |= LCPLL_CD_SOURCE_FCLK;
7889 I915_WRITE(LCPLL_CTL, val);
7890
7891 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7892 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7893 DRM_ERROR("Switching to FCLK failed\n");
7894
7895 val = I915_READ(LCPLL_CTL);
7896 }
7897
7898 val |= LCPLL_PLL_DISABLE;
7899 I915_WRITE(LCPLL_CTL, val);
7900 POSTING_READ(LCPLL_CTL);
7901
7902 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7903 DRM_ERROR("LCPLL still locked\n");
7904
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007905 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007906 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007907 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007908 ndelay(100);
7909
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007910 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7911 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007912 DRM_ERROR("D_COMP RCOMP still in progress\n");
7913
7914 if (allow_power_down) {
7915 val = I915_READ(LCPLL_CTL);
7916 val |= LCPLL_POWER_DOWN_ALLOW;
7917 I915_WRITE(LCPLL_CTL, val);
7918 POSTING_READ(LCPLL_CTL);
7919 }
7920}
7921
7922/*
7923 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7924 * source.
7925 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007926static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007927{
7928 uint32_t val;
7929
7930 val = I915_READ(LCPLL_CTL);
7931
7932 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7933 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7934 return;
7935
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007936 /*
7937 * Make sure we're not on PC8 state before disabling PC8, otherwise
7938 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7939 *
7940 * The other problem is that hsw_restore_lcpll() is called as part of
7941 * the runtime PM resume sequence, so we can't just call
7942 * gen6_gt_force_wake_get() because that function calls
7943 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7944 * while we are on the resume sequence. So to solve this problem we have
7945 * to call special forcewake code that doesn't touch runtime PM and
7946 * doesn't enable the forcewake delayed work.
7947 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007948 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007949 if (dev_priv->uncore.forcewake_count++ == 0)
7950 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007951 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007952
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007953 if (val & LCPLL_POWER_DOWN_ALLOW) {
7954 val &= ~LCPLL_POWER_DOWN_ALLOW;
7955 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007956 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007957 }
7958
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007959 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007960 val |= D_COMP_COMP_FORCE;
7961 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007962 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007963
7964 val = I915_READ(LCPLL_CTL);
7965 val &= ~LCPLL_PLL_DISABLE;
7966 I915_WRITE(LCPLL_CTL, val);
7967
7968 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7969 DRM_ERROR("LCPLL not locked yet\n");
7970
7971 if (val & LCPLL_CD_SOURCE_FCLK) {
7972 val = I915_READ(LCPLL_CTL);
7973 val &= ~LCPLL_CD_SOURCE_FCLK;
7974 I915_WRITE(LCPLL_CTL, val);
7975
7976 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7977 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7978 DRM_ERROR("Switching back to LCPLL failed\n");
7979 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007980
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007981 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007982 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007983 if (--dev_priv->uncore.forcewake_count == 0)
7984 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007985 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007986}
7987
Paulo Zanoni765dab62014-03-07 20:08:18 -03007988/*
7989 * Package states C8 and deeper are really deep PC states that can only be
7990 * reached when all the devices on the system allow it, so even if the graphics
7991 * device allows PC8+, it doesn't mean the system will actually get to these
7992 * states. Our driver only allows PC8+ when going into runtime PM.
7993 *
7994 * The requirements for PC8+ are that all the outputs are disabled, the power
7995 * well is disabled and most interrupts are disabled, and these are also
7996 * requirements for runtime PM. When these conditions are met, we manually do
7997 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7998 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7999 * hang the machine.
8000 *
8001 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8002 * the state of some registers, so when we come back from PC8+ we need to
8003 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8004 * need to take care of the registers kept by RC6. Notice that this happens even
8005 * if we don't put the device in PCI D3 state (which is what currently happens
8006 * because of the runtime PM support).
8007 *
8008 * For more, read "Display Sequences for Package C8" on the hardware
8009 * documentation.
8010 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008011void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008012{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008013 struct drm_device *dev = dev_priv->dev;
8014 uint32_t val;
8015
Paulo Zanonic67a4702013-08-19 13:18:09 -03008016 DRM_DEBUG_KMS("Enabling package C8+\n");
8017
Paulo Zanonic67a4702013-08-19 13:18:09 -03008018 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8019 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8020 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8021 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8022 }
8023
8024 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008025 hsw_disable_lcpll(dev_priv, true, true);
8026}
8027
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008028void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008029{
8030 struct drm_device *dev = dev_priv->dev;
8031 uint32_t val;
8032
Paulo Zanonic67a4702013-08-19 13:18:09 -03008033 DRM_DEBUG_KMS("Disabling package C8+\n");
8034
8035 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008036 lpt_init_pch_refclk(dev);
8037
8038 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8039 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8040 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8041 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8042 }
8043
8044 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008045}
8046
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02008047static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008048{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008049 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008050 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008051
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008052 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008053
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008054 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008055}
8056
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008057static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8058 enum port port,
8059 struct intel_crtc_config *pipe_config)
8060{
8061 u32 temp;
8062
8063 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8064 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8065
8066 switch (pipe_config->ddi_pll_sel) {
8067 case SKL_DPLL1:
8068 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8069 break;
8070 case SKL_DPLL2:
8071 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8072 break;
8073 case SKL_DPLL3:
8074 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8075 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008076 }
8077}
8078
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008079static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8080 enum port port,
8081 struct intel_crtc_config *pipe_config)
8082{
8083 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8084
8085 switch (pipe_config->ddi_pll_sel) {
8086 case PORT_CLK_SEL_WRPLL1:
8087 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8088 break;
8089 case PORT_CLK_SEL_WRPLL2:
8090 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8091 break;
8092 }
8093}
8094
Daniel Vetter26804af2014-06-25 22:01:55 +03008095static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8096 struct intel_crtc_config *pipe_config)
8097{
8098 struct drm_device *dev = crtc->base.dev;
8099 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008100 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008101 enum port port;
8102 uint32_t tmp;
8103
8104 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8105
8106 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8107
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008108 if (IS_SKYLAKE(dev))
8109 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8110 else
8111 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008112
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008113 if (pipe_config->shared_dpll >= 0) {
8114 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8115
8116 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8117 &pipe_config->dpll_hw_state));
8118 }
8119
Daniel Vetter26804af2014-06-25 22:01:55 +03008120 /*
8121 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8122 * DDI E. So just check whether this pipe is wired to DDI E and whether
8123 * the PCH transcoder is on.
8124 */
Damien Lespiauca370452013-12-03 13:56:24 +00008125 if (INTEL_INFO(dev)->gen < 9 &&
8126 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008127 pipe_config->has_pch_encoder = true;
8128
8129 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8130 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8131 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8132
8133 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8134 }
8135}
8136
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008137static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8138 struct intel_crtc_config *pipe_config)
8139{
8140 struct drm_device *dev = crtc->base.dev;
8141 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008142 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008143 uint32_t tmp;
8144
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008145 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008146 POWER_DOMAIN_PIPE(crtc->pipe)))
8147 return false;
8148
Daniel Vettere143a212013-07-04 12:01:15 +02008149 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008150 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8151
Daniel Vettereccb1402013-05-22 00:50:22 +02008152 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8153 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8154 enum pipe trans_edp_pipe;
8155 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8156 default:
8157 WARN(1, "unknown pipe linked to edp transcoder\n");
8158 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8159 case TRANS_DDI_EDP_INPUT_A_ON:
8160 trans_edp_pipe = PIPE_A;
8161 break;
8162 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8163 trans_edp_pipe = PIPE_B;
8164 break;
8165 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8166 trans_edp_pipe = PIPE_C;
8167 break;
8168 }
8169
8170 if (trans_edp_pipe == crtc->pipe)
8171 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8172 }
8173
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008174 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008175 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008176 return false;
8177
Daniel Vettereccb1402013-05-22 00:50:22 +02008178 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008179 if (!(tmp & PIPECONF_ENABLE))
8180 return false;
8181
Daniel Vetter26804af2014-06-25 22:01:55 +03008182 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008183
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008184 intel_get_pipe_timings(crtc, pipe_config);
8185
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008186 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008187 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8188 if (IS_SKYLAKE(dev))
8189 skylake_get_pfit_config(crtc, pipe_config);
8190 else
8191 ironlake_get_pfit_config(crtc, pipe_config);
8192 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008193
Jesse Barnese59150d2014-01-07 13:30:45 -08008194 if (IS_HASWELL(dev))
8195 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8196 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008197
Clint Taylorebb69c92014-09-30 10:30:22 -07008198 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8199 pipe_config->pixel_multiplier =
8200 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8201 } else {
8202 pipe_config->pixel_multiplier = 1;
8203 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008204
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008205 return true;
8206}
8207
Chris Wilson560b85b2010-08-07 11:01:38 +01008208static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8209{
8210 struct drm_device *dev = crtc->dev;
8211 struct drm_i915_private *dev_priv = dev->dev_private;
8212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008213 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008214
Ville Syrjälädc41c152014-08-13 11:57:05 +03008215 if (base) {
8216 unsigned int width = intel_crtc->cursor_width;
8217 unsigned int height = intel_crtc->cursor_height;
8218 unsigned int stride = roundup_pow_of_two(width) * 4;
8219
8220 switch (stride) {
8221 default:
8222 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8223 width, stride);
8224 stride = 256;
8225 /* fallthrough */
8226 case 256:
8227 case 512:
8228 case 1024:
8229 case 2048:
8230 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008231 }
8232
Ville Syrjälädc41c152014-08-13 11:57:05 +03008233 cntl |= CURSOR_ENABLE |
8234 CURSOR_GAMMA_ENABLE |
8235 CURSOR_FORMAT_ARGB |
8236 CURSOR_STRIDE(stride);
8237
8238 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008239 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008240
Ville Syrjälädc41c152014-08-13 11:57:05 +03008241 if (intel_crtc->cursor_cntl != 0 &&
8242 (intel_crtc->cursor_base != base ||
8243 intel_crtc->cursor_size != size ||
8244 intel_crtc->cursor_cntl != cntl)) {
8245 /* On these chipsets we can only modify the base/size/stride
8246 * whilst the cursor is disabled.
8247 */
8248 I915_WRITE(_CURACNTR, 0);
8249 POSTING_READ(_CURACNTR);
8250 intel_crtc->cursor_cntl = 0;
8251 }
8252
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008253 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008254 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008255 intel_crtc->cursor_base = base;
8256 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008257
8258 if (intel_crtc->cursor_size != size) {
8259 I915_WRITE(CURSIZE, size);
8260 intel_crtc->cursor_size = size;
8261 }
8262
Chris Wilson4b0e3332014-05-30 16:35:26 +03008263 if (intel_crtc->cursor_cntl != cntl) {
8264 I915_WRITE(_CURACNTR, cntl);
8265 POSTING_READ(_CURACNTR);
8266 intel_crtc->cursor_cntl = cntl;
8267 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008268}
8269
8270static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8271{
8272 struct drm_device *dev = crtc->dev;
8273 struct drm_i915_private *dev_priv = dev->dev_private;
8274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8275 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008276 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008277
Chris Wilson4b0e3332014-05-30 16:35:26 +03008278 cntl = 0;
8279 if (base) {
8280 cntl = MCURSOR_GAMMA_ENABLE;
8281 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308282 case 64:
8283 cntl |= CURSOR_MODE_64_ARGB_AX;
8284 break;
8285 case 128:
8286 cntl |= CURSOR_MODE_128_ARGB_AX;
8287 break;
8288 case 256:
8289 cntl |= CURSOR_MODE_256_ARGB_AX;
8290 break;
8291 default:
8292 WARN_ON(1);
8293 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008294 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008295 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008296
8297 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8298 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008299 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008300
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008301 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8302 cntl |= CURSOR_ROTATE_180;
8303
Chris Wilson4b0e3332014-05-30 16:35:26 +03008304 if (intel_crtc->cursor_cntl != cntl) {
8305 I915_WRITE(CURCNTR(pipe), cntl);
8306 POSTING_READ(CURCNTR(pipe));
8307 intel_crtc->cursor_cntl = cntl;
8308 }
8309
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008310 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008311 I915_WRITE(CURBASE(pipe), base);
8312 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008313
8314 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008315}
8316
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008317/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008318static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8319 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008320{
8321 struct drm_device *dev = crtc->dev;
8322 struct drm_i915_private *dev_priv = dev->dev_private;
8323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8324 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008325 int x = crtc->cursor_x;
8326 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008327 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008328
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008329 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008330 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008331
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008332 if (x >= intel_crtc->config.pipe_src_w)
8333 base = 0;
8334
8335 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008336 base = 0;
8337
8338 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008339 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008340 base = 0;
8341
8342 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8343 x = -x;
8344 }
8345 pos |= x << CURSOR_X_SHIFT;
8346
8347 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008348 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008349 base = 0;
8350
8351 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8352 y = -y;
8353 }
8354 pos |= y << CURSOR_Y_SHIFT;
8355
Chris Wilson4b0e3332014-05-30 16:35:26 +03008356 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008357 return;
8358
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008359 I915_WRITE(CURPOS(pipe), pos);
8360
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008361 /* ILK+ do this automagically */
8362 if (HAS_GMCH_DISPLAY(dev) &&
8363 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8364 base += (intel_crtc->cursor_height *
8365 intel_crtc->cursor_width - 1) * 4;
8366 }
8367
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008368 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008369 i845_update_cursor(crtc, base);
8370 else
8371 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008372}
8373
Ville Syrjälädc41c152014-08-13 11:57:05 +03008374static bool cursor_size_ok(struct drm_device *dev,
8375 uint32_t width, uint32_t height)
8376{
8377 if (width == 0 || height == 0)
8378 return false;
8379
8380 /*
8381 * 845g/865g are special in that they are only limited by
8382 * the width of their cursors, the height is arbitrary up to
8383 * the precision of the register. Everything else requires
8384 * square cursors, limited to a few power-of-two sizes.
8385 */
8386 if (IS_845G(dev) || IS_I865G(dev)) {
8387 if ((width & 63) != 0)
8388 return false;
8389
8390 if (width > (IS_845G(dev) ? 64 : 512))
8391 return false;
8392
8393 if (height > 1023)
8394 return false;
8395 } else {
8396 switch (width | height) {
8397 case 256:
8398 case 128:
8399 if (IS_GEN2(dev))
8400 return false;
8401 case 64:
8402 break;
8403 default:
8404 return false;
8405 }
8406 }
8407
8408 return true;
8409}
8410
Matt Ropere3287952014-06-10 08:28:12 -07008411static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8412 struct drm_i915_gem_object *obj,
8413 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008414{
8415 struct drm_device *dev = crtc->dev;
Chris Wilson5c6c6002014-09-06 10:28:27 +01008416 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008418 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008419 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008420 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008421 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008422
Jesse Barnes79e53942008-11-07 14:24:08 -08008423 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008424 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008425 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008426 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008427 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008428 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 }
8430
Dave Airlie71acb5e2008-12-30 20:31:46 +10008431 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008432 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008433 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008434 unsigned alignment;
8435
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008436 /*
8437 * Global gtt pte registers are special registers which actually
8438 * forward writes to a chunk of system memory. Which means that
8439 * there is no risk that the register values disappear as soon
8440 * as we call intel_runtime_pm_put(), so it is correct to wrap
8441 * only the pin/unpin/fence and not more.
8442 */
8443 intel_runtime_pm_get(dev_priv);
8444
Chris Wilson693db182013-03-05 14:52:39 +00008445 /* Note that the w/a also requires 2 PTE of padding following
8446 * the bo. We currently fill all unused PTE with the shadow
8447 * page and so we should always have valid PTE following the
8448 * cursor preventing the VT-d warning.
8449 */
8450 alignment = 0;
8451 if (need_vtd_wa(dev))
8452 alignment = 64*1024;
8453
8454 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008455 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008456 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008457 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008458 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008459 }
8460
Chris Wilsond9e86c02010-11-10 16:40:20 +00008461 ret = i915_gem_object_put_fence(obj);
8462 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008463 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008464 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008465 goto fail_unpin;
8466 }
8467
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008468 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008469
8470 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008471 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008472 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008473 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008474 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008475 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008476 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008477 }
Chris Wilson00731152014-05-21 12:42:56 +01008478 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008479 }
8480
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008481 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008482 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008483 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008484 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008485 }
Jesse Barnes80824002009-09-10 15:28:06 -07008486
Daniel Vettera071fa02014-06-18 23:28:09 +02008487 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8488 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008489 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008490
Chris Wilson64f962e2014-03-26 12:38:15 +00008491 old_width = intel_crtc->cursor_width;
8492
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008493 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008494 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008495 intel_crtc->cursor_width = width;
8496 intel_crtc->cursor_height = height;
8497
Chris Wilson64f962e2014-03-26 12:38:15 +00008498 if (intel_crtc->active) {
8499 if (old_width != width)
8500 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008501 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008502
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008503 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8504 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008505
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008507fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008508 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008509fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008510 mutex_unlock(&dev->struct_mutex);
8511 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008512}
8513
Jesse Barnes79e53942008-11-07 14:24:08 -08008514static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008515 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008516{
James Simmons72034252010-08-03 01:33:19 +01008517 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008519
James Simmons72034252010-08-03 01:33:19 +01008520 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008521 intel_crtc->lut_r[i] = red[i] >> 8;
8522 intel_crtc->lut_g[i] = green[i] >> 8;
8523 intel_crtc->lut_b[i] = blue[i] >> 8;
8524 }
8525
8526 intel_crtc_load_lut(crtc);
8527}
8528
Jesse Barnes79e53942008-11-07 14:24:08 -08008529/* VESA 640x480x72Hz mode to set on the pipe */
8530static struct drm_display_mode load_detect_mode = {
8531 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8532 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8533};
8534
Daniel Vettera8bb6812014-02-10 18:00:39 +01008535struct drm_framebuffer *
8536__intel_framebuffer_create(struct drm_device *dev,
8537 struct drm_mode_fb_cmd2 *mode_cmd,
8538 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008539{
8540 struct intel_framebuffer *intel_fb;
8541 int ret;
8542
8543 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8544 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008545 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008546 return ERR_PTR(-ENOMEM);
8547 }
8548
8549 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008550 if (ret)
8551 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008552
8553 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008554err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008555 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008556 kfree(intel_fb);
8557
8558 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008559}
8560
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008561static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008562intel_framebuffer_create(struct drm_device *dev,
8563 struct drm_mode_fb_cmd2 *mode_cmd,
8564 struct drm_i915_gem_object *obj)
8565{
8566 struct drm_framebuffer *fb;
8567 int ret;
8568
8569 ret = i915_mutex_lock_interruptible(dev);
8570 if (ret)
8571 return ERR_PTR(ret);
8572 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8573 mutex_unlock(&dev->struct_mutex);
8574
8575 return fb;
8576}
8577
Chris Wilsond2dff872011-04-19 08:36:26 +01008578static u32
8579intel_framebuffer_pitch_for_width(int width, int bpp)
8580{
8581 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8582 return ALIGN(pitch, 64);
8583}
8584
8585static u32
8586intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8587{
8588 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008589 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008590}
8591
8592static struct drm_framebuffer *
8593intel_framebuffer_create_for_mode(struct drm_device *dev,
8594 struct drm_display_mode *mode,
8595 int depth, int bpp)
8596{
8597 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008598 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008599
8600 obj = i915_gem_alloc_object(dev,
8601 intel_framebuffer_size_for_mode(mode, bpp));
8602 if (obj == NULL)
8603 return ERR_PTR(-ENOMEM);
8604
8605 mode_cmd.width = mode->hdisplay;
8606 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008607 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8608 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008609 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008610
8611 return intel_framebuffer_create(dev, &mode_cmd, obj);
8612}
8613
8614static struct drm_framebuffer *
8615mode_fits_in_fbdev(struct drm_device *dev,
8616 struct drm_display_mode *mode)
8617{
Daniel Vetter4520f532013-10-09 09:18:51 +02008618#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008619 struct drm_i915_private *dev_priv = dev->dev_private;
8620 struct drm_i915_gem_object *obj;
8621 struct drm_framebuffer *fb;
8622
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008623 if (!dev_priv->fbdev)
8624 return NULL;
8625
8626 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008627 return NULL;
8628
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008629 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008630 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008631
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008632 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008633 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8634 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008635 return NULL;
8636
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008637 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008638 return NULL;
8639
8640 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008641#else
8642 return NULL;
8643#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008644}
8645
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008646bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008647 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008648 struct intel_load_detect_pipe *old,
8649 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008650{
8651 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008652 struct intel_encoder *intel_encoder =
8653 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008654 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008655 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008656 struct drm_crtc *crtc = NULL;
8657 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008658 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008659 struct drm_mode_config *config = &dev->mode_config;
8660 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008661
Chris Wilsond2dff872011-04-19 08:36:26 +01008662 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008663 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008664 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008665
Rob Clark51fd3712013-11-19 12:10:12 -05008666retry:
8667 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8668 if (ret)
8669 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008670
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 /*
8672 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008673 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 * - if the connector already has an assigned crtc, use it (but make
8675 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008676 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 * - try to find the first unused crtc that can drive this connector,
8678 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008679 */
8680
8681 /* See if we already have a CRTC for this connector */
8682 if (encoder->crtc) {
8683 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008684
Rob Clark51fd3712013-11-19 12:10:12 -05008685 ret = drm_modeset_lock(&crtc->mutex, ctx);
8686 if (ret)
8687 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008688 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8689 if (ret)
8690 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008691
Daniel Vetter24218aa2012-08-12 19:27:11 +02008692 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008693 old->load_detect_temp = false;
8694
8695 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008696 if (connector->dpms != DRM_MODE_DPMS_ON)
8697 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008698
Chris Wilson71731882011-04-19 23:10:58 +01008699 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008700 }
8701
8702 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008703 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008704 i++;
8705 if (!(encoder->possible_crtcs & (1 << i)))
8706 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008707 if (possible_crtc->enabled)
8708 continue;
8709 /* This can occur when applying the pipe A quirk on resume. */
8710 if (to_intel_crtc(possible_crtc)->new_enabled)
8711 continue;
8712
8713 crtc = possible_crtc;
8714 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 }
8716
8717 /*
8718 * If we didn't find an unused CRTC, don't use any.
8719 */
8720 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008721 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008722 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 }
8724
Rob Clark51fd3712013-11-19 12:10:12 -05008725 ret = drm_modeset_lock(&crtc->mutex, ctx);
8726 if (ret)
8727 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008728 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8729 if (ret)
8730 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008731 intel_encoder->new_crtc = to_intel_crtc(crtc);
8732 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733
8734 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008735 intel_crtc->new_enabled = true;
8736 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008737 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008738 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008739 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008740
Chris Wilson64927112011-04-20 07:25:26 +01008741 if (!mode)
8742 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008743
Chris Wilsond2dff872011-04-19 08:36:26 +01008744 /* We need a framebuffer large enough to accommodate all accesses
8745 * that the plane may generate whilst we perform load detection.
8746 * We can not rely on the fbcon either being present (we get called
8747 * during its initialisation to detect all boot displays, or it may
8748 * not even exist) or that it is large enough to satisfy the
8749 * requested mode.
8750 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008751 fb = mode_fits_in_fbdev(dev, mode);
8752 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008753 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008754 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8755 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008756 } else
8757 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008758 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008759 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008760 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008761 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008762
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008763 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008764 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008765 if (old->release_fb)
8766 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008767 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 }
Chris Wilson71731882011-04-19 23:10:58 +01008769
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008771 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008772 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008773
8774 fail:
8775 intel_crtc->new_enabled = crtc->enabled;
8776 if (intel_crtc->new_enabled)
8777 intel_crtc->new_config = &intel_crtc->config;
8778 else
8779 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008780fail_unlock:
8781 if (ret == -EDEADLK) {
8782 drm_modeset_backoff(ctx);
8783 goto retry;
8784 }
8785
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008786 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008787}
8788
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008789void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008790 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008791{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008792 struct intel_encoder *intel_encoder =
8793 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008794 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008795 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008797
Chris Wilsond2dff872011-04-19 08:36:26 +01008798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008799 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008800 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008801
Chris Wilson8261b192011-04-19 23:18:09 +01008802 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008803 to_intel_connector(connector)->new_encoder = NULL;
8804 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008805 intel_crtc->new_enabled = false;
8806 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008807 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008808
Daniel Vetter36206362012-12-10 20:42:17 +01008809 if (old->release_fb) {
8810 drm_framebuffer_unregister_private(old->release_fb);
8811 drm_framebuffer_unreference(old->release_fb);
8812 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008813
Chris Wilson0622a532011-04-21 09:32:11 +01008814 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008815 }
8816
Eric Anholtc751ce42010-03-25 11:48:48 -07008817 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008818 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8819 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008820}
8821
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008822static int i9xx_pll_refclk(struct drm_device *dev,
8823 const struct intel_crtc_config *pipe_config)
8824{
8825 struct drm_i915_private *dev_priv = dev->dev_private;
8826 u32 dpll = pipe_config->dpll_hw_state.dpll;
8827
8828 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008829 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008830 else if (HAS_PCH_SPLIT(dev))
8831 return 120000;
8832 else if (!IS_GEN2(dev))
8833 return 96000;
8834 else
8835 return 48000;
8836}
8837
Jesse Barnes79e53942008-11-07 14:24:08 -08008838/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008839static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8840 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008841{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008842 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008844 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008845 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008846 u32 fp;
8847 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008848 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008849
8850 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008851 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008853 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008854
8855 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008856 if (IS_PINEVIEW(dev)) {
8857 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8858 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008859 } else {
8860 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8861 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8862 }
8863
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008864 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008865 if (IS_PINEVIEW(dev))
8866 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8867 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008868 else
8869 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 DPLL_FPA01_P1_POST_DIV_SHIFT);
8871
8872 switch (dpll & DPLL_MODE_MASK) {
8873 case DPLLB_MODE_DAC_SERIAL:
8874 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8875 5 : 10;
8876 break;
8877 case DPLLB_MODE_LVDS:
8878 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8879 7 : 14;
8880 break;
8881 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008882 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008883 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008884 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885 }
8886
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008887 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008888 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008889 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008890 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008891 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008892 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008893 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008894
8895 if (is_lvds) {
8896 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8897 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008898
8899 if (lvds & LVDS_CLKB_POWER_UP)
8900 clock.p2 = 7;
8901 else
8902 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 } else {
8904 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8905 clock.p1 = 2;
8906 else {
8907 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8908 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8909 }
8910 if (dpll & PLL_P2_DIVIDE_BY_4)
8911 clock.p2 = 4;
8912 else
8913 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008915
8916 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008917 }
8918
Ville Syrjälä18442d02013-09-13 16:00:08 +03008919 /*
8920 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008921 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008922 * encoder's get_config() function.
8923 */
8924 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008925}
8926
Ville Syrjälä6878da02013-09-13 15:59:11 +03008927int intel_dotclock_calculate(int link_freq,
8928 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008929{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008930 /*
8931 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008932 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008933 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008934 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008935 *
8936 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008937 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 */
8939
Ville Syrjälä6878da02013-09-13 15:59:11 +03008940 if (!m_n->link_n)
8941 return 0;
8942
8943 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8944}
8945
Ville Syrjälä18442d02013-09-13 16:00:08 +03008946static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8947 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008948{
8949 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008950
8951 /* read out port_clock from the DPLL */
8952 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008953
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008954 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008955 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008956 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008957 * agree once we know their relationship in the encoder's
8958 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008959 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008960 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008961 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8962 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008963}
8964
8965/** Returns the currently programmed mode of the given pipe. */
8966struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8967 struct drm_crtc *crtc)
8968{
Jesse Barnes548f2452011-02-17 10:40:53 -08008969 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008971 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008972 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008973 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008974 int htot = I915_READ(HTOTAL(cpu_transcoder));
8975 int hsync = I915_READ(HSYNC(cpu_transcoder));
8976 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8977 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008978 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008979
8980 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8981 if (!mode)
8982 return NULL;
8983
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008984 /*
8985 * Construct a pipe_config sufficient for getting the clock info
8986 * back out of crtc_clock_get.
8987 *
8988 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8989 * to use a real value here instead.
8990 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008991 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008992 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008993 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8994 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8995 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008996 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8997
Ville Syrjälä773ae032013-09-23 17:48:20 +03008998 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 mode->hdisplay = (htot & 0xffff) + 1;
9000 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9001 mode->hsync_start = (hsync & 0xffff) + 1;
9002 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9003 mode->vdisplay = (vtot & 0xffff) + 1;
9004 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9005 mode->vsync_start = (vsync & 0xffff) + 1;
9006 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9007
9008 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009009
9010 return mode;
9011}
9012
Jesse Barnes652c3932009-08-17 13:31:43 -07009013static void intel_decrease_pllclock(struct drm_crtc *crtc)
9014{
9015 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009016 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009018
Sonika Jindalbaff2962014-07-22 11:16:35 +05309019 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009020 return;
9021
9022 if (!dev_priv->lvds_downclock_avail)
9023 return;
9024
9025 /*
9026 * Since this is called by a timer, we should never get here in
9027 * the manual case.
9028 */
9029 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009030 int pipe = intel_crtc->pipe;
9031 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009032 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009033
Zhao Yakui44d98a62009-10-09 11:39:40 +08009034 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009035
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009036 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009037
Chris Wilson074b5e12012-05-02 12:07:06 +01009038 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009039 dpll |= DISPLAY_RATE_SELECT_FPA1;
9040 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009041 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009042 dpll = I915_READ(dpll_reg);
9043 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009044 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009045 }
9046
9047}
9048
Chris Wilsonf047e392012-07-21 12:31:41 +01009049void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009050{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009051 struct drm_i915_private *dev_priv = dev->dev_private;
9052
Chris Wilsonf62a0072014-02-21 17:55:39 +00009053 if (dev_priv->mm.busy)
9054 return;
9055
Paulo Zanoni43694d62014-03-07 20:08:08 -03009056 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009057 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009058 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009059}
9060
9061void intel_mark_idle(struct drm_device *dev)
9062{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009063 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009064 struct drm_crtc *crtc;
9065
Chris Wilsonf62a0072014-02-21 17:55:39 +00009066 if (!dev_priv->mm.busy)
9067 return;
9068
9069 dev_priv->mm.busy = false;
9070
Jani Nikulad330a952014-01-21 11:24:25 +02009071 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009072 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009073
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009074 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009075 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009076 continue;
9077
9078 intel_decrease_pllclock(crtc);
9079 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009080
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009081 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009082 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009083
9084out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009085 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009086}
9087
Jesse Barnes79e53942008-11-07 14:24:08 -08009088static void intel_crtc_destroy(struct drm_crtc *crtc)
9089{
9090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009091 struct drm_device *dev = crtc->dev;
9092 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009093
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009094 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009095 work = intel_crtc->unpin_work;
9096 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009097 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009098
9099 if (work) {
9100 cancel_work_sync(&work->work);
9101 kfree(work);
9102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009103
9104 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009105
Jesse Barnes79e53942008-11-07 14:24:08 -08009106 kfree(intel_crtc);
9107}
9108
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009109static void intel_unpin_work_fn(struct work_struct *__work)
9110{
9111 struct intel_unpin_work *work =
9112 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009113 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009114 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009115
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009116 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009117 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009118 drm_gem_object_unreference(&work->pending_flip_obj->base);
9119 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009120
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009121 intel_update_fbc(dev);
9122 mutex_unlock(&dev->struct_mutex);
9123
Daniel Vetterf99d7062014-06-19 16:01:59 +02009124 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9125
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009126 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9127 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9128
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009129 kfree(work);
9130}
9131
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009132static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009133 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9136 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009137 unsigned long flags;
9138
9139 /* Ignore early vblank irqs */
9140 if (intel_crtc == NULL)
9141 return;
9142
Daniel Vetterf3260382014-09-15 14:55:23 +02009143 /*
9144 * This is called both by irq handlers and the reset code (to complete
9145 * lost pageflips) so needs the full irqsave spinlocks.
9146 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009147 spin_lock_irqsave(&dev->event_lock, flags);
9148 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009149
9150 /* Ensure we don't miss a work->pending update ... */
9151 smp_rmb();
9152
9153 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154 spin_unlock_irqrestore(&dev->event_lock, flags);
9155 return;
9156 }
9157
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009158 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009159
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009160 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009161}
9162
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009163void intel_finish_page_flip(struct drm_device *dev, int pipe)
9164{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009166 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9167
Mario Kleiner49b14a52010-12-09 07:00:07 +01009168 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009169}
9170
9171void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9172{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009174 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9175
Mario Kleiner49b14a52010-12-09 07:00:07 +01009176 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009177}
9178
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009179/* Is 'a' after or equal to 'b'? */
9180static bool g4x_flip_count_after_eq(u32 a, u32 b)
9181{
9182 return !((a - b) & 0x80000000);
9183}
9184
9185static bool page_flip_finished(struct intel_crtc *crtc)
9186{
9187 struct drm_device *dev = crtc->base.dev;
9188 struct drm_i915_private *dev_priv = dev->dev_private;
9189
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009190 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9191 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9192 return true;
9193
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009194 /*
9195 * The relevant registers doen't exist on pre-ctg.
9196 * As the flip done interrupt doesn't trigger for mmio
9197 * flips on gmch platforms, a flip count check isn't
9198 * really needed there. But since ctg has the registers,
9199 * include it in the check anyway.
9200 */
9201 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9202 return true;
9203
9204 /*
9205 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9206 * used the same base address. In that case the mmio flip might
9207 * have completed, but the CS hasn't even executed the flip yet.
9208 *
9209 * A flip count check isn't enough as the CS might have updated
9210 * the base address just after start of vblank, but before we
9211 * managed to process the interrupt. This means we'd complete the
9212 * CS flip too soon.
9213 *
9214 * Combining both checks should get us a good enough result. It may
9215 * still happen that the CS flip has been executed, but has not
9216 * yet actually completed. But in case the base address is the same
9217 * anyway, we don't really care.
9218 */
9219 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9220 crtc->unpin_work->gtt_offset &&
9221 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9222 crtc->unpin_work->flip_count);
9223}
9224
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009225void intel_prepare_page_flip(struct drm_device *dev, int plane)
9226{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009227 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009228 struct intel_crtc *intel_crtc =
9229 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9230 unsigned long flags;
9231
Daniel Vetterf3260382014-09-15 14:55:23 +02009232
9233 /*
9234 * This is called both by irq handlers and the reset code (to complete
9235 * lost pageflips) so needs the full irqsave spinlocks.
9236 *
9237 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009238 * generate a page-flip completion irq, i.e. every modeset
9239 * is also accompanied by a spurious intel_prepare_page_flip().
9240 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009241 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009242 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009243 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009244 spin_unlock_irqrestore(&dev->event_lock, flags);
9245}
9246
Robin Schroereba905b2014-05-18 02:24:50 +02009247static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009248{
9249 /* Ensure that the work item is consistent when activating it ... */
9250 smp_wmb();
9251 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9252 /* and that it is marked active as soon as the irq could fire. */
9253 smp_wmb();
9254}
9255
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009256static int intel_gen2_queue_flip(struct drm_device *dev,
9257 struct drm_crtc *crtc,
9258 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009259 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009260 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009261 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009262{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009264 u32 flip_mask;
9265 int ret;
9266
Daniel Vetter6d90c952012-04-26 23:28:05 +02009267 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009268 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009269 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009270
9271 /* Can't queue multiple flips, so wait for the previous
9272 * one to finish before executing the next.
9273 */
9274 if (intel_crtc->plane)
9275 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9276 else
9277 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009278 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9279 intel_ring_emit(ring, MI_NOOP);
9280 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9281 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9282 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009283 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009284 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009285
9286 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009287 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009288 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009289}
9290
9291static int intel_gen3_queue_flip(struct drm_device *dev,
9292 struct drm_crtc *crtc,
9293 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009294 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009295 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009296 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299 u32 flip_mask;
9300 int ret;
9301
Daniel Vetter6d90c952012-04-26 23:28:05 +02009302 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009303 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009304 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009305
9306 if (intel_crtc->plane)
9307 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9308 else
9309 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009310 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9311 intel_ring_emit(ring, MI_NOOP);
9312 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9313 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9314 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009315 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009316 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317
Chris Wilsone7d841c2012-12-03 11:36:30 +00009318 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009319 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009320 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009321}
9322
9323static int intel_gen4_queue_flip(struct drm_device *dev,
9324 struct drm_crtc *crtc,
9325 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009326 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009327 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009328 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009329{
9330 struct drm_i915_private *dev_priv = dev->dev_private;
9331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9332 uint32_t pf, pipesrc;
9333 int ret;
9334
Daniel Vetter6d90c952012-04-26 23:28:05 +02009335 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009337 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009338
9339 /* i965+ uses the linear or tiled offsets from the
9340 * Display Registers (which do not change across a page-flip)
9341 * so we need only reprogram the base address.
9342 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009343 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9344 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9345 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009346 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009347 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009348
9349 /* XXX Enabling the panel-fitter across page-flip is so far
9350 * untested on non-native modes, so ignore it for now.
9351 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9352 */
9353 pf = 0;
9354 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009355 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009356
9357 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009358 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009359 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009360}
9361
9362static int intel_gen6_queue_flip(struct drm_device *dev,
9363 struct drm_crtc *crtc,
9364 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009365 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009366 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009367 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009368{
9369 struct drm_i915_private *dev_priv = dev->dev_private;
9370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9371 uint32_t pf, pipesrc;
9372 int ret;
9373
Daniel Vetter6d90c952012-04-26 23:28:05 +02009374 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009375 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009376 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009377
Daniel Vetter6d90c952012-04-26 23:28:05 +02009378 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9379 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9380 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009381 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009382
Chris Wilson99d9acd2012-04-17 20:37:00 +01009383 /* Contrary to the suggestions in the documentation,
9384 * "Enable Panel Fitter" does not seem to be required when page
9385 * flipping with a non-native mode, and worse causes a normal
9386 * modeset to fail.
9387 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9388 */
9389 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009390 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009391 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009392
9393 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009394 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009395 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009396}
9397
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009398static int intel_gen7_queue_flip(struct drm_device *dev,
9399 struct drm_crtc *crtc,
9400 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009401 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009402 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009403 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009404{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009406 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009407 int len, ret;
9408
Robin Schroereba905b2014-05-18 02:24:50 +02009409 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009410 case PLANE_A:
9411 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9412 break;
9413 case PLANE_B:
9414 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9415 break;
9416 case PLANE_C:
9417 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9418 break;
9419 default:
9420 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009421 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009422 }
9423
Chris Wilsonffe74d72013-08-26 20:58:12 +01009424 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009425 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009426 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009427 /*
9428 * On Gen 8, SRM is now taking an extra dword to accommodate
9429 * 48bits addresses, and we need a NOOP for the batch size to
9430 * stay even.
9431 */
9432 if (IS_GEN8(dev))
9433 len += 2;
9434 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009435
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009436 /*
9437 * BSpec MI_DISPLAY_FLIP for IVB:
9438 * "The full packet must be contained within the same cache line."
9439 *
9440 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9441 * cacheline, if we ever start emitting more commands before
9442 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9443 * then do the cacheline alignment, and finally emit the
9444 * MI_DISPLAY_FLIP.
9445 */
9446 ret = intel_ring_cacheline_align(ring);
9447 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009448 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009449
Chris Wilsonffe74d72013-08-26 20:58:12 +01009450 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009451 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009452 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009453
Chris Wilsonffe74d72013-08-26 20:58:12 +01009454 /* Unmask the flip-done completion message. Note that the bspec says that
9455 * we should do this for both the BCS and RCS, and that we must not unmask
9456 * more than one flip event at any time (or ensure that one flip message
9457 * can be sent by waiting for flip-done prior to queueing new flips).
9458 * Experimentation says that BCS works despite DERRMR masking all
9459 * flip-done completion events and that unmasking all planes at once
9460 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9461 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9462 */
9463 if (ring->id == RCS) {
9464 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9465 intel_ring_emit(ring, DERRMR);
9466 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9467 DERRMR_PIPEB_PRI_FLIP_DONE |
9468 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009469 if (IS_GEN8(dev))
9470 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9471 MI_SRM_LRM_GLOBAL_GTT);
9472 else
9473 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9474 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009475 intel_ring_emit(ring, DERRMR);
9476 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009477 if (IS_GEN8(dev)) {
9478 intel_ring_emit(ring, 0);
9479 intel_ring_emit(ring, MI_NOOP);
9480 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009481 }
9482
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009483 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009484 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009485 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009486 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009487
9488 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009489 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009490 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009491}
9492
Sourab Gupta84c33a62014-06-02 16:47:17 +05309493static bool use_mmio_flip(struct intel_engine_cs *ring,
9494 struct drm_i915_gem_object *obj)
9495{
9496 /*
9497 * This is not being used for older platforms, because
9498 * non-availability of flip done interrupt forces us to use
9499 * CS flips. Older platforms derive flip done using some clever
9500 * tricks involving the flip_pending status bits and vblank irqs.
9501 * So using MMIO flips there would disrupt this mechanism.
9502 */
9503
Chris Wilson8e09bf82014-07-08 10:40:30 +01009504 if (ring == NULL)
9505 return true;
9506
Sourab Gupta84c33a62014-06-02 16:47:17 +05309507 if (INTEL_INFO(ring->dev)->gen < 5)
9508 return false;
9509
9510 if (i915.use_mmio_flip < 0)
9511 return false;
9512 else if (i915.use_mmio_flip > 0)
9513 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009514 else if (i915.enable_execlists)
9515 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309516 else
9517 return ring != obj->ring;
9518}
9519
9520static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9521{
9522 struct drm_device *dev = intel_crtc->base.dev;
9523 struct drm_i915_private *dev_priv = dev->dev_private;
9524 struct intel_framebuffer *intel_fb =
9525 to_intel_framebuffer(intel_crtc->base.primary->fb);
9526 struct drm_i915_gem_object *obj = intel_fb->obj;
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009527 bool atomic_update;
9528 u32 start_vbl_count;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309529 u32 dspcntr;
9530 u32 reg;
9531
9532 intel_mark_page_flip_active(intel_crtc);
9533
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009534 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9535
Sourab Gupta84c33a62014-06-02 16:47:17 +05309536 reg = DSPCNTR(intel_crtc->plane);
9537 dspcntr = I915_READ(reg);
9538
Damien Lespiauc5d97472014-10-25 00:11:11 +01009539 if (obj->tiling_mode != I915_TILING_NONE)
9540 dspcntr |= DISPPLANE_TILED;
9541 else
9542 dspcntr &= ~DISPPLANE_TILED;
9543
Sourab Gupta84c33a62014-06-02 16:47:17 +05309544 I915_WRITE(reg, dspcntr);
9545
9546 I915_WRITE(DSPSURF(intel_crtc->plane),
9547 intel_crtc->unpin_work->gtt_offset);
9548 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009549
9550 if (atomic_update)
9551 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309552}
9553
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009554static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309555{
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009556 struct intel_crtc *intel_crtc =
9557 container_of(work, struct intel_crtc, mmio_flip.work);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309558 struct intel_engine_cs *ring;
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009559 uint32_t seqno;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309560
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009561 seqno = intel_crtc->mmio_flip.seqno;
9562 ring = intel_crtc->mmio_flip.ring;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309563
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009564 if (seqno)
9565 WARN_ON(__i915_wait_seqno(ring, seqno,
9566 intel_crtc->reset_counter,
9567 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309568
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009569 intel_do_mmio_flip(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309570}
9571
9572static int intel_queue_mmio_flip(struct drm_device *dev,
9573 struct drm_crtc *crtc,
9574 struct drm_framebuffer *fb,
9575 struct drm_i915_gem_object *obj,
9576 struct intel_engine_cs *ring,
9577 uint32_t flags)
9578{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309580
Sourab Gupta84c33a62014-06-02 16:47:17 +05309581 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009582 intel_crtc->mmio_flip.ring = obj->ring;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309583
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009584 schedule_work(&intel_crtc->mmio_flip.work);
9585
Sourab Gupta84c33a62014-06-02 16:47:17 +05309586 return 0;
9587}
9588
Damien Lespiau830c81d2014-11-13 17:51:46 +00009589static int intel_gen9_queue_flip(struct drm_device *dev,
9590 struct drm_crtc *crtc,
9591 struct drm_framebuffer *fb,
9592 struct drm_i915_gem_object *obj,
9593 struct intel_engine_cs *ring,
9594 uint32_t flags)
9595{
9596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9597 uint32_t plane = 0, stride;
9598 int ret;
9599
9600 switch(intel_crtc->pipe) {
9601 case PIPE_A:
9602 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9603 break;
9604 case PIPE_B:
9605 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9606 break;
9607 case PIPE_C:
9608 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9609 break;
9610 default:
9611 WARN_ONCE(1, "unknown plane in flip command\n");
9612 return -ENODEV;
9613 }
9614
9615 switch (obj->tiling_mode) {
9616 case I915_TILING_NONE:
9617 stride = fb->pitches[0] >> 6;
9618 break;
9619 case I915_TILING_X:
9620 stride = fb->pitches[0] >> 9;
9621 break;
9622 default:
9623 WARN_ONCE(1, "unknown tiling in flip command\n");
9624 return -ENODEV;
9625 }
9626
9627 ret = intel_ring_begin(ring, 10);
9628 if (ret)
9629 return ret;
9630
9631 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9632 intel_ring_emit(ring, DERRMR);
9633 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9634 DERRMR_PIPEB_PRI_FLIP_DONE |
9635 DERRMR_PIPEC_PRI_FLIP_DONE));
9636 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9637 MI_SRM_LRM_GLOBAL_GTT);
9638 intel_ring_emit(ring, DERRMR);
9639 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9640 intel_ring_emit(ring, 0);
9641
9642 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9643 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9644 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9645
9646 intel_mark_page_flip_active(intel_crtc);
9647 __intel_ring_advance(ring);
9648
9649 return 0;
9650}
9651
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009652static int intel_default_queue_flip(struct drm_device *dev,
9653 struct drm_crtc *crtc,
9654 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009655 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009656 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009657 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009658{
9659 return -ENODEV;
9660}
9661
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009662static bool __intel_pageflip_stall_check(struct drm_device *dev,
9663 struct drm_crtc *crtc)
9664{
9665 struct drm_i915_private *dev_priv = dev->dev_private;
9666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9667 struct intel_unpin_work *work = intel_crtc->unpin_work;
9668 u32 addr;
9669
9670 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9671 return true;
9672
9673 if (!work->enable_stall_check)
9674 return false;
9675
9676 if (work->flip_ready_vblank == 0) {
9677 if (work->flip_queued_ring &&
9678 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9679 work->flip_queued_seqno))
9680 return false;
9681
9682 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9683 }
9684
9685 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9686 return false;
9687
9688 /* Potential stall - if we see that the flip has happened,
9689 * assume a missed interrupt. */
9690 if (INTEL_INFO(dev)->gen >= 4)
9691 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9692 else
9693 addr = I915_READ(DSPADDR(intel_crtc->plane));
9694
9695 /* There is a potential issue here with a false positive after a flip
9696 * to the same address. We could address this by checking for a
9697 * non-incrementing frame counter.
9698 */
9699 return addr == work->gtt_offset;
9700}
9701
9702void intel_check_page_flip(struct drm_device *dev, int pipe)
9703{
9704 struct drm_i915_private *dev_priv = dev->dev_private;
9705 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009707
9708 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009709
9710 if (crtc == NULL)
9711 return;
9712
Daniel Vetterf3260382014-09-15 14:55:23 +02009713 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009714 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9715 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9716 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9717 page_flip_completed(intel_crtc);
9718 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009719 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009720}
9721
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009722static int intel_crtc_page_flip(struct drm_crtc *crtc,
9723 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009724 struct drm_pending_vblank_event *event,
9725 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009726{
9727 struct drm_device *dev = crtc->dev;
9728 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009729 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009730 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009732 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009733 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009734 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009735 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009736
Matt Roper2ff8fde2014-07-08 07:50:07 -07009737 /*
9738 * drm_mode_page_flip_ioctl() should already catch this, but double
9739 * check to be safe. In the future we may enable pageflipping from
9740 * a disabled primary plane.
9741 */
9742 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9743 return -EBUSY;
9744
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009745 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009746 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009747 return -EINVAL;
9748
9749 /*
9750 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9751 * Note that pitch changes could also affect these register.
9752 */
9753 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009754 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9755 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009756 return -EINVAL;
9757
Chris Wilsonf900db42014-02-20 09:26:13 +00009758 if (i915_terminally_wedged(&dev_priv->gpu_error))
9759 goto out_hang;
9760
Daniel Vetterb14c5672013-09-19 12:18:32 +02009761 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009762 if (work == NULL)
9763 return -ENOMEM;
9764
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009765 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009766 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009767 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009768 INIT_WORK(&work->work, intel_unpin_work_fn);
9769
Daniel Vetter87b6b102014-05-15 15:33:46 +02009770 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009771 if (ret)
9772 goto free_work;
9773
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009774 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009775 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009776 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009777 /* Before declaring the flip queue wedged, check if
9778 * the hardware completed the operation behind our backs.
9779 */
9780 if (__intel_pageflip_stall_check(dev, crtc)) {
9781 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9782 page_flip_completed(intel_crtc);
9783 } else {
9784 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009785 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009786
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009787 drm_crtc_vblank_put(crtc);
9788 kfree(work);
9789 return -EBUSY;
9790 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791 }
9792 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009793 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009794
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009795 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9796 flush_workqueue(dev_priv->wq);
9797
Chris Wilson79158102012-05-23 11:13:58 +01009798 ret = i915_mutex_lock_interruptible(dev);
9799 if (ret)
9800 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009801
Jesse Barnes75dfca82010-02-10 15:09:44 -08009802 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009803 drm_gem_object_reference(&work->old_fb_obj->base);
9804 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009805
Matt Roperf4510a22014-04-01 15:22:40 -07009806 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009807
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009808 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009809
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009810 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009811 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009812
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009813 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009814 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009815
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009816 if (IS_VALLEYVIEW(dev)) {
9817 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009818 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9819 /* vlv: DISPLAY_FLIP fails to change tiling */
9820 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009821 } else if (IS_IVYBRIDGE(dev)) {
9822 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009823 } else if (INTEL_INFO(dev)->gen >= 7) {
9824 ring = obj->ring;
9825 if (ring == NULL || ring->id != RCS)
9826 ring = &dev_priv->ring[BCS];
9827 } else {
9828 ring = &dev_priv->ring[RCS];
9829 }
9830
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009831 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009832 if (ret)
9833 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009834
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009835 work->gtt_offset =
9836 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9837
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009838 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309839 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9840 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009841 if (ret)
9842 goto cleanup_unpin;
9843
9844 work->flip_queued_seqno = obj->last_write_seqno;
9845 work->flip_queued_ring = obj->ring;
9846 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309847 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009848 page_flip_flags);
9849 if (ret)
9850 goto cleanup_unpin;
9851
9852 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9853 work->flip_queued_ring = ring;
9854 }
9855
9856 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9857 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009858
Daniel Vettera071fa02014-06-18 23:28:09 +02009859 i915_gem_track_fb(work->old_fb_obj, obj,
9860 INTEL_FRONTBUFFER_PRIMARY(pipe));
9861
Chris Wilson7782de32011-07-08 12:22:41 +01009862 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009863 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009864 mutex_unlock(&dev->struct_mutex);
9865
Jesse Barnese5510fa2010-07-01 16:48:37 -07009866 trace_i915_flip_request(intel_crtc->plane, obj);
9867
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009868 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009869
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009870cleanup_unpin:
9871 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009872cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009873 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009874 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009875 drm_gem_object_unreference(&work->old_fb_obj->base);
9876 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009877 mutex_unlock(&dev->struct_mutex);
9878
Chris Wilson79158102012-05-23 11:13:58 +01009879cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009880 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009881 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009882 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009883
Daniel Vetter87b6b102014-05-15 15:33:46 +02009884 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009885free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009886 kfree(work);
9887
Chris Wilsonf900db42014-02-20 09:26:13 +00009888 if (ret == -EIO) {
9889out_hang:
9890 intel_crtc_wait_for_pending_flips(crtc);
9891 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009892 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009893 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009894 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009895 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009896 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009897 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009898 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009899}
9900
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009901static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009902 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9903 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009904};
9905
Daniel Vetter9a935852012-07-05 22:34:27 +02009906/**
9907 * intel_modeset_update_staged_output_state
9908 *
9909 * Updates the staged output configuration state, e.g. after we've read out the
9910 * current hw state.
9911 */
9912static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9913{
Ville Syrjälä76688512014-01-10 11:28:06 +02009914 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009915 struct intel_encoder *encoder;
9916 struct intel_connector *connector;
9917
9918 list_for_each_entry(connector, &dev->mode_config.connector_list,
9919 base.head) {
9920 connector->new_encoder =
9921 to_intel_encoder(connector->base.encoder);
9922 }
9923
Damien Lespiaub2784e12014-08-05 11:29:37 +01009924 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009925 encoder->new_crtc =
9926 to_intel_crtc(encoder->base.crtc);
9927 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009928
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009929 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009930 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009931
9932 if (crtc->new_enabled)
9933 crtc->new_config = &crtc->config;
9934 else
9935 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009936 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009937}
9938
9939/**
9940 * intel_modeset_commit_output_state
9941 *
9942 * This function copies the stage display pipe configuration to the real one.
9943 */
9944static void intel_modeset_commit_output_state(struct drm_device *dev)
9945{
Ville Syrjälä76688512014-01-10 11:28:06 +02009946 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009947 struct intel_encoder *encoder;
9948 struct intel_connector *connector;
9949
9950 list_for_each_entry(connector, &dev->mode_config.connector_list,
9951 base.head) {
9952 connector->base.encoder = &connector->new_encoder->base;
9953 }
9954
Damien Lespiaub2784e12014-08-05 11:29:37 +01009955 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009956 encoder->base.crtc = &encoder->new_crtc->base;
9957 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009958
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009959 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009960 crtc->base.enabled = crtc->new_enabled;
9961 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009962}
9963
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009964static void
Robin Schroereba905b2014-05-18 02:24:50 +02009965connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009966 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009967{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009968 int bpp = pipe_config->pipe_bpp;
9969
9970 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9971 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009972 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009973
9974 /* Don't use an invalid EDID bpc value */
9975 if (connector->base.display_info.bpc &&
9976 connector->base.display_info.bpc * 3 < bpp) {
9977 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9978 bpp, connector->base.display_info.bpc*3);
9979 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9980 }
9981
9982 /* Clamp bpp to 8 on screens without EDID 1.4 */
9983 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9984 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9985 bpp);
9986 pipe_config->pipe_bpp = 24;
9987 }
9988}
9989
9990static int
9991compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9992 struct drm_framebuffer *fb,
9993 struct intel_crtc_config *pipe_config)
9994{
9995 struct drm_device *dev = crtc->base.dev;
9996 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009997 int bpp;
9998
Daniel Vetterd42264b2013-03-28 16:38:08 +01009999 switch (fb->pixel_format) {
10000 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010001 bpp = 8*3; /* since we go through a colormap */
10002 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010003 case DRM_FORMAT_XRGB1555:
10004 case DRM_FORMAT_ARGB1555:
10005 /* checked in intel_framebuffer_init already */
10006 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10007 return -EINVAL;
10008 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010009 bpp = 6*3; /* min is 18bpp */
10010 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010011 case DRM_FORMAT_XBGR8888:
10012 case DRM_FORMAT_ABGR8888:
10013 /* checked in intel_framebuffer_init already */
10014 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10015 return -EINVAL;
10016 case DRM_FORMAT_XRGB8888:
10017 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010018 bpp = 8*3;
10019 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010020 case DRM_FORMAT_XRGB2101010:
10021 case DRM_FORMAT_ARGB2101010:
10022 case DRM_FORMAT_XBGR2101010:
10023 case DRM_FORMAT_ABGR2101010:
10024 /* checked in intel_framebuffer_init already */
10025 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010026 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010027 bpp = 10*3;
10028 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010029 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010030 default:
10031 DRM_DEBUG_KMS("unsupported depth\n");
10032 return -EINVAL;
10033 }
10034
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010035 pipe_config->pipe_bpp = bpp;
10036
10037 /* Clamp display bpp to EDID value */
10038 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010039 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010040 if (!connector->new_encoder ||
10041 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010042 continue;
10043
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010044 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010045 }
10046
10047 return bpp;
10048}
10049
Daniel Vetter644db712013-09-19 14:53:58 +020010050static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10051{
10052 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10053 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010054 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010055 mode->crtc_hdisplay, mode->crtc_hsync_start,
10056 mode->crtc_hsync_end, mode->crtc_htotal,
10057 mode->crtc_vdisplay, mode->crtc_vsync_start,
10058 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10059}
10060
Daniel Vetterc0b03412013-05-28 12:05:54 +020010061static void intel_dump_pipe_config(struct intel_crtc *crtc,
10062 struct intel_crtc_config *pipe_config,
10063 const char *context)
10064{
10065 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10066 context, pipe_name(crtc->pipe));
10067
10068 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10069 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10070 pipe_config->pipe_bpp, pipe_config->dither);
10071 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10072 pipe_config->has_pch_encoder,
10073 pipe_config->fdi_lanes,
10074 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10075 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10076 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010077 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10078 pipe_config->has_dp_encoder,
10079 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10080 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10081 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010082
10083 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10084 pipe_config->has_dp_encoder,
10085 pipe_config->dp_m2_n2.gmch_m,
10086 pipe_config->dp_m2_n2.gmch_n,
10087 pipe_config->dp_m2_n2.link_m,
10088 pipe_config->dp_m2_n2.link_n,
10089 pipe_config->dp_m2_n2.tu);
10090
Daniel Vetter55072d12014-11-20 16:10:28 +010010091 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10092 pipe_config->has_audio,
10093 pipe_config->has_infoframe);
10094
Daniel Vetterc0b03412013-05-28 12:05:54 +020010095 DRM_DEBUG_KMS("requested mode:\n");
10096 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10097 DRM_DEBUG_KMS("adjusted mode:\n");
10098 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010099 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010100 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010101 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10102 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010103 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10104 pipe_config->gmch_pfit.control,
10105 pipe_config->gmch_pfit.pgm_ratios,
10106 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010107 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010108 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010109 pipe_config->pch_pfit.size,
10110 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010111 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010112 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010113}
10114
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010115static bool encoders_cloneable(const struct intel_encoder *a,
10116 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010117{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010118 /* masks could be asymmetric, so check both ways */
10119 return a == b || (a->cloneable & (1 << b->type) &&
10120 b->cloneable & (1 << a->type));
10121}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010122
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010123static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10124 struct intel_encoder *encoder)
10125{
10126 struct drm_device *dev = crtc->base.dev;
10127 struct intel_encoder *source_encoder;
10128
Damien Lespiaub2784e12014-08-05 11:29:37 +010010129 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010130 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010131 continue;
10132
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010133 if (!encoders_cloneable(encoder, source_encoder))
10134 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010135 }
10136
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010137 return true;
10138}
10139
10140static bool check_encoder_cloning(struct intel_crtc *crtc)
10141{
10142 struct drm_device *dev = crtc->base.dev;
10143 struct intel_encoder *encoder;
10144
Damien Lespiaub2784e12014-08-05 11:29:37 +010010145 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010146 if (encoder->new_crtc != crtc)
10147 continue;
10148
10149 if (!check_single_encoder_cloning(crtc, encoder))
10150 return false;
10151 }
10152
10153 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010154}
10155
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010156static struct intel_crtc_config *
10157intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010158 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010159 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010160{
10161 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010162 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010163 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010164 int plane_bpp, ret = -EINVAL;
10165 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010166
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010167 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010168 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10169 return ERR_PTR(-EINVAL);
10170 }
10171
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010172 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10173 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010174 return ERR_PTR(-ENOMEM);
10175
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010176 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10177 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010178
Daniel Vettere143a212013-07-04 12:01:15 +020010179 pipe_config->cpu_transcoder =
10180 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010181 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010182
Imre Deak2960bc92013-07-30 13:36:32 +030010183 /*
10184 * Sanitize sync polarity flags based on requested ones. If neither
10185 * positive or negative polarity is requested, treat this as meaning
10186 * negative polarity.
10187 */
10188 if (!(pipe_config->adjusted_mode.flags &
10189 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10190 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10191
10192 if (!(pipe_config->adjusted_mode.flags &
10193 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10194 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10195
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010196 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10197 * plane pixel format and any sink constraints into account. Returns the
10198 * source plane bpp so that dithering can be selected on mismatches
10199 * after encoders and crtc also have had their say. */
10200 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10201 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010202 if (plane_bpp < 0)
10203 goto fail;
10204
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010205 /*
10206 * Determine the real pipe dimensions. Note that stereo modes can
10207 * increase the actual pipe size due to the frame doubling and
10208 * insertion of additional space for blanks between the frame. This
10209 * is stored in the crtc timings. We use the requested mode to do this
10210 * computation to clearly distinguish it from the adjusted mode, which
10211 * can be changed by the connectors in the below retry loop.
10212 */
10213 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10214 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10215 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10216
Daniel Vettere29c22c2013-02-21 00:00:16 +010010217encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010218 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010219 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010220 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010221
Daniel Vetter135c81b2013-07-21 21:37:09 +020010222 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010223 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010224
Daniel Vetter7758a112012-07-08 19:40:39 +020010225 /* Pass our mode to the connectors and the CRTC to give them a chance to
10226 * adjust it according to limitations or connector properties, and also
10227 * a chance to reject the mode entirely.
10228 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010229 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010230
10231 if (&encoder->new_crtc->base != crtc)
10232 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010233
Daniel Vetterefea6e82013-07-21 21:36:59 +020010234 if (!(encoder->compute_config(encoder, pipe_config))) {
10235 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010236 goto fail;
10237 }
10238 }
10239
Daniel Vetterff9a6752013-06-01 17:16:21 +020010240 /* Set default port clock if not overwritten by the encoder. Needs to be
10241 * done afterwards in case the encoder adjusts the mode. */
10242 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010243 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10244 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010245
Daniel Vettera43f6e02013-06-07 23:10:32 +020010246 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010247 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010248 DRM_DEBUG_KMS("CRTC fixup failed\n");
10249 goto fail;
10250 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010251
10252 if (ret == RETRY) {
10253 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10254 ret = -EINVAL;
10255 goto fail;
10256 }
10257
10258 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10259 retry = false;
10260 goto encoder_retry;
10261 }
10262
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010263 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10264 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10265 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10266
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010267 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010268fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010269 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010270 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010271}
10272
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010273/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10274 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10275static void
10276intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10277 unsigned *prepare_pipes, unsigned *disable_pipes)
10278{
10279 struct intel_crtc *intel_crtc;
10280 struct drm_device *dev = crtc->dev;
10281 struct intel_encoder *encoder;
10282 struct intel_connector *connector;
10283 struct drm_crtc *tmp_crtc;
10284
10285 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10286
10287 /* Check which crtcs have changed outputs connected to them, these need
10288 * to be part of the prepare_pipes mask. We don't (yet) support global
10289 * modeset across multiple crtcs, so modeset_pipes will only have one
10290 * bit set at most. */
10291 list_for_each_entry(connector, &dev->mode_config.connector_list,
10292 base.head) {
10293 if (connector->base.encoder == &connector->new_encoder->base)
10294 continue;
10295
10296 if (connector->base.encoder) {
10297 tmp_crtc = connector->base.encoder->crtc;
10298
10299 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10300 }
10301
10302 if (connector->new_encoder)
10303 *prepare_pipes |=
10304 1 << connector->new_encoder->new_crtc->pipe;
10305 }
10306
Damien Lespiaub2784e12014-08-05 11:29:37 +010010307 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010308 if (encoder->base.crtc == &encoder->new_crtc->base)
10309 continue;
10310
10311 if (encoder->base.crtc) {
10312 tmp_crtc = encoder->base.crtc;
10313
10314 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10315 }
10316
10317 if (encoder->new_crtc)
10318 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10319 }
10320
Ville Syrjälä76688512014-01-10 11:28:06 +020010321 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010322 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010323 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010324 continue;
10325
Ville Syrjälä76688512014-01-10 11:28:06 +020010326 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010327 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010328 else
10329 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010330 }
10331
10332
10333 /* set_mode is also used to update properties on life display pipes. */
10334 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010335 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010336 *prepare_pipes |= 1 << intel_crtc->pipe;
10337
Daniel Vetterb6c51642013-04-12 18:48:43 +020010338 /*
10339 * For simplicity do a full modeset on any pipe where the output routing
10340 * changed. We could be more clever, but that would require us to be
10341 * more careful with calling the relevant encoder->mode_set functions.
10342 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010343 if (*prepare_pipes)
10344 *modeset_pipes = *prepare_pipes;
10345
10346 /* ... and mask these out. */
10347 *modeset_pipes &= ~(*disable_pipes);
10348 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010349
10350 /*
10351 * HACK: We don't (yet) fully support global modesets. intel_set_config
10352 * obies this rule, but the modeset restore mode of
10353 * intel_modeset_setup_hw_state does not.
10354 */
10355 *modeset_pipes &= 1 << intel_crtc->pipe;
10356 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010357
10358 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10359 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010360}
10361
Daniel Vetterea9d7582012-07-10 10:42:52 +020010362static bool intel_crtc_in_use(struct drm_crtc *crtc)
10363{
10364 struct drm_encoder *encoder;
10365 struct drm_device *dev = crtc->dev;
10366
10367 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10368 if (encoder->crtc == crtc)
10369 return true;
10370
10371 return false;
10372}
10373
10374static void
10375intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10376{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010378 struct intel_encoder *intel_encoder;
10379 struct intel_crtc *intel_crtc;
10380 struct drm_connector *connector;
10381
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010382 intel_shared_dpll_commit(dev_priv);
10383
Damien Lespiaub2784e12014-08-05 11:29:37 +010010384 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010385 if (!intel_encoder->base.crtc)
10386 continue;
10387
10388 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10389
10390 if (prepare_pipes & (1 << intel_crtc->pipe))
10391 intel_encoder->connectors_active = false;
10392 }
10393
10394 intel_modeset_commit_output_state(dev);
10395
Ville Syrjälä76688512014-01-10 11:28:06 +020010396 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010397 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010398 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010399 WARN_ON(intel_crtc->new_config &&
10400 intel_crtc->new_config != &intel_crtc->config);
10401 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010402 }
10403
10404 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10405 if (!connector->encoder || !connector->encoder->crtc)
10406 continue;
10407
10408 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10409
10410 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010411 struct drm_property *dpms_property =
10412 dev->mode_config.dpms_property;
10413
Daniel Vetterea9d7582012-07-10 10:42:52 +020010414 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010415 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010416 dpms_property,
10417 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010418
10419 intel_encoder = to_intel_encoder(connector->encoder);
10420 intel_encoder->connectors_active = true;
10421 }
10422 }
10423
10424}
10425
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010426static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010427{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010428 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010429
10430 if (clock1 == clock2)
10431 return true;
10432
10433 if (!clock1 || !clock2)
10434 return false;
10435
10436 diff = abs(clock1 - clock2);
10437
10438 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10439 return true;
10440
10441 return false;
10442}
10443
Daniel Vetter25c5b262012-07-08 22:08:04 +020010444#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10445 list_for_each_entry((intel_crtc), \
10446 &(dev)->mode_config.crtc_list, \
10447 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010448 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010449
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010450static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010451intel_pipe_config_compare(struct drm_device *dev,
10452 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010453 struct intel_crtc_config *pipe_config)
10454{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010455#define PIPE_CONF_CHECK_X(name) \
10456 if (current_config->name != pipe_config->name) { \
10457 DRM_ERROR("mismatch in " #name " " \
10458 "(expected 0x%08x, found 0x%08x)\n", \
10459 current_config->name, \
10460 pipe_config->name); \
10461 return false; \
10462 }
10463
Daniel Vetter08a24032013-04-19 11:25:34 +020010464#define PIPE_CONF_CHECK_I(name) \
10465 if (current_config->name != pipe_config->name) { \
10466 DRM_ERROR("mismatch in " #name " " \
10467 "(expected %i, found %i)\n", \
10468 current_config->name, \
10469 pipe_config->name); \
10470 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010471 }
10472
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010473/* This is required for BDW+ where there is only one set of registers for
10474 * switching between high and low RR.
10475 * This macro can be used whenever a comparison has to be made between one
10476 * hw state and multiple sw state variables.
10477 */
10478#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10479 if ((current_config->name != pipe_config->name) && \
10480 (current_config->alt_name != pipe_config->name)) { \
10481 DRM_ERROR("mismatch in " #name " " \
10482 "(expected %i or %i, found %i)\n", \
10483 current_config->name, \
10484 current_config->alt_name, \
10485 pipe_config->name); \
10486 return false; \
10487 }
10488
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010489#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10490 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010491 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010492 "(expected %i, found %i)\n", \
10493 current_config->name & (mask), \
10494 pipe_config->name & (mask)); \
10495 return false; \
10496 }
10497
Ville Syrjälä5e550652013-09-06 23:29:07 +030010498#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10499 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10500 DRM_ERROR("mismatch in " #name " " \
10501 "(expected %i, found %i)\n", \
10502 current_config->name, \
10503 pipe_config->name); \
10504 return false; \
10505 }
10506
Daniel Vetterbb760062013-06-06 14:55:52 +020010507#define PIPE_CONF_QUIRK(quirk) \
10508 ((current_config->quirks | pipe_config->quirks) & (quirk))
10509
Daniel Vettereccb1402013-05-22 00:50:22 +020010510 PIPE_CONF_CHECK_I(cpu_transcoder);
10511
Daniel Vetter08a24032013-04-19 11:25:34 +020010512 PIPE_CONF_CHECK_I(has_pch_encoder);
10513 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010514 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10515 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10516 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10517 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10518 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010519
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010520 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010521
10522 if (INTEL_INFO(dev)->gen < 8) {
10523 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10524 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10525 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10526 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10527 PIPE_CONF_CHECK_I(dp_m_n.tu);
10528
10529 if (current_config->has_drrs) {
10530 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10531 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10532 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10533 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10534 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10535 }
10536 } else {
10537 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10538 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10539 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10540 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10541 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10542 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010543
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010544 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10545 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10546 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10547 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10548 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10549 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10550
10551 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10552 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10553 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10554 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10555 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10556 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10557
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010558 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010559 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010560 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10561 IS_VALLEYVIEW(dev))
10562 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010563 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010564
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010565 PIPE_CONF_CHECK_I(has_audio);
10566
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010567 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10568 DRM_MODE_FLAG_INTERLACE);
10569
Daniel Vetterbb760062013-06-06 14:55:52 +020010570 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10571 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10572 DRM_MODE_FLAG_PHSYNC);
10573 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10574 DRM_MODE_FLAG_NHSYNC);
10575 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10576 DRM_MODE_FLAG_PVSYNC);
10577 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10578 DRM_MODE_FLAG_NVSYNC);
10579 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010580
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010581 PIPE_CONF_CHECK_I(pipe_src_w);
10582 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010583
Daniel Vetter99535992014-04-13 12:00:33 +020010584 /*
10585 * FIXME: BIOS likes to set up a cloned config with lvds+external
10586 * screen. Since we don't yet re-compute the pipe config when moving
10587 * just the lvds port away to another pipe the sw tracking won't match.
10588 *
10589 * Proper atomic modesets with recomputed global state will fix this.
10590 * Until then just don't check gmch state for inherited modes.
10591 */
10592 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10593 PIPE_CONF_CHECK_I(gmch_pfit.control);
10594 /* pfit ratios are autocomputed by the hw on gen4+ */
10595 if (INTEL_INFO(dev)->gen < 4)
10596 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10597 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10598 }
10599
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010600 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10601 if (current_config->pch_pfit.enabled) {
10602 PIPE_CONF_CHECK_I(pch_pfit.pos);
10603 PIPE_CONF_CHECK_I(pch_pfit.size);
10604 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010605
Jesse Barnese59150d2014-01-07 13:30:45 -080010606 /* BDW+ don't expose a synchronous way to read the state */
10607 if (IS_HASWELL(dev))
10608 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010609
Ville Syrjälä282740f2013-09-04 18:30:03 +030010610 PIPE_CONF_CHECK_I(double_wide);
10611
Daniel Vetter26804af2014-06-25 22:01:55 +030010612 PIPE_CONF_CHECK_X(ddi_pll_sel);
10613
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010614 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010615 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010616 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010617 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10618 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010619 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010620 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10621 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10622 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010623
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010624 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10625 PIPE_CONF_CHECK_I(pipe_bpp);
10626
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010627 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10628 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010629
Daniel Vetter66e985c2013-06-05 13:34:20 +020010630#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010631#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010632#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010633#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010634#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010635#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010636
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010637 return true;
10638}
10639
Damien Lespiau08db6652014-11-04 17:06:52 +000010640static void check_wm_state(struct drm_device *dev)
10641{
10642 struct drm_i915_private *dev_priv = dev->dev_private;
10643 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10644 struct intel_crtc *intel_crtc;
10645 int plane;
10646
10647 if (INTEL_INFO(dev)->gen < 9)
10648 return;
10649
10650 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10651 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10652
10653 for_each_intel_crtc(dev, intel_crtc) {
10654 struct skl_ddb_entry *hw_entry, *sw_entry;
10655 const enum pipe pipe = intel_crtc->pipe;
10656
10657 if (!intel_crtc->active)
10658 continue;
10659
10660 /* planes */
10661 for_each_plane(pipe, plane) {
10662 hw_entry = &hw_ddb.plane[pipe][plane];
10663 sw_entry = &sw_ddb->plane[pipe][plane];
10664
10665 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10666 continue;
10667
10668 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10669 "(expected (%u,%u), found (%u,%u))\n",
10670 pipe_name(pipe), plane + 1,
10671 sw_entry->start, sw_entry->end,
10672 hw_entry->start, hw_entry->end);
10673 }
10674
10675 /* cursor */
10676 hw_entry = &hw_ddb.cursor[pipe];
10677 sw_entry = &sw_ddb->cursor[pipe];
10678
10679 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10680 continue;
10681
10682 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10683 "(expected (%u,%u), found (%u,%u))\n",
10684 pipe_name(pipe),
10685 sw_entry->start, sw_entry->end,
10686 hw_entry->start, hw_entry->end);
10687 }
10688}
10689
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010690static void
10691check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010692{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010693 struct intel_connector *connector;
10694
10695 list_for_each_entry(connector, &dev->mode_config.connector_list,
10696 base.head) {
10697 /* This also checks the encoder/connector hw state with the
10698 * ->get_hw_state callbacks. */
10699 intel_connector_check_state(connector);
10700
10701 WARN(&connector->new_encoder->base != connector->base.encoder,
10702 "connector's staged encoder doesn't match current encoder\n");
10703 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010704}
10705
10706static void
10707check_encoder_state(struct drm_device *dev)
10708{
10709 struct intel_encoder *encoder;
10710 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010711
Damien Lespiaub2784e12014-08-05 11:29:37 +010010712 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010713 bool enabled = false;
10714 bool active = false;
10715 enum pipe pipe, tracked_pipe;
10716
10717 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10718 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010719 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010720
10721 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10722 "encoder's stage crtc doesn't match current crtc\n");
10723 WARN(encoder->connectors_active && !encoder->base.crtc,
10724 "encoder's active_connectors set, but no crtc\n");
10725
10726 list_for_each_entry(connector, &dev->mode_config.connector_list,
10727 base.head) {
10728 if (connector->base.encoder != &encoder->base)
10729 continue;
10730 enabled = true;
10731 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10732 active = true;
10733 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010734 /*
10735 * for MST connectors if we unplug the connector is gone
10736 * away but the encoder is still connected to a crtc
10737 * until a modeset happens in response to the hotplug.
10738 */
10739 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10740 continue;
10741
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010742 WARN(!!encoder->base.crtc != enabled,
10743 "encoder's enabled state mismatch "
10744 "(expected %i, found %i)\n",
10745 !!encoder->base.crtc, enabled);
10746 WARN(active && !encoder->base.crtc,
10747 "active encoder with no crtc\n");
10748
10749 WARN(encoder->connectors_active != active,
10750 "encoder's computed active state doesn't match tracked active state "
10751 "(expected %i, found %i)\n", active, encoder->connectors_active);
10752
10753 active = encoder->get_hw_state(encoder, &pipe);
10754 WARN(active != encoder->connectors_active,
10755 "encoder's hw state doesn't match sw tracking "
10756 "(expected %i, found %i)\n",
10757 encoder->connectors_active, active);
10758
10759 if (!encoder->base.crtc)
10760 continue;
10761
10762 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10763 WARN(active && pipe != tracked_pipe,
10764 "active encoder's pipe doesn't match"
10765 "(expected %i, found %i)\n",
10766 tracked_pipe, pipe);
10767
10768 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010769}
10770
10771static void
10772check_crtc_state(struct drm_device *dev)
10773{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010775 struct intel_crtc *crtc;
10776 struct intel_encoder *encoder;
10777 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010778
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010779 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 bool enabled = false;
10781 bool active = false;
10782
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010783 memset(&pipe_config, 0, sizeof(pipe_config));
10784
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010785 DRM_DEBUG_KMS("[CRTC:%d]\n",
10786 crtc->base.base.id);
10787
10788 WARN(crtc->active && !crtc->base.enabled,
10789 "active crtc, but not enabled in sw tracking\n");
10790
Damien Lespiaub2784e12014-08-05 11:29:37 +010010791 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010792 if (encoder->base.crtc != &crtc->base)
10793 continue;
10794 enabled = true;
10795 if (encoder->connectors_active)
10796 active = true;
10797 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010798
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010799 WARN(active != crtc->active,
10800 "crtc's computed active state doesn't match tracked active state "
10801 "(expected %i, found %i)\n", active, crtc->active);
10802 WARN(enabled != crtc->base.enabled,
10803 "crtc's computed enabled state doesn't match tracked enabled state "
10804 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10805
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010806 active = dev_priv->display.get_pipe_config(crtc,
10807 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010808
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010809 /* hw state is inconsistent with the pipe quirk */
10810 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10811 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010812 active = crtc->active;
10813
Damien Lespiaub2784e12014-08-05 11:29:37 +010010814 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010815 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010816 if (encoder->base.crtc != &crtc->base)
10817 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010818 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010819 encoder->get_config(encoder, &pipe_config);
10820 }
10821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010822 WARN(crtc->active != active,
10823 "crtc active state doesn't match with hw state "
10824 "(expected %i, found %i)\n", crtc->active, active);
10825
Daniel Vetterc0b03412013-05-28 12:05:54 +020010826 if (active &&
10827 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10828 WARN(1, "pipe state doesn't match!\n");
10829 intel_dump_pipe_config(crtc, &pipe_config,
10830 "[hw state]");
10831 intel_dump_pipe_config(crtc, &crtc->config,
10832 "[sw state]");
10833 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834 }
10835}
10836
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010837static void
10838check_shared_dpll_state(struct drm_device *dev)
10839{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010841 struct intel_crtc *crtc;
10842 struct intel_dpll_hw_state dpll_hw_state;
10843 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010844
10845 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10846 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10847 int enabled_crtcs = 0, active_crtcs = 0;
10848 bool active;
10849
10850 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10851
10852 DRM_DEBUG_KMS("%s\n", pll->name);
10853
10854 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10855
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010856 WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010857 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010858 pll->active, hweight32(pll->config.crtc_mask));
Daniel Vetter53589012013-06-05 13:34:16 +020010859 WARN(pll->active && !pll->on,
10860 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010861 WARN(pll->on && !pll->active,
10862 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010863 WARN(pll->on != active,
10864 "pll on state mismatch (expected %i, found %i)\n",
10865 pll->on, active);
10866
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010867 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010868 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10869 enabled_crtcs++;
10870 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10871 active_crtcs++;
10872 }
10873 WARN(pll->active != active_crtcs,
10874 "pll active crtcs mismatch (expected %i, found %i)\n",
10875 pll->active, active_crtcs);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010876 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010877 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010878 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010879
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010880 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010881 sizeof(dpll_hw_state)),
10882 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010883 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010884}
10885
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010886void
10887intel_modeset_check_state(struct drm_device *dev)
10888{
Damien Lespiau08db6652014-11-04 17:06:52 +000010889 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010890 check_connector_state(dev);
10891 check_encoder_state(dev);
10892 check_crtc_state(dev);
10893 check_shared_dpll_state(dev);
10894}
10895
Ville Syrjälä18442d02013-09-13 16:00:08 +030010896void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10897 int dotclock)
10898{
10899 /*
10900 * FDI already provided one idea for the dotclock.
10901 * Yell if the encoder disagrees.
10902 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010903 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010904 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010905 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010906}
10907
Ville Syrjälä80715b22014-05-15 20:23:23 +030010908static void update_scanline_offset(struct intel_crtc *crtc)
10909{
10910 struct drm_device *dev = crtc->base.dev;
10911
10912 /*
10913 * The scanline counter increments at the leading edge of hsync.
10914 *
10915 * On most platforms it starts counting from vtotal-1 on the
10916 * first active line. That means the scanline counter value is
10917 * always one less than what we would expect. Ie. just after
10918 * start of vblank, which also occurs at start of hsync (on the
10919 * last active line), the scanline counter will read vblank_start-1.
10920 *
10921 * On gen2 the scanline counter starts counting from 1 instead
10922 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10923 * to keep the value positive), instead of adding one.
10924 *
10925 * On HSW+ the behaviour of the scanline counter depends on the output
10926 * type. For DP ports it behaves like most other platforms, but on HDMI
10927 * there's an extra 1 line difference. So we need to add two instead of
10928 * one to the value.
10929 */
10930 if (IS_GEN2(dev)) {
10931 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10932 int vtotal;
10933
10934 vtotal = mode->crtc_vtotal;
10935 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10936 vtotal /= 2;
10937
10938 crtc->scanline_offset = vtotal - 1;
10939 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010940 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010941 crtc->scanline_offset = 2;
10942 } else
10943 crtc->scanline_offset = 1;
10944}
10945
Jesse Barnes7f271262014-11-05 14:26:06 -080010946static struct intel_crtc_config *
10947intel_modeset_compute_config(struct drm_crtc *crtc,
10948 struct drm_display_mode *mode,
10949 struct drm_framebuffer *fb,
10950 unsigned *modeset_pipes,
10951 unsigned *prepare_pipes,
10952 unsigned *disable_pipes)
10953{
10954 struct intel_crtc_config *pipe_config = NULL;
10955
10956 intel_modeset_affected_pipes(crtc, modeset_pipes,
10957 prepare_pipes, disable_pipes);
10958
10959 if ((*modeset_pipes) == 0)
10960 goto out;
10961
10962 /*
10963 * Note this needs changes when we start tracking multiple modes
10964 * and crtcs. At that point we'll need to compute the whole config
10965 * (i.e. one pipe_config for each crtc) rather than just the one
10966 * for this crtc.
10967 */
10968 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10969 if (IS_ERR(pipe_config)) {
10970 goto out;
10971 }
10972 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10973 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080010974
10975out:
10976 return pipe_config;
10977}
10978
Daniel Vetterf30da182013-04-11 20:22:50 +020010979static int __intel_set_mode(struct drm_crtc *crtc,
10980 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080010981 int x, int y, struct drm_framebuffer *fb,
10982 struct intel_crtc_config *pipe_config,
10983 unsigned modeset_pipes,
10984 unsigned prepare_pipes,
10985 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010986{
10987 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010988 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010989 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010990 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010991 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010992
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010993 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010994 if (!saved_mode)
10995 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010996
Tim Gardner3ac18232012-12-07 07:54:26 -070010997 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010998
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010999 if (modeset_pipes)
11000 to_intel_crtc(crtc)->new_config = pipe_config;
11001
Jesse Barnes30a970c2013-11-04 13:48:12 -080011002 /*
11003 * See if the config requires any additional preparation, e.g.
11004 * to adjust global state with pipes off. We need to do this
11005 * here so we can get the modeset_pipe updated config for the new
11006 * mode set on this crtc. For other crtcs we need to use the
11007 * adjusted_mode bits in the crtc directly.
11008 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011009 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011010 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011011
Ville Syrjäläc164f832013-11-05 22:34:12 +020011012 /* may have added more to prepare_pipes than we should */
11013 prepare_pipes &= ~disable_pipes;
11014 }
11015
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011016 if (dev_priv->display.crtc_compute_clock) {
11017 unsigned clear_pipes = modeset_pipes | disable_pipes;
11018
11019 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11020 if (ret)
11021 goto done;
11022
11023 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11024 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
11025 if (ret) {
11026 intel_shared_dpll_abort_config(dev_priv);
11027 goto done;
11028 }
11029 }
11030 }
11031
Daniel Vetter460da9162013-03-27 00:44:51 +010011032 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11033 intel_crtc_disable(&intel_crtc->base);
11034
Daniel Vetterea9d7582012-07-10 10:42:52 +020011035 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11036 if (intel_crtc->base.enabled)
11037 dev_priv->display.crtc_disable(&intel_crtc->base);
11038 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011039
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011040 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11041 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080011042 *
11043 * Note we'll need to fix this up when we start tracking multiple
11044 * pipes; here we assume a single modeset_pipe and only track the
11045 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011046 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011047 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011048 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011049 /* mode_set/enable/disable functions rely on a correct pipe
11050 * config. */
11051 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011052 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011053
11054 /*
11055 * Calculate and store various constants which
11056 * are later needed by vblank and swap-completion
11057 * timestamping. They are derived from true hwmode.
11058 */
11059 drm_calc_timestamping_constants(crtc,
11060 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011061 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011062
Daniel Vetterea9d7582012-07-10 10:42:52 +020011063 /* Only after disabling all output pipelines that will be changed can we
11064 * update the the output configuration. */
11065 intel_modeset_update_state(dev, prepare_pipes);
11066
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011067 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011068
Daniel Vettera6778b32012-07-02 09:56:42 +020011069 /* Set up the DPLL and any encoders state that needs to adjust or depend
11070 * on the DPLL.
11071 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011072 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011073 struct drm_framebuffer *old_fb = crtc->primary->fb;
11074 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11075 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011076
11077 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011078 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vetter4c107942014-04-24 23:55:05 +020011079 if (ret != 0) {
11080 DRM_ERROR("pin & fence failed\n");
11081 mutex_unlock(&dev->struct_mutex);
11082 goto done;
11083 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011084 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011085 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011086 i915_gem_track_fb(old_obj, obj,
11087 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011088 mutex_unlock(&dev->struct_mutex);
11089
11090 crtc->primary->fb = fb;
11091 crtc->x = x;
11092 crtc->y = y;
Daniel Vettera6778b32012-07-02 09:56:42 +020011093 }
11094
11095 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011096 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11097 update_scanline_offset(intel_crtc);
11098
Daniel Vetter25c5b262012-07-08 22:08:04 +020011099 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011100 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011101
Daniel Vettera6778b32012-07-02 09:56:42 +020011102 /* FIXME: add subpixel order */
11103done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011104 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011105 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011106
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011107 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011108 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011109 return ret;
11110}
11111
Jesse Barnes7f271262014-11-05 14:26:06 -080011112static int intel_set_mode_pipes(struct drm_crtc *crtc,
11113 struct drm_display_mode *mode,
11114 int x, int y, struct drm_framebuffer *fb,
11115 struct intel_crtc_config *pipe_config,
11116 unsigned modeset_pipes,
11117 unsigned prepare_pipes,
11118 unsigned disable_pipes)
11119{
11120 int ret;
11121
11122 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11123 prepare_pipes, disable_pipes);
11124
11125 if (ret == 0)
11126 intel_modeset_check_state(crtc->dev);
11127
11128 return ret;
11129}
11130
Damien Lespiaue7457a92013-08-08 22:28:59 +010011131static int intel_set_mode(struct drm_crtc *crtc,
11132 struct drm_display_mode *mode,
11133 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011134{
Jesse Barnes7f271262014-11-05 14:26:06 -080011135 struct intel_crtc_config *pipe_config;
11136 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011137
Jesse Barnes7f271262014-11-05 14:26:06 -080011138 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11139 &modeset_pipes,
11140 &prepare_pipes,
11141 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011142
Jesse Barnes7f271262014-11-05 14:26:06 -080011143 if (IS_ERR(pipe_config))
11144 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011145
Jesse Barnes7f271262014-11-05 14:26:06 -080011146 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11147 modeset_pipes, prepare_pipes,
11148 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011149}
11150
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011151void intel_crtc_restore_mode(struct drm_crtc *crtc)
11152{
Matt Roperf4510a22014-04-01 15:22:40 -070011153 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011154}
11155
Daniel Vetter25c5b262012-07-08 22:08:04 +020011156#undef for_each_intel_crtc_masked
11157
Daniel Vetterd9e55602012-07-04 22:16:09 +020011158static void intel_set_config_free(struct intel_set_config *config)
11159{
11160 if (!config)
11161 return;
11162
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011163 kfree(config->save_connector_encoders);
11164 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011165 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011166 kfree(config);
11167}
11168
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011169static int intel_set_config_save_state(struct drm_device *dev,
11170 struct intel_set_config *config)
11171{
Ville Syrjälä76688512014-01-10 11:28:06 +020011172 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011173 struct drm_encoder *encoder;
11174 struct drm_connector *connector;
11175 int count;
11176
Ville Syrjälä76688512014-01-10 11:28:06 +020011177 config->save_crtc_enabled =
11178 kcalloc(dev->mode_config.num_crtc,
11179 sizeof(bool), GFP_KERNEL);
11180 if (!config->save_crtc_enabled)
11181 return -ENOMEM;
11182
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011183 config->save_encoder_crtcs =
11184 kcalloc(dev->mode_config.num_encoder,
11185 sizeof(struct drm_crtc *), GFP_KERNEL);
11186 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011187 return -ENOMEM;
11188
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011189 config->save_connector_encoders =
11190 kcalloc(dev->mode_config.num_connector,
11191 sizeof(struct drm_encoder *), GFP_KERNEL);
11192 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011193 return -ENOMEM;
11194
11195 /* Copy data. Note that driver private data is not affected.
11196 * Should anything bad happen only the expected state is
11197 * restored, not the drivers personal bookkeeping.
11198 */
11199 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011200 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011201 config->save_crtc_enabled[count++] = crtc->enabled;
11202 }
11203
11204 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011205 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011206 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011207 }
11208
11209 count = 0;
11210 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011211 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011212 }
11213
11214 return 0;
11215}
11216
11217static void intel_set_config_restore_state(struct drm_device *dev,
11218 struct intel_set_config *config)
11219{
Ville Syrjälä76688512014-01-10 11:28:06 +020011220 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011221 struct intel_encoder *encoder;
11222 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011223 int count;
11224
11225 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011226 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011227 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011228
11229 if (crtc->new_enabled)
11230 crtc->new_config = &crtc->config;
11231 else
11232 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011233 }
11234
11235 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011236 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011237 encoder->new_crtc =
11238 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011239 }
11240
11241 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011242 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11243 connector->new_encoder =
11244 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011245 }
11246}
11247
Imre Deake3de42b2013-05-03 19:44:07 +020011248static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011249is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011250{
11251 int i;
11252
Chris Wilson2e57f472013-07-17 12:14:40 +010011253 if (set->num_connectors == 0)
11254 return false;
11255
11256 if (WARN_ON(set->connectors == NULL))
11257 return false;
11258
11259 for (i = 0; i < set->num_connectors; i++)
11260 if (set->connectors[i]->encoder &&
11261 set->connectors[i]->encoder->crtc == set->crtc &&
11262 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011263 return true;
11264
11265 return false;
11266}
11267
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011268static void
11269intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11270 struct intel_set_config *config)
11271{
11272
11273 /* We should be able to check here if the fb has the same properties
11274 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011275 if (is_crtc_connector_off(set)) {
11276 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011277 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011278 /*
11279 * If we have no fb, we can only flip as long as the crtc is
11280 * active, otherwise we need a full mode set. The crtc may
11281 * be active if we've only disabled the primary plane, or
11282 * in fastboot situations.
11283 */
Matt Roperf4510a22014-04-01 15:22:40 -070011284 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011285 struct intel_crtc *intel_crtc =
11286 to_intel_crtc(set->crtc);
11287
Matt Roper3b150f02014-05-29 08:06:53 -070011288 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011289 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11290 config->fb_changed = true;
11291 } else {
11292 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11293 config->mode_changed = true;
11294 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011295 } else if (set->fb == NULL) {
11296 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011297 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011298 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011299 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011300 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011301 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011302 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011303 }
11304
Daniel Vetter835c5872012-07-10 18:11:08 +020011305 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011306 config->fb_changed = true;
11307
11308 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11309 DRM_DEBUG_KMS("modes are different, full mode set\n");
11310 drm_mode_debug_printmodeline(&set->crtc->mode);
11311 drm_mode_debug_printmodeline(set->mode);
11312 config->mode_changed = true;
11313 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011314
11315 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11316 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011317}
11318
Daniel Vetter2e431052012-07-04 22:42:15 +020011319static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011320intel_modeset_stage_output_state(struct drm_device *dev,
11321 struct drm_mode_set *set,
11322 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011323{
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 struct intel_connector *connector;
11325 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011326 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011327 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011328
Damien Lespiau9abdda72013-02-13 13:29:23 +000011329 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011330 * of connectors. For paranoia, double-check this. */
11331 WARN_ON(!set->fb && (set->num_connectors != 0));
11332 WARN_ON(set->fb && (set->num_connectors == 0));
11333
Daniel Vetter9a935852012-07-05 22:34:27 +020011334 list_for_each_entry(connector, &dev->mode_config.connector_list,
11335 base.head) {
11336 /* Otherwise traverse passed in connector list and get encoders
11337 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011338 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011339 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011340 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011341 break;
11342 }
11343 }
11344
Daniel Vetter9a935852012-07-05 22:34:27 +020011345 /* If we disable the crtc, disable all its connectors. Also, if
11346 * the connector is on the changing crtc but not on the new
11347 * connector list, disable it. */
11348 if ((!set->fb || ro == set->num_connectors) &&
11349 connector->base.encoder &&
11350 connector->base.encoder->crtc == set->crtc) {
11351 connector->new_encoder = NULL;
11352
11353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11354 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011355 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011356 }
11357
11358
11359 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011360 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011361 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011362 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011363 }
11364 /* connector->new_encoder is now updated for all connectors. */
11365
11366 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011367 list_for_each_entry(connector, &dev->mode_config.connector_list,
11368 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011369 struct drm_crtc *new_crtc;
11370
Daniel Vetter9a935852012-07-05 22:34:27 +020011371 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011372 continue;
11373
Daniel Vetter9a935852012-07-05 22:34:27 +020011374 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011375
11376 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011377 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011378 new_crtc = set->crtc;
11379 }
11380
11381 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011382 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11383 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011384 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011385 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011386 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011387
11388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11389 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011390 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011391 new_crtc->base.id);
11392 }
11393
11394 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011395 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011396 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011397 list_for_each_entry(connector,
11398 &dev->mode_config.connector_list,
11399 base.head) {
11400 if (connector->new_encoder == encoder) {
11401 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011402 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011403 }
11404 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011405
11406 if (num_connectors == 0)
11407 encoder->new_crtc = NULL;
11408 else if (num_connectors > 1)
11409 return -EINVAL;
11410
Daniel Vetter9a935852012-07-05 22:34:27 +020011411 /* Only now check for crtc changes so we don't miss encoders
11412 * that will be disabled. */
11413 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011414 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011415 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011416 }
11417 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011418 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011419 list_for_each_entry(connector, &dev->mode_config.connector_list,
11420 base.head) {
11421 if (connector->new_encoder)
11422 if (connector->new_encoder != connector->encoder)
11423 connector->encoder = connector->new_encoder;
11424 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011425 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011426 crtc->new_enabled = false;
11427
Damien Lespiaub2784e12014-08-05 11:29:37 +010011428 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011429 if (encoder->new_crtc == crtc) {
11430 crtc->new_enabled = true;
11431 break;
11432 }
11433 }
11434
11435 if (crtc->new_enabled != crtc->base.enabled) {
11436 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11437 crtc->new_enabled ? "en" : "dis");
11438 config->mode_changed = true;
11439 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011440
11441 if (crtc->new_enabled)
11442 crtc->new_config = &crtc->config;
11443 else
11444 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011445 }
11446
Daniel Vetter2e431052012-07-04 22:42:15 +020011447 return 0;
11448}
11449
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011450static void disable_crtc_nofb(struct intel_crtc *crtc)
11451{
11452 struct drm_device *dev = crtc->base.dev;
11453 struct intel_encoder *encoder;
11454 struct intel_connector *connector;
11455
11456 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11457 pipe_name(crtc->pipe));
11458
11459 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11460 if (connector->new_encoder &&
11461 connector->new_encoder->new_crtc == crtc)
11462 connector->new_encoder = NULL;
11463 }
11464
Damien Lespiaub2784e12014-08-05 11:29:37 +010011465 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011466 if (encoder->new_crtc == crtc)
11467 encoder->new_crtc = NULL;
11468 }
11469
11470 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011471 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011472}
11473
Daniel Vetter2e431052012-07-04 22:42:15 +020011474static int intel_crtc_set_config(struct drm_mode_set *set)
11475{
11476 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011477 struct drm_mode_set save_set;
11478 struct intel_set_config *config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011479 struct intel_crtc_config *pipe_config;
11480 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011481 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011482
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011483 BUG_ON(!set);
11484 BUG_ON(!set->crtc);
11485 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011486
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011487 /* Enforce sane interface api - has been abused by the fb helper. */
11488 BUG_ON(!set->mode && set->fb);
11489 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011490
Daniel Vetter2e431052012-07-04 22:42:15 +020011491 if (set->fb) {
11492 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11493 set->crtc->base.id, set->fb->base.id,
11494 (int)set->num_connectors, set->x, set->y);
11495 } else {
11496 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011497 }
11498
11499 dev = set->crtc->dev;
11500
11501 ret = -ENOMEM;
11502 config = kzalloc(sizeof(*config), GFP_KERNEL);
11503 if (!config)
11504 goto out_config;
11505
11506 ret = intel_set_config_save_state(dev, config);
11507 if (ret)
11508 goto out_config;
11509
11510 save_set.crtc = set->crtc;
11511 save_set.mode = &set->crtc->mode;
11512 save_set.x = set->crtc->x;
11513 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011514 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011515
11516 /* Compute whether we need a full modeset, only an fb base update or no
11517 * change at all. In the future we might also check whether only the
11518 * mode changed, e.g. for LVDS where we only change the panel fitter in
11519 * such cases. */
11520 intel_set_config_compute_mode_changes(set, config);
11521
Daniel Vetter9a935852012-07-05 22:34:27 +020011522 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011523 if (ret)
11524 goto fail;
11525
Jesse Barnes50f52752014-11-07 13:11:00 -080011526 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11527 set->fb,
11528 &modeset_pipes,
11529 &prepare_pipes,
11530 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011531 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011532 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011533 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011534 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011535 if (pipe_config->has_audio !=
Jesse Barnes20664592014-11-05 14:26:09 -080011536 to_intel_crtc(set->crtc)->config.has_audio)
11537 config->mode_changed = true;
11538
11539 /* Force mode sets for any infoframe stuff */
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011540 if (pipe_config->has_infoframe ||
Jesse Barnes20664592014-11-05 14:26:09 -080011541 to_intel_crtc(set->crtc)->config.has_infoframe)
11542 config->mode_changed = true;
11543 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011544
11545 /* set_mode will free it in the mode_changed case */
11546 if (!config->mode_changed)
11547 kfree(pipe_config);
11548
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011549 intel_update_pipe_size(to_intel_crtc(set->crtc));
11550
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011551 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011552 ret = intel_set_mode_pipes(set->crtc, set->mode,
11553 set->x, set->y, set->fb, pipe_config,
11554 modeset_pipes, prepare_pipes,
11555 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011556 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011557 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11558
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011559 intel_crtc_wait_for_pending_flips(set->crtc);
11560
Daniel Vetter4f660f42012-07-02 09:47:37 +020011561 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011562 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011563
11564 /*
11565 * We need to make sure the primary plane is re-enabled if it
11566 * has previously been turned off.
11567 */
11568 if (!intel_crtc->primary_enabled && ret == 0) {
11569 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011570 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011571 }
11572
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011573 /*
11574 * In the fastboot case this may be our only check of the
11575 * state after boot. It would be better to only do it on
11576 * the first update, but we don't have a nice way of doing that
11577 * (and really, set_config isn't used much for high freq page
11578 * flipping, so increasing its cost here shouldn't be a big
11579 * deal).
11580 */
Jani Nikulad330a952014-01-21 11:24:25 +020011581 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011582 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011583 }
11584
Chris Wilson2d05eae2013-05-03 17:36:25 +010011585 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011586 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11587 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011588fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011589 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011590
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011591 /*
11592 * HACK: if the pipe was on, but we didn't have a framebuffer,
11593 * force the pipe off to avoid oopsing in the modeset code
11594 * due to fb==NULL. This should only happen during boot since
11595 * we don't yet reconstruct the FB from the hardware state.
11596 */
11597 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11598 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11599
Chris Wilson2d05eae2013-05-03 17:36:25 +010011600 /* Try to restore the config */
11601 if (config->mode_changed &&
11602 intel_set_mode(save_set.crtc, save_set.mode,
11603 save_set.x, save_set.y, save_set.fb))
11604 DRM_ERROR("failed to restore config after modeset failure\n");
11605 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011606
Daniel Vetterd9e55602012-07-04 22:16:09 +020011607out_config:
11608 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011609 return ret;
11610}
11611
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011612static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011613 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011614 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011615 .destroy = intel_crtc_destroy,
11616 .page_flip = intel_crtc_page_flip,
11617};
11618
Daniel Vetter53589012013-06-05 13:34:16 +020011619static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11620 struct intel_shared_dpll *pll,
11621 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011622{
Daniel Vetter53589012013-06-05 13:34:16 +020011623 uint32_t val;
11624
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011625 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011626 return false;
11627
Daniel Vetter53589012013-06-05 13:34:16 +020011628 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011629 hw_state->dpll = val;
11630 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11631 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011632
11633 return val & DPLL_VCO_ENABLE;
11634}
11635
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011636static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11637 struct intel_shared_dpll *pll)
11638{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011639 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11640 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011641}
11642
Daniel Vettere7b903d2013-06-05 13:34:14 +020011643static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11644 struct intel_shared_dpll *pll)
11645{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011646 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011647 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011648
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011649 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011650
11651 /* Wait for the clocks to stabilize. */
11652 POSTING_READ(PCH_DPLL(pll->id));
11653 udelay(150);
11654
11655 /* The pixel multiplier can only be updated once the
11656 * DPLL is enabled and the clocks are stable.
11657 *
11658 * So write it again.
11659 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011660 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011661 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011662 udelay(200);
11663}
11664
11665static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11666 struct intel_shared_dpll *pll)
11667{
11668 struct drm_device *dev = dev_priv->dev;
11669 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011670
11671 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011672 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011673 if (intel_crtc_to_shared_dpll(crtc) == pll)
11674 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11675 }
11676
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011677 I915_WRITE(PCH_DPLL(pll->id), 0);
11678 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011679 udelay(200);
11680}
11681
Daniel Vetter46edb022013-06-05 13:34:12 +020011682static char *ibx_pch_dpll_names[] = {
11683 "PCH DPLL A",
11684 "PCH DPLL B",
11685};
11686
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011687static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011688{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011690 int i;
11691
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011692 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011693
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011694 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011695 dev_priv->shared_dplls[i].id = i;
11696 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011697 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011698 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11699 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011700 dev_priv->shared_dplls[i].get_hw_state =
11701 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011702 }
11703}
11704
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011705static void intel_shared_dpll_init(struct drm_device *dev)
11706{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011708
Daniel Vetter9cd86932014-06-25 22:01:57 +030011709 if (HAS_DDI(dev))
11710 intel_ddi_pll_init(dev);
11711 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011712 ibx_pch_dpll_init(dev);
11713 else
11714 dev_priv->num_shared_dpll = 0;
11715
11716 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011717}
11718
Matt Roper465c1202014-05-29 08:06:54 -070011719static int
11720intel_primary_plane_disable(struct drm_plane *plane)
11721{
11722 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011723 struct intel_crtc *intel_crtc;
11724
11725 if (!plane->fb)
11726 return 0;
11727
11728 BUG_ON(!plane->crtc);
11729
11730 intel_crtc = to_intel_crtc(plane->crtc);
11731
11732 /*
11733 * Even though we checked plane->fb above, it's still possible that
11734 * the primary plane has been implicitly disabled because the crtc
11735 * coordinates given weren't visible, or because we detected
11736 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11737 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11738 * In either case, we need to unpin the FB and let the fb pointer get
11739 * updated, but otherwise we don't need to touch the hardware.
11740 */
11741 if (!intel_crtc->primary_enabled)
11742 goto disable_unpin;
11743
11744 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011745 intel_disable_primary_hw_plane(plane, plane->crtc);
11746
Matt Roper465c1202014-05-29 08:06:54 -070011747disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011748 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011749 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011750 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011751 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011752 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011753 plane->fb = NULL;
11754
11755 return 0;
11756}
11757
11758static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011759intel_check_primary_plane(struct drm_plane *plane,
11760 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011761{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011762 struct drm_crtc *crtc = state->crtc;
11763 struct drm_framebuffer *fb = state->fb;
11764 struct drm_rect *dest = &state->dst;
11765 struct drm_rect *src = &state->src;
11766 const struct drm_rect *clip = &state->clip;
11767
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011768 return drm_plane_helper_check_update(plane, crtc, fb,
11769 src, dest, clip,
11770 DRM_PLANE_HELPER_NO_SCALING,
11771 DRM_PLANE_HELPER_NO_SCALING,
11772 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011773}
11774
11775static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011776intel_prepare_primary_plane(struct drm_plane *plane,
11777 struct intel_plane_state *state)
11778{
11779 struct drm_crtc *crtc = state->crtc;
11780 struct drm_framebuffer *fb = state->fb;
11781 struct drm_device *dev = crtc->dev;
11782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11783 enum pipe pipe = intel_crtc->pipe;
11784 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11785 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011786 int ret;
11787
Gustavo Padovan14af2932014-10-24 14:51:31 +010011788 intel_crtc_wait_for_pending_flips(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011789
Gustavo Padovan14af2932014-10-24 14:51:31 +010011790 if (intel_crtc_has_pending_flip(crtc)) {
11791 DRM_ERROR("pipe is still busy with an old pageflip\n");
11792 return -EBUSY;
11793 }
11794
11795 if (old_obj != obj) {
11796 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011797 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
Gustavo Padovan14af2932014-10-24 14:51:31 +010011798 if (ret == 0)
11799 i915_gem_track_fb(old_obj, obj,
11800 INTEL_FRONTBUFFER_PRIMARY(pipe));
11801 mutex_unlock(&dev->struct_mutex);
11802 if (ret != 0) {
11803 DRM_DEBUG_KMS("pin & fence failed\n");
11804 return ret;
11805 }
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011806 }
11807
11808 return 0;
11809}
11810
Gustavo Padovan14af2932014-10-24 14:51:31 +010011811static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011812intel_commit_primary_plane(struct drm_plane *plane,
11813 struct intel_plane_state *state)
11814{
11815 struct drm_crtc *crtc = state->crtc;
11816 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011817 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011818 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011820 enum pipe pipe = intel_crtc->pipe;
11821 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011822 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11823 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011824 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011825 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011826
11827 crtc->primary->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080011828 crtc->x = src->x1 >> 16;
11829 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011830
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011831 intel_plane->crtc_x = state->orig_dst.x1;
11832 intel_plane->crtc_y = state->orig_dst.y1;
11833 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11834 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11835 intel_plane->src_x = state->orig_src.x1;
11836 intel_plane->src_y = state->orig_src.y1;
11837 intel_plane->src_w = drm_rect_width(&state->orig_src);
11838 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011839 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011840
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011841 if (intel_crtc->active) {
11842 /*
11843 * FBC does not work on some platforms for rotated
11844 * planes, so disable it when rotation is not 0 and
11845 * update it when rotation is set back to 0.
11846 *
11847 * FIXME: This is redundant with the fbc update done in
11848 * the primary plane enable function except that that
11849 * one is done too late. We eventually need to unify
11850 * this.
11851 */
11852 if (intel_crtc->primary_enabled &&
11853 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11854 dev_priv->fbc.plane == intel_crtc->plane &&
11855 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11856 intel_disable_fbc(dev);
11857 }
11858
11859 if (state->visible) {
11860 bool was_enabled = intel_crtc->primary_enabled;
11861
11862 /* FIXME: kill this fastboot hack */
11863 intel_update_pipe_size(intel_crtc);
11864
11865 intel_crtc->primary_enabled = true;
11866
11867 dev_priv->display.update_primary_plane(crtc, plane->fb,
11868 crtc->x, crtc->y);
11869
11870 /*
11871 * BDW signals flip done immediately if the plane
11872 * is disabled, even if the plane enable is already
11873 * armed to occur at the next vblank :(
11874 */
11875 if (IS_BROADWELL(dev) && !was_enabled)
11876 intel_wait_for_vblank(dev, intel_crtc->pipe);
11877 } else {
11878 /*
11879 * If clipping results in a non-visible primary plane,
11880 * we'll disable the primary plane. Note that this is
11881 * a bit different than what happens if userspace
11882 * explicitly disables the plane by passing fb=0
11883 * because plane->fb still gets set and pinned.
11884 */
11885 intel_disable_primary_hw_plane(plane, crtc);
11886 }
11887
11888 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11889
11890 mutex_lock(&dev->struct_mutex);
11891 intel_update_fbc(dev);
11892 mutex_unlock(&dev->struct_mutex);
11893 }
11894
11895 if (old_fb && old_fb != fb) {
11896 if (intel_crtc->active)
11897 intel_wait_for_vblank(dev, intel_crtc->pipe);
11898
11899 mutex_lock(&dev->struct_mutex);
11900 intel_unpin_fb_obj(old_obj);
11901 mutex_unlock(&dev->struct_mutex);
11902 }
Matt Roper465c1202014-05-29 08:06:54 -070011903}
11904
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011905static int
11906intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11907 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11908 unsigned int crtc_w, unsigned int crtc_h,
11909 uint32_t src_x, uint32_t src_y,
11910 uint32_t src_w, uint32_t src_h)
11911{
11912 struct intel_plane_state state;
11913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11914 int ret;
11915
11916 state.crtc = crtc;
11917 state.fb = fb;
11918
11919 /* sample coordinates in 16.16 fixed point */
11920 state.src.x1 = src_x;
11921 state.src.x2 = src_x + src_w;
11922 state.src.y1 = src_y;
11923 state.src.y2 = src_y + src_h;
11924
11925 /* integer pixels */
11926 state.dst.x1 = crtc_x;
11927 state.dst.x2 = crtc_x + crtc_w;
11928 state.dst.y1 = crtc_y;
11929 state.dst.y2 = crtc_y + crtc_h;
11930
11931 state.clip.x1 = 0;
11932 state.clip.y1 = 0;
11933 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11934 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11935
11936 state.orig_src = state.src;
11937 state.orig_dst = state.dst;
11938
11939 ret = intel_check_primary_plane(plane, &state);
11940 if (ret)
11941 return ret;
11942
Gustavo Padovan14af2932014-10-24 14:51:31 +010011943 ret = intel_prepare_primary_plane(plane, &state);
11944 if (ret)
11945 return ret;
11946
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011947 intel_commit_primary_plane(plane, &state);
11948
11949 return 0;
11950}
11951
Matt Roper3d7d6512014-06-10 08:28:13 -070011952/* Common destruction function for both primary and cursor planes */
11953static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011954{
11955 struct intel_plane *intel_plane = to_intel_plane(plane);
11956 drm_plane_cleanup(plane);
11957 kfree(intel_plane);
11958}
11959
11960static const struct drm_plane_funcs intel_primary_plane_funcs = {
11961 .update_plane = intel_primary_plane_setplane,
11962 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011963 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011964 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011965};
11966
11967static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11968 int pipe)
11969{
11970 struct intel_plane *primary;
11971 const uint32_t *intel_primary_formats;
11972 int num_formats;
11973
11974 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11975 if (primary == NULL)
11976 return NULL;
11977
11978 primary->can_scale = false;
11979 primary->max_downscale = 1;
11980 primary->pipe = pipe;
11981 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011982 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011983 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11984 primary->plane = !pipe;
11985
11986 if (INTEL_INFO(dev)->gen <= 3) {
11987 intel_primary_formats = intel_primary_formats_gen2;
11988 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11989 } else {
11990 intel_primary_formats = intel_primary_formats_gen4;
11991 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11992 }
11993
11994 drm_universal_plane_init(dev, &primary->base, 0,
11995 &intel_primary_plane_funcs,
11996 intel_primary_formats, num_formats,
11997 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011998
11999 if (INTEL_INFO(dev)->gen >= 4) {
12000 if (!dev->mode_config.rotation_property)
12001 dev->mode_config.rotation_property =
12002 drm_mode_create_rotation_property(dev,
12003 BIT(DRM_ROTATE_0) |
12004 BIT(DRM_ROTATE_180));
12005 if (dev->mode_config.rotation_property)
12006 drm_object_attach_property(&primary->base.base,
12007 dev->mode_config.rotation_property,
12008 primary->rotation);
12009 }
12010
Matt Roper465c1202014-05-29 08:06:54 -070012011 return &primary->base;
12012}
12013
Matt Roper3d7d6512014-06-10 08:28:13 -070012014static int
12015intel_cursor_plane_disable(struct drm_plane *plane)
12016{
12017 if (!plane->fb)
12018 return 0;
12019
12020 BUG_ON(!plane->crtc);
12021
12022 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12023}
12024
12025static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012026intel_check_cursor_plane(struct drm_plane *plane,
12027 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012028{
Gustavo Padovan852e7872014-09-05 17:22:31 -030012029 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012030 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012031 struct drm_framebuffer *fb = state->fb;
12032 struct drm_rect *dest = &state->dst;
12033 struct drm_rect *src = &state->src;
12034 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012035 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12036 int crtc_w, crtc_h;
12037 unsigned stride;
12038 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012039
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012040 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012041 src, dest, clip,
12042 DRM_PLANE_HELPER_NO_SCALING,
12043 DRM_PLANE_HELPER_NO_SCALING,
12044 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012045 if (ret)
12046 return ret;
12047
12048
12049 /* if we want to turn off the cursor ignore width and height */
12050 if (!obj)
12051 return 0;
12052
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012053 /* Check for which cursor types we support */
12054 crtc_w = drm_rect_width(&state->orig_dst);
12055 crtc_h = drm_rect_height(&state->orig_dst);
12056 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
12057 DRM_DEBUG("Cursor dimension not supported\n");
12058 return -EINVAL;
12059 }
12060
12061 stride = roundup_pow_of_two(crtc_w) * 4;
12062 if (obj->base.size < stride * crtc_h) {
12063 DRM_DEBUG_KMS("buffer is too small\n");
12064 return -ENOMEM;
12065 }
12066
Gustavo Padovane391ea82014-09-24 14:20:25 -030012067 if (fb == crtc->cursor->fb)
12068 return 0;
12069
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012070 /* we only need to pin inside GTT if cursor is non-phy */
12071 mutex_lock(&dev->struct_mutex);
12072 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12073 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12074 ret = -EINVAL;
12075 }
12076 mutex_unlock(&dev->struct_mutex);
12077
12078 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012079}
12080
12081static int
12082intel_commit_cursor_plane(struct drm_plane *plane,
12083 struct intel_plane_state *state)
12084{
12085 struct drm_crtc *crtc = state->crtc;
12086 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070012087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012088 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070012089 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12090 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012091 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070012092
Gustavo Padovan852e7872014-09-05 17:22:31 -030012093 crtc->cursor_x = state->orig_dst.x1;
12094 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070012095
12096 intel_plane->crtc_x = state->orig_dst.x1;
12097 intel_plane->crtc_y = state->orig_dst.y1;
12098 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
12099 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
12100 intel_plane->src_x = state->orig_src.x1;
12101 intel_plane->src_y = state->orig_src.y1;
12102 intel_plane->src_w = drm_rect_width(&state->orig_src);
12103 intel_plane->src_h = drm_rect_height(&state->orig_src);
12104 intel_plane->obj = obj;
12105
Matt Roper3d7d6512014-06-10 08:28:13 -070012106 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030012107 crtc_w = drm_rect_width(&state->orig_dst);
12108 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070012109 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12110 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030012111 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012112
12113 intel_frontbuffer_flip(crtc->dev,
12114 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12115
Matt Roper3d7d6512014-06-10 08:28:13 -070012116 return 0;
12117 }
12118}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012119
12120static int
12121intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12122 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12123 unsigned int crtc_w, unsigned int crtc_h,
12124 uint32_t src_x, uint32_t src_y,
12125 uint32_t src_w, uint32_t src_h)
12126{
12127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12128 struct intel_plane_state state;
12129 int ret;
12130
12131 state.crtc = crtc;
12132 state.fb = fb;
12133
12134 /* sample coordinates in 16.16 fixed point */
12135 state.src.x1 = src_x;
12136 state.src.x2 = src_x + src_w;
12137 state.src.y1 = src_y;
12138 state.src.y2 = src_y + src_h;
12139
12140 /* integer pixels */
12141 state.dst.x1 = crtc_x;
12142 state.dst.x2 = crtc_x + crtc_w;
12143 state.dst.y1 = crtc_y;
12144 state.dst.y2 = crtc_y + crtc_h;
12145
12146 state.clip.x1 = 0;
12147 state.clip.y1 = 0;
12148 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
12149 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
12150
12151 state.orig_src = state.src;
12152 state.orig_dst = state.dst;
12153
12154 ret = intel_check_cursor_plane(plane, &state);
12155 if (ret)
12156 return ret;
12157
12158 return intel_commit_cursor_plane(plane, &state);
12159}
12160
Matt Roper3d7d6512014-06-10 08:28:13 -070012161static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12162 .update_plane = intel_cursor_plane_update,
12163 .disable_plane = intel_cursor_plane_disable,
12164 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012165 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070012166};
12167
12168static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12169 int pipe)
12170{
12171 struct intel_plane *cursor;
12172
12173 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12174 if (cursor == NULL)
12175 return NULL;
12176
12177 cursor->can_scale = false;
12178 cursor->max_downscale = 1;
12179 cursor->pipe = pipe;
12180 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012181 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070012182
12183 drm_universal_plane_init(dev, &cursor->base, 0,
12184 &intel_cursor_plane_funcs,
12185 intel_cursor_formats,
12186 ARRAY_SIZE(intel_cursor_formats),
12187 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012188
12189 if (INTEL_INFO(dev)->gen >= 4) {
12190 if (!dev->mode_config.rotation_property)
12191 dev->mode_config.rotation_property =
12192 drm_mode_create_rotation_property(dev,
12193 BIT(DRM_ROTATE_0) |
12194 BIT(DRM_ROTATE_180));
12195 if (dev->mode_config.rotation_property)
12196 drm_object_attach_property(&cursor->base.base,
12197 dev->mode_config.rotation_property,
12198 cursor->rotation);
12199 }
12200
Matt Roper3d7d6512014-06-10 08:28:13 -070012201 return &cursor->base;
12202}
12203
Hannes Ederb358d0a2008-12-18 21:18:47 +010012204static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012205{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012206 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012207 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012208 struct drm_plane *primary = NULL;
12209 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012210 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012211
Daniel Vetter955382f2013-09-19 14:05:45 +020012212 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012213 if (intel_crtc == NULL)
12214 return;
12215
Matt Roper465c1202014-05-29 08:06:54 -070012216 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012217 if (!primary)
12218 goto fail;
12219
12220 cursor = intel_cursor_plane_create(dev, pipe);
12221 if (!cursor)
12222 goto fail;
12223
Matt Roper465c1202014-05-29 08:06:54 -070012224 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012225 cursor, &intel_crtc_funcs);
12226 if (ret)
12227 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012228
12229 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012230 for (i = 0; i < 256; i++) {
12231 intel_crtc->lut_r[i] = i;
12232 intel_crtc->lut_g[i] = i;
12233 intel_crtc->lut_b[i] = i;
12234 }
12235
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012236 /*
12237 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012238 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012239 */
Jesse Barnes80824002009-09-10 15:28:06 -070012240 intel_crtc->pipe = pipe;
12241 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012242 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012243 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012244 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012245 }
12246
Chris Wilson4b0e3332014-05-30 16:35:26 +030012247 intel_crtc->cursor_base = ~0;
12248 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012249 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012250
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012251 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12252 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12253 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12254 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12255
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012256 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12257
Jesse Barnes79e53942008-11-07 14:24:08 -080012258 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012259
12260 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012261 return;
12262
12263fail:
12264 if (primary)
12265 drm_plane_cleanup(primary);
12266 if (cursor)
12267 drm_plane_cleanup(cursor);
12268 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012269}
12270
Jesse Barnes752aa882013-10-31 18:55:49 +020012271enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12272{
12273 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012274 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012275
Rob Clark51fd3712013-11-19 12:10:12 -050012276 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012277
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012278 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012279 return INVALID_PIPE;
12280
12281 return to_intel_crtc(encoder->crtc)->pipe;
12282}
12283
Carl Worth08d7b3d2009-04-29 14:43:54 -070012284int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012285 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012286{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012287 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012288 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012289 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012290
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012291 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12292 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012293
Rob Clark7707e652014-07-17 23:30:04 -040012294 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012295
Rob Clark7707e652014-07-17 23:30:04 -040012296 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012297 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012298 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012299 }
12300
Rob Clark7707e652014-07-17 23:30:04 -040012301 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012302 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012303
Daniel Vetterc05422d2009-08-11 16:05:30 +020012304 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012305}
12306
Daniel Vetter66a92782012-07-12 20:08:18 +020012307static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012308{
Daniel Vetter66a92782012-07-12 20:08:18 +020012309 struct drm_device *dev = encoder->base.dev;
12310 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012311 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012312 int entry = 0;
12313
Damien Lespiaub2784e12014-08-05 11:29:37 +010012314 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012315 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012316 index_mask |= (1 << entry);
12317
Jesse Barnes79e53942008-11-07 14:24:08 -080012318 entry++;
12319 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012320
Jesse Barnes79e53942008-11-07 14:24:08 -080012321 return index_mask;
12322}
12323
Chris Wilson4d302442010-12-14 19:21:29 +000012324static bool has_edp_a(struct drm_device *dev)
12325{
12326 struct drm_i915_private *dev_priv = dev->dev_private;
12327
12328 if (!IS_MOBILE(dev))
12329 return false;
12330
12331 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12332 return false;
12333
Damien Lespiaue3589902014-02-07 19:12:50 +000012334 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012335 return false;
12336
12337 return true;
12338}
12339
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012340const char *intel_output_name(int output)
12341{
12342 static const char *names[] = {
12343 [INTEL_OUTPUT_UNUSED] = "Unused",
12344 [INTEL_OUTPUT_ANALOG] = "Analog",
12345 [INTEL_OUTPUT_DVO] = "DVO",
12346 [INTEL_OUTPUT_SDVO] = "SDVO",
12347 [INTEL_OUTPUT_LVDS] = "LVDS",
12348 [INTEL_OUTPUT_TVOUT] = "TV",
12349 [INTEL_OUTPUT_HDMI] = "HDMI",
12350 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12351 [INTEL_OUTPUT_EDP] = "eDP",
12352 [INTEL_OUTPUT_DSI] = "DSI",
12353 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12354 };
12355
12356 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12357 return "Invalid";
12358
12359 return names[output];
12360}
12361
Jesse Barnes84b4e042014-06-25 08:24:29 -070012362static bool intel_crt_present(struct drm_device *dev)
12363{
12364 struct drm_i915_private *dev_priv = dev->dev_private;
12365
Damien Lespiau884497e2013-12-03 13:56:23 +000012366 if (INTEL_INFO(dev)->gen >= 9)
12367 return false;
12368
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012369 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012370 return false;
12371
12372 if (IS_CHERRYVIEW(dev))
12373 return false;
12374
12375 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12376 return false;
12377
12378 return true;
12379}
12380
Jesse Barnes79e53942008-11-07 14:24:08 -080012381static void intel_setup_outputs(struct drm_device *dev)
12382{
Eric Anholt725e30a2009-01-22 13:01:02 -080012383 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012384 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012385 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012386
Daniel Vetterc9093352013-06-06 22:22:47 +020012387 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012388
Jesse Barnes84b4e042014-06-25 08:24:29 -070012389 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012390 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012391
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012392 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012393 int found;
12394
12395 /* Haswell uses DDI functions to detect digital outputs */
12396 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12397 /* DDI A only supports eDP */
12398 if (found)
12399 intel_ddi_init(dev, PORT_A);
12400
12401 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12402 * register */
12403 found = I915_READ(SFUSE_STRAP);
12404
12405 if (found & SFUSE_STRAP_DDIB_DETECTED)
12406 intel_ddi_init(dev, PORT_B);
12407 if (found & SFUSE_STRAP_DDIC_DETECTED)
12408 intel_ddi_init(dev, PORT_C);
12409 if (found & SFUSE_STRAP_DDID_DETECTED)
12410 intel_ddi_init(dev, PORT_D);
12411 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012412 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012413 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012414
12415 if (has_edp_a(dev))
12416 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012417
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012418 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012419 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012420 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012421 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012422 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012423 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012424 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012425 }
12426
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012427 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012428 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012429
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012430 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012431 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012432
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012433 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012434 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012435
Daniel Vetter270b3042012-10-27 15:52:05 +020012436 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012437 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012438 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012439 /*
12440 * The DP_DETECTED bit is the latched state of the DDC
12441 * SDA pin at boot. However since eDP doesn't require DDC
12442 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12443 * eDP ports may have been muxed to an alternate function.
12444 * Thus we can't rely on the DP_DETECTED bit alone to detect
12445 * eDP ports. Consult the VBT as well as DP_DETECTED to
12446 * detect eDP ports.
12447 */
12448 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012449 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12450 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012451 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12452 intel_dp_is_edp(dev, PORT_B))
12453 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012454
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012455 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012456 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12457 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012458 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12459 intel_dp_is_edp(dev, PORT_C))
12460 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012461
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012462 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012463 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012464 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12465 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012466 /* eDP not supported on port D, so don't check VBT */
12467 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12468 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012469 }
12470
Jani Nikula3cfca972013-08-27 15:12:26 +030012471 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012472 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012473 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012474
Paulo Zanonie2debe92013-02-18 19:00:27 -030012475 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012476 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012477 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012478 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12479 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012480 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012481 }
Ma Ling27185ae2009-08-24 13:50:23 +080012482
Imre Deake7281ea2013-05-08 13:14:08 +030012483 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012484 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012485 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012486
12487 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012488
Paulo Zanonie2debe92013-02-18 19:00:27 -030012489 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012490 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012491 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012492 }
Ma Ling27185ae2009-08-24 13:50:23 +080012493
Paulo Zanonie2debe92013-02-18 19:00:27 -030012494 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012495
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012496 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12497 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012498 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012499 }
Imre Deake7281ea2013-05-08 13:14:08 +030012500 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012501 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012502 }
Ma Ling27185ae2009-08-24 13:50:23 +080012503
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012504 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012505 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012506 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012507 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012508 intel_dvo_init(dev);
12509
Zhenyu Wang103a1962009-11-27 11:44:36 +080012510 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012511 intel_tv_init(dev);
12512
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012513 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012514
Damien Lespiaub2784e12014-08-05 11:29:37 +010012515 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012516 encoder->base.possible_crtcs = encoder->crtc_mask;
12517 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012518 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012519 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012520
Paulo Zanonidde86e22012-12-01 12:04:25 -020012521 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012522
12523 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012524}
12525
12526static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12527{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012528 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012529 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012530
Daniel Vetteref2d6332014-02-10 18:00:38 +010012531 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012532 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012533 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012534 drm_gem_object_unreference(&intel_fb->obj->base);
12535 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012536 kfree(intel_fb);
12537}
12538
12539static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012540 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012541 unsigned int *handle)
12542{
12543 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012544 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012545
Chris Wilson05394f32010-11-08 19:18:58 +000012546 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012547}
12548
12549static const struct drm_framebuffer_funcs intel_fb_funcs = {
12550 .destroy = intel_user_framebuffer_destroy,
12551 .create_handle = intel_user_framebuffer_create_handle,
12552};
12553
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012554static int intel_framebuffer_init(struct drm_device *dev,
12555 struct intel_framebuffer *intel_fb,
12556 struct drm_mode_fb_cmd2 *mode_cmd,
12557 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012558{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012559 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012560 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012561 int ret;
12562
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012563 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12564
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012565 if (obj->tiling_mode == I915_TILING_Y) {
12566 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012567 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012568 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012569
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012570 if (mode_cmd->pitches[0] & 63) {
12571 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12572 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012573 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012574 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012575
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012576 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12577 pitch_limit = 32*1024;
12578 } else if (INTEL_INFO(dev)->gen >= 4) {
12579 if (obj->tiling_mode)
12580 pitch_limit = 16*1024;
12581 else
12582 pitch_limit = 32*1024;
12583 } else if (INTEL_INFO(dev)->gen >= 3) {
12584 if (obj->tiling_mode)
12585 pitch_limit = 8*1024;
12586 else
12587 pitch_limit = 16*1024;
12588 } else
12589 /* XXX DSPC is limited to 4k tiled */
12590 pitch_limit = 8*1024;
12591
12592 if (mode_cmd->pitches[0] > pitch_limit) {
12593 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12594 obj->tiling_mode ? "tiled" : "linear",
12595 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012596 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012597 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012598
12599 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012600 mode_cmd->pitches[0] != obj->stride) {
12601 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12602 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012603 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012604 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012605
Ville Syrjälä57779d02012-10-31 17:50:14 +020012606 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012607 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012608 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012609 case DRM_FORMAT_RGB565:
12610 case DRM_FORMAT_XRGB8888:
12611 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012612 break;
12613 case DRM_FORMAT_XRGB1555:
12614 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012615 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012616 DRM_DEBUG("unsupported pixel format: %s\n",
12617 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012618 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012619 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012620 break;
12621 case DRM_FORMAT_XBGR8888:
12622 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012623 case DRM_FORMAT_XRGB2101010:
12624 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012625 case DRM_FORMAT_XBGR2101010:
12626 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012627 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012628 DRM_DEBUG("unsupported pixel format: %s\n",
12629 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012630 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012631 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012632 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012633 case DRM_FORMAT_YUYV:
12634 case DRM_FORMAT_UYVY:
12635 case DRM_FORMAT_YVYU:
12636 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012637 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012638 DRM_DEBUG("unsupported pixel format: %s\n",
12639 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012640 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012641 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012642 break;
12643 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012644 DRM_DEBUG("unsupported pixel format: %s\n",
12645 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012646 return -EINVAL;
12647 }
12648
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012649 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12650 if (mode_cmd->offsets[0] != 0)
12651 return -EINVAL;
12652
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012653 aligned_height = intel_align_height(dev, mode_cmd->height,
12654 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012655 /* FIXME drm helper for size checks (especially planar formats)? */
12656 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12657 return -EINVAL;
12658
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012659 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12660 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012661 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012662
Jesse Barnes79e53942008-11-07 14:24:08 -080012663 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12664 if (ret) {
12665 DRM_ERROR("framebuffer init failed %d\n", ret);
12666 return ret;
12667 }
12668
Jesse Barnes79e53942008-11-07 14:24:08 -080012669 return 0;
12670}
12671
Jesse Barnes79e53942008-11-07 14:24:08 -080012672static struct drm_framebuffer *
12673intel_user_framebuffer_create(struct drm_device *dev,
12674 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012675 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012676{
Chris Wilson05394f32010-11-08 19:18:58 +000012677 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012678
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012679 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12680 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012681 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012682 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012683
Chris Wilsond2dff872011-04-19 08:36:26 +010012684 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012685}
12686
Daniel Vetter4520f532013-10-09 09:18:51 +020012687#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012688static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012689{
12690}
12691#endif
12692
Jesse Barnes79e53942008-11-07 14:24:08 -080012693static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012694 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012695 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012696};
12697
Jesse Barnese70236a2009-09-21 10:42:27 -070012698/* Set up chip specific display functions */
12699static void intel_init_display(struct drm_device *dev)
12700{
12701 struct drm_i915_private *dev_priv = dev->dev_private;
12702
Daniel Vetteree9300b2013-06-03 22:40:22 +020012703 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12704 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012705 else if (IS_CHERRYVIEW(dev))
12706 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012707 else if (IS_VALLEYVIEW(dev))
12708 dev_priv->display.find_dpll = vlv_find_best_dpll;
12709 else if (IS_PINEVIEW(dev))
12710 dev_priv->display.find_dpll = pnv_find_best_dpll;
12711 else
12712 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12713
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012714 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012715 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012716 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012717 dev_priv->display.crtc_compute_clock =
12718 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012719 dev_priv->display.crtc_enable = haswell_crtc_enable;
12720 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012721 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012722 if (INTEL_INFO(dev)->gen >= 9)
12723 dev_priv->display.update_primary_plane =
12724 skylake_update_primary_plane;
12725 else
12726 dev_priv->display.update_primary_plane =
12727 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012728 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012729 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012730 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012731 dev_priv->display.crtc_compute_clock =
12732 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012733 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12734 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012735 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012736 dev_priv->display.update_primary_plane =
12737 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012738 } else if (IS_VALLEYVIEW(dev)) {
12739 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012740 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012741 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012742 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12743 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12744 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012745 dev_priv->display.update_primary_plane =
12746 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012747 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012748 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012749 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012750 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012751 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12752 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012753 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012754 dev_priv->display.update_primary_plane =
12755 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012756 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012757
Jesse Barnese70236a2009-09-21 10:42:27 -070012758 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012759 if (IS_VALLEYVIEW(dev))
12760 dev_priv->display.get_display_clock_speed =
12761 valleyview_get_display_clock_speed;
12762 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012763 dev_priv->display.get_display_clock_speed =
12764 i945_get_display_clock_speed;
12765 else if (IS_I915G(dev))
12766 dev_priv->display.get_display_clock_speed =
12767 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012768 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012769 dev_priv->display.get_display_clock_speed =
12770 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012771 else if (IS_PINEVIEW(dev))
12772 dev_priv->display.get_display_clock_speed =
12773 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012774 else if (IS_I915GM(dev))
12775 dev_priv->display.get_display_clock_speed =
12776 i915gm_get_display_clock_speed;
12777 else if (IS_I865G(dev))
12778 dev_priv->display.get_display_clock_speed =
12779 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012780 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012781 dev_priv->display.get_display_clock_speed =
12782 i855_get_display_clock_speed;
12783 else /* 852, 830 */
12784 dev_priv->display.get_display_clock_speed =
12785 i830_get_display_clock_speed;
12786
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012787 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012788 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012789 } else if (IS_GEN6(dev)) {
12790 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012791 } else if (IS_IVYBRIDGE(dev)) {
12792 /* FIXME: detect B0+ stepping and use auto training */
12793 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012794 dev_priv->display.modeset_global_resources =
12795 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012796 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012797 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012798 } else if (IS_VALLEYVIEW(dev)) {
12799 dev_priv->display.modeset_global_resources =
12800 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012801 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012802
12803 /* Default just returns -ENODEV to indicate unsupported */
12804 dev_priv->display.queue_flip = intel_default_queue_flip;
12805
12806 switch (INTEL_INFO(dev)->gen) {
12807 case 2:
12808 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12809 break;
12810
12811 case 3:
12812 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12813 break;
12814
12815 case 4:
12816 case 5:
12817 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12818 break;
12819
12820 case 6:
12821 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12822 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012823 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012824 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012825 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12826 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012827 case 9:
12828 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12829 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012830 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012831
12832 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012833
12834 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012835}
12836
Jesse Barnesb690e962010-07-19 13:53:12 -070012837/*
12838 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12839 * resume, or other times. This quirk makes sure that's the case for
12840 * affected systems.
12841 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012842static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012843{
12844 struct drm_i915_private *dev_priv = dev->dev_private;
12845
12846 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012847 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012848}
12849
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012850static void quirk_pipeb_force(struct drm_device *dev)
12851{
12852 struct drm_i915_private *dev_priv = dev->dev_private;
12853
12854 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12855 DRM_INFO("applying pipe b force quirk\n");
12856}
12857
Keith Packard435793d2011-07-12 14:56:22 -070012858/*
12859 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12860 */
12861static void quirk_ssc_force_disable(struct drm_device *dev)
12862{
12863 struct drm_i915_private *dev_priv = dev->dev_private;
12864 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012865 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012866}
12867
Carsten Emde4dca20e2012-03-15 15:56:26 +010012868/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012869 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12870 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012871 */
12872static void quirk_invert_brightness(struct drm_device *dev)
12873{
12874 struct drm_i915_private *dev_priv = dev->dev_private;
12875 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012876 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012877}
12878
Scot Doyle9c72cc62014-07-03 23:27:50 +000012879/* Some VBT's incorrectly indicate no backlight is present */
12880static void quirk_backlight_present(struct drm_device *dev)
12881{
12882 struct drm_i915_private *dev_priv = dev->dev_private;
12883 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12884 DRM_INFO("applying backlight present quirk\n");
12885}
12886
Jesse Barnesb690e962010-07-19 13:53:12 -070012887struct intel_quirk {
12888 int device;
12889 int subsystem_vendor;
12890 int subsystem_device;
12891 void (*hook)(struct drm_device *dev);
12892};
12893
Egbert Eich5f85f1762012-10-14 15:46:38 +020012894/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12895struct intel_dmi_quirk {
12896 void (*hook)(struct drm_device *dev);
12897 const struct dmi_system_id (*dmi_id_list)[];
12898};
12899
12900static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12901{
12902 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12903 return 1;
12904}
12905
12906static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12907 {
12908 .dmi_id_list = &(const struct dmi_system_id[]) {
12909 {
12910 .callback = intel_dmi_reverse_brightness,
12911 .ident = "NCR Corporation",
12912 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12913 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12914 },
12915 },
12916 { } /* terminating entry */
12917 },
12918 .hook = quirk_invert_brightness,
12919 },
12920};
12921
Ben Widawskyc43b5632012-04-16 14:07:40 -070012922static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012923 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012924 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012925
Jesse Barnesb690e962010-07-19 13:53:12 -070012926 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12927 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12928
Jesse Barnesb690e962010-07-19 13:53:12 -070012929 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12930 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12931
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012932 /* 830 needs to leave pipe A & dpll A up */
12933 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12934
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012935 /* 830 needs to leave pipe B & dpll B up */
12936 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12937
Keith Packard435793d2011-07-12 14:56:22 -070012938 /* Lenovo U160 cannot use SSC on LVDS */
12939 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012940
12941 /* Sony Vaio Y cannot use SSC on LVDS */
12942 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012943
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012944 /* Acer Aspire 5734Z must invert backlight brightness */
12945 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12946
12947 /* Acer/eMachines G725 */
12948 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12949
12950 /* Acer/eMachines e725 */
12951 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12952
12953 /* Acer/Packard Bell NCL20 */
12954 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12955
12956 /* Acer Aspire 4736Z */
12957 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012958
12959 /* Acer Aspire 5336 */
12960 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012961
12962 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12963 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012964
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012965 /* Acer C720 Chromebook (Core i3 4005U) */
12966 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12967
jens steinb2a96012014-10-28 20:25:53 +010012968 /* Apple Macbook 2,1 (Core 2 T7400) */
12969 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12970
Scot Doyled4967d82014-07-03 23:27:52 +000012971 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12972 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012973
12974 /* HP Chromebook 14 (Celeron 2955U) */
12975 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012976};
12977
12978static void intel_init_quirks(struct drm_device *dev)
12979{
12980 struct pci_dev *d = dev->pdev;
12981 int i;
12982
12983 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12984 struct intel_quirk *q = &intel_quirks[i];
12985
12986 if (d->device == q->device &&
12987 (d->subsystem_vendor == q->subsystem_vendor ||
12988 q->subsystem_vendor == PCI_ANY_ID) &&
12989 (d->subsystem_device == q->subsystem_device ||
12990 q->subsystem_device == PCI_ANY_ID))
12991 q->hook(dev);
12992 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012993 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12994 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12995 intel_dmi_quirks[i].hook(dev);
12996 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012997}
12998
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012999/* Disable the VGA plane that we never use */
13000static void i915_disable_vga(struct drm_device *dev)
13001{
13002 struct drm_i915_private *dev_priv = dev->dev_private;
13003 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013004 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013005
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013006 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013007 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013008 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013009 sr1 = inb(VGA_SR_DATA);
13010 outb(sr1 | 1<<5, VGA_SR_DATA);
13011 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13012 udelay(300);
13013
Ville Syrjälä69769f92014-08-15 01:22:08 +030013014 /*
13015 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
13016 * from S3 without preserving (some of?) the other bits.
13017 */
13018 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013019 POSTING_READ(vga_reg);
13020}
13021
Daniel Vetterf8175862012-04-10 15:50:11 +020013022void intel_modeset_init_hw(struct drm_device *dev)
13023{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013024 intel_prepare_ddi(dev);
13025
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013026 if (IS_VALLEYVIEW(dev))
13027 vlv_update_cdclk(dev);
13028
Daniel Vetterf8175862012-04-10 15:50:11 +020013029 intel_init_clock_gating(dev);
13030
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013031 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013032}
13033
Jesse Barnes79e53942008-11-07 14:24:08 -080013034void intel_modeset_init(struct drm_device *dev)
13035{
Jesse Barnes652c3932009-08-17 13:31:43 -070013036 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013037 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013038 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013039 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013040
13041 drm_mode_config_init(dev);
13042
13043 dev->mode_config.min_width = 0;
13044 dev->mode_config.min_height = 0;
13045
Dave Airlie019d96c2011-09-29 16:20:42 +010013046 dev->mode_config.preferred_depth = 24;
13047 dev->mode_config.prefer_shadow = 1;
13048
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013049 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013050
Jesse Barnesb690e962010-07-19 13:53:12 -070013051 intel_init_quirks(dev);
13052
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013053 intel_init_pm(dev);
13054
Ben Widawskye3c74752013-04-05 13:12:39 -070013055 if (INTEL_INFO(dev)->num_pipes == 0)
13056 return;
13057
Jesse Barnese70236a2009-09-21 10:42:27 -070013058 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013059 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013060
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013061 if (IS_GEN2(dev)) {
13062 dev->mode_config.max_width = 2048;
13063 dev->mode_config.max_height = 2048;
13064 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013065 dev->mode_config.max_width = 4096;
13066 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013067 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013068 dev->mode_config.max_width = 8192;
13069 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013070 }
Damien Lespiau068be562014-03-28 14:17:49 +000013071
Ville Syrjälädc41c152014-08-13 11:57:05 +030013072 if (IS_845G(dev) || IS_I865G(dev)) {
13073 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13074 dev->mode_config.cursor_height = 1023;
13075 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013076 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13077 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13078 } else {
13079 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13080 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13081 }
13082
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013083 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013084
Zhao Yakui28c97732009-10-09 11:39:41 +080013085 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013086 INTEL_INFO(dev)->num_pipes,
13087 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013088
Damien Lespiau055e3932014-08-18 13:49:10 +010013089 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013090 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013091 for_each_sprite(pipe, sprite) {
13092 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013093 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013094 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013095 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013096 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013097 }
13098
Jesse Barnesf42bb702013-12-16 16:34:23 -080013099 intel_init_dpio(dev);
13100
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013101 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013102
Ville Syrjälä69769f92014-08-15 01:22:08 +030013103 /* save the BIOS value before clobbering it */
13104 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013105 /* Just disable it once at startup */
13106 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013107 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013108
13109 /* Just in case the BIOS is doing something questionable. */
13110 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013111
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013112 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013113 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013114 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013115
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013116 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013117 if (!crtc->active)
13118 continue;
13119
Jesse Barnes46f297f2014-03-07 08:57:48 -080013120 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013121 * Note that reserving the BIOS fb up front prevents us
13122 * from stuffing other stolen allocations like the ring
13123 * on top. This prevents some ugliness at boot time, and
13124 * can even allow for smooth boot transitions if the BIOS
13125 * fb is large enough for the active pipe configuration.
13126 */
13127 if (dev_priv->display.get_plane_config) {
13128 dev_priv->display.get_plane_config(crtc,
13129 &crtc->plane_config);
13130 /*
13131 * If the fb is shared between multiple heads, we'll
13132 * just get the first one.
13133 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013134 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013135 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013136 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013137}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013138
Daniel Vetter7fad7982012-07-04 17:51:47 +020013139static void intel_enable_pipe_a(struct drm_device *dev)
13140{
13141 struct intel_connector *connector;
13142 struct drm_connector *crt = NULL;
13143 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013144 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013145
13146 /* We can't just switch on the pipe A, we need to set things up with a
13147 * proper mode and output configuration. As a gross hack, enable pipe A
13148 * by enabling the load detect pipe once. */
13149 list_for_each_entry(connector,
13150 &dev->mode_config.connector_list,
13151 base.head) {
13152 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13153 crt = &connector->base;
13154 break;
13155 }
13156 }
13157
13158 if (!crt)
13159 return;
13160
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013161 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13162 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013163}
13164
Daniel Vetterfa555832012-10-10 23:14:00 +020013165static bool
13166intel_check_plane_mapping(struct intel_crtc *crtc)
13167{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013168 struct drm_device *dev = crtc->base.dev;
13169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013170 u32 reg, val;
13171
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013172 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013173 return true;
13174
13175 reg = DSPCNTR(!crtc->plane);
13176 val = I915_READ(reg);
13177
13178 if ((val & DISPLAY_PLANE_ENABLE) &&
13179 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13180 return false;
13181
13182 return true;
13183}
13184
Daniel Vetter24929352012-07-02 20:28:59 +020013185static void intel_sanitize_crtc(struct intel_crtc *crtc)
13186{
13187 struct drm_device *dev = crtc->base.dev;
13188 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013189 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013190
Daniel Vetter24929352012-07-02 20:28:59 +020013191 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013192 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013193 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13194
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013195 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013196 if (crtc->active) {
13197 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013198 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013199 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013200 drm_vblank_off(dev, crtc->pipe);
13201
Daniel Vetter24929352012-07-02 20:28:59 +020013202 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013203 * disable the crtc (and hence change the state) if it is wrong. Note
13204 * that gen4+ has a fixed plane -> pipe mapping. */
13205 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013206 struct intel_connector *connector;
13207 bool plane;
13208
Daniel Vetter24929352012-07-02 20:28:59 +020013209 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13210 crtc->base.base.id);
13211
13212 /* Pipe has the wrong plane attached and the plane is active.
13213 * Temporarily change the plane mapping and disable everything
13214 * ... */
13215 plane = crtc->plane;
13216 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013217 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013218 dev_priv->display.crtc_disable(&crtc->base);
13219 crtc->plane = plane;
13220
13221 /* ... and break all links. */
13222 list_for_each_entry(connector, &dev->mode_config.connector_list,
13223 base.head) {
13224 if (connector->encoder->base.crtc != &crtc->base)
13225 continue;
13226
Egbert Eich7f1950f2014-04-25 10:56:22 +020013227 connector->base.dpms = DRM_MODE_DPMS_OFF;
13228 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013229 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013230 /* multiple connectors may have the same encoder:
13231 * handle them and break crtc link separately */
13232 list_for_each_entry(connector, &dev->mode_config.connector_list,
13233 base.head)
13234 if (connector->encoder->base.crtc == &crtc->base) {
13235 connector->encoder->base.crtc = NULL;
13236 connector->encoder->connectors_active = false;
13237 }
Daniel Vetter24929352012-07-02 20:28:59 +020013238
13239 WARN_ON(crtc->active);
13240 crtc->base.enabled = false;
13241 }
Daniel Vetter24929352012-07-02 20:28:59 +020013242
Daniel Vetter7fad7982012-07-04 17:51:47 +020013243 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13244 crtc->pipe == PIPE_A && !crtc->active) {
13245 /* BIOS forgot to enable pipe A, this mostly happens after
13246 * resume. Force-enable the pipe to fix this, the update_dpms
13247 * call below we restore the pipe to the right state, but leave
13248 * the required bits on. */
13249 intel_enable_pipe_a(dev);
13250 }
13251
Daniel Vetter24929352012-07-02 20:28:59 +020013252 /* Adjust the state of the output pipe according to whether we
13253 * have active connectors/encoders. */
13254 intel_crtc_update_dpms(&crtc->base);
13255
13256 if (crtc->active != crtc->base.enabled) {
13257 struct intel_encoder *encoder;
13258
13259 /* This can happen either due to bugs in the get_hw_state
13260 * functions or because the pipe is force-enabled due to the
13261 * pipe A quirk. */
13262 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13263 crtc->base.base.id,
13264 crtc->base.enabled ? "enabled" : "disabled",
13265 crtc->active ? "enabled" : "disabled");
13266
13267 crtc->base.enabled = crtc->active;
13268
13269 /* Because we only establish the connector -> encoder ->
13270 * crtc links if something is active, this means the
13271 * crtc is now deactivated. Break the links. connector
13272 * -> encoder links are only establish when things are
13273 * actually up, hence no need to break them. */
13274 WARN_ON(crtc->active);
13275
13276 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13277 WARN_ON(encoder->connectors_active);
13278 encoder->base.crtc = NULL;
13279 }
13280 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013281
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013282 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013283 /*
13284 * We start out with underrun reporting disabled to avoid races.
13285 * For correct bookkeeping mark this on active crtcs.
13286 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013287 * Also on gmch platforms we dont have any hardware bits to
13288 * disable the underrun reporting. Which means we need to start
13289 * out with underrun reporting disabled also on inactive pipes,
13290 * since otherwise we'll complain about the garbage we read when
13291 * e.g. coming up after runtime pm.
13292 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013293 * No protection against concurrent access is required - at
13294 * worst a fifo underrun happens which also sets this to false.
13295 */
13296 crtc->cpu_fifo_underrun_disabled = true;
13297 crtc->pch_fifo_underrun_disabled = true;
13298 }
Daniel Vetter24929352012-07-02 20:28:59 +020013299}
13300
13301static void intel_sanitize_encoder(struct intel_encoder *encoder)
13302{
13303 struct intel_connector *connector;
13304 struct drm_device *dev = encoder->base.dev;
13305
13306 /* We need to check both for a crtc link (meaning that the
13307 * encoder is active and trying to read from a pipe) and the
13308 * pipe itself being active. */
13309 bool has_active_crtc = encoder->base.crtc &&
13310 to_intel_crtc(encoder->base.crtc)->active;
13311
13312 if (encoder->connectors_active && !has_active_crtc) {
13313 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13314 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013315 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013316
13317 /* Connector is active, but has no active pipe. This is
13318 * fallout from our resume register restoring. Disable
13319 * the encoder manually again. */
13320 if (encoder->base.crtc) {
13321 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13322 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013323 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013324 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013325 if (encoder->post_disable)
13326 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013327 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013328 encoder->base.crtc = NULL;
13329 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013330
13331 /* Inconsistent output/port/pipe state happens presumably due to
13332 * a bug in one of the get_hw_state functions. Or someplace else
13333 * in our code, like the register restore mess on resume. Clamp
13334 * things to off as a safer default. */
13335 list_for_each_entry(connector,
13336 &dev->mode_config.connector_list,
13337 base.head) {
13338 if (connector->encoder != encoder)
13339 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013340 connector->base.dpms = DRM_MODE_DPMS_OFF;
13341 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013342 }
13343 }
13344 /* Enabled encoders without active connectors will be fixed in
13345 * the crtc fixup. */
13346}
13347
Imre Deak04098752014-02-18 00:02:16 +020013348void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013349{
13350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013351 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013352
Imre Deak04098752014-02-18 00:02:16 +020013353 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13354 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13355 i915_disable_vga(dev);
13356 }
13357}
13358
13359void i915_redisable_vga(struct drm_device *dev)
13360{
13361 struct drm_i915_private *dev_priv = dev->dev_private;
13362
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013363 /* This function can be called both from intel_modeset_setup_hw_state or
13364 * at a very early point in our resume sequence, where the power well
13365 * structures are not yet restored. Since this function is at a very
13366 * paranoid "someone might have enabled VGA while we were not looking"
13367 * level, just check if the power well is enabled instead of trying to
13368 * follow the "don't touch the power well if we don't need it" policy
13369 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013370 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013371 return;
13372
Imre Deak04098752014-02-18 00:02:16 +020013373 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013374}
13375
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013376static bool primary_get_hw_state(struct intel_crtc *crtc)
13377{
13378 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13379
13380 if (!crtc->active)
13381 return false;
13382
13383 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13384}
13385
Daniel Vetter30e984d2013-06-05 13:34:17 +020013386static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013387{
13388 struct drm_i915_private *dev_priv = dev->dev_private;
13389 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013390 struct intel_crtc *crtc;
13391 struct intel_encoder *encoder;
13392 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013393 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013394
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013395 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013396 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013397
Daniel Vetter99535992014-04-13 12:00:33 +020013398 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13399
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013400 crtc->active = dev_priv->display.get_pipe_config(crtc,
13401 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013402
13403 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013404 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013405
13406 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13407 crtc->base.base.id,
13408 crtc->active ? "enabled" : "disabled");
13409 }
13410
Daniel Vetter53589012013-06-05 13:34:16 +020013411 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13412 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13413
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013414 pll->on = pll->get_hw_state(dev_priv, pll,
13415 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013416 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013417 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013418 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013419 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013420 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013421 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013422 }
Daniel Vetter53589012013-06-05 13:34:16 +020013423 }
Daniel Vetter53589012013-06-05 13:34:16 +020013424
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013425 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013426 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013427
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013428 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013429 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013430 }
13431
Damien Lespiaub2784e12014-08-05 11:29:37 +010013432 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013433 pipe = 0;
13434
13435 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013436 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13437 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013438 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013439 } else {
13440 encoder->base.crtc = NULL;
13441 }
13442
13443 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013444 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013445 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013446 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013447 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013448 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013449 }
13450
13451 list_for_each_entry(connector, &dev->mode_config.connector_list,
13452 base.head) {
13453 if (connector->get_hw_state(connector)) {
13454 connector->base.dpms = DRM_MODE_DPMS_ON;
13455 connector->encoder->connectors_active = true;
13456 connector->base.encoder = &connector->encoder->base;
13457 } else {
13458 connector->base.dpms = DRM_MODE_DPMS_OFF;
13459 connector->base.encoder = NULL;
13460 }
13461 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13462 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013463 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013464 connector->base.encoder ? "enabled" : "disabled");
13465 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013466}
13467
13468/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13469 * and i915 state tracking structures. */
13470void intel_modeset_setup_hw_state(struct drm_device *dev,
13471 bool force_restore)
13472{
13473 struct drm_i915_private *dev_priv = dev->dev_private;
13474 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013475 struct intel_crtc *crtc;
13476 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013477 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013478
13479 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013480
Jesse Barnesbabea612013-06-26 18:57:38 +030013481 /*
13482 * Now that we have the config, copy it to each CRTC struct
13483 * Note that this could go away if we move to using crtc_config
13484 * checking everywhere.
13485 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013486 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013487 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013488 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013489 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13490 crtc->base.base.id);
13491 drm_mode_debug_printmodeline(&crtc->base.mode);
13492 }
13493 }
13494
Daniel Vetter24929352012-07-02 20:28:59 +020013495 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013496 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013497 intel_sanitize_encoder(encoder);
13498 }
13499
Damien Lespiau055e3932014-08-18 13:49:10 +010013500 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013501 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13502 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013503 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013504 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013505
Daniel Vetter35c95372013-07-17 06:55:04 +020013506 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13507 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13508
13509 if (!pll->on || pll->active)
13510 continue;
13511
13512 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13513
13514 pll->disable(dev_priv, pll);
13515 pll->on = false;
13516 }
13517
Pradeep Bhat30789992014-11-04 17:06:45 +000013518 if (IS_GEN9(dev))
13519 skl_wm_get_hw_state(dev);
13520 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013521 ilk_wm_get_hw_state(dev);
13522
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013523 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013524 i915_redisable_vga(dev);
13525
Daniel Vetterf30da182013-04-11 20:22:50 +020013526 /*
13527 * We need to use raw interfaces for restoring state to avoid
13528 * checking (bogus) intermediate states.
13529 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013530 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013531 struct drm_crtc *crtc =
13532 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013533
Jesse Barnes7f271262014-11-05 14:26:06 -080013534 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13535 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013536 }
13537 } else {
13538 intel_modeset_update_staged_output_state(dev);
13539 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013540
13541 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013542}
13543
13544void intel_modeset_gem_init(struct drm_device *dev)
13545{
Jesse Barnes92122782014-10-09 12:57:42 -070013546 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013547 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013548 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013549
Imre Deakae484342014-03-31 15:10:44 +030013550 mutex_lock(&dev->struct_mutex);
13551 intel_init_gt_powersave(dev);
13552 mutex_unlock(&dev->struct_mutex);
13553
Jesse Barnes92122782014-10-09 12:57:42 -070013554 /*
13555 * There may be no VBT; and if the BIOS enabled SSC we can
13556 * just keep using it to avoid unnecessary flicker. Whereas if the
13557 * BIOS isn't using it, don't assume it will work even if the VBT
13558 * indicates as much.
13559 */
13560 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13561 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13562 DREF_SSC1_ENABLE);
13563
Chris Wilson1833b132012-05-09 11:56:28 +010013564 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013565
13566 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013567
13568 /*
13569 * Make sure any fbs we allocated at startup are properly
13570 * pinned & fenced. When we do the allocation it's too early
13571 * for this.
13572 */
13573 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013574 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013575 obj = intel_fb_obj(c->primary->fb);
13576 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013577 continue;
13578
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013579 if (intel_pin_and_fence_fb_obj(c->primary,
13580 c->primary->fb,
13581 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013582 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13583 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013584 drm_framebuffer_unreference(c->primary->fb);
13585 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013586 }
13587 }
13588 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013589
13590 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013591}
13592
Imre Deak4932e2c2014-02-11 17:12:48 +020013593void intel_connector_unregister(struct intel_connector *intel_connector)
13594{
13595 struct drm_connector *connector = &intel_connector->base;
13596
13597 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013598 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013599}
13600
Jesse Barnes79e53942008-11-07 14:24:08 -080013601void intel_modeset_cleanup(struct drm_device *dev)
13602{
Jesse Barnes652c3932009-08-17 13:31:43 -070013603 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013604 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013605
Imre Deak2eb52522014-11-19 15:30:05 +020013606 intel_disable_gt_powersave(dev);
13607
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013608 intel_backlight_unregister(dev);
13609
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013610 /*
13611 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013612 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013613 * experience fancy races otherwise.
13614 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013615 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013616
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013617 /*
13618 * Due to the hpd irq storm handling the hotplug work can re-arm the
13619 * poll handlers. Hence disable polling after hpd handling is shut down.
13620 */
Keith Packardf87ea762010-10-03 19:36:26 -070013621 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013622
Jesse Barnes652c3932009-08-17 13:31:43 -070013623 mutex_lock(&dev->struct_mutex);
13624
Jesse Barnes723bfd72010-10-07 16:01:13 -070013625 intel_unregister_dsm_handler();
13626
Chris Wilson973d04f2011-07-08 12:22:37 +010013627 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013628
Daniel Vetter930ebb42012-06-29 23:32:16 +020013629 ironlake_teardown_rc6(dev);
13630
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013631 mutex_unlock(&dev->struct_mutex);
13632
Chris Wilson1630fe72011-07-08 12:22:42 +010013633 /* flush any delayed tasks or pending work */
13634 flush_scheduled_work();
13635
Jani Nikuladb31af12013-11-08 16:48:53 +020013636 /* destroy the backlight and sysfs files before encoders/connectors */
13637 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013638 struct intel_connector *intel_connector;
13639
13640 intel_connector = to_intel_connector(connector);
13641 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013642 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013643
Jesse Barnes79e53942008-11-07 14:24:08 -080013644 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013645
13646 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013647
13648 mutex_lock(&dev->struct_mutex);
13649 intel_cleanup_gt_powersave(dev);
13650 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013651}
13652
Dave Airlie28d52042009-09-21 14:33:58 +100013653/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013654 * Return which encoder is currently attached for connector.
13655 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013656struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013657{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013658 return &intel_attached_encoder(connector)->base;
13659}
Jesse Barnes79e53942008-11-07 14:24:08 -080013660
Chris Wilsondf0e9242010-09-09 16:20:55 +010013661void intel_connector_attach_encoder(struct intel_connector *connector,
13662 struct intel_encoder *encoder)
13663{
13664 connector->encoder = encoder;
13665 drm_mode_connector_attach_encoder(&connector->base,
13666 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013667}
Dave Airlie28d52042009-09-21 14:33:58 +100013668
13669/*
13670 * set vga decode state - true == enable VGA decode
13671 */
13672int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13673{
13674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013675 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013676 u16 gmch_ctrl;
13677
Chris Wilson75fa0412014-02-07 18:37:02 -020013678 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13679 DRM_ERROR("failed to read control word\n");
13680 return -EIO;
13681 }
13682
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013683 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13684 return 0;
13685
Dave Airlie28d52042009-09-21 14:33:58 +100013686 if (state)
13687 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13688 else
13689 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013690
13691 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13692 DRM_ERROR("failed to write control word\n");
13693 return -EIO;
13694 }
13695
Dave Airlie28d52042009-09-21 14:33:58 +100013696 return 0;
13697}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013698
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013699struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013700
13701 u32 power_well_driver;
13702
Chris Wilson63b66e52013-08-08 15:12:06 +020013703 int num_transcoders;
13704
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013705 struct intel_cursor_error_state {
13706 u32 control;
13707 u32 position;
13708 u32 base;
13709 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013710 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013711
13712 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013713 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013714 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013715 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013716 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013717
13718 struct intel_plane_error_state {
13719 u32 control;
13720 u32 stride;
13721 u32 size;
13722 u32 pos;
13723 u32 addr;
13724 u32 surface;
13725 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013726 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013727
13728 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013729 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013730 enum transcoder cpu_transcoder;
13731
13732 u32 conf;
13733
13734 u32 htotal;
13735 u32 hblank;
13736 u32 hsync;
13737 u32 vtotal;
13738 u32 vblank;
13739 u32 vsync;
13740 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013741};
13742
13743struct intel_display_error_state *
13744intel_display_capture_error_state(struct drm_device *dev)
13745{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013746 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013747 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013748 int transcoders[] = {
13749 TRANSCODER_A,
13750 TRANSCODER_B,
13751 TRANSCODER_C,
13752 TRANSCODER_EDP,
13753 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013754 int i;
13755
Chris Wilson63b66e52013-08-08 15:12:06 +020013756 if (INTEL_INFO(dev)->num_pipes == 0)
13757 return NULL;
13758
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013759 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013760 if (error == NULL)
13761 return NULL;
13762
Imre Deak190be112013-11-25 17:15:31 +020013763 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013764 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13765
Damien Lespiau055e3932014-08-18 13:49:10 +010013766 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013767 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013768 __intel_display_power_is_enabled(dev_priv,
13769 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013770 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013771 continue;
13772
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013773 error->cursor[i].control = I915_READ(CURCNTR(i));
13774 error->cursor[i].position = I915_READ(CURPOS(i));
13775 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013776
13777 error->plane[i].control = I915_READ(DSPCNTR(i));
13778 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013779 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013780 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013781 error->plane[i].pos = I915_READ(DSPPOS(i));
13782 }
Paulo Zanonica291362013-03-06 20:03:14 -030013783 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13784 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013785 if (INTEL_INFO(dev)->gen >= 4) {
13786 error->plane[i].surface = I915_READ(DSPSURF(i));
13787 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13788 }
13789
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013790 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013791
Sonika Jindal3abfce72014-07-21 15:23:43 +053013792 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013793 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013794 }
13795
13796 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13797 if (HAS_DDI(dev_priv->dev))
13798 error->num_transcoders++; /* Account for eDP. */
13799
13800 for (i = 0; i < error->num_transcoders; i++) {
13801 enum transcoder cpu_transcoder = transcoders[i];
13802
Imre Deakddf9c532013-11-27 22:02:02 +020013803 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013804 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013805 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013806 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013807 continue;
13808
Chris Wilson63b66e52013-08-08 15:12:06 +020013809 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13810
13811 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13812 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13813 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13814 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13815 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13816 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13817 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013818 }
13819
13820 return error;
13821}
13822
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013823#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13824
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013825void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013826intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013827 struct drm_device *dev,
13828 struct intel_display_error_state *error)
13829{
Damien Lespiau055e3932014-08-18 13:49:10 +010013830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013831 int i;
13832
Chris Wilson63b66e52013-08-08 15:12:06 +020013833 if (!error)
13834 return;
13835
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013836 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013837 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013838 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013839 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013840 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013841 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013842 err_printf(m, " Power: %s\n",
13843 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013844 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013845 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013846
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013847 err_printf(m, "Plane [%d]:\n", i);
13848 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13849 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013850 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013851 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13852 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013853 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013854 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013855 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013856 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013857 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13858 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013859 }
13860
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013861 err_printf(m, "Cursor [%d]:\n", i);
13862 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13863 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13864 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013865 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013866
13867 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013868 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013869 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013870 err_printf(m, " Power: %s\n",
13871 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013872 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13873 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13874 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13875 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13876 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13877 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13878 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13879 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013880}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013881
13882void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13883{
13884 struct intel_crtc *crtc;
13885
13886 for_each_intel_crtc(dev, crtc) {
13887 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013888
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013889 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013890
13891 work = crtc->unpin_work;
13892
13893 if (work && work->event &&
13894 work->event->base.file_priv == file) {
13895 kfree(work->event);
13896 work->event = NULL;
13897 }
13898
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013899 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013900 }
13901}