blob: 4a312f4eb563ce9bec570de76b0e72c83b1919bf [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000170 // For Atom, always use ILP scheduling.
171 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000173 else if (Subtarget->is64Bit())
174 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000704 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000763 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000902 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001120 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1121 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001143 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001166 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001226 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001227 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001246 // Predictable cmov don't hurt on atom because it's in-order.
1247 predictableSelectIsExpensive = !Subtarget->isAtom();
1248
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001249 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001250}
1251
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252
Duncan Sands28b77e92011-09-06 19:07:46 +00001253EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1254 if (!VT.isVector()) return MVT::i8;
1255 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001256}
1257
1258
Evan Cheng29286502008-01-23 23:17:41 +00001259/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1260/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (MaxAlign == 16)
1263 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 if (VTy->getBitWidth() == 128)
1266 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 unsigned EltAlign = 0;
1269 getMaxByValAlign(ATy->getElementType(), EltAlign);
1270 if (EltAlign > MaxAlign)
1271 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1274 unsigned EltAlign = 0;
1275 getMaxByValAlign(STy->getElementType(i), EltAlign);
1276 if (EltAlign > MaxAlign)
1277 MaxAlign = EltAlign;
1278 if (MaxAlign == 16)
1279 break;
1280 }
1281 }
Evan Cheng29286502008-01-23 23:17:41 +00001282}
1283
1284/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1285/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001286/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1287/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (Subtarget->is64Bit()) {
1290 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001291 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001292 if (TyAlign > 8)
1293 return TyAlign;
1294 return 8;
1295 }
1296
Evan Cheng29286502008-01-23 23:17:41 +00001297 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001298 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001299 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001300 return Align;
1301}
Chris Lattner2b02a442007-02-25 08:29:00 +00001302
Evan Chengf0df0312008-05-15 08:39:06 +00001303/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001304/// and store operations as a result of memset, memcpy, and memmove
1305/// lowering. If DstAlign is zero that means it's safe to destination
1306/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1307/// means there isn't a need to check it against alignment requirement,
1308/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001309/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001310/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1311/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1312/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313/// It returns EVT::Other if the type should be determined using generic
1314/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001315EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001316X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1317 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001318 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001319 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001321 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1322 // linux. This is because the stack realignment code can't handle certain
1323 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001324 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001325 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 (Subtarget->isUnalignedMemAccessFast() ||
1329 ((DstAlign == 0 || DstAlign >= 16) &&
1330 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001332 if (Subtarget->getStackAlignment() >= 32) {
1333 if (Subtarget->hasAVX2())
1334 return MVT::v8i32;
1335 if (Subtarget->hasAVX())
1336 return MVT::v8f32;
1337 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001343 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 // Do not use f64 to lower memcpy if source is string constant. It's
1347 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001348 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001349 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001350 }
Evan Chengf0df0312008-05-15 08:39:06 +00001351 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 return MVT::i64;
1353 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001354}
1355
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001356/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1357/// current function. The returned value is a member of the
1358/// MachineJumpTableInfo::JTEntryKind enum.
1359unsigned X86TargetLowering::getJumpTableEncoding() const {
1360 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1361 // symbol.
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1363 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001364 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001365
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001366 // Otherwise, use the normal jump table encoding heuristics.
1367 return TargetLowering::getJumpTableEncoding();
1368}
1369
Chris Lattnerc64daab2010-01-26 05:02:42 +00001370const MCExpr *
1371X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1372 const MachineBasicBlock *MBB,
1373 unsigned uid,MCContext &Ctx) const{
1374 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1375 Subtarget->isPICStyleGOT());
1376 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1377 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001378 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1379 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380}
1381
Evan Chengcc415862007-11-09 01:32:10 +00001382/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1383/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001385 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001386 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001387 // This doesn't have DebugLoc associated with it, but is not really the
1388 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001389 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001390 return Table;
1391}
1392
Chris Lattner589c6f62010-01-26 06:28:43 +00001393/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1394/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1395/// MCExpr.
1396const MCExpr *X86TargetLowering::
1397getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1398 MCContext &Ctx) const {
1399 // X86-64 uses RIP relative addressing based on the jump table label.
1400 if (Subtarget->isPICStyleRIPRel())
1401 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1402
1403 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001404 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001405}
1406
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001407// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001408std::pair<const TargetRegisterClass*, uint8_t>
1409X86TargetLowering::findRepresentativeClass(EVT VT) const{
1410 const TargetRegisterClass *RRC = 0;
1411 uint8_t Cost = 1;
1412 switch (VT.getSimpleVT().SimpleTy) {
1413 default:
1414 return TargetLowering::findRepresentativeClass(VT);
1415 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = Subtarget->is64Bit() ?
1417 (const TargetRegisterClass*)&X86::GR64RegClass :
1418 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001419 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001420 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001422 break;
1423 case MVT::f32: case MVT::f64:
1424 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1425 case MVT::v4f32: case MVT::v2f64:
1426 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1427 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001428 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001429 break;
1430 }
1431 return std::make_pair(RRC, Cost);
1432}
1433
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001434bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1435 unsigned &Offset) const {
1436 if (!Subtarget->isTargetLinux())
1437 return false;
1438
1439 if (Subtarget->is64Bit()) {
1440 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1441 Offset = 0x28;
1442 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1443 AddressSpace = 256;
1444 else
1445 AddressSpace = 257;
1446 } else {
1447 // %gs:0x14 on i386
1448 Offset = 0x14;
1449 AddressSpace = 256;
1450 }
1451 return true;
1452}
1453
1454
Chris Lattner2b02a442007-02-25 08:29:00 +00001455//===----------------------------------------------------------------------===//
1456// Return Value Calling Convention Implementation
1457//===----------------------------------------------------------------------===//
1458
Chris Lattner59ed56b2007-02-28 04:55:35 +00001459#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001460
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461bool
Eric Christopher471e4222011-06-08 23:55:35 +00001462X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001463 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001464 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001467 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001468 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001469 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001470}
1471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472SDValue
1473X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001474 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001476 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001477 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Chris Lattner9774c912007-02-27 05:28:59 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 RVLocs, *DAG.getContext());
1484 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Evan Chengdcea1632010-02-04 02:40:39 +00001486 // Add the regs to the liveout set for the function.
1487 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1490 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001495 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1496 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1498 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001500 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1502 CCValAssign &VA = RVLocs[i];
1503 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001505 EVT ValVT = ValToCopy.getValueType();
1506
Dale Johannesenc4510512010-09-24 19:05:48 +00001507 // If this is x86-64, and we disabled SSE, we can't return FP values,
1508 // or SSE or MMX vectors.
1509 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1510 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001511 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001512 report_fatal_error("SSE register return with SSE disabled");
1513 }
1514 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1515 // llvm-gcc has never done it right and no one has noticed, so this
1516 // should be OK for now.
1517 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001518 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001519 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1522 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (VA.getLocReg() == X86::ST0 ||
1524 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001525 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1526 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001527 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001529 RetOps.push_back(ValToCopy);
1530 // Don't emit a copytoreg.
1531 continue;
1532 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001533
Evan Cheng242b38b2009-02-23 09:03:22 +00001534 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1535 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001536 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001537 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001540 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1541 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 // If we don't have SSE2 available, convert to v4f32 so the generated
1543 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001544 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001546 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001547 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001548 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001549
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001551 Flag = Chain.getValue(1);
1552 }
Dan Gohman61a92132008-04-21 23:59:07 +00001553
1554 // The x86-64 ABI for returning structs by value requires that we copy
1555 // the sret argument into %rax for the return. We saved the argument into
1556 // a virtual register in the entry block, so now we copy the value out
1557 // and into %rax.
1558 if (Subtarget->is64Bit() &&
1559 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1560 MachineFunction &MF = DAG.getMachineFunction();
1561 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1562 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001563 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001564 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001566
Dale Johannesendd64c412009-02-04 00:33:20 +00001567 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001569
1570 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001571 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps[0] = Chain; // Update chain.
1575
1576 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001577 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001578 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
1580 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001582}
1583
Evan Chengbf010eb2012-04-10 01:51:00 +00001584bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 if (N->getNumValues() != 1)
1586 return false;
1587 if (!N->hasNUsesOfValue(1, 0))
1588 return false;
1589
Evan Chengbf010eb2012-04-10 01:51:00 +00001590 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001592 if (Copy->getOpcode() == ISD::CopyToReg) {
1593 // If the copy has a glue operand, we conservatively assume it isn't safe to
1594 // perform a tail call.
1595 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1596 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001597 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001598 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001599 return false;
1600
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604 if (UI->getOpcode() != X86ISD::RET_FLAG)
1605 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001606 HasRet = true;
1607 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609 if (!HasRet)
1610 return false;
1611
1612 Chain = TCChain;
1613 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001614}
1615
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616EVT
1617X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001618 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001620 // TODO: Is this also valid on 32-bit?
1621 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001622 ReturnMVT = MVT::i8;
1623 else
1624 ReturnMVT = MVT::i32;
1625
1626 EVT MinVT = getRegisterType(Context, ReturnMVT);
1627 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001628}
1629
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630/// LowerCallResult - Lower the result values of a call into the
1631/// appropriate copies out of appropriate physical registers.
1632///
1633SDValue
1634X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001635 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 const SmallVectorImpl<ISD::InputArg> &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001638 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001639
Chris Lattnere32bbf62007-02-28 07:09:55 +00001640 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001641 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001643 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001644 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001646
Chris Lattner3085e152007-02-25 08:59:22 +00001647 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001648 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001649 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001654 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001655 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001656 }
1657
Evan Cheng79fb3b42009-02-20 20:43:02 +00001658 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659
1660 // If this is a call to a function that returns an fp value on the floating
1661 // point stack, we must guarantee the the value is popped from the stack, so
1662 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001663 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664 // instead.
1665 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1666 // If we prefer to use the value in xmm registers, copy it out as f80 and
1667 // use a truncate to move it from fp stack reg to xmm reg.
1668 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001670 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1671 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001672 Val = Chain.getValue(0);
1673
1674 // Round the f80 to the right size, which also moves it to the appropriate
1675 // xmm register.
1676 if (CopyVT != VA.getValVT())
1677 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1678 // This truncation won't change the value.
1679 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001680 } else {
1681 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1682 CopyVT, InFlag).getValue(1);
1683 Val = Chain.getValue(0);
1684 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001685 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001687 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001690}
1691
1692
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001695//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001696// StdCall calling convention seems to be standard for many Windows' API
1697// routines and around. It differs from C calling convention just a little:
1698// callee should clean up the stack, not caller. Symbols should be also
1699// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001700// For info on fast calling convention see Fast Calling Convention (tail call)
1701// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1706 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001708
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001710}
1711
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001712/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714static bool
1715ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1716 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001718
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001720}
1721
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001722/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1723/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001724/// the specific parameter attribute. The copy will be passed as a byval
1725/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001726static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001727CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001728 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1729 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001730 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001731
Dale Johannesendd64c412009-02-04 00:33:20 +00001732 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001733 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001734 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001735}
1736
Chris Lattner29689432010-03-11 00:22:57 +00001737/// IsTailCallConvention - Return true if the calling convention is one that
1738/// supports tail call optimization.
1739static bool IsTailCallConvention(CallingConv::ID CC) {
1740 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1741}
1742
Evan Cheng485fafc2011-03-21 01:19:09 +00001743bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001744 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001745 return false;
1746
1747 CallSite CS(CI);
1748 CallingConv::ID CalleeCC = CS.getCallingConv();
1749 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1750 return false;
1751
1752 return true;
1753}
1754
Evan Cheng0c439eb2010-01-27 00:07:07 +00001755/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1756/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1758 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001759 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001760}
1761
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762SDValue
1763X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::InputArg> &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 const CCValAssign &VA,
1768 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001769 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001770 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1773 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001774 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001775 EVT ValVT;
1776
1777 // If value is passed by pointer we have address passed instead of the value
1778 // itself.
1779 if (VA.getLocInfo() == CCValAssign::Indirect)
1780 ValVT = VA.getLocVT();
1781 else
1782 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001783
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001784 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001785 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001786 // In case of tail call optimization mark all arguments mutable. Since they
1787 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001788 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001789 unsigned Bytes = Flags.getByValSize();
1790 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1791 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 return DAG.getFrameIndex(FI, getPointerTy());
1793 } else {
1794 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001795 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1797 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001798 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001799 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001800 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001801}
1802
Dan Gohman475871a2008-07-27 21:46:04 +00001803SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 bool isVarArg,
1807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl,
1809 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 SmallVectorImpl<SDValue> &InVals)
1811 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 const Function* Fn = MF.getFunction();
1816 if (Fn->hasExternalLinkage() &&
1817 Subtarget->isTargetCygMing() &&
1818 Fn->getName() == "main")
1819 FuncInfo->setForceFramePointer(true);
1820
Evan Cheng1bc78042006-04-26 01:20:17 +00001821 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001823 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001824 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner29689432010-03-11 00:22:57 +00001826 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1827 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001828
Chris Lattner638402b2007-02-28 07:00:42 +00001829 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001831 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001833
1834 // Allocate shadow area for Win64
1835 if (IsWin64) {
1836 CCInfo.AllocateStack(32, 8);
1837 }
1838
Duncan Sands45907662010-10-31 13:21:44 +00001839 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001842 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
1845 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1846 // places.
1847 assert(VA.getValNo() != LastVal &&
1848 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001849 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001850 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001854 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001863 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001866 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001867 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001868 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001870 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Devang Patel68e6bee2011-02-21 23:21:26 +00001872 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Chris Lattnerf39f7712007-02-28 05:46:49 +00001875 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1876 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1877 // right size.
1878 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
1881 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001882 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 // Handle MMX values passed in XMM regs.
1889 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001890 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1891 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 } else
1893 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001894 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 } else {
1896 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001898 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899
1900 // If value is passed via pointer - do a load.
1901 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001902 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001903 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001904
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001906 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907
Dan Gohman61a92132008-04-21 23:59:07 +00001908 // The x86-64 ABI for returning structs by value requires that we copy
1909 // the sret argument into %rax for the return. Save the argument into
1910 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001911 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001912 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1913 unsigned Reg = FuncInfo->getSRetReturnReg();
1914 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001916 FuncInfo->setSRetReturnReg(Reg);
1917 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001920 }
1921
Chris Lattnerf39f7712007-02-28 05:46:49 +00001922 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001923 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001924 if (FuncIsMadeTailCallSafe(CallConv,
1925 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001927
Evan Cheng1bc78042006-04-26 01:20:17 +00001928 // If the function takes variable number of arguments, make a frame index for
1929 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001930 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001931 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1932 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001933 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 }
1935 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1937
1938 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1944 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1947 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1948 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001949 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
1952 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001953 // The XMM registers which might contain var arg parameters are shadowed
1954 // in their paired GPR. So we only need to save the GPR to their home
1955 // slots.
1956 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 } else {
1959 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1960 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961
Chad Rosier30450e82011-12-22 22:35:21 +00001962 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1963 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964 }
1965 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1966 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967
Devang Patel578efa92009-06-05 21:57:13 +00001968 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001969 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1972 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001973 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001974 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001975 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001976 // Kernel mode asks for SSE to be disabled, so don't push them
1977 // on the stack.
1978 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001979
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001981 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001982 // Get to the caller-allocated home save location. Add 8 to account
1983 // for the return address.
1984 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001986 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001987 // Fixup to set vararg frame on shadow area (4 x i64).
1988 if (NumIntRegs < 4)
1989 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 } else {
1991 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001992 // registers, then we must store them to their spots on the stack so
1993 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1995 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1996 FuncInfo->setRegSaveFrameIndex(
1997 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001998 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001999 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002003 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2004 getPointerTy());
2005 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2008 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002009 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002010 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002013 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002014 MachinePointerInfo::getFixedStack(
2015 FuncInfo->getRegSaveFrameIndex(), Offset),
2016 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2022 // Now store the XMM (fp + vector) parameter registers.
2023 SmallVector<SDValue, 11> SaveXMMOps;
2024 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Craig Topperc9099502012-04-20 06:31:50 +00002026 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002027 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2028 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029
Dan Gohman1e93df62010-04-17 14:41:14 +00002030 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2031 FuncInfo->getRegSaveFrameIndex()));
2032 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2033 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002034
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002037 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002038 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2039 SaveXMMOps.push_back(Val);
2040 }
2041 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2042 MVT::Other,
2043 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002045
2046 if (!MemOps.empty())
2047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2048 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002051
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002053 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2054 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002056 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002058 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002059 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2060 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002062 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002063
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 // RegSaveFrameIndex is X86-64 only.
2066 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002067 if (CallConv == CallingConv::X86_FastCall ||
2068 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 // fastcc functions can't have varargs.
2070 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 }
Evan Cheng25caf632006-05-23 21:06:34 +00002072
Rafael Espindola76927d752011-08-30 19:39:58 +00002073 FuncInfo->setArgumentStackSize(StackSize);
2074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002076}
2077
Dan Gohman475871a2008-07-27 21:46:04 +00002078SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2080 SDValue StackPtr, SDValue Arg,
2081 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002082 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002084 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002086 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002087 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002088 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002089
2090 return DAG.getStore(Chain, dl, Arg, PtrOff,
2091 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002092 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002093}
2094
Bill Wendling64e87322009-01-16 19:25:27 +00002095/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002097SDValue
2098X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002099 SDValue &OutRetAddr, SDValue Chain,
2100 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002101 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002103 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002105
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002107 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002108 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110}
2111
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002112/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002114static SDValue
2115EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002117 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 // Store the return address to the appropriate stack slot.
2119 if (!FPDiff) return Chain;
2120 // Calculate the new stack slot for the return address.
2121 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002123 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002125 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002127 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002128 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 return Chain;
2130}
2131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002133X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002134 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002135 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002137 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 const SmallVectorImpl<ISD::InputArg> &Ins,
2139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002140 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 MachineFunction &MF = DAG.getMachineFunction();
2142 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002143 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002144 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002146 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147
Nick Lewycky22de16d2012-01-19 00:34:10 +00002148 if (MF.getTarget().Options.DisableTailCalls)
2149 isTailCall = false;
2150
Evan Cheng5f941932010-02-05 02:21:12 +00002151 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002152 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002153 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2154 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002155 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002156
2157 // Sibcalls are automatically detected tailcalls which do not require
2158 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002159 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002160 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002161
2162 if (isTailCall)
2163 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002164 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002165
Chris Lattner29689432010-03-11 00:22:57 +00002166 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2167 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168
Chris Lattner638402b2007-02-28 07:00:42 +00002169 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002171 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002173
2174 // Allocate shadow area for Win64
2175 if (IsWin64) {
2176 CCInfo.AllocateStack(32, 8);
2177 }
2178
Duncan Sands45907662010-10-31 13:21:44 +00002179 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Chris Lattner423c5f42007-02-28 05:31:48 +00002181 // Get a count of how many bytes are to be pushed on the stack.
2182 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002184 // This is a sibcall. The memory operands are available in caller's
2185 // own caller's stack.
2186 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002187 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2188 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002190
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002192 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002194 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2196 FPDiff = NumBytesCallerPushed - NumBytes;
2197
2198 // Set the delta of movement of the returnaddr stackslot.
2199 // But only set if delta is greater than previous delta.
2200 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2201 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2202 }
2203
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (!IsSibcall)
2205 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002208 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 if (isTailCall && FPDiff)
2210 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2211 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002212
Dan Gohman475871a2008-07-27 21:46:04 +00002213 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2214 SmallVector<SDValue, 8> MemOpChains;
2215 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002216
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002217 // Walk the register/memloc assignments, inserting copies/loads. In the case
2218 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002219 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2220 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002221 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002222 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002224 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 // Promote the value if needed.
2227 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002228 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 case CCValAssign::Full: break;
2230 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002235 break;
2236 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002237 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2238 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002239 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2241 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002242 } else
2243 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2244 break;
2245 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002246 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002248 case CCValAssign::Indirect: {
2249 // Store the argument.
2250 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002251 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002253 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002254 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002255 Arg = SpillSlot;
2256 break;
2257 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002259
Chris Lattner423c5f42007-02-28 05:31:48 +00002260 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2262 if (isVarArg && IsWin64) {
2263 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2264 // shadow reg if callee is a varargs function.
2265 unsigned ShadowReg = 0;
2266 switch (VA.getLocReg()) {
2267 case X86::XMM0: ShadowReg = X86::RCX; break;
2268 case X86::XMM1: ShadowReg = X86::RDX; break;
2269 case X86::XMM2: ShadowReg = X86::R8; break;
2270 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002272 if (ShadowReg)
2273 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002274 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002275 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002276 assert(VA.isMemLoc());
2277 if (StackPtr.getNode() == 0)
2278 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2279 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2280 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Evan Cheng32fe1032006-05-25 00:59:30 +00002284 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002286 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002287
Evan Cheng347d5f72006-04-28 21:29:37 +00002288 // Build a sequence of copy-to-reg nodes chained together with token chain
2289 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 // Tail call byval lowering might overwrite argument registers so in case of
2292 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002296 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 InFlag = Chain.getValue(1);
2298 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002299
Chris Lattner88e1fd52009-07-09 04:24:46 +00002300 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2302 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2305 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002306 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002307 InFlag);
2308 InFlag = Chain.getValue(1);
2309 } else {
2310 // If we are tail calling and generating PIC/GOT style code load the
2311 // address of the callee into ECX. The value in ecx is used as target of
2312 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2313 // for tail calls on PIC/GOT architectures. Normally we would just put the
2314 // address of GOT into ebx and then call target@PLT. But for tail calls
2315 // ebx would be restored (since ebx is callee saved) before jumping to the
2316 // target@PLT.
2317
2318 // Note: The actual moving to ECX is done further down.
2319 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2320 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2321 !G->getGlobal()->hasProtectedVisibility())
2322 Callee = LowerGlobalAddress(Callee, DAG);
2323 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002324 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002325 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002326 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002327
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002328 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 // From AMD64 ABI document:
2330 // For calls that may call functions that use varargs or stdargs
2331 // (prototype-less calls or calls to functions containing ellipsis (...) in
2332 // the declaration) %al is used as hidden argument to specify the number
2333 // of SSE registers used. The contents of %al do not need to match exactly
2334 // the number of registers, but must be an ubound on the number of SSE
2335 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002336
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002338 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2340 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2341 };
2342 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002343 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002344 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002345
Dale Johannesendd64c412009-02-04 00:33:20 +00002346 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 InFlag = Chain.getValue(1);
2349 }
2350
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002351
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002352 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 if (isTailCall) {
2354 // Force all the incoming stack arguments to be loaded from the stack
2355 // before any new outgoing arguments are stored to the stack, because the
2356 // outgoing stack slots may alias the incoming argument stack slots, and
2357 // the alias isn't otherwise explicit. This is slightly more conservative
2358 // than necessary, because it means that each store effectively depends
2359 // on every argument instead of just those arguments it would clobber.
2360 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2361
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SmallVector<SDValue, 8> MemOpChains2;
2363 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002365 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002366 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002367 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002368 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2369 CCValAssign &VA = ArgLocs[i];
2370 if (VA.isRegLoc())
2371 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002373 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 // Create frame index.
2376 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002377 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002378 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002380
Duncan Sands276dcbd2008-03-21 09:14:45 +00002381 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002382 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002384 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002385 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002386 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002387 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002388
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2390 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002393 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002394 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002395 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002396 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002397 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002398 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 }
2400 }
2401
2402 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002404 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002405
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 // Copy arguments to their registers.
2407 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002408 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 InFlag = Chain.getValue(1);
2411 }
Dan Gohman475871a2008-07-27 21:46:04 +00002412 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002413
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002415 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002416 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002419 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2420 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2421 // In the 64-bit large code model, we have to make all calls
2422 // through a register, since the call instruction's 32-bit
2423 // pc-relative offset may not be large enough to hold the whole
2424 // address.
2425 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002426 // If the callee is a GlobalAddress node (quite common, every direct call
2427 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2428 // it.
2429
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002430 // We should use extra load for direct calls to dllimported functions in
2431 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002432 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002433 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002434 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002435 bool ExtraLoad = false;
2436 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002437
Chris Lattner48a7d022009-07-09 05:02:21 +00002438 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2439 // external symbols most go through the PLT in PIC mode. If the symbol
2440 // has hidden or protected visibility, or if it is static or local, then
2441 // we don't need to use the PLT - we can directly call it.
2442 if (Subtarget->isTargetELF() &&
2443 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002446 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002447 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002448 (!Subtarget->getTargetTriple().isMacOSX() ||
2449 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002450 // PC-relative references to external symbols should go through $stub,
2451 // unless we're building with the leopard linker or later, which
2452 // automatically synthesizes these stubs.
2453 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002454 } else if (Subtarget->isPICStyleRIPRel() &&
2455 isa<Function>(GV) &&
2456 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2457 // If the function is marked as non-lazy, generate an indirect call
2458 // which loads from the GOT directly. This avoids runtime overhead
2459 // at the cost of eager binding (and one extra byte of encoding).
2460 OpFlags = X86II::MO_GOTPCREL;
2461 WrapperKind = X86ISD::WrapperRIP;
2462 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002464
Devang Patel0d881da2010-07-06 22:08:15 +00002465 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002466 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002467
2468 // Add a wrapper if needed.
2469 if (WrapperKind != ISD::DELETED_NODE)
2470 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2471 // Add extra indirection if needed.
2472 if (ExtraLoad)
2473 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2474 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002475 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002476 }
Bill Wendling056292f2008-09-16 21:48:12 +00002477 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 unsigned char OpFlags = 0;
2479
Evan Cheng1bf891a2010-12-01 22:59:46 +00002480 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2481 // external symbols should go through the PLT.
2482 if (Subtarget->isTargetELF() &&
2483 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2484 OpFlags = X86II::MO_PLT;
2485 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002486 (!Subtarget->getTargetTriple().isMacOSX() ||
2487 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002488 // PC-relative references to external symbols should go through $stub,
2489 // unless we're building with the leopard linker or later, which
2490 // automatically synthesizes these stubs.
2491 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002492 }
Eric Christopherfd179292009-08-27 18:07:15 +00002493
Chris Lattner48a7d022009-07-09 05:02:21 +00002494 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2495 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002496 }
2497
Chris Lattnerd96d0722007-02-25 06:40:16 +00002498 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002499 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002500 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002501
Evan Chengf22f9b32010-02-06 03:28:46 +00002502 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002503 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2504 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002508 Ops.push_back(Chain);
2509 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002510
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002513
Gordon Henriksen86737662008-01-05 16:56:59 +00002514 // Add argument registers to the end of the list so that they are known live
2515 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002516 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2517 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2518 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Evan Cheng586ccac2008-03-18 23:36:35 +00002520 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002522 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2523
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002524 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002525 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002527
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002528 // Add a register mask operand representing the call-preserved registers.
2529 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2530 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2531 assert(Mask && "Missing call preserved mask for calling convention");
2532 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002533
Gabor Greifba36cb52008-08-28 21:40:38 +00002534 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002535 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002536
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002538 // We used to do:
2539 //// If this is the first return lowered for this function, add the regs
2540 //// to the liveout set for the function.
2541 // This isn't right, although it's probably harmless on x86; liveouts
2542 // should be computed from returns not tail calls. Consider a void
2543 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 return DAG.getNode(X86ISD::TC_RETURN, dl,
2545 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 }
2547
Dale Johannesenace16102009-02-03 19:33:06 +00002548 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002549 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002550
Chris Lattner2d297092006-05-23 18:50:38 +00002551 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002553 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2554 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002555 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002556 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2557 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002558 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002559 // pops the hidden struct pointer, so we have to push it back.
2560 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002561 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002562 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002564 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002565
Gordon Henriksenae636f82008-01-03 16:47:34 +00002566 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002567 if (!IsSibcall) {
2568 Chain = DAG.getCALLSEQ_END(Chain,
2569 DAG.getIntPtrConstant(NumBytes, true),
2570 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2571 true),
2572 InFlag);
2573 InFlag = Chain.getValue(1);
2574 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002575
Chris Lattner3085e152007-02-25 08:59:22 +00002576 // Handle result values, copying them out of physregs into vregs that we
2577 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2579 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002580}
2581
Evan Cheng25ab6902006-09-08 06:48:29 +00002582
2583//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002584// Fast Calling Convention (tail call) implementation
2585//===----------------------------------------------------------------------===//
2586
2587// Like std call, callee cleans arguments, convention except that ECX is
2588// reserved for storing the tail called function address. Only 2 registers are
2589// free for argument passing (inreg). Tail call optimization is performed
2590// provided:
2591// * tailcallopt is enabled
2592// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002593// On X86_64 architecture with GOT-style position independent code only local
2594// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002595// To keep the stack aligned according to platform abi the function
2596// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2597// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// If a tail called function callee has more arguments than the caller the
2599// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002600// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002601// original REtADDR, but before the saved framepointer or the spilled registers
2602// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2603// stack layout:
2604// arg1
2605// arg2
2606// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002607// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002608// move area ]
2609// (possible EBP)
2610// ESI
2611// EDI
2612// local1 ..
2613
2614/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2615/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002616unsigned
2617X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2618 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 MachineFunction &MF = DAG.getMachineFunction();
2620 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002621 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002623 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002624 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002625 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2627 // Number smaller than 12 so just add the difference.
2628 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2629 } else {
2630 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002631 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002632 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002633 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002634 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002635}
2636
Evan Cheng5f941932010-02-05 02:21:12 +00002637/// MatchingStackOffset - Return true if the given stack call argument is
2638/// already available in the same position (relatively) of the caller's
2639/// incoming argument stack.
2640static
2641bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2642 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2643 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002644 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2645 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002646 if (Arg.getOpcode() == ISD::CopyFromReg) {
2647 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002648 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002649 return false;
2650 MachineInstr *Def = MRI->getVRegDef(VR);
2651 if (!Def)
2652 return false;
2653 if (!Flags.isByVal()) {
2654 if (!TII->isLoadFromStackSlot(Def, FI))
2655 return false;
2656 } else {
2657 unsigned Opcode = Def->getOpcode();
2658 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2659 Def->getOperand(1).isFI()) {
2660 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002662 } else
2663 return false;
2664 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2666 if (Flags.isByVal())
2667 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002668 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 // define @foo(%struct.X* %A) {
2670 // tail call @bar(%struct.X* byval %A)
2671 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002672 return false;
2673 SDValue Ptr = Ld->getBasePtr();
2674 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2675 if (!FINode)
2676 return false;
2677 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002678 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002679 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002680 FI = FINode->getIndex();
2681 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 } else
2683 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002684
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002686 if (!MFI->isFixedObjectIndex(FI))
2687 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002688 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002689}
2690
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2692/// for tail call optimization. Targets which want to do tail call
2693/// optimization should implement this function.
2694bool
2695X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002696 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002698 bool isCalleeStructRet,
2699 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002700 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002701 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002702 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002704 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002705 CalleeCC != CallingConv::C)
2706 return false;
2707
Evan Cheng7096ae42010-01-29 06:45:59 +00002708 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002709 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002710 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002711 CallingConv::ID CallerCC = CallerF->getCallingConv();
2712 bool CCMatch = CallerCC == CalleeCC;
2713
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002714 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002715 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002716 return true;
2717 return false;
2718 }
2719
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002720 // Look for obvious safe cases to perform tail call optimization that do not
2721 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002722
Evan Cheng2c12cb42010-03-26 16:26:03 +00002723 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2724 // emit a special epilogue.
2725 if (RegInfo->needsStackRealignment(MF))
2726 return false;
2727
Evan Chenga375d472010-03-15 18:54:48 +00002728 // Also avoid sibcall optimization if either caller or callee uses struct
2729 // return semantics.
2730 if (isCalleeStructRet || isCallerStructRet)
2731 return false;
2732
Chad Rosier2416da32011-06-24 21:15:36 +00002733 // An stdcall caller is expected to clean up its arguments; the callee
2734 // isn't going to do that.
2735 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002739 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002740 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002741
2742 // Optimizing for varargs on Win64 is unlikely to be safe without
2743 // additional testing.
2744 if (Subtarget->isTargetWin64())
2745 return false;
2746
Chad Rosier871f6642011-05-18 19:59:50 +00002747 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002748 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002749 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002750
Chad Rosier871f6642011-05-18 19:59:50 +00002751 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2752 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2753 if (!ArgLocs[i].isRegLoc())
2754 return false;
2755 }
2756
Chad Rosier30450e82011-12-22 22:35:21 +00002757 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2758 // stack. Therefore, if it's not used by the call it is not safe to optimize
2759 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 bool Unused = false;
2761 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2762 if (!Ins[i].Used) {
2763 Unused = true;
2764 break;
2765 }
2766 }
2767 if (Unused) {
2768 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002770 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002772 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002773 CCValAssign &VA = RVLocs[i];
2774 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2775 return false;
2776 }
2777 }
2778
Evan Cheng13617962010-04-30 01:12:32 +00002779 // If the calling conventions do not match, then we'd better make sure the
2780 // results are returned in the same way as what the caller expects.
2781 if (!CCMatch) {
2782 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002783 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002784 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002785 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2786
2787 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002788 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002789 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002790 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2791
2792 if (RVLocs1.size() != RVLocs2.size())
2793 return false;
2794 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2795 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2796 return false;
2797 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2798 return false;
2799 if (RVLocs1[i].isRegLoc()) {
2800 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2801 return false;
2802 } else {
2803 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2804 return false;
2805 }
2806 }
2807 }
2808
Evan Chenga6bff982010-01-30 01:22:00 +00002809 // If the callee takes no arguments then go on to check the results of the
2810 // call.
2811 if (!Outs.empty()) {
2812 // Check if stack adjustment is needed. For now, do not do this if any
2813 // argument is passed on the stack.
2814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002815 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002816 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002817
2818 // Allocate shadow area for Win64
2819 if (Subtarget->isTargetWin64()) {
2820 CCInfo.AllocateStack(32, 8);
2821 }
2822
Duncan Sands45907662010-10-31 13:21:44 +00002823 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002824 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002825 MachineFunction &MF = DAG.getMachineFunction();
2826 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2827 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002828
2829 // Check if the arguments are already laid out in the right way as
2830 // the caller's fixed stack objects.
2831 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002832 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2833 const X86InstrInfo *TII =
2834 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002835 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2836 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002837 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002838 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002839 if (VA.getLocInfo() == CCValAssign::Indirect)
2840 return false;
2841 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002842 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2843 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002844 return false;
2845 }
2846 }
2847 }
Evan Cheng9c044672010-05-29 01:35:22 +00002848
2849 // If the tailcall address may be in a register, then make sure it's
2850 // possible to register allocate for it. In 32-bit, the call address can
2851 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002852 // callee-saved registers are restored. These happen to be the same
2853 // registers used to pass 'inreg' arguments so watch out for those.
2854 if (!Subtarget->is64Bit() &&
2855 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002856 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002857 unsigned NumInRegs = 0;
2858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2859 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002860 if (!VA.isRegLoc())
2861 continue;
2862 unsigned Reg = VA.getLocReg();
2863 switch (Reg) {
2864 default: break;
2865 case X86::EAX: case X86::EDX: case X86::ECX:
2866 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002867 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002868 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002869 }
2870 }
2871 }
Evan Chenga6bff982010-01-30 01:22:00 +00002872 }
Evan Chengb1712452010-01-27 06:25:16 +00002873
Evan Cheng86809cc2010-02-03 03:28:02 +00002874 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002875}
2876
Dan Gohman3df24e62008-09-03 23:12:08 +00002877FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002878X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2879 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002880}
2881
2882
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002883//===----------------------------------------------------------------------===//
2884// Other Lowering Hooks
2885//===----------------------------------------------------------------------===//
2886
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002887static bool MayFoldLoad(SDValue Op) {
2888 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2889}
2890
2891static bool MayFoldIntoStore(SDValue Op) {
2892 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2893}
2894
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895static bool isTargetShuffle(unsigned Opcode) {
2896 switch(Opcode) {
2897 default: return false;
2898 case X86ISD::PSHUFD:
2899 case X86ISD::PSHUFHW:
2900 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002901 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002902 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002903 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002904 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002905 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002906 case X86ISD::MOVLPS:
2907 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002908 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002909 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002910 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911 case X86ISD::MOVSS:
2912 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002913 case X86ISD::UNPCKL:
2914 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002915 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002916 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002917 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002918 return true;
2919 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002920}
2921
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002922static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002923 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924 switch(Opc) {
2925 default: llvm_unreachable("Unknown x86 shuffle node");
2926 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002927 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002928 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002929 return DAG.getNode(Opc, dl, VT, V1);
2930 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002931}
2932
2933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002934 SDValue V1, unsigned TargetMask,
2935 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002936 switch(Opc) {
2937 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939 case X86ISD::PSHUFHW:
2940 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002941 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002942 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002943 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2944 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002945}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002946
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002948 SDValue V1, SDValue V2, unsigned TargetMask,
2949 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 switch(Opc) {
2951 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002952 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002953 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002954 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955 return DAG.getNode(Opc, dl, VT, V1, V2,
2956 DAG.getConstant(TargetMask, MVT::i8));
2957 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958}
2959
2960static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2961 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2962 switch(Opc) {
2963 default: llvm_unreachable("Unknown x86 shuffle node");
2964 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002965 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002966 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002967 case X86ISD::MOVLPS:
2968 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002969 case X86ISD::MOVSS:
2970 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002971 case X86ISD::UNPCKL:
2972 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002973 return DAG.getNode(Opc, dl, VT, V1, V2);
2974 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002975}
2976
Dan Gohmand858e902010-04-17 15:26:15 +00002977SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002978 MachineFunction &MF = DAG.getMachineFunction();
2979 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2980 int ReturnAddrIndex = FuncInfo->getRAIndex();
2981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982 if (ReturnAddrIndex == 0) {
2983 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002984 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002985 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002986 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002987 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002988 }
2989
Evan Cheng25ab6902006-09-08 06:48:29 +00002990 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002991}
2992
2993
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2995 bool hasSymbolicDisplacement) {
2996 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002997 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002998 return false;
2999
3000 // If we don't have a symbolic displacement - we don't have any extra
3001 // restrictions.
3002 if (!hasSymbolicDisplacement)
3003 return true;
3004
3005 // FIXME: Some tweaks might be needed for medium code model.
3006 if (M != CodeModel::Small && M != CodeModel::Kernel)
3007 return false;
3008
3009 // For small code model we assume that latest object is 16MB before end of 31
3010 // bits boundary. We may also accept pretty large negative constants knowing
3011 // that all objects are in the positive half of address space.
3012 if (M == CodeModel::Small && Offset < 16*1024*1024)
3013 return true;
3014
3015 // For kernel code model we know that all object resist in the negative half
3016 // of 32bits address space. We may not accept negative offsets, since they may
3017 // be just off and we may accept pretty large positive ones.
3018 if (M == CodeModel::Kernel && Offset > 0)
3019 return true;
3020
3021 return false;
3022}
3023
Evan Chengef41ff62011-06-23 17:54:54 +00003024/// isCalleePop - Determines whether the callee is required to pop its
3025/// own arguments. Callee pop is necessary to support tail calls.
3026bool X86::isCalleePop(CallingConv::ID CallingConv,
3027 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3028 if (IsVarArg)
3029 return false;
3030
3031 switch (CallingConv) {
3032 default:
3033 return false;
3034 case CallingConv::X86_StdCall:
3035 return !is64Bit;
3036 case CallingConv::X86_FastCall:
3037 return !is64Bit;
3038 case CallingConv::X86_ThisCall:
3039 return !is64Bit;
3040 case CallingConv::Fast:
3041 return TailCallOpt;
3042 case CallingConv::GHC:
3043 return TailCallOpt;
3044 }
3045}
3046
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3048/// specific condition code, returning the condition code and the LHS/RHS of the
3049/// comparison to make.
3050static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3051 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003052 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003053 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3054 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3055 // X > -1 -> X == 0, jump !sign.
3056 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003058 }
3059 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003060 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003062 }
3063 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003064 // X < 1 -> X <= 0
3065 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003067 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003068 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003069
Evan Chengd9558e02006-01-06 00:43:03 +00003070 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003071 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003072 case ISD::SETEQ: return X86::COND_E;
3073 case ISD::SETGT: return X86::COND_G;
3074 case ISD::SETGE: return X86::COND_GE;
3075 case ISD::SETLT: return X86::COND_L;
3076 case ISD::SETLE: return X86::COND_LE;
3077 case ISD::SETNE: return X86::COND_NE;
3078 case ISD::SETULT: return X86::COND_B;
3079 case ISD::SETUGT: return X86::COND_A;
3080 case ISD::SETULE: return X86::COND_BE;
3081 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003082 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003084
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003088 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3089 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3091 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003092 }
3093
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 switch (SetCCOpcode) {
3095 default: break;
3096 case ISD::SETOLT:
3097 case ISD::SETOLE:
3098 case ISD::SETUGT:
3099 case ISD::SETUGE:
3100 std::swap(LHS, RHS);
3101 break;
3102 }
3103
3104 // On a floating point condition, the flags are set as follows:
3105 // ZF PF CF op
3106 // 0 | 0 | 0 | X > Y
3107 // 0 | 0 | 1 | X < Y
3108 // 1 | 0 | 0 | X == Y
3109 // 1 | 1 | 1 | unordered
3110 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003111 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETOLT: // flipped
3115 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETOLE: // flipped
3118 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETUGT: // flipped
3121 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003123 case ISD::SETUGE: // flipped
3124 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003125 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETNE: return X86::COND_NE;
3128 case ISD::SETUO: return X86::COND_P;
3129 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003130 case ISD::SETOEQ:
3131 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 }
Evan Chengd9558e02006-01-06 00:43:03 +00003133}
3134
Evan Cheng4a460802006-01-11 00:33:36 +00003135/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3136/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003137/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003138static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003139 switch (X86CC) {
3140 default:
3141 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003142 case X86::COND_B:
3143 case X86::COND_BE:
3144 case X86::COND_E:
3145 case X86::COND_P:
3146 case X86::COND_A:
3147 case X86::COND_AE:
3148 case X86::COND_NE:
3149 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003150 return true;
3151 }
3152}
3153
Evan Chengeb2f9692009-10-27 19:56:55 +00003154/// isFPImmLegal - Returns true if the target can instruction select the
3155/// specified FP immediate natively. If false, the legalizer will
3156/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003157bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003158 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3159 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3160 return true;
3161 }
3162 return false;
3163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3166/// the specified range (L, H].
3167static bool isUndefOrInRange(int Val, int Low, int Hi) {
3168 return (Val < 0) || (Val >= Low && Val < Hi);
3169}
3170
3171/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3172/// specified value.
3173static bool isUndefOrEqual(int Val, int CmpVal) {
3174 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003177}
3178
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003179/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3180/// from position Pos and ending in Pos+Size, falls within the specified
3181/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003182static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003183 unsigned Pos, unsigned Size, int Low) {
3184 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003185 if (!isUndefOrEqual(Mask[i], Low))
3186 return false;
3187 return true;
3188}
3189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3192/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003193static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003194 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return (Mask[0] < 2 && Mask[1] < 2);
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3202/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003203static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3204 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003208 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng506d3df2006-03-29 23:07:14 +00003211 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003212 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003213 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Craig Toppera9a568a2012-05-02 08:03:44 +00003216 if (VT == MVT::v16i16) {
3217 // Lower quadword copied in order or undef.
3218 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3219 return false;
3220
3221 // Upper quadword shuffled.
3222 for (unsigned i = 12; i != 16; ++i)
3223 if (!isUndefOrInRange(Mask[i], 12, 16))
3224 return false;
3225 }
3226
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 return true;
3228}
3229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003232static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3233 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003234 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003235
Rafael Espindola15684b22009-04-24 12:40:33 +00003236 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003237 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3238 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003239
Rafael Espindola15684b22009-04-24 12:40:33 +00003240 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003241 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003242 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003243 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003244
Craig Toppera9a568a2012-05-02 08:03:44 +00003245 if (VT == MVT::v16i16) {
3246 // Upper quadword copied in order.
3247 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3248 return false;
3249
3250 // Lower quadword shuffled.
3251 for (unsigned i = 8; i != 12; ++i)
3252 if (!isUndefOrInRange(Mask[i], 8, 12))
3253 return false;
3254 }
3255
Rafael Espindola15684b22009-04-24 12:40:33 +00003256 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003257}
3258
Nate Begemana09008b2009-10-19 02:17:23 +00003259/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3260/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003261static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3262 const X86Subtarget *Subtarget) {
3263 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3264 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003265 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003266
Craig Topper0e2037b2012-01-20 05:53:00 +00003267 unsigned NumElts = VT.getVectorNumElements();
3268 unsigned NumLanes = VT.getSizeInBits()/128;
3269 unsigned NumLaneElts = NumElts/NumLanes;
3270
3271 // Do not handle 64-bit element shuffles with palignr.
3272 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003273 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003274
Craig Topper0e2037b2012-01-20 05:53:00 +00003275 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3276 unsigned i;
3277 for (i = 0; i != NumLaneElts; ++i) {
3278 if (Mask[i+l] >= 0)
3279 break;
3280 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003281
Craig Topper0e2037b2012-01-20 05:53:00 +00003282 // Lane is all undef, go to next lane
3283 if (i == NumLaneElts)
3284 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003285
Craig Topper0e2037b2012-01-20 05:53:00 +00003286 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003287
Craig Topper0e2037b2012-01-20 05:53:00 +00003288 // Make sure its in this lane in one of the sources
3289 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3290 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003291 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003292
3293 // If not lane 0, then we must match lane 0
3294 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3295 return false;
3296
3297 // Correct second source to be contiguous with first source
3298 if (Start >= (int)NumElts)
3299 Start -= NumElts - NumLaneElts;
3300
3301 // Make sure we're shifting in the right direction.
3302 if (Start <= (int)(i+l))
3303 return false;
3304
3305 Start -= i;
3306
3307 // Check the rest of the elements to see if they are consecutive.
3308 for (++i; i != NumLaneElts; ++i) {
3309 int Idx = Mask[i+l];
3310
3311 // Make sure its in this lane
3312 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3313 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3314 return false;
3315
3316 // If not lane 0, then we must match lane 0
3317 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3318 return false;
3319
3320 if (Idx >= (int)NumElts)
3321 Idx -= NumElts - NumLaneElts;
3322
3323 if (!isUndefOrEqual(Idx, Start+i))
3324 return false;
3325
3326 }
Nate Begemana09008b2009-10-19 02:17:23 +00003327 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003328
Nate Begemana09008b2009-10-19 02:17:23 +00003329 return true;
3330}
3331
Craig Topper1a7700a2012-01-19 08:19:12 +00003332/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3333/// the two vector operands have swapped position.
3334static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3335 unsigned NumElems) {
3336 for (unsigned i = 0; i != NumElems; ++i) {
3337 int idx = Mask[i];
3338 if (idx < 0)
3339 continue;
3340 else if (idx < (int)NumElems)
3341 Mask[i] = idx + NumElems;
3342 else
3343 Mask[i] = idx - NumElems;
3344 }
3345}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003346
Craig Topper1a7700a2012-01-19 08:19:12 +00003347/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3348/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3349/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3350/// reverse of what x86 shuffles want.
3351static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3352 bool Commuted = false) {
3353 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003354 return false;
3355
Craig Topper1a7700a2012-01-19 08:19:12 +00003356 unsigned NumElems = VT.getVectorNumElements();
3357 unsigned NumLanes = VT.getSizeInBits()/128;
3358 unsigned NumLaneElems = NumElems/NumLanes;
3359
3360 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003361 return false;
3362
3363 // VSHUFPSY divides the resulting vector into 4 chunks.
3364 // The sources are also splitted into 4 chunks, and each destination
3365 // chunk must come from a different source chunk.
3366 //
3367 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3368 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3369 //
3370 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3371 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3372 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003373 // VSHUFPDY divides the resulting vector into 4 chunks.
3374 // The sources are also splitted into 4 chunks, and each destination
3375 // chunk must come from a different source chunk.
3376 //
3377 // SRC1 => X3 X2 X1 X0
3378 // SRC2 => Y3 Y2 Y1 Y0
3379 //
3380 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3381 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003382 unsigned HalfLaneElems = NumLaneElems/2;
3383 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3384 for (unsigned i = 0; i != NumLaneElems; ++i) {
3385 int Idx = Mask[i+l];
3386 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3387 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3388 return false;
3389 // For VSHUFPSY, the mask of the second half must be the same as the
3390 // first but with the appropriate offsets. This works in the same way as
3391 // VPERMILPS works with masks.
3392 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3393 continue;
3394 if (!isUndefOrEqual(Idx, Mask[i]+l))
3395 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003396 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003397 }
3398
3399 return true;
3400}
3401
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003402/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3403/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003404static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003405 unsigned NumElems = VT.getVectorNumElements();
3406
3407 if (VT.getSizeInBits() != 128)
3408 return false;
3409
3410 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003411 return false;
3412
Evan Cheng2064a2b2006-03-28 06:50:32 +00003413 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003414 return isUndefOrEqual(Mask[0], 6) &&
3415 isUndefOrEqual(Mask[1], 7) &&
3416 isUndefOrEqual(Mask[2], 2) &&
3417 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003418}
3419
Nate Begeman0b10b912009-11-07 23:17:15 +00003420/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3421/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3422/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003423static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003424 unsigned NumElems = VT.getVectorNumElements();
3425
3426 if (VT.getSizeInBits() != 128)
3427 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429 if (NumElems != 4)
3430 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003431
Craig Topperdd637ae2012-02-19 05:41:45 +00003432 return isUndefOrEqual(Mask[0], 2) &&
3433 isUndefOrEqual(Mask[1], 3) &&
3434 isUndefOrEqual(Mask[2], 2) &&
3435 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003436}
3437
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3439/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003440static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003441 if (VT.getSizeInBits() != 128)
3442 return false;
3443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446 if (NumElems != 2 && NumElems != 4)
3447 return false;
3448
Chad Rosier238ae312012-04-30 17:47:15 +00003449 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003450 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Chad Rosier238ae312012-04-30 17:47:15 +00003453 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003454 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
3457 return true;
3458}
3459
Nate Begeman0b10b912009-11-07 23:17:15 +00003460/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3461/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003462static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3463 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
David Greenea20244d2011-03-02 17:23:43 +00003465 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467 return false;
3468
Chad Rosier238ae312012-04-30 17:47:15 +00003469 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003470 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003471 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472
Chad Rosier238ae312012-04-30 17:47:15 +00003473 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3474 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
3477 return true;
3478}
3479
Evan Cheng0038e592006-03-28 00:39:58 +00003480/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3481/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003482static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003483 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003484 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003485
3486 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3487 "Unsupported vector type for unpckh");
3488
Craig Topper6347e862011-11-21 06:57:39 +00003489 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003490 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003491 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003492
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003493 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3494 // independently on 128-bit lanes.
3495 unsigned NumLanes = VT.getSizeInBits()/128;
3496 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003497
Craig Topper94438ba2011-12-16 08:06:31 +00003498 for (unsigned l = 0; l != NumLanes; ++l) {
3499 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3500 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003501 i += 2, ++j) {
3502 int BitI = Mask[i];
3503 int BitI1 = Mask[i+1];
3504 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003505 return false;
David Greenea20244d2011-03-02 17:23:43 +00003506 if (V2IsSplat) {
3507 if (!isUndefOrEqual(BitI1, NumElts))
3508 return false;
3509 } else {
3510 if (!isUndefOrEqual(BitI1, j + NumElts))
3511 return false;
3512 }
Evan Cheng39623da2006-04-20 08:58:49 +00003513 }
Evan Cheng0038e592006-03-28 00:39:58 +00003514 }
David Greenea20244d2011-03-02 17:23:43 +00003515
Evan Cheng0038e592006-03-28 00:39:58 +00003516 return true;
3517}
3518
Evan Cheng4fcb9222006-03-28 02:43:26 +00003519/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3520/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003521static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003522 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003523 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524
3525 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3526 "Unsupported vector type for unpckh");
3527
Craig Topper6347e862011-11-21 06:57:39 +00003528 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003529 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003530 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003531
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003532 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3533 // independently on 128-bit lanes.
3534 unsigned NumLanes = VT.getSizeInBits()/128;
3535 unsigned NumLaneElts = NumElts/NumLanes;
3536
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003537 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003538 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3539 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 int BitI = Mask[i];
3541 int BitI1 = Mask[i+1];
3542 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003543 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003544 if (V2IsSplat) {
3545 if (isUndefOrEqual(BitI1, NumElts))
3546 return false;
3547 } else {
3548 if (!isUndefOrEqual(BitI1, j+NumElts))
3549 return false;
3550 }
Evan Cheng39623da2006-04-20 08:58:49 +00003551 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003552 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003553 return true;
3554}
3555
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003556/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3557/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3558/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003559static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003560 bool HasAVX2) {
3561 unsigned NumElts = VT.getVectorNumElements();
3562
3563 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3564 "Unsupported vector type for unpckh");
3565
3566 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3567 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003568 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003569
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003570 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3571 // FIXME: Need a better way to get rid of this, there's no latency difference
3572 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3573 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003574 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003575 return false;
3576
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003581
Craig Topper94438ba2011-12-16 08:06:31 +00003582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3584 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003585 i += 2, ++j) {
3586 int BitI = Mask[i];
3587 int BitI1 = Mask[i+1];
3588
3589 if (!isUndefOrEqual(BitI, j))
3590 return false;
3591 if (!isUndefOrEqual(BitI1, j))
3592 return false;
3593 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003594 }
David Greenea20244d2011-03-02 17:23:43 +00003595
Rafael Espindola15684b22009-04-24 12:40:33 +00003596 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003597}
3598
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003599/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3600/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3601/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003602static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003603 unsigned NumElts = VT.getVectorNumElements();
3604
3605 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3606 "Unsupported vector type for unpckh");
3607
3608 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3609 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Craig Topper94438ba2011-12-16 08:06:31 +00003612 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3613 // independently on 128-bit lanes.
3614 unsigned NumLanes = VT.getSizeInBits()/128;
3615 unsigned NumLaneElts = NumElts/NumLanes;
3616
3617 for (unsigned l = 0; l != NumLanes; ++l) {
3618 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3619 i != (l+1)*NumLaneElts; i += 2, ++j) {
3620 int BitI = Mask[i];
3621 int BitI1 = Mask[i+1];
3622 if (!isUndefOrEqual(BitI, j))
3623 return false;
3624 if (!isUndefOrEqual(BitI1, j))
3625 return false;
3626 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003627 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003628 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003629}
3630
Evan Cheng017dcc62006-04-21 01:05:10 +00003631/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3632/// specifies a shuffle of elements that is suitable for input to MOVSS,
3633/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003634static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003635 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003636 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003637 if (VT.getSizeInBits() == 256)
3638 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003639
Craig Topperc612d792012-01-02 09:17:37 +00003640 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003641
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003643 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003644
Craig Topperc612d792012-01-02 09:17:37 +00003645 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003648
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003649 return true;
3650}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653/// as permutations between 128-bit chunks or halves. As an example: this
3654/// shuffle bellow:
3655/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3656/// The first half comes from the second half of V1 and the second half from the
3657/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003658static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003659 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 return false;
3661
3662 // The shuffle result is divided into half A and half B. In total the two
3663 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3664 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 bool MatchA = false, MatchB = false;
3667
3668 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003669 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3671 MatchA = true;
3672 break;
3673 }
3674 }
3675
3676 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003677 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3679 MatchB = true;
3680 break;
3681 }
3682 }
3683
3684 return MatchA && MatchB;
3685}
3686
Craig Topper70b883b2011-11-28 10:14:51 +00003687/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3688/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003689static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690 EVT VT = SVOp->getValueType(0);
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693
Craig Topperc612d792012-01-02 09:17:37 +00003694 unsigned FstHalf = 0, SndHalf = 0;
3695 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003696 if (SVOp->getMaskElt(i) > 0) {
3697 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3698 break;
3699 }
3700 }
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 if (SVOp->getMaskElt(i) > 0) {
3703 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3704 break;
3705 }
3706 }
3707
3708 return (FstHalf | (SndHalf << 4));
3709}
3710
Craig Topper70b883b2011-11-28 10:14:51 +00003711/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3713/// Note that VPERMIL mask matching is different depending whether theunderlying
3714/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3715/// to the same elements of the low, but to the higher half of the source.
3716/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003717/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003719 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003720 return false;
3721
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003723 // Only match 256-bit with 32/64-bit types
3724 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumLanes = VT.getSizeInBits()/128;
3728 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003729 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003730 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003732 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003733 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003734 continue;
3735 // VPERMILPS handling
3736 if (Mask[i] < 0)
3737 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003741 }
3742
3743 return true;
3744}
3745
Craig Topper5aaffa82012-02-19 02:53:47 +00003746/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003747/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003748/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003749static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003752 if (VT.getSizeInBits() == 256)
3753 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003754 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003756
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003759
Craig Topperc612d792012-01-02 09:17:37 +00003760 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3762 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3763 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003764 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003765
Evan Cheng39623da2006-04-20 08:58:49 +00003766 return true;
3767}
3768
Evan Chengd9539472006-04-14 21:59:03 +00003769/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3770/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003771/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003772static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003773 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003774 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003775 return false;
3776
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003777 unsigned NumElems = VT.getVectorNumElements();
3778
3779 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3780 (VT.getSizeInBits() == 256 && NumElems != 8))
3781 return false;
3782
3783 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003784 for (unsigned i = 0; i != NumElems; i += 2)
3785 if (!isUndefOrEqual(Mask[i], i+1) ||
3786 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003788
3789 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003790}
3791
3792/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3793/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003794/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003795static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003796 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003797 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003798 return false;
3799
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003800 unsigned NumElems = VT.getVectorNumElements();
3801
3802 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3803 (VT.getSizeInBits() == 256 && NumElems != 8))
3804 return false;
3805
3806 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003807 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 if (!isUndefOrEqual(Mask[i], i) ||
3809 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003811
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003812 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003813}
3814
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003815/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3816/// specifies a shuffle of elements that is suitable for input to 256-bit
3817/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003818static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003819 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003820
Craig Topperbeabc6c2011-12-05 06:56:46 +00003821 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003822 return false;
3823
Craig Topperc612d792012-01-02 09:17:37 +00003824 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003825 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003826 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003827 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003828 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003829 return false;
3830 return true;
3831}
3832
Evan Cheng0b457f02008-09-25 20:50:48 +00003833/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003834/// specifies a shuffle of elements that is suitable for input to 128-bit
3835/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003836static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003837 if (VT.getSizeInBits() != 128)
3838 return false;
3839
Craig Topperc612d792012-01-02 09:17:37 +00003840 unsigned e = VT.getVectorNumElements() / 2;
3841 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003842 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003843 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003844 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003845 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003846 return false;
3847 return true;
3848}
3849
David Greenec38a03e2011-02-03 15:50:00 +00003850/// isVEXTRACTF128Index - Return true if the specified
3851/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3852/// suitable for input to VEXTRACTF128.
3853bool X86::isVEXTRACTF128Index(SDNode *N) {
3854 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3855 return false;
3856
3857 // The index should be aligned on a 128-bit boundary.
3858 uint64_t Index =
3859 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3860
3861 unsigned VL = N->getValueType(0).getVectorNumElements();
3862 unsigned VBits = N->getValueType(0).getSizeInBits();
3863 unsigned ElSize = VBits / VL;
3864 bool Result = (Index * ElSize) % 128 == 0;
3865
3866 return Result;
3867}
3868
David Greeneccacdc12011-02-04 16:08:29 +00003869/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3870/// operand specifies a subvector insert that is suitable for input to
3871/// VINSERTF128.
3872bool X86::isVINSERTF128Index(SDNode *N) {
3873 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3874 return false;
3875
3876 // The index should be aligned on a 128-bit boundary.
3877 uint64_t Index =
3878 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3879
3880 unsigned VL = N->getValueType(0).getVectorNumElements();
3881 unsigned VBits = N->getValueType(0).getSizeInBits();
3882 unsigned ElSize = VBits / VL;
3883 bool Result = (Index * ElSize) % 128 == 0;
3884
3885 return Result;
3886}
3887
Evan Cheng63d33002006-03-22 08:01:21 +00003888/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003889/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003890/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003891static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003892 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003893
Craig Topper1a7700a2012-01-19 08:19:12 +00003894 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3895 "Unsupported vector type for PSHUF/SHUFP");
3896
3897 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3898 // independently on 128-bit lanes.
3899 unsigned NumElts = VT.getVectorNumElements();
3900 unsigned NumLanes = VT.getSizeInBits()/128;
3901 unsigned NumLaneElts = NumElts/NumLanes;
3902
3903 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3904 "Only supports 2 or 4 elements per lane");
3905
3906 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003907 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003908 for (unsigned i = 0; i != NumElts; ++i) {
3909 int Elt = N->getMaskElt(i);
3910 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003911 Elt &= NumLaneElts - 1;
3912 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003913 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003914 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003915
Evan Cheng63d33002006-03-22 08:01:21 +00003916 return Mask;
3917}
3918
Evan Cheng506d3df2006-03-29 23:07:14 +00003919/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003920/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003921static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003922 EVT VT = N->getValueType(0);
3923
3924 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3925 "Unsupported vector type for PSHUFHW");
3926
3927 unsigned NumElts = VT.getVectorNumElements();
3928
Evan Cheng506d3df2006-03-29 23:07:14 +00003929 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003930 for (unsigned l = 0; l != NumElts; l += 8) {
3931 // 8 nodes per lane, but we only care about the last 4.
3932 for (unsigned i = 0; i < 4; ++i) {
3933 int Elt = N->getMaskElt(l+i+4);
3934 if (Elt < 0) continue;
3935 Elt &= 0x3; // only 2-bits.
3936 Mask |= Elt << (i * 2);
3937 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003938 }
Craig Topper6b28d352012-05-03 07:12:59 +00003939
Evan Cheng506d3df2006-03-29 23:07:14 +00003940 return Mask;
3941}
3942
3943/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003944/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003945static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003946 EVT VT = N->getValueType(0);
3947
3948 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3949 "Unsupported vector type for PSHUFHW");
3950
3951 unsigned NumElts = VT.getVectorNumElements();
3952
Evan Cheng506d3df2006-03-29 23:07:14 +00003953 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003954 for (unsigned l = 0; l != NumElts; l += 8) {
3955 // 8 nodes per lane, but we only care about the first 4.
3956 for (unsigned i = 0; i < 4; ++i) {
3957 int Elt = N->getMaskElt(l+i);
3958 if (Elt < 0) continue;
3959 Elt &= 0x3; // only 2-bits
3960 Mask |= Elt << (i * 2);
3961 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003962 }
Craig Topper6b28d352012-05-03 07:12:59 +00003963
Evan Cheng506d3df2006-03-29 23:07:14 +00003964 return Mask;
3965}
3966
Nate Begemana09008b2009-10-19 02:17:23 +00003967/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3968/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003969static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3970 EVT VT = SVOp->getValueType(0);
3971 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003972
Craig Topper0e2037b2012-01-20 05:53:00 +00003973 unsigned NumElts = VT.getVectorNumElements();
3974 unsigned NumLanes = VT.getSizeInBits()/128;
3975 unsigned NumLaneElts = NumElts/NumLanes;
3976
3977 int Val = 0;
3978 unsigned i;
3979 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003980 Val = SVOp->getMaskElt(i);
3981 if (Val >= 0)
3982 break;
3983 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003984 if (Val >= (int)NumElts)
3985 Val -= NumElts - NumLaneElts;
3986
Eli Friedman63f8dde2011-07-25 21:36:45 +00003987 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003988 return (Val - i) * EltSize;
3989}
3990
David Greenec38a03e2011-02-03 15:50:00 +00003991/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3992/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3993/// instructions.
3994unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3995 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3996 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3997
3998 uint64_t Index =
3999 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4000
4001 EVT VecVT = N->getOperand(0).getValueType();
4002 EVT ElVT = VecVT.getVectorElementType();
4003
4004 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004005 return Index / NumElemsPerChunk;
4006}
4007
David Greeneccacdc12011-02-04 16:08:29 +00004008/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4009/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4010/// instructions.
4011unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4012 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4013 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4014
4015 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004016 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004017
4018 EVT VecVT = N->getValueType(0);
4019 EVT ElVT = VecVT.getVectorElementType();
4020
4021 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004022 return Index / NumElemsPerChunk;
4023}
4024
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004025/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4026/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4027/// Handles 256-bit.
4028static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4029 EVT VT = N->getValueType(0);
4030
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004031 unsigned NumElts = VT.getVectorNumElements();
4032
Craig Topper095c5282012-04-15 23:48:57 +00004033 assert((VT.is256BitVector() && NumElts == 4) &&
4034 "Unsupported vector type for VPERMQ/VPERMPD");
4035
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004036 unsigned Mask = 0;
4037 for (unsigned i = 0; i != NumElts; ++i) {
4038 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004039 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004040 continue;
4041 Mask |= Elt << (i*2);
4042 }
4043
4044 return Mask;
4045}
Evan Cheng37b73872009-07-30 08:33:02 +00004046/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4047/// constant +0.0.
4048bool X86::isZeroNode(SDValue Elt) {
4049 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004050 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004051 (isa<ConstantFPSDNode>(Elt) &&
4052 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4053}
4054
Nate Begeman9008ca62009-04-27 18:41:29 +00004055/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4056/// their permute mask.
4057static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4058 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004060 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004062
Nate Begeman5a5ca152009-04-29 05:20:52 +00004063 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 int idx = SVOp->getMaskElt(i);
4065 if (idx < 0)
4066 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004067 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004069 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004071 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4073 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074}
4075
Evan Cheng533a0aa2006-04-19 20:35:22 +00004076/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4077/// match movhlps. The lower half elements should come from upper half of
4078/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004079/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004080static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004081 if (VT.getSizeInBits() != 128)
4082 return false;
4083 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084 return false;
4085 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004086 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087 return false;
4088 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004089 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 return true;
4092}
4093
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004095/// is promoted to a vector. It also returns the LoadSDNode by reference if
4096/// required.
4097static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004098 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4099 return false;
4100 N = N->getOperand(0).getNode();
4101 if (!ISD::isNON_EXTLoad(N))
4102 return false;
4103 if (LD)
4104 *LD = cast<LoadSDNode>(N);
4105 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004106}
4107
Dan Gohman65fd6562011-11-03 21:49:52 +00004108// Test whether the given value is a vector value which will be legalized
4109// into a load.
4110static bool WillBeConstantPoolLoad(SDNode *N) {
4111 if (N->getOpcode() != ISD::BUILD_VECTOR)
4112 return false;
4113
4114 // Check for any non-constant elements.
4115 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4116 switch (N->getOperand(i).getNode()->getOpcode()) {
4117 case ISD::UNDEF:
4118 case ISD::ConstantFP:
4119 case ISD::Constant:
4120 break;
4121 default:
4122 return false;
4123 }
4124
4125 // Vectors of all-zeros and all-ones are materialized with special
4126 // instructions rather than being loaded.
4127 return !ISD::isBuildVectorAllZeros(N) &&
4128 !ISD::isBuildVectorAllOnes(N);
4129}
4130
Evan Cheng533a0aa2006-04-19 20:35:22 +00004131/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4132/// match movlp{s|d}. The lower half elements should come from lower half of
4133/// V1 (and in order), and the upper half elements should come from the upper
4134/// half of V2 (and in order). And since V1 will become the source of the
4135/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004136static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004137 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004138 if (VT.getSizeInBits() != 128)
4139 return false;
4140
Evan Cheng466685d2006-10-09 20:57:25 +00004141 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004142 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004143 // Is V2 is a vector load, don't do this transformation. We will try to use
4144 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004145 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004146 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004148 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004149
Evan Cheng533a0aa2006-04-19 20:35:22 +00004150 if (NumElems != 2 && NumElems != 4)
4151 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004152 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004153 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004154 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004155 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004156 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 return false;
4158 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004159}
4160
Evan Cheng39623da2006-04-20 08:58:49 +00004161/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4162/// all the same.
4163static bool isSplatVector(SDNode *N) {
4164 if (N->getOpcode() != ISD::BUILD_VECTOR)
4165 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004168 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4169 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170 return false;
4171 return true;
4172}
4173
Evan Cheng213d2cf2007-05-17 18:45:50 +00004174/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004175/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004176/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004177static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SDValue V1 = N->getOperand(0);
4179 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004180 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4181 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004183 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004185 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4186 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004187 if (Opc != ISD::BUILD_VECTOR ||
4188 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 return false;
4190 } else if (Idx >= 0) {
4191 unsigned Opc = V1.getOpcode();
4192 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4193 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004194 if (Opc != ISD::BUILD_VECTOR ||
4195 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004196 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004197 }
4198 }
4199 return true;
4200}
4201
4202/// getZeroVector - Returns a vector of specified type with all zero elements.
4203///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004204static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004205 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004206 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004207 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Dale Johannesen0488fb62010-09-30 23:57:10 +00004209 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004210 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004211 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004212 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004213 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004214 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4215 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4216 } else { // SSE1
4217 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4218 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4219 }
Craig Topper9d352402012-04-23 07:24:41 +00004220 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004221 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004222 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4223 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4225 } else {
4226 // 256-bit logic and arithmetic instructions in AVX are all
4227 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4228 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4229 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4231 }
Craig Topper9d352402012-04-23 07:24:41 +00004232 } else
4233 llvm_unreachable("Unexpected vector type");
4234
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004235 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004236}
4237
Chris Lattner8a594482007-11-25 00:24:49 +00004238/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004239/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4240/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4241/// Then bitcast to their original type, ensuring they get CSE'd.
4242static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4243 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004245 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004248 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004249 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004250 if (HasAVX2) { // AVX2
4251 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4253 } else { // AVX
4254 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004255 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004256 }
Craig Topper9d352402012-04-23 07:24:41 +00004257 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004259 } else
4260 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004261
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004262 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004263}
4264
Evan Cheng39623da2006-04-20 08:58:49 +00004265/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4266/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004267static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004268 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004269 if (Mask[i] > (int)NumElems) {
4270 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004271 }
Evan Cheng39623da2006-04-20 08:58:49 +00004272 }
Evan Cheng39623da2006-04-20 08:58:49 +00004273}
4274
Evan Cheng017dcc62006-04-21 01:05:10 +00004275/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4276/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004277static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 SDValue V2) {
4279 unsigned NumElems = VT.getVectorNumElements();
4280 SmallVector<int, 8> Mask;
4281 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004282 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 Mask.push_back(i);
4284 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004285}
4286
Nate Begeman9008ca62009-04-27 18:41:29 +00004287/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004288static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 SDValue V2) {
4290 unsigned NumElems = VT.getVectorNumElements();
4291 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004292 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 Mask.push_back(i);
4294 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004295 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004297}
4298
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004299/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004300static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 SDValue V2) {
4302 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004304 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 Mask.push_back(i + Half);
4306 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004307 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004309}
4310
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004311// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312// a generic shuffle instruction because the target has no such instructions.
4313// Generate shuffles which repeat i16 and i8 several times until they can be
4314// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004315static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004319
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 while (NumElems > 4) {
4321 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004324 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 EltNo -= NumElems/2;
4326 }
4327 NumElems >>= 1;
4328 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 return V;
4330}
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4333static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4334 EVT VT = V.getValueType();
4335 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004336 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004337
Craig Topper9d352402012-04-23 07:24:41 +00004338 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004339 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004341 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4342 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004343 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004344 // To use VPERMILPS to splat scalars, the second half of indicies must
4345 // refer to the higher part, which is a duplication of the lower one,
4346 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4348 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004349
4350 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4351 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4352 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004353 } else
4354 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004355
4356 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4357}
4358
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004359/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4361 EVT SrcVT = SV->getValueType(0);
4362 SDValue V1 = SV->getOperand(0);
4363 DebugLoc dl = SV->getDebugLoc();
4364
4365 int EltNo = SV->getSplatIndex();
4366 int NumElems = SrcVT.getVectorNumElements();
4367 unsigned Size = SrcVT.getSizeInBits();
4368
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4370 "Unknown how to promote splat for type");
4371
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 // Extract the 128-bit part containing the splat element and update
4373 // the splat element index when it refers to the higher register.
4374 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004375 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4376 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 EltNo -= NumElems/2;
4378 }
4379
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004380 // All i16 and i8 vector types can't be used directly by a generic shuffle
4381 // instruction because the target has no such instruction. Generate shuffles
4382 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004383 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004384 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004386 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387
4388 // Recreate the 256-bit vector and place the same 128-bit vector
4389 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004390 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004392 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004393 }
4394
4395 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004396}
4397
Evan Chengba05f722006-04-21 23:03:30 +00004398/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004399/// vector of zero or undef vector. This produces a shuffle where the low
4400/// element of V2 is swizzled into the zero/undef vector, landing at element
4401/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004402static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004403 bool IsZero,
4404 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004405 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004406 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004407 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004408 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 unsigned NumElems = VT.getVectorNumElements();
4410 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004411 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004412 // If this is the insertion idx, put the low elt of V2 here.
4413 MaskVec.push_back(i == Idx ? NumElems : i);
4414 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004415}
4416
Craig Toppera1ffc682012-03-20 06:42:26 +00004417/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4418/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004419/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004420static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004421 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004422 unsigned NumElems = VT.getVectorNumElements();
4423 SDValue ImmN;
4424
Craig Topper89f4e662012-03-20 07:17:59 +00004425 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004426 switch(N->getOpcode()) {
4427 case X86ISD::SHUFP:
4428 ImmN = N->getOperand(N->getNumOperands()-1);
4429 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4430 break;
4431 case X86ISD::UNPCKH:
4432 DecodeUNPCKHMask(VT, Mask);
4433 break;
4434 case X86ISD::UNPCKL:
4435 DecodeUNPCKLMask(VT, Mask);
4436 break;
4437 case X86ISD::MOVHLPS:
4438 DecodeMOVHLPSMask(NumElems, Mask);
4439 break;
4440 case X86ISD::MOVLHPS:
4441 DecodeMOVLHPSMask(NumElems, Mask);
4442 break;
4443 case X86ISD::PSHUFD:
4444 case X86ISD::VPERMILP:
4445 ImmN = N->getOperand(N->getNumOperands()-1);
4446 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004447 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004448 break;
4449 case X86ISD::PSHUFHW:
4450 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004451 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004452 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004453 break;
4454 case X86ISD::PSHUFLW:
4455 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004456 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004457 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004458 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004459 case X86ISD::VPERMI:
4460 ImmN = N->getOperand(N->getNumOperands()-1);
4461 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4462 IsUnary = true;
4463 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004464 case X86ISD::MOVSS:
4465 case X86ISD::MOVSD: {
4466 // The index 0 always comes from the first element of the second source,
4467 // this is why MOVSS and MOVSD are used in the first place. The other
4468 // elements come from the other positions of the first source vector
4469 Mask.push_back(NumElems);
4470 for (unsigned i = 1; i != NumElems; ++i) {
4471 Mask.push_back(i);
4472 }
4473 break;
4474 }
4475 case X86ISD::VPERM2X128:
4476 ImmN = N->getOperand(N->getNumOperands()-1);
4477 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004478 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004479 break;
4480 case X86ISD::MOVDDUP:
4481 case X86ISD::MOVLHPD:
4482 case X86ISD::MOVLPD:
4483 case X86ISD::MOVLPS:
4484 case X86ISD::MOVSHDUP:
4485 case X86ISD::MOVSLDUP:
4486 case X86ISD::PALIGN:
4487 // Not yet implemented
4488 return false;
4489 default: llvm_unreachable("unknown target shuffle node");
4490 }
4491
4492 return true;
4493}
4494
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4496/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004497static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004498 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004499 if (Depth == 6)
4500 return SDValue(); // Limit search depth.
4501
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004502 SDValue V = SDValue(N, 0);
4503 EVT VT = V.getValueType();
4504 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505
4506 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4507 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004508 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509
Craig Topper3d092db2012-03-21 02:14:01 +00004510 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004511 return DAG.getUNDEF(VT.getVectorElementType());
4512
Craig Topperd156dc12012-02-06 07:17:51 +00004513 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004514 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4515 : SV->getOperand(1);
4516 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004517 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518
4519 // Recurse into target specific vector shuffles to find scalars.
4520 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004521 MVT ShufVT = V.getValueType().getSimpleVT();
4522 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004523 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004524 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004525 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004526
Craig Topperd978c542012-05-06 19:46:21 +00004527 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004528 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004529
Craig Topper3d092db2012-03-21 02:14:01 +00004530 int Elt = ShuffleMask[Index];
4531 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004532 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004533
Craig Topper3d092db2012-03-21 02:14:01 +00004534 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004535 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004536 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004537 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538 }
4539
4540 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 V = V.getOperand(0);
4543 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004544 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004545
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004546 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 return SDValue();
4548 }
4549
4550 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4551 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004552 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553
4554 if (V.getOpcode() == ISD::BUILD_VECTOR)
4555 return V.getOperand(Index);
4556
4557 return SDValue();
4558}
4559
4560/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4561/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004562/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563static
Craig Topper3d092db2012-03-21 02:14:01 +00004564unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004565 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004566 unsigned i;
4567 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004569 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570 if (!(Elt.getNode() &&
4571 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4572 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 }
4574
4575 return i;
4576}
4577
Craig Topper3d092db2012-03-21 02:14:01 +00004578/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4579/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4581static
Craig Topper3d092db2012-03-21 02:14:01 +00004582bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4583 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4584 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 bool SeenV1 = false;
4586 bool SeenV2 = false;
4587
Craig Topper3d092db2012-03-21 02:14:01 +00004588 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589 int Idx = SVOp->getMaskElt(i);
4590 // Ignore undef indicies
4591 if (Idx < 0)
4592 continue;
4593
Craig Topper3d092db2012-03-21 02:14:01 +00004594 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004595 SeenV1 = true;
4596 else
4597 SeenV2 = true;
4598
4599 // Only accept consecutive elements from the same vector
4600 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4601 return false;
4602 }
4603
4604 OpNum = SeenV1 ? 0 : 1;
4605 return true;
4606}
4607
4608/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4609/// logical left shift of a vector.
4610static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4611 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4612 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4613 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4614 false /* check zeros from right */, DAG);
4615 unsigned OpSrc;
4616
4617 if (!NumZeros)
4618 return false;
4619
4620 // Considering the elements in the mask that are not consecutive zeros,
4621 // check if they consecutively come from only one of the source vectors.
4622 //
4623 // V1 = {X, A, B, C} 0
4624 // \ \ \ /
4625 // vector_shuffle V1, V2 <1, 2, 3, X>
4626 //
4627 if (!isShuffleMaskConsecutive(SVOp,
4628 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004629 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 NumZeros, // Where to start looking in the src vector
4631 NumElems, // Number of elements in vector
4632 OpSrc)) // Which source operand ?
4633 return false;
4634
4635 isLeft = false;
4636 ShAmt = NumZeros;
4637 ShVal = SVOp->getOperand(OpSrc);
4638 return true;
4639}
4640
4641/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4642/// logical left shift of a vector.
4643static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4644 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4645 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4646 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4647 true /* check zeros from left */, DAG);
4648 unsigned OpSrc;
4649
4650 if (!NumZeros)
4651 return false;
4652
4653 // Considering the elements in the mask that are not consecutive zeros,
4654 // check if they consecutively come from only one of the source vectors.
4655 //
4656 // 0 { A, B, X, X } = V2
4657 // / \ / /
4658 // vector_shuffle V1, V2 <X, X, 4, 5>
4659 //
4660 if (!isShuffleMaskConsecutive(SVOp,
4661 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004662 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004663 0, // Where to start looking in the src vector
4664 NumElems, // Number of elements in vector
4665 OpSrc)) // Which source operand ?
4666 return false;
4667
4668 isLeft = true;
4669 ShAmt = NumZeros;
4670 ShVal = SVOp->getOperand(OpSrc);
4671 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004672}
4673
4674/// isVectorShift - Returns true if the shuffle can be implemented as a
4675/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004676static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004677 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004678 // Although the logic below support any bitwidth size, there are no
4679 // shift instructions which handle more than 128-bit vectors.
4680 if (SVOp->getValueType(0).getSizeInBits() > 128)
4681 return false;
4682
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004683 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4684 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4685 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004686
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004687 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004688}
4689
Evan Chengc78d3b42006-04-24 18:01:45 +00004690/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4691///
Dan Gohman475871a2008-07-27 21:46:04 +00004692static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004693 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004694 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004695 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004696 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004698 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004699
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 bool First = true;
4703 for (unsigned i = 0; i < 16; ++i) {
4704 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4705 if (ThisIsNonZero && First) {
4706 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004707 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 First = false;
4711 }
4712
4713 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004715 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4716 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004717 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 }
4720 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4722 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4723 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004726 } else
4727 ThisElt = LastElt;
4728
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004731 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 }
4733 }
4734
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004735 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736}
4737
Bill Wendlinga348c562007-03-22 18:42:45 +00004738/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004739///
Dan Gohman475871a2008-07-27 21:46:04 +00004740static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004741 unsigned NumNonZero, unsigned NumZero,
4742 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004743 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004744 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004746 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004747
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004748 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004749 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 bool First = true;
4751 for (unsigned i = 0; i < 8; ++i) {
4752 bool isNonZero = (NonZeros & (1 << i)) != 0;
4753 if (isNonZero) {
4754 if (First) {
4755 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004756 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 First = false;
4760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004761 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004763 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 }
4765 }
4766
4767 return V;
4768}
4769
Evan Chengf26ffe92008-05-29 08:22:04 +00004770/// getVShift - Return a vector logical shift node.
4771///
Owen Andersone50ed302009-08-10 22:56:29 +00004772static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 unsigned NumBits, SelectionDAG &DAG,
4774 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004775 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004776 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004777 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004778 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4779 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004780 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004781 DAG.getConstant(NumBits,
4782 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004783}
4784
Dan Gohman475871a2008-07-27 21:46:04 +00004785SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004786X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004787 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004788
Evan Chengc3630942009-12-09 21:00:30 +00004789 // Check if the scalar load can be widened into a vector load. And if
4790 // the address is "base + cst" see if the cst can be "absorbed" into
4791 // the shuffle mask.
4792 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4793 SDValue Ptr = LD->getBasePtr();
4794 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4795 return SDValue();
4796 EVT PVT = LD->getValueType(0);
4797 if (PVT != MVT::i32 && PVT != MVT::f32)
4798 return SDValue();
4799
4800 int FI = -1;
4801 int64_t Offset = 0;
4802 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4803 FI = FINode->getIndex();
4804 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004805 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004806 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4807 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4808 Offset = Ptr.getConstantOperandVal(1);
4809 Ptr = Ptr.getOperand(0);
4810 } else {
4811 return SDValue();
4812 }
4813
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004814 // FIXME: 256-bit vector instructions don't require a strict alignment,
4815 // improve this code to support it better.
4816 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004817 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004818 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004819 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004820 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004821 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004822 // Can't change the alignment. FIXME: It's possible to compute
4823 // the exact stack offset and reference FI + adjust offset instead.
4824 // If someone *really* cares about this. That's the way to implement it.
4825 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004826 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004827 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004828 }
4829 }
4830
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004831 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004832 // Ptr + (Offset & ~15).
4833 if (Offset < 0)
4834 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004835 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004836 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004838 if (StartOffset)
4839 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4840 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4841
4842 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004843 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4846 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004847 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004848 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004851 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 Mask.push_back(EltNo);
4853
Craig Toppercc3000632012-01-30 07:50:31 +00004854 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004855 }
4856
4857 return SDValue();
4858}
4859
Michael J. Spencerec38de22010-10-10 22:04:20 +00004860/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4861/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004862/// load which has the same value as a build_vector whose operands are 'elts'.
4863///
4864/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004865///
Nate Begeman1449f292010-03-24 22:19:06 +00004866/// FIXME: we'd also like to handle the case where the last elements are zero
4867/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4868/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004869static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004870 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004871 EVT EltVT = VT.getVectorElementType();
4872 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004873
Nate Begemanfdea31a2010-03-24 20:49:50 +00004874 LoadSDNode *LDBase = NULL;
4875 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004876
Nate Begeman1449f292010-03-24 22:19:06 +00004877 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004878 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004879 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 for (unsigned i = 0; i < NumElems; ++i) {
4881 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Nate Begemanfdea31a2010-03-24 20:49:50 +00004883 if (!Elt.getNode() ||
4884 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4885 return SDValue();
4886 if (!LDBase) {
4887 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4888 return SDValue();
4889 LDBase = cast<LoadSDNode>(Elt.getNode());
4890 LastLoadedElt = i;
4891 continue;
4892 }
4893 if (Elt.getOpcode() == ISD::UNDEF)
4894 continue;
4895
4896 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4897 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4898 return SDValue();
4899 LastLoadedElt = i;
4900 }
Nate Begeman1449f292010-03-24 22:19:06 +00004901
4902 // If we have found an entire vector of loads and undefs, then return a large
4903 // load of the entire vector width starting at the base pointer. If we found
4904 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004905 if (LastLoadedElt == NumElems - 1) {
4906 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004907 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004908 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004909 LDBase->isVolatile(), LDBase->isNonTemporal(),
4910 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004911 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004912 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004913 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004914 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004915 }
4916 if (NumElems == 4 && LastLoadedElt == 1 &&
4917 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004918 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4919 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004920 SDValue ResNode =
4921 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4922 LDBase->getPointerInfo(),
4923 LDBase->getAlignment(),
4924 false/*isVolatile*/, true/*ReadMem*/,
4925 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004926 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004927 }
4928 return SDValue();
4929}
4930
Nadav Rotem9d68b062012-04-08 12:54:54 +00004931/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4932/// to generate a splat value for the following cases:
4933/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004934/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004935/// a scalar load, or a constant.
4936/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004937/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004938SDValue
4939X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004940 if (!Subtarget->hasAVX())
4941 return SDValue();
4942
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004944 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004945
Craig Topper5da8a802012-05-04 05:49:51 +00004946 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4947 "Unsupported vector type for broadcast.");
4948
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004949 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004950 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004951
Nadav Rotem9d68b062012-04-08 12:54:54 +00004952 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953 default:
4954 // Unknown pattern found.
4955 return SDValue();
4956
4957 case ISD::BUILD_VECTOR: {
4958 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004959 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 return SDValue();
4961
Nadav Rotem9d68b062012-04-08 12:54:54 +00004962 Ld = Op.getOperand(0);
4963 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4964 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965
4966 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004968 // Constants may have multiple users.
4969 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004970 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004971 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004972 }
4973
4974 case ISD::VECTOR_SHUFFLE: {
4975 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4976
4977 // Shuffles must have a splat mask where the first element is
4978 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004979 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 return SDValue();
4981
4982 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 return SDValue();
4985
4986 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004987 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004988 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989
4990 // The scalar_to_vector node and the suspected
4991 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004992 // Constants may have multiple users.
4993 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 return SDValue();
4995 break;
4996 }
4997 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004998
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005000
5001 // Handle the broadcasting a single constant scalar from the constant pool
5002 // into a vector. On Sandybridge it is still better to load a constant vector
5003 // from the constant pool and not to broadcast it from a scalar.
5004 if (ConstSplatVal && Subtarget->hasAVX2()) {
5005 EVT CVT = Ld.getValueType();
5006 assert(!CVT.isVector() && "Must not broadcast a vector type");
5007 unsigned ScalarSize = CVT.getSizeInBits();
5008
Craig Topper5da8a802012-05-04 05:49:51 +00005009 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005010 const Constant *C = 0;
5011 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5012 C = CI->getConstantIntValue();
5013 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5014 C = CF->getConstantFPValue();
5015
5016 assert(C && "Invalid constant type");
5017
Nadav Rotem154819d2012-04-09 07:45:58 +00005018 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005019 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005020 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005021 MachinePointerInfo::getConstantPool(),
5022 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005023
Nadav Rotem9d68b062012-04-08 12:54:54 +00005024 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5025 }
5026 }
5027
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005028 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005029 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005030 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005031
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005032 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5033
Craig Topper5da8a802012-05-04 05:49:51 +00005034 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005035 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036
Craig Toppera9376332012-01-10 08:23:59 +00005037 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005038 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005039 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005040 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005041 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005042 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005043
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005044 // Unsupported broadcast.
5045 return SDValue();
5046}
5047
Evan Chengc3630942009-12-09 21:00:30 +00005048SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005049X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005050 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005051
David Greenef125a292011-02-08 19:04:41 +00005052 EVT VT = Op.getValueType();
5053 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005054 unsigned NumElems = Op.getNumOperands();
5055
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005056 // Vectors containing all zeros can be matched by pxor and xorps later
5057 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5058 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5059 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005060 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005061 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005063 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005064 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005066 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005067 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5068 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005069 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005070 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005071 return Op;
5072
Craig Topper07a27622012-01-22 03:07:48 +00005073 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005074 }
5075
Nadav Rotem154819d2012-04-09 07:45:58 +00005076 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005077 if (Broadcast.getNode())
5078 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079
Owen Andersone50ed302009-08-10 22:56:29 +00005080 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 unsigned NumZero = 0;
5083 unsigned NumNonZero = 0;
5084 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005085 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005086 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005088 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005089 if (Elt.getOpcode() == ISD::UNDEF)
5090 continue;
5091 Values.insert(Elt);
5092 if (Elt.getOpcode() != ISD::Constant &&
5093 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005094 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005095 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005096 NumZero++;
5097 else {
5098 NonZeros |= (1 << i);
5099 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 }
5101 }
5102
Chris Lattner97a2a562010-08-26 05:24:29 +00005103 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5104 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005105 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106
Chris Lattner67f453a2008-03-09 05:42:06 +00005107 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005108 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner62098042008-03-09 01:05:04 +00005112 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5113 // the value are obviously zero, truncate the value to i32 and do the
5114 // insertion that way. Only do this if the value is non-constant or if the
5115 // value is a constant being inserted into element 0. It is cheaper to do
5116 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005118 (!IsAllConstants || Idx == 0)) {
5119 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005120 // Handle SSE only.
5121 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5122 EVT VecVT = MVT::v4i32;
5123 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005124
Chris Lattner62098042008-03-09 01:05:04 +00005125 // Truncate the value (which may itself be a constant) to i32, and
5126 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005128 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005129 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005130
Chris Lattner62098042008-03-09 01:05:04 +00005131 // Now we have our 32-bit value zero extended in the low element of
5132 // a vector. If Idx != 0, swizzle it into place.
5133 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005134 SmallVector<int, 4> Mask;
5135 Mask.push_back(Idx);
5136 for (unsigned i = 1; i != VecElts; ++i)
5137 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005138 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005139 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005140 }
Craig Topper07a27622012-01-22 03:07:48 +00005141 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005142 }
5143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005144
Chris Lattner19f79692008-03-08 22:59:52 +00005145 // If we have a constant or non-constant insertion into the low element of
5146 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5147 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005148 // depending on what the source datatype is.
5149 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005150 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005151 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005152
5153 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005155 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005156 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005157 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5158 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005159 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005160 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005161 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5162 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005163 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005164 }
5165
5166 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005169 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005170 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005171 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005172 } else {
5173 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005174 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005175 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005176 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005177 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005178 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005179
5180 // Is it a vector logical left shift?
5181 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005182 X86::isZeroNode(Op.getOperand(0)) &&
5183 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005184 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005185 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005186 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005187 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005188 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005191 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005192 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193
Chris Lattner19f79692008-03-08 22:59:52 +00005194 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5195 // is a non-constant being inserted into an element other than the low one,
5196 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5197 // movd/movss) to move this into the low element, then shuffle it into
5198 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005200 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005203 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005204 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005205 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005206 MaskVec.push_back(i == Idx ? 0 : 1);
5207 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005208 }
5209 }
5210
Chris Lattner67f453a2008-03-09 05:42:06 +00005211 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005212 if (Values.size() == 1) {
5213 if (EVTBits == 32) {
5214 // Instead of a shuffle like this:
5215 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5216 // Check if it's possible to issue this instead.
5217 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5218 unsigned Idx = CountTrailingZeros_32(NonZeros);
5219 SDValue Item = Op.getOperand(Idx);
5220 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5221 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5222 }
Dan Gohman475871a2008-07-27 21:46:04 +00005223 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Dan Gohmana3941172007-07-24 22:55:08 +00005226 // A vector full of immediates; various special cases are already
5227 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005228 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005229 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005230
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005231 // For AVX-length vectors, build the individual 128-bit pieces and use
5232 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005233 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005234 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005235 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005236 V.push_back(Op.getOperand(i));
5237
5238 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5239
5240 // Build both the lower and upper subvector.
5241 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5242 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5243 NumElems/2);
5244
5245 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005246 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005247 }
5248
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005249 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005250 if (EVTBits == 64) {
5251 if (NumNonZero == 1) {
5252 // One half is zero or undef.
5253 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005254 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005255 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005256 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005257 }
Dan Gohman475871a2008-07-27 21:46:04 +00005258 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005259 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260
5261 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005262 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005264 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005265 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 }
5267
Bill Wendling826f36f2007-03-28 00:57:11 +00005268 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005269 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005270 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005271 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 }
5273
5274 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005275 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276 if (NumElems == 4 && NumZero > 0) {
5277 for (unsigned i = 0; i < 4; ++i) {
5278 bool isZero = !(NonZeros & (1 << i));
5279 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005280 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 else
Dale Johannesenace16102009-02-03 19:33:06 +00005282 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 }
5284
5285 for (unsigned i = 0; i < 2; ++i) {
5286 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5287 default: break;
5288 case 0:
5289 V[i] = V[i*2]; // Must be a zero vector.
5290 break;
5291 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 break;
5294 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 break;
5297 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005298 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 break;
5300 }
5301 }
5302
Benjamin Kramer9c683542012-01-30 15:16:21 +00005303 bool Reverse1 = (NonZeros & 0x3) == 2;
5304 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5305 int MaskVec[] = {
5306 Reverse1 ? 1 : 0,
5307 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005308 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5309 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005310 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005312 }
5313
Nate Begemanfdea31a2010-03-24 20:49:50 +00005314 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5315 // Check for a build vector of consecutive loads.
5316 for (unsigned i = 0; i < NumElems; ++i)
5317 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005318
Nate Begemanfdea31a2010-03-24 20:49:50 +00005319 // Check for elements which are consecutive loads.
5320 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5321 if (LD.getNode())
5322 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005323
5324 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005325 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005326 SDValue Result;
5327 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5328 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5329 else
5330 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005331
Chris Lattner24faf612010-08-28 17:59:08 +00005332 for (unsigned i = 1; i < NumElems; ++i) {
5333 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5334 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005336 }
5337 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005338 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005339
Chris Lattner6e80e442010-08-28 17:15:43 +00005340 // Otherwise, expand into a number of unpckl*, start by extending each of
5341 // our (non-undef) elements to the full vector width with the element in the
5342 // bottom slot of the vector (which generates no code for SSE).
5343 for (unsigned i = 0; i < NumElems; ++i) {
5344 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5345 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5346 else
5347 V[i] = DAG.getUNDEF(VT);
5348 }
5349
5350 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5352 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5353 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005354 unsigned EltStride = NumElems >> 1;
5355 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005356 for (unsigned i = 0; i < EltStride; ++i) {
5357 // If V[i+EltStride] is undef and this is the first round of mixing,
5358 // then it is safe to just drop this shuffle: V[i] is already in the
5359 // right place, the one element (since it's the first round) being
5360 // inserted as undef can be dropped. This isn't safe for successive
5361 // rounds because they will permute elements within both vectors.
5362 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5363 EltStride == NumElems/2)
5364 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005365
Chris Lattner6e80e442010-08-28 17:15:43 +00005366 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005367 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005368 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 }
5370 return V[0];
5371 }
Dan Gohman475871a2008-07-27 21:46:04 +00005372 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373}
5374
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005375// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5376// them in a MMX register. This is better than doing a stack convert.
5377static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005378 DebugLoc dl = Op.getDebugLoc();
5379 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005380
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005381 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5382 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5383 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005384 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005385 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5386 InVec = Op.getOperand(1);
5387 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5388 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005389 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005390 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5391 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5392 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005393 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005394 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5395 Mask[0] = 0; Mask[1] = 2;
5396 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5397 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005398 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005399}
5400
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005401// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5402// to create 256-bit vectors from two other 128-bit ones.
5403static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5404 DebugLoc dl = Op.getDebugLoc();
5405 EVT ResVT = Op.getValueType();
5406
5407 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5408
5409 SDValue V1 = Op.getOperand(0);
5410 SDValue V2 = Op.getOperand(1);
5411 unsigned NumElems = ResVT.getVectorNumElements();
5412
Craig Topper4c7972d2012-04-22 18:15:59 +00005413 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005414}
5415
5416SDValue
5417X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005418 EVT ResVT = Op.getValueType();
5419
5420 assert(Op.getNumOperands() == 2);
5421 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5422 "Unsupported CONCAT_VECTORS for value type");
5423
5424 // We support concatenate two MMX registers and place them in a MMX register.
5425 // This is better than doing a stack convert.
5426 if (ResVT.is128BitVector())
5427 return LowerMMXCONCAT_VECTORS(Op, DAG);
5428
5429 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5430 // from two other 128-bit ones.
5431 return LowerAVXCONCAT_VECTORS(Op, DAG);
5432}
5433
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005434// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005435static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005436 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005437 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005438 SDValue V1 = SVOp->getOperand(0);
5439 SDValue V2 = SVOp->getOperand(1);
5440 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005441 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005442 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005443
Nadav Roteme6113782012-04-11 06:40:27 +00005444 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005445 return SDValue();
5446
Craig Topper1842ba02012-04-23 06:38:28 +00005447 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005448 MVT OpTy;
5449
Craig Topper708e44f2012-04-23 07:36:33 +00005450 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005451 default: return SDValue();
5452 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005453 ISDNo = X86ISD::BLENDPW;
5454 OpTy = MVT::v8i16;
5455 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005456 case MVT::v4i32:
5457 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005458 ISDNo = X86ISD::BLENDPS;
5459 OpTy = MVT::v4f32;
5460 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005461 case MVT::v2i64:
5462 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005463 ISDNo = X86ISD::BLENDPD;
5464 OpTy = MVT::v2f64;
5465 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005466 case MVT::v8i32:
5467 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005468 if (!Subtarget->hasAVX())
5469 return SDValue();
5470 ISDNo = X86ISD::BLENDPS;
5471 OpTy = MVT::v8f32;
5472 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005473 case MVT::v4i64:
5474 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005475 if (!Subtarget->hasAVX())
5476 return SDValue();
5477 ISDNo = X86ISD::BLENDPD;
5478 OpTy = MVT::v4f64;
5479 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005480 }
5481 assert(ISDNo && "Invalid Op Number");
5482
5483 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005484
Craig Topper1842ba02012-04-23 06:38:28 +00005485 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005486 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005487 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005488 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005489 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005490 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005491 else
5492 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005493 }
5494
Nadav Roteme6113782012-04-11 06:40:27 +00005495 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5496 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5497 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5498 DAG.getConstant(MaskVals, MVT::i32));
5499 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005500}
5501
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502// v8i16 shuffles - Prefer shuffles in the following order:
5503// 1. [all] pshuflw, pshufhw, optional move
5504// 2. [ssse3] 1 x pshufb
5505// 3. [ssse3] 2 x pshufb + 1 x por
5506// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005507SDValue
5508X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5509 SelectionDAG &DAG) const {
5510 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 SDValue V1 = SVOp->getOperand(0);
5512 SDValue V2 = SVOp->getOperand(1);
5513 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005515
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 // Determine if more than 1 of the words in each of the low and high quadwords
5517 // of the result come from the same quadword of one of the two inputs. Undef
5518 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005519 unsigned LoQuad[] = { 0, 0, 0, 0 };
5520 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005521 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005523 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 MaskVals.push_back(EltIdx);
5526 if (EltIdx < 0) {
5527 ++Quad[0];
5528 ++Quad[1];
5529 ++Quad[2];
5530 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005531 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 }
5533 ++Quad[EltIdx / 4];
5534 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005536
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 unsigned MaxQuad = 1;
5539 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 if (LoQuad[i] > MaxQuad) {
5541 BestLoQuad = i;
5542 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005543 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005544 }
5545
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005547 MaxQuad = 1;
5548 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 if (HiQuad[i] > MaxQuad) {
5550 BestHiQuad = i;
5551 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 }
5553 }
5554
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005556 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 // single pshufb instruction is necessary. If There are more than 2 input
5558 // quads, disable the next transformation since it does not help SSSE3.
5559 bool V1Used = InputQuads[0] || InputQuads[1];
5560 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005561 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005563 BestLoQuad = InputQuads[0] ? 0 : 1;
5564 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 }
5566 if (InputQuads.count() > 2) {
5567 BestLoQuad = -1;
5568 BestHiQuad = -1;
5569 }
5570 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5573 // the shuffle mask. If a quad is scored as -1, that means that it contains
5574 // words from all 4 input quadwords.
5575 SDValue NewV;
5576 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005577 int MaskV[] = {
5578 BestLoQuad < 0 ? 0 : BestLoQuad,
5579 BestHiQuad < 0 ? 1 : BestHiQuad
5580 };
Eric Christopherfd179292009-08-27 18:07:15 +00005581 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005582 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5583 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5584 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5587 // source words for the shuffle, to aid later transformations.
5588 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005589 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005590 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005592 if (idx != (int)i)
5593 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005595 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 AllWordsInNewV = false;
5597 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005598 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005599
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5601 if (AllWordsInNewV) {
5602 for (int i = 0; i != 8; ++i) {
5603 int idx = MaskVals[i];
5604 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005605 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005606 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 if ((idx != i) && idx < 4)
5608 pshufhw = false;
5609 if ((idx != i) && idx > 3)
5610 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 V1 = NewV;
5613 V2Used = false;
5614 BestLoQuad = 0;
5615 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005616 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005617
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5619 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005620 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005621 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5622 unsigned TargetMask = 0;
5623 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005625 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5626 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5627 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005628 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005629 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005630 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 }
Eric Christopherfd179292009-08-27 18:07:15 +00005632
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 // If we have SSSE3, and all words of the result are from 1 input vector,
5634 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5635 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005636 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005638
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005640 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 // mask, and elements that come from V1 in the V2 mask, so that the two
5642 // results can be OR'd together.
5643 bool TwoInputs = V1Used && V2Used;
5644 for (unsigned i = 0; i != 8; ++i) {
5645 int EltIdx = MaskVals[i] * 2;
5646 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5648 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 continue;
5650 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5652 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005654 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005655 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005656 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005659 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // Calculate the shuffle mask for the second input, shuffle it, and
5662 // OR it with the first shuffled input.
5663 pshufbMask.clear();
5664 for (unsigned i = 0; i != 8; ++i) {
5665 int EltIdx = MaskVals[i] * 2;
5666 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5668 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 continue;
5670 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5672 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005675 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005676 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 MVT::v16i8, &pshufbMask[0], 16));
5678 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 }
5681
5682 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5683 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005684 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005686 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 for (int i = 0; i != 4; ++i) {
5688 int idx = MaskVals[i];
5689 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 InOrder.set(i);
5691 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005692 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 }
5695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005697 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005698
Craig Topperdd637ae2012-02-19 05:41:45 +00005699 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5700 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005701 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005702 NewV.getOperand(0),
5703 getShufflePSHUFLWImmediate(SVOp), DAG);
5704 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 }
Eric Christopherfd179292009-08-27 18:07:15 +00005706
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5708 // and update MaskVals with the new element order.
5709 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005710 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 for (unsigned i = 4; i != 8; ++i) {
5712 int idx = MaskVals[i];
5713 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 InOrder.set(i);
5715 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005716 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 }
5719 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005722
Craig Topperdd637ae2012-02-19 05:41:45 +00005723 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5724 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005725 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005726 NewV.getOperand(0),
5727 getShufflePSHUFHWImmediate(SVOp), DAG);
5728 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // In case BestHi & BestLo were both -1, which means each quadword has a word
5732 // from each of the four input quadwords, calculate the InOrder bitvector now
5733 // before falling through to the insert/extract cleanup.
5734 if (BestLoQuad == -1 && BestHiQuad == -1) {
5735 NewV = V1;
5736 for (int i = 0; i != 8; ++i)
5737 if (MaskVals[i] < 0 || MaskVals[i] == i)
5738 InOrder.set(i);
5739 }
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // The other elements are put in the right place using pextrw and pinsrw.
5742 for (unsigned i = 0; i != 8; ++i) {
5743 if (InOrder[i])
5744 continue;
5745 int EltIdx = MaskVals[i];
5746 if (EltIdx < 0)
5747 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005748 SDValue ExtOp = (EltIdx < 8) ?
5749 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5750 DAG.getIntPtrConstant(EltIdx)) :
5751 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 DAG.getIntPtrConstant(i));
5755 }
5756 return NewV;
5757}
5758
5759// v16i8 shuffles - Prefer shuffles in the following order:
5760// 1. [ssse3] 1 x pshufb
5761// 2. [ssse3] 2 x pshufb + 1 x por
5762// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5763static
Nate Begeman9008ca62009-04-27 18:41:29 +00005764SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005765 SelectionDAG &DAG,
5766 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 SDValue V1 = SVOp->getOperand(0);
5768 SDValue V2 = SVOp->getOperand(1);
5769 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005770 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005771
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005773 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // present, fall back to case 3.
5775 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5776 bool V1Only = true;
5777 bool V2Only = true;
5778 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005779 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 if (EltIdx < 0)
5781 continue;
5782 if (EltIdx < 16)
5783 V2Only = false;
5784 else
5785 V1Only = false;
5786 }
Eric Christopherfd179292009-08-27 18:07:15 +00005787
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005789 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005791
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005793 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 //
5795 // Otherwise, we have elements from both input vectors, and must zero out
5796 // elements that come from V2 in the first mask, and V1 in the second mask
5797 // so that we can OR them together.
5798 bool TwoInputs = !(V1Only || V2Only);
5799 for (unsigned i = 0; i != 16; ++i) {
5800 int EltIdx = MaskVals[i];
5801 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 continue;
5804 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 }
5807 // If all the elements are from V2, assign it to V1 and return after
5808 // building the first pshufb.
5809 if (V2Only)
5810 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005812 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 if (!TwoInputs)
5815 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 // Calculate the shuffle mask for the second input, shuffle it, and
5818 // OR it with the first shuffled input.
5819 pshufbMask.clear();
5820 for (unsigned i = 0; i != 16; ++i) {
5821 int EltIdx = MaskVals[i];
5822 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 continue;
5825 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005829 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 MVT::v16i8, &pshufbMask[0], 16));
5831 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 }
Eric Christopherfd179292009-08-27 18:07:15 +00005833
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 // No SSSE3 - Calculate in place words and then fix all out of place words
5835 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5836 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005837 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5838 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 SDValue NewV = V2Only ? V2 : V1;
5840 for (int i = 0; i != 8; ++i) {
5841 int Elt0 = MaskVals[i*2];
5842 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005843
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 // This word of the result is all undef, skip it.
5845 if (Elt0 < 0 && Elt1 < 0)
5846 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005847
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 // This word of the result is already in the correct place, skip it.
5849 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5850 continue;
5851 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5852 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005853
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5855 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5856 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005857
5858 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5859 // using a single extract together, load it and store it.
5860 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005862 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005864 DAG.getIntPtrConstant(i));
5865 continue;
5866 }
5867
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005869 // source byte is not also odd, shift the extracted word left 8 bits
5870 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 DAG.getIntPtrConstant(Elt1 / 2));
5874 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005876 DAG.getConstant(8,
5877 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005878 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5880 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005881 }
5882 // If Elt0 is defined, extract it from the appropriate source. If the
5883 // source byte is not also even, shift the extracted word right 8 bits. If
5884 // Elt1 was also defined, OR the extracted values together before
5885 // inserting them in the result.
5886 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005888 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5889 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005891 DAG.getConstant(8,
5892 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005893 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5895 DAG.getConstant(0x00FF, MVT::i16));
5896 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 : InsElt0;
5898 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 DAG.getIntPtrConstant(i));
5901 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005902 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005903}
5904
Evan Cheng7a831ce2007-12-15 03:00:47 +00005905/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005906/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005907/// done when every pair / quad of shuffle mask elements point to elements in
5908/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005909/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005910static
Nate Begeman9008ca62009-04-27 18:41:29 +00005911SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005912 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005913 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005914 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005915 MVT NewVT;
5916 unsigned Scale;
5917 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005918 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005919 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5920 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5921 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5922 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5923 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5924 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005925 }
5926
Nate Begeman9008ca62009-04-27 18:41:29 +00005927 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005928 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005930 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 int EltIdx = SVOp->getMaskElt(i+j);
5932 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005933 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005934 if (StartIdx < 0)
5935 StartIdx = (EltIdx / Scale);
5936 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005937 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005938 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005939 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005940 }
5941
Craig Topper11ac1f82012-05-04 04:08:44 +00005942 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5943 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005944 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005945}
5946
Evan Chengd880b972008-05-09 21:53:03 +00005947/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005948///
Owen Andersone50ed302009-08-10 22:56:29 +00005949static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005950 SDValue SrcOp, SelectionDAG &DAG,
5951 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005952 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005954 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005955 LD = dyn_cast<LoadSDNode>(SrcOp);
5956 if (!LD) {
5957 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5958 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005959 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005960 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005961 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005962 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005963 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005964 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005966 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005967 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5968 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5969 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005970 SrcOp.getOperand(0)
5971 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005972 }
5973 }
5974 }
5975
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005976 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005977 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005978 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005979 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980}
5981
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005982/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5983/// which could not be matched by any known target speficic shuffle
5984static SDValue
5985LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005986 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005987
Craig Topper8f35c132012-01-20 09:29:03 +00005988 unsigned NumElems = VT.getVectorNumElements();
5989 unsigned NumLaneElems = NumElems / 2;
5990
Craig Topper8f35c132012-01-20 09:29:03 +00005991 DebugLoc dl = SVOp->getDebugLoc();
5992 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005993 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5994 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005995
Craig Topper9a2b6e12012-04-06 07:45:23 +00005996 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005997 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005998 // Build a shuffle mask for the output, discovering on the fly which
5999 // input vectors to use as shuffle operands (recorded in InputUsed).
6000 // If building a suitable shuffle vector proves too hard, then bail
6001 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006002 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006003 unsigned LaneStart = l * NumLaneElems;
6004 for (unsigned i = 0; i != NumLaneElems; ++i) {
6005 // The mask element. This indexes into the input.
6006 int Idx = SVOp->getMaskElt(i+LaneStart);
6007 if (Idx < 0) {
6008 // the mask element does not index into any input vector.
6009 Mask.push_back(-1);
6010 continue;
6011 }
Craig Topper8f35c132012-01-20 09:29:03 +00006012
Craig Topper9a2b6e12012-04-06 07:45:23 +00006013 // The input vector this mask element indexes into.
6014 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006015
Craig Topper9a2b6e12012-04-06 07:45:23 +00006016 // Turn the index into an offset from the start of the input vector.
6017 Idx -= Input * NumLaneElems;
6018
6019 // Find or create a shuffle vector operand to hold this input.
6020 unsigned OpNo;
6021 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6022 if (InputUsed[OpNo] == Input)
6023 // This input vector is already an operand.
6024 break;
6025 if (InputUsed[OpNo] < 0) {
6026 // Create a new operand for this input vector.
6027 InputUsed[OpNo] = Input;
6028 break;
6029 }
6030 }
6031
6032 if (OpNo >= array_lengthof(InputUsed)) {
6033 // More than two input vectors used! Give up.
6034 return SDValue();
6035 }
6036
6037 // Add the mask index for the new shuffle vector.
6038 Mask.push_back(Idx + OpNo * NumLaneElems);
6039 }
6040
6041 if (InputUsed[0] < 0) {
6042 // No input vectors were used! The result is undefined.
6043 Shufs[l] = DAG.getUNDEF(NVT);
6044 } else {
6045 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006046 (InputUsed[0] % 2) * NumLaneElems,
6047 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006048 // If only one input was used, use an undefined vector for the other.
6049 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6050 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006051 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006052 // At least one input vector was used. Create a new shuffle vector.
6053 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6054 }
6055
6056 Mask.clear();
6057 }
Craig Topper8f35c132012-01-20 09:29:03 +00006058
6059 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006060 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006061}
6062
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006063/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6064/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006065static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006066LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 SDValue V1 = SVOp->getOperand(0);
6068 SDValue V2 = SVOp->getOperand(1);
6069 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006070 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006071
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006072 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6073
Benjamin Kramer9c683542012-01-30 15:16:21 +00006074 std::pair<int, int> Locs[4];
6075 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006076 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006077
Evan Chengace3c172008-07-22 21:13:36 +00006078 unsigned NumHi = 0;
6079 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006080 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006081 int Idx = PermMask[i];
6082 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006083 Locs[i] = std::make_pair(-1, -1);
6084 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006085 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6086 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006087 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006089 NumLo++;
6090 } else {
6091 Locs[i] = std::make_pair(1, NumHi);
6092 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006093 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006094 NumHi++;
6095 }
6096 }
6097 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006098
Evan Chengace3c172008-07-22 21:13:36 +00006099 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100 // If no more than two elements come from either vector. This can be
6101 // implemented with two shuffles. First shuffle gather the elements.
6102 // The second shuffle, which takes the first shuffle as both of its
6103 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006105
Benjamin Kramer9c683542012-01-30 15:16:21 +00006106 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006107
Benjamin Kramer9c683542012-01-30 15:16:21 +00006108 for (unsigned i = 0; i != 4; ++i)
6109 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006110 unsigned Idx = (i < 2) ? 0 : 4;
6111 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006113 }
Evan Chengace3c172008-07-22 21:13:36 +00006114
Nate Begeman9008ca62009-04-27 18:41:29 +00006115 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006116 }
6117
6118 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006119 // Otherwise, we must have three elements from one vector, call it X, and
6120 // one element from the other, call it Y. First, use a shufps to build an
6121 // intermediate vector with the one element from Y and the element from X
6122 // that will be in the same half in the final destination (the indexes don't
6123 // matter). Then, use a shufps to build the final vector, taking the half
6124 // containing the element from Y from the intermediate, and the other half
6125 // from X.
6126 if (NumHi == 3) {
6127 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006128 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006129 std::swap(V1, V2);
6130 }
6131
6132 // Find the element from V2.
6133 unsigned HiIndex;
6134 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 int Val = PermMask[HiIndex];
6136 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006137 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006138 if (Val >= 4)
6139 break;
6140 }
6141
Nate Begeman9008ca62009-04-27 18:41:29 +00006142 Mask1[0] = PermMask[HiIndex];
6143 Mask1[1] = -1;
6144 Mask1[2] = PermMask[HiIndex^1];
6145 Mask1[3] = -1;
6146 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006147
6148 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 Mask1[0] = PermMask[0];
6150 Mask1[1] = PermMask[1];
6151 Mask1[2] = HiIndex & 1 ? 6 : 4;
6152 Mask1[3] = HiIndex & 1 ? 4 : 6;
6153 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006154 }
Craig Topper69947b92012-04-23 06:57:04 +00006155
6156 Mask1[0] = HiIndex & 1 ? 2 : 0;
6157 Mask1[1] = HiIndex & 1 ? 0 : 2;
6158 Mask1[2] = PermMask[2];
6159 Mask1[3] = PermMask[3];
6160 if (Mask1[2] >= 0)
6161 Mask1[2] += 4;
6162 if (Mask1[3] >= 0)
6163 Mask1[3] += 4;
6164 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006165 }
6166
6167 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006168 int LoMask[] = { -1, -1, -1, -1 };
6169 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006170
Benjamin Kramer9c683542012-01-30 15:16:21 +00006171 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006172 unsigned MaskIdx = 0;
6173 unsigned LoIdx = 0;
6174 unsigned HiIdx = 2;
6175 for (unsigned i = 0; i != 4; ++i) {
6176 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006177 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006178 MaskIdx = 1;
6179 LoIdx = 0;
6180 HiIdx = 2;
6181 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 int Idx = PermMask[i];
6183 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006184 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006186 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006187 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006188 LoIdx++;
6189 } else {
6190 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006191 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006192 HiIdx++;
6193 }
6194 }
6195
Nate Begeman9008ca62009-04-27 18:41:29 +00006196 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6197 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006198 int MaskOps[] = { -1, -1, -1, -1 };
6199 for (unsigned i = 0; i != 4; ++i)
6200 if (Locs[i].first != -1)
6201 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006202 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006203}
6204
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006205static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006206 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006207 V = V.getOperand(0);
6208 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6209 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006210 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6211 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6212 // BUILD_VECTOR (load), undef
6213 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006214 if (MayFoldLoad(V))
6215 return true;
6216 return false;
6217}
6218
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219// FIXME: the version above should always be used. Since there's
6220// a bug where several vector shuffles can't be folded because the
6221// DAG is not updated during lowering and a node claims to have two
6222// uses while it only has one, use this version, and let isel match
6223// another instruction if the load really happens to have more than
6224// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006225// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006226static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006227 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006228 V = V.getOperand(0);
6229 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6230 V = V.getOperand(0);
6231 if (ISD::isNormalLoad(V.getNode()))
6232 return true;
6233 return false;
6234}
6235
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006236static
Evan Cheng835580f2010-10-07 20:50:20 +00006237SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6238 EVT VT = Op.getValueType();
6239
6240 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006241 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6242 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006243 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6244 V1, DAG));
6245}
6246
6247static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006248SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006249 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006250 SDValue V1 = Op.getOperand(0);
6251 SDValue V2 = Op.getOperand(1);
6252 EVT VT = Op.getValueType();
6253
6254 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6255
Craig Topper1accb7e2012-01-10 06:54:16 +00006256 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006257 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6258
Evan Cheng0899f5c2011-08-31 02:05:24 +00006259 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6260 return DAG.getNode(ISD::BITCAST, dl, VT,
6261 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6262 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6263 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006264}
6265
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006266static
6267SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6268 SDValue V1 = Op.getOperand(0);
6269 SDValue V2 = Op.getOperand(1);
6270 EVT VT = Op.getValueType();
6271
6272 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6273 "unsupported shuffle type");
6274
6275 if (V2.getOpcode() == ISD::UNDEF)
6276 V2 = V1;
6277
6278 // v4i32 or v4f32
6279 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6280}
6281
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006282static
Craig Topper1accb7e2012-01-10 06:54:16 +00006283SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006284 SDValue V1 = Op.getOperand(0);
6285 SDValue V2 = Op.getOperand(1);
6286 EVT VT = Op.getValueType();
6287 unsigned NumElems = VT.getVectorNumElements();
6288
6289 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6290 // operand of these instructions is only memory, so check if there's a
6291 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6292 // same masks.
6293 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006294
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006295 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006296 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 CanFoldLoad = true;
6298
6299 // When V1 is a load, it can be folded later into a store in isel, example:
6300 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6301 // turns into:
6302 // (MOVLPSmr addr:$src1, VR128:$src2)
6303 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006304 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305 CanFoldLoad = true;
6306
Dan Gohman65fd6562011-11-03 21:49:52 +00006307 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006309 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6311
6312 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006313 // If we don't care about the second element, procede to use movss.
6314 if (SVOp->getMaskElt(1) != -1)
6315 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006316 }
6317
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318 // movl and movlp will both match v2i64, but v2i64 is never matched by
6319 // movl earlier because we make it strict to avoid messing with the movlp load
6320 // folding logic (see the code above getMOVLP call). Match it here then,
6321 // this is horrible, but will stay like this until we move all shuffle
6322 // matching to x86 specific nodes. Note that for the 1st condition all
6323 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006324 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006325 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6326 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006327 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006328 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006330 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006331
6332 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6333
6334 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006335 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006336 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006337}
6338
Nadav Rotem154819d2012-04-09 07:45:58 +00006339SDValue
6340X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006341 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6342 EVT VT = Op.getValueType();
6343 DebugLoc dl = Op.getDebugLoc();
6344 SDValue V1 = Op.getOperand(0);
6345 SDValue V2 = Op.getOperand(1);
6346
6347 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006348 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006349
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006350 // Handle splat operations
6351 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006352 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006353 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006354
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006355 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006356 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006357 if (Broadcast.getNode())
6358 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006359
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006360 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006361 if ((Size == 128 && NumElem <= 4) ||
6362 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006363 return SDValue();
6364
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006365 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006366 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006367 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006368
6369 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6370 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006371 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6372 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6374 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006375 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006376 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006377 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006378 // FIXME: Figure out a cleaner way to do this.
6379 // Try to make use of movq to zero out the top part.
6380 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6381 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6382 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006383 EVT NewVT = NewOp.getValueType();
6384 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6385 NewVT, true, false))
6386 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006387 DAG, Subtarget, dl);
6388 }
6389 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6390 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006391 if (NewOp.getNode()) {
6392 EVT NewVT = NewOp.getValueType();
6393 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6394 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6395 DAG, Subtarget, dl);
6396 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 }
6398 }
6399 return SDValue();
6400}
6401
Dan Gohman475871a2008-07-27 21:46:04 +00006402SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006403X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006404 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006405 SDValue V1 = Op.getOperand(0);
6406 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006407 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006408 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006409 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006410 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006411 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006412 bool V1IsSplat = false;
6413 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006414 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006415 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006416 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006417 MachineFunction &MF = DAG.getMachineFunction();
6418 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006419
Craig Topper3426a3e2011-11-14 06:46:21 +00006420 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006421
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006422 if (V1IsUndef && V2IsUndef)
6423 return DAG.getUNDEF(VT);
6424
6425 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006426
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427 // Vector shuffle lowering takes 3 steps:
6428 //
6429 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6430 // narrowing and commutation of operands should be handled.
6431 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6432 // shuffle nodes.
6433 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6434 // so the shuffle can be broken into other shuffles and the legalizer can
6435 // try the lowering again.
6436 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006437 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438 // be matched during isel, all of them must be converted to a target specific
6439 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006440
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006441 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6442 // narrowing and commutation of operands should be handled. The actual code
6443 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006444 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006445 if (NewOp.getNode())
6446 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006447
Craig Topper5aaffa82012-02-19 02:53:47 +00006448 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6449
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006450 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6451 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006452 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006453 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006454 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006455 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006456
Craig Topperdd637ae2012-02-19 05:41:45 +00006457 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006458 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006459 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006460
Craig Topperdd637ae2012-02-19 05:41:45 +00006461 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006462 return getMOVHighToLow(Op, dl, DAG);
6463
6464 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006465 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006466 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006467 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006468
Craig Topper5aaffa82012-02-19 02:53:47 +00006469 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006470 // The actual implementation will match the mask in the if above and then
6471 // during isel it can match several different instructions, not only pshufd
6472 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006473 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6474 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006475
Craig Topper5aaffa82012-02-19 02:53:47 +00006476 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006477
Craig Topperdbd98a42012-02-07 06:28:42 +00006478 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6479 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6480
Craig Topper1accb7e2012-01-10 06:54:16 +00006481 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006482 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6483
Craig Topperb3982da2011-12-31 23:50:21 +00006484 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006485 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006486 }
Eric Christopherfd179292009-08-27 18:07:15 +00006487
Evan Chengf26ffe92008-05-29 08:22:04 +00006488 // Check if this can be converted into a logical shift.
6489 bool isLeft = false;
6490 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006491 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006492 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006493 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006494 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006495 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006496 EVT EltVT = VT.getVectorElementType();
6497 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006498 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006499 }
Eric Christopherfd179292009-08-27 18:07:15 +00006500
Craig Topper5aaffa82012-02-19 02:53:47 +00006501 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006502 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006503 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006504 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006505 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006506 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6507
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006508 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006509 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6510 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006511 }
Eric Christopherfd179292009-08-27 18:07:15 +00006512
Nate Begeman9008ca62009-04-27 18:41:29 +00006513 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006514 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006515 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006516
Craig Topperdd637ae2012-02-19 05:41:45 +00006517 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006518 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006519
Craig Topperdd637ae2012-02-19 05:41:45 +00006520 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006521 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006522
Craig Topperdd637ae2012-02-19 05:41:45 +00006523 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006524 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006525
Craig Topperdd637ae2012-02-19 05:41:45 +00006526 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006527 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006528
Craig Topperdd637ae2012-02-19 05:41:45 +00006529 if (ShouldXformToMOVHLPS(M, VT) ||
6530 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006531 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006532
Evan Chengf26ffe92008-05-29 08:22:04 +00006533 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006534 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006535 EVT EltVT = VT.getVectorElementType();
6536 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006537 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006538 }
Eric Christopherfd179292009-08-27 18:07:15 +00006539
Evan Cheng9eca5e82006-10-25 21:49:50 +00006540 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006541 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6542 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006543 V1IsSplat = isSplatVector(V1.getNode());
6544 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006545
Chris Lattner8a594482007-11-25 00:24:49 +00006546 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006547 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6548 CommuteVectorShuffleMask(M, NumElems);
6549 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006550 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006551 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006552 }
6553
Craig Topperbeabc6c2011-12-05 06:56:46 +00006554 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006555 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006556 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006557 return V1;
6558 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6559 // the instruction selector will not match, so get a canonical MOVL with
6560 // swapped operands to undo the commute.
6561 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006562 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563
Craig Topperbeabc6c2011-12-05 06:56:46 +00006564 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006565 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006566
Craig Topperbeabc6c2011-12-05 06:56:46 +00006567 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006568 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006569
Evan Cheng9bbbb982006-10-25 20:48:19 +00006570 if (V2IsSplat) {
6571 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006572 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006573 // new vector_shuffle with the corrected mask.p
6574 SmallVector<int, 8> NewMask(M.begin(), M.end());
6575 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006576 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006577 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006578 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006579 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580 }
6581
Evan Cheng9eca5e82006-10-25 21:49:50 +00006582 if (Commuted) {
6583 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006584 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006585 CommuteVectorShuffleMask(M, NumElems);
6586 std::swap(V1, V2);
6587 std::swap(V1IsSplat, V2IsSplat);
6588 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006589
Craig Topper39a9e482012-02-11 06:24:48 +00006590 if (isUNPCKLMask(M, VT, HasAVX2))
6591 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006592
Craig Topper39a9e482012-02-11 06:24:48 +00006593 if (isUNPCKHMask(M, VT, HasAVX2))
6594 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006595 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006598 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006599 return CommuteVectorShuffle(SVOp, DAG);
6600
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006601 // The checks below are all present in isShuffleMaskLegal, but they are
6602 // inlined here right now to enable us to directly emit target specific
6603 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006604
Craig Topper0e2037b2012-01-20 05:53:00 +00006605 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006606 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006607 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006608 DAG);
6609
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006610 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6611 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006612 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006613 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006614 }
6615
Craig Toppera9a568a2012-05-02 08:03:44 +00006616 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006617 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006618 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006619 DAG);
6620
Craig Toppera9a568a2012-05-02 08:03:44 +00006621 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006622 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006623 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006624 DAG);
6625
Craig Topper1a7700a2012-01-19 08:19:12 +00006626 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006627 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006628 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006629
Craig Topper94438ba2011-12-16 08:06:31 +00006630 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006631 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006632 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006633 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006634
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006635 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006636 // Generate target specific nodes for 128 or 256-bit shuffles only
6637 // supported in the AVX instruction set.
6638 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006639
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006640 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006641 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006642 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6643
Craig Topper70b883b2011-11-28 10:14:51 +00006644 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006645 if (isVPERMILPMask(M, VT, HasAVX)) {
6646 if (HasAVX2 && VT == MVT::v8i32)
6647 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006648 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006649 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006650 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006651 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006652
Craig Topper70b883b2011-11-28 10:14:51 +00006653 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006654 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006655 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006656 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006657
Craig Topper1842ba02012-04-23 06:38:28 +00006658 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006659 if (BlendOp.getNode())
6660 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006661
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006662 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006663 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006664 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006665 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006666 }
Craig Topper92040742012-04-16 06:43:40 +00006667 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6668 &permclMask[0], 8);
6669 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006670 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006671 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006672 }
Craig Topper095c5282012-04-15 23:48:57 +00006673
Craig Topper8325c112012-04-16 00:41:45 +00006674 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6675 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006676 getShuffleCLImmediate(SVOp), DAG);
6677
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006678
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006679 //===--------------------------------------------------------------------===//
6680 // Since no target specific shuffle was selected for this generic one,
6681 // lower it into other known shuffles. FIXME: this isn't true yet, but
6682 // this is the plan.
6683 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006684
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006685 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6686 if (VT == MVT::v8i16) {
6687 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6688 if (NewOp.getNode())
6689 return NewOp;
6690 }
6691
6692 if (VT == MVT::v16i8) {
6693 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6694 if (NewOp.getNode())
6695 return NewOp;
6696 }
6697
6698 // Handle all 128-bit wide vectors with 4 elements, and match them with
6699 // several different shuffle types.
6700 if (NumElems == 4 && VT.getSizeInBits() == 128)
6701 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6702
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006703 // Handle general 256-bit shuffles
6704 if (VT.is256BitVector())
6705 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708}
6709
Dan Gohman475871a2008-07-27 21:46:04 +00006710SDValue
6711X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006712 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006713 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006714 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006715
6716 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6717 return SDValue();
6718
Duncan Sands83ec4b62008-06-06 12:08:01 +00006719 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006721 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006723 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006724 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006725 }
6726
6727 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006728 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6729 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6730 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6732 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006733 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006735 Op.getOperand(0)),
6736 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006737 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006738 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006740 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006741 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006742 }
6743
6744 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006745 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6746 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006747 // result has a single use which is a store or a bitcast to i32. And in
6748 // the case of a store, it's not worth it if the index is a constant 0,
6749 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006750 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006751 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006752 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006753 if ((User->getOpcode() != ISD::STORE ||
6754 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6755 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006756 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006758 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006760 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006761 Op.getOperand(0)),
6762 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006763 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006764 }
6765
6766 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006767 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006768 if (isa<ConstantSDNode>(Op.getOperand(1)))
6769 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006770 }
Dan Gohman475871a2008-07-27 21:46:04 +00006771 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006772}
6773
6774
Dan Gohman475871a2008-07-27 21:46:04 +00006775SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006776X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6777 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006779 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780
David Greene74a579d2011-02-10 16:57:36 +00006781 SDValue Vec = Op.getOperand(0);
6782 EVT VecVT = Vec.getValueType();
6783
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006784 // If this is a 256-bit vector result, first extract the 128-bit vector and
6785 // then extract the element from the 128-bit vector.
6786 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006787 DebugLoc dl = Op.getNode()->getDebugLoc();
6788 unsigned NumElems = VecVT.getVectorNumElements();
6789 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006790 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6791
6792 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006793 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006794
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006795 if (IdxVal >= NumElems/2)
6796 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006797 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006798 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006799 }
6800
6801 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6802
Craig Topperd0a31172012-01-10 06:37:29 +00006803 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006805 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006806 return Res;
6807 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006808
Owen Andersone50ed302009-08-10 22:56:29 +00006809 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006810 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006812 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006813 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006814 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006815 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6817 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006818 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006820 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006822 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006823 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006825 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006827 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006828 }
6829
6830 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006831 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006832 if (Idx == 0)
6833 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006834
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006836 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006837 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006838 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006839 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006840 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006841 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006842 }
6843
6844 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6846 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6847 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006848 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 if (Idx == 0)
6850 return Op;
6851
6852 // UNPCKHPD the element to the lowest double word, then movsd.
6853 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6854 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006855 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006856 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006857 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006858 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006859 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006860 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 }
6862
Dan Gohman475871a2008-07-27 21:46:04 +00006863 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864}
6865
Dan Gohman475871a2008-07-27 21:46:04 +00006866SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006867X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6868 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006869 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006870 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006871 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006872
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SDValue N0 = Op.getOperand(0);
6874 SDValue N1 = Op.getOperand(1);
6875 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006877 if (VT.getSizeInBits() == 256)
6878 return SDValue();
6879
Dan Gohman8a55ce42009-09-23 21:02:20 +00006880 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006881 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006882 unsigned Opc;
6883 if (VT == MVT::v8i16)
6884 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006885 else if (VT == MVT::v16i8)
6886 Opc = X86ISD::PINSRB;
6887 else
6888 Opc = X86ISD::PINSRB;
6889
Nate Begeman14d12ca2008-02-11 04:19:36 +00006890 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6891 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 if (N1.getValueType() != MVT::i32)
6893 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6894 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006895 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006896 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006897 }
6898
6899 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006900 // Bits [7:6] of the constant are the source select. This will always be
6901 // zero here. The DAG Combiner may combine an extract_elt index into these
6902 // bits. For example (insert (extract, 3), 2) could be matched by putting
6903 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006904 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006906 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006907 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006908 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006909 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006911 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006912 }
6913
6914 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006915 // PINSR* works with constant index.
6916 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006917 }
Dan Gohman475871a2008-07-27 21:46:04 +00006918 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006919}
6920
Dan Gohman475871a2008-07-27 21:46:04 +00006921SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006922X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006923 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006924 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006925
David Greene6b381262011-02-09 15:32:06 +00006926 DebugLoc dl = Op.getDebugLoc();
6927 SDValue N0 = Op.getOperand(0);
6928 SDValue N1 = Op.getOperand(1);
6929 SDValue N2 = Op.getOperand(2);
6930
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006931 // If this is a 256-bit vector result, first extract the 128-bit vector,
6932 // insert the element into the extracted half and then place it back.
6933 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006934 if (!isa<ConstantSDNode>(N2))
6935 return SDValue();
6936
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006937 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006938 unsigned NumElems = VT.getVectorNumElements();
6939 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006940 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006941
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006942 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006943 bool Upper = IdxVal >= NumElems/2;
6944 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6945 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006946
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006947 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006948 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006949 }
6950
Craig Topperd0a31172012-01-10 06:37:29 +00006951 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006952 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6953
Dan Gohman8a55ce42009-09-23 21:02:20 +00006954 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006955 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006956
Dan Gohman8a55ce42009-09-23 21:02:20 +00006957 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006958 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6959 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006960 if (N1.getValueType() != MVT::i32)
6961 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6962 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006963 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006964 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006965 }
Dan Gohman475871a2008-07-27 21:46:04 +00006966 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006967}
6968
Dan Gohman475871a2008-07-27 21:46:04 +00006969SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006970X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006971 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006972 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006973 EVT OpVT = Op.getValueType();
6974
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006975 // If this is a 256-bit vector result, first insert into a 128-bit
6976 // vector and then insert into the 256-bit vector.
6977 if (OpVT.getSizeInBits() > 128) {
6978 // Insert into a 128-bit vector.
6979 EVT VT128 = EVT::getVectorVT(*Context,
6980 OpVT.getVectorElementType(),
6981 OpVT.getVectorNumElements() / 2);
6982
6983 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6984
6985 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006986 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006987 }
6988
Craig Topperd77d2fe2012-04-29 20:22:05 +00006989 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006990 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006992
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00006994 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
6995 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00006996 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006997}
6998
David Greene91585092011-01-26 15:38:49 +00006999// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7000// a simple subregister reference or explicit instructions to grab
7001// upper bits of a vector.
7002SDValue
7003X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7004 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007005 DebugLoc dl = Op.getNode()->getDebugLoc();
7006 SDValue Vec = Op.getNode()->getOperand(0);
7007 SDValue Idx = Op.getNode()->getOperand(1);
7008
Craig Topperb14940a2012-04-22 20:55:18 +00007009 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7010 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7011 isa<ConstantSDNode>(Idx)) {
7012 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7013 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007014 }
David Greene91585092011-01-26 15:38:49 +00007015 }
7016 return SDValue();
7017}
7018
David Greenecfe33c42011-01-26 19:13:22 +00007019// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7020// simple superregister reference or explicit instructions to insert
7021// the upper bits of a vector.
7022SDValue
7023X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7024 if (Subtarget->hasAVX()) {
7025 DebugLoc dl = Op.getNode()->getDebugLoc();
7026 SDValue Vec = Op.getNode()->getOperand(0);
7027 SDValue SubVec = Op.getNode()->getOperand(1);
7028 SDValue Idx = Op.getNode()->getOperand(2);
7029
Craig Topperb14940a2012-04-22 20:55:18 +00007030 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7031 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7032 isa<ConstantSDNode>(Idx)) {
7033 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7034 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007035 }
7036 }
7037 return SDValue();
7038}
7039
Bill Wendling056292f2008-09-16 21:48:12 +00007040// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7041// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7042// one of the above mentioned nodes. It has to be wrapped because otherwise
7043// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7044// be used to form addressing mode. These wrapped nodes will be selected
7045// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007046SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007047X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007048 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007049
Chris Lattner41621a22009-06-26 19:22:52 +00007050 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7051 // global base reg.
7052 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007053 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007054 CodeModel::Model M = getTargetMachine().getCodeModel();
7055
Chris Lattner4f066492009-07-11 20:29:19 +00007056 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007057 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007058 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007059 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007060 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007061 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007062 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007063
Evan Cheng1606e8e2009-03-13 07:51:59 +00007064 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007065 CP->getAlignment(),
7066 CP->getOffset(), OpFlag);
7067 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007068 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007069 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007070 if (OpFlag) {
7071 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007072 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007073 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007074 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007075 }
7076
7077 return Result;
7078}
7079
Dan Gohmand858e902010-04-17 15:26:15 +00007080SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007081 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007082
Chris Lattner18c59872009-06-27 04:16:01 +00007083 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7084 // global base reg.
7085 unsigned char OpFlag = 0;
7086 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007087 CodeModel::Model M = getTargetMachine().getCodeModel();
7088
Chris Lattner4f066492009-07-11 20:29:19 +00007089 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007090 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007091 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007092 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007093 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007094 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007095 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007096
Chris Lattner18c59872009-06-27 04:16:01 +00007097 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7098 OpFlag);
7099 DebugLoc DL = JT->getDebugLoc();
7100 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007101
Chris Lattner18c59872009-06-27 04:16:01 +00007102 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007103 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007104 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7105 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007106 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007107 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007108
Chris Lattner18c59872009-06-27 04:16:01 +00007109 return Result;
7110}
7111
7112SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007113X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007114 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7117 // global base reg.
7118 unsigned char OpFlag = 0;
7119 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007120 CodeModel::Model M = getTargetMachine().getCodeModel();
7121
Chris Lattner4f066492009-07-11 20:29:19 +00007122 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007123 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7124 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7125 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007126 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007127 } else if (Subtarget->isPICStyleGOT()) {
7128 OpFlag = X86II::MO_GOT;
7129 } else if (Subtarget->isPICStyleStubPIC()) {
7130 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7131 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7132 OpFlag = X86II::MO_DARWIN_NONLAZY;
7133 }
Eric Christopherfd179292009-08-27 18:07:15 +00007134
Chris Lattner18c59872009-06-27 04:16:01 +00007135 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007136
Chris Lattner18c59872009-06-27 04:16:01 +00007137 DebugLoc DL = Op.getDebugLoc();
7138 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007139
7140
Chris Lattner18c59872009-06-27 04:16:01 +00007141 // With PIC, the address is actually $g + Offset.
7142 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007143 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007144 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7145 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007146 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007147 Result);
7148 }
Eric Christopherfd179292009-08-27 18:07:15 +00007149
Eli Friedman586272d2011-08-11 01:48:05 +00007150 // For symbols that require a load from a stub to get the address, emit the
7151 // load.
7152 if (isGlobalStubReference(OpFlag))
7153 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007154 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007155
Chris Lattner18c59872009-06-27 04:16:01 +00007156 return Result;
7157}
7158
Dan Gohman475871a2008-07-27 21:46:04 +00007159SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007160X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007161 // Create the TargetBlockAddressAddress node.
7162 unsigned char OpFlags =
7163 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007164 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007165 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007166 DebugLoc dl = Op.getDebugLoc();
7167 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7168 /*isTarget=*/true, OpFlags);
7169
Dan Gohmanf705adb2009-10-30 01:28:02 +00007170 if (Subtarget->isPICStyleRIPRel() &&
7171 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007172 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7173 else
7174 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007175
Dan Gohman29cbade2009-11-20 23:18:13 +00007176 // With PIC, the address is actually $g + Offset.
7177 if (isGlobalRelativeToPICBase(OpFlags)) {
7178 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7179 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7180 Result);
7181 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007182
7183 return Result;
7184}
7185
7186SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007187X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007188 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007189 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007190 // Create the TargetGlobalAddress node, folding in the constant
7191 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007192 unsigned char OpFlags =
7193 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007194 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007195 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007196 if (OpFlags == X86II::MO_NO_FLAG &&
7197 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007198 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007199 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007200 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007201 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007202 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007203 }
Eric Christopherfd179292009-08-27 18:07:15 +00007204
Chris Lattner4f066492009-07-11 20:29:19 +00007205 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007206 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007207 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7208 else
7209 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007210
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007211 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007212 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007213 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7214 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007215 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007217
Chris Lattner36c25012009-07-10 07:34:39 +00007218 // For globals that require a load from a stub to get the address, emit the
7219 // load.
7220 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007221 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007222 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007223
Dan Gohman6520e202008-10-18 02:06:02 +00007224 // If there was a non-zero offset that we didn't fold, create an explicit
7225 // addition for it.
7226 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007227 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007228 DAG.getConstant(Offset, getPointerTy()));
7229
Evan Cheng0db9fe62006-04-25 20:13:52 +00007230 return Result;
7231}
7232
Evan Chengda43bcf2008-09-24 00:05:32 +00007233SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007234X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007235 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007236 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007237 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007238}
7239
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007240static SDValue
7241GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007242 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007243 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007244 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007245 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007246 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007247 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007248 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007249 GA->getOffset(),
7250 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007251 if (InFlag) {
7252 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007253 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007254 } else {
7255 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007256 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007257 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007258
7259 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007260 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007261
Rafael Espindola15f1b662009-04-24 12:59:40 +00007262 SDValue Flag = Chain.getValue(1);
7263 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007264}
7265
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007266// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007267static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007268LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007269 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007270 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007271 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7272 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007273 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007274 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007275 InFlag = Chain.getValue(1);
7276
Chris Lattnerb903bed2009-06-26 21:20:29 +00007277 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007278}
7279
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007280// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007281static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007282LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007283 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007284 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7285 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007286}
7287
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007288// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7289// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007290static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007291 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007292 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007293 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007294
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007295 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7296 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7297 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007298
Michael J. Spencerec38de22010-10-10 22:04:20 +00007299 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007300 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007301 MachinePointerInfo(Ptr),
7302 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007303
Chris Lattnerb903bed2009-06-26 21:20:29 +00007304 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007305 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7306 // initialexec.
7307 unsigned WrapperKind = X86ISD::Wrapper;
7308 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007309 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007310 } else if (is64Bit) {
7311 assert(model == TLSModel::InitialExec);
7312 OperandFlags = X86II::MO_GOTTPOFF;
7313 WrapperKind = X86ISD::WrapperRIP;
7314 } else {
7315 assert(model == TLSModel::InitialExec);
7316 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007317 }
Eric Christopherfd179292009-08-27 18:07:15 +00007318
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007319 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7320 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007321 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007322 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007323 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007324 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007325
Rafael Espindola9a580232009-02-27 13:37:18 +00007326 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007327 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007328 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007329
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007330 // The address of the thread local variable is the add of the thread
7331 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007332 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007333}
7334
Dan Gohman475871a2008-07-27 21:46:04 +00007335SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007336X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007338 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007339 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007340
Eric Christopher30ef0e52010-06-03 04:07:48 +00007341 if (Subtarget->isTargetELF()) {
7342 // TODO: implement the "local dynamic" model
7343 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007344
Eric Christopher30ef0e52010-06-03 04:07:48 +00007345 // If GV is an alias then use the aliasee for determining
7346 // thread-localness.
7347 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7348 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007349
Chandler Carruth34797132012-04-08 17:20:55 +00007350 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007351
Eric Christopher30ef0e52010-06-03 04:07:48 +00007352 switch (model) {
7353 case TLSModel::GeneralDynamic:
7354 case TLSModel::LocalDynamic: // not implemented
7355 if (Subtarget->is64Bit())
7356 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7357 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007358
Eric Christopher30ef0e52010-06-03 04:07:48 +00007359 case TLSModel::InitialExec:
7360 case TLSModel::LocalExec:
7361 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7362 Subtarget->is64Bit());
7363 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007364 llvm_unreachable("Unknown TLS model.");
7365 }
7366
7367 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007368 // Darwin only has one model of TLS. Lower to that.
7369 unsigned char OpFlag = 0;
7370 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7371 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007372
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7374 // global base reg.
7375 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7376 !Subtarget->is64Bit();
7377 if (PIC32)
7378 OpFlag = X86II::MO_TLVP_PIC_BASE;
7379 else
7380 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007382 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007383 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007384 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007385 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007386
Eric Christopher30ef0e52010-06-03 04:07:48 +00007387 // With PIC32, the address is actually $g + Offset.
7388 if (PIC32)
7389 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7390 DAG.getNode(X86ISD::GlobalBaseReg,
7391 DebugLoc(), getPointerTy()),
7392 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007393
Eric Christopher30ef0e52010-06-03 04:07:48 +00007394 // Lowering the machine isd will make sure everything is in the right
7395 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007396 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007397 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007398 SDValue Args[] = { Chain, Offset };
7399 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007400
Eric Christopher30ef0e52010-06-03 04:07:48 +00007401 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7402 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7403 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007404
Eric Christopher30ef0e52010-06-03 04:07:48 +00007405 // And our return value (tls address) is in the standard call return value
7406 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007407 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007408 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7409 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007410 }
7411
7412 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007413 // Just use the implicit TLS architecture
7414 // Need to generate someting similar to:
7415 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7416 // ; from TEB
7417 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7418 // mov rcx, qword [rdx+rcx*8]
7419 // mov eax, .tls$:tlsvar
7420 // [rax+rcx] contains the address
7421 // Windows 64bit: gs:0x58
7422 // Windows 32bit: fs:__tls_array
7423
7424 // If GV is an alias then use the aliasee for determining
7425 // thread-localness.
7426 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7427 GV = GA->resolveAliasedGlobal(false);
7428 DebugLoc dl = GA->getDebugLoc();
7429 SDValue Chain = DAG.getEntryNode();
7430
7431 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7432 // %gs:0x58 (64-bit).
7433 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7434 ? Type::getInt8PtrTy(*DAG.getContext(),
7435 256)
7436 : Type::getInt32PtrTy(*DAG.getContext(),
7437 257));
7438
7439 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7440 Subtarget->is64Bit()
7441 ? DAG.getIntPtrConstant(0x58)
7442 : DAG.getExternalSymbol("_tls_array",
7443 getPointerTy()),
7444 MachinePointerInfo(Ptr),
7445 false, false, false, 0);
7446
7447 // Load the _tls_index variable
7448 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7449 if (Subtarget->is64Bit())
7450 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7451 IDX, MachinePointerInfo(), MVT::i32,
7452 false, false, 0);
7453 else
7454 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7455 false, false, false, 0);
7456
7457 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007458 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007459 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7460
7461 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7462 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7463 false, false, false, 0);
7464
7465 // Get the offset of start of .tls section
7466 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7467 GA->getValueType(0),
7468 GA->getOffset(), X86II::MO_SECREL);
7469 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7470
7471 // The address of the thread local variable is the add of the thread
7472 // pointer with the offset of the variable.
7473 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007474 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007475
David Blaikie4d6ccb52012-01-20 21:51:11 +00007476 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007477}
7478
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479
Chad Rosierb90d2a92012-01-03 23:19:12 +00007480/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7481/// and take a 2 x i32 value to shift plus a shift amount.
7482SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007483 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007484 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007485 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007486 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007487 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007488 SDValue ShOpLo = Op.getOperand(0);
7489 SDValue ShOpHi = Op.getOperand(1);
7490 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007491 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007493 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007494
Dan Gohman475871a2008-07-27 21:46:04 +00007495 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007496 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007497 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7498 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007499 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007500 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7501 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007502 }
Evan Chenge3413162006-01-09 18:33:28 +00007503
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7505 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007506 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007508
Dan Gohman475871a2008-07-27 21:46:04 +00007509 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007511 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7512 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007513
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007514 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007515 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7516 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007517 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007518 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7519 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007520 }
7521
Dan Gohman475871a2008-07-27 21:46:04 +00007522 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007523 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007524}
Evan Chenga3195e82006-01-12 22:54:21 +00007525
Dan Gohmand858e902010-04-17 15:26:15 +00007526SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7527 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007528 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007529
Dale Johannesen0488fb62010-09-30 23:57:10 +00007530 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007531 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007532
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007534 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007535
Eli Friedman36df4992009-05-27 00:47:34 +00007536 // These are really Legal; return the operand so the caller accepts it as
7537 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007539 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007541 Subtarget->is64Bit()) {
7542 return Op;
7543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007544
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007545 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007546 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007548 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007549 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007550 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007551 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007552 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007553 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007554 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7555}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556
Owen Andersone50ed302009-08-10 22:56:29 +00007557SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007558 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007559 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007560 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007561 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007562 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007563 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007564 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007565 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007566 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007568
Chris Lattner492a43e2010-09-22 01:28:21 +00007569 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007570
Stuart Hastings84be9582011-06-02 15:57:11 +00007571 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7572 MachineMemOperand *MMO;
7573 if (FI) {
7574 int SSFI = FI->getIndex();
7575 MMO =
7576 DAG.getMachineFunction()
7577 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7578 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7579 } else {
7580 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7581 StackSlot = StackSlot.getOperand(1);
7582 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007583 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007584 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7585 X86ISD::FILD, DL,
7586 Tys, Ops, array_lengthof(Ops),
7587 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007589 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007591 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007592
7593 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7594 // shouldn't be necessary except that RFP cannot be live across
7595 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007596 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007597 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7598 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007599 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007601 SDValue Ops[] = {
7602 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7603 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007604 MachineMemOperand *MMO =
7605 DAG.getMachineFunction()
7606 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007607 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007608
Chris Lattner492a43e2010-09-22 01:28:21 +00007609 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7610 Ops, array_lengthof(Ops),
7611 Op.getValueType(), MMO);
7612 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007613 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007614 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007615 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007616
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 return Result;
7618}
7619
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007621SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7622 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007623 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007624 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007625 movq %rax, %xmm0
7626 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7627 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7628 #ifdef __SSE3__
7629 haddpd %xmm0, %xmm0
7630 #else
7631 pshufd $0x4e, %xmm0, %xmm1
7632 addpd %xmm1, %xmm0
7633 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007634 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007635
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007636 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007637 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007638
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007639 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007640 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7641 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007642 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007643
Chris Lattner97484792012-01-25 09:56:22 +00007644 SmallVector<Constant*,2> CV1;
7645 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007646 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007647 CV1.push_back(
7648 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7649 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007650 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007651
Bill Wendling397ae212012-01-05 02:13:20 +00007652 // Load the 64-bit value into an XMM register.
7653 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7654 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007656 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007657 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007658 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7659 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7660 CLod0);
7661
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007663 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007664 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007665 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007667 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
Craig Topperd0a31172012-01-10 06:37:29 +00007669 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007670 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7671 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7672 } else {
7673 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7674 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7675 S2F, 0x4E, DAG);
7676 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7677 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7678 Sub);
7679 }
7680
7681 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007682 DAG.getIntPtrConstant(0));
7683}
7684
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007686SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7687 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007688 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007689 // FP constant to bias correct the final result.
7690 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692
7693 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007695 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007696
Eli Friedmanf3704762011-08-29 21:15:46 +00007697 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007698 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007699
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007701 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702 DAG.getIntPtrConstant(0));
7703
7704 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007706 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007707 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007709 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007710 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 MVT::v2f64, Bias)));
7712 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007713 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007714 DAG.getIntPtrConstant(0));
7715
7716 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007718
7719 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007720 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007721
Craig Topper69947b92012-04-23 06:57:04 +00007722 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007723 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007724 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007725 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007726 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007727
7728 // Handle final rounding.
7729 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007730}
7731
Dan Gohmand858e902010-04-17 15:26:15 +00007732SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7733 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007734 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007735 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007736
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007738 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7739 // the optimization here.
7740 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007741 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007742
Owen Andersone50ed302009-08-10 22:56:29 +00007743 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007744 EVT DstVT = Op.getValueType();
7745 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007746 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007747 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007748 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007749 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007750 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007751
7752 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007754 if (SrcVT == MVT::i32) {
7755 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7756 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7757 getPointerTy(), StackSlot, WordOff);
7758 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007759 StackSlot, MachinePointerInfo(),
7760 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007762 OffsetSlot, MachinePointerInfo(),
7763 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007764 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7765 return Fild;
7766 }
7767
7768 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7769 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007770 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007771 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007772 // For i64 source, we need to add the appropriate power of 2 if the input
7773 // was negative. This is the same as the optimization in
7774 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7775 // we must be careful to do the computation in x87 extended precision, not
7776 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007777 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7778 MachineMemOperand *MMO =
7779 DAG.getMachineFunction()
7780 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7781 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007782
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007783 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7784 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007785 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7786 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007787
7788 APInt FF(32, 0x5F800000ULL);
7789
7790 // Check whether the sign bit is set.
7791 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7792 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7793 ISD::SETLT);
7794
7795 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7796 SDValue FudgePtr = DAG.getConstantPool(
7797 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7798 getPointerTy());
7799
7800 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7801 SDValue Zero = DAG.getIntPtrConstant(0);
7802 SDValue Four = DAG.getIntPtrConstant(4);
7803 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7804 Zero, Four);
7805 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7806
7807 // Load the value out, extending it from f32 to f80.
7808 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007809 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007810 FudgePtr, MachinePointerInfo::getConstantPool(),
7811 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007812 // Extend everything to 80 bits to force it to be done on x87.
7813 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7814 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007815}
7816
Dan Gohman475871a2008-07-27 21:46:04 +00007817std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007818FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007819 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007820
Owen Andersone50ed302009-08-10 22:56:29 +00007821 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007822
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007823 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7825 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007826 }
7827
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7829 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007830 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007831
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007832 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007834 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007835 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007836 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007838 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007839 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007840
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007841 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7842 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007843 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007844 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007845 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007846 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007847
Evan Cheng0db9fe62006-04-25 20:13:52 +00007848 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007849 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7850 Opc = X86ISD::WIN_FTOL;
7851 else
7852 switch (DstTy.getSimpleVT().SimpleTy) {
7853 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7854 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7855 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7856 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7857 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007858
Dan Gohman475871a2008-07-27 21:46:04 +00007859 SDValue Chain = DAG.getEntryNode();
7860 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007861 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007862 // FIXME This causes a redundant load/store if the SSE-class value is already
7863 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007864 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007865 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007866 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007867 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007868 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007870 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007871 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007872 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007873
Chris Lattner492a43e2010-09-22 01:28:21 +00007874 MachineMemOperand *MMO =
7875 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7876 MachineMemOperand::MOLoad, MemSize, MemSize);
7877 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7878 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007880 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007881 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7882 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007883
Chris Lattner07290932010-09-22 01:05:16 +00007884 MachineMemOperand *MMO =
7885 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7886 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007887
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007888 if (Opc != X86ISD::WIN_FTOL) {
7889 // Build the FP_TO_INT*_IN_MEM
7890 SDValue Ops[] = { Chain, Value, StackSlot };
7891 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7892 Ops, 3, DstTy, MMO);
7893 return std::make_pair(FIST, StackSlot);
7894 } else {
7895 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7896 DAG.getVTList(MVT::Other, MVT::Glue),
7897 Chain, Value);
7898 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7899 MVT::i32, ftol.getValue(1));
7900 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7901 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007902 SDValue Ops[] = { eax, edx };
7903 SDValue pair = IsReplace
7904 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7905 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007906 return std::make_pair(pair, SDValue());
7907 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007908}
7909
Dan Gohmand858e902010-04-17 15:26:15 +00007910SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7911 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007912 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007913 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007914
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007915 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7916 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007917 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007918 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7919 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007921 if (StackSlot.getNode())
7922 // Load the result.
7923 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7924 FIST, StackSlot, MachinePointerInfo(),
7925 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007926
7927 // The node is the result.
7928 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007929}
7930
Dan Gohmand858e902010-04-17 15:26:15 +00007931SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7932 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007933 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7934 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007935 SDValue FIST = Vals.first, StackSlot = Vals.second;
7936 assert(FIST.getNode() && "Unexpected failure");
7937
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007938 if (StackSlot.getNode())
7939 // Load the result.
7940 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7941 FIST, StackSlot, MachinePointerInfo(),
7942 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007943
7944 // The node is the result.
7945 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007946}
7947
Dan Gohmand858e902010-04-17 15:26:15 +00007948SDValue X86TargetLowering::LowerFABS(SDValue Op,
7949 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007950 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007951 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007952 EVT VT = Op.getValueType();
7953 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007954 if (VT.isVector())
7955 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007956 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007958 C = ConstantVector::getSplat(2,
7959 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007960 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007961 C = ConstantVector::getSplat(4,
7962 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007963 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007964 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007965 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007966 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007967 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007968 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007969}
7970
Dan Gohmand858e902010-04-17 15:26:15 +00007971SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007972 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007973 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007974 EVT VT = Op.getValueType();
7975 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007976 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7977 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007978 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007979 NumElts = VT.getVectorNumElements();
7980 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007981 Constant *C;
7982 if (EltVT == MVT::f64)
7983 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7984 else
7985 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7986 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007987 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007988 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007989 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007990 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007991 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007992 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007993 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007994 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007995 DAG.getNode(ISD::BITCAST, dl, XORVT,
7996 Op.getOperand(0)),
7997 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007998 }
Craig Topper69947b92012-04-23 06:57:04 +00007999
8000 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008001}
8002
Dan Gohmand858e902010-04-17 15:26:15 +00008003SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008004 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008005 SDValue Op0 = Op.getOperand(0);
8006 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008007 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008008 EVT VT = Op.getValueType();
8009 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008010
8011 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008012 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008013 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008014 SrcVT = VT;
8015 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008016 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008017 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008018 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008019 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008020 }
8021
8022 // At this point the operands and the result should have the same
8023 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008024
Evan Cheng68c47cb2007-01-05 07:55:56 +00008025 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008026 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008027 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008028 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8029 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008030 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008031 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8032 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008035 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008036 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008037 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008038 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008039 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008040 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008041 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008042
8043 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008044 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008045 // Op0 is MVT::f32, Op1 is MVT::f64.
8046 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8047 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8048 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008049 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008050 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008051 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008052 }
8053
Evan Cheng73d6cf12007-01-05 21:37:56 +00008054 // Clear first operand sign bit.
8055 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008056 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008057 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8058 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008059 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008060 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8061 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8062 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8063 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008064 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008065 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008066 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008067 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008068 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008069 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008070 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008071
8072 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008073 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008074}
8075
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008076SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8077 SDValue N0 = Op.getOperand(0);
8078 DebugLoc dl = Op.getDebugLoc();
8079 EVT VT = Op.getValueType();
8080
8081 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8082 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8083 DAG.getConstant(1, VT));
8084 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8085}
8086
Dan Gohman076aee32009-03-04 19:44:21 +00008087/// Emit nodes that will be selected as "test Op0,Op0", or something
8088/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008089SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008090 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008091 DebugLoc dl = Op.getDebugLoc();
8092
Dan Gohman31125812009-03-07 01:58:32 +00008093 // CF and OF aren't always set the way we want. Determine which
8094 // of these we need.
8095 bool NeedCF = false;
8096 bool NeedOF = false;
8097 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008098 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008099 case X86::COND_A: case X86::COND_AE:
8100 case X86::COND_B: case X86::COND_BE:
8101 NeedCF = true;
8102 break;
8103 case X86::COND_G: case X86::COND_GE:
8104 case X86::COND_L: case X86::COND_LE:
8105 case X86::COND_O: case X86::COND_NO:
8106 NeedOF = true;
8107 break;
Dan Gohman31125812009-03-07 01:58:32 +00008108 }
8109
Dan Gohman076aee32009-03-04 19:44:21 +00008110 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008111 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8112 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008113 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8114 // Emit a CMP with 0, which is the TEST pattern.
8115 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8116 DAG.getConstant(0, Op.getValueType()));
8117
8118 unsigned Opcode = 0;
8119 unsigned NumOperands = 0;
8120 switch (Op.getNode()->getOpcode()) {
8121 case ISD::ADD:
8122 // Due to an isel shortcoming, be conservative if this add is likely to be
8123 // selected as part of a load-modify-store instruction. When the root node
8124 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8125 // uses of other nodes in the match, such as the ADD in this case. This
8126 // leads to the ADD being left around and reselected, with the result being
8127 // two adds in the output. Alas, even if none our users are stores, that
8128 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8129 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8130 // climbing the DAG back to the root, and it doesn't seem to be worth the
8131 // effort.
8132 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008133 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8134 if (UI->getOpcode() != ISD::CopyToReg &&
8135 UI->getOpcode() != ISD::SETCC &&
8136 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008137 goto default_case;
8138
8139 if (ConstantSDNode *C =
8140 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8141 // An add of one will be selected as an INC.
8142 if (C->getAPIntValue() == 1) {
8143 Opcode = X86ISD::INC;
8144 NumOperands = 1;
8145 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008146 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008147
8148 // An add of negative one (subtract of one) will be selected as a DEC.
8149 if (C->getAPIntValue().isAllOnesValue()) {
8150 Opcode = X86ISD::DEC;
8151 NumOperands = 1;
8152 break;
8153 }
Dan Gohman076aee32009-03-04 19:44:21 +00008154 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008155
8156 // Otherwise use a regular EFLAGS-setting add.
8157 Opcode = X86ISD::ADD;
8158 NumOperands = 2;
8159 break;
8160 case ISD::AND: {
8161 // If the primary and result isn't used, don't bother using X86ISD::AND,
8162 // because a TEST instruction will be better.
8163 bool NonFlagUse = false;
8164 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8165 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8166 SDNode *User = *UI;
8167 unsigned UOpNo = UI.getOperandNo();
8168 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8169 // Look pass truncate.
8170 UOpNo = User->use_begin().getOperandNo();
8171 User = *User->use_begin();
8172 }
8173
8174 if (User->getOpcode() != ISD::BRCOND &&
8175 User->getOpcode() != ISD::SETCC &&
8176 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8177 NonFlagUse = true;
8178 break;
8179 }
Dan Gohman076aee32009-03-04 19:44:21 +00008180 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008181
8182 if (!NonFlagUse)
8183 break;
8184 }
8185 // FALL THROUGH
8186 case ISD::SUB:
8187 case ISD::OR:
8188 case ISD::XOR:
8189 // Due to the ISEL shortcoming noted above, be conservative if this op is
8190 // likely to be selected as part of a load-modify-store instruction.
8191 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8192 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8193 if (UI->getOpcode() == ISD::STORE)
8194 goto default_case;
8195
8196 // Otherwise use a regular EFLAGS-setting instruction.
8197 switch (Op.getNode()->getOpcode()) {
8198 default: llvm_unreachable("unexpected operator!");
8199 case ISD::SUB: Opcode = X86ISD::SUB; break;
8200 case ISD::OR: Opcode = X86ISD::OR; break;
8201 case ISD::XOR: Opcode = X86ISD::XOR; break;
8202 case ISD::AND: Opcode = X86ISD::AND; break;
8203 }
8204
8205 NumOperands = 2;
8206 break;
8207 case X86ISD::ADD:
8208 case X86ISD::SUB:
8209 case X86ISD::INC:
8210 case X86ISD::DEC:
8211 case X86ISD::OR:
8212 case X86ISD::XOR:
8213 case X86ISD::AND:
8214 return SDValue(Op.getNode(), 1);
8215 default:
8216 default_case:
8217 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008218 }
8219
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008220 if (Opcode == 0)
8221 // Emit a CMP with 0, which is the TEST pattern.
8222 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8223 DAG.getConstant(0, Op.getValueType()));
8224
8225 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8226 SmallVector<SDValue, 4> Ops;
8227 for (unsigned i = 0; i != NumOperands; ++i)
8228 Ops.push_back(Op.getOperand(i));
8229
8230 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8231 DAG.ReplaceAllUsesWith(Op, New);
8232 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008233}
8234
8235/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8236/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008237SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008238 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008239 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8240 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008241 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008242
8243 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008244 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008245}
8246
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008247/// Convert a comparison if required by the subtarget.
8248SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8249 SelectionDAG &DAG) const {
8250 // If the subtarget does not support the FUCOMI instruction, floating-point
8251 // comparisons have to be converted.
8252 if (Subtarget->hasCMov() ||
8253 Cmp.getOpcode() != X86ISD::CMP ||
8254 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8255 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8256 return Cmp;
8257
8258 // The instruction selector will select an FUCOM instruction instead of
8259 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8260 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8261 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8262 DebugLoc dl = Cmp.getDebugLoc();
8263 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8264 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8265 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8266 DAG.getConstant(8, MVT::i8));
8267 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8268 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8269}
8270
Evan Chengd40d03e2010-01-06 19:38:29 +00008271/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8272/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008273SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8274 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008275 SDValue Op0 = And.getOperand(0);
8276 SDValue Op1 = And.getOperand(1);
8277 if (Op0.getOpcode() == ISD::TRUNCATE)
8278 Op0 = Op0.getOperand(0);
8279 if (Op1.getOpcode() == ISD::TRUNCATE)
8280 Op1 = Op1.getOperand(0);
8281
Evan Chengd40d03e2010-01-06 19:38:29 +00008282 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008283 if (Op1.getOpcode() == ISD::SHL)
8284 std::swap(Op0, Op1);
8285 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008286 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8287 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008288 // If we looked past a truncate, check that it's only truncating away
8289 // known zeros.
8290 unsigned BitWidth = Op0.getValueSizeInBits();
8291 unsigned AndBitWidth = And.getValueSizeInBits();
8292 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008293 APInt Zeros, Ones;
8294 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008295 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8296 return SDValue();
8297 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008298 LHS = Op1;
8299 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008300 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008301 } else if (Op1.getOpcode() == ISD::Constant) {
8302 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008303 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008304 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008305
8306 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008307 LHS = AndLHS.getOperand(0);
8308 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008309 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008310
8311 // Use BT if the immediate can't be encoded in a TEST instruction.
8312 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8313 LHS = AndLHS;
8314 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8315 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008316 }
Evan Cheng0488db92007-09-25 01:57:46 +00008317
Evan Chengd40d03e2010-01-06 19:38:29 +00008318 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008319 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008320 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008321 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008322 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008323 // Also promote i16 to i32 for performance / code size reason.
8324 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008325 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008326 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008327
Evan Chengd40d03e2010-01-06 19:38:29 +00008328 // If the operand types disagree, extend the shift amount to match. Since
8329 // BT ignores high bits (like shifts) we can use anyextend.
8330 if (LHS.getValueType() != RHS.getValueType())
8331 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008332
Evan Chengd40d03e2010-01-06 19:38:29 +00008333 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8334 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8335 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8336 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008337 }
8338
Evan Cheng54de3ea2010-01-05 06:52:31 +00008339 return SDValue();
8340}
8341
Dan Gohmand858e902010-04-17 15:26:15 +00008342SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008343
8344 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8345
Evan Cheng54de3ea2010-01-05 06:52:31 +00008346 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8347 SDValue Op0 = Op.getOperand(0);
8348 SDValue Op1 = Op.getOperand(1);
8349 DebugLoc dl = Op.getDebugLoc();
8350 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8351
8352 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008353 // Lower (X & (1 << N)) == 0 to BT(X, N).
8354 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8355 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008356 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008357 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008358 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008359 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8360 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8361 if (NewSetCC.getNode())
8362 return NewSetCC;
8363 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008364
Chris Lattner481eebc2010-12-19 21:23:48 +00008365 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8366 // these.
8367 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008368 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008369 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8370 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008371
Chris Lattner481eebc2010-12-19 21:23:48 +00008372 // If the input is a setcc, then reuse the input setcc or use a new one with
8373 // the inverted condition.
8374 if (Op0.getOpcode() == X86ISD::SETCC) {
8375 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8376 bool Invert = (CC == ISD::SETNE) ^
8377 cast<ConstantSDNode>(Op1)->isNullValue();
8378 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008379
Evan Cheng2c755ba2010-02-27 07:36:59 +00008380 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008381 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8382 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8383 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008384 }
8385
Evan Chenge5b51ac2010-04-17 06:13:15 +00008386 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008387 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008388 if (X86CC == X86::COND_INVALID)
8389 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008390
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008391 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008392 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008393 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008394 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008395}
8396
Craig Topper89af15e2011-09-18 08:03:58 +00008397// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008398// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008399static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008400 EVT VT = Op.getValueType();
8401
Duncan Sands28b77e92011-09-06 19:07:46 +00008402 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008403 "Unsupported value type for operation");
8404
Craig Topper66ddd152012-04-27 22:54:43 +00008405 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008406 DebugLoc dl = Op.getDebugLoc();
8407 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008408
8409 // Extract the LHS vectors
8410 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008411 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8412 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008413
8414 // Extract the RHS vectors
8415 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008416 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8417 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008418
8419 // Issue the operation on the smaller types and concatenate the result back
8420 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8421 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8422 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8423 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8424 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8425}
8426
8427
Dan Gohmand858e902010-04-17 15:26:15 +00008428SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008429 SDValue Cond;
8430 SDValue Op0 = Op.getOperand(0);
8431 SDValue Op1 = Op.getOperand(1);
8432 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008433 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008434 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8435 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008436 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008437
8438 if (isFP) {
8439 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008440 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008441 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008442
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 bool Swap = false;
8444
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008445 // SSE Condition code mapping:
8446 // 0 - EQ
8447 // 1 - LT
8448 // 2 - LE
8449 // 3 - UNORD
8450 // 4 - NEQ
8451 // 5 - NLT
8452 // 6 - NLE
8453 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008454 switch (SetCCOpcode) {
8455 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008456 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008458 case ISD::SETOGT:
8459 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008460 case ISD::SETLT:
8461 case ISD::SETOLT: SSECC = 1; break;
8462 case ISD::SETOGE:
8463 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008464 case ISD::SETLE:
8465 case ISD::SETOLE: SSECC = 2; break;
8466 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008467 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 case ISD::SETNE: SSECC = 4; break;
8469 case ISD::SETULE: Swap = true;
8470 case ISD::SETUGE: SSECC = 5; break;
8471 case ISD::SETULT: Swap = true;
8472 case ISD::SETUGT: SSECC = 6; break;
8473 case ISD::SETO: SSECC = 7; break;
8474 }
8475 if (Swap)
8476 std::swap(Op0, Op1);
8477
Nate Begemanfb8ead02008-07-25 19:05:58 +00008478 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008479 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008480 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008481 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008482 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8483 DAG.getConstant(3, MVT::i8));
8484 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8485 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008486 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008487 }
8488 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008489 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008490 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8491 DAG.getConstant(7, MVT::i8));
8492 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8493 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008494 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008495 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008496 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008497 }
8498 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008499 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8500 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008502
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008503 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008504 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008505 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008506
Nate Begeman30a0de92008-07-17 16:51:19 +00008507 // We are handling one of the integer comparisons here. Since SSE only has
8508 // GT and EQ comparisons for integer, swapping operands and multiple
8509 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008510 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008511 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008512
Nate Begeman30a0de92008-07-17 16:51:19 +00008513 switch (SetCCOpcode) {
8514 default: break;
8515 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008516 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008517 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008518 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008519 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008520 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008521 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008522 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008523 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008524 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008525 }
8526 if (Swap)
8527 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008528
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008529 // Check that the operation in question is available (most are plain SSE2,
8530 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008531 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008532 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008533 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008534 return SDValue();
8535
Nate Begeman30a0de92008-07-17 16:51:19 +00008536 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8537 // bits of the inputs before performing those operations.
8538 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008539 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008540 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8541 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008542 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008543 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8544 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008545 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8546 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008547 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
Dale Johannesenace16102009-02-03 19:33:06 +00008549 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008550
8551 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008552 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008553 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008554
Nate Begeman30a0de92008-07-17 16:51:19 +00008555 return Result;
8556}
Evan Cheng0488db92007-09-25 01:57:46 +00008557
Evan Cheng370e5342008-12-03 08:38:43 +00008558// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008559static bool isX86LogicalCmp(SDValue Op) {
8560 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008561 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8562 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008563 return true;
8564 if (Op.getResNo() == 1 &&
8565 (Opc == X86ISD::ADD ||
8566 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008567 Opc == X86ISD::ADC ||
8568 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008569 Opc == X86ISD::SMUL ||
8570 Opc == X86ISD::UMUL ||
8571 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008572 Opc == X86ISD::DEC ||
8573 Opc == X86ISD::OR ||
8574 Opc == X86ISD::XOR ||
8575 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008576 return true;
8577
Chris Lattner9637d5b2010-12-05 07:49:54 +00008578 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8579 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008580
Dan Gohman076aee32009-03-04 19:44:21 +00008581 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008582}
8583
Chris Lattnera2b56002010-12-05 01:23:24 +00008584static bool isZero(SDValue V) {
8585 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8586 return C && C->isNullValue();
8587}
8588
Chris Lattner96908b12010-12-05 02:00:51 +00008589static bool isAllOnes(SDValue V) {
8590 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8591 return C && C->isAllOnesValue();
8592}
8593
Dan Gohmand858e902010-04-17 15:26:15 +00008594SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008595 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008596 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008597 SDValue Op1 = Op.getOperand(1);
8598 SDValue Op2 = Op.getOperand(2);
8599 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008600 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008601
Dan Gohman1a492952009-10-20 16:22:37 +00008602 if (Cond.getOpcode() == ISD::SETCC) {
8603 SDValue NewCond = LowerSETCC(Cond, DAG);
8604 if (NewCond.getNode())
8605 Cond = NewCond;
8606 }
Evan Cheng734503b2006-09-11 02:19:56 +00008607
Manman Ren769ea2f2012-05-01 17:16:15 +00008608 // Handle the following cases related to max and min:
8609 // (a > b) ? (a-b) : 0
8610 // (a >= b) ? (a-b) : 0
8611 // (b < a) ? (a-b) : 0
8612 // (b <= a) ? (a-b) : 0
8613 // Comparison is removed to use EFLAGS from SUB.
8614 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8615 if (Cond.getOpcode() == X86ISD::SETCC &&
8616 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8617 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8618 C->getAPIntValue() == 0) {
8619 SDValue Cmp = Cond.getOperand(1);
8620 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8621 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8622 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8623 (CC == X86::COND_G || CC == X86::COND_GE ||
8624 CC == X86::COND_A || CC == X86::COND_AE)) ||
8625 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8626 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8627 (CC == X86::COND_L || CC == X86::COND_LE ||
8628 CC == X86::COND_B || CC == X86::COND_BE))) {
8629
8630 if (Op1.getOpcode() == ISD::SUB) {
8631 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8632 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8633 Op1.getOperand(0), Op1.getOperand(1));
8634 DAG.ReplaceAllUsesWith(Op1, New);
8635 Op1 = New;
8636 }
8637
8638 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8639 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8640 CC == X86::COND_L ||
8641 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8642 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8643 SDValue(Op1.getNode(), 1) };
8644 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8645 }
8646 }
8647
Chris Lattnera2b56002010-12-05 01:23:24 +00008648 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008649 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008650 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008651 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008652 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008653 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8654 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008655 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008656
Chris Lattnera2b56002010-12-05 01:23:24 +00008657 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008658
8659 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008660 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8661 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008662
8663 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008664 // Apply further optimizations for special cases
8665 // (select (x != 0), -1, 0) -> neg & sbb
8666 // (select (x == 0), 0, -1) -> neg & sbb
8667 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8668 if (YC->isNullValue() &&
8669 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8670 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8671 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8672 DAG.getConstant(0, CmpOp0.getValueType()),
8673 CmpOp0);
8674 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8675 DAG.getConstant(X86::COND_B, MVT::i8),
8676 SDValue(Neg.getNode(), 1));
8677 return Res;
8678 }
8679
Chris Lattnera2b56002010-12-05 01:23:24 +00008680 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8681 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008682 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008683
Chris Lattner96908b12010-12-05 02:00:51 +00008684 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008685 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8686 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008687
Chris Lattner96908b12010-12-05 02:00:51 +00008688 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8689 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008690
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008691 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008692 if (N2C == 0 || !N2C->isNullValue())
8693 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8694 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008695 }
8696 }
8697
Chris Lattnera2b56002010-12-05 01:23:24 +00008698 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008699 if (Cond.getOpcode() == ISD::AND &&
8700 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8701 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008702 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008703 Cond = Cond.getOperand(0);
8704 }
8705
Evan Cheng3f41d662007-10-08 22:16:29 +00008706 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8707 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008708 unsigned CondOpcode = Cond.getOpcode();
8709 if (CondOpcode == X86ISD::SETCC ||
8710 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008711 CC = Cond.getOperand(0);
8712
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008714 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008715 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008716
Evan Cheng3f41d662007-10-08 22:16:29 +00008717 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008718 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008719 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008720 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008721
Chris Lattnerd1980a52009-03-12 06:52:53 +00008722 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8723 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008724 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008725 addTest = false;
8726 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008727 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8728 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8729 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8730 Cond.getOperand(0).getValueType() != MVT::i8)) {
8731 SDValue LHS = Cond.getOperand(0);
8732 SDValue RHS = Cond.getOperand(1);
8733 unsigned X86Opcode;
8734 unsigned X86Cond;
8735 SDVTList VTs;
8736 switch (CondOpcode) {
8737 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8738 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8739 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8740 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8741 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8742 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8743 default: llvm_unreachable("unexpected overflowing operator");
8744 }
8745 if (CondOpcode == ISD::UMULO)
8746 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8747 MVT::i32);
8748 else
8749 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8750
8751 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8752
8753 if (CondOpcode == ISD::UMULO)
8754 Cond = X86Op.getValue(2);
8755 else
8756 Cond = X86Op.getValue(1);
8757
8758 CC = DAG.getConstant(X86Cond, MVT::i8);
8759 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008760 }
8761
8762 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008763 // Look pass the truncate.
8764 if (Cond.getOpcode() == ISD::TRUNCATE)
8765 Cond = Cond.getOperand(0);
8766
8767 // We know the result of AND is compared against zero. Try to match
8768 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008769 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008770 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008771 if (NewSetCC.getNode()) {
8772 CC = NewSetCC.getOperand(0);
8773 Cond = NewSetCC.getOperand(1);
8774 addTest = false;
8775 }
8776 }
8777 }
8778
8779 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008780 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008781 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008782 }
8783
Benjamin Kramere915ff32010-12-22 23:09:28 +00008784 // a < b ? -1 : 0 -> RES = ~setcc_carry
8785 // a < b ? 0 : -1 -> RES = setcc_carry
8786 // a >= b ? -1 : 0 -> RES = setcc_carry
8787 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8788 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008789 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008790 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8791
8792 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8793 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8794 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8795 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8796 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8797 return DAG.getNOT(DL, Res, Res.getValueType());
8798 return Res;
8799 }
8800 }
8801
Evan Cheng0488db92007-09-25 01:57:46 +00008802 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8803 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008804 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008805 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008806 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008807}
8808
Evan Cheng370e5342008-12-03 08:38:43 +00008809// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8810// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8811// from the AND / OR.
8812static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8813 Opc = Op.getOpcode();
8814 if (Opc != ISD::OR && Opc != ISD::AND)
8815 return false;
8816 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8817 Op.getOperand(0).hasOneUse() &&
8818 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8819 Op.getOperand(1).hasOneUse());
8820}
8821
Evan Cheng961d6d42009-02-02 08:19:07 +00008822// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8823// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008824static bool isXor1OfSetCC(SDValue Op) {
8825 if (Op.getOpcode() != ISD::XOR)
8826 return false;
8827 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8828 if (N1C && N1C->getAPIntValue() == 1) {
8829 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8830 Op.getOperand(0).hasOneUse();
8831 }
8832 return false;
8833}
8834
Dan Gohmand858e902010-04-17 15:26:15 +00008835SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008836 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008837 SDValue Chain = Op.getOperand(0);
8838 SDValue Cond = Op.getOperand(1);
8839 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008840 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008841 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008842 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008843
Dan Gohman1a492952009-10-20 16:22:37 +00008844 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008845 // Check for setcc([su]{add,sub,mul}o == 0).
8846 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8847 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8848 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8849 Cond.getOperand(0).getResNo() == 1 &&
8850 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8851 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8852 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8853 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8854 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8855 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8856 Inverted = true;
8857 Cond = Cond.getOperand(0);
8858 } else {
8859 SDValue NewCond = LowerSETCC(Cond, DAG);
8860 if (NewCond.getNode())
8861 Cond = NewCond;
8862 }
Dan Gohman1a492952009-10-20 16:22:37 +00008863 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008864#if 0
8865 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008866 else if (Cond.getOpcode() == X86ISD::ADD ||
8867 Cond.getOpcode() == X86ISD::SUB ||
8868 Cond.getOpcode() == X86ISD::SMUL ||
8869 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008870 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008871#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008872
Evan Chengad9c0a32009-12-15 00:53:42 +00008873 // Look pass (and (setcc_carry (cmp ...)), 1).
8874 if (Cond.getOpcode() == ISD::AND &&
8875 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8876 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008877 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008878 Cond = Cond.getOperand(0);
8879 }
8880
Evan Cheng3f41d662007-10-08 22:16:29 +00008881 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8882 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008883 unsigned CondOpcode = Cond.getOpcode();
8884 if (CondOpcode == X86ISD::SETCC ||
8885 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008886 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008887
Dan Gohman475871a2008-07-27 21:46:04 +00008888 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008889 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008890 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008891 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008892 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008893 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008894 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008895 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008896 default: break;
8897 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008898 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008899 // These can only come from an arithmetic instruction with overflow,
8900 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008901 Cond = Cond.getNode()->getOperand(1);
8902 addTest = false;
8903 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008904 }
Evan Cheng0488db92007-09-25 01:57:46 +00008905 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008906 }
8907 CondOpcode = Cond.getOpcode();
8908 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8909 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8910 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8911 Cond.getOperand(0).getValueType() != MVT::i8)) {
8912 SDValue LHS = Cond.getOperand(0);
8913 SDValue RHS = Cond.getOperand(1);
8914 unsigned X86Opcode;
8915 unsigned X86Cond;
8916 SDVTList VTs;
8917 switch (CondOpcode) {
8918 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8919 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8920 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8921 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8922 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8923 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8924 default: llvm_unreachable("unexpected overflowing operator");
8925 }
8926 if (Inverted)
8927 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8928 if (CondOpcode == ISD::UMULO)
8929 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8930 MVT::i32);
8931 else
8932 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8933
8934 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8935
8936 if (CondOpcode == ISD::UMULO)
8937 Cond = X86Op.getValue(2);
8938 else
8939 Cond = X86Op.getValue(1);
8940
8941 CC = DAG.getConstant(X86Cond, MVT::i8);
8942 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008943 } else {
8944 unsigned CondOpc;
8945 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8946 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008947 if (CondOpc == ISD::OR) {
8948 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8949 // two branches instead of an explicit OR instruction with a
8950 // separate test.
8951 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008952 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008953 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008954 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008955 Chain, Dest, CC, Cmp);
8956 CC = Cond.getOperand(1).getOperand(0);
8957 Cond = Cmp;
8958 addTest = false;
8959 }
8960 } else { // ISD::AND
8961 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8962 // two branches instead of an explicit AND instruction with a
8963 // separate test. However, we only do this if this block doesn't
8964 // have a fall-through edge, because this requires an explicit
8965 // jmp when the condition is false.
8966 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008967 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008968 Op.getNode()->hasOneUse()) {
8969 X86::CondCode CCode =
8970 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8971 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008973 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008974 // Look for an unconditional branch following this conditional branch.
8975 // We need this because we need to reverse the successors in order
8976 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008977 if (User->getOpcode() == ISD::BR) {
8978 SDValue FalseBB = User->getOperand(1);
8979 SDNode *NewBR =
8980 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008981 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008982 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008983 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008984
Dale Johannesene4d209d2009-02-03 20:21:25 +00008985 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008986 Chain, Dest, CC, Cmp);
8987 X86::CondCode CCode =
8988 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8989 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008991 Cond = Cmp;
8992 addTest = false;
8993 }
8994 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008995 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008996 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8997 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8998 // It should be transformed during dag combiner except when the condition
8999 // is set by a arithmetics with overflow node.
9000 X86::CondCode CCode =
9001 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9002 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009003 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009004 Cond = Cond.getOperand(0).getOperand(1);
9005 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009006 } else if (Cond.getOpcode() == ISD::SETCC &&
9007 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9008 // For FCMP_OEQ, we can emit
9009 // two branches instead of an explicit AND instruction with a
9010 // separate test. However, we only do this if this block doesn't
9011 // have a fall-through edge, because this requires an explicit
9012 // jmp when the condition is false.
9013 if (Op.getNode()->hasOneUse()) {
9014 SDNode *User = *Op.getNode()->use_begin();
9015 // Look for an unconditional branch following this conditional branch.
9016 // We need this because we need to reverse the successors in order
9017 // to implement FCMP_OEQ.
9018 if (User->getOpcode() == ISD::BR) {
9019 SDValue FalseBB = User->getOperand(1);
9020 SDNode *NewBR =
9021 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9022 assert(NewBR == User);
9023 (void)NewBR;
9024 Dest = FalseBB;
9025
9026 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9027 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009028 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009029 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9030 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9031 Chain, Dest, CC, Cmp);
9032 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9033 Cond = Cmp;
9034 addTest = false;
9035 }
9036 }
9037 } else if (Cond.getOpcode() == ISD::SETCC &&
9038 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9039 // For FCMP_UNE, we can emit
9040 // two branches instead of an explicit AND instruction with a
9041 // separate test. However, we only do this if this block doesn't
9042 // have a fall-through edge, because this requires an explicit
9043 // jmp when the condition is false.
9044 if (Op.getNode()->hasOneUse()) {
9045 SDNode *User = *Op.getNode()->use_begin();
9046 // Look for an unconditional branch following this conditional branch.
9047 // We need this because we need to reverse the successors in order
9048 // to implement FCMP_UNE.
9049 if (User->getOpcode() == ISD::BR) {
9050 SDValue FalseBB = User->getOperand(1);
9051 SDNode *NewBR =
9052 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9053 assert(NewBR == User);
9054 (void)NewBR;
9055
9056 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9057 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009058 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009059 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9060 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9061 Chain, Dest, CC, Cmp);
9062 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9063 Cond = Cmp;
9064 addTest = false;
9065 Dest = FalseBB;
9066 }
9067 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009068 }
Evan Cheng0488db92007-09-25 01:57:46 +00009069 }
9070
9071 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009072 // Look pass the truncate.
9073 if (Cond.getOpcode() == ISD::TRUNCATE)
9074 Cond = Cond.getOperand(0);
9075
9076 // We know the result of AND is compared against zero. Try to match
9077 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009078 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009079 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9080 if (NewSetCC.getNode()) {
9081 CC = NewSetCC.getOperand(0);
9082 Cond = NewSetCC.getOperand(1);
9083 addTest = false;
9084 }
9085 }
9086 }
9087
9088 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009089 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009090 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009091 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009092 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009094 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009095}
9096
Anton Korobeynikove060b532007-04-17 19:34:00 +00009097
9098// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9099// Calls to _alloca is needed to probe the stack when allocating more than 4k
9100// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9101// that the guard pages used by the OS virtual memory manager are allocated in
9102// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009103SDValue
9104X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009105 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009106 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009107 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009108 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009109 "are being used");
9110 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009111 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009112
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009113 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009114 SDValue Chain = Op.getOperand(0);
9115 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009116 // FIXME: Ensure alignment here
9117
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009118 bool Is64Bit = Subtarget->is64Bit();
9119 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009120
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009121 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009122 MachineFunction &MF = DAG.getMachineFunction();
9123 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009124
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009125 if (Is64Bit) {
9126 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009127 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009128 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009129
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009130 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009131 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009132 if (I->hasNestAttr())
9133 report_fatal_error("Cannot use segmented stacks with functions that "
9134 "have nested arguments.");
9135 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009136
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009137 const TargetRegisterClass *AddrRegClass =
9138 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9139 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9140 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9141 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9142 DAG.getRegister(Vreg, SPTy));
9143 SDValue Ops1[2] = { Value, Chain };
9144 return DAG.getMergeValues(Ops1, 2, dl);
9145 } else {
9146 SDValue Flag;
9147 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009148
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009149 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9150 Flag = Chain.getValue(1);
9151 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009152
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009153 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9154 Flag = Chain.getValue(1);
9155
9156 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9157
9158 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9159 return DAG.getMergeValues(Ops1, 2, dl);
9160 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009161}
9162
Dan Gohmand858e902010-04-17 15:26:15 +00009163SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009164 MachineFunction &MF = DAG.getMachineFunction();
9165 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9166
Dan Gohman69de1932008-02-06 22:27:42 +00009167 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009168 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009169
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009170 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009171 // vastart just stores the address of the VarArgsFrameIndex slot into the
9172 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009173 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9174 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009175 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9176 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009177 }
9178
9179 // __va_list_tag:
9180 // gp_offset (0 - 6 * 8)
9181 // fp_offset (48 - 48 + 8 * 16)
9182 // overflow_arg_area (point to parameters coming in memory).
9183 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009184 SmallVector<SDValue, 8> MemOps;
9185 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009186 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009187 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009188 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9189 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009190 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009191 MemOps.push_back(Store);
9192
9193 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009194 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009195 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009196 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009197 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9198 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009199 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009200 MemOps.push_back(Store);
9201
9202 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009203 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009204 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009205 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9206 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009207 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9208 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009209 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009210 MemOps.push_back(Store);
9211
9212 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009213 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009214 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009215 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9216 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009217 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9218 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009219 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009220 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009221 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009222}
9223
Dan Gohmand858e902010-04-17 15:26:15 +00009224SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009225 assert(Subtarget->is64Bit() &&
9226 "LowerVAARG only handles 64-bit va_arg!");
9227 assert((Subtarget->isTargetLinux() ||
9228 Subtarget->isTargetDarwin()) &&
9229 "Unhandled target in LowerVAARG");
9230 assert(Op.getNode()->getNumOperands() == 4);
9231 SDValue Chain = Op.getOperand(0);
9232 SDValue SrcPtr = Op.getOperand(1);
9233 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9234 unsigned Align = Op.getConstantOperandVal(3);
9235 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009236
Dan Gohman320afb82010-10-12 18:00:49 +00009237 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009238 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009239 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9240 uint8_t ArgMode;
9241
9242 // Decide which area this value should be read from.
9243 // TODO: Implement the AMD64 ABI in its entirety. This simple
9244 // selection mechanism works only for the basic types.
9245 if (ArgVT == MVT::f80) {
9246 llvm_unreachable("va_arg for f80 not yet implemented");
9247 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9248 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9249 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9250 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9251 } else {
9252 llvm_unreachable("Unhandled argument type in LowerVAARG");
9253 }
9254
9255 if (ArgMode == 2) {
9256 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009257 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009258 !(DAG.getMachineFunction()
9259 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009260 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009261 }
9262
9263 // Insert VAARG_64 node into the DAG
9264 // VAARG_64 returns two values: Variable Argument Address, Chain
9265 SmallVector<SDValue, 11> InstOps;
9266 InstOps.push_back(Chain);
9267 InstOps.push_back(SrcPtr);
9268 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9269 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9270 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9271 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9272 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9273 VTs, &InstOps[0], InstOps.size(),
9274 MVT::i64,
9275 MachinePointerInfo(SV),
9276 /*Align=*/0,
9277 /*Volatile=*/false,
9278 /*ReadMem=*/true,
9279 /*WriteMem=*/true);
9280 Chain = VAARG.getValue(1);
9281
9282 // Load the next argument and return it
9283 return DAG.getLoad(ArgVT, dl,
9284 Chain,
9285 VAARG,
9286 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009287 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009288}
9289
Dan Gohmand858e902010-04-17 15:26:15 +00009290SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009291 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009292 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009293 SDValue Chain = Op.getOperand(0);
9294 SDValue DstPtr = Op.getOperand(1);
9295 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009296 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9297 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009298 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009299
Chris Lattnere72f2022010-09-21 05:40:29 +00009300 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009301 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009302 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009303 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009304}
9305
Craig Topper80e46362012-01-23 06:16:53 +00009306// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9307// may or may not be a constant. Takes immediate version of shift as input.
9308static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9309 SDValue SrcOp, SDValue ShAmt,
9310 SelectionDAG &DAG) {
9311 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9312
9313 if (isa<ConstantSDNode>(ShAmt)) {
9314 switch (Opc) {
9315 default: llvm_unreachable("Unknown target vector shift node");
9316 case X86ISD::VSHLI:
9317 case X86ISD::VSRLI:
9318 case X86ISD::VSRAI:
9319 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9320 }
9321 }
9322
9323 // Change opcode to non-immediate version
9324 switch (Opc) {
9325 default: llvm_unreachable("Unknown target vector shift node");
9326 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9327 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9328 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9329 }
9330
9331 // Need to build a vector containing shift amount
9332 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9333 SDValue ShOps[4];
9334 ShOps[0] = ShAmt;
9335 ShOps[1] = DAG.getConstant(0, MVT::i32);
9336 ShOps[2] = DAG.getUNDEF(MVT::i32);
9337 ShOps[3] = DAG.getUNDEF(MVT::i32);
9338 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9339 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9340 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9341}
9342
Dan Gohman475871a2008-07-27 21:46:04 +00009343SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009344X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009345 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009346 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009347 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009348 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009349 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009350 case Intrinsic::x86_sse_comieq_ss:
9351 case Intrinsic::x86_sse_comilt_ss:
9352 case Intrinsic::x86_sse_comile_ss:
9353 case Intrinsic::x86_sse_comigt_ss:
9354 case Intrinsic::x86_sse_comige_ss:
9355 case Intrinsic::x86_sse_comineq_ss:
9356 case Intrinsic::x86_sse_ucomieq_ss:
9357 case Intrinsic::x86_sse_ucomilt_ss:
9358 case Intrinsic::x86_sse_ucomile_ss:
9359 case Intrinsic::x86_sse_ucomigt_ss:
9360 case Intrinsic::x86_sse_ucomige_ss:
9361 case Intrinsic::x86_sse_ucomineq_ss:
9362 case Intrinsic::x86_sse2_comieq_sd:
9363 case Intrinsic::x86_sse2_comilt_sd:
9364 case Intrinsic::x86_sse2_comile_sd:
9365 case Intrinsic::x86_sse2_comigt_sd:
9366 case Intrinsic::x86_sse2_comige_sd:
9367 case Intrinsic::x86_sse2_comineq_sd:
9368 case Intrinsic::x86_sse2_ucomieq_sd:
9369 case Intrinsic::x86_sse2_ucomilt_sd:
9370 case Intrinsic::x86_sse2_ucomile_sd:
9371 case Intrinsic::x86_sse2_ucomigt_sd:
9372 case Intrinsic::x86_sse2_ucomige_sd:
9373 case Intrinsic::x86_sse2_ucomineq_sd: {
9374 unsigned Opc = 0;
9375 ISD::CondCode CC = ISD::SETCC_INVALID;
9376 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009377 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009378 case Intrinsic::x86_sse_comieq_ss:
9379 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009380 Opc = X86ISD::COMI;
9381 CC = ISD::SETEQ;
9382 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009383 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009384 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009385 Opc = X86ISD::COMI;
9386 CC = ISD::SETLT;
9387 break;
9388 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009389 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009390 Opc = X86ISD::COMI;
9391 CC = ISD::SETLE;
9392 break;
9393 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009394 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009395 Opc = X86ISD::COMI;
9396 CC = ISD::SETGT;
9397 break;
9398 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009399 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009400 Opc = X86ISD::COMI;
9401 CC = ISD::SETGE;
9402 break;
9403 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009404 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009405 Opc = X86ISD::COMI;
9406 CC = ISD::SETNE;
9407 break;
9408 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009409 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009410 Opc = X86ISD::UCOMI;
9411 CC = ISD::SETEQ;
9412 break;
9413 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009414 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009415 Opc = X86ISD::UCOMI;
9416 CC = ISD::SETLT;
9417 break;
9418 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009419 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009420 Opc = X86ISD::UCOMI;
9421 CC = ISD::SETLE;
9422 break;
9423 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009424 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009425 Opc = X86ISD::UCOMI;
9426 CC = ISD::SETGT;
9427 break;
9428 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009429 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009430 Opc = X86ISD::UCOMI;
9431 CC = ISD::SETGE;
9432 break;
9433 case Intrinsic::x86_sse_ucomineq_ss:
9434 case Intrinsic::x86_sse2_ucomineq_sd:
9435 Opc = X86ISD::UCOMI;
9436 CC = ISD::SETNE;
9437 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009438 }
Evan Cheng734503b2006-09-11 02:19:56 +00009439
Dan Gohman475871a2008-07-27 21:46:04 +00009440 SDValue LHS = Op.getOperand(1);
9441 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009442 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009443 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009444 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9445 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9446 DAG.getConstant(X86CC, MVT::i8), Cond);
9447 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009448 }
Craig Topper86c7c582012-01-30 01:10:15 +00009449 // XOP comparison intrinsics
9450 case Intrinsic::x86_xop_vpcomltb:
9451 case Intrinsic::x86_xop_vpcomltw:
9452 case Intrinsic::x86_xop_vpcomltd:
9453 case Intrinsic::x86_xop_vpcomltq:
9454 case Intrinsic::x86_xop_vpcomltub:
9455 case Intrinsic::x86_xop_vpcomltuw:
9456 case Intrinsic::x86_xop_vpcomltud:
9457 case Intrinsic::x86_xop_vpcomltuq:
9458 case Intrinsic::x86_xop_vpcomleb:
9459 case Intrinsic::x86_xop_vpcomlew:
9460 case Intrinsic::x86_xop_vpcomled:
9461 case Intrinsic::x86_xop_vpcomleq:
9462 case Intrinsic::x86_xop_vpcomleub:
9463 case Intrinsic::x86_xop_vpcomleuw:
9464 case Intrinsic::x86_xop_vpcomleud:
9465 case Intrinsic::x86_xop_vpcomleuq:
9466 case Intrinsic::x86_xop_vpcomgtb:
9467 case Intrinsic::x86_xop_vpcomgtw:
9468 case Intrinsic::x86_xop_vpcomgtd:
9469 case Intrinsic::x86_xop_vpcomgtq:
9470 case Intrinsic::x86_xop_vpcomgtub:
9471 case Intrinsic::x86_xop_vpcomgtuw:
9472 case Intrinsic::x86_xop_vpcomgtud:
9473 case Intrinsic::x86_xop_vpcomgtuq:
9474 case Intrinsic::x86_xop_vpcomgeb:
9475 case Intrinsic::x86_xop_vpcomgew:
9476 case Intrinsic::x86_xop_vpcomged:
9477 case Intrinsic::x86_xop_vpcomgeq:
9478 case Intrinsic::x86_xop_vpcomgeub:
9479 case Intrinsic::x86_xop_vpcomgeuw:
9480 case Intrinsic::x86_xop_vpcomgeud:
9481 case Intrinsic::x86_xop_vpcomgeuq:
9482 case Intrinsic::x86_xop_vpcomeqb:
9483 case Intrinsic::x86_xop_vpcomeqw:
9484 case Intrinsic::x86_xop_vpcomeqd:
9485 case Intrinsic::x86_xop_vpcomeqq:
9486 case Intrinsic::x86_xop_vpcomequb:
9487 case Intrinsic::x86_xop_vpcomequw:
9488 case Intrinsic::x86_xop_vpcomequd:
9489 case Intrinsic::x86_xop_vpcomequq:
9490 case Intrinsic::x86_xop_vpcomneb:
9491 case Intrinsic::x86_xop_vpcomnew:
9492 case Intrinsic::x86_xop_vpcomned:
9493 case Intrinsic::x86_xop_vpcomneq:
9494 case Intrinsic::x86_xop_vpcomneub:
9495 case Intrinsic::x86_xop_vpcomneuw:
9496 case Intrinsic::x86_xop_vpcomneud:
9497 case Intrinsic::x86_xop_vpcomneuq:
9498 case Intrinsic::x86_xop_vpcomfalseb:
9499 case Intrinsic::x86_xop_vpcomfalsew:
9500 case Intrinsic::x86_xop_vpcomfalsed:
9501 case Intrinsic::x86_xop_vpcomfalseq:
9502 case Intrinsic::x86_xop_vpcomfalseub:
9503 case Intrinsic::x86_xop_vpcomfalseuw:
9504 case Intrinsic::x86_xop_vpcomfalseud:
9505 case Intrinsic::x86_xop_vpcomfalseuq:
9506 case Intrinsic::x86_xop_vpcomtrueb:
9507 case Intrinsic::x86_xop_vpcomtruew:
9508 case Intrinsic::x86_xop_vpcomtrued:
9509 case Intrinsic::x86_xop_vpcomtrueq:
9510 case Intrinsic::x86_xop_vpcomtrueub:
9511 case Intrinsic::x86_xop_vpcomtrueuw:
9512 case Intrinsic::x86_xop_vpcomtrueud:
9513 case Intrinsic::x86_xop_vpcomtrueuq: {
9514 unsigned CC = 0;
9515 unsigned Opc = 0;
9516
9517 switch (IntNo) {
9518 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9519 case Intrinsic::x86_xop_vpcomltb:
9520 case Intrinsic::x86_xop_vpcomltw:
9521 case Intrinsic::x86_xop_vpcomltd:
9522 case Intrinsic::x86_xop_vpcomltq:
9523 CC = 0;
9524 Opc = X86ISD::VPCOM;
9525 break;
9526 case Intrinsic::x86_xop_vpcomltub:
9527 case Intrinsic::x86_xop_vpcomltuw:
9528 case Intrinsic::x86_xop_vpcomltud:
9529 case Intrinsic::x86_xop_vpcomltuq:
9530 CC = 0;
9531 Opc = X86ISD::VPCOMU;
9532 break;
9533 case Intrinsic::x86_xop_vpcomleb:
9534 case Intrinsic::x86_xop_vpcomlew:
9535 case Intrinsic::x86_xop_vpcomled:
9536 case Intrinsic::x86_xop_vpcomleq:
9537 CC = 1;
9538 Opc = X86ISD::VPCOM;
9539 break;
9540 case Intrinsic::x86_xop_vpcomleub:
9541 case Intrinsic::x86_xop_vpcomleuw:
9542 case Intrinsic::x86_xop_vpcomleud:
9543 case Intrinsic::x86_xop_vpcomleuq:
9544 CC = 1;
9545 Opc = X86ISD::VPCOMU;
9546 break;
9547 case Intrinsic::x86_xop_vpcomgtb:
9548 case Intrinsic::x86_xop_vpcomgtw:
9549 case Intrinsic::x86_xop_vpcomgtd:
9550 case Intrinsic::x86_xop_vpcomgtq:
9551 CC = 2;
9552 Opc = X86ISD::VPCOM;
9553 break;
9554 case Intrinsic::x86_xop_vpcomgtub:
9555 case Intrinsic::x86_xop_vpcomgtuw:
9556 case Intrinsic::x86_xop_vpcomgtud:
9557 case Intrinsic::x86_xop_vpcomgtuq:
9558 CC = 2;
9559 Opc = X86ISD::VPCOMU;
9560 break;
9561 case Intrinsic::x86_xop_vpcomgeb:
9562 case Intrinsic::x86_xop_vpcomgew:
9563 case Intrinsic::x86_xop_vpcomged:
9564 case Intrinsic::x86_xop_vpcomgeq:
9565 CC = 3;
9566 Opc = X86ISD::VPCOM;
9567 break;
9568 case Intrinsic::x86_xop_vpcomgeub:
9569 case Intrinsic::x86_xop_vpcomgeuw:
9570 case Intrinsic::x86_xop_vpcomgeud:
9571 case Intrinsic::x86_xop_vpcomgeuq:
9572 CC = 3;
9573 Opc = X86ISD::VPCOMU;
9574 break;
9575 case Intrinsic::x86_xop_vpcomeqb:
9576 case Intrinsic::x86_xop_vpcomeqw:
9577 case Intrinsic::x86_xop_vpcomeqd:
9578 case Intrinsic::x86_xop_vpcomeqq:
9579 CC = 4;
9580 Opc = X86ISD::VPCOM;
9581 break;
9582 case Intrinsic::x86_xop_vpcomequb:
9583 case Intrinsic::x86_xop_vpcomequw:
9584 case Intrinsic::x86_xop_vpcomequd:
9585 case Intrinsic::x86_xop_vpcomequq:
9586 CC = 4;
9587 Opc = X86ISD::VPCOMU;
9588 break;
9589 case Intrinsic::x86_xop_vpcomneb:
9590 case Intrinsic::x86_xop_vpcomnew:
9591 case Intrinsic::x86_xop_vpcomned:
9592 case Intrinsic::x86_xop_vpcomneq:
9593 CC = 5;
9594 Opc = X86ISD::VPCOM;
9595 break;
9596 case Intrinsic::x86_xop_vpcomneub:
9597 case Intrinsic::x86_xop_vpcomneuw:
9598 case Intrinsic::x86_xop_vpcomneud:
9599 case Intrinsic::x86_xop_vpcomneuq:
9600 CC = 5;
9601 Opc = X86ISD::VPCOMU;
9602 break;
9603 case Intrinsic::x86_xop_vpcomfalseb:
9604 case Intrinsic::x86_xop_vpcomfalsew:
9605 case Intrinsic::x86_xop_vpcomfalsed:
9606 case Intrinsic::x86_xop_vpcomfalseq:
9607 CC = 6;
9608 Opc = X86ISD::VPCOM;
9609 break;
9610 case Intrinsic::x86_xop_vpcomfalseub:
9611 case Intrinsic::x86_xop_vpcomfalseuw:
9612 case Intrinsic::x86_xop_vpcomfalseud:
9613 case Intrinsic::x86_xop_vpcomfalseuq:
9614 CC = 6;
9615 Opc = X86ISD::VPCOMU;
9616 break;
9617 case Intrinsic::x86_xop_vpcomtrueb:
9618 case Intrinsic::x86_xop_vpcomtruew:
9619 case Intrinsic::x86_xop_vpcomtrued:
9620 case Intrinsic::x86_xop_vpcomtrueq:
9621 CC = 7;
9622 Opc = X86ISD::VPCOM;
9623 break;
9624 case Intrinsic::x86_xop_vpcomtrueub:
9625 case Intrinsic::x86_xop_vpcomtrueuw:
9626 case Intrinsic::x86_xop_vpcomtrueud:
9627 case Intrinsic::x86_xop_vpcomtrueuq:
9628 CC = 7;
9629 Opc = X86ISD::VPCOMU;
9630 break;
9631 }
9632
9633 SDValue LHS = Op.getOperand(1);
9634 SDValue RHS = Op.getOperand(2);
9635 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9636 DAG.getConstant(CC, MVT::i8));
9637 }
9638
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009639 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009640 case Intrinsic::x86_sse2_pmulu_dq:
9641 case Intrinsic::x86_avx2_pmulu_dq:
9642 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9643 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009644 case Intrinsic::x86_sse3_hadd_ps:
9645 case Intrinsic::x86_sse3_hadd_pd:
9646 case Intrinsic::x86_avx_hadd_ps_256:
9647 case Intrinsic::x86_avx_hadd_pd_256:
9648 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9649 Op.getOperand(1), Op.getOperand(2));
9650 case Intrinsic::x86_sse3_hsub_ps:
9651 case Intrinsic::x86_sse3_hsub_pd:
9652 case Intrinsic::x86_avx_hsub_ps_256:
9653 case Intrinsic::x86_avx_hsub_pd_256:
9654 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9655 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009656 case Intrinsic::x86_ssse3_phadd_w_128:
9657 case Intrinsic::x86_ssse3_phadd_d_128:
9658 case Intrinsic::x86_avx2_phadd_w:
9659 case Intrinsic::x86_avx2_phadd_d:
9660 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9661 Op.getOperand(1), Op.getOperand(2));
9662 case Intrinsic::x86_ssse3_phsub_w_128:
9663 case Intrinsic::x86_ssse3_phsub_d_128:
9664 case Intrinsic::x86_avx2_phsub_w:
9665 case Intrinsic::x86_avx2_phsub_d:
9666 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9667 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009668 case Intrinsic::x86_avx2_psllv_d:
9669 case Intrinsic::x86_avx2_psllv_q:
9670 case Intrinsic::x86_avx2_psllv_d_256:
9671 case Intrinsic::x86_avx2_psllv_q_256:
9672 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9673 Op.getOperand(1), Op.getOperand(2));
9674 case Intrinsic::x86_avx2_psrlv_d:
9675 case Intrinsic::x86_avx2_psrlv_q:
9676 case Intrinsic::x86_avx2_psrlv_d_256:
9677 case Intrinsic::x86_avx2_psrlv_q_256:
9678 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9679 Op.getOperand(1), Op.getOperand(2));
9680 case Intrinsic::x86_avx2_psrav_d:
9681 case Intrinsic::x86_avx2_psrav_d_256:
9682 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9683 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009684 case Intrinsic::x86_ssse3_pshuf_b_128:
9685 case Intrinsic::x86_avx2_pshuf_b:
9686 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9687 Op.getOperand(1), Op.getOperand(2));
9688 case Intrinsic::x86_ssse3_psign_b_128:
9689 case Intrinsic::x86_ssse3_psign_w_128:
9690 case Intrinsic::x86_ssse3_psign_d_128:
9691 case Intrinsic::x86_avx2_psign_b:
9692 case Intrinsic::x86_avx2_psign_w:
9693 case Intrinsic::x86_avx2_psign_d:
9694 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9695 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009696 case Intrinsic::x86_sse41_insertps:
9697 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9698 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9699 case Intrinsic::x86_avx_vperm2f128_ps_256:
9700 case Intrinsic::x86_avx_vperm2f128_pd_256:
9701 case Intrinsic::x86_avx_vperm2f128_si_256:
9702 case Intrinsic::x86_avx2_vperm2i128:
9703 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9704 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009705 case Intrinsic::x86_avx2_permd:
9706 case Intrinsic::x86_avx2_permps:
9707 // Operands intentionally swapped. Mask is last operand to intrinsic,
9708 // but second operand for node/intruction.
9709 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9710 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009711
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009712 // ptest and testp intrinsics. The intrinsic these come from are designed to
9713 // return an integer value, not just an instruction so lower it to the ptest
9714 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009715 case Intrinsic::x86_sse41_ptestz:
9716 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009717 case Intrinsic::x86_sse41_ptestnzc:
9718 case Intrinsic::x86_avx_ptestz_256:
9719 case Intrinsic::x86_avx_ptestc_256:
9720 case Intrinsic::x86_avx_ptestnzc_256:
9721 case Intrinsic::x86_avx_vtestz_ps:
9722 case Intrinsic::x86_avx_vtestc_ps:
9723 case Intrinsic::x86_avx_vtestnzc_ps:
9724 case Intrinsic::x86_avx_vtestz_pd:
9725 case Intrinsic::x86_avx_vtestc_pd:
9726 case Intrinsic::x86_avx_vtestnzc_pd:
9727 case Intrinsic::x86_avx_vtestz_ps_256:
9728 case Intrinsic::x86_avx_vtestc_ps_256:
9729 case Intrinsic::x86_avx_vtestnzc_ps_256:
9730 case Intrinsic::x86_avx_vtestz_pd_256:
9731 case Intrinsic::x86_avx_vtestc_pd_256:
9732 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9733 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009734 unsigned X86CC = 0;
9735 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009736 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009737 case Intrinsic::x86_avx_vtestz_ps:
9738 case Intrinsic::x86_avx_vtestz_pd:
9739 case Intrinsic::x86_avx_vtestz_ps_256:
9740 case Intrinsic::x86_avx_vtestz_pd_256:
9741 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009742 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009743 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009744 // ZF = 1
9745 X86CC = X86::COND_E;
9746 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009747 case Intrinsic::x86_avx_vtestc_ps:
9748 case Intrinsic::x86_avx_vtestc_pd:
9749 case Intrinsic::x86_avx_vtestc_ps_256:
9750 case Intrinsic::x86_avx_vtestc_pd_256:
9751 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009752 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009753 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009754 // CF = 1
9755 X86CC = X86::COND_B;
9756 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009757 case Intrinsic::x86_avx_vtestnzc_ps:
9758 case Intrinsic::x86_avx_vtestnzc_pd:
9759 case Intrinsic::x86_avx_vtestnzc_ps_256:
9760 case Intrinsic::x86_avx_vtestnzc_pd_256:
9761 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009762 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009763 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009764 // ZF and CF = 0
9765 X86CC = X86::COND_A;
9766 break;
9767 }
Eric Christopherfd179292009-08-27 18:07:15 +00009768
Eric Christopher71c67532009-07-29 00:28:05 +00009769 SDValue LHS = Op.getOperand(1);
9770 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009771 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9772 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9774 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9775 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009776 }
Evan Cheng5759f972008-05-04 09:15:50 +00009777
Craig Topper80e46362012-01-23 06:16:53 +00009778 // SSE/AVX shift intrinsics
9779 case Intrinsic::x86_sse2_psll_w:
9780 case Intrinsic::x86_sse2_psll_d:
9781 case Intrinsic::x86_sse2_psll_q:
9782 case Intrinsic::x86_avx2_psll_w:
9783 case Intrinsic::x86_avx2_psll_d:
9784 case Intrinsic::x86_avx2_psll_q:
9785 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9786 Op.getOperand(1), Op.getOperand(2));
9787 case Intrinsic::x86_sse2_psrl_w:
9788 case Intrinsic::x86_sse2_psrl_d:
9789 case Intrinsic::x86_sse2_psrl_q:
9790 case Intrinsic::x86_avx2_psrl_w:
9791 case Intrinsic::x86_avx2_psrl_d:
9792 case Intrinsic::x86_avx2_psrl_q:
9793 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9794 Op.getOperand(1), Op.getOperand(2));
9795 case Intrinsic::x86_sse2_psra_w:
9796 case Intrinsic::x86_sse2_psra_d:
9797 case Intrinsic::x86_avx2_psra_w:
9798 case Intrinsic::x86_avx2_psra_d:
9799 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9800 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009801 case Intrinsic::x86_sse2_pslli_w:
9802 case Intrinsic::x86_sse2_pslli_d:
9803 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009804 case Intrinsic::x86_avx2_pslli_w:
9805 case Intrinsic::x86_avx2_pslli_d:
9806 case Intrinsic::x86_avx2_pslli_q:
9807 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9808 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009809 case Intrinsic::x86_sse2_psrli_w:
9810 case Intrinsic::x86_sse2_psrli_d:
9811 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009812 case Intrinsic::x86_avx2_psrli_w:
9813 case Intrinsic::x86_avx2_psrli_d:
9814 case Intrinsic::x86_avx2_psrli_q:
9815 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9816 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009817 case Intrinsic::x86_sse2_psrai_w:
9818 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009819 case Intrinsic::x86_avx2_psrai_w:
9820 case Intrinsic::x86_avx2_psrai_d:
9821 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9822 Op.getOperand(1), Op.getOperand(2), DAG);
9823 // Fix vector shift instructions where the last operand is a non-immediate
9824 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009825 case Intrinsic::x86_mmx_pslli_w:
9826 case Intrinsic::x86_mmx_pslli_d:
9827 case Intrinsic::x86_mmx_pslli_q:
9828 case Intrinsic::x86_mmx_psrli_w:
9829 case Intrinsic::x86_mmx_psrli_d:
9830 case Intrinsic::x86_mmx_psrli_q:
9831 case Intrinsic::x86_mmx_psrai_w:
9832 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009833 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009834 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009835 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009836
9837 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009838 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009839 case Intrinsic::x86_mmx_pslli_w:
9840 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009841 break;
Craig Topper80e46362012-01-23 06:16:53 +00009842 case Intrinsic::x86_mmx_pslli_d:
9843 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009844 break;
Craig Topper80e46362012-01-23 06:16:53 +00009845 case Intrinsic::x86_mmx_pslli_q:
9846 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009847 break;
Craig Topper80e46362012-01-23 06:16:53 +00009848 case Intrinsic::x86_mmx_psrli_w:
9849 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009850 break;
Craig Topper80e46362012-01-23 06:16:53 +00009851 case Intrinsic::x86_mmx_psrli_d:
9852 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009853 break;
Craig Topper80e46362012-01-23 06:16:53 +00009854 case Intrinsic::x86_mmx_psrli_q:
9855 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009856 break;
Craig Topper80e46362012-01-23 06:16:53 +00009857 case Intrinsic::x86_mmx_psrai_w:
9858 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009859 break;
Craig Topper80e46362012-01-23 06:16:53 +00009860 case Intrinsic::x86_mmx_psrai_d:
9861 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009862 break;
Craig Topper80e46362012-01-23 06:16:53 +00009863 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009864 }
Mon P Wangefa42202009-09-03 19:56:25 +00009865
9866 // The vector shift intrinsics with scalars uses 32b shift amounts but
9867 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9868 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009869 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9870 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009871// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009872
Owen Andersone50ed302009-08-10 22:56:29 +00009873 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009874 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009875 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009877 Op.getOperand(1), ShAmt);
9878 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009879 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009880}
Evan Cheng72261582005-12-20 06:22:03 +00009881
Dan Gohmand858e902010-04-17 15:26:15 +00009882SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9883 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009884 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9885 MFI->setReturnAddressIsTaken(true);
9886
Bill Wendling64e87322009-01-16 19:25:27 +00009887 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009888 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009889
9890 if (Depth > 0) {
9891 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9892 SDValue Offset =
9893 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009895 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009896 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009897 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009898 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009899 }
9900
9901 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009902 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009903 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009904 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009905}
9906
Dan Gohmand858e902010-04-17 15:26:15 +00009907SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009908 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9909 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009910
Owen Andersone50ed302009-08-10 22:56:29 +00009911 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009912 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009913 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9914 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009915 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009916 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009917 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9918 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009919 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009920 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009921}
9922
Dan Gohman475871a2008-07-27 21:46:04 +00009923SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009924 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009925 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009926}
9927
Dan Gohmand858e902010-04-17 15:26:15 +00009928SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009929 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009930 SDValue Chain = Op.getOperand(0);
9931 SDValue Offset = Op.getOperand(1);
9932 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009933 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009934
Dan Gohmand8816272010-08-11 18:14:00 +00009935 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9936 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9937 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009938 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009939
Dan Gohmand8816272010-08-11 18:14:00 +00009940 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9941 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009942 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009943 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9944 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009945 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009946 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009947
Dale Johannesene4d209d2009-02-03 20:21:25 +00009948 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009950 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009951}
9952
Duncan Sands4a544a72011-09-06 13:37:06 +00009953SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9954 SelectionDAG &DAG) const {
9955 return Op.getOperand(0);
9956}
9957
9958SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9959 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009960 SDValue Root = Op.getOperand(0);
9961 SDValue Trmp = Op.getOperand(1); // trampoline
9962 SDValue FPtr = Op.getOperand(2); // nested function
9963 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009964 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965
Dan Gohman69de1932008-02-06 22:27:42 +00009966 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
9968 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009969 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009970
9971 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009972 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9973 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009974
Evan Cheng0e6a0522011-07-18 20:57:22 +00009975 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9976 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009977
9978 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9979
9980 // Load the pointer to the nested function into R11.
9981 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009982 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009984 Addr, MachinePointerInfo(TrmpAddr),
9985 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009986
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9988 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009989 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9990 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009991 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009992
9993 // Load the 'nest' parameter value into R10.
9994 // R10 is specified in X86CallingConv.td
9995 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9997 DAG.getConstant(10, MVT::i64));
9998 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009999 Addr, MachinePointerInfo(TrmpAddr, 10),
10000 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010001
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10003 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010004 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10005 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010006 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010007
10008 // Jump to the nested function.
10009 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010010 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10011 DAG.getConstant(20, MVT::i64));
10012 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010013 Addr, MachinePointerInfo(TrmpAddr, 20),
10014 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010015
10016 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10018 DAG.getConstant(22, MVT::i64));
10019 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010020 MachinePointerInfo(TrmpAddr, 22),
10021 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010022
Duncan Sands4a544a72011-09-06 13:37:06 +000010023 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010024 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010025 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010026 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010027 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010028 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010029
10030 switch (CC) {
10031 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010032 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010033 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010034 case CallingConv::X86_StdCall: {
10035 // Pass 'nest' parameter in ECX.
10036 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010037 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010038
10039 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010040 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010041 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010042
Chris Lattner58d74912008-03-12 17:45:29 +000010043 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010044 unsigned InRegCount = 0;
10045 unsigned Idx = 1;
10046
10047 for (FunctionType::param_iterator I = FTy->param_begin(),
10048 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010049 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010050 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010051 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010052
10053 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010054 report_fatal_error("Nest register in use - reduce number of inreg"
10055 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010056 }
10057 }
10058 break;
10059 }
10060 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010061 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010062 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010063 // Pass 'nest' parameter in EAX.
10064 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010065 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010066 break;
10067 }
10068
Dan Gohman475871a2008-07-27 21:46:04 +000010069 SDValue OutChains[4];
10070 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010071
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10073 DAG.getConstant(10, MVT::i32));
10074 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010075
Chris Lattnera62fe662010-02-05 19:20:30 +000010076 // This is storing the opcode for MOV32ri.
10077 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010078 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010079 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010081 Trmp, MachinePointerInfo(TrmpAddr),
10082 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010083
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10085 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010086 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10087 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010088 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010089
Chris Lattnera62fe662010-02-05 19:20:30 +000010090 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10092 DAG.getConstant(5, MVT::i32));
10093 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010094 MachinePointerInfo(TrmpAddr, 5),
10095 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010096
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10098 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010099 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10100 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010101 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010102
Duncan Sands4a544a72011-09-06 13:37:06 +000010103 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010104 }
10105}
10106
Dan Gohmand858e902010-04-17 15:26:15 +000010107SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10108 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010109 /*
10110 The rounding mode is in bits 11:10 of FPSR, and has the following
10111 settings:
10112 00 Round to nearest
10113 01 Round to -inf
10114 10 Round to +inf
10115 11 Round to 0
10116
10117 FLT_ROUNDS, on the other hand, expects the following:
10118 -1 Undefined
10119 0 Round to 0
10120 1 Round to nearest
10121 2 Round to +inf
10122 3 Round to -inf
10123
10124 To perform the conversion, we do:
10125 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10126 */
10127
10128 MachineFunction &MF = DAG.getMachineFunction();
10129 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010130 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010131 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010132 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010133 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010134
10135 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010136 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010137 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010138
Michael J. Spencerec38de22010-10-10 22:04:20 +000010139
Chris Lattner2156b792010-09-22 01:11:26 +000010140 MachineMemOperand *MMO =
10141 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10142 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010143
Chris Lattner2156b792010-09-22 01:11:26 +000010144 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10145 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10146 DAG.getVTList(MVT::Other),
10147 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010148
10149 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010150 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010151 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010152
10153 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010154 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010155 DAG.getNode(ISD::SRL, DL, MVT::i16,
10156 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 CWD, DAG.getConstant(0x800, MVT::i16)),
10158 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010159 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010160 DAG.getNode(ISD::SRL, DL, MVT::i16,
10161 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010162 CWD, DAG.getConstant(0x400, MVT::i16)),
10163 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010164
Dan Gohman475871a2008-07-27 21:46:04 +000010165 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010166 DAG.getNode(ISD::AND, DL, MVT::i16,
10167 DAG.getNode(ISD::ADD, DL, MVT::i16,
10168 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 DAG.getConstant(1, MVT::i16)),
10170 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010171
10172
Duncan Sands83ec4b62008-06-06 12:08:01 +000010173 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010174 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010175}
10176
Dan Gohmand858e902010-04-17 15:26:15 +000010177SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010178 EVT VT = Op.getValueType();
10179 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010180 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010181 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010182
10183 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010185 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010187 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010188 }
Evan Cheng18efe262007-12-14 02:13:44 +000010189
Evan Cheng152804e2007-12-14 08:30:15 +000010190 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010191 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010192 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010193
10194 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010195 SDValue Ops[] = {
10196 Op,
10197 DAG.getConstant(NumBits+NumBits-1, OpVT),
10198 DAG.getConstant(X86::COND_E, MVT::i8),
10199 Op.getValue(1)
10200 };
10201 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010202
10203 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010204 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010205
Owen Anderson825b72b2009-08-11 20:47:22 +000010206 if (VT == MVT::i8)
10207 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010208 return Op;
10209}
10210
Chandler Carruthacc068e2011-12-24 10:55:54 +000010211SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10212 SelectionDAG &DAG) const {
10213 EVT VT = Op.getValueType();
10214 EVT OpVT = VT;
10215 unsigned NumBits = VT.getSizeInBits();
10216 DebugLoc dl = Op.getDebugLoc();
10217
10218 Op = Op.getOperand(0);
10219 if (VT == MVT::i8) {
10220 // Zero extend to i32 since there is not an i8 bsr.
10221 OpVT = MVT::i32;
10222 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10223 }
10224
10225 // Issue a bsr (scan bits in reverse).
10226 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10227 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10228
10229 // And xor with NumBits-1.
10230 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10231
10232 if (VT == MVT::i8)
10233 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10234 return Op;
10235}
10236
Dan Gohmand858e902010-04-17 15:26:15 +000010237SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010238 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010239 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010240 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010241 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010242
10243 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010244 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010245 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010246
10247 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010248 SDValue Ops[] = {
10249 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010250 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010251 DAG.getConstant(X86::COND_E, MVT::i8),
10252 Op.getValue(1)
10253 };
Chandler Carruth77821022011-12-24 12:12:34 +000010254 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010255}
10256
Craig Topper13894fa2011-08-24 06:14:18 +000010257// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10258// ones, and then concatenate the result back.
10259static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010260 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010261
10262 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10263 "Unsupported value type for operation");
10264
Craig Topper66ddd152012-04-27 22:54:43 +000010265 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010266 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010267
10268 // Extract the LHS vectors
10269 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010270 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10271 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010272
10273 // Extract the RHS vectors
10274 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010275 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10276 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010277
10278 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10279 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10280
10281 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10282 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10283 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10284}
10285
10286SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10287 assert(Op.getValueType().getSizeInBits() == 256 &&
10288 Op.getValueType().isInteger() &&
10289 "Only handle AVX 256-bit vector integer operation");
10290 return Lower256IntArith(Op, DAG);
10291}
10292
10293SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10294 assert(Op.getValueType().getSizeInBits() == 256 &&
10295 Op.getValueType().isInteger() &&
10296 "Only handle AVX 256-bit vector integer operation");
10297 return Lower256IntArith(Op, DAG);
10298}
10299
10300SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10301 EVT VT = Op.getValueType();
10302
10303 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010304 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010305 return Lower256IntArith(Op, DAG);
10306
Craig Topper5b209e82012-02-05 03:14:49 +000010307 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10308 "Only know how to lower V2I64/V4I64 multiply");
10309
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010310 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010311
Craig Topper5b209e82012-02-05 03:14:49 +000010312 // Ahi = psrlqi(a, 32);
10313 // Bhi = psrlqi(b, 32);
10314 //
10315 // AloBlo = pmuludq(a, b);
10316 // AloBhi = pmuludq(a, Bhi);
10317 // AhiBlo = pmuludq(Ahi, b);
10318
10319 // AloBhi = psllqi(AloBhi, 32);
10320 // AhiBlo = psllqi(AhiBlo, 32);
10321 // return AloBlo + AloBhi + AhiBlo;
10322
Craig Topperaaa643c2011-11-09 07:28:55 +000010323 SDValue A = Op.getOperand(0);
10324 SDValue B = Op.getOperand(1);
10325
Craig Topper5b209e82012-02-05 03:14:49 +000010326 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010327
Craig Topper5b209e82012-02-05 03:14:49 +000010328 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10329 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010330
Craig Topper5b209e82012-02-05 03:14:49 +000010331 // Bit cast to 32-bit vectors for MULUDQ
10332 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10333 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10334 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10335 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10336 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010337
Craig Topper5b209e82012-02-05 03:14:49 +000010338 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10339 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10340 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010341
Craig Topper5b209e82012-02-05 03:14:49 +000010342 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10343 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010344
Dale Johannesene4d209d2009-02-03 20:21:25 +000010345 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010346 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010347}
10348
Nadav Rotem43012222011-05-11 08:12:09 +000010349SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10350
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010351 EVT VT = Op.getValueType();
10352 DebugLoc dl = Op.getDebugLoc();
10353 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010354 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010355 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010356
Craig Topper1accb7e2012-01-10 06:54:16 +000010357 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010358 return SDValue();
10359
Nadav Rotem43012222011-05-11 08:12:09 +000010360 // Optimize shl/srl/sra with constant shift amount.
10361 if (isSplatVector(Amt.getNode())) {
10362 SDValue SclrAmt = Amt->getOperand(0);
10363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10364 uint64_t ShiftAmt = C->getZExtValue();
10365
Craig Toppered2e13d2012-01-22 19:15:14 +000010366 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10367 (Subtarget->hasAVX2() &&
10368 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10369 if (Op.getOpcode() == ISD::SHL)
10370 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10371 DAG.getConstant(ShiftAmt, MVT::i32));
10372 if (Op.getOpcode() == ISD::SRL)
10373 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10374 DAG.getConstant(ShiftAmt, MVT::i32));
10375 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10376 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10377 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010378 }
10379
Craig Toppered2e13d2012-01-22 19:15:14 +000010380 if (VT == MVT::v16i8) {
10381 if (Op.getOpcode() == ISD::SHL) {
10382 // Make a large shift.
10383 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10384 DAG.getConstant(ShiftAmt, MVT::i32));
10385 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10386 // Zero out the rightmost bits.
10387 SmallVector<SDValue, 16> V(16,
10388 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10389 MVT::i8));
10390 return DAG.getNode(ISD::AND, dl, VT, SHL,
10391 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010392 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010393 if (Op.getOpcode() == ISD::SRL) {
10394 // Make a large shift.
10395 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10396 DAG.getConstant(ShiftAmt, MVT::i32));
10397 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10398 // Zero out the leftmost bits.
10399 SmallVector<SDValue, 16> V(16,
10400 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10401 MVT::i8));
10402 return DAG.getNode(ISD::AND, dl, VT, SRL,
10403 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10404 }
10405 if (Op.getOpcode() == ISD::SRA) {
10406 if (ShiftAmt == 7) {
10407 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010408 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010409 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010410 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010411
Craig Toppered2e13d2012-01-22 19:15:14 +000010412 // R s>> a === ((R u>> a) ^ m) - m
10413 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10414 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10415 MVT::i8));
10416 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10417 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10418 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10419 return Res;
10420 }
Craig Topper731dfd02012-04-23 03:42:40 +000010421 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010422 }
Craig Topper46154eb2011-11-11 07:39:23 +000010423
Craig Topper0d86d462011-11-20 00:12:05 +000010424 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10425 if (Op.getOpcode() == ISD::SHL) {
10426 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10428 DAG.getConstant(ShiftAmt, MVT::i32));
10429 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010430 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010431 SmallVector<SDValue, 32> V(32,
10432 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10433 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010434 return DAG.getNode(ISD::AND, dl, VT, SHL,
10435 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010436 }
Craig Topper0d86d462011-11-20 00:12:05 +000010437 if (Op.getOpcode() == ISD::SRL) {
10438 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010439 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10440 DAG.getConstant(ShiftAmt, MVT::i32));
10441 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010442 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010443 SmallVector<SDValue, 32> V(32,
10444 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10445 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010446 return DAG.getNode(ISD::AND, dl, VT, SRL,
10447 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10448 }
10449 if (Op.getOpcode() == ISD::SRA) {
10450 if (ShiftAmt == 7) {
10451 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010452 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010453 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010454 }
10455
10456 // R s>> a === ((R u>> a) ^ m) - m
10457 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10458 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10459 MVT::i8));
10460 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10461 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10462 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10463 return Res;
10464 }
Craig Topper731dfd02012-04-23 03:42:40 +000010465 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010466 }
Nadav Rotem43012222011-05-11 08:12:09 +000010467 }
10468 }
10469
10470 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010471 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10473 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010474
Chris Lattner7302d802012-02-06 21:56:39 +000010475 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10476 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010477 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10478 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010479 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010480 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010481
10482 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010483 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010484 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10485 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10486 }
Nadav Rotem43012222011-05-11 08:12:09 +000010487 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010488 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010489
Nate Begeman51409212010-07-28 00:21:48 +000010490 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010491 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10492 DAG.getConstant(5, MVT::i32));
10493 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010494
Lang Hames8b99c1e2011-12-17 01:08:46 +000010495 // Turn 'a' into a mask suitable for VSELECT
10496 SDValue VSelM = DAG.getConstant(0x80, VT);
10497 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010498 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010499
Lang Hames8b99c1e2011-12-17 01:08:46 +000010500 SDValue CM1 = DAG.getConstant(0x0f, VT);
10501 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010502
Lang Hames8b99c1e2011-12-17 01:08:46 +000010503 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10504 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10506 DAG.getConstant(4, MVT::i32), DAG);
10507 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010508 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10509
Nate Begeman51409212010-07-28 00:21:48 +000010510 // a += a
10511 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010512 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010513 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010514
Lang Hames8b99c1e2011-12-17 01:08:46 +000010515 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10516 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010517 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10518 DAG.getConstant(2, MVT::i32), DAG);
10519 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010520 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10521
Nate Begeman51409212010-07-28 00:21:48 +000010522 // a += a
10523 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010524 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010525 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010526
Lang Hames8b99c1e2011-12-17 01:08:46 +000010527 // return VSELECT(r, r+r, a);
10528 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010529 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010530 return R;
10531 }
Craig Topper46154eb2011-11-11 07:39:23 +000010532
10533 // Decompose 256-bit shifts into smaller 128-bit shifts.
10534 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010535 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010536 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10537 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10538
10539 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010540 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10541 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010542
10543 // Recreate the shift amount vectors
10544 SDValue Amt1, Amt2;
10545 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10546 // Constant shift amount
10547 SmallVector<SDValue, 4> Amt1Csts;
10548 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010549 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010550 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010551 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010552 Amt2Csts.push_back(Amt->getOperand(i));
10553
10554 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10555 &Amt1Csts[0], NumElems/2);
10556 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10557 &Amt2Csts[0], NumElems/2);
10558 } else {
10559 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010560 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10561 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010562 }
10563
10564 // Issue new vector shifts for the smaller types
10565 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10566 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10567
10568 // Concatenate the result back
10569 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10570 }
10571
Nate Begeman51409212010-07-28 00:21:48 +000010572 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010573}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010574
Dan Gohmand858e902010-04-17 15:26:15 +000010575SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010576 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10577 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010578 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10579 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010580 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010581 SDValue LHS = N->getOperand(0);
10582 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010583 unsigned BaseOp = 0;
10584 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010585 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010586 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010587 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010588 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010589 // A subtract of one will be selected as a INC. Note that INC doesn't
10590 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010591 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10592 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010593 BaseOp = X86ISD::INC;
10594 Cond = X86::COND_O;
10595 break;
10596 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010597 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010598 Cond = X86::COND_O;
10599 break;
10600 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010601 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010602 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010603 break;
10604 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010605 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10606 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010607 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10608 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010609 BaseOp = X86ISD::DEC;
10610 Cond = X86::COND_O;
10611 break;
10612 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010613 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010614 Cond = X86::COND_O;
10615 break;
10616 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010617 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010618 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010619 break;
10620 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010621 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010622 Cond = X86::COND_O;
10623 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010624 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10625 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10626 MVT::i32);
10627 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010628
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010629 SDValue SetCC =
10630 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10631 DAG.getConstant(X86::COND_O, MVT::i32),
10632 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010633
Dan Gohman6e5fda22011-07-22 18:45:15 +000010634 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010635 }
Bill Wendling74c37652008-12-09 22:08:41 +000010636 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010637
Bill Wendling61edeb52008-12-02 01:06:39 +000010638 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010639 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010640 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010641
Bill Wendling61edeb52008-12-02 01:06:39 +000010642 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010643 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10644 DAG.getConstant(Cond, MVT::i32),
10645 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010646
Dan Gohman6e5fda22011-07-22 18:45:15 +000010647 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010648}
10649
Chad Rosier30450e82011-12-22 22:35:21 +000010650SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10651 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010652 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010653 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10654 EVT VT = Op.getValueType();
10655
Craig Toppered2e13d2012-01-22 19:15:14 +000010656 if (!Subtarget->hasSSE2() || !VT.isVector())
10657 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010658
Craig Toppered2e13d2012-01-22 19:15:14 +000010659 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10660 ExtraVT.getScalarType().getSizeInBits();
10661 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10662
10663 switch (VT.getSimpleVT().SimpleTy) {
10664 default: return SDValue();
10665 case MVT::v8i32:
10666 case MVT::v16i16:
10667 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010668 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010669 if (!Subtarget->hasAVX2()) {
10670 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010671 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010672
Craig Toppered2e13d2012-01-22 19:15:14 +000010673 // Extract the LHS vectors
10674 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010675 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10676 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010677
Craig Toppered2e13d2012-01-22 19:15:14 +000010678 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10679 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010680
Craig Toppered2e13d2012-01-22 19:15:14 +000010681 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010682 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010683 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10684 ExtraNumElems/2);
10685 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010686
Craig Toppered2e13d2012-01-22 19:15:14 +000010687 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10688 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010689
Craig Toppered2e13d2012-01-22 19:15:14 +000010690 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10691 }
10692 // fall through
10693 case MVT::v4i32:
10694 case MVT::v8i16: {
10695 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10696 Op.getOperand(0), ShAmt, DAG);
10697 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010698 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010699 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010700}
10701
10702
Eric Christopher9a9d2752010-07-22 02:48:34 +000010703SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10704 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010705
Eric Christopher77ed1352011-07-08 00:04:56 +000010706 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10707 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010708 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010709 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010710 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010711 SDValue Ops[] = {
10712 DAG.getRegister(X86::ESP, MVT::i32), // Base
10713 DAG.getTargetConstant(1, MVT::i8), // Scale
10714 DAG.getRegister(0, MVT::i32), // Index
10715 DAG.getTargetConstant(0, MVT::i32), // Disp
10716 DAG.getRegister(0, MVT::i32), // Segment.
10717 Zero,
10718 Chain
10719 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010720 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010721 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10722 array_lengthof(Ops));
10723 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010724 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010725
Eric Christopher9a9d2752010-07-22 02:48:34 +000010726 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010727 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010728 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010729
Chris Lattner132929a2010-08-14 17:26:09 +000010730 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10731 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10732 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10733 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010734
Chris Lattner132929a2010-08-14 17:26:09 +000010735 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10736 if (!Op1 && !Op2 && !Op3 && Op4)
10737 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010738
Chris Lattner132929a2010-08-14 17:26:09 +000010739 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10740 if (Op1 && !Op2 && !Op3 && !Op4)
10741 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010742
10743 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010744 // (MFENCE)>;
10745 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010746}
10747
Eli Friedman14648462011-07-27 22:21:52 +000010748SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10749 SelectionDAG &DAG) const {
10750 DebugLoc dl = Op.getDebugLoc();
10751 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10752 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10753 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10754 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10755
10756 // The only fence that needs an instruction is a sequentially-consistent
10757 // cross-thread fence.
10758 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10759 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10760 // no-sse2). There isn't any reason to disable it if the target processor
10761 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010762 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010763 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10764
10765 SDValue Chain = Op.getOperand(0);
10766 SDValue Zero = DAG.getConstant(0, MVT::i32);
10767 SDValue Ops[] = {
10768 DAG.getRegister(X86::ESP, MVT::i32), // Base
10769 DAG.getTargetConstant(1, MVT::i8), // Scale
10770 DAG.getRegister(0, MVT::i32), // Index
10771 DAG.getTargetConstant(0, MVT::i32), // Disp
10772 DAG.getRegister(0, MVT::i32), // Segment.
10773 Zero,
10774 Chain
10775 };
10776 SDNode *Res =
10777 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10778 array_lengthof(Ops));
10779 return SDValue(Res, 0);
10780 }
10781
10782 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10783 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10784}
10785
10786
Dan Gohmand858e902010-04-17 15:26:15 +000010787SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010788 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010789 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010790 unsigned Reg = 0;
10791 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010793 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010794 case MVT::i8: Reg = X86::AL; size = 1; break;
10795 case MVT::i16: Reg = X86::AX; size = 2; break;
10796 case MVT::i32: Reg = X86::EAX; size = 4; break;
10797 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010798 assert(Subtarget->is64Bit() && "Node not type legal!");
10799 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010800 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010801 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010802 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010803 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010804 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010805 Op.getOperand(1),
10806 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010807 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010808 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010809 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010810 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10811 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10812 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010813 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010814 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010815 return cpOut;
10816}
10817
Duncan Sands1607f052008-12-01 11:39:25 +000010818SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010819 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010820 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010821 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010822 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010823 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010824 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010825 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10826 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010827 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10829 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010830 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010831 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010832 rdx.getValue(1)
10833 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010834 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010835}
10836
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010837SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010838 SelectionDAG &DAG) const {
10839 EVT SrcVT = Op.getOperand(0).getValueType();
10840 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010841 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010842 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010843 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010844 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010845 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010846 // i64 <=> MMX conversions are Legal.
10847 if (SrcVT==MVT::i64 && DstVT.isVector())
10848 return Op;
10849 if (DstVT==MVT::i64 && SrcVT.isVector())
10850 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010851 // MMX <=> MMX conversions are Legal.
10852 if (SrcVT.isVector() && DstVT.isVector())
10853 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010854 // All other conversions need to be expanded.
10855 return SDValue();
10856}
Chris Lattner5b856542010-12-20 00:59:46 +000010857
Dan Gohmand858e902010-04-17 15:26:15 +000010858SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010859 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010860 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010861 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010862 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010863 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010864 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010865 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010866 Node->getOperand(0),
10867 Node->getOperand(1), negOp,
10868 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010869 cast<AtomicSDNode>(Node)->getAlignment(),
10870 cast<AtomicSDNode>(Node)->getOrdering(),
10871 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010872}
10873
Eli Friedman327236c2011-08-24 20:50:09 +000010874static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10875 SDNode *Node = Op.getNode();
10876 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010877 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010878
10879 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010880 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10881 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10882 // (The only way to get a 16-byte store is cmpxchg16b)
10883 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10884 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10885 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010886 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10887 cast<AtomicSDNode>(Node)->getMemoryVT(),
10888 Node->getOperand(0),
10889 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010890 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010891 cast<AtomicSDNode>(Node)->getOrdering(),
10892 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010893 return Swap.getValue(1);
10894 }
10895 // Other atomic stores have a simple pattern.
10896 return Op;
10897}
10898
Chris Lattner5b856542010-12-20 00:59:46 +000010899static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10900 EVT VT = Op.getNode()->getValueType(0);
10901
10902 // Let legalize expand this if it isn't a legal type yet.
10903 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10904 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010905
Chris Lattner5b856542010-12-20 00:59:46 +000010906 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010907
Chris Lattner5b856542010-12-20 00:59:46 +000010908 unsigned Opc;
10909 bool ExtraOp = false;
10910 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010911 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010912 case ISD::ADDC: Opc = X86ISD::ADD; break;
10913 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10914 case ISD::SUBC: Opc = X86ISD::SUB; break;
10915 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10916 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010917
Chris Lattner5b856542010-12-20 00:59:46 +000010918 if (!ExtraOp)
10919 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10920 Op.getOperand(1));
10921 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10922 Op.getOperand(1), Op.getOperand(2));
10923}
10924
Evan Cheng0db9fe62006-04-25 20:13:52 +000010925/// LowerOperation - Provide custom lowering hooks for some operations.
10926///
Dan Gohmand858e902010-04-17 15:26:15 +000010927SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010928 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010929 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010930 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010931 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010932 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010933 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10934 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010935 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010936 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010937 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010938 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10939 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10940 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010941 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010942 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010943 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10944 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10945 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010946 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010947 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010948 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010949 case ISD::SHL_PARTS:
10950 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010951 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010952 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010953 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010954 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010955 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010956 case ISD::FABS: return LowerFABS(Op, DAG);
10957 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010958 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010959 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010960 case ISD::SETCC: return LowerSETCC(Op, DAG);
10961 case ISD::SELECT: return LowerSELECT(Op, DAG);
10962 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010963 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010964 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010965 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010966 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010967 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010968 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10969 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010970 case ISD::FRAME_TO_ARGS_OFFSET:
10971 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010972 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010973 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010974 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10975 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010976 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010977 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010978 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010979 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010980 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010981 case ISD::SRA:
10982 case ISD::SRL:
10983 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010984 case ISD::SADDO:
10985 case ISD::UADDO:
10986 case ISD::SSUBO:
10987 case ISD::USUBO:
10988 case ISD::SMULO:
10989 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010990 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010991 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010992 case ISD::ADDC:
10993 case ISD::ADDE:
10994 case ISD::SUBC:
10995 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010996 case ISD::ADD: return LowerADD(Op, DAG);
10997 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010998 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010999}
11000
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011001static void ReplaceATOMIC_LOAD(SDNode *Node,
11002 SmallVectorImpl<SDValue> &Results,
11003 SelectionDAG &DAG) {
11004 DebugLoc dl = Node->getDebugLoc();
11005 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11006
11007 // Convert wide load -> cmpxchg8b/cmpxchg16b
11008 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11009 // (The only way to get a 16-byte load is cmpxchg16b)
11010 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011011 SDValue Zero = DAG.getConstant(0, VT);
11012 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011013 Node->getOperand(0),
11014 Node->getOperand(1), Zero, Zero,
11015 cast<AtomicSDNode>(Node)->getMemOperand(),
11016 cast<AtomicSDNode>(Node)->getOrdering(),
11017 cast<AtomicSDNode>(Node)->getSynchScope());
11018 Results.push_back(Swap.getValue(0));
11019 Results.push_back(Swap.getValue(1));
11020}
11021
Duncan Sands1607f052008-12-01 11:39:25 +000011022void X86TargetLowering::
11023ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011024 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011025 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011026 assert (Node->getValueType(0) == MVT::i64 &&
11027 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011028
11029 SDValue Chain = Node->getOperand(0);
11030 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011031 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011032 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011033 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011034 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011035 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011036 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011037 SDValue Result =
11038 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11039 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011040 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011041 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011042 Results.push_back(Result.getValue(2));
11043}
11044
Duncan Sands126d9072008-07-04 11:47:58 +000011045/// ReplaceNodeResults - Replace a node with an illegal result type
11046/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011047void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11048 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011049 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011050 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011051 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011052 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011053 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011054 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011055 case ISD::ADDC:
11056 case ISD::ADDE:
11057 case ISD::SUBC:
11058 case ISD::SUBE:
11059 // We don't want to expand or promote these.
11060 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011061 case ISD::FP_TO_SINT:
11062 case ISD::FP_TO_UINT: {
11063 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11064
11065 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11066 return;
11067
Eli Friedman948e95a2009-05-23 09:59:16 +000011068 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011069 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011070 SDValue FIST = Vals.first, StackSlot = Vals.second;
11071 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011072 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011073 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011074 if (StackSlot.getNode() != 0)
11075 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11076 MachinePointerInfo(),
11077 false, false, false, 0));
11078 else
11079 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011080 }
11081 return;
11082 }
11083 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011084 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011085 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011086 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011088 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011089 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011090 eax.getValue(2));
11091 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11092 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011093 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011094 Results.push_back(edx.getValue(1));
11095 return;
11096 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011097 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011098 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011099 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011100 bool Regs64bit = T == MVT::i128;
11101 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011102 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011103 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11104 DAG.getConstant(0, HalfT));
11105 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11106 DAG.getConstant(1, HalfT));
11107 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11108 Regs64bit ? X86::RAX : X86::EAX,
11109 cpInL, SDValue());
11110 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11111 Regs64bit ? X86::RDX : X86::EDX,
11112 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011113 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011114 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11115 DAG.getConstant(0, HalfT));
11116 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11117 DAG.getConstant(1, HalfT));
11118 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11119 Regs64bit ? X86::RBX : X86::EBX,
11120 swapInL, cpInH.getValue(1));
11121 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11122 Regs64bit ? X86::RCX : X86::ECX,
11123 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011124 SDValue Ops[] = { swapInH.getValue(0),
11125 N->getOperand(1),
11126 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011127 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011128 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011129 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11130 X86ISD::LCMPXCHG8_DAG;
11131 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011132 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011133 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11134 Regs64bit ? X86::RAX : X86::EAX,
11135 HalfT, Result.getValue(1));
11136 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11137 Regs64bit ? X86::RDX : X86::EDX,
11138 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011139 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011140 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011141 Results.push_back(cpOutH.getValue(1));
11142 return;
11143 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011144 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011145 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11146 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011147 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011148 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11149 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011150 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011151 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11152 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011153 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011154 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11155 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011156 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011157 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11158 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011159 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011160 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11161 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011162 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011163 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11164 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011165 case ISD::ATOMIC_LOAD:
11166 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011167 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011168}
11169
Evan Cheng72261582005-12-20 06:22:03 +000011170const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11171 switch (Opcode) {
11172 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011173 case X86ISD::BSF: return "X86ISD::BSF";
11174 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011175 case X86ISD::SHLD: return "X86ISD::SHLD";
11176 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011177 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011178 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011179 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011180 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011181 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011182 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011183 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11184 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11185 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011186 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011187 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011188 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011189 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011190 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011191 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011192 case X86ISD::COMI: return "X86ISD::COMI";
11193 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011194 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011195 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011196 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11197 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011198 case X86ISD::CMOV: return "X86ISD::CMOV";
11199 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011200 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011201 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11202 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011203 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011204 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011205 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011206 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011207 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011208 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11209 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011210 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011211 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011212 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011213 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011214 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011215 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11216 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11217 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011218 case X86ISD::HADD: return "X86ISD::HADD";
11219 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011220 case X86ISD::FHADD: return "X86ISD::FHADD";
11221 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011222 case X86ISD::FMAX: return "X86ISD::FMAX";
11223 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011224 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11225 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011226 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011227 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011228 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011229 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011230 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011231 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011232 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11233 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011234 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11235 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11236 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11237 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11238 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11239 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011240 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11241 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011242 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11243 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011244 case X86ISD::VSHL: return "X86ISD::VSHL";
11245 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011246 case X86ISD::VSRA: return "X86ISD::VSRA";
11247 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11248 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11249 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011250 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011251 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11252 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011253 case X86ISD::ADD: return "X86ISD::ADD";
11254 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011255 case X86ISD::ADC: return "X86ISD::ADC";
11256 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011257 case X86ISD::SMUL: return "X86ISD::SMUL";
11258 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011259 case X86ISD::INC: return "X86ISD::INC";
11260 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011261 case X86ISD::OR: return "X86ISD::OR";
11262 case X86ISD::XOR: return "X86ISD::XOR";
11263 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011264 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011265 case X86ISD::BLSI: return "X86ISD::BLSI";
11266 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11267 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011268 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011269 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011270 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011271 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11272 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11273 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011274 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011275 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011276 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011277 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011278 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011279 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11280 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011281 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11282 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11283 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011284 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11285 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011286 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11287 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011288 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011289 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011290 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011291 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11292 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011293 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011294 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011295 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011296 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011297 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011298 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011299 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011300 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011301 }
11302}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011303
Chris Lattnerc9addb72007-03-30 23:15:24 +000011304// isLegalAddressingMode - Return true if the addressing mode represented
11305// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011306bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011307 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011308 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011309 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011310 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Chris Lattnerc9addb72007-03-30 23:15:24 +000011312 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011313 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011314 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011315
Chris Lattnerc9addb72007-03-30 23:15:24 +000011316 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011317 unsigned GVFlags =
11318 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011319
Chris Lattnerdfed4132009-07-10 07:38:24 +000011320 // If a reference to this global requires an extra load, we can't fold it.
11321 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011322 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011323
Chris Lattnerdfed4132009-07-10 07:38:24 +000011324 // If BaseGV requires a register for the PIC base, we cannot also have a
11325 // BaseReg specified.
11326 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011327 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011328
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011329 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011330 if ((M != CodeModel::Small || R != Reloc::Static) &&
11331 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011332 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011333 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Chris Lattnerc9addb72007-03-30 23:15:24 +000011335 switch (AM.Scale) {
11336 case 0:
11337 case 1:
11338 case 2:
11339 case 4:
11340 case 8:
11341 // These scales always work.
11342 break;
11343 case 3:
11344 case 5:
11345 case 9:
11346 // These scales are formed with basereg+scalereg. Only accept if there is
11347 // no basereg yet.
11348 if (AM.HasBaseReg)
11349 return false;
11350 break;
11351 default: // Other stuff never works.
11352 return false;
11353 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011354
Chris Lattnerc9addb72007-03-30 23:15:24 +000011355 return true;
11356}
11357
11358
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011359bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011360 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011361 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011362 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11363 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011364 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011365 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011366 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011367}
11368
Owen Andersone50ed302009-08-10 22:56:29 +000011369bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011370 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011371 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011372 unsigned NumBits1 = VT1.getSizeInBits();
11373 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011374 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011375 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011376 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011377}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011378
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011379bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011380 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011381 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011382}
11383
Owen Andersone50ed302009-08-10 22:56:29 +000011384bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011385 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011386 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011387}
11388
Owen Andersone50ed302009-08-10 22:56:29 +000011389bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011390 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011391 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011392}
11393
Evan Cheng60c07e12006-07-05 22:17:51 +000011394/// isShuffleMaskLegal - Targets can use this to indicate that they only
11395/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11396/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11397/// are assumed to be legal.
11398bool
Eric Christopherfd179292009-08-27 18:07:15 +000011399X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011400 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011401 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011402 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011403 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011404
Nate Begemana09008b2009-10-19 02:17:23 +000011405 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011406 return (VT.getVectorNumElements() == 2 ||
11407 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11408 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011409 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011410 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011411 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11412 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011413 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011414 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11415 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011416 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11417 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011418}
11419
Dan Gohman7d8143f2008-04-09 20:09:42 +000011420bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011421X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011422 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011423 unsigned NumElts = VT.getVectorNumElements();
11424 // FIXME: This collection of masks seems suspect.
11425 if (NumElts == 2)
11426 return true;
11427 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11428 return (isMOVLMask(Mask, VT) ||
11429 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011430 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11431 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011432 }
11433 return false;
11434}
11435
11436//===----------------------------------------------------------------------===//
11437// X86 Scheduler Hooks
11438//===----------------------------------------------------------------------===//
11439
Mon P Wang63307c32008-05-05 19:05:59 +000011440// private utility function
11441MachineBasicBlock *
11442X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11443 MachineBasicBlock *MBB,
11444 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011445 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011446 unsigned LoadOpc,
11447 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011448 unsigned notOpc,
11449 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011450 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011451 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011452 // For the atomic bitwise operator, we generate
11453 // thisMBB:
11454 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011455 // ld t1 = [bitinstr.addr]
11456 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011457 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011458 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011459 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011460 // bz newMBB
11461 // fallthrough -->nextMBB
11462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11463 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011464 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011465 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Mon P Wang63307c32008-05-05 19:05:59 +000011467 /// First build the CFG
11468 MachineFunction *F = MBB->getParent();
11469 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011470 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11471 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 F->insert(MBBIter, newMBB);
11473 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dan Gohman14152b42010-07-06 20:24:04 +000011475 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11476 nextMBB->splice(nextMBB->begin(), thisMBB,
11477 llvm::next(MachineBasicBlock::iterator(bInstr)),
11478 thisMBB->end());
11479 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wang63307c32008-05-05 19:05:59 +000011481 // Update thisMBB to fall through to newMBB
11482 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Mon P Wang63307c32008-05-05 19:05:59 +000011484 // newMBB jumps to itself and fall through to nextMBB
11485 newMBB->addSuccessor(nextMBB);
11486 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011490 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011491 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011492 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011493 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011494 int numArgs = bInstr->getNumOperands() - 1;
11495 for (int i=0; i < numArgs; ++i)
11496 argOpers[i] = &bInstr->getOperand(i+1);
11497
11498 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011499 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011500 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dale Johannesen140be2d2008-08-19 18:47:28 +000011502 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011506
Dale Johannesen140be2d2008-08-19 18:47:28 +000011507 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011508 assert((argOpers[valArgIndx]->isReg() ||
11509 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011510 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011511 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011513 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011514 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011515 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011516 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011517
Richard Smith42fc29e2012-04-13 22:47:00 +000011518 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11519 if (Invert) {
11520 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11521 }
11522 else
11523 t3 = t2;
11524
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011525 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011526 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011529 for (int i=0; i <= lastAddrIndx; ++i)
11530 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011531 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011532 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011533 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11534 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011535
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011536 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011537 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011538
Mon P Wang63307c32008-05-05 19:05:59 +000011539 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011540 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011541
Dan Gohman14152b42010-07-06 20:24:04 +000011542 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011543 return nextMBB;
11544}
11545
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011546// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011547MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11549 MachineBasicBlock *MBB,
11550 unsigned regOpcL,
11551 unsigned regOpcH,
11552 unsigned immOpcL,
11553 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011554 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011555 // For the atomic bitwise operator, we generate
11556 // thisMBB (instructions are in pairs, except cmpxchg8b)
11557 // ld t1,t2 = [bitinstr.addr]
11558 // newMBB:
11559 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11560 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011561 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011562 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011563 // mov ECX, EBX <- t5, t6
11564 // mov EAX, EDX <- t1, t2
11565 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11566 // mov t3, t4 <- EAX, EDX
11567 // bz newMBB
11568 // result in out1, out2
11569 // fallthrough -->nextMBB
11570
Craig Topperc9099502012-04-20 06:31:50 +000011571 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011572 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 const unsigned NotOpc = X86::NOT32r;
11574 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11575 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11576 MachineFunction::iterator MBBIter = MBB;
11577 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011578
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 /// First build the CFG
11580 MachineFunction *F = MBB->getParent();
11581 MachineBasicBlock *thisMBB = MBB;
11582 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11583 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11584 F->insert(MBBIter, newMBB);
11585 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dan Gohman14152b42010-07-06 20:24:04 +000011587 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11588 nextMBB->splice(nextMBB->begin(), thisMBB,
11589 llvm::next(MachineBasicBlock::iterator(bInstr)),
11590 thisMBB->end());
11591 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 // Update thisMBB to fall through to newMBB
11594 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 // newMBB jumps to itself and fall through to nextMBB
11597 newMBB->addSuccessor(nextMBB);
11598 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 // Insert instructions into newMBB based on incoming instruction
11602 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011603 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011604 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605 MachineOperand& dest1Oper = bInstr->getOperand(0);
11606 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011607 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11608 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 argOpers[i] = &bInstr->getOperand(i+2);
11610
Dan Gohman71ea4e52010-05-14 21:01:44 +000011611 // We use some of the operands multiple times, so conservatively just
11612 // clear any kill flags that might be present.
11613 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11614 argOpers[i]->setIsKill(false);
11615 }
11616
Evan Chengad5b52f2010-01-08 19:14:57 +000011617 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011618 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011619
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011620 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011621 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011622 for (int i=0; i <= lastAddrIndx; ++i)
11623 (*MIB).addOperand(*argOpers[i]);
11624 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011625 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011626 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011627 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011628 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011629 MachineOperand newOp3 = *(argOpers[3]);
11630 if (newOp3.isImm())
11631 newOp3.setImm(newOp3.getImm()+4);
11632 else
11633 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011634 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011635 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011636
11637 // t3/4 are defined later, at the bottom of the loop
11638 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11639 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011640 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011642 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011643 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11644
Evan Cheng306b4ca2010-01-08 23:41:50 +000011645 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011646 // the PHI instructions.
11647 t1 = dest1Oper.getReg();
11648 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011649
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011650 int valArgIndx = lastAddrIndx + 1;
11651 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011652 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011653 "invalid operand");
11654 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11655 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011656 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011657 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011658 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011659 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011660 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011661 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011662 (*MIB).addOperand(*argOpers[valArgIndx]);
11663 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011664 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011665 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011666 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011667 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011668 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011670 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011671 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011672 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011673 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674
Richard Smith42fc29e2012-04-13 22:47:00 +000011675 unsigned t7, t8;
11676 if (Invert) {
11677 t7 = F->getRegInfo().createVirtualRegister(RC);
11678 t8 = F->getRegInfo().createVirtualRegister(RC);
11679 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11680 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11681 } else {
11682 t7 = t5;
11683 t8 = t6;
11684 }
11685
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011686 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011687 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011688 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011689 MIB.addReg(t2);
11690
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011691 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011692 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011693 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011694 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011695
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011697 for (int i=0; i <= lastAddrIndx; ++i)
11698 (*MIB).addOperand(*argOpers[i]);
11699
11700 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011701 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11702 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011703
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011704 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011705 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011706 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011707 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011709 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011710 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011711
Dan Gohman14152b42010-07-06 20:24:04 +000011712 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011713 return nextMBB;
11714}
11715
11716// private utility function
11717MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011718X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11719 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011720 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011721 // For the atomic min/max operator, we generate
11722 // thisMBB:
11723 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011724 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011725 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011726 // cmp t1, t2
11727 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011728 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011729 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11730 // bz newMBB
11731 // fallthrough -->nextMBB
11732 //
11733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11734 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011735 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011736 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011737
Mon P Wang63307c32008-05-05 19:05:59 +000011738 /// First build the CFG
11739 MachineFunction *F = MBB->getParent();
11740 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011741 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11742 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11743 F->insert(MBBIter, newMBB);
11744 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011745
Dan Gohman14152b42010-07-06 20:24:04 +000011746 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11747 nextMBB->splice(nextMBB->begin(), thisMBB,
11748 llvm::next(MachineBasicBlock::iterator(mInstr)),
11749 thisMBB->end());
11750 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011751
Mon P Wang63307c32008-05-05 19:05:59 +000011752 // Update thisMBB to fall through to newMBB
11753 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011754
Mon P Wang63307c32008-05-05 19:05:59 +000011755 // newMBB jumps to newMBB and fall through to nextMBB
11756 newMBB->addSuccessor(nextMBB);
11757 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011758
Dale Johannesene4d209d2009-02-03 20:21:25 +000011759 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011760 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011761 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011762 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011763 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011764 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011765 int numArgs = mInstr->getNumOperands() - 1;
11766 for (int i=0; i < numArgs; ++i)
11767 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011768
Mon P Wang63307c32008-05-05 19:05:59 +000011769 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011770 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011771 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011772
Craig Topperc9099502012-04-20 06:31:50 +000011773 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011774 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011775 for (int i=0; i <= lastAddrIndx; ++i)
11776 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011777
Mon P Wang63307c32008-05-05 19:05:59 +000011778 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011779 assert((argOpers[valArgIndx]->isReg() ||
11780 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011781 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011782
Craig Topperc9099502012-04-20 06:31:50 +000011783 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011784 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011785 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011786 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011787 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011788 (*MIB).addOperand(*argOpers[valArgIndx]);
11789
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011790 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011791 MIB.addReg(t1);
11792
Dale Johannesene4d209d2009-02-03 20:21:25 +000011793 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011794 MIB.addReg(t1);
11795 MIB.addReg(t2);
11796
11797 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011798 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011799 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011800 MIB.addReg(t2);
11801 MIB.addReg(t1);
11802
11803 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011804 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011805 for (int i=0; i <= lastAddrIndx; ++i)
11806 (*MIB).addOperand(*argOpers[i]);
11807 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011808 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011809 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11810 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011811
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011812 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011813 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011814
Mon P Wang63307c32008-05-05 19:05:59 +000011815 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011816 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011817
Dan Gohman14152b42010-07-06 20:24:04 +000011818 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011819 return nextMBB;
11820}
11821
Eric Christopherf83a5de2009-08-27 18:08:16 +000011822// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011823// or XMM0_V32I8 in AVX all of this code can be replaced with that
11824// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011825MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011826X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011827 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011828 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011829 "Target must have SSE4.2 or AVX features enabled");
11830
Eric Christopherb120ab42009-08-18 22:50:32 +000011831 DebugLoc dl = MI->getDebugLoc();
11832 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011833 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011834 if (!Subtarget->hasAVX()) {
11835 if (memArg)
11836 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11837 else
11838 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11839 } else {
11840 if (memArg)
11841 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11842 else
11843 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11844 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011845
Eric Christopher41c902f2010-11-30 08:20:21 +000011846 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011847 for (unsigned i = 0; i < numArgs; ++i) {
11848 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011849 if (!(Op.isReg() && Op.isImplicit()))
11850 MIB.addOperand(Op);
11851 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011852 BuildMI(*BB, MI, dl,
11853 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11854 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011855 .addReg(X86::XMM0);
11856
Dan Gohman14152b42010-07-06 20:24:04 +000011857 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011858 return BB;
11859}
11860
11861MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011862X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011863 DebugLoc dl = MI->getDebugLoc();
11864 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011865
Eric Christopher228232b2010-11-30 07:20:12 +000011866 // Address into RAX/EAX, other two args into ECX, EDX.
11867 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11868 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11869 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11870 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011871 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011872
Eric Christopher228232b2010-11-30 07:20:12 +000011873 unsigned ValOps = X86::AddrNumOperands;
11874 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11875 .addReg(MI->getOperand(ValOps).getReg());
11876 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11877 .addReg(MI->getOperand(ValOps+1).getReg());
11878
11879 // The instruction doesn't actually take any operands though.
11880 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011881
Eric Christopher228232b2010-11-30 07:20:12 +000011882 MI->eraseFromParent(); // The pseudo is gone now.
11883 return BB;
11884}
11885
11886MachineBasicBlock *
11887X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011888 DebugLoc dl = MI->getDebugLoc();
11889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011890
Eric Christopher228232b2010-11-30 07:20:12 +000011891 // First arg in ECX, the second in EAX.
11892 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11893 .addReg(MI->getOperand(0).getReg());
11894 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11895 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011896
Eric Christopher228232b2010-11-30 07:20:12 +000011897 // The instruction doesn't actually take any operands though.
11898 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011899
Eric Christopher228232b2010-11-30 07:20:12 +000011900 MI->eraseFromParent(); // The pseudo is gone now.
11901 return BB;
11902}
11903
11904MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011905X86TargetLowering::EmitVAARG64WithCustomInserter(
11906 MachineInstr *MI,
11907 MachineBasicBlock *MBB) const {
11908 // Emit va_arg instruction on X86-64.
11909
11910 // Operands to this pseudo-instruction:
11911 // 0 ) Output : destination address (reg)
11912 // 1-5) Input : va_list address (addr, i64mem)
11913 // 6 ) ArgSize : Size (in bytes) of vararg type
11914 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11915 // 8 ) Align : Alignment of type
11916 // 9 ) EFLAGS (implicit-def)
11917
11918 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11919 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11920
11921 unsigned DestReg = MI->getOperand(0).getReg();
11922 MachineOperand &Base = MI->getOperand(1);
11923 MachineOperand &Scale = MI->getOperand(2);
11924 MachineOperand &Index = MI->getOperand(3);
11925 MachineOperand &Disp = MI->getOperand(4);
11926 MachineOperand &Segment = MI->getOperand(5);
11927 unsigned ArgSize = MI->getOperand(6).getImm();
11928 unsigned ArgMode = MI->getOperand(7).getImm();
11929 unsigned Align = MI->getOperand(8).getImm();
11930
11931 // Memory Reference
11932 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11933 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11934 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11935
11936 // Machine Information
11937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11938 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11939 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11940 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11941 DebugLoc DL = MI->getDebugLoc();
11942
11943 // struct va_list {
11944 // i32 gp_offset
11945 // i32 fp_offset
11946 // i64 overflow_area (address)
11947 // i64 reg_save_area (address)
11948 // }
11949 // sizeof(va_list) = 24
11950 // alignment(va_list) = 8
11951
11952 unsigned TotalNumIntRegs = 6;
11953 unsigned TotalNumXMMRegs = 8;
11954 bool UseGPOffset = (ArgMode == 1);
11955 bool UseFPOffset = (ArgMode == 2);
11956 unsigned MaxOffset = TotalNumIntRegs * 8 +
11957 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11958
11959 /* Align ArgSize to a multiple of 8 */
11960 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11961 bool NeedsAlign = (Align > 8);
11962
11963 MachineBasicBlock *thisMBB = MBB;
11964 MachineBasicBlock *overflowMBB;
11965 MachineBasicBlock *offsetMBB;
11966 MachineBasicBlock *endMBB;
11967
11968 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11969 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11970 unsigned OffsetReg = 0;
11971
11972 if (!UseGPOffset && !UseFPOffset) {
11973 // If we only pull from the overflow region, we don't create a branch.
11974 // We don't need to alter control flow.
11975 OffsetDestReg = 0; // unused
11976 OverflowDestReg = DestReg;
11977
11978 offsetMBB = NULL;
11979 overflowMBB = thisMBB;
11980 endMBB = thisMBB;
11981 } else {
11982 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11983 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11984 // If not, pull from overflow_area. (branch to overflowMBB)
11985 //
11986 // thisMBB
11987 // | .
11988 // | .
11989 // offsetMBB overflowMBB
11990 // | .
11991 // | .
11992 // endMBB
11993
11994 // Registers for the PHI in endMBB
11995 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11996 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11997
11998 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11999 MachineFunction *MF = MBB->getParent();
12000 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12001 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12002 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12003
12004 MachineFunction::iterator MBBIter = MBB;
12005 ++MBBIter;
12006
12007 // Insert the new basic blocks
12008 MF->insert(MBBIter, offsetMBB);
12009 MF->insert(MBBIter, overflowMBB);
12010 MF->insert(MBBIter, endMBB);
12011
12012 // Transfer the remainder of MBB and its successor edges to endMBB.
12013 endMBB->splice(endMBB->begin(), thisMBB,
12014 llvm::next(MachineBasicBlock::iterator(MI)),
12015 thisMBB->end());
12016 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12017
12018 // Make offsetMBB and overflowMBB successors of thisMBB
12019 thisMBB->addSuccessor(offsetMBB);
12020 thisMBB->addSuccessor(overflowMBB);
12021
12022 // endMBB is a successor of both offsetMBB and overflowMBB
12023 offsetMBB->addSuccessor(endMBB);
12024 overflowMBB->addSuccessor(endMBB);
12025
12026 // Load the offset value into a register
12027 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12028 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12029 .addOperand(Base)
12030 .addOperand(Scale)
12031 .addOperand(Index)
12032 .addDisp(Disp, UseFPOffset ? 4 : 0)
12033 .addOperand(Segment)
12034 .setMemRefs(MMOBegin, MMOEnd);
12035
12036 // Check if there is enough room left to pull this argument.
12037 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12038 .addReg(OffsetReg)
12039 .addImm(MaxOffset + 8 - ArgSizeA8);
12040
12041 // Branch to "overflowMBB" if offset >= max
12042 // Fall through to "offsetMBB" otherwise
12043 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12044 .addMBB(overflowMBB);
12045 }
12046
12047 // In offsetMBB, emit code to use the reg_save_area.
12048 if (offsetMBB) {
12049 assert(OffsetReg != 0);
12050
12051 // Read the reg_save_area address.
12052 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12053 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12054 .addOperand(Base)
12055 .addOperand(Scale)
12056 .addOperand(Index)
12057 .addDisp(Disp, 16)
12058 .addOperand(Segment)
12059 .setMemRefs(MMOBegin, MMOEnd);
12060
12061 // Zero-extend the offset
12062 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12063 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12064 .addImm(0)
12065 .addReg(OffsetReg)
12066 .addImm(X86::sub_32bit);
12067
12068 // Add the offset to the reg_save_area to get the final address.
12069 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12070 .addReg(OffsetReg64)
12071 .addReg(RegSaveReg);
12072
12073 // Compute the offset for the next argument
12074 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12075 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12076 .addReg(OffsetReg)
12077 .addImm(UseFPOffset ? 16 : 8);
12078
12079 // Store it back into the va_list.
12080 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12081 .addOperand(Base)
12082 .addOperand(Scale)
12083 .addOperand(Index)
12084 .addDisp(Disp, UseFPOffset ? 4 : 0)
12085 .addOperand(Segment)
12086 .addReg(NextOffsetReg)
12087 .setMemRefs(MMOBegin, MMOEnd);
12088
12089 // Jump to endMBB
12090 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12091 .addMBB(endMBB);
12092 }
12093
12094 //
12095 // Emit code to use overflow area
12096 //
12097
12098 // Load the overflow_area address into a register.
12099 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12100 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12101 .addOperand(Base)
12102 .addOperand(Scale)
12103 .addOperand(Index)
12104 .addDisp(Disp, 8)
12105 .addOperand(Segment)
12106 .setMemRefs(MMOBegin, MMOEnd);
12107
12108 // If we need to align it, do so. Otherwise, just copy the address
12109 // to OverflowDestReg.
12110 if (NeedsAlign) {
12111 // Align the overflow address
12112 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12113 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12114
12115 // aligned_addr = (addr + (align-1)) & ~(align-1)
12116 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12117 .addReg(OverflowAddrReg)
12118 .addImm(Align-1);
12119
12120 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12121 .addReg(TmpReg)
12122 .addImm(~(uint64_t)(Align-1));
12123 } else {
12124 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12125 .addReg(OverflowAddrReg);
12126 }
12127
12128 // Compute the next overflow address after this argument.
12129 // (the overflow address should be kept 8-byte aligned)
12130 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12131 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12132 .addReg(OverflowDestReg)
12133 .addImm(ArgSizeA8);
12134
12135 // Store the new overflow address.
12136 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12137 .addOperand(Base)
12138 .addOperand(Scale)
12139 .addOperand(Index)
12140 .addDisp(Disp, 8)
12141 .addOperand(Segment)
12142 .addReg(NextAddrReg)
12143 .setMemRefs(MMOBegin, MMOEnd);
12144
12145 // If we branched, emit the PHI to the front of endMBB.
12146 if (offsetMBB) {
12147 BuildMI(*endMBB, endMBB->begin(), DL,
12148 TII->get(X86::PHI), DestReg)
12149 .addReg(OffsetDestReg).addMBB(offsetMBB)
12150 .addReg(OverflowDestReg).addMBB(overflowMBB);
12151 }
12152
12153 // Erase the pseudo instruction
12154 MI->eraseFromParent();
12155
12156 return endMBB;
12157}
12158
12159MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012160X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12161 MachineInstr *MI,
12162 MachineBasicBlock *MBB) const {
12163 // Emit code to save XMM registers to the stack. The ABI says that the
12164 // number of registers to save is given in %al, so it's theoretically
12165 // possible to do an indirect jump trick to avoid saving all of them,
12166 // however this code takes a simpler approach and just executes all
12167 // of the stores if %al is non-zero. It's less code, and it's probably
12168 // easier on the hardware branch predictor, and stores aren't all that
12169 // expensive anyway.
12170
12171 // Create the new basic blocks. One block contains all the XMM stores,
12172 // and one block is the final destination regardless of whether any
12173 // stores were performed.
12174 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12175 MachineFunction *F = MBB->getParent();
12176 MachineFunction::iterator MBBIter = MBB;
12177 ++MBBIter;
12178 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12179 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12180 F->insert(MBBIter, XMMSaveMBB);
12181 F->insert(MBBIter, EndMBB);
12182
Dan Gohman14152b42010-07-06 20:24:04 +000012183 // Transfer the remainder of MBB and its successor edges to EndMBB.
12184 EndMBB->splice(EndMBB->begin(), MBB,
12185 llvm::next(MachineBasicBlock::iterator(MI)),
12186 MBB->end());
12187 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12188
Dan Gohmand6708ea2009-08-15 01:38:56 +000012189 // The original block will now fall through to the XMM save block.
12190 MBB->addSuccessor(XMMSaveMBB);
12191 // The XMMSaveMBB will fall through to the end block.
12192 XMMSaveMBB->addSuccessor(EndMBB);
12193
12194 // Now add the instructions.
12195 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12196 DebugLoc DL = MI->getDebugLoc();
12197
12198 unsigned CountReg = MI->getOperand(0).getReg();
12199 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12200 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12201
12202 if (!Subtarget->isTargetWin64()) {
12203 // If %al is 0, branch around the XMM save block.
12204 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012205 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012206 MBB->addSuccessor(EndMBB);
12207 }
12208
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012209 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012210 // In the XMM save block, save all the XMM argument registers.
12211 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12212 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012213 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012214 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012215 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012216 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012217 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012218 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012219 .addFrameIndex(RegSaveFrameIndex)
12220 .addImm(/*Scale=*/1)
12221 .addReg(/*IndexReg=*/0)
12222 .addImm(/*Disp=*/Offset)
12223 .addReg(/*Segment=*/0)
12224 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012225 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012226 }
12227
Dan Gohman14152b42010-07-06 20:24:04 +000012228 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012229
12230 return EndMBB;
12231}
Mon P Wang63307c32008-05-05 19:05:59 +000012232
Lang Hames6e3f7e42012-02-03 01:13:49 +000012233// The EFLAGS operand of SelectItr might be missing a kill marker
12234// because there were multiple uses of EFLAGS, and ISel didn't know
12235// which to mark. Figure out whether SelectItr should have had a
12236// kill marker, and set it if it should. Returns the correct kill
12237// marker value.
12238static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12239 MachineBasicBlock* BB,
12240 const TargetRegisterInfo* TRI) {
12241 // Scan forward through BB for a use/def of EFLAGS.
12242 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12243 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012244 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012245 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012246 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012247 if (mi.definesRegister(X86::EFLAGS))
12248 break; // Should have kill-flag - update below.
12249 }
12250
12251 // If we hit the end of the block, check whether EFLAGS is live into a
12252 // successor.
12253 if (miI == BB->end()) {
12254 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12255 sEnd = BB->succ_end();
12256 sItr != sEnd; ++sItr) {
12257 MachineBasicBlock* succ = *sItr;
12258 if (succ->isLiveIn(X86::EFLAGS))
12259 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012260 }
12261 }
12262
Lang Hames6e3f7e42012-02-03 01:13:49 +000012263 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12264 // out. SelectMI should have a kill flag on EFLAGS.
12265 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012266 return true;
12267}
12268
Evan Cheng60c07e12006-07-05 22:17:51 +000012269MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012270X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012271 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012272 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12273 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012274
Chris Lattner52600972009-09-02 05:57:00 +000012275 // To "insert" a SELECT_CC instruction, we actually have to insert the
12276 // diamond control-flow pattern. The incoming instruction knows the
12277 // destination vreg to set, the condition code register to branch on, the
12278 // true/false values to select between, and a branch opcode to use.
12279 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12280 MachineFunction::iterator It = BB;
12281 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012282
Chris Lattner52600972009-09-02 05:57:00 +000012283 // thisMBB:
12284 // ...
12285 // TrueVal = ...
12286 // cmpTY ccX, r1, r2
12287 // bCC copy1MBB
12288 // fallthrough --> copy0MBB
12289 MachineBasicBlock *thisMBB = BB;
12290 MachineFunction *F = BB->getParent();
12291 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12292 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012293 F->insert(It, copy0MBB);
12294 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012295
Bill Wendling730c07e2010-06-25 20:48:10 +000012296 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12297 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012298 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12299 if (!MI->killsRegister(X86::EFLAGS) &&
12300 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12301 copy0MBB->addLiveIn(X86::EFLAGS);
12302 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012303 }
12304
Dan Gohman14152b42010-07-06 20:24:04 +000012305 // Transfer the remainder of BB and its successor edges to sinkMBB.
12306 sinkMBB->splice(sinkMBB->begin(), BB,
12307 llvm::next(MachineBasicBlock::iterator(MI)),
12308 BB->end());
12309 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12310
12311 // Add the true and fallthrough blocks as its successors.
12312 BB->addSuccessor(copy0MBB);
12313 BB->addSuccessor(sinkMBB);
12314
12315 // Create the conditional branch instruction.
12316 unsigned Opc =
12317 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12318 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12319
Chris Lattner52600972009-09-02 05:57:00 +000012320 // copy0MBB:
12321 // %FalseValue = ...
12322 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012323 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012324
Chris Lattner52600972009-09-02 05:57:00 +000012325 // sinkMBB:
12326 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12327 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012328 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12329 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012330 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12331 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12332
Dan Gohman14152b42010-07-06 20:24:04 +000012333 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012334 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012335}
12336
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012337MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012338X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12339 bool Is64Bit) const {
12340 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12341 DebugLoc DL = MI->getDebugLoc();
12342 MachineFunction *MF = BB->getParent();
12343 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12344
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012345 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012346
12347 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12348 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12349
12350 // BB:
12351 // ... [Till the alloca]
12352 // If stacklet is not large enough, jump to mallocMBB
12353 //
12354 // bumpMBB:
12355 // Allocate by subtracting from RSP
12356 // Jump to continueMBB
12357 //
12358 // mallocMBB:
12359 // Allocate by call to runtime
12360 //
12361 // continueMBB:
12362 // ...
12363 // [rest of original BB]
12364 //
12365
12366 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12367 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12368 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12369
12370 MachineRegisterInfo &MRI = MF->getRegInfo();
12371 const TargetRegisterClass *AddrRegClass =
12372 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12373
12374 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12375 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12376 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012377 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012378 sizeVReg = MI->getOperand(1).getReg(),
12379 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12380
12381 MachineFunction::iterator MBBIter = BB;
12382 ++MBBIter;
12383
12384 MF->insert(MBBIter, bumpMBB);
12385 MF->insert(MBBIter, mallocMBB);
12386 MF->insert(MBBIter, continueMBB);
12387
12388 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12389 (MachineBasicBlock::iterator(MI)), BB->end());
12390 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12391
12392 // Add code to the main basic block to check if the stack limit has been hit,
12393 // and if so, jump to mallocMBB otherwise to bumpMBB.
12394 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012395 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012396 .addReg(tmpSPVReg).addReg(sizeVReg);
12397 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012398 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012399 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012400 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12401
12402 // bumpMBB simply decreases the stack pointer, since we know the current
12403 // stacklet has enough space.
12404 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012405 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012406 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012407 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012408 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12409
12410 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012411 const uint32_t *RegMask =
12412 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012413 if (Is64Bit) {
12414 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12415 .addReg(sizeVReg);
12416 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012417 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12418 .addRegMask(RegMask)
12419 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012420 } else {
12421 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12422 .addImm(12);
12423 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12424 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012425 .addExternalSymbol("__morestack_allocate_stack_space")
12426 .addRegMask(RegMask)
12427 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012428 }
12429
12430 if (!Is64Bit)
12431 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12432 .addImm(16);
12433
12434 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12435 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12436 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12437
12438 // Set up the CFG correctly.
12439 BB->addSuccessor(bumpMBB);
12440 BB->addSuccessor(mallocMBB);
12441 mallocMBB->addSuccessor(continueMBB);
12442 bumpMBB->addSuccessor(continueMBB);
12443
12444 // Take care of the PHI nodes.
12445 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12446 MI->getOperand(0).getReg())
12447 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12448 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12449
12450 // Delete the original pseudo instruction.
12451 MI->eraseFromParent();
12452
12453 // And we're done.
12454 return continueMBB;
12455}
12456
12457MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012458X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012459 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012460 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12461 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012462
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012463 assert(!Subtarget->isTargetEnvMacho());
12464
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012465 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12466 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012467
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012468 if (Subtarget->isTargetWin64()) {
12469 if (Subtarget->isTargetCygMing()) {
12470 // ___chkstk(Mingw64):
12471 // Clobbers R10, R11, RAX and EFLAGS.
12472 // Updates RSP.
12473 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12474 .addExternalSymbol("___chkstk")
12475 .addReg(X86::RAX, RegState::Implicit)
12476 .addReg(X86::RSP, RegState::Implicit)
12477 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12478 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12479 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12480 } else {
12481 // __chkstk(MSVCRT): does not update stack pointer.
12482 // Clobbers R10, R11 and EFLAGS.
12483 // FIXME: RAX(allocated size) might be reused and not killed.
12484 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12485 .addExternalSymbol("__chkstk")
12486 .addReg(X86::RAX, RegState::Implicit)
12487 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12488 // RAX has the offset to subtracted from RSP.
12489 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12490 .addReg(X86::RSP)
12491 .addReg(X86::RAX);
12492 }
12493 } else {
12494 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012495 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12496
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012497 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12498 .addExternalSymbol(StackProbeSymbol)
12499 .addReg(X86::EAX, RegState::Implicit)
12500 .addReg(X86::ESP, RegState::Implicit)
12501 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12502 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12503 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12504 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012505
Dan Gohman14152b42010-07-06 20:24:04 +000012506 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012507 return BB;
12508}
Chris Lattner52600972009-09-02 05:57:00 +000012509
12510MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012511X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12512 MachineBasicBlock *BB) const {
12513 // This is pretty easy. We're taking the value that we received from
12514 // our load from the relocation, sticking it in either RDI (x86-64)
12515 // or EAX and doing an indirect call. The return value will then
12516 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012517 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012518 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012519 DebugLoc DL = MI->getDebugLoc();
12520 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012521
12522 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012523 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012524
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012525 // Get a register mask for the lowered call.
12526 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12527 // proper register mask.
12528 const uint32_t *RegMask =
12529 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012530 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012531 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12532 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012533 .addReg(X86::RIP)
12534 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012535 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012536 MI->getOperand(3).getTargetFlags())
12537 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012538 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012539 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012540 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012541 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012542 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12543 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012544 .addReg(0)
12545 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012546 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012547 MI->getOperand(3).getTargetFlags())
12548 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012549 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012550 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012551 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012552 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012553 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12554 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012555 .addReg(TII->getGlobalBaseReg(F))
12556 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012557 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012558 MI->getOperand(3).getTargetFlags())
12559 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012560 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012561 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012562 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012564
Dan Gohman14152b42010-07-06 20:24:04 +000012565 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012566 return BB;
12567}
12568
12569MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012570X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012571 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012572 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012573 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012574 case X86::TAILJMPd64:
12575 case X86::TAILJMPr64:
12576 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012577 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012578 case X86::TCRETURNdi64:
12579 case X86::TCRETURNri64:
12580 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012581 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012582 case X86::WIN_ALLOCA:
12583 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012584 case X86::SEG_ALLOCA_32:
12585 return EmitLoweredSegAlloca(MI, BB, false);
12586 case X86::SEG_ALLOCA_64:
12587 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012588 case X86::TLSCall_32:
12589 case X86::TLSCall_64:
12590 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012591 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012592 case X86::CMOV_FR32:
12593 case X86::CMOV_FR64:
12594 case X86::CMOV_V4F32:
12595 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012596 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012597 case X86::CMOV_V8F32:
12598 case X86::CMOV_V4F64:
12599 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012600 case X86::CMOV_GR16:
12601 case X86::CMOV_GR32:
12602 case X86::CMOV_RFP32:
12603 case X86::CMOV_RFP64:
12604 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012605 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012606
Dale Johannesen849f2142007-07-03 00:53:03 +000012607 case X86::FP32_TO_INT16_IN_MEM:
12608 case X86::FP32_TO_INT32_IN_MEM:
12609 case X86::FP32_TO_INT64_IN_MEM:
12610 case X86::FP64_TO_INT16_IN_MEM:
12611 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012612 case X86::FP64_TO_INT64_IN_MEM:
12613 case X86::FP80_TO_INT16_IN_MEM:
12614 case X86::FP80_TO_INT32_IN_MEM:
12615 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012616 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12617 DebugLoc DL = MI->getDebugLoc();
12618
Evan Cheng60c07e12006-07-05 22:17:51 +000012619 // Change the floating point control register to use "round towards zero"
12620 // mode when truncating to an integer value.
12621 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012622 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012623 addFrameReference(BuildMI(*BB, MI, DL,
12624 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012625
12626 // Load the old value of the high byte of the control word...
12627 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012628 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012629 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012630 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012631
12632 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012633 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012634 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012635
12636 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012637 addFrameReference(BuildMI(*BB, MI, DL,
12638 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012639
12640 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012641 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012642 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012643
12644 // Get the X86 opcode to use.
12645 unsigned Opc;
12646 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012647 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012648 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12649 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12650 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12651 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12652 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12653 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012654 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12655 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12656 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012657 }
12658
12659 X86AddressMode AM;
12660 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012661 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012662 AM.BaseType = X86AddressMode::RegBase;
12663 AM.Base.Reg = Op.getReg();
12664 } else {
12665 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012666 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012667 }
12668 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012669 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012670 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012671 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012672 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012673 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012674 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012675 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012676 AM.GV = Op.getGlobal();
12677 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012678 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012679 }
Dan Gohman14152b42010-07-06 20:24:04 +000012680 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012681 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012682
12683 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012684 addFrameReference(BuildMI(*BB, MI, DL,
12685 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012686
Dan Gohman14152b42010-07-06 20:24:04 +000012687 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012688 return BB;
12689 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012690 // String/text processing lowering.
12691 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012692 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012693 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12694 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012695 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012696 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12697 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012698 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012699 return EmitPCMP(MI, BB, 5, false /* in mem */);
12700 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012701 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012702 return EmitPCMP(MI, BB, 5, true /* in mem */);
12703
Eric Christopher228232b2010-11-30 07:20:12 +000012704 // Thread synchronization.
12705 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012706 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012707 case X86::MWAIT:
12708 return EmitMwait(MI, BB);
12709
Eric Christopherb120ab42009-08-18 22:50:32 +000012710 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012711 case X86::ATOMAND32:
12712 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012713 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012714 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012715 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012716 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012717 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012718 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12719 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012720 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012721 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012722 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012723 case X86::ATOMXOR32:
12724 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012725 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012726 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012727 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012728 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012729 case X86::ATOMNAND32:
12730 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012731 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012732 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012733 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012734 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012735 case X86::ATOMMIN32:
12736 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12737 case X86::ATOMMAX32:
12738 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12739 case X86::ATOMUMIN32:
12740 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12741 case X86::ATOMUMAX32:
12742 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012743
12744 case X86::ATOMAND16:
12745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12746 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012747 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012748 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012749 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012750 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012752 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012753 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012754 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012755 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012756 case X86::ATOMXOR16:
12757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12758 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012759 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012760 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012761 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012762 case X86::ATOMNAND16:
12763 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12764 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012765 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012766 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012767 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012768 case X86::ATOMMIN16:
12769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12770 case X86::ATOMMAX16:
12771 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12772 case X86::ATOMUMIN16:
12773 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12774 case X86::ATOMUMAX16:
12775 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12776
12777 case X86::ATOMAND8:
12778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12779 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012780 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012781 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012782 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012783 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012785 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012786 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012787 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012788 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012789 case X86::ATOMXOR8:
12790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12791 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012792 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012793 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012794 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012795 case X86::ATOMNAND8:
12796 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12797 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012798 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012799 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012800 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012801 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012802 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012803 case X86::ATOMAND64:
12804 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012805 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012806 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012807 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012808 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012809 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012810 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12811 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012812 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012813 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012814 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012815 case X86::ATOMXOR64:
12816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012817 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012818 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012819 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012820 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012821 case X86::ATOMNAND64:
12822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12823 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012824 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012825 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012826 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012827 case X86::ATOMMIN64:
12828 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12829 case X86::ATOMMAX64:
12830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12831 case X86::ATOMUMIN64:
12832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12833 case X86::ATOMUMAX64:
12834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012835
12836 // This group does 64-bit operations on a 32-bit host.
12837 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012838 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012839 X86::AND32rr, X86::AND32rr,
12840 X86::AND32ri, X86::AND32ri,
12841 false);
12842 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012843 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012844 X86::OR32rr, X86::OR32rr,
12845 X86::OR32ri, X86::OR32ri,
12846 false);
12847 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012848 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012849 X86::XOR32rr, X86::XOR32rr,
12850 X86::XOR32ri, X86::XOR32ri,
12851 false);
12852 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012853 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012854 X86::AND32rr, X86::AND32rr,
12855 X86::AND32ri, X86::AND32ri,
12856 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012857 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012858 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012859 X86::ADD32rr, X86::ADC32rr,
12860 X86::ADD32ri, X86::ADC32ri,
12861 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012862 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012863 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012864 X86::SUB32rr, X86::SBB32rr,
12865 X86::SUB32ri, X86::SBB32ri,
12866 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012867 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012868 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012869 X86::MOV32rr, X86::MOV32rr,
12870 X86::MOV32ri, X86::MOV32ri,
12871 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012872 case X86::VASTART_SAVE_XMM_REGS:
12873 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012874
12875 case X86::VAARG_64:
12876 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012877 }
12878}
12879
12880//===----------------------------------------------------------------------===//
12881// X86 Optimization Hooks
12882//===----------------------------------------------------------------------===//
12883
Dan Gohman475871a2008-07-27 21:46:04 +000012884void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012885 APInt &KnownZero,
12886 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012887 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012888 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012889 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012890 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012891 assert((Opc >= ISD::BUILTIN_OP_END ||
12892 Opc == ISD::INTRINSIC_WO_CHAIN ||
12893 Opc == ISD::INTRINSIC_W_CHAIN ||
12894 Opc == ISD::INTRINSIC_VOID) &&
12895 "Should use MaskedValueIsZero if you don't know whether Op"
12896 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012897
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012898 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012899 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012900 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012901 case X86ISD::ADD:
12902 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012903 case X86ISD::ADC:
12904 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012905 case X86ISD::SMUL:
12906 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012907 case X86ISD::INC:
12908 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012909 case X86ISD::OR:
12910 case X86ISD::XOR:
12911 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012912 // These nodes' second result is a boolean.
12913 if (Op.getResNo() == 0)
12914 break;
12915 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012916 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012917 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012918 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012919 case ISD::INTRINSIC_WO_CHAIN: {
12920 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12921 unsigned NumLoBits = 0;
12922 switch (IntId) {
12923 default: break;
12924 case Intrinsic::x86_sse_movmsk_ps:
12925 case Intrinsic::x86_avx_movmsk_ps_256:
12926 case Intrinsic::x86_sse2_movmsk_pd:
12927 case Intrinsic::x86_avx_movmsk_pd_256:
12928 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012929 case Intrinsic::x86_sse2_pmovmskb_128:
12930 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012931 // High bits of movmskp{s|d}, pmovmskb are known zero.
12932 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012933 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012934 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12935 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12936 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12937 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12938 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12939 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012940 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012941 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012942 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012943 break;
12944 }
12945 }
12946 break;
12947 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012948 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012949}
Chris Lattner259e97c2006-01-31 19:43:35 +000012950
Owen Andersonbc146b02010-09-21 20:42:50 +000012951unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12952 unsigned Depth) const {
12953 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12954 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12955 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012956
Owen Andersonbc146b02010-09-21 20:42:50 +000012957 // Fallback case.
12958 return 1;
12959}
12960
Evan Cheng206ee9d2006-07-07 08:33:52 +000012961/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012962/// node is a GlobalAddress + offset.
12963bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012964 const GlobalValue* &GA,
12965 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012966 if (N->getOpcode() == X86ISD::Wrapper) {
12967 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012968 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012969 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012970 return true;
12971 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012972 }
Evan Chengad4196b2008-05-12 19:56:52 +000012973 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012974}
12975
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012976/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12977/// same as extracting the high 128-bit part of 256-bit vector and then
12978/// inserting the result into the low part of a new 256-bit vector
12979static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12980 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012981 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012982
12983 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012984 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012985 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12986 SVOp->getMaskElt(j) >= 0)
12987 return false;
12988
12989 return true;
12990}
12991
12992/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12993/// same as extracting the low 128-bit part of 256-bit vector and then
12994/// inserting the result into the high part of a new 256-bit vector
12995static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12996 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012997 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012998
12999 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013000 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013001 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13002 SVOp->getMaskElt(j) >= 0)
13003 return false;
13004
13005 return true;
13006}
13007
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013008/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13009static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013010 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013011 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013012 DebugLoc dl = N->getDebugLoc();
13013 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13014 SDValue V1 = SVOp->getOperand(0);
13015 SDValue V2 = SVOp->getOperand(1);
13016 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013017 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013018
13019 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13020 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13021 //
13022 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013023 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013024 // V UNDEF BUILD_VECTOR UNDEF
13025 // \ / \ /
13026 // CONCAT_VECTOR CONCAT_VECTOR
13027 // \ /
13028 // \ /
13029 // RESULT: V + zero extended
13030 //
13031 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13032 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13033 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13034 return SDValue();
13035
13036 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13037 return SDValue();
13038
13039 // To match the shuffle mask, the first half of the mask should
13040 // be exactly the first vector, and all the rest a splat with the
13041 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013042 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013043 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13044 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13045 return SDValue();
13046
Chad Rosier3d1161e2012-01-03 21:05:52 +000013047 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13048 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013049 if (Ld->hasNUsesOfValue(1, 0)) {
13050 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13051 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13052 SDValue ResNode =
13053 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13054 Ld->getMemoryVT(),
13055 Ld->getPointerInfo(),
13056 Ld->getAlignment(),
13057 false/*isVolatile*/, true/*ReadMem*/,
13058 false/*WriteMem*/);
13059 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13060 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013061 }
13062
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013063 // Emit a zeroed vector and insert the desired subvector on its
13064 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013065 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013066 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013067 return DCI.CombineTo(N, InsV);
13068 }
13069
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013070 //===--------------------------------------------------------------------===//
13071 // Combine some shuffles into subvector extracts and inserts:
13072 //
13073
13074 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13075 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013076 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13077 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013078 return DCI.CombineTo(N, InsV);
13079 }
13080
13081 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13082 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013083 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13084 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013085 return DCI.CombineTo(N, InsV);
13086 }
13087
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013088 return SDValue();
13089}
13090
13091/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013092static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013093 TargetLowering::DAGCombinerInfo &DCI,
13094 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013095 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013096 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013097
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013098 // Don't create instructions with illegal types after legalize types has run.
13099 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13100 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13101 return SDValue();
13102
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013103 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13104 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13105 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013106 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013107
13108 // Only handle 128 wide vector from here on.
13109 if (VT.getSizeInBits() != 128)
13110 return SDValue();
13111
13112 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13113 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13114 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013115 SmallVector<SDValue, 16> Elts;
13116 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013117 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013118
Nate Begemanfdea31a2010-03-24 20:49:50 +000013119 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013120}
Evan Chengd880b972008-05-09 21:53:03 +000013121
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013122
Craig Topperc16f8512012-04-25 06:39:39 +000013123/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013124/// a sequence of vector shuffle operations.
13125/// It is possible when we truncate 256-bit vector to 128-bit vector
13126
13127SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13128 DAGCombinerInfo &DCI) const {
13129 if (!DCI.isBeforeLegalizeOps())
13130 return SDValue();
13131
Craig Topper3ef43cf2012-04-24 06:36:35 +000013132 if (!Subtarget->hasAVX())
13133 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013134
13135 EVT VT = N->getValueType(0);
13136 SDValue Op = N->getOperand(0);
13137 EVT OpVT = Op.getValueType();
13138 DebugLoc dl = N->getDebugLoc();
13139
13140 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13141
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013142 if (Subtarget->hasAVX2()) {
13143 // AVX2: v4i64 -> v4i32
13144
13145 // VPERMD
13146 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13147
13148 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13149 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13150 ShufMask);
13151
Craig Topperd63fa652012-04-22 18:51:37 +000013152 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13153 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013154 }
13155
13156 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013157 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013158 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013159
13160 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013161 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013162
13163 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13164 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13165
13166 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013167 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013168
Craig Topperd63fa652012-04-22 18:51:37 +000013169 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13170 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013171
13172 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013173 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013174
Elena Demikhovsky73252572012-02-01 10:33:05 +000013175 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013176 }
Craig Topperd63fa652012-04-22 18:51:37 +000013177
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013178 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13179
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013180 if (Subtarget->hasAVX2()) {
13181 // AVX2: v8i32 -> v8i16
13182
13183 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013184
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013185 // PSHUFB
13186 SmallVector<SDValue,32> pshufbMask;
13187 for (unsigned i = 0; i < 2; ++i) {
13188 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13189 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13190 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13191 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13192 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13193 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13194 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13195 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13196 for (unsigned j = 0; j < 8; ++j)
13197 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13198 }
Craig Topperd63fa652012-04-22 18:51:37 +000013199 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13200 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013201 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13202
13203 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13204
13205 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013206 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013207 &ShufMask[0]);
13208
Craig Topperd63fa652012-04-22 18:51:37 +000013209 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13210 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013211
13212 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13213 }
13214
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013215 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013216 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013217
13218 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013219 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013220
13221 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13222 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13223
13224 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013225 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13226 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013227
Craig Topperd63fa652012-04-22 18:51:37 +000013228 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013229 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013230 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013231 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013232
13233 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13234 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13235
13236 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013237 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013238
Elena Demikhovsky73252572012-02-01 10:33:05 +000013239 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013240 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013241 }
13242
13243 return SDValue();
13244}
13245
Craig Topper89f4e662012-03-20 07:17:59 +000013246/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13247/// specific shuffle of a load can be folded into a single element load.
13248/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13249/// shuffles have been customed lowered so we need to handle those here.
13250static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13251 TargetLowering::DAGCombinerInfo &DCI) {
13252 if (DCI.isBeforeLegalizeOps())
13253 return SDValue();
13254
13255 SDValue InVec = N->getOperand(0);
13256 SDValue EltNo = N->getOperand(1);
13257
13258 if (!isa<ConstantSDNode>(EltNo))
13259 return SDValue();
13260
13261 EVT VT = InVec.getValueType();
13262
13263 bool HasShuffleIntoBitcast = false;
13264 if (InVec.getOpcode() == ISD::BITCAST) {
13265 // Don't duplicate a load with other uses.
13266 if (!InVec.hasOneUse())
13267 return SDValue();
13268 EVT BCVT = InVec.getOperand(0).getValueType();
13269 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13270 return SDValue();
13271 InVec = InVec.getOperand(0);
13272 HasShuffleIntoBitcast = true;
13273 }
13274
13275 if (!isTargetShuffle(InVec.getOpcode()))
13276 return SDValue();
13277
13278 // Don't duplicate a load with other uses.
13279 if (!InVec.hasOneUse())
13280 return SDValue();
13281
13282 SmallVector<int, 16> ShuffleMask;
13283 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013284 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13285 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013286 return SDValue();
13287
13288 // Select the input vector, guarding against out of range extract vector.
13289 unsigned NumElems = VT.getVectorNumElements();
13290 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13291 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13292 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13293 : InVec.getOperand(1);
13294
13295 // If inputs to shuffle are the same for both ops, then allow 2 uses
13296 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13297
13298 if (LdNode.getOpcode() == ISD::BITCAST) {
13299 // Don't duplicate a load with other uses.
13300 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13301 return SDValue();
13302
13303 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13304 LdNode = LdNode.getOperand(0);
13305 }
13306
13307 if (!ISD::isNormalLoad(LdNode.getNode()))
13308 return SDValue();
13309
13310 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13311
13312 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13313 return SDValue();
13314
13315 if (HasShuffleIntoBitcast) {
13316 // If there's a bitcast before the shuffle, check if the load type and
13317 // alignment is valid.
13318 unsigned Align = LN0->getAlignment();
13319 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13320 unsigned NewAlign = TLI.getTargetData()->
13321 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13322
13323 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13324 return SDValue();
13325 }
13326
13327 // All checks match so transform back to vector_shuffle so that DAG combiner
13328 // can finish the job
13329 DebugLoc dl = N->getDebugLoc();
13330
13331 // Create shuffle node taking into account the case that its a unary shuffle
13332 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13333 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13334 InVec.getOperand(0), Shuffle,
13335 &ShuffleMask[0]);
13336 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13337 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13338 EltNo);
13339}
13340
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013341/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13342/// generation and convert it from being a bunch of shuffles and extracts
13343/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013344static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013345 TargetLowering::DAGCombinerInfo &DCI) {
13346 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13347 if (NewOp.getNode())
13348 return NewOp;
13349
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013350 SDValue InputVector = N->getOperand(0);
13351
13352 // Only operate on vectors of 4 elements, where the alternative shuffling
13353 // gets to be more expensive.
13354 if (InputVector.getValueType() != MVT::v4i32)
13355 return SDValue();
13356
13357 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13358 // single use which is a sign-extend or zero-extend, and all elements are
13359 // used.
13360 SmallVector<SDNode *, 4> Uses;
13361 unsigned ExtractedElements = 0;
13362 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13363 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13364 if (UI.getUse().getResNo() != InputVector.getResNo())
13365 return SDValue();
13366
13367 SDNode *Extract = *UI;
13368 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13369 return SDValue();
13370
13371 if (Extract->getValueType(0) != MVT::i32)
13372 return SDValue();
13373 if (!Extract->hasOneUse())
13374 return SDValue();
13375 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13376 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13377 return SDValue();
13378 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13379 return SDValue();
13380
13381 // Record which element was extracted.
13382 ExtractedElements |=
13383 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13384
13385 Uses.push_back(Extract);
13386 }
13387
13388 // If not all the elements were used, this may not be worthwhile.
13389 if (ExtractedElements != 15)
13390 return SDValue();
13391
13392 // Ok, we've now decided to do the transformation.
13393 DebugLoc dl = InputVector.getDebugLoc();
13394
13395 // Store the value to a temporary stack slot.
13396 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013397 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13398 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013399
13400 // Replace each use (extract) with a load of the appropriate element.
13401 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13402 UE = Uses.end(); UI != UE; ++UI) {
13403 SDNode *Extract = *UI;
13404
Nadav Rotem86694292011-05-17 08:31:57 +000013405 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013406 SDValue Idx = Extract->getOperand(1);
13407 unsigned EltSize =
13408 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13409 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013411 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13412
Nadav Rotem86694292011-05-17 08:31:57 +000013413 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013414 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013415
13416 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013417 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013418 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013419 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013420
13421 // Replace the exact with the load.
13422 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13423 }
13424
13425 // The replacement was made in place; don't return anything.
13426 return SDValue();
13427}
13428
Duncan Sands6bcd2192011-09-17 16:49:39 +000013429/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13430/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013431static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013432 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013433 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013434
13435
Chris Lattner47b4ce82009-03-11 05:48:52 +000013436 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013437 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013438 // Get the LHS/RHS of the select.
13439 SDValue LHS = N->getOperand(1);
13440 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013441 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013442
Dan Gohman670e5392009-09-21 18:03:22 +000013443 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013444 // instructions match the semantics of the common C idiom x<y?x:y but not
13445 // x<=y?x:y, because of how they handle negative zero (which can be
13446 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013447 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13448 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013449 (Subtarget->hasSSE2() ||
13450 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013451 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013452
Chris Lattner47b4ce82009-03-11 05:48:52 +000013453 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013454 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013455 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13456 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013457 switch (CC) {
13458 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013459 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013460 // Converting this to a min would handle NaNs incorrectly, and swapping
13461 // the operands would cause it to handle comparisons between positive
13462 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013463 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013464 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013465 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13466 break;
13467 std::swap(LHS, RHS);
13468 }
Dan Gohman670e5392009-09-21 18:03:22 +000013469 Opcode = X86ISD::FMIN;
13470 break;
13471 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013472 // Converting this to a min would handle comparisons between positive
13473 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013474 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013475 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13476 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013477 Opcode = X86ISD::FMIN;
13478 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013479 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013480 // Converting this to a min would handle both negative zeros and NaNs
13481 // incorrectly, but we can swap the operands to fix both.
13482 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013483 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013484 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013485 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013486 Opcode = X86ISD::FMIN;
13487 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013488
Dan Gohman670e5392009-09-21 18:03:22 +000013489 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013490 // Converting this to a max would handle comparisons between positive
13491 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013492 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013493 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013494 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013495 Opcode = X86ISD::FMAX;
13496 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013497 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013498 // Converting this to a max would handle NaNs incorrectly, and swapping
13499 // the operands would cause it to handle comparisons between positive
13500 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013501 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013502 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013503 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13504 break;
13505 std::swap(LHS, RHS);
13506 }
Dan Gohman670e5392009-09-21 18:03:22 +000013507 Opcode = X86ISD::FMAX;
13508 break;
13509 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013510 // Converting this to a max would handle both negative zeros and NaNs
13511 // incorrectly, but we can swap the operands to fix both.
13512 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013513 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013514 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013515 case ISD::SETGE:
13516 Opcode = X86ISD::FMAX;
13517 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013518 }
Dan Gohman670e5392009-09-21 18:03:22 +000013519 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013520 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13521 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013522 switch (CC) {
13523 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013524 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013525 // Converting this to a min would handle comparisons between positive
13526 // and negative zero incorrectly, and swapping the operands would
13527 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013528 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013529 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013530 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013531 break;
13532 std::swap(LHS, RHS);
13533 }
Dan Gohman670e5392009-09-21 18:03:22 +000013534 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013535 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013536 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013537 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013538 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013539 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13540 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013541 Opcode = X86ISD::FMIN;
13542 break;
13543 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013544 // Converting this to a min would handle both negative zeros and NaNs
13545 // incorrectly, but we can swap the operands to fix both.
13546 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013547 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013548 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013549 case ISD::SETGE:
13550 Opcode = X86ISD::FMIN;
13551 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013552
Dan Gohman670e5392009-09-21 18:03:22 +000013553 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013554 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013555 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013556 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013557 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013558 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013559 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013560 // Converting this to a max would handle comparisons between positive
13561 // and negative zero incorrectly, and swapping the operands would
13562 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013563 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013564 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013565 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013566 break;
13567 std::swap(LHS, RHS);
13568 }
Dan Gohman670e5392009-09-21 18:03:22 +000013569 Opcode = X86ISD::FMAX;
13570 break;
13571 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013572 // Converting this to a max would handle both negative zeros and NaNs
13573 // incorrectly, but we can swap the operands to fix both.
13574 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013575 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013576 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013577 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013578 Opcode = X86ISD::FMAX;
13579 break;
13580 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013581 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013582
Chris Lattner47b4ce82009-03-11 05:48:52 +000013583 if (Opcode)
13584 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013585 }
Eric Christopherfd179292009-08-27 18:07:15 +000013586
Chris Lattnerd1980a52009-03-12 06:52:53 +000013587 // If this is a select between two integer constants, try to do some
13588 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013589 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13590 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013591 // Don't do this for crazy integer types.
13592 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13593 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013594 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013595 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013596
Chris Lattnercee56e72009-03-13 05:53:31 +000013597 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013598 // Efficiently invertible.
13599 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13600 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13601 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13602 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013603 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013604 }
Eric Christopherfd179292009-08-27 18:07:15 +000013605
Chris Lattnerd1980a52009-03-12 06:52:53 +000013606 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013607 if (FalseC->getAPIntValue() == 0 &&
13608 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013609 if (NeedsCondInvert) // Invert the condition if needed.
13610 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13611 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013612
Chris Lattnerd1980a52009-03-12 06:52:53 +000013613 // Zero extend the condition if needed.
13614 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013615
Chris Lattnercee56e72009-03-13 05:53:31 +000013616 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013617 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013618 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013619 }
Eric Christopherfd179292009-08-27 18:07:15 +000013620
Chris Lattner97a29a52009-03-13 05:22:11 +000013621 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013622 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013623 if (NeedsCondInvert) // Invert the condition if needed.
13624 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13625 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013626
Chris Lattner97a29a52009-03-13 05:22:11 +000013627 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013628 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13629 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013630 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013631 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013632 }
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnercee56e72009-03-13 05:53:31 +000013634 // Optimize cases that will turn into an LEA instruction. This requires
13635 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013636 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013637 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013638 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013639
Chris Lattnercee56e72009-03-13 05:53:31 +000013640 bool isFastMultiplier = false;
13641 if (Diff < 10) {
13642 switch ((unsigned char)Diff) {
13643 default: break;
13644 case 1: // result = add base, cond
13645 case 2: // result = lea base( , cond*2)
13646 case 3: // result = lea base(cond, cond*2)
13647 case 4: // result = lea base( , cond*4)
13648 case 5: // result = lea base(cond, cond*4)
13649 case 8: // result = lea base( , cond*8)
13650 case 9: // result = lea base(cond, cond*8)
13651 isFastMultiplier = true;
13652 break;
13653 }
13654 }
Eric Christopherfd179292009-08-27 18:07:15 +000013655
Chris Lattnercee56e72009-03-13 05:53:31 +000013656 if (isFastMultiplier) {
13657 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13658 if (NeedsCondInvert) // Invert the condition if needed.
13659 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13660 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013661
Chris Lattnercee56e72009-03-13 05:53:31 +000013662 // Zero extend the condition if needed.
13663 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13664 Cond);
13665 // Scale the condition by the difference.
13666 if (Diff != 1)
13667 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13668 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013669
Chris Lattnercee56e72009-03-13 05:53:31 +000013670 // Add the base if non-zero.
13671 if (FalseC->getAPIntValue() != 0)
13672 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13673 SDValue(FalseC, 0));
13674 return Cond;
13675 }
Eric Christopherfd179292009-08-27 18:07:15 +000013676 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013677 }
13678 }
Eric Christopherfd179292009-08-27 18:07:15 +000013679
Evan Cheng56f582d2012-01-04 01:41:39 +000013680 // Canonicalize max and min:
13681 // (x > y) ? x : y -> (x >= y) ? x : y
13682 // (x < y) ? x : y -> (x <= y) ? x : y
13683 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13684 // the need for an extra compare
13685 // against zero. e.g.
13686 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13687 // subl %esi, %edi
13688 // testl %edi, %edi
13689 // movl $0, %eax
13690 // cmovgl %edi, %eax
13691 // =>
13692 // xorl %eax, %eax
13693 // subl %esi, $edi
13694 // cmovsl %eax, %edi
13695 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13696 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13697 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13698 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13699 switch (CC) {
13700 default: break;
13701 case ISD::SETLT:
13702 case ISD::SETGT: {
13703 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13704 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13705 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13706 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13707 }
13708 }
13709 }
13710
Nadav Rotemcc616562012-01-15 19:27:55 +000013711 // If we know that this node is legal then we know that it is going to be
13712 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13713 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13714 // to simplify previous instructions.
13715 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13716 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13717 !DCI.isBeforeLegalize() &&
13718 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13719 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13720 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13721 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13722
13723 APInt KnownZero, KnownOne;
13724 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13725 DCI.isBeforeLegalizeOps());
13726 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13727 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13728 DCI.CommitTargetLoweringOpt(TLO);
13729 }
13730
Dan Gohman475871a2008-07-27 21:46:04 +000013731 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013732}
13733
Chris Lattnerd1980a52009-03-12 06:52:53 +000013734/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13735static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13736 TargetLowering::DAGCombinerInfo &DCI) {
13737 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013738
Chris Lattnerd1980a52009-03-12 06:52:53 +000013739 // If the flag operand isn't dead, don't touch this CMOV.
13740 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13741 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013742
Evan Chengb5a55d92011-05-24 01:48:22 +000013743 SDValue FalseOp = N->getOperand(0);
13744 SDValue TrueOp = N->getOperand(1);
13745 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13746 SDValue Cond = N->getOperand(3);
13747 if (CC == X86::COND_E || CC == X86::COND_NE) {
13748 switch (Cond.getOpcode()) {
13749 default: break;
13750 case X86ISD::BSR:
13751 case X86ISD::BSF:
13752 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13753 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13754 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13755 }
13756 }
13757
Chris Lattnerd1980a52009-03-12 06:52:53 +000013758 // If this is a select between two integer constants, try to do some
13759 // optimizations. Note that the operands are ordered the opposite of SELECT
13760 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013761 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13762 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013763 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13764 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013765 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13766 CC = X86::GetOppositeBranchCondition(CC);
13767 std::swap(TrueC, FalseC);
13768 }
Eric Christopherfd179292009-08-27 18:07:15 +000013769
Chris Lattnerd1980a52009-03-12 06:52:53 +000013770 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013771 // This is efficient for any integer data type (including i8/i16) and
13772 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013773 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013774 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13775 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013776
Chris Lattnerd1980a52009-03-12 06:52:53 +000013777 // Zero extend the condition if needed.
13778 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013779
Chris Lattnerd1980a52009-03-12 06:52:53 +000013780 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13781 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013782 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013783 if (N->getNumValues() == 2) // Dead flag value?
13784 return DCI.CombineTo(N, Cond, SDValue());
13785 return Cond;
13786 }
Eric Christopherfd179292009-08-27 18:07:15 +000013787
Chris Lattnercee56e72009-03-13 05:53:31 +000013788 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13789 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013790 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013791 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13792 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013793
Chris Lattner97a29a52009-03-13 05:22:11 +000013794 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013795 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13796 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013797 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13798 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013799
Chris Lattner97a29a52009-03-13 05:22:11 +000013800 if (N->getNumValues() == 2) // Dead flag value?
13801 return DCI.CombineTo(N, Cond, SDValue());
13802 return Cond;
13803 }
Eric Christopherfd179292009-08-27 18:07:15 +000013804
Chris Lattnercee56e72009-03-13 05:53:31 +000013805 // Optimize cases that will turn into an LEA instruction. This requires
13806 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013807 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013808 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013809 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013810
Chris Lattnercee56e72009-03-13 05:53:31 +000013811 bool isFastMultiplier = false;
13812 if (Diff < 10) {
13813 switch ((unsigned char)Diff) {
13814 default: break;
13815 case 1: // result = add base, cond
13816 case 2: // result = lea base( , cond*2)
13817 case 3: // result = lea base(cond, cond*2)
13818 case 4: // result = lea base( , cond*4)
13819 case 5: // result = lea base(cond, cond*4)
13820 case 8: // result = lea base( , cond*8)
13821 case 9: // result = lea base(cond, cond*8)
13822 isFastMultiplier = true;
13823 break;
13824 }
13825 }
Eric Christopherfd179292009-08-27 18:07:15 +000013826
Chris Lattnercee56e72009-03-13 05:53:31 +000013827 if (isFastMultiplier) {
13828 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013829 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13830 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013831 // Zero extend the condition if needed.
13832 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13833 Cond);
13834 // Scale the condition by the difference.
13835 if (Diff != 1)
13836 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13837 DAG.getConstant(Diff, Cond.getValueType()));
13838
13839 // Add the base if non-zero.
13840 if (FalseC->getAPIntValue() != 0)
13841 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13842 SDValue(FalseC, 0));
13843 if (N->getNumValues() == 2) // Dead flag value?
13844 return DCI.CombineTo(N, Cond, SDValue());
13845 return Cond;
13846 }
Eric Christopherfd179292009-08-27 18:07:15 +000013847 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013848 }
13849 }
13850 return SDValue();
13851}
13852
13853
Evan Cheng0b0cd912009-03-28 05:57:29 +000013854/// PerformMulCombine - Optimize a single multiply with constant into two
13855/// in order to implement it with two cheaper instructions, e.g.
13856/// LEA + SHL, LEA + LEA.
13857static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13858 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013859 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13860 return SDValue();
13861
Owen Andersone50ed302009-08-10 22:56:29 +000013862 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013863 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013864 return SDValue();
13865
13866 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13867 if (!C)
13868 return SDValue();
13869 uint64_t MulAmt = C->getZExtValue();
13870 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13871 return SDValue();
13872
13873 uint64_t MulAmt1 = 0;
13874 uint64_t MulAmt2 = 0;
13875 if ((MulAmt % 9) == 0) {
13876 MulAmt1 = 9;
13877 MulAmt2 = MulAmt / 9;
13878 } else if ((MulAmt % 5) == 0) {
13879 MulAmt1 = 5;
13880 MulAmt2 = MulAmt / 5;
13881 } else if ((MulAmt % 3) == 0) {
13882 MulAmt1 = 3;
13883 MulAmt2 = MulAmt / 3;
13884 }
13885 if (MulAmt2 &&
13886 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13887 DebugLoc DL = N->getDebugLoc();
13888
13889 if (isPowerOf2_64(MulAmt2) &&
13890 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13891 // If second multiplifer is pow2, issue it first. We want the multiply by
13892 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13893 // is an add.
13894 std::swap(MulAmt1, MulAmt2);
13895
13896 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013897 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013898 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013899 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013900 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013901 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013902 DAG.getConstant(MulAmt1, VT));
13903
Eric Christopherfd179292009-08-27 18:07:15 +000013904 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013905 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013906 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013907 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013908 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013909 DAG.getConstant(MulAmt2, VT));
13910
13911 // Do not add new nodes to DAG combiner worklist.
13912 DCI.CombineTo(N, NewMul, false);
13913 }
13914 return SDValue();
13915}
13916
Evan Chengad9c0a32009-12-15 00:53:42 +000013917static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13918 SDValue N0 = N->getOperand(0);
13919 SDValue N1 = N->getOperand(1);
13920 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13921 EVT VT = N0.getValueType();
13922
13923 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13924 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013925 if (VT.isInteger() && !VT.isVector() &&
13926 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013927 N0.getOperand(1).getOpcode() == ISD::Constant) {
13928 SDValue N00 = N0.getOperand(0);
13929 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13930 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13931 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13932 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13933 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13934 APInt ShAmt = N1C->getAPIntValue();
13935 Mask = Mask.shl(ShAmt);
13936 if (Mask != 0)
13937 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13938 N00, DAG.getConstant(Mask, VT));
13939 }
13940 }
13941
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013942
13943 // Hardware support for vector shifts is sparse which makes us scalarize the
13944 // vector operations in many cases. Also, on sandybridge ADD is faster than
13945 // shl.
13946 // (shl V, 1) -> add V,V
13947 if (isSplatVector(N1.getNode())) {
13948 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13949 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13950 // We shift all of the values by one. In many cases we do not have
13951 // hardware support for this operation. This is better expressed as an ADD
13952 // of two values.
13953 if (N1C && (1 == N1C->getZExtValue())) {
13954 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13955 }
13956 }
13957
Evan Chengad9c0a32009-12-15 00:53:42 +000013958 return SDValue();
13959}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013960
Nate Begeman740ab032009-01-26 00:52:55 +000013961/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13962/// when possible.
13963static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013964 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013965 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013966 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013967 if (N->getOpcode() == ISD::SHL) {
13968 SDValue V = PerformSHLCombine(N, DAG);
13969 if (V.getNode()) return V;
13970 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013971
Nate Begeman740ab032009-01-26 00:52:55 +000013972 // On X86 with SSE2 support, we can transform this to a vector shift if
13973 // all elements are shifted by the same amount. We can't do this in legalize
13974 // because the a constant vector is typically transformed to a constant pool
13975 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013976 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013977 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013978
Craig Topper7be5dfd2011-11-12 09:58:49 +000013979 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13980 (!Subtarget->hasAVX2() ||
13981 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013982 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013983
Mon P Wang3becd092009-01-28 08:12:05 +000013984 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013985 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013986 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013987 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013988 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13989 unsigned NumElts = VT.getVectorNumElements();
13990 unsigned i = 0;
13991 for (; i != NumElts; ++i) {
13992 SDValue Arg = ShAmtOp.getOperand(i);
13993 if (Arg.getOpcode() == ISD::UNDEF) continue;
13994 BaseShAmt = Arg;
13995 break;
13996 }
Craig Topper37c26772012-01-17 04:44:50 +000013997 // Handle the case where the build_vector is all undef
13998 // FIXME: Should DAG allow this?
13999 if (i == NumElts)
14000 return SDValue();
14001
Mon P Wang3becd092009-01-28 08:12:05 +000014002 for (; i != NumElts; ++i) {
14003 SDValue Arg = ShAmtOp.getOperand(i);
14004 if (Arg.getOpcode() == ISD::UNDEF) continue;
14005 if (Arg != BaseShAmt) {
14006 return SDValue();
14007 }
14008 }
14009 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014010 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014011 SDValue InVec = ShAmtOp.getOperand(0);
14012 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14013 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14014 unsigned i = 0;
14015 for (; i != NumElts; ++i) {
14016 SDValue Arg = InVec.getOperand(i);
14017 if (Arg.getOpcode() == ISD::UNDEF) continue;
14018 BaseShAmt = Arg;
14019 break;
14020 }
14021 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14022 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014023 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014024 if (C->getZExtValue() == SplatIdx)
14025 BaseShAmt = InVec.getOperand(1);
14026 }
14027 }
Mon P Wang845b1892012-02-01 22:15:20 +000014028 if (BaseShAmt.getNode() == 0) {
14029 // Don't create instructions with illegal types after legalize
14030 // types has run.
14031 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14032 !DCI.isBeforeLegalize())
14033 return SDValue();
14034
Mon P Wangefa42202009-09-03 19:56:25 +000014035 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14036 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014037 }
Mon P Wang3becd092009-01-28 08:12:05 +000014038 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014039 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014040
Mon P Wangefa42202009-09-03 19:56:25 +000014041 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014042 if (EltVT.bitsGT(MVT::i32))
14043 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14044 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014045 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014046
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014047 // The shift amount is identical so we can do a vector shift.
14048 SDValue ValOp = N->getOperand(0);
14049 switch (N->getOpcode()) {
14050 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014051 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014052 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014053 switch (VT.getSimpleVT().SimpleTy) {
14054 default: return SDValue();
14055 case MVT::v2i64:
14056 case MVT::v4i32:
14057 case MVT::v8i16:
14058 case MVT::v4i64:
14059 case MVT::v8i32:
14060 case MVT::v16i16:
14061 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14062 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014063 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014064 switch (VT.getSimpleVT().SimpleTy) {
14065 default: return SDValue();
14066 case MVT::v4i32:
14067 case MVT::v8i16:
14068 case MVT::v8i32:
14069 case MVT::v16i16:
14070 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14071 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014072 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014073 switch (VT.getSimpleVT().SimpleTy) {
14074 default: return SDValue();
14075 case MVT::v2i64:
14076 case MVT::v4i32:
14077 case MVT::v8i16:
14078 case MVT::v4i64:
14079 case MVT::v8i32:
14080 case MVT::v16i16:
14081 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14082 }
Nate Begeman740ab032009-01-26 00:52:55 +000014083 }
Nate Begeman740ab032009-01-26 00:52:55 +000014084}
14085
Nate Begemanb65c1752010-12-17 22:55:37 +000014086
Stuart Hastings865f0932011-06-03 23:53:54 +000014087// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14088// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14089// and friends. Likewise for OR -> CMPNEQSS.
14090static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14091 TargetLowering::DAGCombinerInfo &DCI,
14092 const X86Subtarget *Subtarget) {
14093 unsigned opcode;
14094
14095 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14096 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014097 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014098 SDValue N0 = N->getOperand(0);
14099 SDValue N1 = N->getOperand(1);
14100 SDValue CMP0 = N0->getOperand(1);
14101 SDValue CMP1 = N1->getOperand(1);
14102 DebugLoc DL = N->getDebugLoc();
14103
14104 // The SETCCs should both refer to the same CMP.
14105 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14106 return SDValue();
14107
14108 SDValue CMP00 = CMP0->getOperand(0);
14109 SDValue CMP01 = CMP0->getOperand(1);
14110 EVT VT = CMP00.getValueType();
14111
14112 if (VT == MVT::f32 || VT == MVT::f64) {
14113 bool ExpectingFlags = false;
14114 // Check for any users that want flags:
14115 for (SDNode::use_iterator UI = N->use_begin(),
14116 UE = N->use_end();
14117 !ExpectingFlags && UI != UE; ++UI)
14118 switch (UI->getOpcode()) {
14119 default:
14120 case ISD::BR_CC:
14121 case ISD::BRCOND:
14122 case ISD::SELECT:
14123 ExpectingFlags = true;
14124 break;
14125 case ISD::CopyToReg:
14126 case ISD::SIGN_EXTEND:
14127 case ISD::ZERO_EXTEND:
14128 case ISD::ANY_EXTEND:
14129 break;
14130 }
14131
14132 if (!ExpectingFlags) {
14133 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14134 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14135
14136 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14137 X86::CondCode tmp = cc0;
14138 cc0 = cc1;
14139 cc1 = tmp;
14140 }
14141
14142 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14143 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14144 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14145 X86ISD::NodeType NTOperator = is64BitFP ?
14146 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14147 // FIXME: need symbolic constants for these magic numbers.
14148 // See X86ATTInstPrinter.cpp:printSSECC().
14149 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14150 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14151 DAG.getConstant(x86cc, MVT::i8));
14152 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14153 OnesOrZeroesF);
14154 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14155 DAG.getConstant(1, MVT::i32));
14156 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14157 return OneBitOfTruth;
14158 }
14159 }
14160 }
14161 }
14162 return SDValue();
14163}
14164
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014165/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14166/// so it can be folded inside ANDNP.
14167static bool CanFoldXORWithAllOnes(const SDNode *N) {
14168 EVT VT = N->getValueType(0);
14169
14170 // Match direct AllOnes for 128 and 256-bit vectors
14171 if (ISD::isBuildVectorAllOnes(N))
14172 return true;
14173
14174 // Look through a bit convert.
14175 if (N->getOpcode() == ISD::BITCAST)
14176 N = N->getOperand(0).getNode();
14177
14178 // Sometimes the operand may come from a insert_subvector building a 256-bit
14179 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014180 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014181 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14182 SDValue V1 = N->getOperand(0);
14183 SDValue V2 = N->getOperand(1);
14184
14185 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14186 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14187 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14188 ISD::isBuildVectorAllOnes(V2.getNode()))
14189 return true;
14190 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014191
14192 return false;
14193}
14194
Nate Begemanb65c1752010-12-17 22:55:37 +000014195static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14196 TargetLowering::DAGCombinerInfo &DCI,
14197 const X86Subtarget *Subtarget) {
14198 if (DCI.isBeforeLegalizeOps())
14199 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014200
Stuart Hastings865f0932011-06-03 23:53:54 +000014201 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14202 if (R.getNode())
14203 return R;
14204
Craig Topper54a11172011-10-14 07:06:56 +000014205 EVT VT = N->getValueType(0);
14206
Craig Topperb4c94572011-10-21 06:55:01 +000014207 // Create ANDN, BLSI, and BLSR instructions
14208 // BLSI is X & (-X)
14209 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014210 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14211 SDValue N0 = N->getOperand(0);
14212 SDValue N1 = N->getOperand(1);
14213 DebugLoc DL = N->getDebugLoc();
14214
14215 // Check LHS for not
14216 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14217 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14218 // Check RHS for not
14219 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14220 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14221
Craig Topperb4c94572011-10-21 06:55:01 +000014222 // Check LHS for neg
14223 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14224 isZero(N0.getOperand(0)))
14225 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14226
14227 // Check RHS for neg
14228 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14229 isZero(N1.getOperand(0)))
14230 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14231
14232 // Check LHS for X-1
14233 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14234 isAllOnes(N0.getOperand(1)))
14235 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14236
14237 // Check RHS for X-1
14238 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14239 isAllOnes(N1.getOperand(1)))
14240 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14241
Craig Topper54a11172011-10-14 07:06:56 +000014242 return SDValue();
14243 }
14244
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014245 // Want to form ANDNP nodes:
14246 // 1) In the hopes of then easily combining them with OR and AND nodes
14247 // to form PBLEND/PSIGN.
14248 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014249 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014250 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014251
Nate Begemanb65c1752010-12-17 22:55:37 +000014252 SDValue N0 = N->getOperand(0);
14253 SDValue N1 = N->getOperand(1);
14254 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014255
Nate Begemanb65c1752010-12-17 22:55:37 +000014256 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014257 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014258 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14259 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014260 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014261
14262 // Check RHS for vnot
14263 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014264 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14265 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014266 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014267
Nate Begemanb65c1752010-12-17 22:55:37 +000014268 return SDValue();
14269}
14270
Evan Cheng760d1942010-01-04 21:22:48 +000014271static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014272 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014273 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014274 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014275 return SDValue();
14276
Stuart Hastings865f0932011-06-03 23:53:54 +000014277 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14278 if (R.getNode())
14279 return R;
14280
Evan Cheng760d1942010-01-04 21:22:48 +000014281 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014282
Evan Cheng760d1942010-01-04 21:22:48 +000014283 SDValue N0 = N->getOperand(0);
14284 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014285
Nate Begemanb65c1752010-12-17 22:55:37 +000014286 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014287 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014288 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014289 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14290 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014291
Craig Topper1666cb62011-11-19 07:07:26 +000014292 // Canonicalize pandn to RHS
14293 if (N0.getOpcode() == X86ISD::ANDNP)
14294 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014295 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014296 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14297 SDValue Mask = N1.getOperand(0);
14298 SDValue X = N1.getOperand(1);
14299 SDValue Y;
14300 if (N0.getOperand(0) == Mask)
14301 Y = N0.getOperand(1);
14302 if (N0.getOperand(1) == Mask)
14303 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014304
Craig Topper1666cb62011-11-19 07:07:26 +000014305 // Check to see if the mask appeared in both the AND and ANDNP and
14306 if (!Y.getNode())
14307 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014308
Craig Topper1666cb62011-11-19 07:07:26 +000014309 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014310 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014311 if (Mask.getOpcode() == ISD::BITCAST)
14312 Mask = Mask.getOperand(0);
14313 if (X.getOpcode() == ISD::BITCAST)
14314 X = X.getOperand(0);
14315 if (Y.getOpcode() == ISD::BITCAST)
14316 Y = Y.getOperand(0);
14317
Craig Topper1666cb62011-11-19 07:07:26 +000014318 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014319
Craig Toppered2e13d2012-01-22 19:15:14 +000014320 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014321 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14322 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014323 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014324 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014325
14326 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014327 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014328 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14329 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14330 if ((SraAmt + 1) != EltBits)
14331 return SDValue();
14332
14333 DebugLoc DL = N->getDebugLoc();
14334
14335 // Now we know we at least have a plendvb with the mask val. See if
14336 // we can form a psignb/w/d.
14337 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014338 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14339 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014340 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14341 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14342 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014343 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014344 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014345 }
14346 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014347 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014348 return SDValue();
14349
14350 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14351
14352 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14353 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14354 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014355 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014356 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014357 }
14358 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014359
Craig Topper1666cb62011-11-19 07:07:26 +000014360 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14361 return SDValue();
14362
Nate Begemanb65c1752010-12-17 22:55:37 +000014363 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014364 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14365 std::swap(N0, N1);
14366 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14367 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014368 if (!N0.hasOneUse() || !N1.hasOneUse())
14369 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014370
14371 SDValue ShAmt0 = N0.getOperand(1);
14372 if (ShAmt0.getValueType() != MVT::i8)
14373 return SDValue();
14374 SDValue ShAmt1 = N1.getOperand(1);
14375 if (ShAmt1.getValueType() != MVT::i8)
14376 return SDValue();
14377 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14378 ShAmt0 = ShAmt0.getOperand(0);
14379 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14380 ShAmt1 = ShAmt1.getOperand(0);
14381
14382 DebugLoc DL = N->getDebugLoc();
14383 unsigned Opc = X86ISD::SHLD;
14384 SDValue Op0 = N0.getOperand(0);
14385 SDValue Op1 = N1.getOperand(0);
14386 if (ShAmt0.getOpcode() == ISD::SUB) {
14387 Opc = X86ISD::SHRD;
14388 std::swap(Op0, Op1);
14389 std::swap(ShAmt0, ShAmt1);
14390 }
14391
Evan Cheng8b1190a2010-04-28 01:18:01 +000014392 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014393 if (ShAmt1.getOpcode() == ISD::SUB) {
14394 SDValue Sum = ShAmt1.getOperand(0);
14395 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014396 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14397 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14398 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14399 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014400 return DAG.getNode(Opc, DL, VT,
14401 Op0, Op1,
14402 DAG.getNode(ISD::TRUNCATE, DL,
14403 MVT::i8, ShAmt0));
14404 }
14405 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14406 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14407 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014408 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014409 return DAG.getNode(Opc, DL, VT,
14410 N0.getOperand(0), N1.getOperand(0),
14411 DAG.getNode(ISD::TRUNCATE, DL,
14412 MVT::i8, ShAmt0));
14413 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014414
Evan Cheng760d1942010-01-04 21:22:48 +000014415 return SDValue();
14416}
14417
Craig Topper3738ccd2011-12-27 06:27:23 +000014418// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014419static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14420 TargetLowering::DAGCombinerInfo &DCI,
14421 const X86Subtarget *Subtarget) {
14422 if (DCI.isBeforeLegalizeOps())
14423 return SDValue();
14424
14425 EVT VT = N->getValueType(0);
14426
14427 if (VT != MVT::i32 && VT != MVT::i64)
14428 return SDValue();
14429
Craig Topper3738ccd2011-12-27 06:27:23 +000014430 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14431
Craig Topperb4c94572011-10-21 06:55:01 +000014432 // Create BLSMSK instructions by finding X ^ (X-1)
14433 SDValue N0 = N->getOperand(0);
14434 SDValue N1 = N->getOperand(1);
14435 DebugLoc DL = N->getDebugLoc();
14436
14437 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14438 isAllOnes(N0.getOperand(1)))
14439 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14440
14441 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14442 isAllOnes(N1.getOperand(1)))
14443 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14444
14445 return SDValue();
14446}
14447
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014448/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14449static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14450 const X86Subtarget *Subtarget) {
14451 LoadSDNode *Ld = cast<LoadSDNode>(N);
14452 EVT RegVT = Ld->getValueType(0);
14453 EVT MemVT = Ld->getMemoryVT();
14454 DebugLoc dl = Ld->getDebugLoc();
14455 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14456
14457 ISD::LoadExtType Ext = Ld->getExtensionType();
14458
Nadav Rotemca6f2962011-09-18 19:00:23 +000014459 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014460 // shuffle. We need SSE4 for the shuffles.
14461 // TODO: It is possible to support ZExt by zeroing the undef values
14462 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014463 if (RegVT.isVector() && RegVT.isInteger() &&
14464 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014465 assert(MemVT != RegVT && "Cannot extend to the same type");
14466 assert(MemVT.isVector() && "Must load a vector from memory");
14467
14468 unsigned NumElems = RegVT.getVectorNumElements();
14469 unsigned RegSz = RegVT.getSizeInBits();
14470 unsigned MemSz = MemVT.getSizeInBits();
14471 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014472 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014473 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14474
14475 // Attempt to load the original value using a single load op.
14476 // Find a scalar type which is equal to the loaded word size.
14477 MVT SclrLoadTy = MVT::i8;
14478 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14479 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14480 MVT Tp = (MVT::SimpleValueType)tp;
14481 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14482 SclrLoadTy = Tp;
14483 break;
14484 }
14485 }
14486
14487 // Proceed if a load word is found.
14488 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14489
14490 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14491 RegSz/SclrLoadTy.getSizeInBits());
14492
14493 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14494 RegSz/MemVT.getScalarType().getSizeInBits());
14495 // Can't shuffle using an illegal type.
14496 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14497
14498 // Perform a single load.
14499 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14500 Ld->getBasePtr(),
14501 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014502 Ld->isNonTemporal(), Ld->isInvariant(),
14503 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014504
14505 // Insert the word loaded into a vector.
14506 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14507 LoadUnitVecVT, ScalarLoad);
14508
14509 // Bitcast the loaded value to a vector of the original element type, in
14510 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014511 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14512 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014513 unsigned SizeRatio = RegSz/MemSz;
14514
14515 // Redistribute the loaded elements into the different locations.
14516 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014517 for (unsigned i = 0; i != NumElems; ++i)
14518 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014519
14520 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014521 DAG.getUNDEF(WideVecVT),
14522 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014523
14524 // Bitcast to the requested type.
14525 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14526 // Replace the original load with the new sequence
14527 // and return the new chain.
14528 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14529 return SDValue(ScalarLoad.getNode(), 1);
14530 }
14531
14532 return SDValue();
14533}
14534
Chris Lattner149a4e52008-02-22 02:09:43 +000014535/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014536static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014537 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014538 StoreSDNode *St = cast<StoreSDNode>(N);
14539 EVT VT = St->getValue().getValueType();
14540 EVT StVT = St->getMemoryVT();
14541 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014542 SDValue StoredVal = St->getOperand(1);
14543 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14544
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014545 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014546 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14547 // 128-bit ones. If in the future the cost becomes only one memory access the
14548 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014549 if (VT.getSizeInBits() == 256 &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014550 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14551 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014552
14553 SDValue Value0 = StoredVal.getOperand(0);
14554 SDValue Value1 = StoredVal.getOperand(1);
14555
14556 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14557 SDValue Ptr0 = St->getBasePtr();
14558 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14559
14560 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14561 St->getPointerInfo(), St->isVolatile(),
14562 St->isNonTemporal(), St->getAlignment());
14563 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14564 St->getPointerInfo(), St->isVolatile(),
14565 St->isNonTemporal(), St->getAlignment());
14566 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14567 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014568
14569 // Optimize trunc store (of multiple scalars) to shuffle and store.
14570 // First, pack all of the elements in one place. Next, store to memory
14571 // in fewer chunks.
14572 if (St->isTruncatingStore() && VT.isVector()) {
14573 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14574 unsigned NumElems = VT.getVectorNumElements();
14575 assert(StVT != VT && "Cannot truncate to the same type");
14576 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14577 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14578
14579 // From, To sizes and ElemCount must be pow of two
14580 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014581 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014582 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014583 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014584
Nadav Rotem614061b2011-08-10 19:30:14 +000014585 unsigned SizeRatio = FromSz / ToSz;
14586
14587 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14588
14589 // Create a type on which we perform the shuffle
14590 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14591 StVT.getScalarType(), NumElems*SizeRatio);
14592
14593 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14594
14595 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14596 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014597 for (unsigned i = 0; i != NumElems; ++i)
14598 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014599
14600 // Can't shuffle using an illegal type
14601 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14602
14603 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014604 DAG.getUNDEF(WideVecVT),
14605 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014606 // At this point all of the data is stored at the bottom of the
14607 // register. We now need to save it to mem.
14608
14609 // Find the largest store unit
14610 MVT StoreType = MVT::i8;
14611 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14612 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14613 MVT Tp = (MVT::SimpleValueType)tp;
14614 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14615 StoreType = Tp;
14616 }
14617
14618 // Bitcast the original vector into a vector of store-size units
14619 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14620 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14621 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14622 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14623 SmallVector<SDValue, 8> Chains;
14624 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14625 TLI.getPointerTy());
14626 SDValue Ptr = St->getBasePtr();
14627
14628 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014629 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014630 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14631 StoreType, ShuffWide,
14632 DAG.getIntPtrConstant(i));
14633 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14634 St->getPointerInfo(), St->isVolatile(),
14635 St->isNonTemporal(), St->getAlignment());
14636 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14637 Chains.push_back(Ch);
14638 }
14639
14640 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14641 Chains.size());
14642 }
14643
14644
Chris Lattner149a4e52008-02-22 02:09:43 +000014645 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14646 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014647 // A preferable solution to the general problem is to figure out the right
14648 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014649
14650 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014651 if (VT.getSizeInBits() != 64)
14652 return SDValue();
14653
Devang Patel578efa92009-06-05 21:57:13 +000014654 const Function *F = DAG.getMachineFunction().getFunction();
14655 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014656 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014657 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014658 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014659 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014660 isa<LoadSDNode>(St->getValue()) &&
14661 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14662 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014663 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014664 LoadSDNode *Ld = 0;
14665 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014666 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014667 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014668 // Must be a store of a load. We currently handle two cases: the load
14669 // is a direct child, and it's under an intervening TokenFactor. It is
14670 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014671 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014672 Ld = cast<LoadSDNode>(St->getChain());
14673 else if (St->getValue().hasOneUse() &&
14674 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014675 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014676 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014677 TokenFactorIndex = i;
14678 Ld = cast<LoadSDNode>(St->getValue());
14679 } else
14680 Ops.push_back(ChainVal->getOperand(i));
14681 }
14682 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014683
Evan Cheng536e6672009-03-12 05:59:15 +000014684 if (!Ld || !ISD::isNormalLoad(Ld))
14685 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014686
Evan Cheng536e6672009-03-12 05:59:15 +000014687 // If this is not the MMX case, i.e. we are just turning i64 load/store
14688 // into f64 load/store, avoid the transformation if there are multiple
14689 // uses of the loaded value.
14690 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14691 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014692
Evan Cheng536e6672009-03-12 05:59:15 +000014693 DebugLoc LdDL = Ld->getDebugLoc();
14694 DebugLoc StDL = N->getDebugLoc();
14695 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14696 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14697 // pair instead.
14698 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014699 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014700 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14701 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014702 Ld->isNonTemporal(), Ld->isInvariant(),
14703 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014704 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014705 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014706 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014707 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014708 Ops.size());
14709 }
Evan Cheng536e6672009-03-12 05:59:15 +000014710 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014711 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014712 St->isVolatile(), St->isNonTemporal(),
14713 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014714 }
Evan Cheng536e6672009-03-12 05:59:15 +000014715
14716 // Otherwise, lower to two pairs of 32-bit loads / stores.
14717 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014718 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14719 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014720
Owen Anderson825b72b2009-08-11 20:47:22 +000014721 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014722 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014723 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014724 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014725 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014726 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014727 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014728 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014729 MinAlign(Ld->getAlignment(), 4));
14730
14731 SDValue NewChain = LoLd.getValue(1);
14732 if (TokenFactorIndex != -1) {
14733 Ops.push_back(LoLd);
14734 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014735 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014736 Ops.size());
14737 }
14738
14739 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014740 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14741 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014742
14743 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014744 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014745 St->isVolatile(), St->isNonTemporal(),
14746 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014747 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014748 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014749 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014750 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014751 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014752 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014753 }
Dan Gohman475871a2008-07-27 21:46:04 +000014754 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014755}
14756
Duncan Sands17470be2011-09-22 20:15:48 +000014757/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14758/// and return the operands for the horizontal operation in LHS and RHS. A
14759/// horizontal operation performs the binary operation on successive elements
14760/// of its first operand, then on successive elements of its second operand,
14761/// returning the resulting values in a vector. For example, if
14762/// A = < float a0, float a1, float a2, float a3 >
14763/// and
14764/// B = < float b0, float b1, float b2, float b3 >
14765/// then the result of doing a horizontal operation on A and B is
14766/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14767/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14768/// A horizontal-op B, for some already available A and B, and if so then LHS is
14769/// set to A, RHS to B, and the routine returns 'true'.
14770/// Note that the binary operation should have the property that if one of the
14771/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014772static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014773 // Look for the following pattern: if
14774 // A = < float a0, float a1, float a2, float a3 >
14775 // B = < float b0, float b1, float b2, float b3 >
14776 // and
14777 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14778 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14779 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14780 // which is A horizontal-op B.
14781
14782 // At least one of the operands should be a vector shuffle.
14783 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14784 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14785 return false;
14786
14787 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014788
14789 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14790 "Unsupported vector type for horizontal add/sub");
14791
14792 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14793 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014794 unsigned NumElts = VT.getVectorNumElements();
14795 unsigned NumLanes = VT.getSizeInBits()/128;
14796 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014797 assert((NumLaneElts % 2 == 0) &&
14798 "Vector type should have an even number of elements in each lane");
14799 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014800
14801 // View LHS in the form
14802 // LHS = VECTOR_SHUFFLE A, B, LMask
14803 // If LHS is not a shuffle then pretend it is the shuffle
14804 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14805 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14806 // type VT.
14807 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014808 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014809 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14810 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14811 A = LHS.getOperand(0);
14812 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14813 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014814 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14815 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014816 } else {
14817 if (LHS.getOpcode() != ISD::UNDEF)
14818 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014819 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014820 LMask[i] = i;
14821 }
14822
14823 // Likewise, view RHS in the form
14824 // RHS = VECTOR_SHUFFLE C, D, RMask
14825 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014826 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014827 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14828 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14829 C = RHS.getOperand(0);
14830 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14831 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014832 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14833 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014834 } else {
14835 if (RHS.getOpcode() != ISD::UNDEF)
14836 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014837 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014838 RMask[i] = i;
14839 }
14840
14841 // Check that the shuffles are both shuffling the same vectors.
14842 if (!(A == C && B == D) && !(A == D && B == C))
14843 return false;
14844
14845 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14846 if (!A.getNode() && !B.getNode())
14847 return false;
14848
14849 // If A and B occur in reverse order in RHS, then "swap" them (which means
14850 // rewriting the mask).
14851 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014852 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014853
14854 // At this point LHS and RHS are equivalent to
14855 // LHS = VECTOR_SHUFFLE A, B, LMask
14856 // RHS = VECTOR_SHUFFLE A, B, RMask
14857 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014858 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014859 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014860
Craig Topperf8363302011-12-02 08:18:41 +000014861 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014862 if (LIdx < 0 || RIdx < 0 ||
14863 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14864 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014865 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014866
Craig Topperf8363302011-12-02 08:18:41 +000014867 // Check that successive elements are being operated on. If not, this is
14868 // not a horizontal operation.
14869 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14870 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014871 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014872 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014873 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014874 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014875 }
14876
14877 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14878 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14879 return true;
14880}
14881
14882/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14883static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14884 const X86Subtarget *Subtarget) {
14885 EVT VT = N->getValueType(0);
14886 SDValue LHS = N->getOperand(0);
14887 SDValue RHS = N->getOperand(1);
14888
14889 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014890 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014891 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014892 isHorizontalBinOp(LHS, RHS, true))
14893 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14894 return SDValue();
14895}
14896
14897/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14898static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14899 const X86Subtarget *Subtarget) {
14900 EVT VT = N->getValueType(0);
14901 SDValue LHS = N->getOperand(0);
14902 SDValue RHS = N->getOperand(1);
14903
14904 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014905 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014906 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014907 isHorizontalBinOp(LHS, RHS, false))
14908 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14909 return SDValue();
14910}
14911
Chris Lattner6cf73262008-01-25 06:14:17 +000014912/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14913/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014914static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014915 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14916 // F[X]OR(0.0, x) -> x
14917 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014918 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14919 if (C->getValueAPF().isPosZero())
14920 return N->getOperand(1);
14921 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14922 if (C->getValueAPF().isPosZero())
14923 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014924 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014925}
14926
14927/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014928static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014929 // FAND(0.0, x) -> 0.0
14930 // FAND(x, 0.0) -> 0.0
14931 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14932 if (C->getValueAPF().isPosZero())
14933 return N->getOperand(0);
14934 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14935 if (C->getValueAPF().isPosZero())
14936 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014937 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014938}
14939
Dan Gohmane5af2d32009-01-29 01:59:02 +000014940static SDValue PerformBTCombine(SDNode *N,
14941 SelectionDAG &DAG,
14942 TargetLowering::DAGCombinerInfo &DCI) {
14943 // BT ignores high bits in the bit index operand.
14944 SDValue Op1 = N->getOperand(1);
14945 if (Op1.hasOneUse()) {
14946 unsigned BitWidth = Op1.getValueSizeInBits();
14947 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14948 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014949 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14950 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014952 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14953 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14954 DCI.CommitTargetLoweringOpt(TLO);
14955 }
14956 return SDValue();
14957}
Chris Lattner83e6c992006-10-04 06:57:07 +000014958
Eli Friedman7a5e5552009-06-07 06:52:44 +000014959static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14960 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014961 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014962 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014963 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014964 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014965 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014966 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014967 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014968 }
14969 return SDValue();
14970}
14971
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014972static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14973 TargetLowering::DAGCombinerInfo &DCI,
14974 const X86Subtarget *Subtarget) {
14975 if (!DCI.isBeforeLegalizeOps())
14976 return SDValue();
14977
Craig Topper3ef43cf2012-04-24 06:36:35 +000014978 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014979 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014980
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014981 EVT VT = N->getValueType(0);
14982 SDValue Op = N->getOperand(0);
14983 EVT OpVT = Op.getValueType();
14984 DebugLoc dl = N->getDebugLoc();
14985
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014986 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14987 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014988
Craig Topper3ef43cf2012-04-24 06:36:35 +000014989 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014990 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014991
14992 // Optimize vectors in AVX mode
14993 // Sign extend v8i16 to v8i32 and
14994 // v4i32 to v4i64
14995 //
14996 // Divide input vector into two parts
14997 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14998 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14999 // concat the vectors to original VT
15000
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015001 unsigned NumElems = OpVT.getVectorNumElements();
15002 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015003 for (unsigned i = 0; i != NumElems/2; ++i)
15004 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015005
15006 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015007 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015008
15009 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015010 for (unsigned i = 0; i != NumElems/2; ++i)
15011 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015012
15013 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015014 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015015
Craig Topper3ef43cf2012-04-24 06:36:35 +000015016 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015017 VT.getVectorNumElements()/2);
15018
Craig Topper3ef43cf2012-04-24 06:36:35 +000015019 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015020 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15021
15022 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15023 }
15024 return SDValue();
15025}
15026
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015027static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015028 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015029 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015030 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15031 // (and (i32 x86isd::setcc_carry), 1)
15032 // This eliminates the zext. This transformation is necessary because
15033 // ISD::SETCC is always legalized to i8.
15034 DebugLoc dl = N->getDebugLoc();
15035 SDValue N0 = N->getOperand(0);
15036 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015037 EVT OpVT = N0.getValueType();
15038
Evan Cheng2e489c42009-12-16 00:53:11 +000015039 if (N0.getOpcode() == ISD::AND &&
15040 N0.hasOneUse() &&
15041 N0.getOperand(0).hasOneUse()) {
15042 SDValue N00 = N0.getOperand(0);
15043 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15044 return SDValue();
15045 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15046 if (!C || C->getZExtValue() != 1)
15047 return SDValue();
15048 return DAG.getNode(ISD::AND, dl, VT,
15049 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15050 N00.getOperand(0), N00.getOperand(1)),
15051 DAG.getConstant(1, VT));
15052 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015053
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015054 // Optimize vectors in AVX mode:
15055 //
15056 // v8i16 -> v8i32
15057 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15058 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15059 // Concat upper and lower parts.
15060 //
15061 // v4i32 -> v4i64
15062 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15063 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15064 // Concat upper and lower parts.
15065 //
Craig Topperc16f8512012-04-25 06:39:39 +000015066 if (!DCI.isBeforeLegalizeOps())
15067 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015068
Craig Topperc16f8512012-04-25 06:39:39 +000015069 if (!Subtarget->hasAVX())
15070 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015071
Craig Topperc16f8512012-04-25 06:39:39 +000015072 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15073 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015074
Craig Topperc16f8512012-04-25 06:39:39 +000015075 if (Subtarget->hasAVX2())
15076 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015077
Craig Topperc16f8512012-04-25 06:39:39 +000015078 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15079 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15080 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015081
Craig Topperc16f8512012-04-25 06:39:39 +000015082 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15083 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015084
Craig Topperc16f8512012-04-25 06:39:39 +000015085 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15086 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15087
15088 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015089 }
15090
Evan Cheng2e489c42009-12-16 00:53:11 +000015091 return SDValue();
15092}
15093
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015094// Optimize x == -y --> x+y == 0
15095// x != -y --> x+y != 0
15096static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15097 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15098 SDValue LHS = N->getOperand(0);
15099 SDValue RHS = N->getOperand(1);
15100
15101 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15102 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15103 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15104 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15105 LHS.getValueType(), RHS, LHS.getOperand(1));
15106 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15107 addV, DAG.getConstant(0, addV.getValueType()), CC);
15108 }
15109 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15110 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15111 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15112 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15113 RHS.getValueType(), LHS, RHS.getOperand(1));
15114 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15115 addV, DAG.getConstant(0, addV.getValueType()), CC);
15116 }
15117 return SDValue();
15118}
15119
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015120// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15121static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15122 unsigned X86CC = N->getConstantOperandVal(0);
15123 SDValue EFLAG = N->getOperand(1);
15124 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015125
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015126 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15127 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15128 // cases.
15129 if (X86CC == X86::COND_B)
15130 return DAG.getNode(ISD::AND, DL, MVT::i8,
15131 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15132 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15133 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015134
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015135 return SDValue();
15136}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015137
Craig Topper7fd5e162012-04-24 06:02:29 +000015138static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015139 SDValue Op0 = N->getOperand(0);
15140 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015141
15142 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015143 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015144 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015145 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015146 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15147 // Notice that we use SINT_TO_FP because we know that the high bits
15148 // are zero and SINT_TO_FP is better supported by the hardware.
15149 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15150 }
15151
15152 return SDValue();
15153}
15154
Benjamin Kramer1396c402011-06-18 11:09:41 +000015155static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15156 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015157 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015158 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015159
15160 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015161 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015162 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015163 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015164 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15165 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15166 }
15167
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015168 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15169 // a 32-bit target where SSE doesn't support i64->FP operations.
15170 if (Op0.getOpcode() == ISD::LOAD) {
15171 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15172 EVT VT = Ld->getValueType(0);
15173 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15174 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15175 !XTLI->getSubtarget()->is64Bit() &&
15176 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015177 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15178 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015179 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15180 return FILDChain;
15181 }
15182 }
15183 return SDValue();
15184}
15185
Craig Topper7fd5e162012-04-24 06:02:29 +000015186static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15187 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015188
15189 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015190 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15191 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015192 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015193 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15194 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15195 }
15196
15197 return SDValue();
15198}
15199
Chris Lattner23a01992010-12-20 01:37:09 +000015200// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15201static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15202 X86TargetLowering::DAGCombinerInfo &DCI) {
15203 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15204 // the result is either zero or one (depending on the input carry bit).
15205 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15206 if (X86::isZeroNode(N->getOperand(0)) &&
15207 X86::isZeroNode(N->getOperand(1)) &&
15208 // We don't have a good way to replace an EFLAGS use, so only do this when
15209 // dead right now.
15210 SDValue(N, 1).use_empty()) {
15211 DebugLoc DL = N->getDebugLoc();
15212 EVT VT = N->getValueType(0);
15213 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15214 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15215 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15216 DAG.getConstant(X86::COND_B,MVT::i8),
15217 N->getOperand(2)),
15218 DAG.getConstant(1, VT));
15219 return DCI.CombineTo(N, Res1, CarryOut);
15220 }
15221
15222 return SDValue();
15223}
15224
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015225// fold (add Y, (sete X, 0)) -> adc 0, Y
15226// (add Y, (setne X, 0)) -> sbb -1, Y
15227// (sub (sete X, 0), Y) -> sbb 0, Y
15228// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015229static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015230 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015231
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015232 // Look through ZExts.
15233 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15234 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15235 return SDValue();
15236
15237 SDValue SetCC = Ext.getOperand(0);
15238 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15239 return SDValue();
15240
15241 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15242 if (CC != X86::COND_E && CC != X86::COND_NE)
15243 return SDValue();
15244
15245 SDValue Cmp = SetCC.getOperand(1);
15246 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015247 !X86::isZeroNode(Cmp.getOperand(1)) ||
15248 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015249 return SDValue();
15250
15251 SDValue CmpOp0 = Cmp.getOperand(0);
15252 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15253 DAG.getConstant(1, CmpOp0.getValueType()));
15254
15255 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15256 if (CC == X86::COND_NE)
15257 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15258 DL, OtherVal.getValueType(), OtherVal,
15259 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15260 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15261 DL, OtherVal.getValueType(), OtherVal,
15262 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15263}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015264
Craig Topper54f952a2011-11-19 09:02:40 +000015265/// PerformADDCombine - Do target-specific dag combines on integer adds.
15266static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15267 const X86Subtarget *Subtarget) {
15268 EVT VT = N->getValueType(0);
15269 SDValue Op0 = N->getOperand(0);
15270 SDValue Op1 = N->getOperand(1);
15271
15272 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015273 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015274 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015275 isHorizontalBinOp(Op0, Op1, true))
15276 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15277
15278 return OptimizeConditionalInDecrement(N, DAG);
15279}
15280
15281static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15282 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015283 SDValue Op0 = N->getOperand(0);
15284 SDValue Op1 = N->getOperand(1);
15285
15286 // X86 can't encode an immediate LHS of a sub. See if we can push the
15287 // negation into a preceding instruction.
15288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015289 // If the RHS of the sub is a XOR with one use and a constant, invert the
15290 // immediate. Then add one to the LHS of the sub so we can turn
15291 // X-Y -> X+~Y+1, saving one register.
15292 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15293 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015294 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015295 EVT VT = Op0.getValueType();
15296 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15297 Op1.getOperand(0),
15298 DAG.getConstant(~XorC, VT));
15299 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015300 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015301 }
15302 }
15303
Craig Topper54f952a2011-11-19 09:02:40 +000015304 // Try to synthesize horizontal adds from adds of shuffles.
15305 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015306 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015307 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15308 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015309 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15310
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015311 return OptimizeConditionalInDecrement(N, DAG);
15312}
15313
Dan Gohman475871a2008-07-27 21:46:04 +000015314SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015315 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015316 SelectionDAG &DAG = DCI.DAG;
15317 switch (N->getOpcode()) {
15318 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015319 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015320 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015321 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015322 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015323 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015324 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15325 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015326 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015327 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015328 case ISD::SHL:
15329 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015330 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015331 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015332 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015333 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015334 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015335 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015336 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015337 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015338 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015339 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15340 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015341 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015342 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15343 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015344 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015345 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015346 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015347 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015348 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015349 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015350 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015351 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015352 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015353 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015354 case X86ISD::UNPCKH:
15355 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015356 case X86ISD::MOVHLPS:
15357 case X86ISD::MOVLHPS:
15358 case X86ISD::PSHUFD:
15359 case X86ISD::PSHUFHW:
15360 case X86ISD::PSHUFLW:
15361 case X86ISD::MOVSS:
15362 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015363 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015364 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015365 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015366 }
15367
Dan Gohman475871a2008-07-27 21:46:04 +000015368 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015369}
15370
Evan Chenge5b51ac2010-04-17 06:13:15 +000015371/// isTypeDesirableForOp - Return true if the target has native support for
15372/// the specified value type and it is 'desirable' to use the type for the
15373/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15374/// instruction encodings are longer and some i16 instructions are slow.
15375bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15376 if (!isTypeLegal(VT))
15377 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015378 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015379 return true;
15380
15381 switch (Opc) {
15382 default:
15383 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015384 case ISD::LOAD:
15385 case ISD::SIGN_EXTEND:
15386 case ISD::ZERO_EXTEND:
15387 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015388 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015389 case ISD::SRL:
15390 case ISD::SUB:
15391 case ISD::ADD:
15392 case ISD::MUL:
15393 case ISD::AND:
15394 case ISD::OR:
15395 case ISD::XOR:
15396 return false;
15397 }
15398}
15399
15400/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015401/// beneficial for dag combiner to promote the specified node. If true, it
15402/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015403bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015404 EVT VT = Op.getValueType();
15405 if (VT != MVT::i16)
15406 return false;
15407
Evan Cheng4c26e932010-04-19 19:29:22 +000015408 bool Promote = false;
15409 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015410 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015411 default: break;
15412 case ISD::LOAD: {
15413 LoadSDNode *LD = cast<LoadSDNode>(Op);
15414 // If the non-extending load has a single use and it's not live out, then it
15415 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015416 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15417 Op.hasOneUse()*/) {
15418 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15419 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15420 // The only case where we'd want to promote LOAD (rather then it being
15421 // promoted as an operand is when it's only use is liveout.
15422 if (UI->getOpcode() != ISD::CopyToReg)
15423 return false;
15424 }
15425 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015426 Promote = true;
15427 break;
15428 }
15429 case ISD::SIGN_EXTEND:
15430 case ISD::ZERO_EXTEND:
15431 case ISD::ANY_EXTEND:
15432 Promote = true;
15433 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015434 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015435 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015436 SDValue N0 = Op.getOperand(0);
15437 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015438 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015439 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015440 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015441 break;
15442 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015443 case ISD::ADD:
15444 case ISD::MUL:
15445 case ISD::AND:
15446 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015447 case ISD::XOR:
15448 Commute = true;
15449 // fallthrough
15450 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015451 SDValue N0 = Op.getOperand(0);
15452 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015453 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015454 return false;
15455 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015456 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015457 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015458 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015459 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015460 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015461 }
15462 }
15463
15464 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015465 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015466}
15467
Evan Cheng60c07e12006-07-05 22:17:51 +000015468//===----------------------------------------------------------------------===//
15469// X86 Inline Assembly Support
15470//===----------------------------------------------------------------------===//
15471
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015472namespace {
15473 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015474 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015475 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015476
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015477 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015478 StringRef piece(*args[i]);
15479 if (!s.startswith(piece)) // Check if the piece matches.
15480 return false;
15481
15482 s = s.substr(piece.size());
15483 StringRef::size_type pos = s.find_first_not_of(" \t");
15484 if (pos == 0) // We matched a prefix.
15485 return false;
15486
15487 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015488 }
15489
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015490 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015491 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015492 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015493}
15494
Chris Lattnerb8105652009-07-20 17:51:36 +000015495bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15496 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015497
15498 std::string AsmStr = IA->getAsmString();
15499
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015500 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15501 if (!Ty || Ty->getBitWidth() % 16 != 0)
15502 return false;
15503
Chris Lattnerb8105652009-07-20 17:51:36 +000015504 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015505 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015506 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015507
15508 switch (AsmPieces.size()) {
15509 default: return false;
15510 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015511 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015512 // we will turn this bswap into something that will be lowered to logical
15513 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15514 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015515 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015516 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15517 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15518 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15519 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15520 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15521 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015522 // No need to check constraints, nothing other than the equivalent of
15523 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015524 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015525 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015526
Chris Lattnerb8105652009-07-20 17:51:36 +000015527 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015528 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015529 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015530 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15531 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015532 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015533 const std::string &ConstraintsStr = IA->getConstraintString();
15534 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015535 std::sort(AsmPieces.begin(), AsmPieces.end());
15536 if (AsmPieces.size() == 4 &&
15537 AsmPieces[0] == "~{cc}" &&
15538 AsmPieces[1] == "~{dirflag}" &&
15539 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015540 AsmPieces[3] == "~{fpsr}")
15541 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015542 }
15543 break;
15544 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015545 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015546 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015547 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15548 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15549 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015550 AsmPieces.clear();
15551 const std::string &ConstraintsStr = IA->getConstraintString();
15552 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15553 std::sort(AsmPieces.begin(), AsmPieces.end());
15554 if (AsmPieces.size() == 4 &&
15555 AsmPieces[0] == "~{cc}" &&
15556 AsmPieces[1] == "~{dirflag}" &&
15557 AsmPieces[2] == "~{flags}" &&
15558 AsmPieces[3] == "~{fpsr}")
15559 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015560 }
Evan Cheng55d42002011-01-08 01:24:27 +000015561
15562 if (CI->getType()->isIntegerTy(64)) {
15563 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15564 if (Constraints.size() >= 2 &&
15565 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15566 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15567 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015568 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15569 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15570 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015571 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015572 }
15573 }
15574 break;
15575 }
15576 return false;
15577}
15578
15579
15580
Chris Lattnerf4dff842006-07-11 02:54:03 +000015581/// getConstraintType - Given a constraint letter, return the type of
15582/// constraint it is for this target.
15583X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015584X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15585 if (Constraint.size() == 1) {
15586 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015587 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015588 case 'q':
15589 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015590 case 'f':
15591 case 't':
15592 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015593 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015594 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015595 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015596 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015597 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015598 case 'a':
15599 case 'b':
15600 case 'c':
15601 case 'd':
15602 case 'S':
15603 case 'D':
15604 case 'A':
15605 return C_Register;
15606 case 'I':
15607 case 'J':
15608 case 'K':
15609 case 'L':
15610 case 'M':
15611 case 'N':
15612 case 'G':
15613 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015614 case 'e':
15615 case 'Z':
15616 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015617 default:
15618 break;
15619 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015620 }
Chris Lattner4234f572007-03-25 02:14:49 +000015621 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015622}
15623
John Thompson44ab89e2010-10-29 17:29:13 +000015624/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015625/// This object must already have been set up with the operand type
15626/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015627TargetLowering::ConstraintWeight
15628 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015629 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015630 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015631 Value *CallOperandVal = info.CallOperandVal;
15632 // If we don't have a value, we can't do a match,
15633 // but allow it at the lowest weight.
15634 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015635 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015636 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015637 // Look at the constraint type.
15638 switch (*constraint) {
15639 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015640 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15641 case 'R':
15642 case 'q':
15643 case 'Q':
15644 case 'a':
15645 case 'b':
15646 case 'c':
15647 case 'd':
15648 case 'S':
15649 case 'D':
15650 case 'A':
15651 if (CallOperandVal->getType()->isIntegerTy())
15652 weight = CW_SpecificReg;
15653 break;
15654 case 'f':
15655 case 't':
15656 case 'u':
15657 if (type->isFloatingPointTy())
15658 weight = CW_SpecificReg;
15659 break;
15660 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015661 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015662 weight = CW_SpecificReg;
15663 break;
15664 case 'x':
15665 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015666 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015667 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015668 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015669 break;
15670 case 'I':
15671 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15672 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015673 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015674 }
15675 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015676 case 'J':
15677 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15678 if (C->getZExtValue() <= 63)
15679 weight = CW_Constant;
15680 }
15681 break;
15682 case 'K':
15683 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15684 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15685 weight = CW_Constant;
15686 }
15687 break;
15688 case 'L':
15689 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15690 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15691 weight = CW_Constant;
15692 }
15693 break;
15694 case 'M':
15695 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15696 if (C->getZExtValue() <= 3)
15697 weight = CW_Constant;
15698 }
15699 break;
15700 case 'N':
15701 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15702 if (C->getZExtValue() <= 0xff)
15703 weight = CW_Constant;
15704 }
15705 break;
15706 case 'G':
15707 case 'C':
15708 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15709 weight = CW_Constant;
15710 }
15711 break;
15712 case 'e':
15713 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15714 if ((C->getSExtValue() >= -0x80000000LL) &&
15715 (C->getSExtValue() <= 0x7fffffffLL))
15716 weight = CW_Constant;
15717 }
15718 break;
15719 case 'Z':
15720 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15721 if (C->getZExtValue() <= 0xffffffff)
15722 weight = CW_Constant;
15723 }
15724 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015725 }
15726 return weight;
15727}
15728
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015729/// LowerXConstraint - try to replace an X constraint, which matches anything,
15730/// with another that has more specific requirements based on the type of the
15731/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015732const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015733LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015734 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15735 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015736 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015737 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015738 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015739 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015740 return "x";
15741 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015742
Chris Lattner5e764232008-04-26 23:02:14 +000015743 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015744}
15745
Chris Lattner48884cd2007-08-25 00:47:38 +000015746/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15747/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015748void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015749 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015750 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015751 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015752 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015753
Eric Christopher100c8332011-06-02 23:16:42 +000015754 // Only support length 1 constraints for now.
15755 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015756
Eric Christopher100c8332011-06-02 23:16:42 +000015757 char ConstraintLetter = Constraint[0];
15758 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015759 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015760 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015762 if (C->getZExtValue() <= 31) {
15763 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015764 break;
15765 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015766 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015767 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015768 case 'J':
15769 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015770 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015771 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15772 break;
15773 }
15774 }
15775 return;
15776 case 'K':
15777 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015778 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015779 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15780 break;
15781 }
15782 }
15783 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015784 case 'N':
15785 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015786 if (C->getZExtValue() <= 255) {
15787 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015788 break;
15789 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015790 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015791 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015792 case 'e': {
15793 // 32-bit signed value
15794 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015795 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15796 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015797 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015798 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015799 break;
15800 }
15801 // FIXME gcc accepts some relocatable values here too, but only in certain
15802 // memory models; it's complicated.
15803 }
15804 return;
15805 }
15806 case 'Z': {
15807 // 32-bit unsigned value
15808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015809 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15810 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015811 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15812 break;
15813 }
15814 }
15815 // FIXME gcc accepts some relocatable values here too, but only in certain
15816 // memory models; it's complicated.
15817 return;
15818 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015819 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015820 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015821 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015822 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015823 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015824 break;
15825 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015826
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015827 // In any sort of PIC mode addresses need to be computed at runtime by
15828 // adding in a register or some sort of table lookup. These can't
15829 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015830 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015831 return;
15832
Chris Lattnerdc43a882007-05-03 16:52:29 +000015833 // If we are in non-pic codegen mode, we allow the address of a global (with
15834 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015835 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015836 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015837
Chris Lattner49921962009-05-08 18:23:14 +000015838 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15839 while (1) {
15840 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15841 Offset += GA->getOffset();
15842 break;
15843 } else if (Op.getOpcode() == ISD::ADD) {
15844 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15845 Offset += C->getZExtValue();
15846 Op = Op.getOperand(0);
15847 continue;
15848 }
15849 } else if (Op.getOpcode() == ISD::SUB) {
15850 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15851 Offset += -C->getZExtValue();
15852 Op = Op.getOperand(0);
15853 continue;
15854 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015855 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015856
Chris Lattner49921962009-05-08 18:23:14 +000015857 // Otherwise, this isn't something we can handle, reject it.
15858 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015859 }
Eric Christopherfd179292009-08-27 18:07:15 +000015860
Dan Gohman46510a72010-04-15 01:51:59 +000015861 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015862 // If we require an extra load to get this address, as in PIC mode, we
15863 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015864 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15865 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015866 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015867
Devang Patel0d881da2010-07-06 22:08:15 +000015868 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15869 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015870 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015871 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015872 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015873
Gabor Greifba36cb52008-08-28 21:40:38 +000015874 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015875 Ops.push_back(Result);
15876 return;
15877 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015878 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015879}
15880
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015881std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015882X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015883 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015884 // First, see if this is a constraint that directly corresponds to an LLVM
15885 // register class.
15886 if (Constraint.size() == 1) {
15887 // GCC Constraint Letters
15888 switch (Constraint[0]) {
15889 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015890 // TODO: Slight differences here in allocation order and leaving
15891 // RIP in the class. Do they matter any more here than they do
15892 // in the normal allocation?
15893 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15894 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015895 if (VT == MVT::i32 || VT == MVT::f32)
15896 return std::make_pair(0U, &X86::GR32RegClass);
15897 if (VT == MVT::i16)
15898 return std::make_pair(0U, &X86::GR16RegClass);
15899 if (VT == MVT::i8 || VT == MVT::i1)
15900 return std::make_pair(0U, &X86::GR8RegClass);
15901 if (VT == MVT::i64 || VT == MVT::f64)
15902 return std::make_pair(0U, &X86::GR64RegClass);
15903 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015904 }
15905 // 32-bit fallthrough
15906 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015907 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015908 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15909 if (VT == MVT::i16)
15910 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15911 if (VT == MVT::i8 || VT == MVT::i1)
15912 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15913 if (VT == MVT::i64)
15914 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015915 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015916 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015917 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015918 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015919 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015920 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015921 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015922 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015923 return std::make_pair(0U, &X86::GR32RegClass);
15924 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015925 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015926 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015927 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015928 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015929 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015930 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015931 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15932 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015933 case 'f': // FP Stack registers.
15934 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15935 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015936 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015937 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015938 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015939 return std::make_pair(0U, &X86::RFP64RegClass);
15940 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015941 case 'y': // MMX_REGS if MMX allowed.
15942 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015943 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015944 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015945 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015946 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015947 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015948 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015949
Owen Anderson825b72b2009-08-11 20:47:22 +000015950 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015951 default: break;
15952 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015953 case MVT::f32:
15954 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015955 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015956 case MVT::f64:
15957 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015958 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015959 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015960 case MVT::v16i8:
15961 case MVT::v8i16:
15962 case MVT::v4i32:
15963 case MVT::v2i64:
15964 case MVT::v4f32:
15965 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015966 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015967 // AVX types.
15968 case MVT::v32i8:
15969 case MVT::v16i16:
15970 case MVT::v8i32:
15971 case MVT::v4i64:
15972 case MVT::v8f32:
15973 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015974 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015975 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015976 break;
15977 }
15978 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015979
Chris Lattnerf76d1802006-07-31 23:26:50 +000015980 // Use the default implementation in TargetLowering to convert the register
15981 // constraint into a member of a register class.
15982 std::pair<unsigned, const TargetRegisterClass*> Res;
15983 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015984
15985 // Not found as a standard register?
15986 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015987 // Map st(0) -> st(7) -> ST0
15988 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15989 tolower(Constraint[1]) == 's' &&
15990 tolower(Constraint[2]) == 't' &&
15991 Constraint[3] == '(' &&
15992 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15993 Constraint[5] == ')' &&
15994 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015995
Chris Lattner56d77c72009-09-13 22:41:48 +000015996 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015997 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015998 return Res;
15999 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016000
Chris Lattner56d77c72009-09-13 22:41:48 +000016001 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016002 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016003 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016004 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016005 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016006 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016007
16008 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016009 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016010 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016011 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016012 return Res;
16013 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016014
Dale Johannesen330169f2008-11-13 21:52:36 +000016015 // 'A' means EAX + EDX.
16016 if (Constraint == "A") {
16017 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016018 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016019 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016020 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016021 return Res;
16022 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016023
Chris Lattnerf76d1802006-07-31 23:26:50 +000016024 // Otherwise, check to see if this is a register class of the wrong value
16025 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16026 // turn into {ax},{dx}.
16027 if (Res.second->hasType(VT))
16028 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016029
Chris Lattnerf76d1802006-07-31 23:26:50 +000016030 // All of the single-register GCC register classes map their values onto
16031 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16032 // really want an 8-bit or 32-bit register, map to the appropriate register
16033 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016034 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016035 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016036 unsigned DestReg = 0;
16037 switch (Res.first) {
16038 default: break;
16039 case X86::AX: DestReg = X86::AL; break;
16040 case X86::DX: DestReg = X86::DL; break;
16041 case X86::CX: DestReg = X86::CL; break;
16042 case X86::BX: DestReg = X86::BL; break;
16043 }
16044 if (DestReg) {
16045 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016046 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016047 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016048 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016049 unsigned DestReg = 0;
16050 switch (Res.first) {
16051 default: break;
16052 case X86::AX: DestReg = X86::EAX; break;
16053 case X86::DX: DestReg = X86::EDX; break;
16054 case X86::CX: DestReg = X86::ECX; break;
16055 case X86::BX: DestReg = X86::EBX; break;
16056 case X86::SI: DestReg = X86::ESI; break;
16057 case X86::DI: DestReg = X86::EDI; break;
16058 case X86::BP: DestReg = X86::EBP; break;
16059 case X86::SP: DestReg = X86::ESP; break;
16060 }
16061 if (DestReg) {
16062 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016063 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016064 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016065 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016066 unsigned DestReg = 0;
16067 switch (Res.first) {
16068 default: break;
16069 case X86::AX: DestReg = X86::RAX; break;
16070 case X86::DX: DestReg = X86::RDX; break;
16071 case X86::CX: DestReg = X86::RCX; break;
16072 case X86::BX: DestReg = X86::RBX; break;
16073 case X86::SI: DestReg = X86::RSI; break;
16074 case X86::DI: DestReg = X86::RDI; break;
16075 case X86::BP: DestReg = X86::RBP; break;
16076 case X86::SP: DestReg = X86::RSP; break;
16077 }
16078 if (DestReg) {
16079 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016080 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016081 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016082 }
Craig Topperc9099502012-04-20 06:31:50 +000016083 } else if (Res.second == &X86::FR32RegClass ||
16084 Res.second == &X86::FR64RegClass ||
16085 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016086 // Handle references to XMM physical registers that got mapped into the
16087 // wrong class. This can happen with constraints like {xmm0} where the
16088 // target independent register mapper will just pick the first match it can
16089 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016090 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016091 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016092 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016093 Res.second = &X86::FR64RegClass;
16094 else if (X86::VR128RegClass.hasType(VT))
16095 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016096 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016097
Chris Lattnerf76d1802006-07-31 23:26:50 +000016098 return Res;
16099}