blob: 508d0b280401560fd0e3703f3939a36195f7e574 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000478def MemMode2AsmOperand : AsmOperandClass {
479 let Name = "MemMode2";
480 let SuperClasses = [];
481 let ParserMethod = "tryParseMemMode2Operand";
482}
483
484def MemMode3AsmOperand : AsmOperandClass {
485 let Name = "MemMode3";
486 let SuperClasses = [];
487 let ParserMethod = "tryParseMemMode3Operand";
488}
Jim Grosbach3e556122010-10-26 22:37:02 +0000489
490// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000491//
Jim Grosbach3e556122010-10-26 22:37:02 +0000492def addrmode_imm12 : Operand<i32>,
493 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000494 // 12-bit immediate operand. Note that instructions using this encode
495 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
496 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000497
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000499 let PrintMethod = "printAddrModeImm12Operand";
500 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000501}
Jim Grosbach3e556122010-10-26 22:37:02 +0000502// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000503//
Jim Grosbach3e556122010-10-26 22:37:02 +0000504def ldst_so_reg : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000506 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000507 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000508 let PrintMethod = "printAddrMode2Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
Jim Grosbach3e556122010-10-26 22:37:02 +0000512// addrmode2 := reg +/- imm12
513// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
515def addrmode2 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000517 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000519 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
525 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000526 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode2OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
531// addrmode3 := reg +/- reg
532// addrmode3 := reg +/- imm8
533//
534def addrmode3 : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000537 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000538 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
542def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000543 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
544 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let PrintMethod = "printAddrMode3OffsetOperand";
547 let MIOperandInfo = (ops GPR, i32imm);
548}
549
Jim Grosbache6913602010-11-03 01:01:43 +0000550// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000551//
Jim Grosbache6913602010-11-03 01:01:43 +0000552def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000553 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000554 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000555}
556
Bill Wendling59914872010-11-08 00:39:58 +0000557def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000558 let Name = "MemMode5";
559 let SuperClasses = [];
560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562// addrmode5 := reg +/- imm8*4
563//
564def addrmode5 : Operand<i32>,
565 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
566 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000568 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000570}
571
Bob Wilsond3a07652011-02-07 17:43:09 +0000572// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000573//
574def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000576 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000577 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000579}
580
Bob Wilsonda525062011-02-25 06:42:42 +0000581def am6offset : Operand<i32>,
582 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
583 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000584 let PrintMethod = "printAddrMode6OffsetOperand";
585 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000587}
588
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000589// Special version of addrmode6 to handle alignment encoding for VLD-dup
590// instructions, specifically VLD4-dup.
591def addrmode6dup : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
593 let PrintMethod = "printAddrMode6Operand";
594 let MIOperandInfo = (ops GPR:$addr, i32imm);
595 let EncoderMethod = "getAddrMode6DupAddressOpValue";
596}
597
Evan Chenga8e29892007-01-19 07:51:42 +0000598// addrmodepc := pc + reg
599//
600def addrmodepc : Operand<i32>,
601 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
602 let PrintMethod = "printAddrModePCOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000606def MemMode7AsmOperand : AsmOperandClass {
607 let Name = "MemMode7";
608 let SuperClasses = [];
609}
610
611// addrmode7 := reg
612// Used by load/store exclusive instructions. Useful to enable right assembly
613// parsing and printing. Not used for any codegen matching.
614//
615def addrmode7 : Operand<i32> {
616 let PrintMethod = "printAddrMode7Operand";
617 let MIOperandInfo = (ops GPR);
618 let ParserMatchClass = MemMode7AsmOperand;
619}
620
Bob Wilson4f38b382009-08-21 21:58:55 +0000621def nohash_imm : Operand<i32> {
622 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000623}
624
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000625def CoprocNumAsmOperand : AsmOperandClass {
626 let Name = "CoprocNum";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
631def CoprocRegAsmOperand : AsmOperandClass {
632 let Name = "CoprocReg";
633 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000634 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000635}
636
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000637def p_imm : Operand<i32> {
638 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000639 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000640}
641
642def c_imm : Operand<i32> {
643 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000645}
646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000648
Evan Cheng37f25d92008-08-28 23:39:26 +0000649include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000650
651//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000652// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000653//
654
Evan Cheng3924f782008-08-29 07:36:24 +0000655/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000657multiclass AsI1_bin_irs<bits<4> opcod, string opc,
658 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
659 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000663 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
664 iii, opc, "\t$Rd, $Rn, $imm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
666 bits<4> Rd;
667 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000668 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000669 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000672 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000673 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 }
Jim Grosbach62547262010-10-11 18:51:51 +0000675 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
676 iir, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000678 bits<4> Rd;
679 bits<4> Rn;
680 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000683 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000688 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000691 bits<4> Rd;
692 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000693 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000695 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{15-12} = Rd;
697 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng1e249e32009-06-25 20:59:23 +0000701/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000702/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000703let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000704multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
708 iii, opc, "\t$Rd, $Rn, $imm",
709 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
720 iir, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000725 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-4} = 0b00000000;
731 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000732 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
734 iis, opc, "\t$Rd, $Rn, $shift",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 }
Evan Cheng071a2792007-09-11 19:55:27 +0000745}
Evan Chengc85e8322007-07-05 07:13:32 +0000746}
747
748/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000749/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000750/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000751let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000752multiclass AI1_cmp_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
754 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000755 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
756 opc, "\t$Rn, $imm",
757 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 bits<4> Rn;
759 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000762 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000763 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
767 opc, "\t$Rn, $Rm",
768 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000773 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{19-16} = Rn;
775 let Inst{15-12} = 0b0000;
776 let Inst{11-4} = 0b00000000;
777 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 }
779 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
780 opc, "\t$Rn, $shift",
781 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 bits<4> Rn;
783 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = 0b0000;
788 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 }
Evan Cheng071a2792007-09-11 19:55:27 +0000790}
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Evan Cheng576a3962010-09-25 00:49:35 +0000793/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000794/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000795/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000796multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
798 IIC_iEXTr, opc, "\t$Rd, $Rm",
799 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000800 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000801 bits<4> Rd;
802 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{15-12} = Rd;
805 let Inst{11-10} = 0b00;
806 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
809 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
810 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000814 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000816 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000819 }
Evan Chenga8e29892007-01-19 07:51:42 +0000820}
821
Evan Cheng576a3962010-09-25 00:49:35 +0000822multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
824 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000828 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
831 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000832 [/* For disassembly only; pattern left blank */]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000836 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 }
838}
839
Evan Cheng576a3962010-09-25 00:49:35 +0000840/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000841/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000842multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
844 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
845 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 bits<4> Rd;
848 bits<4> Rm;
849 bits<4> Rn;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000852 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000853 let Inst{9-4} = 0b000111;
854 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000855 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000856 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
857 rot_imm:$rot),
858 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
859 [(set GPR:$Rd, (opnode GPR:$Rn,
860 (rotr GPR:$Rm, rot_imm:$rot)))]>,
861 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000862 bits<4> Rd;
863 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000864 bits<4> Rn;
865 bits<2> rot;
866 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000867 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000869 let Inst{9-4} = 0b000111;
870 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 }
Evan Chenga8e29892007-01-19 07:51:42 +0000872}
873
Johnny Chen2ec5e492010-02-22 21:50:40 +0000874// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
880 let Inst{11-10} = 0b00;
881 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
883 rot_imm:$rot),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000886 Requires<[IsARM, HasV6]> {
887 bits<4> Rn;
888 bits<2> rot;
889 let Inst{19-16} = Rn;
890 let Inst{11-10} = rot;
891 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892}
893
Evan Cheng62674222009-06-25 23:34:10 +0000894/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
895let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000896multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
897 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000898 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
899 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000901 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
908 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
911 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
912 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000917 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let isCommutable = Commutable;
920 let Inst{3-0} = Rm;
921 let Inst{15-12} = Rd;
922 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000923 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000924 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000931 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 let Inst{11-0} = shift;
933 let Inst{15-12} = Rd;
934 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 }
Jim Grosbache5165492009-11-09 00:11:35 +0000936}
937// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000938let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000939multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
940 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
942 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
943 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<12> imm;
Johnny Chen857b1932011-04-01 22:32:51 +0000948 let Inst{31-27} = 0b1110; // non-predicated
Jim Grosbach24989ec2010-10-13 18:00:52 +0000949 let Inst{15-12} = Rd;
950 let Inst{19-16} = Rn;
951 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000952 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000953 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000954 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000955 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
956 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
957 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000958 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 bits<4> Rd;
960 bits<4> Rn;
961 bits<4> Rm;
Johnny Chen857b1932011-04-01 22:32:51 +0000962 let Inst{31-27} = 0b1110; // non-predicated
Johnny Chen04301522009-11-07 00:54:36 +0000963 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000964 let isCommutable = Commutable;
965 let Inst{3-0} = Rm;
966 let Inst{15-12} = Rd;
967 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000968 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000969 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000970 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000971 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
972 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000974 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000975 bits<4> Rd;
976 bits<4> Rn;
977 bits<12> shift;
Johnny Chen857b1932011-04-01 22:32:51 +0000978 let Inst{31-27} = 0b1110; // non-predicated
Jim Grosbach24989ec2010-10-13 18:00:52 +0000979 let Inst{11-0} = shift;
980 let Inst{15-12} = Rd;
981 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000982 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000983 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000984 }
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Evan Chengc85e8322007-07-05 07:13:32 +0000986}
Jim Grosbache5165492009-11-09 00:11:35 +0000987}
Evan Chengc85e8322007-07-05 07:13:32 +0000988
Jim Grosbach3e556122010-10-26 22:37:02 +0000989let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000990multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000991 InstrItinClass iir, PatFrag opnode> {
992 // Note: We use the complex addrmode_imm12 rather than just an input
993 // GPR and a constrained immediate so that we can use this to match
994 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000995 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000996 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
997 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000998 bits<4> Rt;
999 bits<17> addr;
1000 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1001 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001002 let Inst{15-12} = Rt;
1003 let Inst{11-0} = addr{11-0}; // imm12
1004 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001005 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001006 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1007 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001008 bits<4> Rt;
1009 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001010 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001011 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1012 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001013 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001014 let Inst{11-0} = shift{11-0};
1015 }
1016}
1017}
1018
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001019multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001020 InstrItinClass iir, PatFrag opnode> {
1021 // Note: We use the complex addrmode_imm12 rather than just an input
1022 // GPR and a constrained immediate so that we can use this to match
1023 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001024 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001025 (ins GPR:$Rt, addrmode_imm12:$addr),
1026 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1027 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1028 bits<4> Rt;
1029 bits<17> addr;
1030 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1031 let Inst{19-16} = addr{16-13}; // Rn
1032 let Inst{15-12} = Rt;
1033 let Inst{11-0} = addr{11-0}; // imm12
1034 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001035 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001036 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1037 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1038 bits<4> Rt;
1039 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001040 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001041 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1042 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001043 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001044 let Inst{11-0} = shift{11-0};
1045 }
1046}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001047//===----------------------------------------------------------------------===//
1048// Instructions
1049//===----------------------------------------------------------------------===//
1050
Evan Chenga8e29892007-01-19 07:51:42 +00001051//===----------------------------------------------------------------------===//
1052// Miscellaneous Instructions.
1053//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001054
Evan Chenga8e29892007-01-19 07:51:42 +00001055/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1056/// the function. The first operand is the ID# for this instruction, the second
1057/// is the index into the MachineConstantPool that this is, the third is the
1058/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001059let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001060def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001061PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001062 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001063
Jim Grosbach4642ad32010-02-22 23:10:38 +00001064// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1065// from removing one half of the matched pairs. That breaks PEI, which assumes
1066// these will always be in pairs, and asserts if it finds otherwise. Better way?
1067let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001068def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001069PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001070 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001071
Jim Grosbach64171712010-02-16 21:07:46 +00001072def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001073PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001074 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001075}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001076
Johnny Chenf4d81052010-02-12 22:53:19 +00001077def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001078 [/* For disassembly only; pattern left blank */]>,
1079 Requires<[IsARM, HasV6T2]> {
1080 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001081 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001082 let Inst{7-0} = 0b00000000;
1083}
1084
Johnny Chenf4d81052010-02-12 22:53:19 +00001085def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001090 let Inst{7-0} = 0b00000001;
1091}
1092
1093def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1094 [/* For disassembly only; pattern left blank */]>,
1095 Requires<[IsARM, HasV6T2]> {
1096 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001097 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001098 let Inst{7-0} = 0b00000010;
1099}
1100
1101def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM, HasV6T2]> {
1104 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001105 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001106 let Inst{7-0} = 0b00000011;
1107}
1108
Johnny Chen2ec5e492010-02-22 21:50:40 +00001109def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1110 "\t$dst, $a, $b",
1111 [/* For disassembly only; pattern left blank */]>,
1112 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<4> Rm;
1116 let Inst{3-0} = Rm;
1117 let Inst{15-12} = Rd;
1118 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001119 let Inst{27-20} = 0b01101000;
1120 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001121 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001122}
1123
Johnny Chenf4d81052010-02-12 22:53:19 +00001124def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1125 [/* For disassembly only; pattern left blank */]>,
1126 Requires<[IsARM, HasV6T2]> {
1127 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001128 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001129 let Inst{7-0} = 0b00000100;
1130}
1131
Johnny Chenc6f7b272010-02-11 18:12:29 +00001132// The i32imm operand $val can be used by a debugger to store more information
1133// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001134def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001135 [/* For disassembly only; pattern left blank */]>,
1136 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001137 bits<16> val;
1138 let Inst{3-0} = val{3-0};
1139 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001140 let Inst{27-20} = 0b00010010;
1141 let Inst{7-4} = 0b0111;
1142}
1143
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001144// Change Processor State is a system instruction -- for disassembly and
1145// parsing only.
1146// FIXME: Since the asm parser has currently no clean way to handle optional
1147// operands, create 3 versions of the same instruction. Once there's a clean
1148// framework to represent optional operands, change this behavior.
1149class CPS<dag iops, string asm_ops>
1150 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1151 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1152 bits<2> imod;
1153 bits<3> iflags;
1154 bits<5> mode;
1155 bit M;
1156
Johnny Chenb98e1602010-02-12 18:55:33 +00001157 let Inst{31-28} = 0b1111;
1158 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001159 let Inst{19-18} = imod;
1160 let Inst{17} = M; // Enabled if mode is set;
1161 let Inst{16} = 0;
1162 let Inst{8-6} = iflags;
1163 let Inst{5} = 0;
1164 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001165}
1166
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001167let M = 1 in
1168 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1169 "$imod\t$iflags, $mode">;
1170let mode = 0, M = 0 in
1171 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1172
1173let imod = 0, iflags = 0, M = 1 in
1174 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1175
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176// Preload signals the memory system of possible future data/instruction access.
1177// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001178multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179
Evan Chengdfed19f2010-11-03 06:34:55 +00001180 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001181 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001182 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001183 bits<4> Rt;
1184 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001185 let Inst{31-26} = 0b111101;
1186 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001187 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001188 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001189 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001190 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001191 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001192 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001193 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001194 }
1195
Evan Chengdfed19f2010-11-03 06:34:55 +00001196 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001197 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001198 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001199 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200 let Inst{31-26} = 0b111101;
1201 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001202 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001203 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001204 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001205 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001206 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001207 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001208 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001209 }
1210}
1211
Evan Cheng416941d2010-11-04 05:19:35 +00001212defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1213defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1214defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001215
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001216def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1217 "setend\t$end",
1218 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001219 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001220 bits<1> end;
1221 let Inst{31-10} = 0b1111000100000001000000;
1222 let Inst{9} = end;
1223 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001224}
1225
Johnny Chenf4d81052010-02-12 22:53:19 +00001226def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001227 [/* For disassembly only; pattern left blank */]>,
1228 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001229 bits<4> opt;
1230 let Inst{27-4} = 0b001100100000111100001111;
1231 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001232}
1233
Johnny Chenba6e0332010-02-11 17:14:31 +00001234// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001235let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001236def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001237 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001238 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001239 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001240}
1241
Evan Cheng12c3a532008-11-06 17:48:05 +00001242// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001243let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001244def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1245 Size4Bytes, IIC_iALUr,
1246 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001247
Evan Cheng325474e2008-01-07 23:56:57 +00001248let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001249def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001250 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001251 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001252
Jim Grosbach53694262010-11-18 01:15:56 +00001253def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001254 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001255 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001256
Jim Grosbach53694262010-11-18 01:15:56 +00001257def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001258 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001259 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001260
Jim Grosbach53694262010-11-18 01:15:56 +00001261def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001262 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001263 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001264
Jim Grosbach53694262010-11-18 01:15:56 +00001265def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001266 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001267 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268}
Chris Lattner13c63102008-01-06 05:55:01 +00001269let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001270def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001271 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001272
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001273def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001274 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1275 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001276
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001277def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001278 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001279}
Evan Cheng12c3a532008-11-06 17:48:05 +00001280} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001281
Evan Chenge07715c2009-06-23 05:25:29 +00001282
1283// LEApcrel - Load a pc-relative address into a register without offending the
1284// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001285let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001286// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001287// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1288// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001289def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001290 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001291 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001292 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001293 let Inst{27-25} = 0b001;
1294 let Inst{20} = 0;
1295 let Inst{19-16} = 0b1111;
1296 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001297 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001298}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001299def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1300 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001301
1302def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1303 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1304 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001305
Evan Chenga8e29892007-01-19 07:51:42 +00001306//===----------------------------------------------------------------------===//
1307// Control Flow Instructions.
1308//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001309
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001310let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1311 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001312 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001313 "bx", "\tlr", [(ARMretflag)]>,
1314 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001315 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001316 }
1317
1318 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001319 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001320 "mov", "\tpc, lr", [(ARMretflag)]>,
1321 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001322 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001323 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001324}
Rafael Espindola27185192006-09-29 21:20:16 +00001325
Bob Wilson04ea6e52009-10-28 00:37:03 +00001326// Indirect branches
1327let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001328 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001329 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001330 [(brind GPR:$dst)]>,
1331 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001332 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001333 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001334 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001335 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001336
1337 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001338 // FIXME: We would really like to define this as a vanilla ARMPat like:
1339 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1340 // With that, however, we can't set isBranch, isTerminator, etc..
1341 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1342 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1343 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001344}
1345
Evan Cheng1e0eab12010-11-29 22:43:27 +00001346// All calls clobber the non-callee saved registers. SP is marked as
1347// a use to prevent stack-pointer assignments that appear immediately
1348// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001349let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001350 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001351 // FIXME: Do we really need a non-predicated version? If so, it should
1352 // at least be a pseudo instruction expanding to the predicated version
1353 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001354 Defs = [R0, R1, R2, R3, R12, LR,
1355 D0, D1, D2, D3, D4, D5, D6, D7,
1356 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001357 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1358 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001359 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001360 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001362 Requires<[IsARM, IsNotDarwin]> {
1363 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001364 bits<24> func;
1365 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001366 }
Evan Cheng277f0742007-06-19 21:05:09 +00001367
Jason W Kim685c3502011-02-04 19:47:15 +00001368 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001369 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001370 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001371 Requires<[IsARM, IsNotDarwin]> {
1372 bits<24> func;
1373 let Inst{23-0} = func;
1374 }
Evan Cheng277f0742007-06-19 21:05:09 +00001375
Evan Chenga8e29892007-01-19 07:51:42 +00001376 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001377 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001378 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001379 [(ARMcall GPR:$func)]>,
1380 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001381 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001382 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001383 let Inst{3-0} = func;
1384 }
1385
1386 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1387 IIC_Br, "blx", "\t$func",
1388 [(ARMcall_pred GPR:$func)]>,
1389 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1390 bits<4> func;
1391 let Inst{27-4} = 0b000100101111111111110011;
1392 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001393 }
1394
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001395 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001396 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001397 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1398 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1399 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001400
1401 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001402 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1403 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1404 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001405}
1406
David Goodwin1a8f36e2009-08-12 18:31:53 +00001407let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001408 // On Darwin R9 is call-clobbered.
1409 // R7 is marked as a use to prevent frame-pointer assignments from being
1410 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001411 Defs = [R0, R1, R2, R3, R9, R12, LR,
1412 D0, D1, D2, D3, D4, D5, D6, D7,
1413 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001414 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1415 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001416 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1417 Size4Bytes, IIC_Br,
1418 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001419
Jim Grosbachf859a542011-03-12 00:45:26 +00001420 def BLr9_pred : ARMPseudoInst<(outs),
1421 (ins bltarget:$func, pred:$p, variable_ops),
1422 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001423 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001424 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001425
1426 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001427 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1428 Size4Bytes, IIC_Br,
1429 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001430
Jim Grosbachf859a542011-03-12 00:45:26 +00001431 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1432 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001433 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001434 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001435
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001436 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001437 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001438 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1439 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1440 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001441
1442 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001443 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1444 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1445 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001446}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001447
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448// Tail calls.
1449
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001450// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001451let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1452 // Darwin versions.
1453 let Defs = [R0, R1, R2, R3, R9, R12,
1454 D0, D1, D2, D3, D4, D5, D6, D7,
1455 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1456 D27, D28, D29, D30, D31, PC],
1457 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001458 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1459 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001461 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1462 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001463
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001464 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1465 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001466 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001467
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001468 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1469 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001470 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001472 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 Size4Bytes, IIC_Br,
1474 []>, Requires<[IsARM, IsDarwin]>;
1475
1476 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1477 Size4Bytes, IIC_Br,
1478 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479 }
1480
1481 // Non-Darwin versions (the difference is R9).
1482 let Defs = [R0, R1, R2, R3, R12,
1483 D0, D1, D2, D3, D4, D5, D6, D7,
1484 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1485 D27, D28, D29, D30, D31, PC],
1486 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001487 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1488 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001490 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1491 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001493 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1494 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001495 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001496
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001497 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1498 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001499 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001501 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1502 Size4Bytes, IIC_Br,
1503 []>, Requires<[IsARM, IsNotDarwin]>;
1504 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1505 Size4Bytes, IIC_Br,
1506 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507 }
1508}
1509
David Goodwin1a8f36e2009-08-12 18:31:53 +00001510let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001511 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001512 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001513 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001514 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1515 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001516 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1517 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001518
Jim Grosbach2dc77682010-11-29 18:37:44 +00001519 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1520 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001521 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001522 SizeSpecial, IIC_Br,
1523 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001524 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1525 // into i12 and rs suffixed versions.
1526 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001527 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001528 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001529 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001530 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001531 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001532 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001533 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001534 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001535 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001536 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001537 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001538
Evan Chengc85e8322007-07-05 07:13:32 +00001539 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001540 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001541 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001542 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001543 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1544 bits<24> target;
1545 let Inst{23-0} = target;
1546 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001547}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001548
Johnny Chen8901e6f2011-03-31 17:53:50 +00001549// BLX (immediate) -- for disassembly only
1550def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1551 "blx\t$target", [/* pattern left blank */]>,
1552 Requires<[IsARM, HasV5T]> {
1553 let Inst{31-25} = 0b1111101;
1554 bits<25> target;
1555 let Inst{23-0} = target{24-1};
1556 let Inst{24} = target{0};
1557}
1558
Johnny Chena1e76212010-02-13 02:51:09 +00001559// Branch and Exchange Jazelle -- for disassembly only
1560def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1561 [/* For disassembly only; pattern left blank */]> {
1562 let Inst{23-20} = 0b0010;
1563 //let Inst{19-8} = 0xfff;
1564 let Inst{7-4} = 0b0010;
1565}
1566
Johnny Chen0296f3e2010-02-16 21:59:54 +00001567// Secure Monitor Call is a system instruction -- for disassembly only
1568def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1569 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001570 bits<4> opt;
1571 let Inst{23-4} = 0b01100000000000000111;
1572 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001573}
1574
Johnny Chen64dfb782010-02-16 20:04:27 +00001575// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001576let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001577def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001578 [/* For disassembly only; pattern left blank */]> {
1579 bits<24> svc;
1580 let Inst{23-0} = svc;
1581}
Johnny Chen85d5a892010-02-10 18:02:25 +00001582}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001583def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001584
Johnny Chenfb566792010-02-17 21:39:10 +00001585// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001586let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001587def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1588 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001589 [/* For disassembly only; pattern left blank */]> {
1590 let Inst{31-28} = 0b1111;
1591 let Inst{22-20} = 0b110; // W = 1
1592}
1593
Jim Grosbache6913602010-11-03 01:01:43 +00001594def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1595 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001596 [/* For disassembly only; pattern left blank */]> {
1597 let Inst{31-28} = 0b1111;
1598 let Inst{22-20} = 0b100; // W = 0
1599}
1600
Johnny Chenfb566792010-02-17 21:39:10 +00001601// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001602def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1603 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001604 [/* For disassembly only; pattern left blank */]> {
1605 let Inst{31-28} = 0b1111;
1606 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001607 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001608}
1609
Jim Grosbache6913602010-11-03 01:01:43 +00001610def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1611 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001612 [/* For disassembly only; pattern left blank */]> {
1613 let Inst{31-28} = 0b1111;
1614 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001615 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001616}
Chris Lattner39ee0362010-10-31 19:10:56 +00001617} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001618
Evan Chenga8e29892007-01-19 07:51:42 +00001619//===----------------------------------------------------------------------===//
1620// Load / store Instructions.
1621//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001622
Evan Chenga8e29892007-01-19 07:51:42 +00001623// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001624
1625
Evan Cheng7e2fe912010-10-28 06:47:08 +00001626defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001627 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001628defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001629 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001630defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001631 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001632defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001633 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001634
Evan Chengfa775d02007-03-19 07:20:03 +00001635// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001636let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1637 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001638def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001639 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1640 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001641 bits<4> Rt;
1642 bits<17> addr;
1643 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1644 let Inst{19-16} = 0b1111;
1645 let Inst{15-12} = Rt;
1646 let Inst{11-0} = addr{11-0}; // imm12
1647}
Evan Chengfa775d02007-03-19 07:20:03 +00001648
Evan Chenga8e29892007-01-19 07:51:42 +00001649// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001650def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001651 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1652 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001653
Evan Chenga8e29892007-01-19 07:51:42 +00001654// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001655def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001656 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1657 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001658
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001659def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001660 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1661 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001662
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001663let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001664// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001665def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1666 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001667 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001668 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669}
Rafael Espindolac391d162006-10-23 20:34:27 +00001670
Evan Chenga8e29892007-01-19 07:51:42 +00001671// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001672multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001673 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1674 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001675 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1676 // {17-14} Rn
1677 // {13} 1 == Rm, 0 == imm12
1678 // {12} isAdd
1679 // {11-0} imm12/Rm
1680 bits<18> addr;
1681 let Inst{25} = addr{13};
1682 let Inst{23} = addr{12};
1683 let Inst{19-16} = addr{17-14};
1684 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001685 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001686 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001687 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001688 (ins GPR:$Rn, am2offset:$offset),
1689 IndexModePost, LdFrm, itin,
1690 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001691 // {13} 1 == Rm, 0 == imm12
1692 // {12} isAdd
1693 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001694 bits<14> offset;
1695 bits<4> Rn;
1696 let Inst{25} = offset{13};
1697 let Inst{23} = offset{12};
1698 let Inst{19-16} = Rn;
1699 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001700 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001702
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001704defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1705defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001706}
Rafael Espindola450856d2006-12-12 00:37:38 +00001707
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001708multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1709 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1710 (ins addrmode3:$addr), IndexModePre,
1711 LdMiscFrm, itin,
1712 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1713 bits<14> addr;
1714 let Inst{23} = addr{8}; // U bit
1715 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1716 let Inst{19-16} = addr{12-9}; // Rn
1717 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1718 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1719 }
1720 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1721 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1722 LdMiscFrm, itin,
1723 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001724 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001725 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001726 let Inst{23} = offset{8}; // U bit
1727 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001728 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001729 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1730 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001731 }
1732}
Rafael Espindola4e307642006-09-08 16:59:47 +00001733
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001734let mayLoad = 1, neverHasSideEffects = 1 in {
1735defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1736defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1737defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1738let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1739defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1740} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001741
Johnny Chenadb561d2010-02-18 03:27:42 +00001742// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001743let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001744def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1745 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1746 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1747 // {17-14} Rn
1748 // {13} 1 == Rm, 0 == imm12
1749 // {12} isAdd
1750 // {11-0} imm12/Rm
1751 bits<18> addr;
1752 let Inst{25} = addr{13};
1753 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001754 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001755 let Inst{19-16} = addr{17-14};
1756 let Inst{11-0} = addr{11-0};
1757 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001758}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001759def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1760 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1761 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1762 // {17-14} Rn
1763 // {13} 1 == Rm, 0 == imm12
1764 // {12} isAdd
1765 // {11-0} imm12/Rm
1766 bits<18> addr;
1767 let Inst{25} = addr{13};
1768 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001769 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001770 let Inst{19-16} = addr{17-14};
1771 let Inst{11-0} = addr{11-0};
1772 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001773}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001774def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1775 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1776 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001777 let Inst{21} = 1; // overwrite
1778}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001779def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1780 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1781 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001782 let Inst{21} = 1; // overwrite
1783}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001784def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1785 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1786 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001787 let Inst{21} = 1; // overwrite
1788}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001789}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001790
Evan Chenga8e29892007-01-19 07:51:42 +00001791// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001792
1793// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001794def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001795 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1796 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001799let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1800def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001801 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001802 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001803
1804// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001805def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001806 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001807 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001808 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1809 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001810 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001811
Jim Grosbach953557f42010-11-19 21:35:06 +00001812def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001813 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001814 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001815 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1816 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001817 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001818
Jim Grosbacha1b41752010-11-19 22:06:57 +00001819def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1820 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1821 IndexModePre, StFrm, IIC_iStore_bh_ru,
1822 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1823 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1824 GPR:$Rn, am2offset:$offset))]>;
1825def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1826 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1827 IndexModePost, StFrm, IIC_iStore_bh_ru,
1828 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1829 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1830 GPR:$Rn, am2offset:$offset))]>;
1831
Jim Grosbach2dc77682010-11-29 18:37:44 +00001832def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1833 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1834 IndexModePre, StMiscFrm, IIC_iStore_ru,
1835 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1836 [(set GPR:$Rn_wb,
1837 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Jim Grosbach2dc77682010-11-29 18:37:44 +00001839def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1840 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1841 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1842 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1843 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1844 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001845
Johnny Chen39a4bb32010-02-18 22:31:18 +00001846// For disassembly only
1847def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1848 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001849 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001850 "strd", "\t$src1, $src2, [$base, $offset]!",
1851 "$base = $base_wb", []>;
1852
1853// For disassembly only
1854def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1855 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001856 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001857 "strd", "\t$src1, $src2, [$base], $offset",
1858 "$base = $base_wb", []>;
1859
Johnny Chenad4df4c2010-03-01 19:22:00 +00001860// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001861
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001862def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1863 IndexModePost, StFrm, IIC_iStore_ru,
1864 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001865 [/* For disassembly only; pattern left blank */]> {
1866 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001867 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1868}
1869
1870def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1871 IndexModePost, StFrm, IIC_iStore_bh_ru,
1872 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1873 [/* For disassembly only; pattern left blank */]> {
1874 let Inst{21} = 1; // overwrite
1875 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001876}
1877
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001878def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001879 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001880 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001881 [/* For disassembly only; pattern left blank */]> {
1882 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001883 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001884}
1885
Evan Chenga8e29892007-01-19 07:51:42 +00001886//===----------------------------------------------------------------------===//
1887// Load / store multiple Instructions.
1888//
1889
Bill Wendling6c470b82010-11-13 09:09:38 +00001890multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1891 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1894 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 let Inst{24-23} = 0b01; // Increment After
1897 let Inst{21} = 0; // No writeback
1898 let Inst{20} = L_bit;
1899 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001900 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001901 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1902 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001904 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001905 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001906 let Inst{20} = L_bit;
1907 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001909 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1910 IndexModeNone, f, itin,
1911 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1912 let Inst{24-23} = 0b00; // Decrement After
1913 let Inst{21} = 0; // No writeback
1914 let Inst{20} = L_bit;
1915 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001916 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001917 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1918 IndexModeUpd, f, itin_upd,
1919 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1920 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001921 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001922 let Inst{20} = L_bit;
1923 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001924 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001925 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1926 IndexModeNone, f, itin,
1927 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1928 let Inst{24-23} = 0b10; // Decrement Before
1929 let Inst{21} = 0; // No writeback
1930 let Inst{20} = L_bit;
1931 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001932 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001933 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1934 IndexModeUpd, f, itin_upd,
1935 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1936 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001937 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001938 let Inst{20} = L_bit;
1939 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001940 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001941 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1942 IndexModeNone, f, itin,
1943 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1944 let Inst{24-23} = 0b11; // Increment Before
1945 let Inst{21} = 0; // No writeback
1946 let Inst{20} = L_bit;
1947 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001948 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001949 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1950 IndexModeUpd, f, itin_upd,
1951 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1952 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001953 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001954 let Inst{20} = L_bit;
1955 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001956}
Bill Wendling6c470b82010-11-13 09:09:38 +00001957
Bill Wendlingc93989a2010-11-13 11:20:05 +00001958let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001959
1960let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1961defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1962
1963let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1964defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1965
1966} // neverHasSideEffects
1967
Bob Wilson0fef5842011-01-06 19:24:32 +00001968// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001969def : MnemonicAlias<"ldm", "ldmia">;
1970def : MnemonicAlias<"stm", "stmia">;
1971
1972// FIXME: remove when we have a way to marking a MI with these properties.
1973// FIXME: Should pc be an implicit operand like PICADD, etc?
1974let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1975 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001976def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1977 reglist:$regs, variable_ops),
1978 Size4Bytes, IIC_iLoad_mBr, []>,
1979 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001980
Evan Chenga8e29892007-01-19 07:51:42 +00001981//===----------------------------------------------------------------------===//
1982// Move Instructions.
1983//
1984
Evan Chengcd799b92009-06-12 20:46:18 +00001985let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001986def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1987 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1988 bits<4> Rd;
1989 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001990
Johnny Chen103bf952011-04-01 23:30:25 +00001991 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00001992 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001993 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001994 let Inst{3-0} = Rm;
1995 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001996}
1997
Dale Johannesen38d5f042010-06-15 22:24:08 +00001998// A version for the smaller set of tail call registers.
1999let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002000def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002001 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2002 bits<4> Rd;
2003 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002004
Dale Johannesen38d5f042010-06-15 22:24:08 +00002005 let Inst{11-4} = 0b00000000;
2006 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002007 let Inst{3-0} = Rm;
2008 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002009}
2010
Evan Chengf40deed2010-10-27 23:41:30 +00002011def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002012 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002013 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2014 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002015 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002016 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002017 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002018 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002019 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002020 let Inst{25} = 0;
2021}
Evan Chenga2515702007-03-19 07:09:02 +00002022
Evan Chengc4af4632010-11-17 20:13:28 +00002023let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002024def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2025 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002026 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002027 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002028 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002029 let Inst{15-12} = Rd;
2030 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002031 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002032}
2033
Evan Chengc4af4632010-11-17 20:13:28 +00002034let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002035def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002036 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002037 "movw", "\t$Rd, $imm",
2038 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002039 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002040 bits<4> Rd;
2041 bits<16> imm;
2042 let Inst{15-12} = Rd;
2043 let Inst{11-0} = imm{11-0};
2044 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002045 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002046 let Inst{25} = 1;
2047}
2048
Evan Cheng53519f02011-01-21 18:55:51 +00002049def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2050 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002051
2052let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002053def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002054 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002055 "movt", "\t$Rd, $imm",
2056 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002057 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002058 lo16AllZero:$imm))]>, UnaryDP,
2059 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002060 bits<4> Rd;
2061 bits<16> imm;
2062 let Inst{15-12} = Rd;
2063 let Inst{11-0} = imm{11-0};
2064 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002065 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002066 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002067}
Evan Cheng13ab0202007-07-10 18:08:01 +00002068
Evan Cheng53519f02011-01-21 18:55:51 +00002069def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2070 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002071
2072} // Constraints
2073
Evan Cheng20956592009-10-21 08:15:52 +00002074def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2075 Requires<[IsARM, HasV6T2]>;
2076
David Goodwinca01a8d2009-09-01 18:32:09 +00002077let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002078def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002079 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2080 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
2082// These aren't really mov instructions, but we have to define them this way
2083// due to flag operands.
2084
Evan Cheng071a2792007-09-11 19:55:27 +00002085let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002086def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002087 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2088 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002089def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002090 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2091 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002092}
Evan Chenga8e29892007-01-19 07:51:42 +00002093
Evan Chenga8e29892007-01-19 07:51:42 +00002094//===----------------------------------------------------------------------===//
2095// Extend Instructions.
2096//
2097
2098// Sign extenders
2099
Evan Cheng576a3962010-09-25 00:49:35 +00002100defm SXTB : AI_ext_rrot<0b01101010,
2101 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2102defm SXTH : AI_ext_rrot<0b01101011,
2103 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002104
Evan Cheng576a3962010-09-25 00:49:35 +00002105defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002106 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002107defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002108 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002109
Johnny Chen2ec5e492010-02-22 21:50:40 +00002110// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002111defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002112
2113// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002114defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002115
2116// Zero extenders
2117
2118let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002119defm UXTB : AI_ext_rrot<0b01101110,
2120 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2121defm UXTH : AI_ext_rrot<0b01101111,
2122 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2123defm UXTB16 : AI_ext_rrot<0b01101100,
2124 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002125
Jim Grosbach542f6422010-07-28 23:25:44 +00002126// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2127// The transformation should probably be done as a combiner action
2128// instead so we can include a check for masking back in the upper
2129// eight bits of the source into the lower eight bits of the result.
2130//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2131// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002132def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002133 (UXTB16r_rot GPR:$Src, 8)>;
2134
Evan Cheng576a3962010-09-25 00:49:35 +00002135defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002136 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002137defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002138 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002139}
2140
Evan Chenga8e29892007-01-19 07:51:42 +00002141// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002142// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002143defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002144
Evan Chenga8e29892007-01-19 07:51:42 +00002145
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002146def SBFX : I<(outs GPR:$Rd),
2147 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002148 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002149 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002150 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<5> lsb;
2154 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002155 let Inst{27-21} = 0b0111101;
2156 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002157 let Inst{20-16} = width;
2158 let Inst{15-12} = Rd;
2159 let Inst{11-7} = lsb;
2160 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002161}
2162
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002163def UBFX : I<(outs GPR:$Rd),
2164 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002165 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002166 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002167 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002168 bits<4> Rd;
2169 bits<4> Rn;
2170 bits<5> lsb;
2171 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002172 let Inst{27-21} = 0b0111111;
2173 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002174 let Inst{20-16} = width;
2175 let Inst{15-12} = Rd;
2176 let Inst{11-7} = lsb;
2177 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002178}
2179
Evan Chenga8e29892007-01-19 07:51:42 +00002180//===----------------------------------------------------------------------===//
2181// Arithmetic Instructions.
2182//
2183
Jim Grosbach26421962008-10-14 20:36:24 +00002184defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002185 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002186 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002187defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002188 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002189 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002190
Evan Chengc85e8322007-07-05 07:13:32 +00002191// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002192defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002193 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002194 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2195defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002196 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002197 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002198
Evan Cheng62674222009-06-25 23:34:10 +00002199defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002200 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002201defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002202 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002203
2204// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002205defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002206 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002207defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002208 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002209
Jim Grosbach84760882010-10-15 18:42:41 +00002210def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2211 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2212 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> imm;
2216 let Inst{25} = 1;
2217 let Inst{15-12} = Rd;
2218 let Inst{19-16} = Rn;
2219 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002220}
Evan Cheng13ab0202007-07-10 18:08:01 +00002221
Bob Wilsoncff71782010-08-05 18:23:43 +00002222// The reg/reg form is only defined for the disassembler; for codegen it is
2223// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002224def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2225 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002226 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002227 bits<4> Rd;
2228 bits<4> Rn;
2229 bits<4> Rm;
2230 let Inst{11-4} = 0b00000000;
2231 let Inst{25} = 0;
2232 let Inst{3-0} = Rm;
2233 let Inst{15-12} = Rd;
2234 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002235}
2236
Jim Grosbach84760882010-10-15 18:42:41 +00002237def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2238 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2239 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2240 bits<4> Rd;
2241 bits<4> Rn;
2242 bits<12> shift;
2243 let Inst{25} = 0;
2244 let Inst{11-0} = shift;
2245 let Inst{15-12} = Rd;
2246 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002247}
Evan Chengc85e8322007-07-05 07:13:32 +00002248
2249// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002250let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002251def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2252 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2253 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2254 bits<4> Rd;
2255 bits<4> Rn;
2256 bits<12> imm;
2257 let Inst{25} = 1;
2258 let Inst{20} = 1;
2259 let Inst{15-12} = Rd;
2260 let Inst{19-16} = Rn;
2261 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002262}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002263def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2264 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2265 [/* For disassembly only; pattern left blank */]> {
2266 bits<4> Rd;
2267 bits<4> Rn;
2268 bits<4> Rm;
2269 let Inst{11-4} = 0b00000000;
2270 let Inst{25} = 0;
2271 let Inst{20} = 1;
2272 let Inst{3-0} = Rm;
2273 let Inst{15-12} = Rd;
2274 let Inst{19-16} = Rn;
2275}
Jim Grosbach84760882010-10-15 18:42:41 +00002276def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2277 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2278 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2279 bits<4> Rd;
2280 bits<4> Rn;
2281 bits<12> shift;
2282 let Inst{25} = 0;
2283 let Inst{20} = 1;
2284 let Inst{11-0} = shift;
2285 let Inst{15-12} = Rd;
2286 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002287}
Evan Cheng071a2792007-09-11 19:55:27 +00002288}
Evan Chengc85e8322007-07-05 07:13:32 +00002289
Evan Cheng62674222009-06-25 23:34:10 +00002290let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002291def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2292 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2293 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002294 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002295 bits<4> Rd;
2296 bits<4> Rn;
2297 bits<12> imm;
2298 let Inst{25} = 1;
2299 let Inst{15-12} = Rd;
2300 let Inst{19-16} = Rn;
2301 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002302}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002303// The reg/reg form is only defined for the disassembler; for codegen it is
2304// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002305def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2306 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002307 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002308 bits<4> Rd;
2309 bits<4> Rn;
2310 bits<4> Rm;
2311 let Inst{11-4} = 0b00000000;
2312 let Inst{25} = 0;
2313 let Inst{3-0} = Rm;
2314 let Inst{15-12} = Rd;
2315 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002316}
Jim Grosbach84760882010-10-15 18:42:41 +00002317def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2318 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2319 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002320 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002321 bits<4> Rd;
2322 bits<4> Rn;
2323 bits<12> shift;
2324 let Inst{25} = 0;
2325 let Inst{11-0} = shift;
2326 let Inst{15-12} = Rd;
2327 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002328}
Evan Cheng62674222009-06-25 23:34:10 +00002329}
2330
2331// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002332let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002333def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2334 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2335 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002336 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002337 bits<4> Rd;
2338 bits<4> Rn;
2339 bits<12> imm;
2340 let Inst{25} = 1;
2341 let Inst{20} = 1;
2342 let Inst{15-12} = Rd;
2343 let Inst{19-16} = Rn;
2344 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002345}
Jim Grosbach84760882010-10-15 18:42:41 +00002346def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2347 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2348 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002349 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002350 bits<4> Rd;
2351 bits<4> Rn;
2352 bits<12> shift;
2353 let Inst{25} = 0;
2354 let Inst{20} = 1;
2355 let Inst{11-0} = shift;
2356 let Inst{15-12} = Rd;
2357 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002358}
Evan Cheng071a2792007-09-11 19:55:27 +00002359}
Evan Cheng2c614c52007-06-06 10:17:05 +00002360
Evan Chenga8e29892007-01-19 07:51:42 +00002361// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002362// The assume-no-carry-in form uses the negation of the input since add/sub
2363// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2364// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2365// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002366def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2367 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002368def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2369 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2370// The with-carry-in form matches bitwise not instead of the negation.
2371// Effectively, the inverse interpretation of the carry flag already accounts
2372// for part of the negation.
2373def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2374 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002375
2376// Note: These are implemented in C++ code, because they have to generate
2377// ADD/SUBrs instructions, which use a complex pattern that a xform function
2378// cannot produce.
2379// (mul X, 2^n+1) -> (add (X << n), X)
2380// (mul X, 2^n-1) -> (rsb X, (X << n))
2381
Johnny Chen667d1272010-02-22 18:50:54 +00002382// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002383// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002384class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002385 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2386 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2387 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002388 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002389 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002390 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002391 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002392 let Inst{11-4} = op11_4;
2393 let Inst{19-16} = Rn;
2394 let Inst{15-12} = Rd;
2395 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002396}
2397
Johnny Chen667d1272010-02-22 18:50:54 +00002398// Saturating add/subtract -- for disassembly only
2399
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002400def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002401 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2402 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002403def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002404 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2405 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2406def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2407 "\t$Rd, $Rm, $Rn">;
2408def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2409 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002410
2411def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2412def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2413def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2414def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2415def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2416def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2417def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2418def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2419def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2420def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2421def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2422def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002423
2424// Signed/Unsigned add/subtract -- for disassembly only
2425
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002426def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2427def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2428def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2429def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2430def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2431def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2432def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2433def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2434def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2435def USAX : AAI<0b01100101, 0b11110101, "usax">;
2436def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2437def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002438
2439// Signed/Unsigned halving add/subtract -- for disassembly only
2440
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002441def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2442def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2443def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2444def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2445def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2446def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2447def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2448def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2449def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2450def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2451def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2452def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002453
Johnny Chenadc77332010-02-26 22:04:29 +00002454// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002455
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002457 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002458 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002459 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460 bits<4> Rd;
2461 bits<4> Rn;
2462 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002463 let Inst{27-20} = 0b01111000;
2464 let Inst{15-12} = 0b1111;
2465 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002466 let Inst{19-16} = Rd;
2467 let Inst{11-8} = Rm;
2468 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002469}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002471 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002472 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002473 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<4> Rn;
2476 bits<4> Rm;
2477 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002478 let Inst{27-20} = 0b01111000;
2479 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{19-16} = Rd;
2481 let Inst{15-12} = Ra;
2482 let Inst{11-8} = Rm;
2483 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002484}
2485
2486// Signed/Unsigned saturate -- for disassembly only
2487
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2489 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002490 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002491 bits<4> Rd;
2492 bits<5> sat_imm;
2493 bits<4> Rn;
2494 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002495 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002496 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002497 let Inst{20-16} = sat_imm;
2498 let Inst{15-12} = Rd;
2499 let Inst{11-7} = sh{7-3};
2500 let Inst{6} = sh{0};
2501 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002502}
2503
Jim Grosbach70987fb2010-10-18 23:35:38 +00002504def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2505 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002506 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002507 bits<4> Rd;
2508 bits<4> sat_imm;
2509 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002510 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 let Inst{11-4} = 0b11110011;
2512 let Inst{15-12} = Rd;
2513 let Inst{19-16} = sat_imm;
2514 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002515}
2516
Jim Grosbach70987fb2010-10-18 23:35:38 +00002517def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2518 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002519 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002520 bits<4> Rd;
2521 bits<5> sat_imm;
2522 bits<4> Rn;
2523 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002524 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002525 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002526 let Inst{15-12} = Rd;
2527 let Inst{11-7} = sh{7-3};
2528 let Inst{6} = sh{0};
2529 let Inst{20-16} = sat_imm;
2530 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002531}
2532
Jim Grosbach70987fb2010-10-18 23:35:38 +00002533def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2534 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002535 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002536 bits<4> Rd;
2537 bits<4> sat_imm;
2538 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002539 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 let Inst{11-4} = 0b11110011;
2541 let Inst{15-12} = Rd;
2542 let Inst{19-16} = sat_imm;
2543 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002544}
Evan Chenga8e29892007-01-19 07:51:42 +00002545
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002546def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2547def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002548
Evan Chenga8e29892007-01-19 07:51:42 +00002549//===----------------------------------------------------------------------===//
2550// Bitwise Instructions.
2551//
2552
Jim Grosbach26421962008-10-14 20:36:24 +00002553defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002554 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002555 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002556defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002557 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002558 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002559defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002560 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002561 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002562defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002563 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002564 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002565
Jim Grosbach3fea191052010-10-21 22:03:21 +00002566def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002567 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002568 "bfc", "\t$Rd, $imm", "$src = $Rd",
2569 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002570 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002571 bits<4> Rd;
2572 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002573 let Inst{27-21} = 0b0111110;
2574 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002575 let Inst{15-12} = Rd;
2576 let Inst{11-7} = imm{4-0}; // lsb
2577 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002578}
2579
Johnny Chenb2503c02010-02-17 06:31:48 +00002580// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002581def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002582 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002583 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2584 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002585 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002586 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002587 bits<4> Rd;
2588 bits<4> Rn;
2589 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002590 let Inst{27-21} = 0b0111110;
2591 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002592 let Inst{15-12} = Rd;
2593 let Inst{11-7} = imm{4-0}; // lsb
2594 let Inst{20-16} = imm{9-5}; // width
2595 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002596}
2597
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002598// GNU as only supports this form of bfi (w/ 4 arguments)
2599let isAsmParserOnly = 1 in
2600def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2601 lsb_pos_imm:$lsb, width_imm:$width),
2602 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2603 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2604 []>, Requires<[IsARM, HasV6T2]> {
2605 bits<4> Rd;
2606 bits<4> Rn;
2607 bits<5> lsb;
2608 bits<5> width;
2609 let Inst{27-21} = 0b0111110;
2610 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2611 let Inst{15-12} = Rd;
2612 let Inst{11-7} = lsb;
2613 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2614 let Inst{3-0} = Rn;
2615}
2616
Jim Grosbach36860462010-10-21 22:19:32 +00002617def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2618 "mvn", "\t$Rd, $Rm",
2619 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2620 bits<4> Rd;
2621 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002622 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002623 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002624 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002625 let Inst{15-12} = Rd;
2626 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002627}
Jim Grosbach36860462010-10-21 22:19:32 +00002628def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2629 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2630 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2631 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002632 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002633 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002634 let Inst{19-16} = 0b0000;
2635 let Inst{15-12} = Rd;
2636 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002637}
Evan Chengc4af4632010-11-17 20:13:28 +00002638let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002639def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2640 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2641 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2642 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002643 bits<12> imm;
2644 let Inst{25} = 1;
2645 let Inst{19-16} = 0b0000;
2646 let Inst{15-12} = Rd;
2647 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002648}
Evan Chenga8e29892007-01-19 07:51:42 +00002649
2650def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2651 (BICri GPR:$src, so_imm_not:$imm)>;
2652
2653//===----------------------------------------------------------------------===//
2654// Multiply Instructions.
2655//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002656class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2657 string opc, string asm, list<dag> pattern>
2658 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2659 bits<4> Rd;
2660 bits<4> Rm;
2661 bits<4> Rn;
2662 let Inst{19-16} = Rd;
2663 let Inst{11-8} = Rm;
2664 let Inst{3-0} = Rn;
2665}
2666class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2667 string opc, string asm, list<dag> pattern>
2668 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2669 bits<4> RdLo;
2670 bits<4> RdHi;
2671 bits<4> Rm;
2672 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002673 let Inst{19-16} = RdHi;
2674 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002675 let Inst{11-8} = Rm;
2676 let Inst{3-0} = Rn;
2677}
Evan Chenga8e29892007-01-19 07:51:42 +00002678
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002679let isCommutable = 1 in {
2680let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002681def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2682 pred:$p, cc_out:$s),
2683 Size4Bytes, IIC_iMUL32,
2684 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2685 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002686
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2688 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002689 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2690 Requires<[IsARM, HasV6]>;
2691}
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002693let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002694def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2695 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002696 Size4Bytes, IIC_iMAC32,
2697 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002698 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002699 bits<4> Ra;
2700 let Inst{15-12} = Ra;
2701}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002702def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2703 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002704 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2705 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002706 bits<4> Ra;
2707 let Inst{15-12} = Ra;
2708}
Evan Chenga8e29892007-01-19 07:51:42 +00002709
Jim Grosbach65711012010-11-19 22:22:37 +00002710def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2711 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2712 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002713 Requires<[IsARM, HasV6T2]> {
2714 bits<4> Rd;
2715 bits<4> Rm;
2716 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002717 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002718 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002719 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002720 let Inst{11-8} = Rm;
2721 let Inst{3-0} = Rn;
2722}
Evan Chengedcbada2009-07-06 22:05:45 +00002723
Evan Chenga8e29892007-01-19 07:51:42 +00002724// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725
Evan Chengcd799b92009-06-12 20:46:18 +00002726let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002727let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002728let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002729def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002730 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002731 Size4Bytes, IIC_iMUL64, []>,
2732 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002733
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002734def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2736 Size4Bytes, IIC_iMUL64, []>,
2737 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002738}
2739
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002740def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2741 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002742 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2743 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002744
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002745def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2746 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002747 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2748 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002749}
Evan Chenga8e29892007-01-19 07:51:42 +00002750
2751// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002752let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002753def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002754 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002755 Size4Bytes, IIC_iMAC64, []>,
2756 Requires<[IsARM, NoV6]>;
2757def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002758 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002759 Size4Bytes, IIC_iMAC64, []>,
2760 Requires<[IsARM, NoV6]>;
2761def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002762 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002763 Size4Bytes, IIC_iMAC64, []>,
2764 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002765
2766}
2767
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002768def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2769 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002770 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2771 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002772def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2773 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002774 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2775 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002776
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002777def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2778 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2779 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2780 Requires<[IsARM, HasV6]> {
2781 bits<4> RdLo;
2782 bits<4> RdHi;
2783 bits<4> Rm;
2784 bits<4> Rn;
2785 let Inst{19-16} = RdLo;
2786 let Inst{15-12} = RdHi;
2787 let Inst{11-8} = Rm;
2788 let Inst{3-0} = Rn;
2789}
Evan Chengcd799b92009-06-12 20:46:18 +00002790} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002791
2792// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002793def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2794 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2795 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002796 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002797 let Inst{15-12} = 0b1111;
2798}
Evan Cheng13ab0202007-07-10 18:08:01 +00002799
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002800def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2801 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002802 [/* For disassembly only; pattern left blank */]>,
2803 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002804 let Inst{15-12} = 0b1111;
2805}
2806
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002807def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2808 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2809 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2810 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2811 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002812
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002813def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2814 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2815 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002816 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002817 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002818
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002819def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2820 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2821 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2822 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2823 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002824
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002825def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2826 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2827 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002828 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002829 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002830
Raul Herbster37fb5b12007-08-30 23:25:47 +00002831multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002832 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2833 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2834 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2835 (sext_inreg GPR:$Rm, i16)))]>,
2836 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002837
Jim Grosbach3870b752010-10-22 18:35:16 +00002838 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2839 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2840 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2841 (sra GPR:$Rm, (i32 16))))]>,
2842 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002843
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2845 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2846 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2847 (sext_inreg GPR:$Rm, i16)))]>,
2848 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002849
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2851 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2852 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2853 (sra GPR:$Rm, (i32 16))))]>,
2854 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002855
Jim Grosbach3870b752010-10-22 18:35:16 +00002856 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2857 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2858 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2859 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2860 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002861
Jim Grosbach3870b752010-10-22 18:35:16 +00002862 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2863 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2864 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2865 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2866 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002867}
2868
Raul Herbster37fb5b12007-08-30 23:25:47 +00002869
2870multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002871 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002872 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2873 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2874 [(set GPR:$Rd, (add GPR:$Ra,
2875 (opnode (sext_inreg GPR:$Rn, i16),
2876 (sext_inreg GPR:$Rm, i16))))]>,
2877 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002878
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002879 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002880 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2881 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2882 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2883 (sra GPR:$Rm, (i32 16)))))]>,
2884 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002885
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002886 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002887 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2888 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2889 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2890 (sext_inreg GPR:$Rm, i16))))]>,
2891 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002892
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002893 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002894 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2895 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2896 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2897 (sra GPR:$Rm, (i32 16)))))]>,
2898 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002899
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002900 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002901 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2902 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2903 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2904 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2905 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002906
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002907 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002908 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2909 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2910 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2911 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2912 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002913}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002914
Raul Herbster37fb5b12007-08-30 23:25:47 +00002915defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2916defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002917
Johnny Chen83498e52010-02-12 21:59:23 +00002918// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002919def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2920 (ins GPR:$Rn, GPR:$Rm),
2921 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002922 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002923 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002924
Jim Grosbach3870b752010-10-22 18:35:16 +00002925def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2926 (ins GPR:$Rn, GPR:$Rm),
2927 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002928 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002929 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002930
Jim Grosbach3870b752010-10-22 18:35:16 +00002931def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2932 (ins GPR:$Rn, GPR:$Rm),
2933 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002934 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002935 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002936
Jim Grosbach3870b752010-10-22 18:35:16 +00002937def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2938 (ins GPR:$Rn, GPR:$Rm),
2939 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002940 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002941 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002942
Johnny Chen667d1272010-02-22 18:50:54 +00002943// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002944class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2945 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002946 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002947 bits<4> Rn;
2948 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002949 let Inst{4} = 1;
2950 let Inst{5} = swap;
2951 let Inst{6} = sub;
2952 let Inst{7} = 0;
2953 let Inst{21-20} = 0b00;
2954 let Inst{22} = long;
2955 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002956 let Inst{11-8} = Rm;
2957 let Inst{3-0} = Rn;
2958}
2959class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2960 InstrItinClass itin, string opc, string asm>
2961 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2962 bits<4> Rd;
2963 let Inst{15-12} = 0b1111;
2964 let Inst{19-16} = Rd;
2965}
2966class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2967 InstrItinClass itin, string opc, string asm>
2968 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2969 bits<4> Ra;
2970 let Inst{15-12} = Ra;
2971}
2972class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2973 InstrItinClass itin, string opc, string asm>
2974 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2975 bits<4> RdLo;
2976 bits<4> RdHi;
2977 let Inst{19-16} = RdHi;
2978 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002979}
2980
2981multiclass AI_smld<bit sub, string opc> {
2982
Jim Grosbach385e1362010-10-22 19:15:30 +00002983 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2984 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002985
Jim Grosbach385e1362010-10-22 19:15:30 +00002986 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2987 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002988
Jim Grosbach385e1362010-10-22 19:15:30 +00002989 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2990 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2991 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002992
Jim Grosbach385e1362010-10-22 19:15:30 +00002993 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2994 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2995 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002996
2997}
2998
2999defm SMLA : AI_smld<0, "smla">;
3000defm SMLS : AI_smld<1, "smls">;
3001
Johnny Chen2ec5e492010-02-22 21:50:40 +00003002multiclass AI_sdml<bit sub, string opc> {
3003
Jim Grosbach385e1362010-10-22 19:15:30 +00003004 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3005 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3006 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3007 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003008}
3009
3010defm SMUA : AI_sdml<0, "smua">;
3011defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003012
Evan Chenga8e29892007-01-19 07:51:42 +00003013//===----------------------------------------------------------------------===//
3014// Misc. Arithmetic Instructions.
3015//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003016
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003017def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3018 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3019 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003020
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003021def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3022 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3023 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3024 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003025
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003026def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3027 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3028 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003029
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003030def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3031 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3032 [(set GPR:$Rd,
3033 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3034 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3035 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3036 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3037 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003038
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003039def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3040 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3041 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003042 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003043 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003044 (shl GPR:$Rm, (i32 8))), i16))]>,
3045 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003046
Evan Cheng3f30af32011-03-18 21:52:42 +00003047def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3048 (shl GPR:$Rm, (i32 8))), i16),
3049 (REVSH GPR:$Rm)>;
3050
3051// Need the AddedComplexity or else MOVs + REV would be chosen.
3052let AddedComplexity = 5 in
3053def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3054
Bob Wilsonf955f292010-08-17 17:23:19 +00003055def lsl_shift_imm : SDNodeXForm<imm, [{
3056 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3057 return CurDAG->getTargetConstant(Sh, MVT::i32);
3058}]>;
3059
3060def lsl_amt : PatLeaf<(i32 imm), [{
3061 return (N->getZExtValue() < 32);
3062}], lsl_shift_imm>;
3063
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003064def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3065 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3066 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3067 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3068 (and (shl GPR:$Rm, lsl_amt:$sh),
3069 0xFFFF0000)))]>,
3070 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003071
Evan Chenga8e29892007-01-19 07:51:42 +00003072// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003073def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3074 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3075def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3076 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003077
Bob Wilsonf955f292010-08-17 17:23:19 +00003078def asr_shift_imm : SDNodeXForm<imm, [{
3079 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3080 return CurDAG->getTargetConstant(Sh, MVT::i32);
3081}]>;
3082
3083def asr_amt : PatLeaf<(i32 imm), [{
3084 return (N->getZExtValue() <= 32);
3085}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003086
Bob Wilsondc66eda2010-08-16 22:26:55 +00003087// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3088// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003089def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3090 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3091 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3092 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3093 (and (sra GPR:$Rm, asr_amt:$sh),
3094 0xFFFF)))]>,
3095 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003096
Evan Chenga8e29892007-01-19 07:51:42 +00003097// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3098// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003099def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003100 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003101def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003102 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3103 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003104
Evan Chenga8e29892007-01-19 07:51:42 +00003105//===----------------------------------------------------------------------===//
3106// Comparison Instructions...
3107//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003108
Jim Grosbach26421962008-10-14 20:36:24 +00003109defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003110 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003111 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003112
Jim Grosbach97a884d2010-12-07 20:41:06 +00003113// ARMcmpZ can re-use the above instruction definitions.
3114def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3115 (CMPri GPR:$src, so_imm:$imm)>;
3116def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3117 (CMPrr GPR:$src, GPR:$rhs)>;
3118def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3119 (CMPrs GPR:$src, so_reg:$rhs)>;
3120
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003121// FIXME: We have to be careful when using the CMN instruction and comparison
3122// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003123// results:
3124//
3125// rsbs r1, r1, 0
3126// cmp r0, r1
3127// mov r0, #0
3128// it ls
3129// mov r0, #1
3130//
3131// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003132//
Bill Wendling6165e872010-08-26 18:33:51 +00003133// cmn r0, r1
3134// mov r0, #0
3135// it ls
3136// mov r0, #1
3137//
3138// However, the CMN gives the *opposite* result when r1 is 0. This is because
3139// the carry flag is set in the CMP case but not in the CMN case. In short, the
3140// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3141// value of r0 and the carry bit (because the "carry bit" parameter to
3142// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3143// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3144// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3145// parameter to AddWithCarry is defined as 0).
3146//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003147// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003148//
3149// x = 0
3150// ~x = 0xFFFF FFFF
3151// ~x + 1 = 0x1 0000 0000
3152// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3153//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003154// Therefore, we should disable CMN when comparing against zero, until we can
3155// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3156// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003157//
3158// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3159//
3160// This is related to <rdar://problem/7569620>.
3161//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003162//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3163// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003164
Evan Chenga8e29892007-01-19 07:51:42 +00003165// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003166defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003167 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003168 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003169defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003170 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003171 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003172
David Goodwinc0309b42009-06-29 15:33:01 +00003173defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003174 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003175 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003176
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003177//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3178// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003179
David Goodwinc0309b42009-06-29 15:33:01 +00003180def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003181 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003182
Evan Cheng218977b2010-07-13 19:27:42 +00003183// Pseudo i64 compares for some floating point compares.
3184let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3185 Defs = [CPSR] in {
3186def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003187 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003188 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003189 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3190
3191def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003193 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3194} // usesCustomInserter
3195
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003196
Evan Chenga8e29892007-01-19 07:51:42 +00003197// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003198// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003199// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003200let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003201def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3202 Size4Bytes, IIC_iCMOVr,
3203 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3204 RegConstraint<"$false = $Rd">;
3205def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3206 (ins GPR:$false, so_reg:$shift, pred:$p),
3207 Size4Bytes, IIC_iCMOVsr,
3208 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3209 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003210
Evan Chengc4af4632010-11-17 20:13:28 +00003211let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003212def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3213 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3214 Size4Bytes, IIC_iMOVi,
3215 []>,
3216 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003217
Evan Chengc4af4632010-11-17 20:13:28 +00003218let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003219def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3220 (ins GPR:$false, so_imm:$imm, pred:$p),
3221 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003222 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003223 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003224
Evan Cheng63f35442010-11-13 02:25:14 +00003225// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003226let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003227def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3228 (ins GPR:$false, i32imm:$src, pred:$p),
3229 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003230
Evan Chengc4af4632010-11-17 20:13:28 +00003231let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003232def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3233 (ins GPR:$false, so_imm:$imm, pred:$p),
3234 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003235 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003236 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003237} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003238
Jim Grosbach3728e962009-12-10 00:11:09 +00003239//===----------------------------------------------------------------------===//
3240// Atomic operations intrinsics
3241//
3242
Bob Wilsonf74a4292010-10-30 00:54:37 +00003243def memb_opt : Operand<i32> {
3244 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003245 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003246}
Jim Grosbach3728e962009-12-10 00:11:09 +00003247
Bob Wilsonf74a4292010-10-30 00:54:37 +00003248// memory barriers protect the atomic sequences
3249let hasSideEffects = 1 in {
3250def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3251 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3252 Requires<[IsARM, HasDB]> {
3253 bits<4> opt;
3254 let Inst{31-4} = 0xf57ff05;
3255 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003256}
Jim Grosbach3728e962009-12-10 00:11:09 +00003257}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003258
Bob Wilsonf74a4292010-10-30 00:54:37 +00003259def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3260 "dsb", "\t$opt",
3261 [/* For disassembly only; pattern left blank */]>,
3262 Requires<[IsARM, HasDB]> {
3263 bits<4> opt;
3264 let Inst{31-4} = 0xf57ff04;
3265 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003266}
3267
Johnny Chenfd6037d2010-02-18 00:19:08 +00003268// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003269def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3270 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003271 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003272 let Inst{3-0} = 0b1111;
3273}
3274
Jim Grosbach66869102009-12-11 18:52:41 +00003275let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003276 let Uses = [CPSR] in {
3277 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3280 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003282 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3283 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3286 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3289 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3292 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3295 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3298 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3301 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3304 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3307 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3310 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3313 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3316 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3319 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3322 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3325 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3328 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3331
3332 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3335 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3338 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3341
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003344 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3345 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003347 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3348 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003350 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3351}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003352}
3353
3354let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003355def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3356 "ldrexb", "\t$Rt, $addr", []>;
3357def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3358 "ldrexh", "\t$Rt, $addr", []>;
3359def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3360 "ldrex", "\t$Rt, $addr", []>;
3361def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3362 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003363}
3364
Jim Grosbach86875a22010-10-29 19:58:57 +00003365let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003366def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3367 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3368def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3369 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3370def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3371 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003372def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003373 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3374 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003375}
3376
Johnny Chenb9436272010-02-17 22:37:58 +00003377// Clear-Exclusive is for disassembly only.
3378def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3379 [/* For disassembly only; pattern left blank */]>,
3380 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003381 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003382}
3383
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003384// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3385let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003386def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3387 [/* For disassembly only; pattern left blank */]>;
3388def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3389 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003390}
3391
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003392//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003393// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003394//
3395
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003396def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3397 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3398 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3399 [/* For disassembly only; pattern left blank */]> {
3400 bits<4> opc1;
3401 bits<4> CRn;
3402 bits<4> CRd;
3403 bits<4> cop;
3404 bits<3> opc2;
3405 bits<4> CRm;
3406
3407 let Inst{3-0} = CRm;
3408 let Inst{4} = 0;
3409 let Inst{7-5} = opc2;
3410 let Inst{11-8} = cop;
3411 let Inst{15-12} = CRd;
3412 let Inst{19-16} = CRn;
3413 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003414}
3415
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003416def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3417 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3418 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003419 [/* For disassembly only; pattern left blank */]> {
3420 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003421 bits<4> opc1;
3422 bits<4> CRn;
3423 bits<4> CRd;
3424 bits<4> cop;
3425 bits<3> opc2;
3426 bits<4> CRm;
3427
3428 let Inst{3-0} = CRm;
3429 let Inst{4} = 0;
3430 let Inst{7-5} = opc2;
3431 let Inst{11-8} = cop;
3432 let Inst{15-12} = CRd;
3433 let Inst{19-16} = CRn;
3434 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003435}
3436
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003437class ACI<dag oops, dag iops, string opc, string asm,
3438 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003439 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3440 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003441 let Inst{27-25} = 0b110;
3442}
3443
Johnny Chen670a4562011-04-04 23:39:08 +00003444multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003445
3446 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003447 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3448 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003449 let Inst{31-28} = op31_28;
3450 let Inst{24} = 1; // P = 1
3451 let Inst{21} = 0; // W = 0
3452 let Inst{22} = 0; // D = 0
3453 let Inst{20} = load;
3454 }
3455
3456 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003457 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3458 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003459 let Inst{31-28} = op31_28;
3460 let Inst{24} = 1; // P = 1
3461 let Inst{21} = 1; // W = 1
3462 let Inst{22} = 0; // D = 0
3463 let Inst{20} = load;
3464 }
3465
3466 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003467 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3468 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003469 let Inst{31-28} = op31_28;
3470 let Inst{24} = 0; // P = 0
3471 let Inst{21} = 1; // W = 1
3472 let Inst{22} = 0; // D = 0
3473 let Inst{20} = load;
3474 }
3475
3476 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003477 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3478 ops),
3479 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003480 let Inst{31-28} = op31_28;
3481 let Inst{24} = 0; // P = 0
3482 let Inst{23} = 1; // U = 1
3483 let Inst{21} = 0; // W = 0
3484 let Inst{22} = 0; // D = 0
3485 let Inst{20} = load;
3486 }
3487
3488 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003489 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3490 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 1; // P = 1
3493 let Inst{21} = 0; // W = 0
3494 let Inst{22} = 1; // D = 1
3495 let Inst{20} = load;
3496 }
3497
3498 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003499 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3500 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3501 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 1; // P = 1
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 1; // D = 1
3506 let Inst{20} = load;
3507 }
3508
3509 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003510 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3511 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3512 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003513 let Inst{31-28} = op31_28;
3514 let Inst{24} = 0; // P = 0
3515 let Inst{21} = 1; // W = 1
3516 let Inst{22} = 1; // D = 1
3517 let Inst{20} = load;
3518 }
3519
3520 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003521 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3522 ops),
3523 !strconcat(!strconcat(opc, "l"), cond),
3524 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003525 let Inst{31-28} = op31_28;
3526 let Inst{24} = 0; // P = 0
3527 let Inst{23} = 1; // U = 1
3528 let Inst{21} = 0; // W = 0
3529 let Inst{22} = 1; // D = 1
3530 let Inst{20} = load;
3531 }
3532}
3533
Johnny Chen670a4562011-04-04 23:39:08 +00003534defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3535defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3536defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3537defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003538
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003539//===----------------------------------------------------------------------===//
3540// Move between coprocessor and ARM core register -- for disassembly only
3541//
3542
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003543class MovRCopro<string opc, bit direction, dag oops, dag iops>
3544 : ABI<0b1110, oops, iops, NoItinerary, opc,
3545 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003546 [/* For disassembly only; pattern left blank */]> {
3547 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003548 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003549
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003550 bits<4> Rt;
3551 bits<4> cop;
3552 bits<3> opc1;
3553 bits<3> opc2;
3554 bits<4> CRm;
3555 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003556
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003557 let Inst{15-12} = Rt;
3558 let Inst{11-8} = cop;
3559 let Inst{23-21} = opc1;
3560 let Inst{7-5} = opc2;
3561 let Inst{3-0} = CRm;
3562 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003563}
3564
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003565def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3566 (outs), (ins p_imm:$cop, i32imm:$opc1,
3567 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3568 i32imm:$opc2)>;
3569def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3570 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3571 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003572
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003573class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3574 : ABXI<0b1110, oops, iops, NoItinerary,
3575 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003576 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003577 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003579 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003580
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003581 bits<4> Rt;
3582 bits<4> cop;
3583 bits<3> opc1;
3584 bits<3> opc2;
3585 bits<4> CRm;
3586 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003587
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003588 let Inst{15-12} = Rt;
3589 let Inst{11-8} = cop;
3590 let Inst{23-21} = opc1;
3591 let Inst{7-5} = opc2;
3592 let Inst{3-0} = CRm;
3593 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003594}
3595
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003596def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3597 (outs), (ins p_imm:$cop, i32imm:$opc1,
3598 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3599 i32imm:$opc2)>;
3600def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3601 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3602 c_imm:$CRn, c_imm:$CRm,
3603 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003604
3605class MovRRCopro<string opc, bit direction>
3606 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3607 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3608 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3609 [/* For disassembly only; pattern left blank */]> {
3610 let Inst{23-21} = 0b010;
3611 let Inst{20} = direction;
3612
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003613 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003614 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003615 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003616 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003617 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003618
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003619 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003620 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003621 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003622 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003623 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003624}
3625
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003626def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3627def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3628
3629class MovRRCopro2<string opc, bit direction>
3630 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3631 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3632 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3633 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003634 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003635 let Inst{23-21} = 0b010;
3636 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003637
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003638 bits<4> Rt;
3639 bits<4> Rt2;
3640 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003641 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003642 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003643
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003644 let Inst{15-12} = Rt;
3645 let Inst{19-16} = Rt2;
3646 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003647 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003648 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003649}
3650
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003651def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3652def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003653
Johnny Chenb98e1602010-02-12 18:55:33 +00003654//===----------------------------------------------------------------------===//
3655// Move between special register and ARM core register -- for disassembly only
3656//
3657
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003658// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003659def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003660 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003661 bits<4> Rd;
3662 let Inst{23-16} = 0b00001111;
3663 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003664 let Inst{7-4} = 0b0000;
3665}
3666
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003667def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003668 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003669 bits<4> Rd;
3670 let Inst{23-16} = 0b01001111;
3671 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003672 let Inst{7-4} = 0b0000;
3673}
3674
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003675// Move from ARM core register to Special Register
3676//
3677// No need to have both system and application versions, the encodings are the
3678// same and the assembly parser has no way to distinguish between them. The mask
3679// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3680// the mask with the fields to be accessed in the special register.
3681def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3682 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003683 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003684 bits<5> mask;
3685 bits<4> Rn;
3686
3687 let Inst{23} = 0;
3688 let Inst{22} = mask{4}; // R bit
3689 let Inst{21-20} = 0b10;
3690 let Inst{19-16} = mask{3-0};
3691 let Inst{15-12} = 0b1111;
3692 let Inst{11-4} = 0b00000000;
3693 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003694}
3695
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003696def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3697 "msr", "\t$mask, $a",
3698 [/* For disassembly only; pattern left blank */]> {
3699 bits<5> mask;
3700 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003701
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003702 let Inst{23} = 0;
3703 let Inst{22} = mask{4}; // R bit
3704 let Inst{21-20} = 0b10;
3705 let Inst{19-16} = mask{3-0};
3706 let Inst{15-12} = 0b1111;
3707 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003708}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003709
3710//===----------------------------------------------------------------------===//
3711// TLS Instructions
3712//
3713
3714// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003715// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003716// complete with fixup for the aeabi_read_tp function.
3717let isCall = 1,
3718 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3719 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3720 [(set R0, ARMthread_pointer)]>;
3721}
3722
3723//===----------------------------------------------------------------------===//
3724// SJLJ Exception handling intrinsics
3725// eh_sjlj_setjmp() is an instruction sequence to store the return
3726// address and save #0 in R0 for the non-longjmp case.
3727// Since by its nature we may be coming from some other function to get
3728// here, and we're using the stack frame for the containing function to
3729// save/restore registers, we can't keep anything live in regs across
3730// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3731// when we get here from a longjmp(). We force everthing out of registers
3732// except for our own input by listing the relevant registers in Defs. By
3733// doing so, we also cause the prologue/epilogue code to actively preserve
3734// all of the callee-saved resgisters, which is exactly what we want.
3735// A constant value is passed in $val, and we use the location as a scratch.
3736//
3737// These are pseudo-instructions and are lowered to individual MC-insts, so
3738// no encoding information is necessary.
3739let Defs =
3740 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3741 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3742 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3743 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3744 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3745 NoItinerary,
3746 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3747 Requires<[IsARM, HasVFP2]>;
3748}
3749
3750let Defs =
3751 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3752 hasSideEffects = 1, isBarrier = 1 in {
3753 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3754 NoItinerary,
3755 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3756 Requires<[IsARM, NoVFP]>;
3757}
3758
3759// FIXME: Non-Darwin version(s)
3760let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3761 Defs = [ R7, LR, SP ] in {
3762def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3763 NoItinerary,
3764 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3765 Requires<[IsARM, IsDarwin]>;
3766}
3767
3768// eh.sjlj.dispatchsetup pseudo-instruction.
3769// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3770// handled when the pseudo is expanded (which happens before any passes
3771// that need the instruction size).
3772let isBarrier = 1, hasSideEffects = 1 in
3773def Int_eh_sjlj_dispatchsetup :
3774 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3775 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3776 Requires<[IsDarwin]>;
3777
3778//===----------------------------------------------------------------------===//
3779// Non-Instruction Patterns
3780//
3781
3782// Large immediate handling.
3783
3784// 32-bit immediate using two piece so_imms or movw + movt.
3785// This is a single pseudo instruction, the benefit is that it can be remat'd
3786// as a single unit instead of having to handle reg inputs.
3787// FIXME: Remove this when we can do generalized remat.
3788let isReMaterializable = 1, isMoveImm = 1 in
3789def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3790 [(set GPR:$dst, (arm_i32imm:$src))]>,
3791 Requires<[IsARM]>;
3792
3793// Pseudo instruction that combines movw + movt + add pc (if PIC).
3794// It also makes it possible to rematerialize the instructions.
3795// FIXME: Remove this when we can do generalized remat and when machine licm
3796// can properly the instructions.
3797let isReMaterializable = 1 in {
3798def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3799 IIC_iMOVix2addpc,
3800 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3801 Requires<[IsARM, UseMovt]>;
3802
3803def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3804 IIC_iMOVix2,
3805 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3806 Requires<[IsARM, UseMovt]>;
3807
3808let AddedComplexity = 10 in
3809def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3810 IIC_iMOVix2ld,
3811 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3812 Requires<[IsARM, UseMovt]>;
3813} // isReMaterializable
3814
3815// ConstantPool, GlobalAddress, and JumpTable
3816def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3817 Requires<[IsARM, DontUseMovt]>;
3818def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3819def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3820 Requires<[IsARM, UseMovt]>;
3821def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3822 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3823
3824// TODO: add,sub,and, 3-instr forms?
3825
3826// Tail calls
3827def : ARMPat<(ARMtcret tcGPR:$dst),
3828 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3829
3830def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3831 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3832
3833def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3834 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3835
3836def : ARMPat<(ARMtcret tcGPR:$dst),
3837 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3838
3839def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3840 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3841
3842def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3843 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3844
3845// Direct calls
3846def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3847 Requires<[IsARM, IsNotDarwin]>;
3848def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3849 Requires<[IsARM, IsDarwin]>;
3850
3851// zextload i1 -> zextload i8
3852def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3853def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3854
3855// extload -> zextload
3856def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3857def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3858def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3859def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3860
3861def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3862
3863def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3864def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3865
3866// smul* and smla*
3867def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3868 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3869 (SMULBB GPR:$a, GPR:$b)>;
3870def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3871 (SMULBB GPR:$a, GPR:$b)>;
3872def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3873 (sra GPR:$b, (i32 16))),
3874 (SMULBT GPR:$a, GPR:$b)>;
3875def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3876 (SMULBT GPR:$a, GPR:$b)>;
3877def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3878 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3879 (SMULTB GPR:$a, GPR:$b)>;
3880def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3881 (SMULTB GPR:$a, GPR:$b)>;
3882def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3883 (i32 16)),
3884 (SMULWB GPR:$a, GPR:$b)>;
3885def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3886 (SMULWB GPR:$a, GPR:$b)>;
3887
3888def : ARMV5TEPat<(add GPR:$acc,
3889 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3890 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3891 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3892def : ARMV5TEPat<(add GPR:$acc,
3893 (mul sext_16_node:$a, sext_16_node:$b)),
3894 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3895def : ARMV5TEPat<(add GPR:$acc,
3896 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3897 (sra GPR:$b, (i32 16)))),
3898 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3899def : ARMV5TEPat<(add GPR:$acc,
3900 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3901 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3902def : ARMV5TEPat<(add GPR:$acc,
3903 (mul (sra GPR:$a, (i32 16)),
3904 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3905 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3906def : ARMV5TEPat<(add GPR:$acc,
3907 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3908 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3909def : ARMV5TEPat<(add GPR:$acc,
3910 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3911 (i32 16))),
3912 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3913def : ARMV5TEPat<(add GPR:$acc,
3914 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3915 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3916
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003917
3918// Pre-v7 uses MCR for synchronization barriers.
3919def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3920 Requires<[IsARM, HasV6]>;
3921
3922
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003923//===----------------------------------------------------------------------===//
3924// Thumb Support
3925//
3926
3927include "ARMInstrThumb.td"
3928
3929//===----------------------------------------------------------------------===//
3930// Thumb2 Support
3931//
3932
3933include "ARMInstrThumb2.td"
3934
3935//===----------------------------------------------------------------------===//
3936// Floating Point Support
3937//
3938
3939include "ARMInstrVFP.td"
3940
3941//===----------------------------------------------------------------------===//
3942// Advanced SIMD (NEON) Support
3943//
3944
3945include "ARMInstrNEON.td"
3946