blob: dec8d07d99f2317bdf5c1fd19a8f229e1a9ae4f8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000143 if (Subtarget->isTargetLinux())
144 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000145 if (Subtarget->isTargetELF())
146 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000147 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000148 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000149 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000152X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000154 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000155 X86ScalarSSEf64 = Subtarget->hasSSE2();
156 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000163 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000166 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000167 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
168 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000169
Eric Christopherde5e1012011-03-11 01:05:58 +0000170 // For 64-bit since we have so many registers use the ILP scheduler, for
171 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000172 // For Atom, always use ILP scheduling.
173 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 else if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 else
178 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000179 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000180
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000181 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000182 // Setup Windows compiler runtime calls.
183 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000184 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000185 setLibcallName(RTLIB::SREM_I64, "_allrem");
186 setLibcallName(RTLIB::UREM_I64, "_aullrem");
187 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000188 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000189 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000190 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
191 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
192 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000193
194 // The _ftol2 runtime function has an unusual calling conv, which
195 // is modeled by a special pseudo-instruction.
196 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000200 }
201
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000203 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 setUseUnderscoreSetJmp(false);
205 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000206 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 // MS runtime is weird: it exports _setjmp, but longjmp!
208 setUseUnderscoreSetJmp(true);
209 setUseUnderscoreLongJmp(false);
210 } else {
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(true);
213 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000216 addRegisterClass(MVT::i8, &X86::GR8RegClass);
217 addRegisterClass(MVT::i16, &X86::GR16RegClass);
218 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000220 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000221
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000223
Scott Michelfdc40a02009-02-17 22:15:04 +0000224 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
230 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000231
232 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
234 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
235 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000239
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000240 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
241 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
243 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
244 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000245
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000248 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000249 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000250 // We have an algorithm for SSE2->double, and we turn this into a
251 // 64-bit FILD followed by conditional FADD for other targets.
252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000253 // We have an algorithm for SSE2, and we turn this into a 64-bit
254 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000257
258 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
259 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
261 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000262
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000263 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000264 // SSE has no i16 to fp conversion, only i32
265 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000276 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000277
Dale Johannesen73328d12007-09-19 23:55:34 +0000278 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
279 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000282
Evan Cheng02568ff2006-01-30 22:13:22 +0000283 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
284 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
286 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000287
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000288 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000290 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000292 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000295 }
296
297 // Handle FP_TO_UINT by promoting the destination to a larger signed
298 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
300 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
301 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302
Evan Cheng25ab6902006-09-08 06:48:29 +0000303 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000306 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000307 // Since AVX is a superset of SSE3, only check for SSE here.
308 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 // Expand FP_TO_UINT into a select.
310 // FIXME: We would like to use a Custom expander here eventually to do
311 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 // With SSE3 we can use fisttpll to convert to a signed i64; without
315 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000318
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000319 if (isTargetFTOL()) {
320 // Use the _ftol2 runtime function, which has a pseudo-instruction
321 // to handle its weird calling convention.
322 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
323 }
324
Chris Lattner399610a2006-12-05 18:22:22 +0000325 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000326 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000327 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
328 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000329 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000331 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000333 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000334 }
Chris Lattner21f66852005-12-23 05:15:23 +0000335
Dan Gohmanb00ee212008-02-18 19:34:53 +0000336 // Scalar integer divide and remainder are lowered to use operations that
337 // produce two results, to match the available instructions. This exposes
338 // the two-result form to trivial CSE, which is able to combine x/y and x%y
339 // into a single instruction.
340 //
341 // Scalar integer multiply-high is also lowered to use two-result
342 // operations, to match the available instructions. However, plain multiply
343 // (low) operations are left as Legal, as there are single-result
344 // instructions for this in x86. Using the two-result multiply instructions
345 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000346 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 MVT VT = IntVTs[i];
348 setOperationAction(ISD::MULHS, VT, Expand);
349 setOperationAction(ISD::MULHU, VT, Expand);
350 setOperationAction(ISD::SDIV, VT, Expand);
351 setOperationAction(ISD::UDIV, VT, Expand);
352 setOperationAction(ISD::SREM, VT, Expand);
353 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000354
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000355 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000356 setOperationAction(ISD::ADDC, VT, Custom);
357 setOperationAction(ISD::ADDE, VT, Custom);
358 setOperationAction(ISD::SUBC, VT, Custom);
359 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000360 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
363 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
364 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
365 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000366 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
371 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
372 setOperationAction(ISD::FREM , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f64 , Expand);
374 setOperationAction(ISD::FREM , MVT::f80 , Expand);
375 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Chandler Carruth77821022011-12-24 12:12:34 +0000377 // Promote the i8 variants and force them on up to i32 which has a shorter
378 // encoding.
379 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
381 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000383 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000384 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
386 if (Subtarget->is64Bit())
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000388 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000389 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
390 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
393 }
Craig Topper37f21672011-10-11 06:44:02 +0000394
395 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000396 // When promoting the i8 variants, force them to i32 for a shorter
397 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000398 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000399 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
401 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
404 if (Subtarget->is64Bit())
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000406 } else {
407 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
408 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
409 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
413 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000414 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
416 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 }
418
Benjamin Kramer1292c222010-12-04 20:32:23 +0000419 if (Subtarget->hasPOPCNT()) {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
421 } else {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
423 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
424 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
425 if (Subtarget->is64Bit())
426 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
427 }
428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
430 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000431
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000434 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000436 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
439 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
441 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000442 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
445 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000447 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000449 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000452
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000453 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
455 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
456 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
457 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000458 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
460 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000461 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
464 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
465 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
466 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000467 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000468 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000469 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
471 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
472 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000473 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000478
Craig Topper1accb7e2012-01-10 06:54:16 +0000479 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000481
Eric Christopher9a9d2752010-07-22 02:48:34 +0000482 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000483 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000484
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000485 // On X86 and X86-64, atomic operations are lowered to locked instructions.
486 // Locked instructions, in turn, have implicit fence semantics (all memory
487 // operations are flushed before issuing the locked instruction, and they
488 // are not buffered), so we can fold away the common pattern of
489 // fence-atomic-fence.
490 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000491
Mon P Wang63307c32008-05-05 19:05:59 +0000492 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000493 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 MVT VT = IntVTs[i];
495 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
496 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000497 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000499
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000500 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000509 }
510
Eli Friedman43f51ae2011-08-26 21:21:21 +0000511 if (Subtarget->hasCmpxchg16b()) {
512 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
513 }
514
Evan Cheng3c992d22006-03-07 02:02:57 +0000515 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000516 if (!Subtarget->isTargetDarwin() &&
517 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000518 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000520 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000521
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 setExceptionPointerRegister(X86::RAX);
528 setExceptionSelectorRegister(X86::RDX);
529 } else {
530 setExceptionPointerRegister(X86::EAX);
531 setExceptionSelectorRegister(X86::EDX);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000535
Duncan Sands4a544a72011-09-06 13:37:06 +0000536 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
537 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000540
Nate Begemanacc398c2006-01-25 18:21:52 +0000541 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART , MVT::Other, Custom);
543 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000544 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VAARG , MVT::Other, Custom);
546 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Expand);
549 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 }
Evan Chengae642192007-03-02 23:16:35 +0000551
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
553 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000554
555 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
556 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
557 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000558 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
561 else
562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000564
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000565 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000567 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000568 addRegisterClass(MVT::f32, &X86::FR32RegClass);
569 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570
Evan Cheng223547a2006-01-31 22:28:30 +0000571 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::FABS , MVT::f64, Custom);
573 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000574
575 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FNEG , MVT::f64, Custom);
577 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
Evan Cheng68c47cb2007-01-05 07:55:56 +0000579 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
581 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000583 // Lower this to FGETSIGNx86 plus an AND.
584 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
585 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
586
Evan Chengd25e9e82006-02-02 00:28:23 +0000587 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FSIN , MVT::f64, Expand);
589 setOperationAction(ISD::FCOS , MVT::f64, Expand);
590 setOperationAction(ISD::FSIN , MVT::f32, Expand);
591 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000592
Chris Lattnera54aa942006-01-29 06:26:08 +0000593 // Expand FP immediates into loads from the stack, except for the special
594 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595 addLegalFPImmediate(APFloat(+0.0)); // xorpd
596 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000597 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 // Use SSE for f32, x87 for f64.
599 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000600 addRegisterClass(MVT::f32, &X86::FR32RegClass);
601 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602
603 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
613 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FSIN , MVT::f32, Expand);
617 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
Nate Begemane1795842008-02-14 08:57:00 +0000619 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620 addLegalFPImmediate(APFloat(+0.0f)); // xorps
621 addLegalFPImmediate(APFloat(+0.0)); // FLD0
622 addLegalFPImmediate(APFloat(+1.0)); // FLD1
623 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
624 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
625
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000626 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
628 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000632 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000633 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
634 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
637 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
638 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
639 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000640
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000641 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
643 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000644 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000645 addLegalFPImmediate(APFloat(+0.0)); // FLD0
646 addLegalFPImmediate(APFloat(+1.0)); // FLD1
647 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
648 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000649 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000653 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000654
Cameron Zwarich33390842011-07-08 21:39:21 +0000655 // We don't support FMA.
656 setOperationAction(ISD::FMA, MVT::f64, Expand);
657 setOperationAction(ISD::FMA, MVT::f32, Expand);
658
Dale Johannesen59a58732007-08-05 18:49:15 +0000659 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000660 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000661 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
663 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000665 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 addLegalFPImmediate(TmpFlt); // FLD0
667 TmpFlt.changeSign();
668 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000669
670 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 APFloat TmpFlt2(+1.0);
672 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
673 &ignored);
674 addLegalFPImmediate(TmpFlt2); // FLD1
675 TmpFlt2.changeSign();
676 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
677 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000679 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
681 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000682 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000683
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000684 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
685 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
686 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
687 setOperationAction(ISD::FRINT, MVT::f80, Expand);
688 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000689 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000690 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000691
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000692 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
694 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
695 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FLOG, MVT::f80, Expand);
698 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
699 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
700 setOperationAction(ISD::FEXP, MVT::f80, Expand);
701 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000702
Mon P Wangf007a8b2008-11-06 05:31:54 +0000703 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000704 // (for widening) or expand (for scalarization). Then we will selectively
705 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000706 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
707 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000724 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
725 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000749 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000759 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000760 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000764 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000765 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
766 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 setTruncStoreAction((MVT::SimpleValueType)VT,
768 (MVT::SimpleValueType)InnerVT, Expand);
769 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
770 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
771 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000772 }
773
Evan Chengc7ce29b2009-02-13 22:36:38 +0000774 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
775 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000776 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000777 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000778 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
780
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // MMX-sized vectors (other than x86mmx) are expected to be expanded
782 // into smaller operations.
783 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
784 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
785 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
786 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
787 setOperationAction(ISD::AND, MVT::v8i8, Expand);
788 setOperationAction(ISD::AND, MVT::v4i16, Expand);
789 setOperationAction(ISD::AND, MVT::v2i32, Expand);
790 setOperationAction(ISD::AND, MVT::v1i64, Expand);
791 setOperationAction(ISD::OR, MVT::v8i8, Expand);
792 setOperationAction(ISD::OR, MVT::v4i16, Expand);
793 setOperationAction(ISD::OR, MVT::v2i32, Expand);
794 setOperationAction(ISD::OR, MVT::v1i64, Expand);
795 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
796 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
797 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
798 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
804 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
805 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
806 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
807 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000808 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000812
Craig Topper1accb7e2012-01-10 06:54:16 +0000813 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000814 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
817 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
818 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
819 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
821 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
822 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
823 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
824 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
826 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000827 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
829
Craig Topper1accb7e2012-01-10 06:54:16 +0000830 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000831 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000833 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
834 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000835 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
836 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
837 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
838 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
841 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
842 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
843 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
844 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
845 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
846 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
847 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
848 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
850 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
851 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
852 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
853 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
855 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000856
Nadav Rotem354efd82011-09-18 14:57:03 +0000857 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000858 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
859 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
860 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000861
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000867
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
873
Evan Cheng2c3ae372006-04-12 21:21:57 +0000874 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000875 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000878 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000880 // Do not attempt to custom lower non-128-bit vectors
881 if (!VT.is128BitVector())
882 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::BUILD_VECTOR,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
888 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000889 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000890
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
892 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
894 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
896 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000897
Nate Begemancdd1eec2008-02-12 22:51:28 +0000898 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000903 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000904 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000906 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000907
908 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000909 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000910 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000911
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000922 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000923
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000925
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
928 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
929 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
930 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
933 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000934 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000935
Craig Topperd0a31172012-01-10 06:37:29 +0000936 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000937 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
938 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
939 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
940 setOperationAction(ISD::FRINT, MVT::f32, Legal);
941 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
942 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
945 setOperationAction(ISD::FRINT, MVT::f64, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
947
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000951 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000956
Nate Begeman14d12ca2008-02-11 04:19:36 +0000957 // i8 and i16 vectors are custom , because the source register and source
958 // source memory operand types are not the same width. f32 vectors are
959 // custom since the immediate controlling the insert encodes additional
960 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Pete Coopera77214a2011-11-14 19:38:42 +0000971 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000972 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000974 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 }
977 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000978
Craig Topper1accb7e2012-01-10 06:54:16 +0000979 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000980 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000981 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000982
Nadav Rotem43012222011-05-11 08:12:09 +0000983 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000987 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988
989 if (Subtarget->hasAVX2()) {
990 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
991 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
992
993 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
997 } else {
998 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
999 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1005 }
Nadav Rotem43012222011-05-11 08:12:09 +00001006 }
1007
Craig Topperd0a31172012-01-10 06:37:29 +00001008 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001009 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001011 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001012 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1021 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001036
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001037 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1038 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001039 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1047
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001048 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1049 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001055 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056
Duncan Sands28b77e92011-09-06 19:07:46 +00001057 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001061
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001062 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1063 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1065
Craig Topperaaa643c2011-11-09 07:28:55 +00001066 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1068 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 if (Subtarget->hasAVX2()) {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001076
Craig Topperaaa643c2011-11-09 07:28:55 +00001077 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001085 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001086
1087 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001088
1089 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1090 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1091
1092 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001096 } else {
1097 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1098 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1099 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1100 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1101
1102 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1103 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1104 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1105 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1108 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1109 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1110 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001111
1112 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1114
1115 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001119 }
Craig Topper13894fa2011-08-24 06:14:18 +00001120
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001122 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1123 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1125 EVT VT = SVT;
1126
1127 // Extract subvector is special because the value type
1128 // (result) is 128-bit but the source is 256-bit wide.
1129 if (VT.is128BitVector())
1130 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1131
1132 // Do not attempt to custom lower other non-256-bit vectors
1133 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001134 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001135
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001136 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1137 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1138 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1139 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001140 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001142 }
1143
David Greene54d8eba2011-01-27 22:38:56 +00001144 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001145 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1147 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001148
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 // Do not attempt to promote non-256-bit vectors
1150 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001151 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152
1153 setOperationAction(ISD::AND, SVT, Promote);
1154 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1155 setOperationAction(ISD::OR, SVT, Promote);
1156 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::XOR, SVT, Promote);
1158 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::LOAD, SVT, Promote);
1160 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1161 setOperationAction(ISD::SELECT, SVT, Promote);
1162 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001163 }
David Greene9b9838d2009-06-29 16:47:10 +00001164 }
1165
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001166 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1167 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001168 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1169 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001170 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1171 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001172 }
1173
Evan Cheng6be2c582006-04-05 23:38:46 +00001174 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001176
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001177
Eli Friedman962f5492010-06-02 19:35:46 +00001178 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1179 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001180 //
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // FIXME: We really should do custom legalization for addition and
1182 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1183 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001184 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1185 // Add/Sub/Mul with overflow operations are custom lowered.
1186 MVT VT = IntVTs[i];
1187 setOperationAction(ISD::SADDO, VT, Custom);
1188 setOperationAction(ISD::UADDO, VT, Custom);
1189 setOperationAction(ISD::SSUBO, VT, Custom);
1190 setOperationAction(ISD::USUBO, VT, Custom);
1191 setOperationAction(ISD::SMULO, VT, Custom);
1192 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001193 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001194
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001195 // There are no 8-bit 3-address imul/mul instructions
1196 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1197 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001198
Evan Chengd54f2d52009-03-31 19:38:51 +00001199 if (!Subtarget->is64Bit()) {
1200 // These libcalls are not available in 32-bit.
1201 setLibcallName(RTLIB::SHL_I128, 0);
1202 setLibcallName(RTLIB::SRL_I128, 0);
1203 setLibcallName(RTLIB::SRA_I128, 0);
1204 }
1205
Evan Cheng206ee9d2006-07-07 08:33:52 +00001206 // We have target-specific dag combine patterns for the following nodes:
1207 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001208 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001209 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001210 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001211 setTargetDAGCombine(ISD::SHL);
1212 setTargetDAGCombine(ISD::SRA);
1213 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001214 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001215 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001216 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001217 setTargetDAGCombine(ISD::FADD);
1218 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001220 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001221 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001222 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001223 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001224 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001225 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001226 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001228 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001229 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001230 if (Subtarget->is64Bit())
1231 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001247 // Predictable cmov don't hurt on atom because it's in-order.
1248 predictableSelectIsExpensive = !Subtarget->isAtom();
1249
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001250 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251}
1252
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253
Duncan Sands28b77e92011-09-06 19:07:46 +00001254EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1255 if (!VT.isVector()) return MVT::i8;
1256 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257}
1258
1259
Evan Cheng29286502008-01-23 23:17:41 +00001260/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1261/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (MaxAlign == 16)
1264 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (VTy->getBitWidth() == 128)
1267 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 unsigned EltAlign = 0;
1270 getMaxByValAlign(ATy->getElementType(), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001273 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001274 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1275 unsigned EltAlign = 0;
1276 getMaxByValAlign(STy->getElementType(i), EltAlign);
1277 if (EltAlign > MaxAlign)
1278 MaxAlign = EltAlign;
1279 if (MaxAlign == 16)
1280 break;
1281 }
1282 }
Evan Cheng29286502008-01-23 23:17:41 +00001283}
1284
1285/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1286/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001287/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1288/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001289unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (Subtarget->is64Bit()) {
1291 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001292 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001293 if (TyAlign > 8)
1294 return TyAlign;
1295 return 8;
1296 }
1297
Evan Cheng29286502008-01-23 23:17:41 +00001298 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001299 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001300 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001301 return Align;
1302}
Chris Lattner2b02a442007-02-25 08:29:00 +00001303
Evan Chengf0df0312008-05-15 08:39:06 +00001304/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001305/// and store operations as a result of memset, memcpy, and memmove
1306/// lowering. If DstAlign is zero that means it's safe to destination
1307/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1308/// means there isn't a need to check it against alignment requirement,
1309/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001310/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001311/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1312/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1313/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001314/// It returns EVT::Other if the type should be determined using generic
1315/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001316EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001317X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1318 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001319 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001320 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001321 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001322 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1323 // linux. This is because the stack realignment code can't handle certain
1324 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001326 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001328 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001329 (Subtarget->isUnalignedMemAccessFast() ||
1330 ((DstAlign == 0 || DstAlign >= 16) &&
1331 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001333 if (Subtarget->getStackAlignment() >= 32) {
1334 if (Subtarget->hasAVX2())
1335 return MVT::v8i32;
1336 if (Subtarget->hasAVX())
1337 return MVT::v8f32;
1338 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001339 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001341 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001343 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001344 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001346 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 // Do not use f64 to lower memcpy if source is string constant. It's
1348 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001350 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001351 }
Evan Chengf0df0312008-05-15 08:39:06 +00001352 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 return MVT::i64;
1354 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001355}
1356
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001357/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1358/// current function. The returned value is a member of the
1359/// MachineJumpTableInfo::JTEntryKind enum.
1360unsigned X86TargetLowering::getJumpTableEncoding() const {
1361 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1362 // symbol.
1363 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1364 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001365 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001366
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001367 // Otherwise, use the normal jump table encoding heuristics.
1368 return TargetLowering::getJumpTableEncoding();
1369}
1370
Chris Lattnerc64daab2010-01-26 05:02:42 +00001371const MCExpr *
1372X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1373 const MachineBasicBlock *MBB,
1374 unsigned uid,MCContext &Ctx) const{
1375 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1376 Subtarget->isPICStyleGOT());
1377 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1378 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001379 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1380 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001381}
1382
Evan Chengcc415862007-11-09 01:32:10 +00001383/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1384/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001385SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001386 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001387 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001388 // This doesn't have DebugLoc associated with it, but is not really the
1389 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001390 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001391 return Table;
1392}
1393
Chris Lattner589c6f62010-01-26 06:28:43 +00001394/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1395/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1396/// MCExpr.
1397const MCExpr *X86TargetLowering::
1398getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1399 MCContext &Ctx) const {
1400 // X86-64 uses RIP relative addressing based on the jump table label.
1401 if (Subtarget->isPICStyleRIPRel())
1402 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1403
1404 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001405 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001406}
1407
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001408// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001409std::pair<const TargetRegisterClass*, uint8_t>
1410X86TargetLowering::findRepresentativeClass(EVT VT) const{
1411 const TargetRegisterClass *RRC = 0;
1412 uint8_t Cost = 1;
1413 switch (VT.getSimpleVT().SimpleTy) {
1414 default:
1415 return TargetLowering::findRepresentativeClass(VT);
1416 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001417 RRC = Subtarget->is64Bit() ?
1418 (const TargetRegisterClass*)&X86::GR64RegClass :
1419 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001420 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001421 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001422 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001423 break;
1424 case MVT::f32: case MVT::f64:
1425 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1426 case MVT::v4f32: case MVT::v2f64:
1427 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1428 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001429 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001430 break;
1431 }
1432 return std::make_pair(RRC, Cost);
1433}
1434
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001435bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1436 unsigned &Offset) const {
1437 if (!Subtarget->isTargetLinux())
1438 return false;
1439
1440 if (Subtarget->is64Bit()) {
1441 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1442 Offset = 0x28;
1443 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1444 AddressSpace = 256;
1445 else
1446 AddressSpace = 257;
1447 } else {
1448 // %gs:0x14 on i386
1449 Offset = 0x14;
1450 AddressSpace = 256;
1451 }
1452 return true;
1453}
1454
1455
Chris Lattner2b02a442007-02-25 08:29:00 +00001456//===----------------------------------------------------------------------===//
1457// Return Value Calling Convention Implementation
1458//===----------------------------------------------------------------------===//
1459
Chris Lattner59ed56b2007-02-28 04:55:35 +00001460#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001461
Michael J. Spencerec38de22010-10-10 22:04:20 +00001462bool
Eric Christopher471e4222011-06-08 23:55:35 +00001463X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001464 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001468 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001470 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 MachineFunction &MF = DAG.getMachineFunction();
1480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Chris Lattner9774c912007-02-27 05:28:59 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 RVLocs, *DAG.getContext());
1485 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Evan Chengdcea1632010-02-04 02:40:39 +00001487 // Add the regs to the liveout set for the function.
1488 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1489 for (unsigned i = 0; i != RVLocs.size(); ++i)
1490 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1491 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001496 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1497 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1499 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001501 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1503 CCValAssign &VA = RVLocs[i];
1504 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001505 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 EVT ValVT = ValToCopy.getValueType();
1507
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001508 // Promote values to the appropriate types
1509 if (VA.getLocInfo() == CCValAssign::SExt)
1510 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1511 else if (VA.getLocInfo() == CCValAssign::ZExt)
1512 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1513 else if (VA.getLocInfo() == CCValAssign::AExt)
1514 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::BCvt)
1516 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1517
Dale Johannesenc4510512010-09-24 19:05:48 +00001518 // If this is x86-64, and we disabled SSE, we can't return FP values,
1519 // or SSE or MMX vectors.
1520 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1521 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001522 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001523 report_fatal_error("SSE register return with SSE disabled");
1524 }
1525 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1526 // llvm-gcc has never done it right and no one has noticed, so this
1527 // should be OK for now.
1528 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001529 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001530 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001531
Chris Lattner447ff682008-03-11 03:23:40 +00001532 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1533 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001534 if (VA.getLocReg() == X86::ST0 ||
1535 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1537 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001540 RetOps.push_back(ValToCopy);
1541 // Don't emit a copytoreg.
1542 continue;
1543 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001544
Evan Cheng242b38b2009-02-23 09:03:22 +00001545 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1546 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001547 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001548 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001549 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001551 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1552 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 // If we don't have SSE2 available, convert to v4f32 so the generated
1554 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001555 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001556 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001558 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001559 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001562 Flag = Chain.getValue(1);
1563 }
Dan Gohman61a92132008-04-21 23:59:07 +00001564
1565 // The x86-64 ABI for returning structs by value requires that we copy
1566 // the sret argument into %rax for the return. We saved the argument into
1567 // a virtual register in the entry block, so now we copy the value out
1568 // and into %rax.
1569 if (Subtarget->is64Bit() &&
1570 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1571 MachineFunction &MF = DAG.getMachineFunction();
1572 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1573 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001574 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001575 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001577
Dale Johannesendd64c412009-02-04 00:33:20 +00001578 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001579 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001580
1581 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001582 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
Chris Lattner447ff682008-03-11 03:23:40 +00001585 RetOps[0] = Chain; // Update chain.
1586
1587 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001588 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001590
1591 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001593}
1594
Evan Chengbf010eb2012-04-10 01:51:00 +00001595bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001596 if (N->getNumValues() != 1)
1597 return false;
1598 if (!N->hasNUsesOfValue(1, 0))
1599 return false;
1600
Evan Chengbf010eb2012-04-10 01:51:00 +00001601 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001602 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001603 if (Copy->getOpcode() == ISD::CopyToReg) {
1604 // If the copy has a glue operand, we conservatively assume it isn't safe to
1605 // perform a tail call.
1606 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1607 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001608 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001609 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001610 return false;
1611
Evan Cheng1bf891a2010-12-01 22:59:46 +00001612 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001613 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001614 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001615 if (UI->getOpcode() != X86ISD::RET_FLAG)
1616 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001617 HasRet = true;
1618 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619
Evan Chengbf010eb2012-04-10 01:51:00 +00001620 if (!HasRet)
1621 return false;
1622
1623 Chain = TCChain;
1624 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001625}
1626
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001627EVT
1628X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001629 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001630 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001631 // TODO: Is this also valid on 32-bit?
1632 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001633 ReturnMVT = MVT::i8;
1634 else
1635 ReturnMVT = MVT::i32;
1636
1637 EVT MinVT = getRegisterType(Context, ReturnMVT);
1638 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001639}
1640
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641/// LowerCallResult - Lower the result values of a call into the
1642/// appropriate copies out of appropriate physical registers.
1643///
1644SDValue
1645X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001646 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 const SmallVectorImpl<ISD::InputArg> &Ins,
1648 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001649 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001650
Chris Lattnere32bbf62007-02-28 07:09:55 +00001651 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001652 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001654 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001655 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Chris Lattner3085e152007-02-25 08:59:22 +00001658 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001659 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001660 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001661 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001662
Torok Edwin3f142c32009-02-01 18:15:56 +00001663 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001665 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001666 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 }
1668
Evan Cheng79fb3b42009-02-20 20:43:02 +00001669 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001670
1671 // If this is a call to a function that returns an fp value on the floating
1672 // point stack, we must guarantee the the value is popped from the stack, so
1673 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001674 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001675 // instead.
1676 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1677 // If we prefer to use the value in xmm registers, copy it out as f80 and
1678 // use a truncate to move it from fp stack reg to xmm reg.
1679 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001680 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001681 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1682 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001683 Val = Chain.getValue(0);
1684
1685 // Round the f80 to the right size, which also moves it to the appropriate
1686 // xmm register.
1687 if (CopyVT != VA.getValVT())
1688 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1689 // This truncation won't change the value.
1690 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001691 } else {
1692 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1693 CopyVT, InFlag).getValue(1);
1694 Val = Chain.getValue(0);
1695 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001696 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001698 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001701}
1702
1703
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001704//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001705// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001706//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001707// StdCall calling convention seems to be standard for many Windows' API
1708// routines and around. It differs from C calling convention just a little:
1709// callee should clean up the stack, not caller. Symbols should be also
1710// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001711// For info on fast calling convention see Fast Calling Convention (tail call)
1712// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001715/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1717 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001719
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001721}
1722
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001723/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001724/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725static bool
1726ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1727 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001731}
1732
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001733/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1734/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001735/// the specific parameter attribute. The copy will be passed as a byval
1736/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001737static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001738CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001739 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1740 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001741 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001742
Dale Johannesendd64c412009-02-04 00:33:20 +00001743 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001744 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001745 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001746}
1747
Chris Lattner29689432010-03-11 00:22:57 +00001748/// IsTailCallConvention - Return true if the calling convention is one that
1749/// supports tail call optimization.
1750static bool IsTailCallConvention(CallingConv::ID CC) {
1751 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1752}
1753
Evan Cheng485fafc2011-03-21 01:19:09 +00001754bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001755 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001756 return false;
1757
1758 CallSite CS(CI);
1759 CallingConv::ID CalleeCC = CS.getCallingConv();
1760 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1761 return false;
1762
1763 return true;
1764}
1765
Evan Cheng0c439eb2010-01-27 00:07:07 +00001766/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1767/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001768static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1769 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001770 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001771}
1772
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773SDValue
1774X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001775 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 const SmallVectorImpl<ISD::InputArg> &Ins,
1777 DebugLoc dl, SelectionDAG &DAG,
1778 const CCValAssign &VA,
1779 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001780 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001781 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001783 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1784 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001785 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001786 EVT ValVT;
1787
1788 // If value is passed by pointer we have address passed instead of the value
1789 // itself.
1790 if (VA.getLocInfo() == CCValAssign::Indirect)
1791 ValVT = VA.getLocVT();
1792 else
1793 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001794
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001795 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001797 // In case of tail call optimization mark all arguments mutable. Since they
1798 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001799 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001800 unsigned Bytes = Flags.getByValSize();
1801 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1802 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001803 return DAG.getFrameIndex(FI, getPointerTy());
1804 } else {
1805 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001806 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001807 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1808 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001809 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001810 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001811 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001812}
1813
Dan Gohman475871a2008-07-27 21:46:04 +00001814SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001816 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 bool isVarArg,
1818 const SmallVectorImpl<ISD::InputArg> &Ins,
1819 DebugLoc dl,
1820 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001821 SmallVectorImpl<SDValue> &InVals)
1822 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001823 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001825
Gordon Henriksen86737662008-01-05 16:56:59 +00001826 const Function* Fn = MF.getFunction();
1827 if (Fn->hasExternalLinkage() &&
1828 Subtarget->isTargetCygMing() &&
1829 Fn->getName() == "main")
1830 FuncInfo->setForceFramePointer(true);
1831
Evan Cheng1bc78042006-04-26 01:20:17 +00001832 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001834 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001835 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001836
Chris Lattner29689432010-03-11 00:22:57 +00001837 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1838 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001839
Chris Lattner638402b2007-02-28 07:00:42 +00001840 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001842 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001844
1845 // Allocate shadow area for Win64
1846 if (IsWin64) {
1847 CCInfo.AllocateStack(32, 8);
1848 }
1849
Duncan Sands45907662010-10-31 13:21:44 +00001850 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattnerf39f7712007-02-28 05:46:49 +00001852 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001853 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1855 CCValAssign &VA = ArgLocs[i];
1856 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1857 // places.
1858 assert(VA.getValNo() != LastVal &&
1859 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001860 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001862
Chris Lattnerf39f7712007-02-28 05:46:49 +00001863 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001865 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001867 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001869 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001871 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001873 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001874 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001875 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001876 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001878 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001879 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001880 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001881 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001882
Devang Patel68e6bee2011-02-21 23:21:26 +00001883 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001884 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1887 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1888 // right size.
1889 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001890 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 DAG.getValueType(VA.getValVT()));
1892 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001893 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001895 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001897
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001898 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001899 // Handle MMX values passed in XMM regs.
1900 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001901 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1902 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001903 } else
1904 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001905 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 } else {
1907 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001909 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001910
1911 // If value is passed via pointer - do a load.
1912 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001913 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001914 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001915
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001917 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001918
Dan Gohman61a92132008-04-21 23:59:07 +00001919 // The x86-64 ABI for returning structs by value requires that we copy
1920 // the sret argument into %rax for the return. Save the argument into
1921 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001922 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001923 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1924 unsigned Reg = FuncInfo->getSRetReturnReg();
1925 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001927 FuncInfo->setSRetReturnReg(Reg);
1928 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001929 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001931 }
1932
Chris Lattnerf39f7712007-02-28 05:46:49 +00001933 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001934 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001935 if (FuncIsMadeTailCallSafe(CallConv,
1936 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001937 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001938
Evan Cheng1bc78042006-04-26 01:20:17 +00001939 // If the function takes variable number of arguments, make a frame index for
1940 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001941 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001942 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1943 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001944 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 }
1946 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1948
1949 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001950 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001952 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001953 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1955 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001956 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1958 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1959 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001960 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001962
1963 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 // The XMM registers which might contain var arg parameters are shadowed
1965 // in their paired GPR. So we only need to save the GPR to their home
1966 // slots.
1967 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001969 } else {
1970 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1971 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972
Chad Rosier30450e82011-12-22 22:35:21 +00001973 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1974 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001975 }
1976 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1977 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978
Devang Patel578efa92009-06-05 21:57:13 +00001979 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001980 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001981 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001982 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1983 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001984 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001985 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001986 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001987 // Kernel mode asks for SSE to be disabled, so don't push them
1988 // on the stack.
1989 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001990
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001992 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001993 // Get to the caller-allocated home save location. Add 8 to account
1994 // for the return address.
1995 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001996 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001997 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001998 // Fixup to set vararg frame on shadow area (4 x i64).
1999 if (NumIntRegs < 4)
2000 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002001 } else {
2002 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002003 // registers, then we must store them to their spots on the stack so
2004 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002005 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2006 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2007 FuncInfo->setRegSaveFrameIndex(
2008 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002009 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002014 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2015 getPointerTy());
2016 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002017 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2019 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002020 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002021 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002024 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002025 MachinePointerInfo::getFixedStack(
2026 FuncInfo->getRegSaveFrameIndex(), Offset),
2027 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002029 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002031
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2033 // Now store the XMM (fp + vector) parameter registers.
2034 SmallVector<SDValue, 11> SaveXMMOps;
2035 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002036
Craig Topperc9099502012-04-20 06:31:50 +00002037 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002038 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2039 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002040
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2042 FuncInfo->getRegSaveFrameIndex()));
2043 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2044 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002045
Dan Gohmanface41a2009-08-16 21:24:25 +00002046 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002047 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002048 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002049 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2050 SaveXMMOps.push_back(Val);
2051 }
2052 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2053 MVT::Other,
2054 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002056
2057 if (!MemOps.empty())
2058 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2059 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002062
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002064 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2065 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002067 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002068 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002069 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002070 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2071 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002073 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002074
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002076 // RegSaveFrameIndex is X86-64 only.
2077 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002078 if (CallConv == CallingConv::X86_FastCall ||
2079 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002080 // fastcc functions can't have varargs.
2081 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 }
Evan Cheng25caf632006-05-23 21:06:34 +00002083
Rafael Espindola76927d752011-08-30 19:39:58 +00002084 FuncInfo->setArgumentStackSize(StackSize);
2085
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002087}
2088
Dan Gohman475871a2008-07-27 21:46:04 +00002089SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2091 SDValue StackPtr, SDValue Arg,
2092 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002093 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002094 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002095 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002097 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002098 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002099 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002100
2101 return DAG.getStore(Chain, dl, Arg, PtrOff,
2102 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002103 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002104}
2105
Bill Wendling64e87322009-01-16 19:25:27 +00002106/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002108SDValue
2109X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002110 SDValue &OutRetAddr, SDValue Chain,
2111 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002112 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002113 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002114 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002116
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002118 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002119 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002121}
2122
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002123/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002124/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002125static SDValue
2126EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002128 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002129 // Store the return address to the appropriate stack slot.
2130 if (!FPDiff) return Chain;
2131 // Calculate the new stack slot for the return address.
2132 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002133 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002134 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002136 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002137 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002138 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002139 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002140 return Chain;
2141}
2142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002144X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002145 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002146 SelectionDAG &DAG = CLI.DAG;
2147 DebugLoc &dl = CLI.DL;
2148 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2149 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2150 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2151 SDValue Chain = CLI.Chain;
2152 SDValue Callee = CLI.Callee;
2153 CallingConv::ID CallConv = CLI.CallConv;
2154 bool &isTailCall = CLI.IsTailCall;
2155 bool isVarArg = CLI.IsVarArg;
2156
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 MachineFunction &MF = DAG.getMachineFunction();
2158 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002159 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002160 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002162 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163
Nick Lewycky22de16d2012-01-19 00:34:10 +00002164 if (MF.getTarget().Options.DisableTailCalls)
2165 isTailCall = false;
2166
Evan Cheng5f941932010-02-05 02:21:12 +00002167 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002168 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002169 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2170 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002171 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002172
2173 // Sibcalls are automatically detected tailcalls which do not require
2174 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002175 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002176 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002177
2178 if (isTailCall)
2179 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002180 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002181
Chris Lattner29689432010-03-11 00:22:57 +00002182 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2183 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002184
Chris Lattner638402b2007-02-28 07:00:42 +00002185 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002186 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002187 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002189
2190 // Allocate shadow area for Win64
2191 if (IsWin64) {
2192 CCInfo.AllocateStack(32, 8);
2193 }
2194
Duncan Sands45907662010-10-31 13:21:44 +00002195 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002196
Chris Lattner423c5f42007-02-28 05:31:48 +00002197 // Get a count of how many bytes are to be pushed on the stack.
2198 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002199 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002200 // This is a sibcall. The memory operands are available in caller's
2201 // own caller's stack.
2202 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002203 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2204 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002205 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206
Gordon Henriksen86737662008-01-05 16:56:59 +00002207 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002208 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002209 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002210 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002211 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2212 FPDiff = NumBytesCallerPushed - NumBytes;
2213
2214 // Set the delta of movement of the returnaddr stackslot.
2215 // But only set if delta is greater than previous delta.
2216 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2217 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2218 }
2219
Evan Chengf22f9b32010-02-06 03:28:46 +00002220 if (!IsSibcall)
2221 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002224 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002225 if (isTailCall && FPDiff)
2226 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2227 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2230 SmallVector<SDValue, 8> MemOpChains;
2231 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002232
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 // Walk the register/memloc assignments, inserting copies/loads. In the case
2234 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002235 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2236 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002237 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002238 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002240 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002241
Chris Lattner423c5f42007-02-28 05:31:48 +00002242 // Promote the value if needed.
2243 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002244 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 case CCValAssign::Full: break;
2246 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002247 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002248 break;
2249 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002250 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 break;
2252 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002253 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2254 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002255 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2257 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002258 } else
2259 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2260 break;
2261 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002262 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002263 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002264 case CCValAssign::Indirect: {
2265 // Store the argument.
2266 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002267 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002268 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002269 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002270 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002271 Arg = SpillSlot;
2272 break;
2273 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002275
Chris Lattner423c5f42007-02-28 05:31:48 +00002276 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002277 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2278 if (isVarArg && IsWin64) {
2279 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2280 // shadow reg if callee is a varargs function.
2281 unsigned ShadowReg = 0;
2282 switch (VA.getLocReg()) {
2283 case X86::XMM0: ShadowReg = X86::RCX; break;
2284 case X86::XMM1: ShadowReg = X86::RDX; break;
2285 case X86::XMM2: ShadowReg = X86::R8; break;
2286 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002287 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002288 if (ShadowReg)
2289 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002290 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002291 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002292 assert(VA.isMemLoc());
2293 if (StackPtr.getNode() == 0)
2294 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2295 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2296 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002297 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002299
Evan Cheng32fe1032006-05-25 00:59:30 +00002300 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002302 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002303
Evan Cheng347d5f72006-04-28 21:29:37 +00002304 // Build a sequence of copy-to-reg nodes chained together with token chain
2305 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 // Tail call byval lowering might overwrite argument registers so in case of
2308 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002311 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002312 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313 InFlag = Chain.getValue(1);
2314 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002315
Chris Lattner88e1fd52009-07-09 04:24:46 +00002316 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002317 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2318 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002320 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2321 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002322 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002323 InFlag);
2324 InFlag = Chain.getValue(1);
2325 } else {
2326 // If we are tail calling and generating PIC/GOT style code load the
2327 // address of the callee into ECX. The value in ecx is used as target of
2328 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2329 // for tail calls on PIC/GOT architectures. Normally we would just put the
2330 // address of GOT into ebx and then call target@PLT. But for tail calls
2331 // ebx would be restored (since ebx is callee saved) before jumping to the
2332 // target@PLT.
2333
2334 // Note: The actual moving to ECX is done further down.
2335 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2336 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2337 !G->getGlobal()->hasProtectedVisibility())
2338 Callee = LowerGlobalAddress(Callee, DAG);
2339 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002340 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002341 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002342 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002343
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002344 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 // From AMD64 ABI document:
2346 // For calls that may call functions that use varargs or stdargs
2347 // (prototype-less calls or calls to functions containing ellipsis (...) in
2348 // the declaration) %al is used as hidden argument to specify the number
2349 // of SSE registers used. The contents of %al do not need to match exactly
2350 // the number of registers, but must be an ubound on the number of SSE
2351 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002352
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002354 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2356 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2357 };
2358 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002359 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002360 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002361
Dale Johannesendd64c412009-02-04 00:33:20 +00002362 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 InFlag = Chain.getValue(1);
2365 }
2366
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002367
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002368 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 if (isTailCall) {
2370 // Force all the incoming stack arguments to be loaded from the stack
2371 // before any new outgoing arguments are stored to the stack, because the
2372 // outgoing stack slots may alias the incoming argument stack slots, and
2373 // the alias isn't otherwise explicit. This is slightly more conservative
2374 // than necessary, because it means that each store effectively depends
2375 // on every argument instead of just those arguments it would clobber.
2376 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2377
Dan Gohman475871a2008-07-27 21:46:04 +00002378 SmallVector<SDValue, 8> MemOpChains2;
2379 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002381 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002382 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002383 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002384 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2385 CCValAssign &VA = ArgLocs[i];
2386 if (VA.isRegLoc())
2387 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002388 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002389 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002391 // Create frame index.
2392 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002393 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002394 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002395 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002396
Duncan Sands276dcbd2008-03-21 09:14:45 +00002397 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002398 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002400 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002401 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002402 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002403 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2406 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002407 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002409 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002410 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002412 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002413 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002414 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002415 }
2416 }
2417
2418 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002419 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002420 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002421
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 // Copy arguments to their registers.
2423 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002424 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002425 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002426 InFlag = Chain.getValue(1);
2427 }
Dan Gohman475871a2008-07-27 21:46:04 +00002428 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002429
Gordon Henriksen86737662008-01-05 16:56:59 +00002430 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002431 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002432 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002433 }
2434
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002435 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2436 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2437 // In the 64-bit large code model, we have to make all calls
2438 // through a register, since the call instruction's 32-bit
2439 // pc-relative offset may not be large enough to hold the whole
2440 // address.
2441 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002442 // If the callee is a GlobalAddress node (quite common, every direct call
2443 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2444 // it.
2445
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002446 // We should use extra load for direct calls to dllimported functions in
2447 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002448 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002449 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002450 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002451 bool ExtraLoad = false;
2452 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002453
Chris Lattner48a7d022009-07-09 05:02:21 +00002454 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2455 // external symbols most go through the PLT in PIC mode. If the symbol
2456 // has hidden or protected visibility, or if it is static or local, then
2457 // we don't need to use the PLT - we can directly call it.
2458 if (Subtarget->isTargetELF() &&
2459 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002461 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002462 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002463 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002464 (!Subtarget->getTargetTriple().isMacOSX() ||
2465 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002466 // PC-relative references to external symbols should go through $stub,
2467 // unless we're building with the leopard linker or later, which
2468 // automatically synthesizes these stubs.
2469 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002470 } else if (Subtarget->isPICStyleRIPRel() &&
2471 isa<Function>(GV) &&
2472 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2473 // If the function is marked as non-lazy, generate an indirect call
2474 // which loads from the GOT directly. This avoids runtime overhead
2475 // at the cost of eager binding (and one extra byte of encoding).
2476 OpFlags = X86II::MO_GOTPCREL;
2477 WrapperKind = X86ISD::WrapperRIP;
2478 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002479 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002480
Devang Patel0d881da2010-07-06 22:08:15 +00002481 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002482 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002483
2484 // Add a wrapper if needed.
2485 if (WrapperKind != ISD::DELETED_NODE)
2486 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2487 // Add extra indirection if needed.
2488 if (ExtraLoad)
2489 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2490 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002491 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002492 }
Bill Wendling056292f2008-09-16 21:48:12 +00002493 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002494 unsigned char OpFlags = 0;
2495
Evan Cheng1bf891a2010-12-01 22:59:46 +00002496 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2497 // external symbols should go through the PLT.
2498 if (Subtarget->isTargetELF() &&
2499 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2500 OpFlags = X86II::MO_PLT;
2501 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002502 (!Subtarget->getTargetTriple().isMacOSX() ||
2503 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002504 // PC-relative references to external symbols should go through $stub,
2505 // unless we're building with the leopard linker or later, which
2506 // automatically synthesizes these stubs.
2507 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002508 }
Eric Christopherfd179292009-08-27 18:07:15 +00002509
Chris Lattner48a7d022009-07-09 05:02:21 +00002510 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2511 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002512 }
2513
Chris Lattnerd96d0722007-02-25 06:40:16 +00002514 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002515 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002516 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002517
Evan Chengf22f9b32010-02-06 03:28:46 +00002518 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002519 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2520 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002521 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002523
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002524 Ops.push_back(Chain);
2525 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002526
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002529
Gordon Henriksen86737662008-01-05 16:56:59 +00002530 // Add argument registers to the end of the list so that they are known live
2531 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002532 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2533 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2534 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002535
Evan Cheng586ccac2008-03-18 23:36:35 +00002536 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002538 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2539
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002540 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002541 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002543
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002544 // Add a register mask operand representing the call-preserved registers.
2545 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2546 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2547 assert(Mask && "Missing call preserved mask for calling convention");
2548 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002549
Gabor Greifba36cb52008-08-28 21:40:38 +00002550 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002551 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002552
Dan Gohman98ca4f22009-08-05 01:29:28 +00002553 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002554 // We used to do:
2555 //// If this is the first return lowered for this function, add the regs
2556 //// to the liveout set for the function.
2557 // This isn't right, although it's probably harmless on x86; liveouts
2558 // should be computed from returns not tail calls. Consider a void
2559 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560 return DAG.getNode(X86ISD::TC_RETURN, dl,
2561 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002562 }
2563
Dale Johannesenace16102009-02-03 19:33:06 +00002564 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002565 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002566
Chris Lattner2d297092006-05-23 18:50:38 +00002567 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002568 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002569 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2570 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002571 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002572 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2573 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002574 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002575 // pops the hidden struct pointer, so we have to push it back.
2576 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002577 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002578 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002579 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002580 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002581
Gordon Henriksenae636f82008-01-03 16:47:34 +00002582 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002583 if (!IsSibcall) {
2584 Chain = DAG.getCALLSEQ_END(Chain,
2585 DAG.getIntPtrConstant(NumBytes, true),
2586 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2587 true),
2588 InFlag);
2589 InFlag = Chain.getValue(1);
2590 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002591
Chris Lattner3085e152007-02-25 08:59:22 +00002592 // Handle result values, copying them out of physregs into vregs that we
2593 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002594 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2595 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002596}
2597
Evan Cheng25ab6902006-09-08 06:48:29 +00002598
2599//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002600// Fast Calling Convention (tail call) implementation
2601//===----------------------------------------------------------------------===//
2602
2603// Like std call, callee cleans arguments, convention except that ECX is
2604// reserved for storing the tail called function address. Only 2 registers are
2605// free for argument passing (inreg). Tail call optimization is performed
2606// provided:
2607// * tailcallopt is enabled
2608// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002609// On X86_64 architecture with GOT-style position independent code only local
2610// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002611// To keep the stack aligned according to platform abi the function
2612// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2613// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002614// If a tail called function callee has more arguments than the caller the
2615// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002616// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002617// original REtADDR, but before the saved framepointer or the spilled registers
2618// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2619// stack layout:
2620// arg1
2621// arg2
2622// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002623// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002624// move area ]
2625// (possible EBP)
2626// ESI
2627// EDI
2628// local1 ..
2629
2630/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2631/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002632unsigned
2633X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2634 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002635 MachineFunction &MF = DAG.getMachineFunction();
2636 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002637 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002638 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002639 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002640 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002641 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002642 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2643 // Number smaller than 12 so just add the difference.
2644 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2645 } else {
2646 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002647 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002648 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002649 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002650 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002651}
2652
Evan Cheng5f941932010-02-05 02:21:12 +00002653/// MatchingStackOffset - Return true if the given stack call argument is
2654/// already available in the same position (relatively) of the caller's
2655/// incoming argument stack.
2656static
2657bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2658 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2659 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2661 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002662 if (Arg.getOpcode() == ISD::CopyFromReg) {
2663 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002664 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002665 return false;
2666 MachineInstr *Def = MRI->getVRegDef(VR);
2667 if (!Def)
2668 return false;
2669 if (!Flags.isByVal()) {
2670 if (!TII->isLoadFromStackSlot(Def, FI))
2671 return false;
2672 } else {
2673 unsigned Opcode = Def->getOpcode();
2674 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2675 Def->getOperand(1).isFI()) {
2676 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002677 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002678 } else
2679 return false;
2680 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2682 if (Flags.isByVal())
2683 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002684 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 // define @foo(%struct.X* %A) {
2686 // tail call @bar(%struct.X* byval %A)
2687 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002688 return false;
2689 SDValue Ptr = Ld->getBasePtr();
2690 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2691 if (!FINode)
2692 return false;
2693 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002694 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002695 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002696 FI = FINode->getIndex();
2697 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002698 } else
2699 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002700
Evan Cheng4cae1332010-03-05 08:38:04 +00002701 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002702 if (!MFI->isFixedObjectIndex(FI))
2703 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002704 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002705}
2706
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2708/// for tail call optimization. Targets which want to do tail call
2709/// optimization should implement this function.
2710bool
2711X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002712 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002714 bool isCalleeStructRet,
2715 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002716 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002717 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002718 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002720 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002721 CalleeCC != CallingConv::C)
2722 return false;
2723
Evan Cheng7096ae42010-01-29 06:45:59 +00002724 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002725 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002726 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002727 CallingConv::ID CallerCC = CallerF->getCallingConv();
2728 bool CCMatch = CallerCC == CalleeCC;
2729
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002730 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002731 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002732 return true;
2733 return false;
2734 }
2735
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002736 // Look for obvious safe cases to perform tail call optimization that do not
2737 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002738
Evan Cheng2c12cb42010-03-26 16:26:03 +00002739 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2740 // emit a special epilogue.
2741 if (RegInfo->needsStackRealignment(MF))
2742 return false;
2743
Evan Chenga375d472010-03-15 18:54:48 +00002744 // Also avoid sibcall optimization if either caller or callee uses struct
2745 // return semantics.
2746 if (isCalleeStructRet || isCallerStructRet)
2747 return false;
2748
Chad Rosier2416da32011-06-24 21:15:36 +00002749 // An stdcall caller is expected to clean up its arguments; the callee
2750 // isn't going to do that.
2751 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2752 return false;
2753
Chad Rosier871f6642011-05-18 19:59:50 +00002754 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002755 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002756 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002757
2758 // Optimizing for varargs on Win64 is unlikely to be safe without
2759 // additional testing.
2760 if (Subtarget->isTargetWin64())
2761 return false;
2762
Chad Rosier871f6642011-05-18 19:59:50 +00002763 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002764 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002765 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002766
Chad Rosier871f6642011-05-18 19:59:50 +00002767 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2768 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2769 if (!ArgLocs[i].isRegLoc())
2770 return false;
2771 }
2772
Chad Rosier30450e82011-12-22 22:35:21 +00002773 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2774 // stack. Therefore, if it's not used by the call it is not safe to optimize
2775 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002776 bool Unused = false;
2777 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2778 if (!Ins[i].Used) {
2779 Unused = true;
2780 break;
2781 }
2782 }
2783 if (Unused) {
2784 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002786 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002787 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002788 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002789 CCValAssign &VA = RVLocs[i];
2790 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2791 return false;
2792 }
2793 }
2794
Evan Cheng13617962010-04-30 01:12:32 +00002795 // If the calling conventions do not match, then we'd better make sure the
2796 // results are returned in the same way as what the caller expects.
2797 if (!CCMatch) {
2798 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002800 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002801 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2802
2803 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002804 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002805 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002806 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2807
2808 if (RVLocs1.size() != RVLocs2.size())
2809 return false;
2810 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2811 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2812 return false;
2813 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2814 return false;
2815 if (RVLocs1[i].isRegLoc()) {
2816 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2817 return false;
2818 } else {
2819 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2820 return false;
2821 }
2822 }
2823 }
2824
Evan Chenga6bff982010-01-30 01:22:00 +00002825 // If the callee takes no arguments then go on to check the results of the
2826 // call.
2827 if (!Outs.empty()) {
2828 // Check if stack adjustment is needed. For now, do not do this if any
2829 // argument is passed on the stack.
2830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002831 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002832 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002833
2834 // Allocate shadow area for Win64
2835 if (Subtarget->isTargetWin64()) {
2836 CCInfo.AllocateStack(32, 8);
2837 }
2838
Duncan Sands45907662010-10-31 13:21:44 +00002839 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002840 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002841 MachineFunction &MF = DAG.getMachineFunction();
2842 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2843 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002844
2845 // Check if the arguments are already laid out in the right way as
2846 // the caller's fixed stack objects.
2847 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002848 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2849 const X86InstrInfo *TII =
2850 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2852 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002853 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002854 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002855 if (VA.getLocInfo() == CCValAssign::Indirect)
2856 return false;
2857 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002858 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2859 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002860 return false;
2861 }
2862 }
2863 }
Evan Cheng9c044672010-05-29 01:35:22 +00002864
2865 // If the tailcall address may be in a register, then make sure it's
2866 // possible to register allocate for it. In 32-bit, the call address can
2867 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002868 // callee-saved registers are restored. These happen to be the same
2869 // registers used to pass 'inreg' arguments so watch out for those.
2870 if (!Subtarget->is64Bit() &&
2871 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002872 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002873 unsigned NumInRegs = 0;
2874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2875 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002876 if (!VA.isRegLoc())
2877 continue;
2878 unsigned Reg = VA.getLocReg();
2879 switch (Reg) {
2880 default: break;
2881 case X86::EAX: case X86::EDX: case X86::ECX:
2882 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002883 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002884 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002885 }
2886 }
2887 }
Evan Chenga6bff982010-01-30 01:22:00 +00002888 }
Evan Chengb1712452010-01-27 06:25:16 +00002889
Evan Cheng86809cc2010-02-03 03:28:02 +00002890 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002891}
2892
Dan Gohman3df24e62008-09-03 23:12:08 +00002893FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002894X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2895 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002896}
2897
2898
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002899//===----------------------------------------------------------------------===//
2900// Other Lowering Hooks
2901//===----------------------------------------------------------------------===//
2902
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002903static bool MayFoldLoad(SDValue Op) {
2904 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2905}
2906
2907static bool MayFoldIntoStore(SDValue Op) {
2908 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2909}
2910
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002911static bool isTargetShuffle(unsigned Opcode) {
2912 switch(Opcode) {
2913 default: return false;
2914 case X86ISD::PSHUFD:
2915 case X86ISD::PSHUFHW:
2916 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002917 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002918 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002919 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002920 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002921 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002922 case X86ISD::MOVLPS:
2923 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002925 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002926 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002927 case X86ISD::MOVSS:
2928 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002929 case X86ISD::UNPCKL:
2930 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002931 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002932 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002933 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002934 return true;
2935 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002936}
2937
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002939 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002940 switch(Opc) {
2941 default: llvm_unreachable("Unknown x86 shuffle node");
2942 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002943 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002944 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002945 return DAG.getNode(Opc, dl, VT, V1);
2946 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002947}
2948
2949static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002950 SDValue V1, unsigned TargetMask,
2951 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002952 switch(Opc) {
2953 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002954 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002955 case X86ISD::PSHUFHW:
2956 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002957 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002958 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002959 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2960 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002961}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002962
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002963static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002964 SDValue V1, SDValue V2, unsigned TargetMask,
2965 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966 switch(Opc) {
2967 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002968 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002969 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002970 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002971 return DAG.getNode(Opc, dl, VT, V1, V2,
2972 DAG.getConstant(TargetMask, MVT::i8));
2973 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002974}
2975
2976static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2977 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2978 switch(Opc) {
2979 default: llvm_unreachable("Unknown x86 shuffle node");
2980 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002981 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002982 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002983 case X86ISD::MOVLPS:
2984 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002985 case X86ISD::MOVSS:
2986 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002987 case X86ISD::UNPCKL:
2988 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002989 return DAG.getNode(Opc, dl, VT, V1, V2);
2990 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002991}
2992
Dan Gohmand858e902010-04-17 15:26:15 +00002993SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002994 MachineFunction &MF = DAG.getMachineFunction();
2995 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2996 int ReturnAddrIndex = FuncInfo->getRAIndex();
2997
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002998 if (ReturnAddrIndex == 0) {
2999 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003000 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003001 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003002 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003003 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003004 }
3005
Evan Cheng25ab6902006-09-08 06:48:29 +00003006 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003007}
3008
3009
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003010bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3011 bool hasSymbolicDisplacement) {
3012 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003013 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003014 return false;
3015
3016 // If we don't have a symbolic displacement - we don't have any extra
3017 // restrictions.
3018 if (!hasSymbolicDisplacement)
3019 return true;
3020
3021 // FIXME: Some tweaks might be needed for medium code model.
3022 if (M != CodeModel::Small && M != CodeModel::Kernel)
3023 return false;
3024
3025 // For small code model we assume that latest object is 16MB before end of 31
3026 // bits boundary. We may also accept pretty large negative constants knowing
3027 // that all objects are in the positive half of address space.
3028 if (M == CodeModel::Small && Offset < 16*1024*1024)
3029 return true;
3030
3031 // For kernel code model we know that all object resist in the negative half
3032 // of 32bits address space. We may not accept negative offsets, since they may
3033 // be just off and we may accept pretty large positive ones.
3034 if (M == CodeModel::Kernel && Offset > 0)
3035 return true;
3036
3037 return false;
3038}
3039
Evan Chengef41ff62011-06-23 17:54:54 +00003040/// isCalleePop - Determines whether the callee is required to pop its
3041/// own arguments. Callee pop is necessary to support tail calls.
3042bool X86::isCalleePop(CallingConv::ID CallingConv,
3043 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3044 if (IsVarArg)
3045 return false;
3046
3047 switch (CallingConv) {
3048 default:
3049 return false;
3050 case CallingConv::X86_StdCall:
3051 return !is64Bit;
3052 case CallingConv::X86_FastCall:
3053 return !is64Bit;
3054 case CallingConv::X86_ThisCall:
3055 return !is64Bit;
3056 case CallingConv::Fast:
3057 return TailCallOpt;
3058 case CallingConv::GHC:
3059 return TailCallOpt;
3060 }
3061}
3062
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003063/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3064/// specific condition code, returning the condition code and the LHS/RHS of the
3065/// comparison to make.
3066static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3067 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003068 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003069 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3070 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3071 // X > -1 -> X == 0, jump !sign.
3072 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003073 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003074 }
3075 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003076 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003077 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003078 }
3079 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003080 // X < 1 -> X <= 0
3081 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003083 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003084 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003085
Evan Chengd9558e02006-01-06 00:43:03 +00003086 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003087 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETEQ: return X86::COND_E;
3089 case ISD::SETGT: return X86::COND_G;
3090 case ISD::SETGE: return X86::COND_GE;
3091 case ISD::SETLT: return X86::COND_L;
3092 case ISD::SETLE: return X86::COND_LE;
3093 case ISD::SETNE: return X86::COND_NE;
3094 case ISD::SETULT: return X86::COND_B;
3095 case ISD::SETUGT: return X86::COND_A;
3096 case ISD::SETULE: return X86::COND_BE;
3097 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003098 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003100
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003102
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003104 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3105 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3107 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003108 }
3109
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 switch (SetCCOpcode) {
3111 default: break;
3112 case ISD::SETOLT:
3113 case ISD::SETOLE:
3114 case ISD::SETUGT:
3115 case ISD::SETUGE:
3116 std::swap(LHS, RHS);
3117 break;
3118 }
3119
3120 // On a floating point condition, the flags are set as follows:
3121 // ZF PF CF op
3122 // 0 | 0 | 0 | X > Y
3123 // 0 | 0 | 1 | X < Y
3124 // 1 | 0 | 0 | X == Y
3125 // 1 | 1 | 1 | unordered
3126 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003127 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003129 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003130 case ISD::SETOLT: // flipped
3131 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003132 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003133 case ISD::SETOLE: // flipped
3134 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003135 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003136 case ISD::SETUGT: // flipped
3137 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003139 case ISD::SETUGE: // flipped
3140 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003141 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003142 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003143 case ISD::SETNE: return X86::COND_NE;
3144 case ISD::SETUO: return X86::COND_P;
3145 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003146 case ISD::SETOEQ:
3147 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003148 }
Evan Chengd9558e02006-01-06 00:43:03 +00003149}
3150
Evan Cheng4a460802006-01-11 00:33:36 +00003151/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3152/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003153/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003154static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003155 switch (X86CC) {
3156 default:
3157 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003158 case X86::COND_B:
3159 case X86::COND_BE:
3160 case X86::COND_E:
3161 case X86::COND_P:
3162 case X86::COND_A:
3163 case X86::COND_AE:
3164 case X86::COND_NE:
3165 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003166 return true;
3167 }
3168}
3169
Evan Chengeb2f9692009-10-27 19:56:55 +00003170/// isFPImmLegal - Returns true if the target can instruction select the
3171/// specified FP immediate natively. If false, the legalizer will
3172/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003173bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003174 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3175 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3176 return true;
3177 }
3178 return false;
3179}
3180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3182/// the specified range (L, H].
3183static bool isUndefOrInRange(int Val, int Low, int Hi) {
3184 return (Val < 0) || (Val >= Low && Val < Hi);
3185}
3186
3187/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3188/// specified value.
3189static bool isUndefOrEqual(int Val, int CmpVal) {
3190 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003191 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003193}
3194
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003195/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003196/// from position Pos and ending in Pos+Size, falls within the specified
3197/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003199 unsigned Pos, unsigned Size, int Low) {
3200 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003201 if (!isUndefOrEqual(Mask[i], Low))
3202 return false;
3203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3207/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3208/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003209static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003210 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 return (Mask[0] < 2 && Mask[1] < 2);
3214 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003215}
3216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3218/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003219static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3220 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003224 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003228 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003229 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003231
Craig Toppera9a568a2012-05-02 08:03:44 +00003232 if (VT == MVT::v16i16) {
3233 // Lower quadword copied in order or undef.
3234 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3235 return false;
3236
3237 // Upper quadword shuffled.
3238 for (unsigned i = 12; i != 16; ++i)
3239 if (!isUndefOrInRange(Mask[i], 12, 16))
3240 return false;
3241 }
3242
Evan Cheng506d3df2006-03-29 23:07:14 +00003243 return true;
3244}
3245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3247/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003248static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3249 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003250 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003251
Rafael Espindola15684b22009-04-24 12:40:33 +00003252 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003253 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Rafael Espindola15684b22009-04-24 12:40:33 +00003256 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003257 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003258 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003259 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003260
Craig Toppera9a568a2012-05-02 08:03:44 +00003261 if (VT == MVT::v16i16) {
3262 // Upper quadword copied in order.
3263 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3264 return false;
3265
3266 // Lower quadword shuffled.
3267 for (unsigned i = 8; i != 12; ++i)
3268 if (!isUndefOrInRange(Mask[i], 8, 12))
3269 return false;
3270 }
3271
Rafael Espindola15684b22009-04-24 12:40:33 +00003272 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003273}
3274
Nate Begemana09008b2009-10-19 02:17:23 +00003275/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3276/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003277static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3278 const X86Subtarget *Subtarget) {
3279 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3280 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003281 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003282
Craig Topper0e2037b2012-01-20 05:53:00 +00003283 unsigned NumElts = VT.getVectorNumElements();
3284 unsigned NumLanes = VT.getSizeInBits()/128;
3285 unsigned NumLaneElts = NumElts/NumLanes;
3286
3287 // Do not handle 64-bit element shuffles with palignr.
3288 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003289 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003290
Craig Topper0e2037b2012-01-20 05:53:00 +00003291 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3292 unsigned i;
3293 for (i = 0; i != NumLaneElts; ++i) {
3294 if (Mask[i+l] >= 0)
3295 break;
3296 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003297
Craig Topper0e2037b2012-01-20 05:53:00 +00003298 // Lane is all undef, go to next lane
3299 if (i == NumLaneElts)
3300 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003301
Craig Topper0e2037b2012-01-20 05:53:00 +00003302 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003303
Craig Topper0e2037b2012-01-20 05:53:00 +00003304 // Make sure its in this lane in one of the sources
3305 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3306 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003307 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003308
3309 // If not lane 0, then we must match lane 0
3310 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3311 return false;
3312
3313 // Correct second source to be contiguous with first source
3314 if (Start >= (int)NumElts)
3315 Start -= NumElts - NumLaneElts;
3316
3317 // Make sure we're shifting in the right direction.
3318 if (Start <= (int)(i+l))
3319 return false;
3320
3321 Start -= i;
3322
3323 // Check the rest of the elements to see if they are consecutive.
3324 for (++i; i != NumLaneElts; ++i) {
3325 int Idx = Mask[i+l];
3326
3327 // Make sure its in this lane
3328 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3329 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3330 return false;
3331
3332 // If not lane 0, then we must match lane 0
3333 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3334 return false;
3335
3336 if (Idx >= (int)NumElts)
3337 Idx -= NumElts - NumLaneElts;
3338
3339 if (!isUndefOrEqual(Idx, Start+i))
3340 return false;
3341
3342 }
Nate Begemana09008b2009-10-19 02:17:23 +00003343 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003344
Nate Begemana09008b2009-10-19 02:17:23 +00003345 return true;
3346}
3347
Craig Topper1a7700a2012-01-19 08:19:12 +00003348/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3349/// the two vector operands have swapped position.
3350static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3351 unsigned NumElems) {
3352 for (unsigned i = 0; i != NumElems; ++i) {
3353 int idx = Mask[i];
3354 if (idx < 0)
3355 continue;
3356 else if (idx < (int)NumElems)
3357 Mask[i] = idx + NumElems;
3358 else
3359 Mask[i] = idx - NumElems;
3360 }
3361}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003362
Craig Topper1a7700a2012-01-19 08:19:12 +00003363/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3364/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3365/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3366/// reverse of what x86 shuffles want.
3367static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3368 bool Commuted = false) {
3369 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003370 return false;
3371
Craig Topper1a7700a2012-01-19 08:19:12 +00003372 unsigned NumElems = VT.getVectorNumElements();
3373 unsigned NumLanes = VT.getSizeInBits()/128;
3374 unsigned NumLaneElems = NumElems/NumLanes;
3375
3376 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003377 return false;
3378
3379 // VSHUFPSY divides the resulting vector into 4 chunks.
3380 // The sources are also splitted into 4 chunks, and each destination
3381 // chunk must come from a different source chunk.
3382 //
3383 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3384 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3385 //
3386 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3387 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3388 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003389 // VSHUFPDY divides the resulting vector into 4 chunks.
3390 // The sources are also splitted into 4 chunks, and each destination
3391 // chunk must come from a different source chunk.
3392 //
3393 // SRC1 => X3 X2 X1 X0
3394 // SRC2 => Y3 Y2 Y1 Y0
3395 //
3396 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3397 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003398 unsigned HalfLaneElems = NumLaneElems/2;
3399 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3400 for (unsigned i = 0; i != NumLaneElems; ++i) {
3401 int Idx = Mask[i+l];
3402 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3403 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3404 return false;
3405 // For VSHUFPSY, the mask of the second half must be the same as the
3406 // first but with the appropriate offsets. This works in the same way as
3407 // VPERMILPS works with masks.
3408 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3409 continue;
3410 if (!isUndefOrEqual(Idx, Mask[i]+l))
3411 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003412 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003413 }
3414
3415 return true;
3416}
3417
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003418/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3419/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003420static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003421 unsigned NumElems = VT.getVectorNumElements();
3422
3423 if (VT.getSizeInBits() != 128)
3424 return false;
3425
3426 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003427 return false;
3428
Evan Cheng2064a2b2006-03-28 06:50:32 +00003429 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003430 return isUndefOrEqual(Mask[0], 6) &&
3431 isUndefOrEqual(Mask[1], 7) &&
3432 isUndefOrEqual(Mask[2], 2) &&
3433 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003434}
3435
Nate Begeman0b10b912009-11-07 23:17:15 +00003436/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3437/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3438/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003439static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003440 unsigned NumElems = VT.getVectorNumElements();
3441
3442 if (VT.getSizeInBits() != 128)
3443 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003444
Nate Begeman0b10b912009-11-07 23:17:15 +00003445 if (NumElems != 4)
3446 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003447
Craig Topperdd637ae2012-02-19 05:41:45 +00003448 return isUndefOrEqual(Mask[0], 2) &&
3449 isUndefOrEqual(Mask[1], 3) &&
3450 isUndefOrEqual(Mask[2], 2) &&
3451 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003452}
3453
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3455/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003456static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003457 if (VT.getSizeInBits() != 128)
3458 return false;
3459
Craig Topperdd637ae2012-02-19 05:41:45 +00003460 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462 if (NumElems != 2 && NumElems != 4)
3463 return false;
3464
Chad Rosier238ae312012-04-30 17:47:15 +00003465 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
Chad Rosier238ae312012-04-30 17:47:15 +00003469 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003470 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003471 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003472
3473 return true;
3474}
3475
Nate Begeman0b10b912009-11-07 23:17:15 +00003476/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3477/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003478static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3479 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003480
David Greenea20244d2011-03-02 17:23:43 +00003481 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003482 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483 return false;
3484
Chad Rosier238ae312012-04-30 17:47:15 +00003485 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003486 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003487 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488
Chad Rosier238ae312012-04-30 17:47:15 +00003489 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3490 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003491 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003492
3493 return true;
3494}
3495
Evan Cheng0038e592006-03-28 00:39:58 +00003496/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3497/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003498static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003499 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003500 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003501
3502 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3503 "Unsupported vector type for unpckh");
3504
Craig Topper6347e862011-11-21 06:57:39 +00003505 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003506 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003507 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003508
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003509 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3510 // independently on 128-bit lanes.
3511 unsigned NumLanes = VT.getSizeInBits()/128;
3512 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003513
Craig Topper94438ba2011-12-16 08:06:31 +00003514 for (unsigned l = 0; l != NumLanes; ++l) {
3515 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3516 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003517 i += 2, ++j) {
3518 int BitI = Mask[i];
3519 int BitI1 = Mask[i+1];
3520 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003521 return false;
David Greenea20244d2011-03-02 17:23:43 +00003522 if (V2IsSplat) {
3523 if (!isUndefOrEqual(BitI1, NumElts))
3524 return false;
3525 } else {
3526 if (!isUndefOrEqual(BitI1, j + NumElts))
3527 return false;
3528 }
Evan Cheng39623da2006-04-20 08:58:49 +00003529 }
Evan Cheng0038e592006-03-28 00:39:58 +00003530 }
David Greenea20244d2011-03-02 17:23:43 +00003531
Evan Cheng0038e592006-03-28 00:39:58 +00003532 return true;
3533}
3534
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3536/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003537static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003538 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003539 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540
3541 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3542 "Unsupported vector type for unpckh");
3543
Craig Topper6347e862011-11-21 06:57:39 +00003544 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003545 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003546 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003547
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
3550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
3552
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003554 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3555 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003556 int BitI = Mask[i];
3557 int BitI1 = Mask[i+1];
3558 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003559 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003560 if (V2IsSplat) {
3561 if (isUndefOrEqual(BitI1, NumElts))
3562 return false;
3563 } else {
3564 if (!isUndefOrEqual(BitI1, j+NumElts))
3565 return false;
3566 }
Evan Cheng39623da2006-04-20 08:58:49 +00003567 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003568 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003569 return true;
3570}
3571
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003572/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3573/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3574/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003575static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003576 bool HasAVX2) {
3577 unsigned NumElts = VT.getVectorNumElements();
3578
3579 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3580 "Unsupported vector type for unpckh");
3581
3582 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3583 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003584 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003585
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003586 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3587 // FIXME: Need a better way to get rid of this, there's no latency difference
3588 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3589 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003590 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003591 return false;
3592
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003593 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3594 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003595 unsigned NumLanes = VT.getSizeInBits()/128;
3596 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003597
Craig Topper94438ba2011-12-16 08:06:31 +00003598 for (unsigned l = 0; l != NumLanes; ++l) {
3599 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3600 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003601 i += 2, ++j) {
3602 int BitI = Mask[i];
3603 int BitI1 = Mask[i+1];
3604
3605 if (!isUndefOrEqual(BitI, j))
3606 return false;
3607 if (!isUndefOrEqual(BitI1, j))
3608 return false;
3609 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003610 }
David Greenea20244d2011-03-02 17:23:43 +00003611
Rafael Espindola15684b22009-04-24 12:40:33 +00003612 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003613}
3614
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003615/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3616/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3617/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003618static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003619 unsigned NumElts = VT.getVectorNumElements();
3620
3621 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3622 "Unsupported vector type for unpckh");
3623
3624 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3625 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003627
Craig Topper94438ba2011-12-16 08:06:31 +00003628 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3629 // independently on 128-bit lanes.
3630 unsigned NumLanes = VT.getSizeInBits()/128;
3631 unsigned NumLaneElts = NumElts/NumLanes;
3632
3633 for (unsigned l = 0; l != NumLanes; ++l) {
3634 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3635 i != (l+1)*NumLaneElts; i += 2, ++j) {
3636 int BitI = Mask[i];
3637 int BitI1 = Mask[i+1];
3638 if (!isUndefOrEqual(BitI, j))
3639 return false;
3640 if (!isUndefOrEqual(BitI1, j))
3641 return false;
3642 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003643 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003644 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003645}
3646
Evan Cheng017dcc62006-04-21 01:05:10 +00003647/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3648/// specifies a shuffle of elements that is suitable for input to MOVSS,
3649/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003650static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003651 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003652 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003653 if (VT.getSizeInBits() == 256)
3654 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003655
Craig Topperc612d792012-01-02 09:17:37 +00003656 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003657
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003659 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003660
Craig Topperc612d792012-01-02 09:17:37 +00003661 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003663 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003664
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003665 return true;
3666}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003667
Craig Topper70b883b2011-11-28 10:14:51 +00003668/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669/// as permutations between 128-bit chunks or halves. As an example: this
3670/// shuffle bellow:
3671/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3672/// The first half comes from the second half of V1 and the second half from the
3673/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003674static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003675 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003676 return false;
3677
3678 // The shuffle result is divided into half A and half B. In total the two
3679 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3680 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003681 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003682 bool MatchA = false, MatchB = false;
3683
3684 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003685 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003686 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3687 MatchA = true;
3688 break;
3689 }
3690 }
3691
3692 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003693 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003694 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3695 MatchB = true;
3696 break;
3697 }
3698 }
3699
3700 return MatchA && MatchB;
3701}
3702
Craig Topper70b883b2011-11-28 10:14:51 +00003703/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3704/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003705static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003706 EVT VT = SVOp->getValueType(0);
3707
Craig Topperc612d792012-01-02 09:17:37 +00003708 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003709
Craig Topperc612d792012-01-02 09:17:37 +00003710 unsigned FstHalf = 0, SndHalf = 0;
3711 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003712 if (SVOp->getMaskElt(i) > 0) {
3713 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3714 break;
3715 }
3716 }
Craig Topperc612d792012-01-02 09:17:37 +00003717 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003718 if (SVOp->getMaskElt(i) > 0) {
3719 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3720 break;
3721 }
3722 }
3723
3724 return (FstHalf | (SndHalf << 4));
3725}
3726
Craig Topper70b883b2011-11-28 10:14:51 +00003727/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003728/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3729/// Note that VPERMIL mask matching is different depending whether theunderlying
3730/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3731/// to the same elements of the low, but to the higher half of the source.
3732/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003733/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003734static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003735 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003736 return false;
3737
Craig Topperc612d792012-01-02 09:17:37 +00003738 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003739 // Only match 256-bit with 32/64-bit types
3740 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003741 return false;
3742
Craig Topperc612d792012-01-02 09:17:37 +00003743 unsigned NumLanes = VT.getSizeInBits()/128;
3744 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003745 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003746 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003747 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003748 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003749 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003750 continue;
3751 // VPERMILPS handling
3752 if (Mask[i] < 0)
3753 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003754 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003755 return false;
3756 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003757 }
3758
3759 return true;
3760}
3761
Craig Topper5aaffa82012-02-19 02:53:47 +00003762/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003763/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003764/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003765static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003767 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003768 if (VT.getSizeInBits() == 256)
3769 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003770 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003772
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003774 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003775
Craig Topperc612d792012-01-02 09:17:37 +00003776 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3778 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3779 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003780 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003781
Evan Cheng39623da2006-04-20 08:58:49 +00003782 return true;
3783}
3784
Evan Chengd9539472006-04-14 21:59:03 +00003785/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3786/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003787/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003788static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003789 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003790 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003791 return false;
3792
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003793 unsigned NumElems = VT.getVectorNumElements();
3794
3795 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3796 (VT.getSizeInBits() == 256 && NumElems != 8))
3797 return false;
3798
3799 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003800 for (unsigned i = 0; i != NumElems; i += 2)
3801 if (!isUndefOrEqual(Mask[i], i+1) ||
3802 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003804
3805 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003806}
3807
3808/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3809/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003810/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003811static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003812 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003813 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003814 return false;
3815
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003816 unsigned NumElems = VT.getVectorNumElements();
3817
3818 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3819 (VT.getSizeInBits() == 256 && NumElems != 8))
3820 return false;
3821
3822 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003823 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003824 if (!isUndefOrEqual(Mask[i], i) ||
3825 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003827
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003828 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003829}
3830
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003831/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3832/// specifies a shuffle of elements that is suitable for input to 256-bit
3833/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003834static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003835 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003836
Craig Topperbeabc6c2011-12-05 06:56:46 +00003837 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003838 return false;
3839
Craig Topperc612d792012-01-02 09:17:37 +00003840 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003841 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003842 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003843 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003844 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003845 return false;
3846 return true;
3847}
3848
Evan Cheng0b457f02008-09-25 20:50:48 +00003849/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003850/// specifies a shuffle of elements that is suitable for input to 128-bit
3851/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003852static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003853 if (VT.getSizeInBits() != 128)
3854 return false;
3855
Craig Topperc612d792012-01-02 09:17:37 +00003856 unsigned e = VT.getVectorNumElements() / 2;
3857 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003858 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003859 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003860 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003861 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003862 return false;
3863 return true;
3864}
3865
David Greenec38a03e2011-02-03 15:50:00 +00003866/// isVEXTRACTF128Index - Return true if the specified
3867/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3868/// suitable for input to VEXTRACTF128.
3869bool X86::isVEXTRACTF128Index(SDNode *N) {
3870 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3871 return false;
3872
3873 // The index should be aligned on a 128-bit boundary.
3874 uint64_t Index =
3875 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3876
3877 unsigned VL = N->getValueType(0).getVectorNumElements();
3878 unsigned VBits = N->getValueType(0).getSizeInBits();
3879 unsigned ElSize = VBits / VL;
3880 bool Result = (Index * ElSize) % 128 == 0;
3881
3882 return Result;
3883}
3884
David Greeneccacdc12011-02-04 16:08:29 +00003885/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3886/// operand specifies a subvector insert that is suitable for input to
3887/// VINSERTF128.
3888bool X86::isVINSERTF128Index(SDNode *N) {
3889 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3890 return false;
3891
3892 // The index should be aligned on a 128-bit boundary.
3893 uint64_t Index =
3894 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3895
3896 unsigned VL = N->getValueType(0).getVectorNumElements();
3897 unsigned VBits = N->getValueType(0).getSizeInBits();
3898 unsigned ElSize = VBits / VL;
3899 bool Result = (Index * ElSize) % 128 == 0;
3900
3901 return Result;
3902}
3903
Evan Cheng63d33002006-03-22 08:01:21 +00003904/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003905/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003906/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003907static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003908 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003909
Craig Topper1a7700a2012-01-19 08:19:12 +00003910 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3911 "Unsupported vector type for PSHUF/SHUFP");
3912
3913 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3914 // independently on 128-bit lanes.
3915 unsigned NumElts = VT.getVectorNumElements();
3916 unsigned NumLanes = VT.getSizeInBits()/128;
3917 unsigned NumLaneElts = NumElts/NumLanes;
3918
3919 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3920 "Only supports 2 or 4 elements per lane");
3921
3922 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003923 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003924 for (unsigned i = 0; i != NumElts; ++i) {
3925 int Elt = N->getMaskElt(i);
3926 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003927 Elt &= NumLaneElts - 1;
3928 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003929 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003930 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003931
Evan Cheng63d33002006-03-22 08:01:21 +00003932 return Mask;
3933}
3934
Evan Cheng506d3df2006-03-29 23:07:14 +00003935/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003936/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003937static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003938 EVT VT = N->getValueType(0);
3939
3940 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3941 "Unsupported vector type for PSHUFHW");
3942
3943 unsigned NumElts = VT.getVectorNumElements();
3944
Evan Cheng506d3df2006-03-29 23:07:14 +00003945 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003946 for (unsigned l = 0; l != NumElts; l += 8) {
3947 // 8 nodes per lane, but we only care about the last 4.
3948 for (unsigned i = 0; i < 4; ++i) {
3949 int Elt = N->getMaskElt(l+i+4);
3950 if (Elt < 0) continue;
3951 Elt &= 0x3; // only 2-bits.
3952 Mask |= Elt << (i * 2);
3953 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003954 }
Craig Topper6b28d352012-05-03 07:12:59 +00003955
Evan Cheng506d3df2006-03-29 23:07:14 +00003956 return Mask;
3957}
3958
3959/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003960/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003961static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003962 EVT VT = N->getValueType(0);
3963
3964 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3965 "Unsupported vector type for PSHUFHW");
3966
3967 unsigned NumElts = VT.getVectorNumElements();
3968
Evan Cheng506d3df2006-03-29 23:07:14 +00003969 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003970 for (unsigned l = 0; l != NumElts; l += 8) {
3971 // 8 nodes per lane, but we only care about the first 4.
3972 for (unsigned i = 0; i < 4; ++i) {
3973 int Elt = N->getMaskElt(l+i);
3974 if (Elt < 0) continue;
3975 Elt &= 0x3; // only 2-bits
3976 Mask |= Elt << (i * 2);
3977 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 }
Craig Topper6b28d352012-05-03 07:12:59 +00003979
Evan Cheng506d3df2006-03-29 23:07:14 +00003980 return Mask;
3981}
3982
Nate Begemana09008b2009-10-19 02:17:23 +00003983/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3984/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003985static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3986 EVT VT = SVOp->getValueType(0);
3987 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003988
Craig Topper0e2037b2012-01-20 05:53:00 +00003989 unsigned NumElts = VT.getVectorNumElements();
3990 unsigned NumLanes = VT.getSizeInBits()/128;
3991 unsigned NumLaneElts = NumElts/NumLanes;
3992
3993 int Val = 0;
3994 unsigned i;
3995 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003996 Val = SVOp->getMaskElt(i);
3997 if (Val >= 0)
3998 break;
3999 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004000 if (Val >= (int)NumElts)
4001 Val -= NumElts - NumLaneElts;
4002
Eli Friedman63f8dde2011-07-25 21:36:45 +00004003 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004004 return (Val - i) * EltSize;
4005}
4006
David Greenec38a03e2011-02-03 15:50:00 +00004007/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4008/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4009/// instructions.
4010unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4011 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4012 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4013
4014 uint64_t Index =
4015 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4016
4017 EVT VecVT = N->getOperand(0).getValueType();
4018 EVT ElVT = VecVT.getVectorElementType();
4019
4020 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004021 return Index / NumElemsPerChunk;
4022}
4023
David Greeneccacdc12011-02-04 16:08:29 +00004024/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4025/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4026/// instructions.
4027unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4028 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4029 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4030
4031 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004032 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004033
4034 EVT VecVT = N->getValueType(0);
4035 EVT ElVT = VecVT.getVectorElementType();
4036
4037 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004038 return Index / NumElemsPerChunk;
4039}
4040
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004041/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4042/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4043/// Handles 256-bit.
4044static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4045 EVT VT = N->getValueType(0);
4046
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004047 unsigned NumElts = VT.getVectorNumElements();
4048
Craig Topper095c5282012-04-15 23:48:57 +00004049 assert((VT.is256BitVector() && NumElts == 4) &&
4050 "Unsupported vector type for VPERMQ/VPERMPD");
4051
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004052 unsigned Mask = 0;
4053 for (unsigned i = 0; i != NumElts; ++i) {
4054 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004055 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004056 continue;
4057 Mask |= Elt << (i*2);
4058 }
4059
4060 return Mask;
4061}
Evan Cheng37b73872009-07-30 08:33:02 +00004062/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4063/// constant +0.0.
4064bool X86::isZeroNode(SDValue Elt) {
4065 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004066 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004067 (isa<ConstantFPSDNode>(Elt) &&
4068 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4069}
4070
Nate Begeman9008ca62009-04-27 18:41:29 +00004071/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4072/// their permute mask.
4073static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4074 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004075 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004076 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004078
Nate Begeman5a5ca152009-04-29 05:20:52 +00004079 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004080 int Idx = SVOp->getMaskElt(i);
4081 if (Idx >= 0) {
4082 if (Idx < (int)NumElems)
4083 Idx += NumElems;
4084 else
4085 Idx -= NumElems;
4086 }
4087 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004088 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4090 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004091}
4092
Evan Cheng533a0aa2006-04-19 20:35:22 +00004093/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4094/// match movhlps. The lower half elements should come from upper half of
4095/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004096/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004097static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004098 if (VT.getSizeInBits() != 128)
4099 return false;
4100 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004101 return false;
4102 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004103 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004104 return false;
4105 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004106 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107 return false;
4108 return true;
4109}
4110
Evan Cheng5ced1d82006-04-06 23:23:56 +00004111/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004112/// is promoted to a vector. It also returns the LoadSDNode by reference if
4113/// required.
4114static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004115 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4116 return false;
4117 N = N->getOperand(0).getNode();
4118 if (!ISD::isNON_EXTLoad(N))
4119 return false;
4120 if (LD)
4121 *LD = cast<LoadSDNode>(N);
4122 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004123}
4124
Dan Gohman65fd6562011-11-03 21:49:52 +00004125// Test whether the given value is a vector value which will be legalized
4126// into a load.
4127static bool WillBeConstantPoolLoad(SDNode *N) {
4128 if (N->getOpcode() != ISD::BUILD_VECTOR)
4129 return false;
4130
4131 // Check for any non-constant elements.
4132 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4133 switch (N->getOperand(i).getNode()->getOpcode()) {
4134 case ISD::UNDEF:
4135 case ISD::ConstantFP:
4136 case ISD::Constant:
4137 break;
4138 default:
4139 return false;
4140 }
4141
4142 // Vectors of all-zeros and all-ones are materialized with special
4143 // instructions rather than being loaded.
4144 return !ISD::isBuildVectorAllZeros(N) &&
4145 !ISD::isBuildVectorAllOnes(N);
4146}
4147
Evan Cheng533a0aa2006-04-19 20:35:22 +00004148/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4149/// match movlp{s|d}. The lower half elements should come from lower half of
4150/// V1 (and in order), and the upper half elements should come from the upper
4151/// half of V2 (and in order). And since V1 will become the source of the
4152/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004153static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004154 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004155 if (VT.getSizeInBits() != 128)
4156 return false;
4157
Evan Cheng466685d2006-10-09 20:57:25 +00004158 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004159 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004160 // Is V2 is a vector load, don't do this transformation. We will try to use
4161 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004162 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004163 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004164
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004165 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004166
Evan Cheng533a0aa2006-04-19 20:35:22 +00004167 if (NumElems != 2 && NumElems != 4)
4168 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004169 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004170 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004171 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004172 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004173 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004174 return false;
4175 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176}
4177
Evan Cheng39623da2006-04-20 08:58:49 +00004178/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4179/// all the same.
4180static bool isSplatVector(SDNode *N) {
4181 if (N->getOpcode() != ISD::BUILD_VECTOR)
4182 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004183
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004185 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4186 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004187 return false;
4188 return true;
4189}
4190
Evan Cheng213d2cf2007-05-17 18:45:50 +00004191/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004192/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004193/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004194static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004195 SDValue V1 = N->getOperand(0);
4196 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004197 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4198 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004200 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004202 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4203 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004204 if (Opc != ISD::BUILD_VECTOR ||
4205 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 return false;
4207 } else if (Idx >= 0) {
4208 unsigned Opc = V1.getOpcode();
4209 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4210 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004211 if (Opc != ISD::BUILD_VECTOR ||
4212 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004213 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004214 }
4215 }
4216 return true;
4217}
4218
4219/// getZeroVector - Returns a vector of specified type with all zero elements.
4220///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004221static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004222 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004223 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004224 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Dale Johannesen0488fb62010-09-30 23:57:10 +00004226 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004227 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004228 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004229 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004230 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004231 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4233 } else { // SSE1
4234 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4235 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4236 }
Craig Topper9d352402012-04-23 07:24:41 +00004237 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004238 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004239 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4240 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4241 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4242 } else {
4243 // 256-bit logic and arithmetic instructions in AVX are all
4244 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4245 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4246 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4248 }
Craig Topper9d352402012-04-23 07:24:41 +00004249 } else
4250 llvm_unreachable("Unexpected vector type");
4251
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004252 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004253}
4254
Chris Lattner8a594482007-11-25 00:24:49 +00004255/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004256/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4257/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4258/// Then bitcast to their original type, ensuring they get CSE'd.
4259static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4260 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004261 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004262 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004263
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004265 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004266 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004267 if (HasAVX2) { // AVX2
4268 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4270 } else { // AVX
4271 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004272 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004273 }
Craig Topper9d352402012-04-23 07:24:41 +00004274 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004275 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004276 } else
4277 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004278
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004279 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004280}
4281
Evan Cheng39623da2006-04-20 08:58:49 +00004282/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4283/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004284static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004286 if (Mask[i] > (int)NumElems) {
4287 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004288 }
Evan Cheng39623da2006-04-20 08:58:49 +00004289 }
Evan Cheng39623da2006-04-20 08:58:49 +00004290}
4291
Evan Cheng017dcc62006-04-21 01:05:10 +00004292/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4293/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004294static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 SDValue V2) {
4296 unsigned NumElems = VT.getVectorNumElements();
4297 SmallVector<int, 8> Mask;
4298 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004299 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 Mask.push_back(i);
4301 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004302}
4303
Nate Begeman9008ca62009-04-27 18:41:29 +00004304/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004305static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 SDValue V2) {
4307 unsigned NumElems = VT.getVectorNumElements();
4308 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004309 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 Mask.push_back(i);
4311 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004312 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004314}
4315
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004321 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 Mask.push_back(i + Half);
4323 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004324 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004326}
4327
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004328// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329// a generic shuffle instruction because the target has no such instructions.
4330// Generate shuffles which repeat i16 and i8 several times until they can be
4331// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004332static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004333 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004336
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 while (NumElems > 4) {
4338 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004341 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 EltNo -= NumElems/2;
4343 }
4344 NumElems >>= 1;
4345 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 return V;
4347}
Eric Christopherfd179292009-08-27 18:07:15 +00004348
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4350static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4351 EVT VT = V.getValueType();
4352 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004353 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354
Craig Topper9d352402012-04-23 07:24:41 +00004355 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004356 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004358 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4359 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004360 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004361 // To use VPERMILPS to splat scalars, the second half of indicies must
4362 // refer to the higher part, which is a duplication of the lower one,
4363 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4365 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004366
4367 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4368 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4369 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004370 } else
4371 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372
4373 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4374}
4375
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004376/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4378 EVT SrcVT = SV->getValueType(0);
4379 SDValue V1 = SV->getOperand(0);
4380 DebugLoc dl = SV->getDebugLoc();
4381
4382 int EltNo = SV->getSplatIndex();
4383 int NumElems = SrcVT.getVectorNumElements();
4384 unsigned Size = SrcVT.getSizeInBits();
4385
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004386 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4387 "Unknown how to promote splat for type");
4388
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389 // Extract the 128-bit part containing the splat element and update
4390 // the splat element index when it refers to the higher register.
4391 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004392 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4393 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 EltNo -= NumElems/2;
4395 }
4396
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004397 // All i16 and i8 vector types can't be used directly by a generic shuffle
4398 // instruction because the target has no such instruction. Generate shuffles
4399 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004400 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004401 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004402 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004403 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004404
4405 // Recreate the 256-bit vector and place the same 128-bit vector
4406 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004409 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 }
4411
4412 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004413}
4414
Evan Chengba05f722006-04-21 23:03:30 +00004415/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004416/// vector of zero or undef vector. This produces a shuffle where the low
4417/// element of V2 is swizzled into the zero/undef vector, landing at element
4418/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004419static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004420 bool IsZero,
4421 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004422 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004423 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004424 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004425 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 unsigned NumElems = VT.getVectorNumElements();
4427 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004428 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 // If this is the insertion idx, put the low elt of V2 here.
4430 MaskVec.push_back(i == Idx ? NumElems : i);
4431 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004432}
4433
Craig Toppera1ffc682012-03-20 06:42:26 +00004434/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4435/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004436/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004437static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004438 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004439 unsigned NumElems = VT.getVectorNumElements();
4440 SDValue ImmN;
4441
Craig Topper89f4e662012-03-20 07:17:59 +00004442 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004443 switch(N->getOpcode()) {
4444 case X86ISD::SHUFP:
4445 ImmN = N->getOperand(N->getNumOperands()-1);
4446 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4447 break;
4448 case X86ISD::UNPCKH:
4449 DecodeUNPCKHMask(VT, Mask);
4450 break;
4451 case X86ISD::UNPCKL:
4452 DecodeUNPCKLMask(VT, Mask);
4453 break;
4454 case X86ISD::MOVHLPS:
4455 DecodeMOVHLPSMask(NumElems, Mask);
4456 break;
4457 case X86ISD::MOVLHPS:
4458 DecodeMOVLHPSMask(NumElems, Mask);
4459 break;
4460 case X86ISD::PSHUFD:
4461 case X86ISD::VPERMILP:
4462 ImmN = N->getOperand(N->getNumOperands()-1);
4463 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004464 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004465 break;
4466 case X86ISD::PSHUFHW:
4467 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004468 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004469 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004470 break;
4471 case X86ISD::PSHUFLW:
4472 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004473 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004474 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004475 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004476 case X86ISD::VPERMI:
4477 ImmN = N->getOperand(N->getNumOperands()-1);
4478 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4479 IsUnary = true;
4480 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004481 case X86ISD::MOVSS:
4482 case X86ISD::MOVSD: {
4483 // The index 0 always comes from the first element of the second source,
4484 // this is why MOVSS and MOVSD are used in the first place. The other
4485 // elements come from the other positions of the first source vector
4486 Mask.push_back(NumElems);
4487 for (unsigned i = 1; i != NumElems; ++i) {
4488 Mask.push_back(i);
4489 }
4490 break;
4491 }
4492 case X86ISD::VPERM2X128:
4493 ImmN = N->getOperand(N->getNumOperands()-1);
4494 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004495 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004496 break;
4497 case X86ISD::MOVDDUP:
4498 case X86ISD::MOVLHPD:
4499 case X86ISD::MOVLPD:
4500 case X86ISD::MOVLPS:
4501 case X86ISD::MOVSHDUP:
4502 case X86ISD::MOVSLDUP:
4503 case X86ISD::PALIGN:
4504 // Not yet implemented
4505 return false;
4506 default: llvm_unreachable("unknown target shuffle node");
4507 }
4508
4509 return true;
4510}
4511
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004512/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4513/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004514static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004515 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004516 if (Depth == 6)
4517 return SDValue(); // Limit search depth.
4518
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004519 SDValue V = SDValue(N, 0);
4520 EVT VT = V.getValueType();
4521 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004522
4523 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4524 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004525 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526
Craig Topper3d092db2012-03-21 02:14:01 +00004527 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004528 return DAG.getUNDEF(VT.getVectorElementType());
4529
Craig Topperd156dc12012-02-06 07:17:51 +00004530 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004531 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4532 : SV->getOperand(1);
4533 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004534 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535
4536 // Recurse into target specific vector shuffles to find scalars.
4537 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004538 MVT ShufVT = V.getValueType().getSimpleVT();
4539 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004540 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004541 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004542 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004543
Craig Topperd978c542012-05-06 19:46:21 +00004544 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004545 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004546
Craig Topper3d092db2012-03-21 02:14:01 +00004547 int Elt = ShuffleMask[Index];
4548 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004549 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004550
Craig Topper3d092db2012-03-21 02:14:01 +00004551 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004552 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004553 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004554 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004555 }
4556
4557 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004558 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559 V = V.getOperand(0);
4560 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004561 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004563 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004564 return SDValue();
4565 }
4566
4567 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4568 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004569 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570
4571 if (V.getOpcode() == ISD::BUILD_VECTOR)
4572 return V.getOperand(Index);
4573
4574 return SDValue();
4575}
4576
4577/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4578/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004579/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580static
Craig Topper3d092db2012-03-21 02:14:01 +00004581unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004583 unsigned i;
4584 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004585 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004586 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587 if (!(Elt.getNode() &&
4588 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4589 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004590 }
4591
4592 return i;
4593}
4594
Craig Topper3d092db2012-03-21 02:14:01 +00004595/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4596/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4598static
Craig Topper3d092db2012-03-21 02:14:01 +00004599bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4600 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4601 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004602 bool SeenV1 = false;
4603 bool SeenV2 = false;
4604
Craig Topper3d092db2012-03-21 02:14:01 +00004605 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 int Idx = SVOp->getMaskElt(i);
4607 // Ignore undef indicies
4608 if (Idx < 0)
4609 continue;
4610
Craig Topper3d092db2012-03-21 02:14:01 +00004611 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004612 SeenV1 = true;
4613 else
4614 SeenV2 = true;
4615
4616 // Only accept consecutive elements from the same vector
4617 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4618 return false;
4619 }
4620
4621 OpNum = SeenV1 ? 0 : 1;
4622 return true;
4623}
4624
4625/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4626/// logical left shift of a vector.
4627static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4628 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4629 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4630 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4631 false /* check zeros from right */, DAG);
4632 unsigned OpSrc;
4633
4634 if (!NumZeros)
4635 return false;
4636
4637 // Considering the elements in the mask that are not consecutive zeros,
4638 // check if they consecutively come from only one of the source vectors.
4639 //
4640 // V1 = {X, A, B, C} 0
4641 // \ \ \ /
4642 // vector_shuffle V1, V2 <1, 2, 3, X>
4643 //
4644 if (!isShuffleMaskConsecutive(SVOp,
4645 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004646 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004647 NumZeros, // Where to start looking in the src vector
4648 NumElems, // Number of elements in vector
4649 OpSrc)) // Which source operand ?
4650 return false;
4651
4652 isLeft = false;
4653 ShAmt = NumZeros;
4654 ShVal = SVOp->getOperand(OpSrc);
4655 return true;
4656}
4657
4658/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4659/// logical left shift of a vector.
4660static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4661 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4662 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4663 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4664 true /* check zeros from left */, DAG);
4665 unsigned OpSrc;
4666
4667 if (!NumZeros)
4668 return false;
4669
4670 // Considering the elements in the mask that are not consecutive zeros,
4671 // check if they consecutively come from only one of the source vectors.
4672 //
4673 // 0 { A, B, X, X } = V2
4674 // / \ / /
4675 // vector_shuffle V1, V2 <X, X, 4, 5>
4676 //
4677 if (!isShuffleMaskConsecutive(SVOp,
4678 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004679 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004680 0, // Where to start looking in the src vector
4681 NumElems, // Number of elements in vector
4682 OpSrc)) // Which source operand ?
4683 return false;
4684
4685 isLeft = true;
4686 ShAmt = NumZeros;
4687 ShVal = SVOp->getOperand(OpSrc);
4688 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004689}
4690
4691/// isVectorShift - Returns true if the shuffle can be implemented as a
4692/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004693static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004694 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004695 // Although the logic below support any bitwidth size, there are no
4696 // shift instructions which handle more than 128-bit vectors.
4697 if (SVOp->getValueType(0).getSizeInBits() > 128)
4698 return false;
4699
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004700 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4701 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4702 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004703
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004704 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004705}
4706
Evan Chengc78d3b42006-04-24 18:01:45 +00004707/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4708///
Dan Gohman475871a2008-07-27 21:46:04 +00004709static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004711 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004712 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004713 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004714 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004715 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004716
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004717 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 bool First = true;
4720 for (unsigned i = 0; i < 16; ++i) {
4721 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4722 if (ThisIsNonZero && First) {
4723 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004724 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 First = false;
4728 }
4729
4730 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4733 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004734 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 }
4737 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4739 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4740 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004743 } else
4744 ThisElt = LastElt;
4745
Gabor Greifba36cb52008-08-28 21:40:38 +00004746 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004748 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 }
4750 }
4751
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004752 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004753}
4754
Bill Wendlinga348c562007-03-22 18:42:45 +00004755/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004756///
Dan Gohman475871a2008-07-27 21:46:04 +00004757static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004758 unsigned NumNonZero, unsigned NumZero,
4759 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004760 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004761 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004763 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004764
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004765 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004766 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 bool First = true;
4768 for (unsigned i = 0; i < 8; ++i) {
4769 bool isNonZero = (NonZeros & (1 << i)) != 0;
4770 if (isNonZero) {
4771 if (First) {
4772 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004773 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004776 First = false;
4777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004778 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004780 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004781 }
4782 }
4783
4784 return V;
4785}
4786
Evan Chengf26ffe92008-05-29 08:22:04 +00004787/// getVShift - Return a vector logical shift node.
4788///
Owen Andersone50ed302009-08-10 22:56:29 +00004789static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004790 unsigned NumBits, SelectionDAG &DAG,
4791 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004792 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004793 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004794 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004795 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4796 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004797 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004798 DAG.getConstant(NumBits,
4799 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004800}
4801
Dan Gohman475871a2008-07-27 21:46:04 +00004802SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004803X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004804 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004805
Evan Chengc3630942009-12-09 21:00:30 +00004806 // Check if the scalar load can be widened into a vector load. And if
4807 // the address is "base + cst" see if the cst can be "absorbed" into
4808 // the shuffle mask.
4809 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4810 SDValue Ptr = LD->getBasePtr();
4811 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4812 return SDValue();
4813 EVT PVT = LD->getValueType(0);
4814 if (PVT != MVT::i32 && PVT != MVT::f32)
4815 return SDValue();
4816
4817 int FI = -1;
4818 int64_t Offset = 0;
4819 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4820 FI = FINode->getIndex();
4821 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004822 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004823 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4824 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4825 Offset = Ptr.getConstantOperandVal(1);
4826 Ptr = Ptr.getOperand(0);
4827 } else {
4828 return SDValue();
4829 }
4830
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004831 // FIXME: 256-bit vector instructions don't require a strict alignment,
4832 // improve this code to support it better.
4833 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004834 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004835 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004836 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004838 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004839 // Can't change the alignment. FIXME: It's possible to compute
4840 // the exact stack offset and reference FI + adjust offset instead.
4841 // If someone *really* cares about this. That's the way to implement it.
4842 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004843 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004845 }
4846 }
4847
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004848 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004849 // Ptr + (Offset & ~15).
4850 if (Offset < 0)
4851 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004853 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004854 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004855 if (StartOffset)
4856 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4857 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4858
4859 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004860 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004861
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004862 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4863 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004864 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004865 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004866
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004868 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004869 Mask.push_back(EltNo);
4870
Craig Toppercc3000632012-01-30 07:50:31 +00004871 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004872 }
4873
4874 return SDValue();
4875}
4876
Michael J. Spencerec38de22010-10-10 22:04:20 +00004877/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4878/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004879/// load which has the same value as a build_vector whose operands are 'elts'.
4880///
4881/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882///
Nate Begeman1449f292010-03-24 22:19:06 +00004883/// FIXME: we'd also like to handle the case where the last elements are zero
4884/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4885/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004887 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004888 EVT EltVT = VT.getVectorElementType();
4889 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004890
Nate Begemanfdea31a2010-03-24 20:49:50 +00004891 LoadSDNode *LDBase = NULL;
4892 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004893
Nate Begeman1449f292010-03-24 22:19:06 +00004894 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004895 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004896 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004897 for (unsigned i = 0; i < NumElems; ++i) {
4898 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004899
Nate Begemanfdea31a2010-03-24 20:49:50 +00004900 if (!Elt.getNode() ||
4901 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4902 return SDValue();
4903 if (!LDBase) {
4904 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4905 return SDValue();
4906 LDBase = cast<LoadSDNode>(Elt.getNode());
4907 LastLoadedElt = i;
4908 continue;
4909 }
4910 if (Elt.getOpcode() == ISD::UNDEF)
4911 continue;
4912
4913 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4914 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4915 return SDValue();
4916 LastLoadedElt = i;
4917 }
Nate Begeman1449f292010-03-24 22:19:06 +00004918
4919 // If we have found an entire vector of loads and undefs, then return a large
4920 // load of the entire vector width starting at the base pointer. If we found
4921 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004922 if (LastLoadedElt == NumElems - 1) {
4923 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004924 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004925 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004926 LDBase->isVolatile(), LDBase->isNonTemporal(),
4927 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004928 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004929 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004930 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004931 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004932 }
4933 if (NumElems == 4 && LastLoadedElt == 1 &&
4934 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4936 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004937 SDValue ResNode =
4938 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4939 LDBase->getPointerInfo(),
4940 LDBase->getAlignment(),
4941 false/*isVolatile*/, true/*ReadMem*/,
4942 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004943 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004944 }
4945 return SDValue();
4946}
4947
Nadav Rotem9d68b062012-04-08 12:54:54 +00004948/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4949/// to generate a splat value for the following cases:
4950/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004951/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004952/// a scalar load, or a constant.
4953/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004954/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004955SDValue
4956X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004957 if (!Subtarget->hasAVX())
4958 return SDValue();
4959
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004961 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004962
Craig Topper5da8a802012-05-04 05:49:51 +00004963 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4964 "Unsupported vector type for broadcast.");
4965
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004966 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004967 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968
Nadav Rotem9d68b062012-04-08 12:54:54 +00004969 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004970 default:
4971 // Unknown pattern found.
4972 return SDValue();
4973
4974 case ISD::BUILD_VECTOR: {
4975 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004976 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004977 return SDValue();
4978
Nadav Rotem9d68b062012-04-08 12:54:54 +00004979 Ld = Op.getOperand(0);
4980 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4981 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004982
4983 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985 // Constants may have multiple users.
4986 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004987 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 }
4990
4991 case ISD::VECTOR_SHUFFLE: {
4992 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4993
4994 // Shuffles must have a splat mask where the first element is
4995 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004996 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997 return SDValue();
4998
4999 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005000 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
5001 Sc.getOpcode() != ISD::BUILD_VECTOR)
5002 return SDValue();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003
5004 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005005 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005006 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007
5008 // The scalar_to_vector node and the suspected
5009 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005010 // Constants may have multiple users.
5011 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 return SDValue();
5013 break;
5014 }
5015 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005016
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005018
5019 // Handle the broadcasting a single constant scalar from the constant pool
5020 // into a vector. On Sandybridge it is still better to load a constant vector
5021 // from the constant pool and not to broadcast it from a scalar.
5022 if (ConstSplatVal && Subtarget->hasAVX2()) {
5023 EVT CVT = Ld.getValueType();
5024 assert(!CVT.isVector() && "Must not broadcast a vector type");
5025 unsigned ScalarSize = CVT.getSizeInBits();
5026
Craig Topper5da8a802012-05-04 05:49:51 +00005027 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005028 const Constant *C = 0;
5029 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5030 C = CI->getConstantIntValue();
5031 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5032 C = CF->getConstantFPValue();
5033
5034 assert(C && "Invalid constant type");
5035
Nadav Rotem154819d2012-04-09 07:45:58 +00005036 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005037 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005038 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005039 MachinePointerInfo::getConstantPool(),
5040 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005041
Nadav Rotem9d68b062012-04-08 12:54:54 +00005042 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5043 }
5044 }
5045
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005046 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005047 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5048
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005049 // Handle AVX2 in-register broadcasts.
5050 if (!IsLoad && Subtarget->hasAVX2() &&
5051 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5052 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5053
5054 // The scalar source must be a normal load.
5055 if (!IsLoad)
5056 return SDValue();
5057
Craig Topper5da8a802012-05-04 05:49:51 +00005058 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005059 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005060
Craig Toppera9376332012-01-10 08:23:59 +00005061 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005062 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005063 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005064 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005065 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005066 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005067
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005068 // Unsupported broadcast.
5069 return SDValue();
5070}
5071
Evan Chengc3630942009-12-09 21:00:30 +00005072SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005073X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005074 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005075
David Greenef125a292011-02-08 19:04:41 +00005076 EVT VT = Op.getValueType();
5077 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005078 unsigned NumElems = Op.getNumOperands();
5079
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005080 // Vectors containing all zeros can be matched by pxor and xorps later
5081 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5082 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5083 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005084 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005085 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005087 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005088 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005090 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005091 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5092 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005093 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005094 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005095 return Op;
5096
Craig Topper07a27622012-01-22 03:07:48 +00005097 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005098 }
5099
Nadav Rotem154819d2012-04-09 07:45:58 +00005100 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005101 if (Broadcast.getNode())
5102 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005103
Owen Andersone50ed302009-08-10 22:56:29 +00005104 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106 unsigned NumZero = 0;
5107 unsigned NumNonZero = 0;
5108 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005109 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005113 if (Elt.getOpcode() == ISD::UNDEF)
5114 continue;
5115 Values.insert(Elt);
5116 if (Elt.getOpcode() != ISD::Constant &&
5117 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005118 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005119 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005120 NumZero++;
5121 else {
5122 NonZeros |= (1 << i);
5123 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005124 }
5125 }
5126
Chris Lattner97a2a562010-08-26 05:24:29 +00005127 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5128 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005129 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005130
Chris Lattner67f453a2008-03-09 05:42:06 +00005131 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005132 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005133 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005134 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner62098042008-03-09 01:05:04 +00005136 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5137 // the value are obviously zero, truncate the value to i32 and do the
5138 // insertion that way. Only do this if the value is non-constant or if the
5139 // value is a constant being inserted into element 0. It is cheaper to do
5140 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005142 (!IsAllConstants || Idx == 0)) {
5143 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005144 // Handle SSE only.
5145 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5146 EVT VecVT = MVT::v4i32;
5147 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005148
Chris Lattner62098042008-03-09 01:05:04 +00005149 // Truncate the value (which may itself be a constant) to i32, and
5150 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005152 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005153 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005154
Chris Lattner62098042008-03-09 01:05:04 +00005155 // Now we have our 32-bit value zero extended in the low element of
5156 // a vector. If Idx != 0, swizzle it into place.
5157 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 SmallVector<int, 4> Mask;
5159 Mask.push_back(Idx);
5160 for (unsigned i = 1; i != VecElts; ++i)
5161 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005162 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005163 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005164 }
Craig Topper07a27622012-01-22 03:07:48 +00005165 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005166 }
5167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005168
Chris Lattner19f79692008-03-08 22:59:52 +00005169 // If we have a constant or non-constant insertion into the low element of
5170 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5171 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005172 // depending on what the source datatype is.
5173 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005174 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005175 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005176
5177 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005178 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005179 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005180 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005181 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5182 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005183 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005184 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005185 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5186 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005187 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005188 }
5189
5190 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005192 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005193 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005194 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005195 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005196 } else {
5197 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005198 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005199 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005200 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005201 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005202 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005203
5204 // Is it a vector logical left shift?
5205 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005206 X86::isZeroNode(Op.getOperand(0)) &&
5207 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005208 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005209 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005210 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005211 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005212 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005215 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005216 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217
Chris Lattner19f79692008-03-08 22:59:52 +00005218 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5219 // is a non-constant being inserted into an element other than the low one,
5220 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5221 // movd/movss) to move this into the low element, then shuffle it into
5222 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005223 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005224 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005227 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005229 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005230 MaskVec.push_back(i == Idx ? 0 : 1);
5231 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 }
5233 }
5234
Chris Lattner67f453a2008-03-09 05:42:06 +00005235 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005236 if (Values.size() == 1) {
5237 if (EVTBits == 32) {
5238 // Instead of a shuffle like this:
5239 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5240 // Check if it's possible to issue this instead.
5241 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5242 unsigned Idx = CountTrailingZeros_32(NonZeros);
5243 SDValue Item = Op.getOperand(Idx);
5244 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5245 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5246 }
Dan Gohman475871a2008-07-27 21:46:04 +00005247 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Dan Gohmana3941172007-07-24 22:55:08 +00005250 // A vector full of immediates; various special cases are already
5251 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005252 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005253 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005254
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005255 // For AVX-length vectors, build the individual 128-bit pieces and use
5256 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005257 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005258 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005259 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005260 V.push_back(Op.getOperand(i));
5261
5262 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5263
5264 // Build both the lower and upper subvector.
5265 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5266 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5267 NumElems/2);
5268
5269 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005270 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005271 }
5272
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005273 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005274 if (EVTBits == 64) {
5275 if (NumNonZero == 1) {
5276 // One half is zero or undef.
5277 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005278 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005279 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005280 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005281 }
Dan Gohman475871a2008-07-27 21:46:04 +00005282 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005283 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284
5285 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005286 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005288 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005289 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
Bill Wendling826f36f2007-03-28 00:57:11 +00005292 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005293 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005294 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005295 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 }
5297
5298 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005299 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 if (NumElems == 4 && NumZero > 0) {
5301 for (unsigned i = 0; i < 4; ++i) {
5302 bool isZero = !(NonZeros & (1 << i));
5303 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005304 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 else
Dale Johannesenace16102009-02-03 19:33:06 +00005306 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005307 }
5308
5309 for (unsigned i = 0; i < 2; ++i) {
5310 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5311 default: break;
5312 case 0:
5313 V[i] = V[i*2]; // Must be a zero vector.
5314 break;
5315 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317 break;
5318 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005319 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320 break;
5321 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005322 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 break;
5324 }
5325 }
5326
Benjamin Kramer9c683542012-01-30 15:16:21 +00005327 bool Reverse1 = (NonZeros & 0x3) == 2;
5328 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5329 int MaskVec[] = {
5330 Reverse1 ? 1 : 0,
5331 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005332 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5333 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005334 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336 }
5337
Nate Begemanfdea31a2010-03-24 20:49:50 +00005338 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5339 // Check for a build vector of consecutive loads.
5340 for (unsigned i = 0; i < NumElems; ++i)
5341 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005342
Nate Begemanfdea31a2010-03-24 20:49:50 +00005343 // Check for elements which are consecutive loads.
5344 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5345 if (LD.getNode())
5346 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005347
5348 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005349 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005350 SDValue Result;
5351 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5352 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5353 else
5354 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355
Chris Lattner24faf612010-08-28 17:59:08 +00005356 for (unsigned i = 1; i < NumElems; ++i) {
5357 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5358 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005360 }
5361 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005362 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005363
Chris Lattner6e80e442010-08-28 17:15:43 +00005364 // Otherwise, expand into a number of unpckl*, start by extending each of
5365 // our (non-undef) elements to the full vector width with the element in the
5366 // bottom slot of the vector (which generates no code for SSE).
5367 for (unsigned i = 0; i < NumElems; ++i) {
5368 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5369 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5370 else
5371 V[i] = DAG.getUNDEF(VT);
5372 }
5373
5374 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5376 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5377 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005378 unsigned EltStride = NumElems >> 1;
5379 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005380 for (unsigned i = 0; i < EltStride; ++i) {
5381 // If V[i+EltStride] is undef and this is the first round of mixing,
5382 // then it is safe to just drop this shuffle: V[i] is already in the
5383 // right place, the one element (since it's the first round) being
5384 // inserted as undef can be dropped. This isn't safe for successive
5385 // rounds because they will permute elements within both vectors.
5386 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5387 EltStride == NumElems/2)
5388 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005389
Chris Lattner6e80e442010-08-28 17:15:43 +00005390 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005391 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005392 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393 }
5394 return V[0];
5395 }
Dan Gohman475871a2008-07-27 21:46:04 +00005396 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397}
5398
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005399// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5400// them in a MMX register. This is better than doing a stack convert.
5401static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005402 DebugLoc dl = Op.getDebugLoc();
5403 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005404
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005405 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5406 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5407 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005408 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005409 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5410 InVec = Op.getOperand(1);
5411 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5412 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005413 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005414 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5415 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5416 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005417 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005418 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5419 Mask[0] = 0; Mask[1] = 2;
5420 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5421 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005422 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005423}
5424
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005425// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5426// to create 256-bit vectors from two other 128-bit ones.
5427static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5428 DebugLoc dl = Op.getDebugLoc();
5429 EVT ResVT = Op.getValueType();
5430
5431 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5432
5433 SDValue V1 = Op.getOperand(0);
5434 SDValue V2 = Op.getOperand(1);
5435 unsigned NumElems = ResVT.getVectorNumElements();
5436
Craig Topper4c7972d2012-04-22 18:15:59 +00005437 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005438}
5439
5440SDValue
5441X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005442 EVT ResVT = Op.getValueType();
5443
5444 assert(Op.getNumOperands() == 2);
5445 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5446 "Unsupported CONCAT_VECTORS for value type");
5447
5448 // We support concatenate two MMX registers and place them in a MMX register.
5449 // This is better than doing a stack convert.
5450 if (ResVT.is128BitVector())
5451 return LowerMMXCONCAT_VECTORS(Op, DAG);
5452
5453 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5454 // from two other 128-bit ones.
5455 return LowerAVXCONCAT_VECTORS(Op, DAG);
5456}
5457
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005458// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005459static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005460 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005461 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005462 SDValue V1 = SVOp->getOperand(0);
5463 SDValue V2 = SVOp->getOperand(1);
5464 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005465 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005466 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005467
Nadav Roteme6113782012-04-11 06:40:27 +00005468 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005469 return SDValue();
5470
Craig Topper1842ba02012-04-23 06:38:28 +00005471 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005472 MVT OpTy;
5473
Craig Topper708e44f2012-04-23 07:36:33 +00005474 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005475 default: return SDValue();
5476 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005477 ISDNo = X86ISD::BLENDPW;
5478 OpTy = MVT::v8i16;
5479 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005480 case MVT::v4i32:
5481 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005482 ISDNo = X86ISD::BLENDPS;
5483 OpTy = MVT::v4f32;
5484 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005485 case MVT::v2i64:
5486 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005487 ISDNo = X86ISD::BLENDPD;
5488 OpTy = MVT::v2f64;
5489 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005490 case MVT::v8i32:
5491 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005492 if (!Subtarget->hasAVX())
5493 return SDValue();
5494 ISDNo = X86ISD::BLENDPS;
5495 OpTy = MVT::v8f32;
5496 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005497 case MVT::v4i64:
5498 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005499 if (!Subtarget->hasAVX())
5500 return SDValue();
5501 ISDNo = X86ISD::BLENDPD;
5502 OpTy = MVT::v4f64;
5503 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005504 }
5505 assert(ISDNo && "Invalid Op Number");
5506
5507 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005508
Craig Topper1842ba02012-04-23 06:38:28 +00005509 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005510 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005511 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005512 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005513 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005514 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005515 else
5516 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517 }
5518
Nadav Roteme6113782012-04-11 06:40:27 +00005519 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5520 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5521 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5522 DAG.getConstant(MaskVals, MVT::i32));
5523 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005524}
5525
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526// v8i16 shuffles - Prefer shuffles in the following order:
5527// 1. [all] pshuflw, pshufhw, optional move
5528// 2. [ssse3] 1 x pshufb
5529// 3. [ssse3] 2 x pshufb + 1 x por
5530// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005531SDValue
5532X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5533 SelectionDAG &DAG) const {
5534 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005535 SDValue V1 = SVOp->getOperand(0);
5536 SDValue V2 = SVOp->getOperand(1);
5537 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005539
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 // Determine if more than 1 of the words in each of the low and high quadwords
5541 // of the result come from the same quadword of one of the two inputs. Undef
5542 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005543 unsigned LoQuad[] = { 0, 0, 0, 0 };
5544 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005545 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005547 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005548 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 MaskVals.push_back(EltIdx);
5550 if (EltIdx < 0) {
5551 ++Quad[0];
5552 ++Quad[1];
5553 ++Quad[2];
5554 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005555 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 }
5557 ++Quad[EltIdx / 4];
5558 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 unsigned MaxQuad = 1;
5563 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 if (LoQuad[i] > MaxQuad) {
5565 BestLoQuad = i;
5566 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005567 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005568 }
5569
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005571 MaxQuad = 1;
5572 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 if (HiQuad[i] > MaxQuad) {
5574 BestHiQuad = i;
5575 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005576 }
5577 }
5578
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005580 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 // single pshufb instruction is necessary. If There are more than 2 input
5582 // quads, disable the next transformation since it does not help SSSE3.
5583 bool V1Used = InputQuads[0] || InputQuads[1];
5584 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005585 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005587 BestLoQuad = InputQuads[0] ? 0 : 1;
5588 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 }
5590 if (InputQuads.count() > 2) {
5591 BestLoQuad = -1;
5592 BestHiQuad = -1;
5593 }
5594 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005595
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5597 // the shuffle mask. If a quad is scored as -1, that means that it contains
5598 // words from all 4 input quadwords.
5599 SDValue NewV;
5600 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005601 int MaskV[] = {
5602 BestLoQuad < 0 ? 0 : BestLoQuad,
5603 BestHiQuad < 0 ? 1 : BestHiQuad
5604 };
Eric Christopherfd179292009-08-27 18:07:15 +00005605 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5607 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5608 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5611 // source words for the shuffle, to aid later transformations.
5612 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005613 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005616 if (idx != (int)i)
5617 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005619 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 AllWordsInNewV = false;
5621 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005622 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005623
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5625 if (AllWordsInNewV) {
5626 for (int i = 0; i != 8; ++i) {
5627 int idx = MaskVals[i];
5628 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005629 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005630 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 if ((idx != i) && idx < 4)
5632 pshufhw = false;
5633 if ((idx != i) && idx > 3)
5634 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005635 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 V1 = NewV;
5637 V2Used = false;
5638 BestLoQuad = 0;
5639 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005640 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005641
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5643 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005644 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005645 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5646 unsigned TargetMask = 0;
5647 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5650 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5651 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005652 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005653 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005654 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005655 }
Eric Christopherfd179292009-08-27 18:07:15 +00005656
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // If we have SSSE3, and all words of the result are from 1 input vector,
5658 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5659 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005660 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005662
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005664 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 // mask, and elements that come from V1 in the V2 mask, so that the two
5666 // results can be OR'd together.
5667 bool TwoInputs = V1Used && V2Used;
5668 for (unsigned i = 0; i != 8; ++i) {
5669 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005670 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5671 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5672 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5673 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005675 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005676 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005677 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005680 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005681
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 // Calculate the shuffle mask for the second input, shuffle it, and
5683 // OR it with the first shuffled input.
5684 pshufbMask.clear();
5685 for (unsigned i = 0; i != 8; ++i) {
5686 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005687 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5688 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5689 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5690 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005692 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005693 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005694 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 MVT::v16i8, &pshufbMask[0], 16));
5696 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005697 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 }
5699
5700 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5701 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005702 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005704 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 for (int i = 0; i != 4; ++i) {
5706 int idx = MaskVals[i];
5707 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 InOrder.set(i);
5709 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005710 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 }
5713 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005716
Craig Topperdd637ae2012-02-19 05:41:45 +00005717 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5718 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005719 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005720 NewV.getOperand(0),
5721 getShufflePSHUFLWImmediate(SVOp), DAG);
5722 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 }
Eric Christopherfd179292009-08-27 18:07:15 +00005724
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5726 // and update MaskVals with the new element order.
5727 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005728 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 for (unsigned i = 4; i != 8; ++i) {
5730 int idx = MaskVals[i];
5731 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 InOrder.set(i);
5733 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005734 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 }
5737 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005740
Craig Topperdd637ae2012-02-19 05:41:45 +00005741 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5742 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005743 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005744 NewV.getOperand(0),
5745 getShufflePSHUFHWImmediate(SVOp), DAG);
5746 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 }
Eric Christopherfd179292009-08-27 18:07:15 +00005748
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 // In case BestHi & BestLo were both -1, which means each quadword has a word
5750 // from each of the four input quadwords, calculate the InOrder bitvector now
5751 // before falling through to the insert/extract cleanup.
5752 if (BestLoQuad == -1 && BestHiQuad == -1) {
5753 NewV = V1;
5754 for (int i = 0; i != 8; ++i)
5755 if (MaskVals[i] < 0 || MaskVals[i] == i)
5756 InOrder.set(i);
5757 }
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // The other elements are put in the right place using pextrw and pinsrw.
5760 for (unsigned i = 0; i != 8; ++i) {
5761 if (InOrder[i])
5762 continue;
5763 int EltIdx = MaskVals[i];
5764 if (EltIdx < 0)
5765 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005766 SDValue ExtOp = (EltIdx < 8) ?
5767 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5768 DAG.getIntPtrConstant(EltIdx)) :
5769 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 DAG.getIntPtrConstant(i));
5773 }
5774 return NewV;
5775}
5776
5777// v16i8 shuffles - Prefer shuffles in the following order:
5778// 1. [ssse3] 1 x pshufb
5779// 2. [ssse3] 2 x pshufb + 1 x por
5780// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5781static
Nate Begeman9008ca62009-04-27 18:41:29 +00005782SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005783 SelectionDAG &DAG,
5784 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005785 SDValue V1 = SVOp->getOperand(0);
5786 SDValue V2 = SVOp->getOperand(1);
5787 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005788 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005789
Craig Topperb82b5ab2012-05-18 06:42:06 +00005790 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5791
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005793 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005795
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005797 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005799
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005801 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 //
5803 // Otherwise, we have elements from both input vectors, and must zero out
5804 // elements that come from V2 in the first mask, and V1 in the second mask
5805 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 for (unsigned i = 0; i != 16; ++i) {
5807 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005808 if (EltIdx < 0 || EltIdx >= 16)
5809 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005813 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005815 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 // Calculate the shuffle mask for the second input, shuffle it, and
5819 // OR it with the first shuffled input.
5820 pshufbMask.clear();
5821 for (unsigned i = 0; i != 16; ++i) {
5822 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005823 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005824 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005827 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 MVT::v16i8, &pshufbMask[0], 16));
5829 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 }
Eric Christopherfd179292009-08-27 18:07:15 +00005831
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 // No SSSE3 - Calculate in place words and then fix all out of place words
5833 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5834 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005835 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5836 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005837 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 for (int i = 0; i != 8; ++i) {
5839 int Elt0 = MaskVals[i*2];
5840 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005841
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 // This word of the result is all undef, skip it.
5843 if (Elt0 < 0 && Elt1 < 0)
5844 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005845
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005847 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5851 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5852 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005853
5854 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5855 // using a single extract together, load it and store it.
5856 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005858 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005860 DAG.getIntPtrConstant(i));
5861 continue;
5862 }
5863
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005865 // source byte is not also odd, shift the extracted word left 8 bits
5866 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 DAG.getIntPtrConstant(Elt1 / 2));
5870 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005872 DAG.getConstant(8,
5873 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005874 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5876 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 }
5878 // If Elt0 is defined, extract it from the appropriate source. If the
5879 // source byte is not also even, shift the extracted word right 8 bits. If
5880 // Elt1 was also defined, OR the extracted values together before
5881 // inserting them in the result.
5882 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005884 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5885 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005887 DAG.getConstant(8,
5888 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005889 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5891 DAG.getConstant(0x00FF, MVT::i16));
5892 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 : InsElt0;
5894 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 DAG.getIntPtrConstant(i));
5897 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005898 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005899}
5900
Evan Cheng7a831ce2007-12-15 03:00:47 +00005901/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005902/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005903/// done when every pair / quad of shuffle mask elements point to elements in
5904/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005905/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005906static
Nate Begeman9008ca62009-04-27 18:41:29 +00005907SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005908 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005909 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005910 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005911 MVT NewVT;
5912 unsigned Scale;
5913 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005914 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005915 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5916 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5917 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5918 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5919 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5920 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005921 }
5922
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005924 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005925 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005926 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005927 int EltIdx = SVOp->getMaskElt(i+j);
5928 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005929 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005930 if (StartIdx < 0)
5931 StartIdx = (EltIdx / Scale);
5932 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005933 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005934 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005935 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005936 }
5937
Craig Topper11ac1f82012-05-04 04:08:44 +00005938 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5939 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005940 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005941}
5942
Evan Chengd880b972008-05-09 21:53:03 +00005943/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005944///
Owen Andersone50ed302009-08-10 22:56:29 +00005945static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005946 SDValue SrcOp, SelectionDAG &DAG,
5947 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005948 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005949 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005950 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951 LD = dyn_cast<LoadSDNode>(SrcOp);
5952 if (!LD) {
5953 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5954 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005955 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005956 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005957 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005958 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005959 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005960 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005961 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005962 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005963 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5964 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5965 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005966 SrcOp.getOperand(0)
5967 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005968 }
5969 }
5970 }
5971
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005972 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005973 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005974 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005975 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005976}
5977
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005978/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5979/// which could not be matched by any known target speficic shuffle
5980static SDValue
5981LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005982 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005983
Craig Topper8f35c132012-01-20 09:29:03 +00005984 unsigned NumElems = VT.getVectorNumElements();
5985 unsigned NumLaneElems = NumElems / 2;
5986
Craig Topper8f35c132012-01-20 09:29:03 +00005987 DebugLoc dl = SVOp->getDebugLoc();
5988 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005989 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00005990 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005991
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005993 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005994 // Build a shuffle mask for the output, discovering on the fly which
5995 // input vectors to use as shuffle operands (recorded in InputUsed).
5996 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00005997 // out with UseBuildVector set.
5998 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005999 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006000 unsigned LaneStart = l * NumLaneElems;
6001 for (unsigned i = 0; i != NumLaneElems; ++i) {
6002 // The mask element. This indexes into the input.
6003 int Idx = SVOp->getMaskElt(i+LaneStart);
6004 if (Idx < 0) {
6005 // the mask element does not index into any input vector.
6006 Mask.push_back(-1);
6007 continue;
6008 }
Craig Topper8f35c132012-01-20 09:29:03 +00006009
Craig Topper9a2b6e12012-04-06 07:45:23 +00006010 // The input vector this mask element indexes into.
6011 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006012
Craig Topper9a2b6e12012-04-06 07:45:23 +00006013 // Turn the index into an offset from the start of the input vector.
6014 Idx -= Input * NumLaneElems;
6015
6016 // Find or create a shuffle vector operand to hold this input.
6017 unsigned OpNo;
6018 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6019 if (InputUsed[OpNo] == Input)
6020 // This input vector is already an operand.
6021 break;
6022 if (InputUsed[OpNo] < 0) {
6023 // Create a new operand for this input vector.
6024 InputUsed[OpNo] = Input;
6025 break;
6026 }
6027 }
6028
6029 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006030 // More than two input vectors used! Give up on trying to create a
6031 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6032 UseBuildVector = true;
6033 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006034 }
6035
6036 // Add the mask index for the new shuffle vector.
6037 Mask.push_back(Idx + OpNo * NumLaneElems);
6038 }
6039
Craig Topper8ae97ba2012-05-21 06:40:16 +00006040 if (UseBuildVector) {
6041 SmallVector<SDValue, 16> SVOps;
6042 for (unsigned i = 0; i != NumLaneElems; ++i) {
6043 // The mask element. This indexes into the input.
6044 int Idx = SVOp->getMaskElt(i+LaneStart);
6045 if (Idx < 0) {
6046 SVOps.push_back(DAG.getUNDEF(EltVT));
6047 continue;
6048 }
6049
6050 // The input vector this mask element indexes into.
6051 int Input = Idx / NumElems;
6052
6053 // Turn the index into an offset from the start of the input vector.
6054 Idx -= Input * NumElems;
6055
6056 // Extract the vector element by hand.
6057 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6058 SVOp->getOperand(Input),
6059 DAG.getIntPtrConstant(Idx)));
6060 }
6061
6062 // Construct the output using a BUILD_VECTOR.
6063 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6064 SVOps.size());
6065 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006066 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006067 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006068 } else {
6069 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006070 (InputUsed[0] % 2) * NumLaneElems,
6071 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006072 // If only one input was used, use an undefined vector for the other.
6073 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6074 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006075 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006076 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006077 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006078 }
6079
6080 Mask.clear();
6081 }
Craig Topper8f35c132012-01-20 09:29:03 +00006082
6083 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006084 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006085}
6086
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006087/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6088/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006089static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006090LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 SDValue V1 = SVOp->getOperand(0);
6092 SDValue V2 = SVOp->getOperand(1);
6093 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006094 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006095
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006096 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6097
Benjamin Kramer9c683542012-01-30 15:16:21 +00006098 std::pair<int, int> Locs[4];
6099 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006100 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006101
Evan Chengace3c172008-07-22 21:13:36 +00006102 unsigned NumHi = 0;
6103 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006104 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006105 int Idx = PermMask[i];
6106 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006107 Locs[i] = std::make_pair(-1, -1);
6108 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006109 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6110 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006111 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006113 NumLo++;
6114 } else {
6115 Locs[i] = std::make_pair(1, NumHi);
6116 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006117 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006118 NumHi++;
6119 }
6120 }
6121 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006122
Evan Chengace3c172008-07-22 21:13:36 +00006123 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006124 // If no more than two elements come from either vector. This can be
6125 // implemented with two shuffles. First shuffle gather the elements.
6126 // The second shuffle, which takes the first shuffle as both of its
6127 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006129
Benjamin Kramer9c683542012-01-30 15:16:21 +00006130 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006131
Benjamin Kramer9c683542012-01-30 15:16:21 +00006132 for (unsigned i = 0; i != 4; ++i)
6133 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006134 unsigned Idx = (i < 2) ? 0 : 4;
6135 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006137 }
Evan Chengace3c172008-07-22 21:13:36 +00006138
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006140 }
6141
6142 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006143 // Otherwise, we must have three elements from one vector, call it X, and
6144 // one element from the other, call it Y. First, use a shufps to build an
6145 // intermediate vector with the one element from Y and the element from X
6146 // that will be in the same half in the final destination (the indexes don't
6147 // matter). Then, use a shufps to build the final vector, taking the half
6148 // containing the element from Y from the intermediate, and the other half
6149 // from X.
6150 if (NumHi == 3) {
6151 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006152 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006153 std::swap(V1, V2);
6154 }
6155
6156 // Find the element from V2.
6157 unsigned HiIndex;
6158 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006159 int Val = PermMask[HiIndex];
6160 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006161 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006162 if (Val >= 4)
6163 break;
6164 }
6165
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 Mask1[0] = PermMask[HiIndex];
6167 Mask1[1] = -1;
6168 Mask1[2] = PermMask[HiIndex^1];
6169 Mask1[3] = -1;
6170 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006171
6172 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 Mask1[0] = PermMask[0];
6174 Mask1[1] = PermMask[1];
6175 Mask1[2] = HiIndex & 1 ? 6 : 4;
6176 Mask1[3] = HiIndex & 1 ? 4 : 6;
6177 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006178 }
Craig Topper69947b92012-04-23 06:57:04 +00006179
6180 Mask1[0] = HiIndex & 1 ? 2 : 0;
6181 Mask1[1] = HiIndex & 1 ? 0 : 2;
6182 Mask1[2] = PermMask[2];
6183 Mask1[3] = PermMask[3];
6184 if (Mask1[2] >= 0)
6185 Mask1[2] += 4;
6186 if (Mask1[3] >= 0)
6187 Mask1[3] += 4;
6188 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006189 }
6190
6191 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006192 int LoMask[] = { -1, -1, -1, -1 };
6193 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006194
Benjamin Kramer9c683542012-01-30 15:16:21 +00006195 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006196 unsigned MaskIdx = 0;
6197 unsigned LoIdx = 0;
6198 unsigned HiIdx = 2;
6199 for (unsigned i = 0; i != 4; ++i) {
6200 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006201 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006202 MaskIdx = 1;
6203 LoIdx = 0;
6204 HiIdx = 2;
6205 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006206 int Idx = PermMask[i];
6207 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006208 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006210 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006211 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006212 LoIdx++;
6213 } else {
6214 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006215 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006216 HiIdx++;
6217 }
6218 }
6219
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6221 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006222 int MaskOps[] = { -1, -1, -1, -1 };
6223 for (unsigned i = 0; i != 4; ++i)
6224 if (Locs[i].first != -1)
6225 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006226 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006227}
6228
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006229static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006230 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006231 V = V.getOperand(0);
6232 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6233 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006234 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6235 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6236 // BUILD_VECTOR (load), undef
6237 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006238 if (MayFoldLoad(V))
6239 return true;
6240 return false;
6241}
6242
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006243// FIXME: the version above should always be used. Since there's
6244// a bug where several vector shuffles can't be folded because the
6245// DAG is not updated during lowering and a node claims to have two
6246// uses while it only has one, use this version, and let isel match
6247// another instruction if the load really happens to have more than
6248// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006249// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006250static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006251 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006252 V = V.getOperand(0);
6253 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6254 V = V.getOperand(0);
6255 if (ISD::isNormalLoad(V.getNode()))
6256 return true;
6257 return false;
6258}
6259
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006260static
Evan Cheng835580f2010-10-07 20:50:20 +00006261SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6262 EVT VT = Op.getValueType();
6263
6264 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006265 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6266 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006267 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6268 V1, DAG));
6269}
6270
6271static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006272SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006273 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006274 SDValue V1 = Op.getOperand(0);
6275 SDValue V2 = Op.getOperand(1);
6276 EVT VT = Op.getValueType();
6277
6278 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6279
Craig Topper1accb7e2012-01-10 06:54:16 +00006280 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006281 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6282
Evan Cheng0899f5c2011-08-31 02:05:24 +00006283 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6284 return DAG.getNode(ISD::BITCAST, dl, VT,
6285 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6286 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6287 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006288}
6289
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006290static
6291SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6292 SDValue V1 = Op.getOperand(0);
6293 SDValue V2 = Op.getOperand(1);
6294 EVT VT = Op.getValueType();
6295
6296 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6297 "unsupported shuffle type");
6298
6299 if (V2.getOpcode() == ISD::UNDEF)
6300 V2 = V1;
6301
6302 // v4i32 or v4f32
6303 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6304}
6305
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006306static
Craig Topper1accb7e2012-01-10 06:54:16 +00006307SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006308 SDValue V1 = Op.getOperand(0);
6309 SDValue V2 = Op.getOperand(1);
6310 EVT VT = Op.getValueType();
6311 unsigned NumElems = VT.getVectorNumElements();
6312
6313 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6314 // operand of these instructions is only memory, so check if there's a
6315 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6316 // same masks.
6317 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006318
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006319 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006320 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321 CanFoldLoad = true;
6322
6323 // When V1 is a load, it can be folded later into a store in isel, example:
6324 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6325 // turns into:
6326 // (MOVLPSmr addr:$src1, VR128:$src2)
6327 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006328 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 CanFoldLoad = true;
6330
Dan Gohman65fd6562011-11-03 21:49:52 +00006331 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006332 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006333 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006334 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6335
6336 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006337 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006338 if (SVOp->getMaskElt(1) != -1)
6339 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006340 }
6341
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342 // movl and movlp will both match v2i64, but v2i64 is never matched by
6343 // movl earlier because we make it strict to avoid messing with the movlp load
6344 // folding logic (see the code above getMOVLP call). Match it here then,
6345 // this is horrible, but will stay like this until we move all shuffle
6346 // matching to x86 specific nodes. Note that for the 1st condition all
6347 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006348 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006349 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6350 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006351 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006352 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006353 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006354 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006355
6356 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6357
6358 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006359 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006360 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361}
6362
Nadav Rotem154819d2012-04-09 07:45:58 +00006363SDValue
6364X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006365 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6366 EVT VT = Op.getValueType();
6367 DebugLoc dl = Op.getDebugLoc();
6368 SDValue V1 = Op.getOperand(0);
6369 SDValue V2 = Op.getOperand(1);
6370
6371 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006372 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006374 // Handle splat operations
6375 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006376 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006377 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006378
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006379 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006380 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006381 if (Broadcast.getNode())
6382 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006383
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006384 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006385 if ((Size == 128 && NumElem <= 4) ||
6386 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006387 return SDValue();
6388
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006389 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006391 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006392
6393 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6394 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006395 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6396 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6398 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006399 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006400 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006401 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006402 // FIXME: Figure out a cleaner way to do this.
6403 // Try to make use of movq to zero out the top part.
6404 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6405 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6406 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006407 EVT NewVT = NewOp.getValueType();
6408 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6409 NewVT, true, false))
6410 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006411 DAG, Subtarget, dl);
6412 }
6413 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6414 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006415 if (NewOp.getNode()) {
6416 EVT NewVT = NewOp.getValueType();
6417 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6418 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6419 DAG, Subtarget, dl);
6420 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006421 }
6422 }
6423 return SDValue();
6424}
6425
Dan Gohman475871a2008-07-27 21:46:04 +00006426SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006427X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006428 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006429 SDValue V1 = Op.getOperand(0);
6430 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006431 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006432 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006433 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006434 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006435 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006436 bool V1IsSplat = false;
6437 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006438 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006439 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006440 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006441 MachineFunction &MF = DAG.getMachineFunction();
6442 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443
Craig Topper3426a3e2011-11-14 06:46:21 +00006444 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006445
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006446 if (V1IsUndef && V2IsUndef)
6447 return DAG.getUNDEF(VT);
6448
6449 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006450
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006451 // Vector shuffle lowering takes 3 steps:
6452 //
6453 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6454 // narrowing and commutation of operands should be handled.
6455 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6456 // shuffle nodes.
6457 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6458 // so the shuffle can be broken into other shuffles and the legalizer can
6459 // try the lowering again.
6460 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006461 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006462 // be matched during isel, all of them must be converted to a target specific
6463 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006464
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006465 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6466 // narrowing and commutation of operands should be handled. The actual code
6467 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006468 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006469 if (NewOp.getNode())
6470 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006471
Craig Topper5aaffa82012-02-19 02:53:47 +00006472 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6473
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006474 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6475 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006476 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006477 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006478 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006479 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006480
Craig Topperdd637ae2012-02-19 05:41:45 +00006481 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006482 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006483 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006484
Craig Topperdd637ae2012-02-19 05:41:45 +00006485 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006486 return getMOVHighToLow(Op, dl, DAG);
6487
6488 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006489 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006490 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006491 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006492
Craig Topper5aaffa82012-02-19 02:53:47 +00006493 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006494 // The actual implementation will match the mask in the if above and then
6495 // during isel it can match several different instructions, not only pshufd
6496 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006497 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6498 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006499
Craig Topper5aaffa82012-02-19 02:53:47 +00006500 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006501
Craig Topperdbd98a42012-02-07 06:28:42 +00006502 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6503 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6504
Craig Topper1accb7e2012-01-10 06:54:16 +00006505 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006506 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6507
Craig Topperb3982da2011-12-31 23:50:21 +00006508 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006509 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006510 }
Eric Christopherfd179292009-08-27 18:07:15 +00006511
Evan Chengf26ffe92008-05-29 08:22:04 +00006512 // Check if this can be converted into a logical shift.
6513 bool isLeft = false;
6514 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006515 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006516 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006517 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006518 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006519 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006520 EVT EltVT = VT.getVectorElementType();
6521 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006522 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006523 }
Eric Christopherfd179292009-08-27 18:07:15 +00006524
Craig Topper5aaffa82012-02-19 02:53:47 +00006525 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006526 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006527 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006528 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006529 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006530 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6531
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006532 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006533 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6534 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006535 }
Eric Christopherfd179292009-08-27 18:07:15 +00006536
Nate Begeman9008ca62009-04-27 18:41:29 +00006537 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006538 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006539 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006540
Craig Topperdd637ae2012-02-19 05:41:45 +00006541 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006542 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006543
Craig Topperdd637ae2012-02-19 05:41:45 +00006544 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006545 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006546
Craig Topperdd637ae2012-02-19 05:41:45 +00006547 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006548 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006549
Craig Topperdd637ae2012-02-19 05:41:45 +00006550 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006551 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006552
Craig Topperdd637ae2012-02-19 05:41:45 +00006553 if (ShouldXformToMOVHLPS(M, VT) ||
6554 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006555 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556
Evan Chengf26ffe92008-05-29 08:22:04 +00006557 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006558 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006559 EVT EltVT = VT.getVectorElementType();
6560 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006561 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006562 }
Eric Christopherfd179292009-08-27 18:07:15 +00006563
Evan Cheng9eca5e82006-10-25 21:49:50 +00006564 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006565 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6566 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006567 V1IsSplat = isSplatVector(V1.getNode());
6568 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006569
Chris Lattner8a594482007-11-25 00:24:49 +00006570 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006571 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6572 CommuteVectorShuffleMask(M, NumElems);
6573 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006574 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006575 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006576 }
6577
Craig Topperbeabc6c2011-12-05 06:56:46 +00006578 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006579 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006580 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006581 return V1;
6582 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6583 // the instruction selector will not match, so get a canonical MOVL with
6584 // swapped operands to undo the commute.
6585 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006586 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587
Craig Topperbeabc6c2011-12-05 06:56:46 +00006588 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006589 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006590
Craig Topperbeabc6c2011-12-05 06:56:46 +00006591 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006592 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006593
Evan Cheng9bbbb982006-10-25 20:48:19 +00006594 if (V2IsSplat) {
6595 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006596 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006597 // new vector_shuffle with the corrected mask.p
6598 SmallVector<int, 8> NewMask(M.begin(), M.end());
6599 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006600 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006601 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006602 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006603 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 }
6605
Evan Cheng9eca5e82006-10-25 21:49:50 +00006606 if (Commuted) {
6607 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006608 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006609 CommuteVectorShuffleMask(M, NumElems);
6610 std::swap(V1, V2);
6611 std::swap(V1IsSplat, V2IsSplat);
6612 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006613
Craig Topper39a9e482012-02-11 06:24:48 +00006614 if (isUNPCKLMask(M, VT, HasAVX2))
6615 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006616
Craig Topper39a9e482012-02-11 06:24:48 +00006617 if (isUNPCKHMask(M, VT, HasAVX2))
6618 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006619 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006622 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006623 return CommuteVectorShuffle(SVOp, DAG);
6624
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006625 // The checks below are all present in isShuffleMaskLegal, but they are
6626 // inlined here right now to enable us to directly emit target specific
6627 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006628
Craig Topper0e2037b2012-01-20 05:53:00 +00006629 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006630 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006631 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006632 DAG);
6633
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006634 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6635 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006636 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006637 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006638 }
6639
Craig Toppera9a568a2012-05-02 08:03:44 +00006640 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006641 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006642 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006643 DAG);
6644
Craig Toppera9a568a2012-05-02 08:03:44 +00006645 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006646 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006647 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006648 DAG);
6649
Craig Topper1a7700a2012-01-19 08:19:12 +00006650 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006651 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006652 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006653
Craig Topper94438ba2011-12-16 08:06:31 +00006654 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006655 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006656 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006658
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006659 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006660 // Generate target specific nodes for 128 or 256-bit shuffles only
6661 // supported in the AVX instruction set.
6662 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006663
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006664 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006665 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006666 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6667
Craig Topper70b883b2011-11-28 10:14:51 +00006668 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006669 if (isVPERMILPMask(M, VT, HasAVX)) {
6670 if (HasAVX2 && VT == MVT::v8i32)
6671 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006672 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006673 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006674 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006675 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006676
Craig Topper70b883b2011-11-28 10:14:51 +00006677 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006678 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006679 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006680 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006681
Craig Topper1842ba02012-04-23 06:38:28 +00006682 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006683 if (BlendOp.getNode())
6684 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006685
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006686 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006687 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006688 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006689 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006690 }
Craig Topper92040742012-04-16 06:43:40 +00006691 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6692 &permclMask[0], 8);
6693 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006694 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006695 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006696 }
Craig Topper095c5282012-04-15 23:48:57 +00006697
Craig Topper8325c112012-04-16 00:41:45 +00006698 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6699 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006700 getShuffleCLImmediate(SVOp), DAG);
6701
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006702
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006703 //===--------------------------------------------------------------------===//
6704 // Since no target specific shuffle was selected for this generic one,
6705 // lower it into other known shuffles. FIXME: this isn't true yet, but
6706 // this is the plan.
6707 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006708
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006709 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6710 if (VT == MVT::v8i16) {
6711 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6712 if (NewOp.getNode())
6713 return NewOp;
6714 }
6715
6716 if (VT == MVT::v16i8) {
6717 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6718 if (NewOp.getNode())
6719 return NewOp;
6720 }
6721
6722 // Handle all 128-bit wide vectors with 4 elements, and match them with
6723 // several different shuffle types.
6724 if (NumElems == 4 && VT.getSizeInBits() == 128)
6725 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6726
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006727 // Handle general 256-bit shuffles
6728 if (VT.is256BitVector())
6729 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6730
Dan Gohman475871a2008-07-27 21:46:04 +00006731 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732}
6733
Dan Gohman475871a2008-07-27 21:46:04 +00006734SDValue
6735X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006736 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006737 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006738 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006739
6740 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6741 return SDValue();
6742
Duncan Sands83ec4b62008-06-06 12:08:01 +00006743 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006745 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006747 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006748 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006749 }
6750
6751 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006752 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6753 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6754 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6756 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006757 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006759 Op.getOperand(0)),
6760 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006762 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006764 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006765 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006766 }
6767
6768 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006769 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6770 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006771 // result has a single use which is a store or a bitcast to i32. And in
6772 // the case of a store, it's not worth it if the index is a constant 0,
6773 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006774 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006775 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006776 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006777 if ((User->getOpcode() != ISD::STORE ||
6778 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6779 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006780 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006784 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006785 Op.getOperand(0)),
6786 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006788 }
6789
6790 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006791 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006792 if (isa<ConstantSDNode>(Op.getOperand(1)))
6793 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006794 }
Dan Gohman475871a2008-07-27 21:46:04 +00006795 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006796}
6797
6798
Dan Gohman475871a2008-07-27 21:46:04 +00006799SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006800X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6801 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006803 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804
David Greene74a579d2011-02-10 16:57:36 +00006805 SDValue Vec = Op.getOperand(0);
6806 EVT VecVT = Vec.getValueType();
6807
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006808 // If this is a 256-bit vector result, first extract the 128-bit vector and
6809 // then extract the element from the 128-bit vector.
6810 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006811 DebugLoc dl = Op.getNode()->getDebugLoc();
6812 unsigned NumElems = VecVT.getVectorNumElements();
6813 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006814 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6815
6816 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006817 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006818
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006819 if (IdxVal >= NumElems/2)
6820 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006821 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006822 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006823 }
6824
6825 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6826
Craig Topperd0a31172012-01-10 06:37:29 +00006827 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006828 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006829 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006830 return Res;
6831 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006832
Owen Andersone50ed302009-08-10 22:56:29 +00006833 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006834 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006836 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006837 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006838 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006839 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006840 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6841 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006842 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006843 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006844 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006846 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006847 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006849 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006851 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006852 }
6853
6854 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006855 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 if (Idx == 0)
6857 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006858
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006860 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006861 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006862 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006863 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006864 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006865 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006866 }
6867
6868 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6870 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6871 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006872 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006873 if (Idx == 0)
6874 return Op;
6875
6876 // UNPCKHPD the element to the lowest double word, then movsd.
6877 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6878 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006879 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006880 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006881 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006882 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006883 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006884 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 }
6886
Dan Gohman475871a2008-07-27 21:46:04 +00006887 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888}
6889
Dan Gohman475871a2008-07-27 21:46:04 +00006890SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006891X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6892 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006893 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006894 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006895 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006896
Dan Gohman475871a2008-07-27 21:46:04 +00006897 SDValue N0 = Op.getOperand(0);
6898 SDValue N1 = Op.getOperand(1);
6899 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006900
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006901 if (VT.getSizeInBits() == 256)
6902 return SDValue();
6903
Dan Gohman8a55ce42009-09-23 21:02:20 +00006904 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006905 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006906 unsigned Opc;
6907 if (VT == MVT::v8i16)
6908 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006909 else if (VT == MVT::v16i8)
6910 Opc = X86ISD::PINSRB;
6911 else
6912 Opc = X86ISD::PINSRB;
6913
Nate Begeman14d12ca2008-02-11 04:19:36 +00006914 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6915 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 if (N1.getValueType() != MVT::i32)
6917 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6918 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006919 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006920 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006921 }
6922
6923 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006924 // Bits [7:6] of the constant are the source select. This will always be
6925 // zero here. The DAG Combiner may combine an extract_elt index into these
6926 // bits. For example (insert (extract, 3), 2) could be matched by putting
6927 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006928 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006930 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006932 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006933 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006935 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006936 }
6937
6938 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006939 // PINSR* works with constant index.
6940 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006941 }
Dan Gohman475871a2008-07-27 21:46:04 +00006942 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006943}
6944
Dan Gohman475871a2008-07-27 21:46:04 +00006945SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006946X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006947 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006948 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949
David Greene6b381262011-02-09 15:32:06 +00006950 DebugLoc dl = Op.getDebugLoc();
6951 SDValue N0 = Op.getOperand(0);
6952 SDValue N1 = Op.getOperand(1);
6953 SDValue N2 = Op.getOperand(2);
6954
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006955 // If this is a 256-bit vector result, first extract the 128-bit vector,
6956 // insert the element into the extracted half and then place it back.
6957 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006958 if (!isa<ConstantSDNode>(N2))
6959 return SDValue();
6960
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006961 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006962 unsigned NumElems = VT.getVectorNumElements();
6963 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006964 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006965
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006967 bool Upper = IdxVal >= NumElems/2;
6968 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6969 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006970
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006971 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006972 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006973 }
6974
Craig Topperd0a31172012-01-10 06:37:29 +00006975 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006976 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6977
Dan Gohman8a55ce42009-09-23 21:02:20 +00006978 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006979 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006980
Dan Gohman8a55ce42009-09-23 21:02:20 +00006981 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006982 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6983 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 if (N1.getValueType() != MVT::i32)
6985 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6986 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006987 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006988 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989 }
Dan Gohman475871a2008-07-27 21:46:04 +00006990 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991}
6992
Dan Gohman475871a2008-07-27 21:46:04 +00006993SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006994X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006995 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006996 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006997 EVT OpVT = Op.getValueType();
6998
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006999 // If this is a 256-bit vector result, first insert into a 128-bit
7000 // vector and then insert into the 256-bit vector.
7001 if (OpVT.getSizeInBits() > 128) {
7002 // Insert into a 128-bit vector.
7003 EVT VT128 = EVT::getVectorVT(*Context,
7004 OpVT.getVectorElementType(),
7005 OpVT.getVectorNumElements() / 2);
7006
7007 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7008
7009 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007010 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007011 }
7012
Craig Topperd77d2fe2012-04-29 20:22:05 +00007013 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007014 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007016
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007018 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7019 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007020 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007021}
7022
David Greene91585092011-01-26 15:38:49 +00007023// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7024// a simple subregister reference or explicit instructions to grab
7025// upper bits of a vector.
7026SDValue
7027X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7028 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007029 DebugLoc dl = Op.getNode()->getDebugLoc();
7030 SDValue Vec = Op.getNode()->getOperand(0);
7031 SDValue Idx = Op.getNode()->getOperand(1);
7032
Craig Topperb14940a2012-04-22 20:55:18 +00007033 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7034 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7035 isa<ConstantSDNode>(Idx)) {
7036 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7037 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007038 }
David Greene91585092011-01-26 15:38:49 +00007039 }
7040 return SDValue();
7041}
7042
David Greenecfe33c42011-01-26 19:13:22 +00007043// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7044// simple superregister reference or explicit instructions to insert
7045// the upper bits of a vector.
7046SDValue
7047X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7048 if (Subtarget->hasAVX()) {
7049 DebugLoc dl = Op.getNode()->getDebugLoc();
7050 SDValue Vec = Op.getNode()->getOperand(0);
7051 SDValue SubVec = Op.getNode()->getOperand(1);
7052 SDValue Idx = Op.getNode()->getOperand(2);
7053
Craig Topperb14940a2012-04-22 20:55:18 +00007054 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7055 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7056 isa<ConstantSDNode>(Idx)) {
7057 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7058 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007059 }
7060 }
7061 return SDValue();
7062}
7063
Bill Wendling056292f2008-09-16 21:48:12 +00007064// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7065// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7066// one of the above mentioned nodes. It has to be wrapped because otherwise
7067// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7068// be used to form addressing mode. These wrapped nodes will be selected
7069// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007070SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007071X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007072 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007073
Chris Lattner41621a22009-06-26 19:22:52 +00007074 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7075 // global base reg.
7076 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007077 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007078 CodeModel::Model M = getTargetMachine().getCodeModel();
7079
Chris Lattner4f066492009-07-11 20:29:19 +00007080 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007081 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007082 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007083 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007084 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007085 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007086 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007087
Evan Cheng1606e8e2009-03-13 07:51:59 +00007088 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007089 CP->getAlignment(),
7090 CP->getOffset(), OpFlag);
7091 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007092 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007093 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007094 if (OpFlag) {
7095 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007096 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007097 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007098 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007099 }
7100
7101 return Result;
7102}
7103
Dan Gohmand858e902010-04-17 15:26:15 +00007104SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007105 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007106
Chris Lattner18c59872009-06-27 04:16:01 +00007107 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7108 // global base reg.
7109 unsigned char OpFlag = 0;
7110 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007111 CodeModel::Model M = getTargetMachine().getCodeModel();
7112
Chris Lattner4f066492009-07-11 20:29:19 +00007113 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007114 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007115 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007116 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007117 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007118 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007119 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Chris Lattner18c59872009-06-27 04:16:01 +00007121 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7122 OpFlag);
7123 DebugLoc DL = JT->getDebugLoc();
7124 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007125
Chris Lattner18c59872009-06-27 04:16:01 +00007126 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007127 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007128 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7129 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007130 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007131 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007132
Chris Lattner18c59872009-06-27 04:16:01 +00007133 return Result;
7134}
7135
7136SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007137X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007138 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007139
Chris Lattner18c59872009-06-27 04:16:01 +00007140 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7141 // global base reg.
7142 unsigned char OpFlag = 0;
7143 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007144 CodeModel::Model M = getTargetMachine().getCodeModel();
7145
Chris Lattner4f066492009-07-11 20:29:19 +00007146 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007147 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7148 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7149 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007150 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007151 } else if (Subtarget->isPICStyleGOT()) {
7152 OpFlag = X86II::MO_GOT;
7153 } else if (Subtarget->isPICStyleStubPIC()) {
7154 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7155 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7156 OpFlag = X86II::MO_DARWIN_NONLAZY;
7157 }
Eric Christopherfd179292009-08-27 18:07:15 +00007158
Chris Lattner18c59872009-06-27 04:16:01 +00007159 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007160
Chris Lattner18c59872009-06-27 04:16:01 +00007161 DebugLoc DL = Op.getDebugLoc();
7162 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007163
7164
Chris Lattner18c59872009-06-27 04:16:01 +00007165 // With PIC, the address is actually $g + Offset.
7166 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007167 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007168 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7169 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007170 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007171 Result);
7172 }
Eric Christopherfd179292009-08-27 18:07:15 +00007173
Eli Friedman586272d2011-08-11 01:48:05 +00007174 // For symbols that require a load from a stub to get the address, emit the
7175 // load.
7176 if (isGlobalStubReference(OpFlag))
7177 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007178 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007179
Chris Lattner18c59872009-06-27 04:16:01 +00007180 return Result;
7181}
7182
Dan Gohman475871a2008-07-27 21:46:04 +00007183SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007184X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007185 // Create the TargetBlockAddressAddress node.
7186 unsigned char OpFlags =
7187 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007188 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007189 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007190 DebugLoc dl = Op.getDebugLoc();
7191 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7192 /*isTarget=*/true, OpFlags);
7193
Dan Gohmanf705adb2009-10-30 01:28:02 +00007194 if (Subtarget->isPICStyleRIPRel() &&
7195 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007196 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7197 else
7198 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007199
Dan Gohman29cbade2009-11-20 23:18:13 +00007200 // With PIC, the address is actually $g + Offset.
7201 if (isGlobalRelativeToPICBase(OpFlags)) {
7202 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7203 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7204 Result);
7205 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007206
7207 return Result;
7208}
7209
7210SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007211X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007212 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007213 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007214 // Create the TargetGlobalAddress node, folding in the constant
7215 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007216 unsigned char OpFlags =
7217 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007218 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007219 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007220 if (OpFlags == X86II::MO_NO_FLAG &&
7221 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007222 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007223 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007224 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007225 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007226 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007227 }
Eric Christopherfd179292009-08-27 18:07:15 +00007228
Chris Lattner4f066492009-07-11 20:29:19 +00007229 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007230 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007231 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7232 else
7233 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007234
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007235 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007236 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007237 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7238 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007239 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007241
Chris Lattner36c25012009-07-10 07:34:39 +00007242 // For globals that require a load from a stub to get the address, emit the
7243 // load.
7244 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007245 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007246 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007247
Dan Gohman6520e202008-10-18 02:06:02 +00007248 // If there was a non-zero offset that we didn't fold, create an explicit
7249 // addition for it.
7250 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007251 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007252 DAG.getConstant(Offset, getPointerTy()));
7253
Evan Cheng0db9fe62006-04-25 20:13:52 +00007254 return Result;
7255}
7256
Evan Chengda43bcf2008-09-24 00:05:32 +00007257SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007258X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007259 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007260 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007261 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007262}
7263
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007264static SDValue
7265GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007266 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007267 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007268 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007269 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007270 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007271 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007272 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007273 GA->getOffset(),
7274 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007275
7276 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7277 : X86ISD::TLSADDR;
7278
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279 if (InFlag) {
7280 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007281 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007282 } else {
7283 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007284 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007285 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007286
7287 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007288 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007289
Rafael Espindola15f1b662009-04-24 12:59:40 +00007290 SDValue Flag = Chain.getValue(1);
7291 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007292}
7293
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007294// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007295static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007296LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007297 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007298 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007299 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7300 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007301 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007302 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007303 InFlag = Chain.getValue(1);
7304
Chris Lattnerb903bed2009-06-26 21:20:29 +00007305 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306}
7307
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007308// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007309static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007310LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007311 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007312 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7313 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007314}
7315
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007316static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7317 SelectionDAG &DAG,
7318 const EVT PtrVT,
7319 bool is64Bit) {
7320 DebugLoc dl = GA->getDebugLoc();
7321
7322 // Get the start address of the TLS block for this module.
7323 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7324 .getInfo<X86MachineFunctionInfo>();
7325 MFI->incNumLocalDynamicTLSAccesses();
7326
7327 SDValue Base;
7328 if (is64Bit) {
7329 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7330 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7331 } else {
7332 SDValue InFlag;
7333 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7334 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7335 InFlag = Chain.getValue(1);
7336 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7337 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7338 }
7339
7340 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7341 // of Base.
7342
7343 // Build x@dtpoff.
7344 unsigned char OperandFlags = X86II::MO_DTPOFF;
7345 unsigned WrapperKind = X86ISD::Wrapper;
7346 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7347 GA->getValueType(0),
7348 GA->getOffset(), OperandFlags);
7349 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7350
7351 // Add x@dtpoff with the base.
7352 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7353}
7354
Hans Wennborg228756c2012-05-11 10:11:01 +00007355// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007356static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007357 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007358 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007359 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007360
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007361 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7362 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7363 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007364
Michael J. Spencerec38de22010-10-10 22:04:20 +00007365 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007366 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007367 MachinePointerInfo(Ptr),
7368 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007369
Chris Lattnerb903bed2009-06-26 21:20:29 +00007370 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007371 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7372 // initialexec.
7373 unsigned WrapperKind = X86ISD::Wrapper;
7374 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007375 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007376 } else if (model == TLSModel::InitialExec) {
7377 if (is64Bit) {
7378 OperandFlags = X86II::MO_GOTTPOFF;
7379 WrapperKind = X86ISD::WrapperRIP;
7380 } else {
7381 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7382 }
Chris Lattner18c59872009-06-27 04:16:01 +00007383 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007384 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007385 }
Eric Christopherfd179292009-08-27 18:07:15 +00007386
Hans Wennborg228756c2012-05-11 10:11:01 +00007387 // emit "addl x@ntpoff,%eax" (local exec)
7388 // or "addl x@indntpoff,%eax" (initial exec)
7389 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007390 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007391 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007392 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007393 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007394
Hans Wennborg228756c2012-05-11 10:11:01 +00007395 if (model == TLSModel::InitialExec) {
7396 if (isPIC && !is64Bit) {
7397 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7398 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7399 Offset);
7400 } else {
7401 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7402 MachinePointerInfo::getGOT(), false, false, false,
7403 0);
7404 }
7405 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007406
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007407 // The address of the thread local variable is the add of the thread
7408 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007409 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007410}
7411
Dan Gohman475871a2008-07-27 21:46:04 +00007412SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007413X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007414
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007415 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007416 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007417
Eric Christopher30ef0e52010-06-03 04:07:48 +00007418 if (Subtarget->isTargetELF()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007419 // If GV is an alias then use the aliasee for determining
7420 // thread-localness.
7421 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7422 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007423
Chandler Carruth34797132012-04-08 17:20:55 +00007424 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007425
Eric Christopher30ef0e52010-06-03 04:07:48 +00007426 switch (model) {
7427 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007428 if (Subtarget->is64Bit())
7429 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7430 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007431 case TLSModel::LocalDynamic:
7432 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7433 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007434 case TLSModel::InitialExec:
7435 case TLSModel::LocalExec:
7436 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007437 Subtarget->is64Bit(),
7438 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007439 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007440 llvm_unreachable("Unknown TLS model.");
7441 }
7442
7443 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007444 // Darwin only has one model of TLS. Lower to that.
7445 unsigned char OpFlag = 0;
7446 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7447 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007448
Eric Christopher30ef0e52010-06-03 04:07:48 +00007449 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7450 // global base reg.
7451 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7452 !Subtarget->is64Bit();
7453 if (PIC32)
7454 OpFlag = X86II::MO_TLVP_PIC_BASE;
7455 else
7456 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007457 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007458 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007459 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007460 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007461 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007462
Eric Christopher30ef0e52010-06-03 04:07:48 +00007463 // With PIC32, the address is actually $g + Offset.
7464 if (PIC32)
7465 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7466 DAG.getNode(X86ISD::GlobalBaseReg,
7467 DebugLoc(), getPointerTy()),
7468 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007469
Eric Christopher30ef0e52010-06-03 04:07:48 +00007470 // Lowering the machine isd will make sure everything is in the right
7471 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007472 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007473 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007474 SDValue Args[] = { Chain, Offset };
7475 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476
Eric Christopher30ef0e52010-06-03 04:07:48 +00007477 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7478 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7479 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007480
Eric Christopher30ef0e52010-06-03 04:07:48 +00007481 // And our return value (tls address) is in the standard call return value
7482 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007483 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007484 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7485 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007486 }
7487
7488 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007489 // Just use the implicit TLS architecture
7490 // Need to generate someting similar to:
7491 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7492 // ; from TEB
7493 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7494 // mov rcx, qword [rdx+rcx*8]
7495 // mov eax, .tls$:tlsvar
7496 // [rax+rcx] contains the address
7497 // Windows 64bit: gs:0x58
7498 // Windows 32bit: fs:__tls_array
7499
7500 // If GV is an alias then use the aliasee for determining
7501 // thread-localness.
7502 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7503 GV = GA->resolveAliasedGlobal(false);
7504 DebugLoc dl = GA->getDebugLoc();
7505 SDValue Chain = DAG.getEntryNode();
7506
7507 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7508 // %gs:0x58 (64-bit).
7509 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7510 ? Type::getInt8PtrTy(*DAG.getContext(),
7511 256)
7512 : Type::getInt32PtrTy(*DAG.getContext(),
7513 257));
7514
7515 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7516 Subtarget->is64Bit()
7517 ? DAG.getIntPtrConstant(0x58)
7518 : DAG.getExternalSymbol("_tls_array",
7519 getPointerTy()),
7520 MachinePointerInfo(Ptr),
7521 false, false, false, 0);
7522
7523 // Load the _tls_index variable
7524 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7525 if (Subtarget->is64Bit())
7526 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7527 IDX, MachinePointerInfo(), MVT::i32,
7528 false, false, 0);
7529 else
7530 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7531 false, false, false, 0);
7532
7533 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007534 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007535 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7536
7537 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7538 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7539 false, false, false, 0);
7540
7541 // Get the offset of start of .tls section
7542 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7543 GA->getValueType(0),
7544 GA->getOffset(), X86II::MO_SECREL);
7545 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7546
7547 // The address of the thread local variable is the add of the thread
7548 // pointer with the offset of the variable.
7549 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007550 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007551
David Blaikie4d6ccb52012-01-20 21:51:11 +00007552 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007553}
7554
Evan Cheng0db9fe62006-04-25 20:13:52 +00007555
Chad Rosierb90d2a92012-01-03 23:19:12 +00007556/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7557/// and take a 2 x i32 value to shift plus a shift amount.
7558SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007559 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007560 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007561 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007562 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007563 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007564 SDValue ShOpLo = Op.getOperand(0);
7565 SDValue ShOpHi = Op.getOperand(1);
7566 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007567 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007568 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007569 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007570
Dan Gohman475871a2008-07-27 21:46:04 +00007571 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007572 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007573 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7574 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007575 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007576 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7577 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007578 }
Evan Chenge3413162006-01-09 18:33:28 +00007579
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7581 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007582 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007584
Dan Gohman475871a2008-07-27 21:46:04 +00007585 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007587 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7588 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007589
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007590 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007591 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7592 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007593 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007594 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7595 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007596 }
7597
Dan Gohman475871a2008-07-27 21:46:04 +00007598 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007599 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007600}
Evan Chenga3195e82006-01-12 22:54:21 +00007601
Dan Gohmand858e902010-04-17 15:26:15 +00007602SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7603 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007604 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007605
Dale Johannesen0488fb62010-09-30 23:57:10 +00007606 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007607 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007608
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007610 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007611
Eli Friedman36df4992009-05-27 00:47:34 +00007612 // These are really Legal; return the operand so the caller accepts it as
7613 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007615 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007616 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007617 Subtarget->is64Bit()) {
7618 return Op;
7619 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007620
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007621 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007622 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007624 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007625 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007626 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007627 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007628 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007629 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007630 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7631}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007632
Owen Andersone50ed302009-08-10 22:56:29 +00007633SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007634 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007635 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007636 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007637 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007638 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007639 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007640 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007641 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007642 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644
Chris Lattner492a43e2010-09-22 01:28:21 +00007645 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007646
Stuart Hastings84be9582011-06-02 15:57:11 +00007647 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7648 MachineMemOperand *MMO;
7649 if (FI) {
7650 int SSFI = FI->getIndex();
7651 MMO =
7652 DAG.getMachineFunction()
7653 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7654 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7655 } else {
7656 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7657 StackSlot = StackSlot.getOperand(1);
7658 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007659 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007660 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7661 X86ISD::FILD, DL,
7662 Tys, Ops, array_lengthof(Ops),
7663 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007665 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007667 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668
7669 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7670 // shouldn't be necessary except that RFP cannot be live across
7671 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007672 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007673 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7674 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007675 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007677 SDValue Ops[] = {
7678 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7679 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007680 MachineMemOperand *MMO =
7681 DAG.getMachineFunction()
7682 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007683 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007684
Chris Lattner492a43e2010-09-22 01:28:21 +00007685 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7686 Ops, array_lengthof(Ops),
7687 Op.getValueType(), MMO);
7688 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007689 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007690 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007691 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007692
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 return Result;
7694}
7695
Bill Wendling8b8a6362009-01-17 03:56:04 +00007696// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007697SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7698 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007699 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007700 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007701 movq %rax, %xmm0
7702 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7703 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7704 #ifdef __SSE3__
7705 haddpd %xmm0, %xmm0
7706 #else
7707 pshufd $0x4e, %xmm0, %xmm1
7708 addpd %xmm1, %xmm0
7709 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007710 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007711
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007712 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007713 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007714
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007715 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007716 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7717 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007718 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007719
Chris Lattner97484792012-01-25 09:56:22 +00007720 SmallVector<Constant*,2> CV1;
7721 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007722 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007723 CV1.push_back(
7724 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7725 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007726 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007727
Bill Wendling397ae212012-01-05 02:13:20 +00007728 // Load the 64-bit value into an XMM register.
7729 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7730 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007732 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007733 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007734 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7735 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7736 CLod0);
7737
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007739 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007740 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007741 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007743 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007744
Craig Topperd0a31172012-01-10 06:37:29 +00007745 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007746 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7747 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7748 } else {
7749 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7750 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7751 S2F, 0x4E, DAG);
7752 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7753 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7754 Sub);
7755 }
7756
7757 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007758 DAG.getIntPtrConstant(0));
7759}
7760
Bill Wendling8b8a6362009-01-17 03:56:04 +00007761// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007762SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7763 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007764 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765 // FP constant to bias correct the final result.
7766 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007768
7769 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007771 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772
Eli Friedmanf3704762011-08-29 21:15:46 +00007773 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007774 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007775
Owen Anderson825b72b2009-08-11 20:47:22 +00007776 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007777 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007778 DAG.getIntPtrConstant(0));
7779
7780 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007782 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007783 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007784 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007785 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007786 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 MVT::v2f64, Bias)));
7788 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007789 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007790 DAG.getIntPtrConstant(0));
7791
7792 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007794
7795 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007796 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007797
Craig Topper69947b92012-04-23 06:57:04 +00007798 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007799 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007800 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007801 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007802 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007803
7804 // Handle final rounding.
7805 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007806}
7807
Dan Gohmand858e902010-04-17 15:26:15 +00007808SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7809 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007810 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007811 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007812
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007813 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007814 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7815 // the optimization here.
7816 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007817 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007818
Owen Andersone50ed302009-08-10 22:56:29 +00007819 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007820 EVT DstVT = Op.getValueType();
7821 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007823 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007824 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007825 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007826 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007827
7828 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007830 if (SrcVT == MVT::i32) {
7831 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7832 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7833 getPointerTy(), StackSlot, WordOff);
7834 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007835 StackSlot, MachinePointerInfo(),
7836 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007837 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007838 OffsetSlot, MachinePointerInfo(),
7839 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007840 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7841 return Fild;
7842 }
7843
7844 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7845 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007846 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007847 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007848 // For i64 source, we need to add the appropriate power of 2 if the input
7849 // was negative. This is the same as the optimization in
7850 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7851 // we must be careful to do the computation in x87 extended precision, not
7852 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007853 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7854 MachineMemOperand *MMO =
7855 DAG.getMachineFunction()
7856 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7857 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007858
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007859 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7860 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007861 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7862 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007863
7864 APInt FF(32, 0x5F800000ULL);
7865
7866 // Check whether the sign bit is set.
7867 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7868 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7869 ISD::SETLT);
7870
7871 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7872 SDValue FudgePtr = DAG.getConstantPool(
7873 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7874 getPointerTy());
7875
7876 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7877 SDValue Zero = DAG.getIntPtrConstant(0);
7878 SDValue Four = DAG.getIntPtrConstant(4);
7879 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7880 Zero, Four);
7881 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7882
7883 // Load the value out, extending it from f32 to f80.
7884 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007885 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007886 FudgePtr, MachinePointerInfo::getConstantPool(),
7887 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007888 // Extend everything to 80 bits to force it to be done on x87.
7889 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7890 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891}
7892
Dan Gohman475871a2008-07-27 21:46:04 +00007893std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007894FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007895 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007896
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007898
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007899 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7901 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007902 }
7903
Owen Anderson825b72b2009-08-11 20:47:22 +00007904 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7905 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007906 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007907
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007908 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007909 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007910 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007911 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007912 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007914 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007915 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007916
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007917 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7918 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007919 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007920 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007921 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007922 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007923
Evan Cheng0db9fe62006-04-25 20:13:52 +00007924 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007925 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7926 Opc = X86ISD::WIN_FTOL;
7927 else
7928 switch (DstTy.getSimpleVT().SimpleTy) {
7929 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7930 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7931 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7932 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7933 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007934
Dan Gohman475871a2008-07-27 21:46:04 +00007935 SDValue Chain = DAG.getEntryNode();
7936 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007937 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007938 // FIXME This causes a redundant load/store if the SSE-class value is already
7939 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007940 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007941 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007942 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007943 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007944 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007946 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007947 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007948 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007949
Chris Lattner492a43e2010-09-22 01:28:21 +00007950 MachineMemOperand *MMO =
7951 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7952 MachineMemOperand::MOLoad, MemSize, MemSize);
7953 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7954 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007955 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007956 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007957 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7958 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007959
Chris Lattner07290932010-09-22 01:05:16 +00007960 MachineMemOperand *MMO =
7961 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7962 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007963
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007964 if (Opc != X86ISD::WIN_FTOL) {
7965 // Build the FP_TO_INT*_IN_MEM
7966 SDValue Ops[] = { Chain, Value, StackSlot };
7967 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7968 Ops, 3, DstTy, MMO);
7969 return std::make_pair(FIST, StackSlot);
7970 } else {
7971 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7972 DAG.getVTList(MVT::Other, MVT::Glue),
7973 Chain, Value);
7974 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7975 MVT::i32, ftol.getValue(1));
7976 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7977 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007978 SDValue Ops[] = { eax, edx };
7979 SDValue pair = IsReplace
7980 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7981 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007982 return std::make_pair(pair, SDValue());
7983 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007984}
7985
Dan Gohmand858e902010-04-17 15:26:15 +00007986SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7987 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007988 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007989 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007990
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007991 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7992 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007993 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007994 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7995 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007996
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007997 if (StackSlot.getNode())
7998 // Load the result.
7999 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8000 FIST, StackSlot, MachinePointerInfo(),
8001 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008002
8003 // The node is the result.
8004 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008005}
8006
Dan Gohmand858e902010-04-17 15:26:15 +00008007SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8008 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008009 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8010 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008011 SDValue FIST = Vals.first, StackSlot = Vals.second;
8012 assert(FIST.getNode() && "Unexpected failure");
8013
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008014 if (StackSlot.getNode())
8015 // Load the result.
8016 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8017 FIST, StackSlot, MachinePointerInfo(),
8018 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008019
8020 // The node is the result.
8021 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008022}
8023
Dan Gohmand858e902010-04-17 15:26:15 +00008024SDValue X86TargetLowering::LowerFABS(SDValue Op,
8025 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008026 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008027 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008028 EVT VT = Op.getValueType();
8029 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008030 if (VT.isVector())
8031 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008032 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008033 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008034 C = ConstantVector::getSplat(2,
8035 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008036 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008037 C = ConstantVector::getSplat(4,
8038 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008039 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008040 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008041 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008042 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008043 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008044 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008045}
8046
Dan Gohmand858e902010-04-17 15:26:15 +00008047SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008048 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008049 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008050 EVT VT = Op.getValueType();
8051 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008052 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8053 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008054 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008055 NumElts = VT.getVectorNumElements();
8056 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008057 Constant *C;
8058 if (EltVT == MVT::f64)
8059 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8060 else
8061 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8062 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008063 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008064 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008065 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008066 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008067 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008068 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008069 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008070 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008071 DAG.getNode(ISD::BITCAST, dl, XORVT,
8072 Op.getOperand(0)),
8073 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008074 }
Craig Topper69947b92012-04-23 06:57:04 +00008075
8076 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008077}
8078
Dan Gohmand858e902010-04-17 15:26:15 +00008079SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008080 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008081 SDValue Op0 = Op.getOperand(0);
8082 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008083 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008084 EVT VT = Op.getValueType();
8085 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008086
8087 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008088 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008089 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008090 SrcVT = VT;
8091 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008092 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008093 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008094 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008095 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008096 }
8097
8098 // At this point the operands and the result should have the same
8099 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008100
Evan Cheng68c47cb2007-01-05 07:55:56 +00008101 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008102 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008104 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8105 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008106 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8109 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8110 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008111 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008112 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008113 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008114 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008115 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008116 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008117 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008118
8119 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008120 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008121 // Op0 is MVT::f32, Op1 is MVT::f64.
8122 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8123 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8124 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008125 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008126 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008127 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008128 }
8129
Evan Cheng73d6cf12007-01-05 21:37:56 +00008130 // Clear first operand sign bit.
8131 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008132 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008133 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8134 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008135 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008136 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8137 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8138 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8139 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008140 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008141 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008142 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008143 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008144 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008145 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008146 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008147
8148 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008149 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008150}
8151
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008152SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8153 SDValue N0 = Op.getOperand(0);
8154 DebugLoc dl = Op.getDebugLoc();
8155 EVT VT = Op.getValueType();
8156
8157 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8158 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8159 DAG.getConstant(1, VT));
8160 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8161}
8162
Dan Gohman076aee32009-03-04 19:44:21 +00008163/// Emit nodes that will be selected as "test Op0,Op0", or something
8164/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008165SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008166 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008167 DebugLoc dl = Op.getDebugLoc();
8168
Dan Gohman31125812009-03-07 01:58:32 +00008169 // CF and OF aren't always set the way we want. Determine which
8170 // of these we need.
8171 bool NeedCF = false;
8172 bool NeedOF = false;
8173 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008174 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008175 case X86::COND_A: case X86::COND_AE:
8176 case X86::COND_B: case X86::COND_BE:
8177 NeedCF = true;
8178 break;
8179 case X86::COND_G: case X86::COND_GE:
8180 case X86::COND_L: case X86::COND_LE:
8181 case X86::COND_O: case X86::COND_NO:
8182 NeedOF = true;
8183 break;
Dan Gohman31125812009-03-07 01:58:32 +00008184 }
8185
Dan Gohman076aee32009-03-04 19:44:21 +00008186 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008187 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8188 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008189 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8190 // Emit a CMP with 0, which is the TEST pattern.
8191 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8192 DAG.getConstant(0, Op.getValueType()));
8193
8194 unsigned Opcode = 0;
8195 unsigned NumOperands = 0;
8196 switch (Op.getNode()->getOpcode()) {
8197 case ISD::ADD:
8198 // Due to an isel shortcoming, be conservative if this add is likely to be
8199 // selected as part of a load-modify-store instruction. When the root node
8200 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8201 // uses of other nodes in the match, such as the ADD in this case. This
8202 // leads to the ADD being left around and reselected, with the result being
8203 // two adds in the output. Alas, even if none our users are stores, that
8204 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8205 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8206 // climbing the DAG back to the root, and it doesn't seem to be worth the
8207 // effort.
8208 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008209 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8210 if (UI->getOpcode() != ISD::CopyToReg &&
8211 UI->getOpcode() != ISD::SETCC &&
8212 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008213 goto default_case;
8214
8215 if (ConstantSDNode *C =
8216 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8217 // An add of one will be selected as an INC.
8218 if (C->getAPIntValue() == 1) {
8219 Opcode = X86ISD::INC;
8220 NumOperands = 1;
8221 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008222 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008223
8224 // An add of negative one (subtract of one) will be selected as a DEC.
8225 if (C->getAPIntValue().isAllOnesValue()) {
8226 Opcode = X86ISD::DEC;
8227 NumOperands = 1;
8228 break;
8229 }
Dan Gohman076aee32009-03-04 19:44:21 +00008230 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008231
8232 // Otherwise use a regular EFLAGS-setting add.
8233 Opcode = X86ISD::ADD;
8234 NumOperands = 2;
8235 break;
8236 case ISD::AND: {
8237 // If the primary and result isn't used, don't bother using X86ISD::AND,
8238 // because a TEST instruction will be better.
8239 bool NonFlagUse = false;
8240 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8241 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8242 SDNode *User = *UI;
8243 unsigned UOpNo = UI.getOperandNo();
8244 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8245 // Look pass truncate.
8246 UOpNo = User->use_begin().getOperandNo();
8247 User = *User->use_begin();
8248 }
8249
8250 if (User->getOpcode() != ISD::BRCOND &&
8251 User->getOpcode() != ISD::SETCC &&
8252 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8253 NonFlagUse = true;
8254 break;
8255 }
Dan Gohman076aee32009-03-04 19:44:21 +00008256 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008257
8258 if (!NonFlagUse)
8259 break;
8260 }
8261 // FALL THROUGH
8262 case ISD::SUB:
8263 case ISD::OR:
8264 case ISD::XOR:
8265 // Due to the ISEL shortcoming noted above, be conservative if this op is
8266 // likely to be selected as part of a load-modify-store instruction.
8267 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8268 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8269 if (UI->getOpcode() == ISD::STORE)
8270 goto default_case;
8271
8272 // Otherwise use a regular EFLAGS-setting instruction.
8273 switch (Op.getNode()->getOpcode()) {
8274 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008275 case ISD::SUB:
8276 // If the only use of SUB is EFLAGS, use CMP instead.
8277 if (Op.hasOneUse())
8278 Opcode = X86ISD::CMP;
8279 else
8280 Opcode = X86ISD::SUB;
8281 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008282 case ISD::OR: Opcode = X86ISD::OR; break;
8283 case ISD::XOR: Opcode = X86ISD::XOR; break;
8284 case ISD::AND: Opcode = X86ISD::AND; break;
8285 }
8286
8287 NumOperands = 2;
8288 break;
8289 case X86ISD::ADD:
8290 case X86ISD::SUB:
8291 case X86ISD::INC:
8292 case X86ISD::DEC:
8293 case X86ISD::OR:
8294 case X86ISD::XOR:
8295 case X86ISD::AND:
8296 return SDValue(Op.getNode(), 1);
8297 default:
8298 default_case:
8299 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008300 }
8301
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008302 if (Opcode == 0)
8303 // Emit a CMP with 0, which is the TEST pattern.
8304 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8305 DAG.getConstant(0, Op.getValueType()));
8306
Manman Ren87253c22012-06-07 00:42:47 +00008307 if (Opcode == X86ISD::CMP) {
8308 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8309 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008310 // We can't replace usage of SUB with CMP.
8311 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008312 return SDValue(New.getNode(), 0);
8313 }
8314
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008315 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8316 SmallVector<SDValue, 4> Ops;
8317 for (unsigned i = 0; i != NumOperands; ++i)
8318 Ops.push_back(Op.getOperand(i));
8319
8320 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8321 DAG.ReplaceAllUsesWith(Op, New);
8322 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008323}
8324
8325/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8326/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008327SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008328 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008329 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8330 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008331 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008332
8333 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008334 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008335}
8336
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008337/// Convert a comparison if required by the subtarget.
8338SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8339 SelectionDAG &DAG) const {
8340 // If the subtarget does not support the FUCOMI instruction, floating-point
8341 // comparisons have to be converted.
8342 if (Subtarget->hasCMov() ||
8343 Cmp.getOpcode() != X86ISD::CMP ||
8344 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8345 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8346 return Cmp;
8347
8348 // The instruction selector will select an FUCOM instruction instead of
8349 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8350 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8351 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8352 DebugLoc dl = Cmp.getDebugLoc();
8353 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8354 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8355 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8356 DAG.getConstant(8, MVT::i8));
8357 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8358 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8359}
8360
Evan Chengd40d03e2010-01-06 19:38:29 +00008361/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8362/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008363SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8364 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008365 SDValue Op0 = And.getOperand(0);
8366 SDValue Op1 = And.getOperand(1);
8367 if (Op0.getOpcode() == ISD::TRUNCATE)
8368 Op0 = Op0.getOperand(0);
8369 if (Op1.getOpcode() == ISD::TRUNCATE)
8370 Op1 = Op1.getOperand(0);
8371
Evan Chengd40d03e2010-01-06 19:38:29 +00008372 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008373 if (Op1.getOpcode() == ISD::SHL)
8374 std::swap(Op0, Op1);
8375 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008376 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8377 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008378 // If we looked past a truncate, check that it's only truncating away
8379 // known zeros.
8380 unsigned BitWidth = Op0.getValueSizeInBits();
8381 unsigned AndBitWidth = And.getValueSizeInBits();
8382 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008383 APInt Zeros, Ones;
8384 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008385 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8386 return SDValue();
8387 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008388 LHS = Op1;
8389 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008390 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008391 } else if (Op1.getOpcode() == ISD::Constant) {
8392 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008393 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008394 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008395
8396 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008397 LHS = AndLHS.getOperand(0);
8398 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008399 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008400
8401 // Use BT if the immediate can't be encoded in a TEST instruction.
8402 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8403 LHS = AndLHS;
8404 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8405 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008406 }
Evan Cheng0488db92007-09-25 01:57:46 +00008407
Evan Chengd40d03e2010-01-06 19:38:29 +00008408 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008409 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008410 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008411 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008412 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008413 // Also promote i16 to i32 for performance / code size reason.
8414 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008415 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008416 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008417
Evan Chengd40d03e2010-01-06 19:38:29 +00008418 // If the operand types disagree, extend the shift amount to match. Since
8419 // BT ignores high bits (like shifts) we can use anyextend.
8420 if (LHS.getValueType() != RHS.getValueType())
8421 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008422
Evan Chengd40d03e2010-01-06 19:38:29 +00008423 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8424 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8425 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8426 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008427 }
8428
Evan Cheng54de3ea2010-01-05 06:52:31 +00008429 return SDValue();
8430}
8431
Dan Gohmand858e902010-04-17 15:26:15 +00008432SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008433
8434 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8435
Evan Cheng54de3ea2010-01-05 06:52:31 +00008436 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8437 SDValue Op0 = Op.getOperand(0);
8438 SDValue Op1 = Op.getOperand(1);
8439 DebugLoc dl = Op.getDebugLoc();
8440 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8441
8442 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008443 // Lower (X & (1 << N)) == 0 to BT(X, N).
8444 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8445 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008446 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008447 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008448 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008449 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8450 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8451 if (NewSetCC.getNode())
8452 return NewSetCC;
8453 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008454
Chris Lattner481eebc2010-12-19 21:23:48 +00008455 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8456 // these.
8457 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008458 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008459 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8460 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008461
Chris Lattner481eebc2010-12-19 21:23:48 +00008462 // If the input is a setcc, then reuse the input setcc or use a new one with
8463 // the inverted condition.
8464 if (Op0.getOpcode() == X86ISD::SETCC) {
8465 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8466 bool Invert = (CC == ISD::SETNE) ^
8467 cast<ConstantSDNode>(Op1)->isNullValue();
8468 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008469
Evan Cheng2c755ba2010-02-27 07:36:59 +00008470 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008471 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8472 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8473 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008474 }
8475
Evan Chenge5b51ac2010-04-17 06:13:15 +00008476 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008477 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008478 if (X86CC == X86::COND_INVALID)
8479 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008480
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008481 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008482 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008483 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008484 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008485}
8486
Craig Topper89af15e2011-09-18 08:03:58 +00008487// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008488// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008489static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008490 EVT VT = Op.getValueType();
8491
Duncan Sands28b77e92011-09-06 19:07:46 +00008492 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008493 "Unsupported value type for operation");
8494
Craig Topper66ddd152012-04-27 22:54:43 +00008495 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008496 DebugLoc dl = Op.getDebugLoc();
8497 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008498
8499 // Extract the LHS vectors
8500 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008501 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8502 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008503
8504 // Extract the RHS vectors
8505 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008506 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8507 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008508
8509 // Issue the operation on the smaller types and concatenate the result back
8510 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8511 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8512 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8513 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8514 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8515}
8516
8517
Dan Gohmand858e902010-04-17 15:26:15 +00008518SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008519 SDValue Cond;
8520 SDValue Op0 = Op.getOperand(0);
8521 SDValue Op1 = Op.getOperand(1);
8522 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008523 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008524 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8525 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008526 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008527
8528 if (isFP) {
8529 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008530 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008531 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008532
Nate Begeman30a0de92008-07-17 16:51:19 +00008533 bool Swap = false;
8534
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008535 // SSE Condition code mapping:
8536 // 0 - EQ
8537 // 1 - LT
8538 // 2 - LE
8539 // 3 - UNORD
8540 // 4 - NEQ
8541 // 5 - NLT
8542 // 6 - NLE
8543 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008544 switch (SetCCOpcode) {
8545 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008546 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008547 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008548 case ISD::SETOGT:
8549 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008550 case ISD::SETLT:
8551 case ISD::SETOLT: SSECC = 1; break;
8552 case ISD::SETOGE:
8553 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008554 case ISD::SETLE:
8555 case ISD::SETOLE: SSECC = 2; break;
8556 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008557 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008558 case ISD::SETNE: SSECC = 4; break;
8559 case ISD::SETULE: Swap = true;
8560 case ISD::SETUGE: SSECC = 5; break;
8561 case ISD::SETULT: Swap = true;
8562 case ISD::SETUGT: SSECC = 6; break;
8563 case ISD::SETO: SSECC = 7; break;
8564 }
8565 if (Swap)
8566 std::swap(Op0, Op1);
8567
Nate Begemanfb8ead02008-07-25 19:05:58 +00008568 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008569 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008570 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008571 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008572 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8573 DAG.getConstant(3, MVT::i8));
8574 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8575 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008576 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008577 }
8578 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008579 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008580 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8581 DAG.getConstant(7, MVT::i8));
8582 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8583 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008584 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008585 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008586 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008587 }
8588 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008589 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8590 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008592
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008593 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008594 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008595 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008596
Nate Begeman30a0de92008-07-17 16:51:19 +00008597 // We are handling one of the integer comparisons here. Since SSE only has
8598 // GT and EQ comparisons for integer, swapping operands and multiple
8599 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008600 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008602
Nate Begeman30a0de92008-07-17 16:51:19 +00008603 switch (SetCCOpcode) {
8604 default: break;
8605 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008606 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008607 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008608 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008610 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008611 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008612 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008614 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008615 }
8616 if (Swap)
8617 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008618
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008619 // Check that the operation in question is available (most are plain SSE2,
8620 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008621 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008622 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008623 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008624 return SDValue();
8625
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8627 // bits of the inputs before performing those operations.
8628 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008629 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008630 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8631 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008632 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008633 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8634 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008635 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8636 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008637 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008638
Dale Johannesenace16102009-02-03 19:33:06 +00008639 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008640
8641 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008642 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008643 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008644
Nate Begeman30a0de92008-07-17 16:51:19 +00008645 return Result;
8646}
Evan Cheng0488db92007-09-25 01:57:46 +00008647
Evan Cheng370e5342008-12-03 08:38:43 +00008648// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008649static bool isX86LogicalCmp(SDValue Op) {
8650 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008651 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8652 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008653 return true;
8654 if (Op.getResNo() == 1 &&
8655 (Opc == X86ISD::ADD ||
8656 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008657 Opc == X86ISD::ADC ||
8658 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008659 Opc == X86ISD::SMUL ||
8660 Opc == X86ISD::UMUL ||
8661 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008662 Opc == X86ISD::DEC ||
8663 Opc == X86ISD::OR ||
8664 Opc == X86ISD::XOR ||
8665 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008666 return true;
8667
Chris Lattner9637d5b2010-12-05 07:49:54 +00008668 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8669 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008670
Dan Gohman076aee32009-03-04 19:44:21 +00008671 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008672}
8673
Chris Lattnera2b56002010-12-05 01:23:24 +00008674static bool isZero(SDValue V) {
8675 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8676 return C && C->isNullValue();
8677}
8678
Chris Lattner96908b12010-12-05 02:00:51 +00008679static bool isAllOnes(SDValue V) {
8680 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8681 return C && C->isAllOnesValue();
8682}
8683
Dan Gohmand858e902010-04-17 15:26:15 +00008684SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008685 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008686 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008687 SDValue Op1 = Op.getOperand(1);
8688 SDValue Op2 = Op.getOperand(2);
8689 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008690 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008691
Dan Gohman1a492952009-10-20 16:22:37 +00008692 if (Cond.getOpcode() == ISD::SETCC) {
8693 SDValue NewCond = LowerSETCC(Cond, DAG);
8694 if (NewCond.getNode())
8695 Cond = NewCond;
8696 }
Evan Cheng734503b2006-09-11 02:19:56 +00008697
Manman Ren769ea2f2012-05-01 17:16:15 +00008698 // Handle the following cases related to max and min:
8699 // (a > b) ? (a-b) : 0
8700 // (a >= b) ? (a-b) : 0
8701 // (b < a) ? (a-b) : 0
8702 // (b <= a) ? (a-b) : 0
8703 // Comparison is removed to use EFLAGS from SUB.
8704 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8705 if (Cond.getOpcode() == X86ISD::SETCC &&
8706 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8707 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8708 C->getAPIntValue() == 0) {
8709 SDValue Cmp = Cond.getOperand(1);
8710 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8711 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8712 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8713 (CC == X86::COND_G || CC == X86::COND_GE ||
8714 CC == X86::COND_A || CC == X86::COND_AE)) ||
8715 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8716 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8717 (CC == X86::COND_L || CC == X86::COND_LE ||
8718 CC == X86::COND_B || CC == X86::COND_BE))) {
8719
8720 if (Op1.getOpcode() == ISD::SUB) {
8721 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8722 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8723 Op1.getOperand(0), Op1.getOperand(1));
8724 DAG.ReplaceAllUsesWith(Op1, New);
8725 Op1 = New;
8726 }
8727
8728 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8729 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8730 CC == X86::COND_L ||
8731 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8732 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8733 SDValue(Op1.getNode(), 1) };
8734 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8735 }
8736 }
8737
Chris Lattnera2b56002010-12-05 01:23:24 +00008738 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008739 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008740 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008741 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008742 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008743 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8744 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008745 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008746
Chris Lattnera2b56002010-12-05 01:23:24 +00008747 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008748
8749 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008750 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8751 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008752
8753 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008754 // Apply further optimizations for special cases
8755 // (select (x != 0), -1, 0) -> neg & sbb
8756 // (select (x == 0), 0, -1) -> neg & sbb
8757 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8758 if (YC->isNullValue() &&
8759 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8760 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8761 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8762 DAG.getConstant(0, CmpOp0.getValueType()),
8763 CmpOp0);
8764 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8765 DAG.getConstant(X86::COND_B, MVT::i8),
8766 SDValue(Neg.getNode(), 1));
8767 return Res;
8768 }
8769
Chris Lattnera2b56002010-12-05 01:23:24 +00008770 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8771 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008772 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008773
Chris Lattner96908b12010-12-05 02:00:51 +00008774 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008775 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8776 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008777
Chris Lattner96908b12010-12-05 02:00:51 +00008778 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8779 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008780
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008781 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008782 if (N2C == 0 || !N2C->isNullValue())
8783 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8784 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008785 }
8786 }
8787
Chris Lattnera2b56002010-12-05 01:23:24 +00008788 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008789 if (Cond.getOpcode() == ISD::AND &&
8790 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8791 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008792 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008793 Cond = Cond.getOperand(0);
8794 }
8795
Evan Cheng3f41d662007-10-08 22:16:29 +00008796 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8797 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008798 unsigned CondOpcode = Cond.getOpcode();
8799 if (CondOpcode == X86ISD::SETCC ||
8800 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008801 CC = Cond.getOperand(0);
8802
Dan Gohman475871a2008-07-27 21:46:04 +00008803 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008804 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008805 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008806
Evan Cheng3f41d662007-10-08 22:16:29 +00008807 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008808 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008809 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008810 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008811
Chris Lattnerd1980a52009-03-12 06:52:53 +00008812 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8813 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008814 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008815 addTest = false;
8816 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008817 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8818 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8819 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8820 Cond.getOperand(0).getValueType() != MVT::i8)) {
8821 SDValue LHS = Cond.getOperand(0);
8822 SDValue RHS = Cond.getOperand(1);
8823 unsigned X86Opcode;
8824 unsigned X86Cond;
8825 SDVTList VTs;
8826 switch (CondOpcode) {
8827 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8828 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8829 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8830 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8831 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8832 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8833 default: llvm_unreachable("unexpected overflowing operator");
8834 }
8835 if (CondOpcode == ISD::UMULO)
8836 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8837 MVT::i32);
8838 else
8839 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8840
8841 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8842
8843 if (CondOpcode == ISD::UMULO)
8844 Cond = X86Op.getValue(2);
8845 else
8846 Cond = X86Op.getValue(1);
8847
8848 CC = DAG.getConstant(X86Cond, MVT::i8);
8849 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008850 }
8851
8852 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008853 // Look pass the truncate.
8854 if (Cond.getOpcode() == ISD::TRUNCATE)
8855 Cond = Cond.getOperand(0);
8856
8857 // We know the result of AND is compared against zero. Try to match
8858 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008859 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008860 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008861 if (NewSetCC.getNode()) {
8862 CC = NewSetCC.getOperand(0);
8863 Cond = NewSetCC.getOperand(1);
8864 addTest = false;
8865 }
8866 }
8867 }
8868
8869 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008870 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008871 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008872 }
8873
Benjamin Kramere915ff32010-12-22 23:09:28 +00008874 // a < b ? -1 : 0 -> RES = ~setcc_carry
8875 // a < b ? 0 : -1 -> RES = setcc_carry
8876 // a >= b ? -1 : 0 -> RES = setcc_carry
8877 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8878 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008879 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008880 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8881
8882 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8883 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8884 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8885 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8886 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8887 return DAG.getNOT(DL, Res, Res.getValueType());
8888 return Res;
8889 }
8890 }
8891
Evan Cheng0488db92007-09-25 01:57:46 +00008892 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8893 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008894 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008895 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008896 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008897}
8898
Evan Cheng370e5342008-12-03 08:38:43 +00008899// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8900// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8901// from the AND / OR.
8902static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8903 Opc = Op.getOpcode();
8904 if (Opc != ISD::OR && Opc != ISD::AND)
8905 return false;
8906 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8907 Op.getOperand(0).hasOneUse() &&
8908 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8909 Op.getOperand(1).hasOneUse());
8910}
8911
Evan Cheng961d6d42009-02-02 08:19:07 +00008912// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8913// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008914static bool isXor1OfSetCC(SDValue Op) {
8915 if (Op.getOpcode() != ISD::XOR)
8916 return false;
8917 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8918 if (N1C && N1C->getAPIntValue() == 1) {
8919 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8920 Op.getOperand(0).hasOneUse();
8921 }
8922 return false;
8923}
8924
Dan Gohmand858e902010-04-17 15:26:15 +00008925SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008926 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008927 SDValue Chain = Op.getOperand(0);
8928 SDValue Cond = Op.getOperand(1);
8929 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008930 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008931 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008932 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008933
Dan Gohman1a492952009-10-20 16:22:37 +00008934 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008935 // Check for setcc([su]{add,sub,mul}o == 0).
8936 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8937 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8938 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8939 Cond.getOperand(0).getResNo() == 1 &&
8940 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8941 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8942 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8943 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8944 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8945 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8946 Inverted = true;
8947 Cond = Cond.getOperand(0);
8948 } else {
8949 SDValue NewCond = LowerSETCC(Cond, DAG);
8950 if (NewCond.getNode())
8951 Cond = NewCond;
8952 }
Dan Gohman1a492952009-10-20 16:22:37 +00008953 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008954#if 0
8955 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008956 else if (Cond.getOpcode() == X86ISD::ADD ||
8957 Cond.getOpcode() == X86ISD::SUB ||
8958 Cond.getOpcode() == X86ISD::SMUL ||
8959 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008960 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008961#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008962
Evan Chengad9c0a32009-12-15 00:53:42 +00008963 // Look pass (and (setcc_carry (cmp ...)), 1).
8964 if (Cond.getOpcode() == ISD::AND &&
8965 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8966 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008967 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008968 Cond = Cond.getOperand(0);
8969 }
8970
Evan Cheng3f41d662007-10-08 22:16:29 +00008971 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8972 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008973 unsigned CondOpcode = Cond.getOpcode();
8974 if (CondOpcode == X86ISD::SETCC ||
8975 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008976 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008977
Dan Gohman475871a2008-07-27 21:46:04 +00008978 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008979 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008980 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008981 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008982 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008983 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008984 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008985 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008986 default: break;
8987 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008988 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008989 // These can only come from an arithmetic instruction with overflow,
8990 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008991 Cond = Cond.getNode()->getOperand(1);
8992 addTest = false;
8993 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008994 }
Evan Cheng0488db92007-09-25 01:57:46 +00008995 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008996 }
8997 CondOpcode = Cond.getOpcode();
8998 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8999 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9000 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9001 Cond.getOperand(0).getValueType() != MVT::i8)) {
9002 SDValue LHS = Cond.getOperand(0);
9003 SDValue RHS = Cond.getOperand(1);
9004 unsigned X86Opcode;
9005 unsigned X86Cond;
9006 SDVTList VTs;
9007 switch (CondOpcode) {
9008 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9009 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9010 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9011 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9012 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9013 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9014 default: llvm_unreachable("unexpected overflowing operator");
9015 }
9016 if (Inverted)
9017 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9018 if (CondOpcode == ISD::UMULO)
9019 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9020 MVT::i32);
9021 else
9022 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9023
9024 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9025
9026 if (CondOpcode == ISD::UMULO)
9027 Cond = X86Op.getValue(2);
9028 else
9029 Cond = X86Op.getValue(1);
9030
9031 CC = DAG.getConstant(X86Cond, MVT::i8);
9032 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009033 } else {
9034 unsigned CondOpc;
9035 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9036 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009037 if (CondOpc == ISD::OR) {
9038 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9039 // two branches instead of an explicit OR instruction with a
9040 // separate test.
9041 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009042 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009043 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009044 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009045 Chain, Dest, CC, Cmp);
9046 CC = Cond.getOperand(1).getOperand(0);
9047 Cond = Cmp;
9048 addTest = false;
9049 }
9050 } else { // ISD::AND
9051 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9052 // two branches instead of an explicit AND instruction with a
9053 // separate test. However, we only do this if this block doesn't
9054 // have a fall-through edge, because this requires an explicit
9055 // jmp when the condition is false.
9056 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009057 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009058 Op.getNode()->hasOneUse()) {
9059 X86::CondCode CCode =
9060 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9061 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009062 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009063 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009064 // Look for an unconditional branch following this conditional branch.
9065 // We need this because we need to reverse the successors in order
9066 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009067 if (User->getOpcode() == ISD::BR) {
9068 SDValue FalseBB = User->getOperand(1);
9069 SDNode *NewBR =
9070 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009071 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009072 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009073 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009074
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009076 Chain, Dest, CC, Cmp);
9077 X86::CondCode CCode =
9078 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9079 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009081 Cond = Cmp;
9082 addTest = false;
9083 }
9084 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009085 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009086 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9087 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9088 // It should be transformed during dag combiner except when the condition
9089 // is set by a arithmetics with overflow node.
9090 X86::CondCode CCode =
9091 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9092 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009094 Cond = Cond.getOperand(0).getOperand(1);
9095 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009096 } else if (Cond.getOpcode() == ISD::SETCC &&
9097 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9098 // For FCMP_OEQ, we can emit
9099 // two branches instead of an explicit AND instruction with a
9100 // separate test. However, we only do this if this block doesn't
9101 // have a fall-through edge, because this requires an explicit
9102 // jmp when the condition is false.
9103 if (Op.getNode()->hasOneUse()) {
9104 SDNode *User = *Op.getNode()->use_begin();
9105 // Look for an unconditional branch following this conditional branch.
9106 // We need this because we need to reverse the successors in order
9107 // to implement FCMP_OEQ.
9108 if (User->getOpcode() == ISD::BR) {
9109 SDValue FalseBB = User->getOperand(1);
9110 SDNode *NewBR =
9111 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9112 assert(NewBR == User);
9113 (void)NewBR;
9114 Dest = FalseBB;
9115
9116 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9117 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009118 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009119 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9120 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9121 Chain, Dest, CC, Cmp);
9122 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9123 Cond = Cmp;
9124 addTest = false;
9125 }
9126 }
9127 } else if (Cond.getOpcode() == ISD::SETCC &&
9128 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9129 // For FCMP_UNE, we can emit
9130 // two branches instead of an explicit AND instruction with a
9131 // separate test. However, we only do this if this block doesn't
9132 // have a fall-through edge, because this requires an explicit
9133 // jmp when the condition is false.
9134 if (Op.getNode()->hasOneUse()) {
9135 SDNode *User = *Op.getNode()->use_begin();
9136 // Look for an unconditional branch following this conditional branch.
9137 // We need this because we need to reverse the successors in order
9138 // to implement FCMP_UNE.
9139 if (User->getOpcode() == ISD::BR) {
9140 SDValue FalseBB = User->getOperand(1);
9141 SDNode *NewBR =
9142 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9143 assert(NewBR == User);
9144 (void)NewBR;
9145
9146 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9147 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009148 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009149 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9150 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9151 Chain, Dest, CC, Cmp);
9152 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9153 Cond = Cmp;
9154 addTest = false;
9155 Dest = FalseBB;
9156 }
9157 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009158 }
Evan Cheng0488db92007-09-25 01:57:46 +00009159 }
9160
9161 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009162 // Look pass the truncate.
9163 if (Cond.getOpcode() == ISD::TRUNCATE)
9164 Cond = Cond.getOperand(0);
9165
9166 // We know the result of AND is compared against zero. Try to match
9167 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009168 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009169 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9170 if (NewSetCC.getNode()) {
9171 CC = NewSetCC.getOperand(0);
9172 Cond = NewSetCC.getOperand(1);
9173 addTest = false;
9174 }
9175 }
9176 }
9177
9178 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009179 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009180 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009181 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009182 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009183 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009184 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009185}
9186
Anton Korobeynikove060b532007-04-17 19:34:00 +00009187
9188// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9189// Calls to _alloca is needed to probe the stack when allocating more than 4k
9190// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9191// that the guard pages used by the OS virtual memory manager are allocated in
9192// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009193SDValue
9194X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009195 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009196 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009197 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009198 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009199 "are being used");
9200 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009201 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009202
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009203 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009204 SDValue Chain = Op.getOperand(0);
9205 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009206 // FIXME: Ensure alignment here
9207
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009208 bool Is64Bit = Subtarget->is64Bit();
9209 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009210
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009211 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009212 MachineFunction &MF = DAG.getMachineFunction();
9213 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009214
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009215 if (Is64Bit) {
9216 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009217 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009218 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009219
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009220 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009221 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009222 if (I->hasNestAttr())
9223 report_fatal_error("Cannot use segmented stacks with functions that "
9224 "have nested arguments.");
9225 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009226
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009227 const TargetRegisterClass *AddrRegClass =
9228 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9229 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9230 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9231 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9232 DAG.getRegister(Vreg, SPTy));
9233 SDValue Ops1[2] = { Value, Chain };
9234 return DAG.getMergeValues(Ops1, 2, dl);
9235 } else {
9236 SDValue Flag;
9237 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009238
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009239 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9240 Flag = Chain.getValue(1);
9241 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009242
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009243 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9244 Flag = Chain.getValue(1);
9245
9246 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9247
9248 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9249 return DAG.getMergeValues(Ops1, 2, dl);
9250 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009251}
9252
Dan Gohmand858e902010-04-17 15:26:15 +00009253SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009254 MachineFunction &MF = DAG.getMachineFunction();
9255 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9256
Dan Gohman69de1932008-02-06 22:27:42 +00009257 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009258 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009259
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009260 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009261 // vastart just stores the address of the VarArgsFrameIndex slot into the
9262 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009263 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9264 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009265 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9266 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009267 }
9268
9269 // __va_list_tag:
9270 // gp_offset (0 - 6 * 8)
9271 // fp_offset (48 - 48 + 8 * 16)
9272 // overflow_arg_area (point to parameters coming in memory).
9273 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009274 SmallVector<SDValue, 8> MemOps;
9275 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009276 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009277 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009278 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9279 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009280 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009281 MemOps.push_back(Store);
9282
9283 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009284 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009285 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009286 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009287 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9288 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009289 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009290 MemOps.push_back(Store);
9291
9292 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009293 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009294 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009295 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9296 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009297 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9298 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009299 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009300 MemOps.push_back(Store);
9301
9302 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009303 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009304 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009305 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9306 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009307 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9308 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009309 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009310 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009311 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009312}
9313
Dan Gohmand858e902010-04-17 15:26:15 +00009314SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009315 assert(Subtarget->is64Bit() &&
9316 "LowerVAARG only handles 64-bit va_arg!");
9317 assert((Subtarget->isTargetLinux() ||
9318 Subtarget->isTargetDarwin()) &&
9319 "Unhandled target in LowerVAARG");
9320 assert(Op.getNode()->getNumOperands() == 4);
9321 SDValue Chain = Op.getOperand(0);
9322 SDValue SrcPtr = Op.getOperand(1);
9323 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9324 unsigned Align = Op.getConstantOperandVal(3);
9325 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009326
Dan Gohman320afb82010-10-12 18:00:49 +00009327 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009328 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009329 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9330 uint8_t ArgMode;
9331
9332 // Decide which area this value should be read from.
9333 // TODO: Implement the AMD64 ABI in its entirety. This simple
9334 // selection mechanism works only for the basic types.
9335 if (ArgVT == MVT::f80) {
9336 llvm_unreachable("va_arg for f80 not yet implemented");
9337 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9338 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9339 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9340 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9341 } else {
9342 llvm_unreachable("Unhandled argument type in LowerVAARG");
9343 }
9344
9345 if (ArgMode == 2) {
9346 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009347 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009348 !(DAG.getMachineFunction()
9349 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009350 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009351 }
9352
9353 // Insert VAARG_64 node into the DAG
9354 // VAARG_64 returns two values: Variable Argument Address, Chain
9355 SmallVector<SDValue, 11> InstOps;
9356 InstOps.push_back(Chain);
9357 InstOps.push_back(SrcPtr);
9358 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9359 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9360 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9361 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9362 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9363 VTs, &InstOps[0], InstOps.size(),
9364 MVT::i64,
9365 MachinePointerInfo(SV),
9366 /*Align=*/0,
9367 /*Volatile=*/false,
9368 /*ReadMem=*/true,
9369 /*WriteMem=*/true);
9370 Chain = VAARG.getValue(1);
9371
9372 // Load the next argument and return it
9373 return DAG.getLoad(ArgVT, dl,
9374 Chain,
9375 VAARG,
9376 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009377 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009378}
9379
Dan Gohmand858e902010-04-17 15:26:15 +00009380SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009381 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009382 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009383 SDValue Chain = Op.getOperand(0);
9384 SDValue DstPtr = Op.getOperand(1);
9385 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009386 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9387 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009388 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009389
Chris Lattnere72f2022010-09-21 05:40:29 +00009390 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009391 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009392 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009393 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009394}
9395
Craig Topper80e46362012-01-23 06:16:53 +00009396// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9397// may or may not be a constant. Takes immediate version of shift as input.
9398static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9399 SDValue SrcOp, SDValue ShAmt,
9400 SelectionDAG &DAG) {
9401 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9402
9403 if (isa<ConstantSDNode>(ShAmt)) {
9404 switch (Opc) {
9405 default: llvm_unreachable("Unknown target vector shift node");
9406 case X86ISD::VSHLI:
9407 case X86ISD::VSRLI:
9408 case X86ISD::VSRAI:
9409 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9410 }
9411 }
9412
9413 // Change opcode to non-immediate version
9414 switch (Opc) {
9415 default: llvm_unreachable("Unknown target vector shift node");
9416 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9417 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9418 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9419 }
9420
9421 // Need to build a vector containing shift amount
9422 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9423 SDValue ShOps[4];
9424 ShOps[0] = ShAmt;
9425 ShOps[1] = DAG.getConstant(0, MVT::i32);
9426 ShOps[2] = DAG.getUNDEF(MVT::i32);
9427 ShOps[3] = DAG.getUNDEF(MVT::i32);
9428 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9429 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9430 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9431}
9432
Dan Gohman475871a2008-07-27 21:46:04 +00009433SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009434X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009435 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009436 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009437 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009438 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009439 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009440 case Intrinsic::x86_sse_comieq_ss:
9441 case Intrinsic::x86_sse_comilt_ss:
9442 case Intrinsic::x86_sse_comile_ss:
9443 case Intrinsic::x86_sse_comigt_ss:
9444 case Intrinsic::x86_sse_comige_ss:
9445 case Intrinsic::x86_sse_comineq_ss:
9446 case Intrinsic::x86_sse_ucomieq_ss:
9447 case Intrinsic::x86_sse_ucomilt_ss:
9448 case Intrinsic::x86_sse_ucomile_ss:
9449 case Intrinsic::x86_sse_ucomigt_ss:
9450 case Intrinsic::x86_sse_ucomige_ss:
9451 case Intrinsic::x86_sse_ucomineq_ss:
9452 case Intrinsic::x86_sse2_comieq_sd:
9453 case Intrinsic::x86_sse2_comilt_sd:
9454 case Intrinsic::x86_sse2_comile_sd:
9455 case Intrinsic::x86_sse2_comigt_sd:
9456 case Intrinsic::x86_sse2_comige_sd:
9457 case Intrinsic::x86_sse2_comineq_sd:
9458 case Intrinsic::x86_sse2_ucomieq_sd:
9459 case Intrinsic::x86_sse2_ucomilt_sd:
9460 case Intrinsic::x86_sse2_ucomile_sd:
9461 case Intrinsic::x86_sse2_ucomigt_sd:
9462 case Intrinsic::x86_sse2_ucomige_sd:
9463 case Intrinsic::x86_sse2_ucomineq_sd: {
9464 unsigned Opc = 0;
9465 ISD::CondCode CC = ISD::SETCC_INVALID;
9466 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009467 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009468 case Intrinsic::x86_sse_comieq_ss:
9469 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009470 Opc = X86ISD::COMI;
9471 CC = ISD::SETEQ;
9472 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009473 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009474 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009475 Opc = X86ISD::COMI;
9476 CC = ISD::SETLT;
9477 break;
9478 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009479 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009480 Opc = X86ISD::COMI;
9481 CC = ISD::SETLE;
9482 break;
9483 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009484 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009485 Opc = X86ISD::COMI;
9486 CC = ISD::SETGT;
9487 break;
9488 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009489 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009490 Opc = X86ISD::COMI;
9491 CC = ISD::SETGE;
9492 break;
9493 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009494 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009495 Opc = X86ISD::COMI;
9496 CC = ISD::SETNE;
9497 break;
9498 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009499 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009500 Opc = X86ISD::UCOMI;
9501 CC = ISD::SETEQ;
9502 break;
9503 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009504 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009505 Opc = X86ISD::UCOMI;
9506 CC = ISD::SETLT;
9507 break;
9508 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009509 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009510 Opc = X86ISD::UCOMI;
9511 CC = ISD::SETLE;
9512 break;
9513 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009514 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009515 Opc = X86ISD::UCOMI;
9516 CC = ISD::SETGT;
9517 break;
9518 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009519 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009520 Opc = X86ISD::UCOMI;
9521 CC = ISD::SETGE;
9522 break;
9523 case Intrinsic::x86_sse_ucomineq_ss:
9524 case Intrinsic::x86_sse2_ucomineq_sd:
9525 Opc = X86ISD::UCOMI;
9526 CC = ISD::SETNE;
9527 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009528 }
Evan Cheng734503b2006-09-11 02:19:56 +00009529
Dan Gohman475871a2008-07-27 21:46:04 +00009530 SDValue LHS = Op.getOperand(1);
9531 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009532 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009533 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009534 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9535 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9536 DAG.getConstant(X86CC, MVT::i8), Cond);
9537 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009538 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009539 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009540 case Intrinsic::x86_sse2_pmulu_dq:
9541 case Intrinsic::x86_avx2_pmulu_dq:
9542 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9543 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009544 case Intrinsic::x86_sse3_hadd_ps:
9545 case Intrinsic::x86_sse3_hadd_pd:
9546 case Intrinsic::x86_avx_hadd_ps_256:
9547 case Intrinsic::x86_avx_hadd_pd_256:
9548 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9549 Op.getOperand(1), Op.getOperand(2));
9550 case Intrinsic::x86_sse3_hsub_ps:
9551 case Intrinsic::x86_sse3_hsub_pd:
9552 case Intrinsic::x86_avx_hsub_ps_256:
9553 case Intrinsic::x86_avx_hsub_pd_256:
9554 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9555 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009556 case Intrinsic::x86_ssse3_phadd_w_128:
9557 case Intrinsic::x86_ssse3_phadd_d_128:
9558 case Intrinsic::x86_avx2_phadd_w:
9559 case Intrinsic::x86_avx2_phadd_d:
9560 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9561 Op.getOperand(1), Op.getOperand(2));
9562 case Intrinsic::x86_ssse3_phsub_w_128:
9563 case Intrinsic::x86_ssse3_phsub_d_128:
9564 case Intrinsic::x86_avx2_phsub_w:
9565 case Intrinsic::x86_avx2_phsub_d:
9566 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009568 case Intrinsic::x86_avx2_psllv_d:
9569 case Intrinsic::x86_avx2_psllv_q:
9570 case Intrinsic::x86_avx2_psllv_d_256:
9571 case Intrinsic::x86_avx2_psllv_q_256:
9572 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9573 Op.getOperand(1), Op.getOperand(2));
9574 case Intrinsic::x86_avx2_psrlv_d:
9575 case Intrinsic::x86_avx2_psrlv_q:
9576 case Intrinsic::x86_avx2_psrlv_d_256:
9577 case Intrinsic::x86_avx2_psrlv_q_256:
9578 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9579 Op.getOperand(1), Op.getOperand(2));
9580 case Intrinsic::x86_avx2_psrav_d:
9581 case Intrinsic::x86_avx2_psrav_d_256:
9582 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9583 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009584 case Intrinsic::x86_ssse3_pshuf_b_128:
9585 case Intrinsic::x86_avx2_pshuf_b:
9586 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2));
9588 case Intrinsic::x86_ssse3_psign_b_128:
9589 case Intrinsic::x86_ssse3_psign_w_128:
9590 case Intrinsic::x86_ssse3_psign_d_128:
9591 case Intrinsic::x86_avx2_psign_b:
9592 case Intrinsic::x86_avx2_psign_w:
9593 case Intrinsic::x86_avx2_psign_d:
9594 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9595 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009596 case Intrinsic::x86_sse41_insertps:
9597 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9598 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9599 case Intrinsic::x86_avx_vperm2f128_ps_256:
9600 case Intrinsic::x86_avx_vperm2f128_pd_256:
9601 case Intrinsic::x86_avx_vperm2f128_si_256:
9602 case Intrinsic::x86_avx2_vperm2i128:
9603 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9604 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009605 case Intrinsic::x86_avx2_permd:
9606 case Intrinsic::x86_avx2_permps:
9607 // Operands intentionally swapped. Mask is last operand to intrinsic,
9608 // but second operand for node/intruction.
9609 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9610 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009611
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009612 // ptest and testp intrinsics. The intrinsic these come from are designed to
9613 // return an integer value, not just an instruction so lower it to the ptest
9614 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009615 case Intrinsic::x86_sse41_ptestz:
9616 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009617 case Intrinsic::x86_sse41_ptestnzc:
9618 case Intrinsic::x86_avx_ptestz_256:
9619 case Intrinsic::x86_avx_ptestc_256:
9620 case Intrinsic::x86_avx_ptestnzc_256:
9621 case Intrinsic::x86_avx_vtestz_ps:
9622 case Intrinsic::x86_avx_vtestc_ps:
9623 case Intrinsic::x86_avx_vtestnzc_ps:
9624 case Intrinsic::x86_avx_vtestz_pd:
9625 case Intrinsic::x86_avx_vtestc_pd:
9626 case Intrinsic::x86_avx_vtestnzc_pd:
9627 case Intrinsic::x86_avx_vtestz_ps_256:
9628 case Intrinsic::x86_avx_vtestc_ps_256:
9629 case Intrinsic::x86_avx_vtestnzc_ps_256:
9630 case Intrinsic::x86_avx_vtestz_pd_256:
9631 case Intrinsic::x86_avx_vtestc_pd_256:
9632 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9633 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009634 unsigned X86CC = 0;
9635 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009636 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009637 case Intrinsic::x86_avx_vtestz_ps:
9638 case Intrinsic::x86_avx_vtestz_pd:
9639 case Intrinsic::x86_avx_vtestz_ps_256:
9640 case Intrinsic::x86_avx_vtestz_pd_256:
9641 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009642 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009643 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009644 // ZF = 1
9645 X86CC = X86::COND_E;
9646 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009647 case Intrinsic::x86_avx_vtestc_ps:
9648 case Intrinsic::x86_avx_vtestc_pd:
9649 case Intrinsic::x86_avx_vtestc_ps_256:
9650 case Intrinsic::x86_avx_vtestc_pd_256:
9651 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009652 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009653 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009654 // CF = 1
9655 X86CC = X86::COND_B;
9656 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009657 case Intrinsic::x86_avx_vtestnzc_ps:
9658 case Intrinsic::x86_avx_vtestnzc_pd:
9659 case Intrinsic::x86_avx_vtestnzc_ps_256:
9660 case Intrinsic::x86_avx_vtestnzc_pd_256:
9661 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009662 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009663 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009664 // ZF and CF = 0
9665 X86CC = X86::COND_A;
9666 break;
9667 }
Eric Christopherfd179292009-08-27 18:07:15 +00009668
Eric Christopher71c67532009-07-29 00:28:05 +00009669 SDValue LHS = Op.getOperand(1);
9670 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009671 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9672 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009673 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9674 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9675 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009676 }
Evan Cheng5759f972008-05-04 09:15:50 +00009677
Craig Topper80e46362012-01-23 06:16:53 +00009678 // SSE/AVX shift intrinsics
9679 case Intrinsic::x86_sse2_psll_w:
9680 case Intrinsic::x86_sse2_psll_d:
9681 case Intrinsic::x86_sse2_psll_q:
9682 case Intrinsic::x86_avx2_psll_w:
9683 case Intrinsic::x86_avx2_psll_d:
9684 case Intrinsic::x86_avx2_psll_q:
9685 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9686 Op.getOperand(1), Op.getOperand(2));
9687 case Intrinsic::x86_sse2_psrl_w:
9688 case Intrinsic::x86_sse2_psrl_d:
9689 case Intrinsic::x86_sse2_psrl_q:
9690 case Intrinsic::x86_avx2_psrl_w:
9691 case Intrinsic::x86_avx2_psrl_d:
9692 case Intrinsic::x86_avx2_psrl_q:
9693 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9694 Op.getOperand(1), Op.getOperand(2));
9695 case Intrinsic::x86_sse2_psra_w:
9696 case Intrinsic::x86_sse2_psra_d:
9697 case Intrinsic::x86_avx2_psra_w:
9698 case Intrinsic::x86_avx2_psra_d:
9699 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9700 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009701 case Intrinsic::x86_sse2_pslli_w:
9702 case Intrinsic::x86_sse2_pslli_d:
9703 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009704 case Intrinsic::x86_avx2_pslli_w:
9705 case Intrinsic::x86_avx2_pslli_d:
9706 case Intrinsic::x86_avx2_pslli_q:
9707 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9708 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009709 case Intrinsic::x86_sse2_psrli_w:
9710 case Intrinsic::x86_sse2_psrli_d:
9711 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009712 case Intrinsic::x86_avx2_psrli_w:
9713 case Intrinsic::x86_avx2_psrli_d:
9714 case Intrinsic::x86_avx2_psrli_q:
9715 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9716 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009717 case Intrinsic::x86_sse2_psrai_w:
9718 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009719 case Intrinsic::x86_avx2_psrai_w:
9720 case Intrinsic::x86_avx2_psrai_d:
9721 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9722 Op.getOperand(1), Op.getOperand(2), DAG);
9723 // Fix vector shift instructions where the last operand is a non-immediate
9724 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009725 case Intrinsic::x86_mmx_pslli_w:
9726 case Intrinsic::x86_mmx_pslli_d:
9727 case Intrinsic::x86_mmx_pslli_q:
9728 case Intrinsic::x86_mmx_psrli_w:
9729 case Intrinsic::x86_mmx_psrli_d:
9730 case Intrinsic::x86_mmx_psrli_q:
9731 case Intrinsic::x86_mmx_psrai_w:
9732 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009733 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009734 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009735 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009736
9737 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009738 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009739 case Intrinsic::x86_mmx_pslli_w:
9740 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009741 break;
Craig Topper80e46362012-01-23 06:16:53 +00009742 case Intrinsic::x86_mmx_pslli_d:
9743 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009744 break;
Craig Topper80e46362012-01-23 06:16:53 +00009745 case Intrinsic::x86_mmx_pslli_q:
9746 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009747 break;
Craig Topper80e46362012-01-23 06:16:53 +00009748 case Intrinsic::x86_mmx_psrli_w:
9749 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009750 break;
Craig Topper80e46362012-01-23 06:16:53 +00009751 case Intrinsic::x86_mmx_psrli_d:
9752 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009753 break;
Craig Topper80e46362012-01-23 06:16:53 +00009754 case Intrinsic::x86_mmx_psrli_q:
9755 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009756 break;
Craig Topper80e46362012-01-23 06:16:53 +00009757 case Intrinsic::x86_mmx_psrai_w:
9758 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009759 break;
Craig Topper80e46362012-01-23 06:16:53 +00009760 case Intrinsic::x86_mmx_psrai_d:
9761 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009762 break;
Craig Topper80e46362012-01-23 06:16:53 +00009763 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009764 }
Mon P Wangefa42202009-09-03 19:56:25 +00009765
9766 // The vector shift intrinsics with scalars uses 32b shift amounts but
9767 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9768 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009769 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9770 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009771// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009772
Owen Andersone50ed302009-08-10 22:56:29 +00009773 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009774 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009775 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009776 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009777 Op.getOperand(1), ShAmt);
9778 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009779 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009780}
Evan Cheng72261582005-12-20 06:22:03 +00009781
Dan Gohmand858e902010-04-17 15:26:15 +00009782SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9783 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009784 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9785 MFI->setReturnAddressIsTaken(true);
9786
Bill Wendling64e87322009-01-16 19:25:27 +00009787 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009788 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009789
9790 if (Depth > 0) {
9791 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9792 SDValue Offset =
9793 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009795 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009796 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009797 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009798 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009799 }
9800
9801 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009802 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009803 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009804 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009805}
9806
Dan Gohmand858e902010-04-17 15:26:15 +00009807SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009808 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9809 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009810
Owen Andersone50ed302009-08-10 22:56:29 +00009811 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009812 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009813 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9814 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009815 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009816 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009817 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9818 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009819 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009820 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009821}
9822
Dan Gohman475871a2008-07-27 21:46:04 +00009823SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009824 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009825 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009826}
9827
Dan Gohmand858e902010-04-17 15:26:15 +00009828SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009829 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009830 SDValue Chain = Op.getOperand(0);
9831 SDValue Offset = Op.getOperand(1);
9832 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009833 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009834
Dan Gohmand8816272010-08-11 18:14:00 +00009835 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9836 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9837 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009838 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009839
Dan Gohmand8816272010-08-11 18:14:00 +00009840 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9841 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009842 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009843 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9844 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009845 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009846 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009847
Dale Johannesene4d209d2009-02-03 20:21:25 +00009848 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009849 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009850 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009851}
9852
Duncan Sands4a544a72011-09-06 13:37:06 +00009853SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9854 SelectionDAG &DAG) const {
9855 return Op.getOperand(0);
9856}
9857
9858SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9859 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009860 SDValue Root = Op.getOperand(0);
9861 SDValue Trmp = Op.getOperand(1); // trampoline
9862 SDValue FPtr = Op.getOperand(2); // nested function
9863 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009864 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009865
Dan Gohman69de1932008-02-06 22:27:42 +00009866 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867
9868 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009869 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009870
9871 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009872 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9873 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009874
Evan Cheng0e6a0522011-07-18 20:57:22 +00009875 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9876 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009877
9878 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9879
9880 // Load the pointer to the nested function into R11.
9881 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009882 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009884 Addr, MachinePointerInfo(TrmpAddr),
9885 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009886
Owen Anderson825b72b2009-08-11 20:47:22 +00009887 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9888 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009889 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9890 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009891 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009892
9893 // Load the 'nest' parameter value into R10.
9894 // R10 is specified in X86CallingConv.td
9895 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009896 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9897 DAG.getConstant(10, MVT::i64));
9898 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009899 Addr, MachinePointerInfo(TrmpAddr, 10),
9900 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009901
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9903 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009904 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9905 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009906 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009907
9908 // Jump to the nested function.
9909 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009910 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9911 DAG.getConstant(20, MVT::i64));
9912 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009913 Addr, MachinePointerInfo(TrmpAddr, 20),
9914 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009915
9916 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9918 DAG.getConstant(22, MVT::i64));
9919 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009920 MachinePointerInfo(TrmpAddr, 22),
9921 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009922
Duncan Sands4a544a72011-09-06 13:37:06 +00009923 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009925 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009926 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009927 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009928 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929
9930 switch (CC) {
9931 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009932 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009933 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009934 case CallingConv::X86_StdCall: {
9935 // Pass 'nest' parameter in ECX.
9936 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009937 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009938
9939 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009940 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009941 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009942
Chris Lattner58d74912008-03-12 17:45:29 +00009943 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009944 unsigned InRegCount = 0;
9945 unsigned Idx = 1;
9946
9947 for (FunctionType::param_iterator I = FTy->param_begin(),
9948 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009949 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009950 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009951 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009952
9953 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009954 report_fatal_error("Nest register in use - reduce number of inreg"
9955 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009956 }
9957 }
9958 break;
9959 }
9960 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009961 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009962 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963 // Pass 'nest' parameter in EAX.
9964 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009965 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009966 break;
9967 }
9968
Dan Gohman475871a2008-07-27 21:46:04 +00009969 SDValue OutChains[4];
9970 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009971
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9973 DAG.getConstant(10, MVT::i32));
9974 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009975
Chris Lattnera62fe662010-02-05 19:20:30 +00009976 // This is storing the opcode for MOV32ri.
9977 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009978 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009979 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009981 Trmp, MachinePointerInfo(TrmpAddr),
9982 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009983
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9985 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009986 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9987 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009988 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009989
Chris Lattnera62fe662010-02-05 19:20:30 +00009990 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9992 DAG.getConstant(5, MVT::i32));
9993 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009994 MachinePointerInfo(TrmpAddr, 5),
9995 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009996
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9998 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009999 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10000 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010001 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010002
Duncan Sands4a544a72011-09-06 13:37:06 +000010003 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010004 }
10005}
10006
Dan Gohmand858e902010-04-17 15:26:15 +000010007SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10008 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010009 /*
10010 The rounding mode is in bits 11:10 of FPSR, and has the following
10011 settings:
10012 00 Round to nearest
10013 01 Round to -inf
10014 10 Round to +inf
10015 11 Round to 0
10016
10017 FLT_ROUNDS, on the other hand, expects the following:
10018 -1 Undefined
10019 0 Round to 0
10020 1 Round to nearest
10021 2 Round to +inf
10022 3 Round to -inf
10023
10024 To perform the conversion, we do:
10025 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10026 */
10027
10028 MachineFunction &MF = DAG.getMachineFunction();
10029 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010030 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010031 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010032 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010033 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010034
10035 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010036 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010037 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010038
Michael J. Spencerec38de22010-10-10 22:04:20 +000010039
Chris Lattner2156b792010-09-22 01:11:26 +000010040 MachineMemOperand *MMO =
10041 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10042 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010043
Chris Lattner2156b792010-09-22 01:11:26 +000010044 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10045 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10046 DAG.getVTList(MVT::Other),
10047 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010048
10049 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010050 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010051 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010052
10053 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010054 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010055 DAG.getNode(ISD::SRL, DL, MVT::i16,
10056 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 CWD, DAG.getConstant(0x800, MVT::i16)),
10058 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010059 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010060 DAG.getNode(ISD::SRL, DL, MVT::i16,
10061 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010062 CWD, DAG.getConstant(0x400, MVT::i16)),
10063 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010064
Dan Gohman475871a2008-07-27 21:46:04 +000010065 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010066 DAG.getNode(ISD::AND, DL, MVT::i16,
10067 DAG.getNode(ISD::ADD, DL, MVT::i16,
10068 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010069 DAG.getConstant(1, MVT::i16)),
10070 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010071
10072
Duncan Sands83ec4b62008-06-06 12:08:01 +000010073 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010074 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010075}
10076
Dan Gohmand858e902010-04-17 15:26:15 +000010077SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010078 EVT VT = Op.getValueType();
10079 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010080 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010081 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010082
10083 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010085 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010087 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010088 }
Evan Cheng18efe262007-12-14 02:13:44 +000010089
Evan Cheng152804e2007-12-14 08:30:15 +000010090 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010092 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010093
10094 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010095 SDValue Ops[] = {
10096 Op,
10097 DAG.getConstant(NumBits+NumBits-1, OpVT),
10098 DAG.getConstant(X86::COND_E, MVT::i8),
10099 Op.getValue(1)
10100 };
10101 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010102
10103 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010104 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010105
Owen Anderson825b72b2009-08-11 20:47:22 +000010106 if (VT == MVT::i8)
10107 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010108 return Op;
10109}
10110
Chandler Carruthacc068e2011-12-24 10:55:54 +000010111SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10112 SelectionDAG &DAG) const {
10113 EVT VT = Op.getValueType();
10114 EVT OpVT = VT;
10115 unsigned NumBits = VT.getSizeInBits();
10116 DebugLoc dl = Op.getDebugLoc();
10117
10118 Op = Op.getOperand(0);
10119 if (VT == MVT::i8) {
10120 // Zero extend to i32 since there is not an i8 bsr.
10121 OpVT = MVT::i32;
10122 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10123 }
10124
10125 // Issue a bsr (scan bits in reverse).
10126 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10127 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10128
10129 // And xor with NumBits-1.
10130 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10131
10132 if (VT == MVT::i8)
10133 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10134 return Op;
10135}
10136
Dan Gohmand858e902010-04-17 15:26:15 +000010137SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010138 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010139 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010140 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010141 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010142
10143 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010144 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010145 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010146
10147 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010148 SDValue Ops[] = {
10149 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010150 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010151 DAG.getConstant(X86::COND_E, MVT::i8),
10152 Op.getValue(1)
10153 };
Chandler Carruth77821022011-12-24 12:12:34 +000010154 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010155}
10156
Craig Topper13894fa2011-08-24 06:14:18 +000010157// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10158// ones, and then concatenate the result back.
10159static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010160 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010161
10162 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10163 "Unsupported value type for operation");
10164
Craig Topper66ddd152012-04-27 22:54:43 +000010165 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010166 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010167
10168 // Extract the LHS vectors
10169 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010170 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10171 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010172
10173 // Extract the RHS vectors
10174 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010175 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10176 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010177
10178 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10179 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10180
10181 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10182 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10183 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10184}
10185
10186SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10187 assert(Op.getValueType().getSizeInBits() == 256 &&
10188 Op.getValueType().isInteger() &&
10189 "Only handle AVX 256-bit vector integer operation");
10190 return Lower256IntArith(Op, DAG);
10191}
10192
10193SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10194 assert(Op.getValueType().getSizeInBits() == 256 &&
10195 Op.getValueType().isInteger() &&
10196 "Only handle AVX 256-bit vector integer operation");
10197 return Lower256IntArith(Op, DAG);
10198}
10199
10200SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10201 EVT VT = Op.getValueType();
10202
10203 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010204 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010205 return Lower256IntArith(Op, DAG);
10206
Craig Topper5b209e82012-02-05 03:14:49 +000010207 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10208 "Only know how to lower V2I64/V4I64 multiply");
10209
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010210 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010211
Craig Topper5b209e82012-02-05 03:14:49 +000010212 // Ahi = psrlqi(a, 32);
10213 // Bhi = psrlqi(b, 32);
10214 //
10215 // AloBlo = pmuludq(a, b);
10216 // AloBhi = pmuludq(a, Bhi);
10217 // AhiBlo = pmuludq(Ahi, b);
10218
10219 // AloBhi = psllqi(AloBhi, 32);
10220 // AhiBlo = psllqi(AhiBlo, 32);
10221 // return AloBlo + AloBhi + AhiBlo;
10222
Craig Topperaaa643c2011-11-09 07:28:55 +000010223 SDValue A = Op.getOperand(0);
10224 SDValue B = Op.getOperand(1);
10225
Craig Topper5b209e82012-02-05 03:14:49 +000010226 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010227
Craig Topper5b209e82012-02-05 03:14:49 +000010228 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10229 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010230
Craig Topper5b209e82012-02-05 03:14:49 +000010231 // Bit cast to 32-bit vectors for MULUDQ
10232 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10233 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10234 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10235 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10236 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010237
Craig Topper5b209e82012-02-05 03:14:49 +000010238 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10239 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10240 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010241
Craig Topper5b209e82012-02-05 03:14:49 +000010242 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10243 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010244
Dale Johannesene4d209d2009-02-03 20:21:25 +000010245 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010246 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010247}
10248
Nadav Rotem43012222011-05-11 08:12:09 +000010249SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10250
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010251 EVT VT = Op.getValueType();
10252 DebugLoc dl = Op.getDebugLoc();
10253 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010254 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010255 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010256
Craig Topper1accb7e2012-01-10 06:54:16 +000010257 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010258 return SDValue();
10259
Nadav Rotem43012222011-05-11 08:12:09 +000010260 // Optimize shl/srl/sra with constant shift amount.
10261 if (isSplatVector(Amt.getNode())) {
10262 SDValue SclrAmt = Amt->getOperand(0);
10263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10264 uint64_t ShiftAmt = C->getZExtValue();
10265
Craig Toppered2e13d2012-01-22 19:15:14 +000010266 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10267 (Subtarget->hasAVX2() &&
10268 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10269 if (Op.getOpcode() == ISD::SHL)
10270 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10271 DAG.getConstant(ShiftAmt, MVT::i32));
10272 if (Op.getOpcode() == ISD::SRL)
10273 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10274 DAG.getConstant(ShiftAmt, MVT::i32));
10275 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10276 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10277 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010278 }
10279
Craig Toppered2e13d2012-01-22 19:15:14 +000010280 if (VT == MVT::v16i8) {
10281 if (Op.getOpcode() == ISD::SHL) {
10282 // Make a large shift.
10283 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10284 DAG.getConstant(ShiftAmt, MVT::i32));
10285 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10286 // Zero out the rightmost bits.
10287 SmallVector<SDValue, 16> V(16,
10288 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10289 MVT::i8));
10290 return DAG.getNode(ISD::AND, dl, VT, SHL,
10291 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010292 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010293 if (Op.getOpcode() == ISD::SRL) {
10294 // Make a large shift.
10295 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10296 DAG.getConstant(ShiftAmt, MVT::i32));
10297 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10298 // Zero out the leftmost bits.
10299 SmallVector<SDValue, 16> V(16,
10300 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10301 MVT::i8));
10302 return DAG.getNode(ISD::AND, dl, VT, SRL,
10303 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10304 }
10305 if (Op.getOpcode() == ISD::SRA) {
10306 if (ShiftAmt == 7) {
10307 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010308 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010309 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010310 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010311
Craig Toppered2e13d2012-01-22 19:15:14 +000010312 // R s>> a === ((R u>> a) ^ m) - m
10313 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10314 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10315 MVT::i8));
10316 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10317 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10318 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10319 return Res;
10320 }
Craig Topper731dfd02012-04-23 03:42:40 +000010321 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010322 }
Craig Topper46154eb2011-11-11 07:39:23 +000010323
Craig Topper0d86d462011-11-20 00:12:05 +000010324 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10325 if (Op.getOpcode() == ISD::SHL) {
10326 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10328 DAG.getConstant(ShiftAmt, MVT::i32));
10329 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010330 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010331 SmallVector<SDValue, 32> V(32,
10332 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10333 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010334 return DAG.getNode(ISD::AND, dl, VT, SHL,
10335 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010336 }
Craig Topper0d86d462011-11-20 00:12:05 +000010337 if (Op.getOpcode() == ISD::SRL) {
10338 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10340 DAG.getConstant(ShiftAmt, MVT::i32));
10341 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010342 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010343 SmallVector<SDValue, 32> V(32,
10344 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10345 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010346 return DAG.getNode(ISD::AND, dl, VT, SRL,
10347 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10348 }
10349 if (Op.getOpcode() == ISD::SRA) {
10350 if (ShiftAmt == 7) {
10351 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010352 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010353 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010354 }
10355
10356 // R s>> a === ((R u>> a) ^ m) - m
10357 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10358 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10359 MVT::i8));
10360 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10361 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10362 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10363 return Res;
10364 }
Craig Topper731dfd02012-04-23 03:42:40 +000010365 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010366 }
Nadav Rotem43012222011-05-11 08:12:09 +000010367 }
10368 }
10369
10370 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010371 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010372 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10373 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010374
Chris Lattner7302d802012-02-06 21:56:39 +000010375 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10376 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010377 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10378 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010379 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010380 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010381
10382 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010383 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010384 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10385 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10386 }
Nadav Rotem43012222011-05-11 08:12:09 +000010387 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010388 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010389
Nate Begeman51409212010-07-28 00:21:48 +000010390 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010391 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10392 DAG.getConstant(5, MVT::i32));
10393 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010394
Lang Hames8b99c1e2011-12-17 01:08:46 +000010395 // Turn 'a' into a mask suitable for VSELECT
10396 SDValue VSelM = DAG.getConstant(0x80, VT);
10397 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010398 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010399
Lang Hames8b99c1e2011-12-17 01:08:46 +000010400 SDValue CM1 = DAG.getConstant(0x0f, VT);
10401 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010402
Lang Hames8b99c1e2011-12-17 01:08:46 +000010403 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10404 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010405 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10406 DAG.getConstant(4, MVT::i32), DAG);
10407 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010408 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10409
Nate Begeman51409212010-07-28 00:21:48 +000010410 // a += a
10411 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010412 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010413 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010414
Lang Hames8b99c1e2011-12-17 01:08:46 +000010415 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10416 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010417 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10418 DAG.getConstant(2, MVT::i32), DAG);
10419 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010420 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10421
Nate Begeman51409212010-07-28 00:21:48 +000010422 // a += a
10423 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010424 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010425 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010426
Lang Hames8b99c1e2011-12-17 01:08:46 +000010427 // return VSELECT(r, r+r, a);
10428 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010429 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010430 return R;
10431 }
Craig Topper46154eb2011-11-11 07:39:23 +000010432
10433 // Decompose 256-bit shifts into smaller 128-bit shifts.
10434 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010435 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010436 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10437 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10438
10439 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010440 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10441 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010442
10443 // Recreate the shift amount vectors
10444 SDValue Amt1, Amt2;
10445 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10446 // Constant shift amount
10447 SmallVector<SDValue, 4> Amt1Csts;
10448 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010449 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010450 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010451 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010452 Amt2Csts.push_back(Amt->getOperand(i));
10453
10454 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10455 &Amt1Csts[0], NumElems/2);
10456 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10457 &Amt2Csts[0], NumElems/2);
10458 } else {
10459 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010460 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10461 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010462 }
10463
10464 // Issue new vector shifts for the smaller types
10465 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10466 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10467
10468 // Concatenate the result back
10469 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10470 }
10471
Nate Begeman51409212010-07-28 00:21:48 +000010472 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010473}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010474
Dan Gohmand858e902010-04-17 15:26:15 +000010475SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010476 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10477 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010478 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10479 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010480 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010481 SDValue LHS = N->getOperand(0);
10482 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010483 unsigned BaseOp = 0;
10484 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010485 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010486 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010487 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010488 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010489 // A subtract of one will be selected as a INC. Note that INC doesn't
10490 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10492 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010493 BaseOp = X86ISD::INC;
10494 Cond = X86::COND_O;
10495 break;
10496 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010497 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010498 Cond = X86::COND_O;
10499 break;
10500 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010501 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010502 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010503 break;
10504 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010505 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10506 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010507 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10508 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010509 BaseOp = X86ISD::DEC;
10510 Cond = X86::COND_O;
10511 break;
10512 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010513 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010514 Cond = X86::COND_O;
10515 break;
10516 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010517 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010518 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010519 break;
10520 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010521 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010522 Cond = X86::COND_O;
10523 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010524 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10525 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10526 MVT::i32);
10527 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010528
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010529 SDValue SetCC =
10530 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10531 DAG.getConstant(X86::COND_O, MVT::i32),
10532 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010533
Dan Gohman6e5fda22011-07-22 18:45:15 +000010534 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010535 }
Bill Wendling74c37652008-12-09 22:08:41 +000010536 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010537
Bill Wendling61edeb52008-12-02 01:06:39 +000010538 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010539 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010540 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010541
Bill Wendling61edeb52008-12-02 01:06:39 +000010542 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010543 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10544 DAG.getConstant(Cond, MVT::i32),
10545 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010546
Dan Gohman6e5fda22011-07-22 18:45:15 +000010547 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010548}
10549
Chad Rosier30450e82011-12-22 22:35:21 +000010550SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10551 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010552 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010553 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10554 EVT VT = Op.getValueType();
10555
Craig Toppered2e13d2012-01-22 19:15:14 +000010556 if (!Subtarget->hasSSE2() || !VT.isVector())
10557 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010558
Craig Toppered2e13d2012-01-22 19:15:14 +000010559 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10560 ExtraVT.getScalarType().getSizeInBits();
10561 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10562
10563 switch (VT.getSimpleVT().SimpleTy) {
10564 default: return SDValue();
10565 case MVT::v8i32:
10566 case MVT::v16i16:
10567 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010568 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010569 if (!Subtarget->hasAVX2()) {
10570 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010571 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010572
Craig Toppered2e13d2012-01-22 19:15:14 +000010573 // Extract the LHS vectors
10574 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010575 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10576 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010577
Craig Toppered2e13d2012-01-22 19:15:14 +000010578 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10579 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010580
Craig Toppered2e13d2012-01-22 19:15:14 +000010581 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010582 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010583 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10584 ExtraNumElems/2);
10585 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010586
Craig Toppered2e13d2012-01-22 19:15:14 +000010587 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10588 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010589
Craig Toppered2e13d2012-01-22 19:15:14 +000010590 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10591 }
10592 // fall through
10593 case MVT::v4i32:
10594 case MVT::v8i16: {
10595 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10596 Op.getOperand(0), ShAmt, DAG);
10597 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010598 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010599 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010600}
10601
10602
Eric Christopher9a9d2752010-07-22 02:48:34 +000010603SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10604 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010605
Eric Christopher77ed1352011-07-08 00:04:56 +000010606 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10607 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010608 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010609 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010610 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010611 SDValue Ops[] = {
10612 DAG.getRegister(X86::ESP, MVT::i32), // Base
10613 DAG.getTargetConstant(1, MVT::i8), // Scale
10614 DAG.getRegister(0, MVT::i32), // Index
10615 DAG.getTargetConstant(0, MVT::i32), // Disp
10616 DAG.getRegister(0, MVT::i32), // Segment.
10617 Zero,
10618 Chain
10619 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010620 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010621 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10622 array_lengthof(Ops));
10623 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010624 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010625
Eric Christopher9a9d2752010-07-22 02:48:34 +000010626 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010627 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010628 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010629
Chris Lattner132929a2010-08-14 17:26:09 +000010630 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10631 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10632 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10633 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010634
Chris Lattner132929a2010-08-14 17:26:09 +000010635 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10636 if (!Op1 && !Op2 && !Op3 && Op4)
10637 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010638
Chris Lattner132929a2010-08-14 17:26:09 +000010639 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10640 if (Op1 && !Op2 && !Op3 && !Op4)
10641 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010642
10643 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010644 // (MFENCE)>;
10645 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010646}
10647
Eli Friedman14648462011-07-27 22:21:52 +000010648SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10649 SelectionDAG &DAG) const {
10650 DebugLoc dl = Op.getDebugLoc();
10651 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10652 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10653 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10654 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10655
10656 // The only fence that needs an instruction is a sequentially-consistent
10657 // cross-thread fence.
10658 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10659 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10660 // no-sse2). There isn't any reason to disable it if the target processor
10661 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010662 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010663 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10664
10665 SDValue Chain = Op.getOperand(0);
10666 SDValue Zero = DAG.getConstant(0, MVT::i32);
10667 SDValue Ops[] = {
10668 DAG.getRegister(X86::ESP, MVT::i32), // Base
10669 DAG.getTargetConstant(1, MVT::i8), // Scale
10670 DAG.getRegister(0, MVT::i32), // Index
10671 DAG.getTargetConstant(0, MVT::i32), // Disp
10672 DAG.getRegister(0, MVT::i32), // Segment.
10673 Zero,
10674 Chain
10675 };
10676 SDNode *Res =
10677 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10678 array_lengthof(Ops));
10679 return SDValue(Res, 0);
10680 }
10681
10682 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10683 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10684}
10685
10686
Dan Gohmand858e902010-04-17 15:26:15 +000010687SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010688 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010689 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010690 unsigned Reg = 0;
10691 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010693 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010694 case MVT::i8: Reg = X86::AL; size = 1; break;
10695 case MVT::i16: Reg = X86::AX; size = 2; break;
10696 case MVT::i32: Reg = X86::EAX; size = 4; break;
10697 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010698 assert(Subtarget->is64Bit() && "Node not type legal!");
10699 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010700 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010701 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010702 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010703 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010704 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010705 Op.getOperand(1),
10706 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010707 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010708 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010709 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010710 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10711 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10712 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010713 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010714 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010715 return cpOut;
10716}
10717
Duncan Sands1607f052008-12-01 11:39:25 +000010718SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010719 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010720 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010721 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010722 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010723 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010724 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010725 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10726 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010727 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10729 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010730 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010731 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010732 rdx.getValue(1)
10733 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010734 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010735}
10736
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010737SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010738 SelectionDAG &DAG) const {
10739 EVT SrcVT = Op.getOperand(0).getValueType();
10740 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010741 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010742 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010743 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010744 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010745 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010746 // i64 <=> MMX conversions are Legal.
10747 if (SrcVT==MVT::i64 && DstVT.isVector())
10748 return Op;
10749 if (DstVT==MVT::i64 && SrcVT.isVector())
10750 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010751 // MMX <=> MMX conversions are Legal.
10752 if (SrcVT.isVector() && DstVT.isVector())
10753 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010754 // All other conversions need to be expanded.
10755 return SDValue();
10756}
Chris Lattner5b856542010-12-20 00:59:46 +000010757
Dan Gohmand858e902010-04-17 15:26:15 +000010758SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010759 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010760 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010761 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010762 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010763 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010764 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010765 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010766 Node->getOperand(0),
10767 Node->getOperand(1), negOp,
10768 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010769 cast<AtomicSDNode>(Node)->getAlignment(),
10770 cast<AtomicSDNode>(Node)->getOrdering(),
10771 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010772}
10773
Eli Friedman327236c2011-08-24 20:50:09 +000010774static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10775 SDNode *Node = Op.getNode();
10776 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010777 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010778
10779 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010780 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10781 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10782 // (The only way to get a 16-byte store is cmpxchg16b)
10783 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10784 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10785 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010786 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10787 cast<AtomicSDNode>(Node)->getMemoryVT(),
10788 Node->getOperand(0),
10789 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010790 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010791 cast<AtomicSDNode>(Node)->getOrdering(),
10792 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010793 return Swap.getValue(1);
10794 }
10795 // Other atomic stores have a simple pattern.
10796 return Op;
10797}
10798
Chris Lattner5b856542010-12-20 00:59:46 +000010799static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10800 EVT VT = Op.getNode()->getValueType(0);
10801
10802 // Let legalize expand this if it isn't a legal type yet.
10803 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10804 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010805
Chris Lattner5b856542010-12-20 00:59:46 +000010806 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010807
Chris Lattner5b856542010-12-20 00:59:46 +000010808 unsigned Opc;
10809 bool ExtraOp = false;
10810 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010811 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010812 case ISD::ADDC: Opc = X86ISD::ADD; break;
10813 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10814 case ISD::SUBC: Opc = X86ISD::SUB; break;
10815 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10816 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010817
Chris Lattner5b856542010-12-20 00:59:46 +000010818 if (!ExtraOp)
10819 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10820 Op.getOperand(1));
10821 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10822 Op.getOperand(1), Op.getOperand(2));
10823}
10824
Evan Cheng0db9fe62006-04-25 20:13:52 +000010825/// LowerOperation - Provide custom lowering hooks for some operations.
10826///
Dan Gohmand858e902010-04-17 15:26:15 +000010827SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010828 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010829 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010830 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010831 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010832 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010833 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10834 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010835 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010836 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010837 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010838 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10839 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10840 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010841 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010842 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10844 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10845 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010846 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010847 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010848 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010849 case ISD::SHL_PARTS:
10850 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010851 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010853 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010854 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010855 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010856 case ISD::FABS: return LowerFABS(Op, DAG);
10857 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010858 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010859 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010860 case ISD::SETCC: return LowerSETCC(Op, DAG);
10861 case ISD::SELECT: return LowerSELECT(Op, DAG);
10862 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010864 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010865 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010866 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010867 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010868 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10869 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010870 case ISD::FRAME_TO_ARGS_OFFSET:
10871 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010872 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010873 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010874 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10875 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010876 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010877 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010878 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010879 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010880 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010881 case ISD::SRA:
10882 case ISD::SRL:
10883 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010884 case ISD::SADDO:
10885 case ISD::UADDO:
10886 case ISD::SSUBO:
10887 case ISD::USUBO:
10888 case ISD::SMULO:
10889 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010890 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010891 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010892 case ISD::ADDC:
10893 case ISD::ADDE:
10894 case ISD::SUBC:
10895 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010896 case ISD::ADD: return LowerADD(Op, DAG);
10897 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010898 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010899}
10900
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010901static void ReplaceATOMIC_LOAD(SDNode *Node,
10902 SmallVectorImpl<SDValue> &Results,
10903 SelectionDAG &DAG) {
10904 DebugLoc dl = Node->getDebugLoc();
10905 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10906
10907 // Convert wide load -> cmpxchg8b/cmpxchg16b
10908 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10909 // (The only way to get a 16-byte load is cmpxchg16b)
10910 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010911 SDValue Zero = DAG.getConstant(0, VT);
10912 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010913 Node->getOperand(0),
10914 Node->getOperand(1), Zero, Zero,
10915 cast<AtomicSDNode>(Node)->getMemOperand(),
10916 cast<AtomicSDNode>(Node)->getOrdering(),
10917 cast<AtomicSDNode>(Node)->getSynchScope());
10918 Results.push_back(Swap.getValue(0));
10919 Results.push_back(Swap.getValue(1));
10920}
10921
Duncan Sands1607f052008-12-01 11:39:25 +000010922void X86TargetLowering::
10923ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010924 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010925 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010926 assert (Node->getValueType(0) == MVT::i64 &&
10927 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010928
10929 SDValue Chain = Node->getOperand(0);
10930 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010932 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010934 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010935 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010936 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010937 SDValue Result =
10938 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10939 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010940 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010941 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010942 Results.push_back(Result.getValue(2));
10943}
10944
Duncan Sands126d9072008-07-04 11:47:58 +000010945/// ReplaceNodeResults - Replace a node with an illegal result type
10946/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010947void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10948 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010949 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010950 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010951 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010952 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010953 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010954 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010955 case ISD::ADDC:
10956 case ISD::ADDE:
10957 case ISD::SUBC:
10958 case ISD::SUBE:
10959 // We don't want to expand or promote these.
10960 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010961 case ISD::FP_TO_SINT:
10962 case ISD::FP_TO_UINT: {
10963 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10964
10965 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10966 return;
10967
Eli Friedman948e95a2009-05-23 09:59:16 +000010968 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010969 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010970 SDValue FIST = Vals.first, StackSlot = Vals.second;
10971 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010972 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010973 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010974 if (StackSlot.getNode() != 0)
10975 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10976 MachinePointerInfo(),
10977 false, false, false, 0));
10978 else
10979 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010980 }
10981 return;
10982 }
10983 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010984 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010985 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010986 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010987 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010988 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010989 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010990 eax.getValue(2));
10991 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10992 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010993 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010994 Results.push_back(edx.getValue(1));
10995 return;
10996 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010997 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010998 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010999 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011000 bool Regs64bit = T == MVT::i128;
11001 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011002 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011003 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11004 DAG.getConstant(0, HalfT));
11005 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11006 DAG.getConstant(1, HalfT));
11007 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11008 Regs64bit ? X86::RAX : X86::EAX,
11009 cpInL, SDValue());
11010 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11011 Regs64bit ? X86::RDX : X86::EDX,
11012 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011013 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011014 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11015 DAG.getConstant(0, HalfT));
11016 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11017 DAG.getConstant(1, HalfT));
11018 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11019 Regs64bit ? X86::RBX : X86::EBX,
11020 swapInL, cpInH.getValue(1));
11021 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11022 Regs64bit ? X86::RCX : X86::ECX,
11023 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011024 SDValue Ops[] = { swapInH.getValue(0),
11025 N->getOperand(1),
11026 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011027 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011028 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11030 X86ISD::LCMPXCHG8_DAG;
11031 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011032 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011033 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11034 Regs64bit ? X86::RAX : X86::EAX,
11035 HalfT, Result.getValue(1));
11036 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11037 Regs64bit ? X86::RDX : X86::EDX,
11038 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011039 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011040 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011041 Results.push_back(cpOutH.getValue(1));
11042 return;
11043 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11049 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011050 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011051 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11052 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011053 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011054 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11055 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011056 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011057 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11058 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011059 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011060 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11061 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011062 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011063 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11064 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011065 case ISD::ATOMIC_LOAD:
11066 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011067 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011068}
11069
Evan Cheng72261582005-12-20 06:22:03 +000011070const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11071 switch (Opcode) {
11072 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011073 case X86ISD::BSF: return "X86ISD::BSF";
11074 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011075 case X86ISD::SHLD: return "X86ISD::SHLD";
11076 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011077 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011078 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011079 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011080 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011081 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011082 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011083 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11084 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11085 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011086 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011087 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011088 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011089 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011090 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011091 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011092 case X86ISD::COMI: return "X86ISD::COMI";
11093 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011094 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011095 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011096 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11097 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011098 case X86ISD::CMOV: return "X86ISD::CMOV";
11099 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011100 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011101 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11102 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011103 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011104 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011105 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011106 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011107 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011108 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11109 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011110 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011111 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011112 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011113 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011114 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011115 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11116 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11117 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011118 case X86ISD::HADD: return "X86ISD::HADD";
11119 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011120 case X86ISD::FHADD: return "X86ISD::FHADD";
11121 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011122 case X86ISD::FMAX: return "X86ISD::FMAX";
11123 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011124 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11125 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011126 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011127 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011128 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011129 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011130 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011131 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011132 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011133 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11134 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011135 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11136 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11137 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11138 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11139 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11140 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011141 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11142 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011143 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11144 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011145 case X86ISD::VSHL: return "X86ISD::VSHL";
11146 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011147 case X86ISD::VSRA: return "X86ISD::VSRA";
11148 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11149 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11150 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011151 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011152 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11153 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011154 case X86ISD::ADD: return "X86ISD::ADD";
11155 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011156 case X86ISD::ADC: return "X86ISD::ADC";
11157 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011158 case X86ISD::SMUL: return "X86ISD::SMUL";
11159 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011160 case X86ISD::INC: return "X86ISD::INC";
11161 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011162 case X86ISD::OR: return "X86ISD::OR";
11163 case X86ISD::XOR: return "X86ISD::XOR";
11164 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011165 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011166 case X86ISD::BLSI: return "X86ISD::BLSI";
11167 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11168 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011169 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011170 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011171 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011172 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11173 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11174 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011175 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011176 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011177 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011178 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011179 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011180 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11181 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011182 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11183 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11184 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011185 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11186 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011187 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11188 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011189 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011190 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011191 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011192 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11193 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011194 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011195 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011196 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011197 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011198 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011199 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011200 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011201 case X86ISD::SAHF: return "X86ISD::SAHF";
Evan Cheng72261582005-12-20 06:22:03 +000011202 }
11203}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011204
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205// isLegalAddressingMode - Return true if the addressing mode represented
11206// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011207bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011208 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011211 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011212
Chris Lattnerc9addb72007-03-30 23:15:24 +000011213 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011214 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011215 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011216
Chris Lattnerc9addb72007-03-30 23:15:24 +000011217 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011218 unsigned GVFlags =
11219 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011220
Chris Lattnerdfed4132009-07-10 07:38:24 +000011221 // If a reference to this global requires an extra load, we can't fold it.
11222 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011223 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011224
Chris Lattnerdfed4132009-07-10 07:38:24 +000011225 // If BaseGV requires a register for the PIC base, we cannot also have a
11226 // BaseReg specified.
11227 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011228 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011229
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011230 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011231 if ((M != CodeModel::Small || R != Reloc::Static) &&
11232 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011233 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011234 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011235
Chris Lattnerc9addb72007-03-30 23:15:24 +000011236 switch (AM.Scale) {
11237 case 0:
11238 case 1:
11239 case 2:
11240 case 4:
11241 case 8:
11242 // These scales always work.
11243 break;
11244 case 3:
11245 case 5:
11246 case 9:
11247 // These scales are formed with basereg+scalereg. Only accept if there is
11248 // no basereg yet.
11249 if (AM.HasBaseReg)
11250 return false;
11251 break;
11252 default: // Other stuff never works.
11253 return false;
11254 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011255
Chris Lattnerc9addb72007-03-30 23:15:24 +000011256 return true;
11257}
11258
11259
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011260bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011261 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011262 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011263 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11264 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011265 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011266 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011267 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011268}
11269
Owen Andersone50ed302009-08-10 22:56:29 +000011270bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011271 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011272 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011273 unsigned NumBits1 = VT1.getSizeInBits();
11274 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011275 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011276 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011277 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011278}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011279
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011280bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011281 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011282 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011283}
11284
Owen Andersone50ed302009-08-10 22:56:29 +000011285bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011286 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011287 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011288}
11289
Owen Andersone50ed302009-08-10 22:56:29 +000011290bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011291 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011292 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011293}
11294
Evan Cheng60c07e12006-07-05 22:17:51 +000011295/// isShuffleMaskLegal - Targets can use this to indicate that they only
11296/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11297/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11298/// are assumed to be legal.
11299bool
Eric Christopherfd179292009-08-27 18:07:15 +000011300X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011301 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011302 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011303 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011304 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011305
Nate Begemana09008b2009-10-19 02:17:23 +000011306 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011307 return (VT.getVectorNumElements() == 2 ||
11308 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11309 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011310 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011311 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011312 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11313 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011314 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011315 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11316 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011317 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11318 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011319}
11320
Dan Gohman7d8143f2008-04-09 20:09:42 +000011321bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011322X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011323 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011324 unsigned NumElts = VT.getVectorNumElements();
11325 // FIXME: This collection of masks seems suspect.
11326 if (NumElts == 2)
11327 return true;
11328 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11329 return (isMOVLMask(Mask, VT) ||
11330 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011331 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11332 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011333 }
11334 return false;
11335}
11336
11337//===----------------------------------------------------------------------===//
11338// X86 Scheduler Hooks
11339//===----------------------------------------------------------------------===//
11340
Mon P Wang63307c32008-05-05 19:05:59 +000011341// private utility function
11342MachineBasicBlock *
11343X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11344 MachineBasicBlock *MBB,
11345 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011346 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011347 unsigned LoadOpc,
11348 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011349 unsigned notOpc,
11350 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011351 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011352 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011353 // For the atomic bitwise operator, we generate
11354 // thisMBB:
11355 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011356 // ld t1 = [bitinstr.addr]
11357 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011358 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011359 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011360 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011361 // bz newMBB
11362 // fallthrough -->nextMBB
11363 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11364 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011365 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011366 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011367
Mon P Wang63307c32008-05-05 19:05:59 +000011368 /// First build the CFG
11369 MachineFunction *F = MBB->getParent();
11370 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011371 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11372 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11373 F->insert(MBBIter, newMBB);
11374 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Dan Gohman14152b42010-07-06 20:24:04 +000011376 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11377 nextMBB->splice(nextMBB->begin(), thisMBB,
11378 llvm::next(MachineBasicBlock::iterator(bInstr)),
11379 thisMBB->end());
11380 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011381
Mon P Wang63307c32008-05-05 19:05:59 +000011382 // Update thisMBB to fall through to newMBB
11383 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Mon P Wang63307c32008-05-05 19:05:59 +000011385 // newMBB jumps to itself and fall through to nextMBB
11386 newMBB->addSuccessor(nextMBB);
11387 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011388
Mon P Wang63307c32008-05-05 19:05:59 +000011389 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011390 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011391 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011392 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011393 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011394 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011395 int numArgs = bInstr->getNumOperands() - 1;
11396 for (int i=0; i < numArgs; ++i)
11397 argOpers[i] = &bInstr->getOperand(i+1);
11398
11399 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011400 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011401 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011402
Dale Johannesen140be2d2008-08-19 18:47:28 +000011403 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011405 for (int i=0; i <= lastAddrIndx; ++i)
11406 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011407
Dale Johannesen140be2d2008-08-19 18:47:28 +000011408 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011409 assert((argOpers[valArgIndx]->isReg() ||
11410 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011411 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011412 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011413 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011414 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011415 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011416 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011417 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011418
Richard Smith42fc29e2012-04-13 22:47:00 +000011419 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11420 if (Invert) {
11421 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11422 }
11423 else
11424 t3 = t2;
11425
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011426 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011427 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011428
Dale Johannesene4d209d2009-02-03 20:21:25 +000011429 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011430 for (int i=0; i <= lastAddrIndx; ++i)
11431 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011432 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011433 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011434 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11435 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011436
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011437 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011438 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Mon P Wang63307c32008-05-05 19:05:59 +000011440 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011441 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011442
Dan Gohman14152b42010-07-06 20:24:04 +000011443 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011444 return nextMBB;
11445}
11446
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011447// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011448MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11450 MachineBasicBlock *MBB,
11451 unsigned regOpcL,
11452 unsigned regOpcH,
11453 unsigned immOpcL,
11454 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011455 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 // For the atomic bitwise operator, we generate
11457 // thisMBB (instructions are in pairs, except cmpxchg8b)
11458 // ld t1,t2 = [bitinstr.addr]
11459 // newMBB:
11460 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11461 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011462 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011463 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 // mov ECX, EBX <- t5, t6
11465 // mov EAX, EDX <- t1, t2
11466 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11467 // mov t3, t4 <- EAX, EDX
11468 // bz newMBB
11469 // result in out1, out2
11470 // fallthrough -->nextMBB
11471
Craig Topperc9099502012-04-20 06:31:50 +000011472 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011474 const unsigned NotOpc = X86::NOT32r;
11475 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11476 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11477 MachineFunction::iterator MBBIter = MBB;
11478 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011479
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011480 /// First build the CFG
11481 MachineFunction *F = MBB->getParent();
11482 MachineBasicBlock *thisMBB = MBB;
11483 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11484 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11485 F->insert(MBBIter, newMBB);
11486 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Dan Gohman14152b42010-07-06 20:24:04 +000011488 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11489 nextMBB->splice(nextMBB->begin(), thisMBB,
11490 llvm::next(MachineBasicBlock::iterator(bInstr)),
11491 thisMBB->end());
11492 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011493
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 // Update thisMBB to fall through to newMBB
11495 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011497 // newMBB jumps to itself and fall through to nextMBB
11498 newMBB->addSuccessor(nextMBB);
11499 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011500
Dale Johannesene4d209d2009-02-03 20:21:25 +000011501 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 // Insert instructions into newMBB based on incoming instruction
11503 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011504 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011505 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 MachineOperand& dest1Oper = bInstr->getOperand(0);
11507 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011508 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11509 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 argOpers[i] = &bInstr->getOperand(i+2);
11511
Dan Gohman71ea4e52010-05-14 21:01:44 +000011512 // We use some of the operands multiple times, so conservatively just
11513 // clear any kill flags that might be present.
11514 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11515 argOpers[i]->setIsKill(false);
11516 }
11517
Evan Chengad5b52f2010-01-08 19:14:57 +000011518 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011519 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011520
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 for (int i=0; i <= lastAddrIndx; ++i)
11524 (*MIB).addOperand(*argOpers[i]);
11525 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011526 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011527 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011528 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011530 MachineOperand newOp3 = *(argOpers[3]);
11531 if (newOp3.isImm())
11532 newOp3.setImm(newOp3.getImm()+4);
11533 else
11534 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011536 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537
11538 // t3/4 are defined later, at the bottom of the loop
11539 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11540 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011541 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011543 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011544 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11545
Evan Cheng306b4ca2010-01-08 23:41:50 +000011546 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011547 // the PHI instructions.
11548 t1 = dest1Oper.getReg();
11549 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011551 int valArgIndx = lastAddrIndx + 1;
11552 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011553 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011554 "invalid operand");
11555 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11556 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011557 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011558 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011559 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011560 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011561 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011562 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011563 (*MIB).addOperand(*argOpers[valArgIndx]);
11564 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011565 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011566 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011567 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011568 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011569 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011570 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011571 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011572 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011573 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011574 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011575
Richard Smith42fc29e2012-04-13 22:47:00 +000011576 unsigned t7, t8;
11577 if (Invert) {
11578 t7 = F->getRegInfo().createVirtualRegister(RC);
11579 t8 = F->getRegInfo().createVirtualRegister(RC);
11580 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11581 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11582 } else {
11583 t7 = t5;
11584 t8 = t6;
11585 }
11586
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011587 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011589 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 MIB.addReg(t2);
11591
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011592 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011593 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011594 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011595 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011596
Dale Johannesene4d209d2009-02-03 20:21:25 +000011597 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 for (int i=0; i <= lastAddrIndx; ++i)
11599 (*MIB).addOperand(*argOpers[i]);
11600
11601 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011602 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11603 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011605 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011607 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011609
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011610 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011611 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011612
Dan Gohman14152b42010-07-06 20:24:04 +000011613 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011614 return nextMBB;
11615}
11616
11617// private utility function
11618MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011619X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11620 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011621 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011622 // For the atomic min/max operator, we generate
11623 // thisMBB:
11624 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011625 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011626 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011627 // cmp t1, t2
11628 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011629 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011630 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11631 // bz newMBB
11632 // fallthrough -->nextMBB
11633 //
11634 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11635 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011636 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011637 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011638
Mon P Wang63307c32008-05-05 19:05:59 +000011639 /// First build the CFG
11640 MachineFunction *F = MBB->getParent();
11641 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011642 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11643 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11644 F->insert(MBBIter, newMBB);
11645 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011646
Dan Gohman14152b42010-07-06 20:24:04 +000011647 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11648 nextMBB->splice(nextMBB->begin(), thisMBB,
11649 llvm::next(MachineBasicBlock::iterator(mInstr)),
11650 thisMBB->end());
11651 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011652
Mon P Wang63307c32008-05-05 19:05:59 +000011653 // Update thisMBB to fall through to newMBB
11654 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // newMBB jumps to newMBB and fall through to nextMBB
11657 newMBB->addSuccessor(nextMBB);
11658 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011659
Dale Johannesene4d209d2009-02-03 20:21:25 +000011660 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011661 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011662 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011663 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011664 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011665 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011666 int numArgs = mInstr->getNumOperands() - 1;
11667 for (int i=0; i < numArgs; ++i)
11668 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Mon P Wang63307c32008-05-05 19:05:59 +000011670 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011671 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011672 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011673
Craig Topperc9099502012-04-20 06:31:50 +000011674 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011675 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011676 for (int i=0; i <= lastAddrIndx; ++i)
11677 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011678
Mon P Wang63307c32008-05-05 19:05:59 +000011679 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011680 assert((argOpers[valArgIndx]->isReg() ||
11681 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011682 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011683
Craig Topperc9099502012-04-20 06:31:50 +000011684 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011685 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011686 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011687 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011688 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011689 (*MIB).addOperand(*argOpers[valArgIndx]);
11690
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011691 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011692 MIB.addReg(t1);
11693
Dale Johannesene4d209d2009-02-03 20:21:25 +000011694 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011695 MIB.addReg(t1);
11696 MIB.addReg(t2);
11697
11698 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011699 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011700 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011701 MIB.addReg(t2);
11702 MIB.addReg(t1);
11703
11704 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011705 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011706 for (int i=0; i <= lastAddrIndx; ++i)
11707 (*MIB).addOperand(*argOpers[i]);
11708 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011709 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011710 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11711 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011712
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011713 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011714 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011715
Mon P Wang63307c32008-05-05 19:05:59 +000011716 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011717 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011718
Dan Gohman14152b42010-07-06 20:24:04 +000011719 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011720 return nextMBB;
11721}
11722
Eric Christopherf83a5de2009-08-27 18:08:16 +000011723// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011724// or XMM0_V32I8 in AVX all of this code can be replaced with that
11725// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011726MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011727X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011728 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011729 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011730 "Target must have SSE4.2 or AVX features enabled");
11731
Eric Christopherb120ab42009-08-18 22:50:32 +000011732 DebugLoc dl = MI->getDebugLoc();
11733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011734 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011735 if (!Subtarget->hasAVX()) {
11736 if (memArg)
11737 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11738 else
11739 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11740 } else {
11741 if (memArg)
11742 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11743 else
11744 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11745 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011746
Eric Christopher41c902f2010-11-30 08:20:21 +000011747 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011748 for (unsigned i = 0; i < numArgs; ++i) {
11749 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011750 if (!(Op.isReg() && Op.isImplicit()))
11751 MIB.addOperand(Op);
11752 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011753 BuildMI(*BB, MI, dl,
11754 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11755 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011756 .addReg(X86::XMM0);
11757
Dan Gohman14152b42010-07-06 20:24:04 +000011758 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011759 return BB;
11760}
11761
11762MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011763X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011764 DebugLoc dl = MI->getDebugLoc();
11765 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011766
Eric Christopher228232b2010-11-30 07:20:12 +000011767 // Address into RAX/EAX, other two args into ECX, EDX.
11768 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11769 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11770 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11771 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011772 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011773
Eric Christopher228232b2010-11-30 07:20:12 +000011774 unsigned ValOps = X86::AddrNumOperands;
11775 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11776 .addReg(MI->getOperand(ValOps).getReg());
11777 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11778 .addReg(MI->getOperand(ValOps+1).getReg());
11779
11780 // The instruction doesn't actually take any operands though.
11781 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011782
Eric Christopher228232b2010-11-30 07:20:12 +000011783 MI->eraseFromParent(); // The pseudo is gone now.
11784 return BB;
11785}
11786
11787MachineBasicBlock *
11788X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011789 DebugLoc dl = MI->getDebugLoc();
11790 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011791
Eric Christopher228232b2010-11-30 07:20:12 +000011792 // First arg in ECX, the second in EAX.
11793 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11794 .addReg(MI->getOperand(0).getReg());
11795 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11796 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011797
Eric Christopher228232b2010-11-30 07:20:12 +000011798 // The instruction doesn't actually take any operands though.
11799 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011800
Eric Christopher228232b2010-11-30 07:20:12 +000011801 MI->eraseFromParent(); // The pseudo is gone now.
11802 return BB;
11803}
11804
11805MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011806X86TargetLowering::EmitVAARG64WithCustomInserter(
11807 MachineInstr *MI,
11808 MachineBasicBlock *MBB) const {
11809 // Emit va_arg instruction on X86-64.
11810
11811 // Operands to this pseudo-instruction:
11812 // 0 ) Output : destination address (reg)
11813 // 1-5) Input : va_list address (addr, i64mem)
11814 // 6 ) ArgSize : Size (in bytes) of vararg type
11815 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11816 // 8 ) Align : Alignment of type
11817 // 9 ) EFLAGS (implicit-def)
11818
11819 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11820 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11821
11822 unsigned DestReg = MI->getOperand(0).getReg();
11823 MachineOperand &Base = MI->getOperand(1);
11824 MachineOperand &Scale = MI->getOperand(2);
11825 MachineOperand &Index = MI->getOperand(3);
11826 MachineOperand &Disp = MI->getOperand(4);
11827 MachineOperand &Segment = MI->getOperand(5);
11828 unsigned ArgSize = MI->getOperand(6).getImm();
11829 unsigned ArgMode = MI->getOperand(7).getImm();
11830 unsigned Align = MI->getOperand(8).getImm();
11831
11832 // Memory Reference
11833 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11834 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11835 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11836
11837 // Machine Information
11838 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11839 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11840 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11841 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11842 DebugLoc DL = MI->getDebugLoc();
11843
11844 // struct va_list {
11845 // i32 gp_offset
11846 // i32 fp_offset
11847 // i64 overflow_area (address)
11848 // i64 reg_save_area (address)
11849 // }
11850 // sizeof(va_list) = 24
11851 // alignment(va_list) = 8
11852
11853 unsigned TotalNumIntRegs = 6;
11854 unsigned TotalNumXMMRegs = 8;
11855 bool UseGPOffset = (ArgMode == 1);
11856 bool UseFPOffset = (ArgMode == 2);
11857 unsigned MaxOffset = TotalNumIntRegs * 8 +
11858 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11859
11860 /* Align ArgSize to a multiple of 8 */
11861 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11862 bool NeedsAlign = (Align > 8);
11863
11864 MachineBasicBlock *thisMBB = MBB;
11865 MachineBasicBlock *overflowMBB;
11866 MachineBasicBlock *offsetMBB;
11867 MachineBasicBlock *endMBB;
11868
11869 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11870 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11871 unsigned OffsetReg = 0;
11872
11873 if (!UseGPOffset && !UseFPOffset) {
11874 // If we only pull from the overflow region, we don't create a branch.
11875 // We don't need to alter control flow.
11876 OffsetDestReg = 0; // unused
11877 OverflowDestReg = DestReg;
11878
11879 offsetMBB = NULL;
11880 overflowMBB = thisMBB;
11881 endMBB = thisMBB;
11882 } else {
11883 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11884 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11885 // If not, pull from overflow_area. (branch to overflowMBB)
11886 //
11887 // thisMBB
11888 // | .
11889 // | .
11890 // offsetMBB overflowMBB
11891 // | .
11892 // | .
11893 // endMBB
11894
11895 // Registers for the PHI in endMBB
11896 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11897 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11898
11899 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11900 MachineFunction *MF = MBB->getParent();
11901 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11902 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11903 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11904
11905 MachineFunction::iterator MBBIter = MBB;
11906 ++MBBIter;
11907
11908 // Insert the new basic blocks
11909 MF->insert(MBBIter, offsetMBB);
11910 MF->insert(MBBIter, overflowMBB);
11911 MF->insert(MBBIter, endMBB);
11912
11913 // Transfer the remainder of MBB and its successor edges to endMBB.
11914 endMBB->splice(endMBB->begin(), thisMBB,
11915 llvm::next(MachineBasicBlock::iterator(MI)),
11916 thisMBB->end());
11917 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11918
11919 // Make offsetMBB and overflowMBB successors of thisMBB
11920 thisMBB->addSuccessor(offsetMBB);
11921 thisMBB->addSuccessor(overflowMBB);
11922
11923 // endMBB is a successor of both offsetMBB and overflowMBB
11924 offsetMBB->addSuccessor(endMBB);
11925 overflowMBB->addSuccessor(endMBB);
11926
11927 // Load the offset value into a register
11928 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11929 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11930 .addOperand(Base)
11931 .addOperand(Scale)
11932 .addOperand(Index)
11933 .addDisp(Disp, UseFPOffset ? 4 : 0)
11934 .addOperand(Segment)
11935 .setMemRefs(MMOBegin, MMOEnd);
11936
11937 // Check if there is enough room left to pull this argument.
11938 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11939 .addReg(OffsetReg)
11940 .addImm(MaxOffset + 8 - ArgSizeA8);
11941
11942 // Branch to "overflowMBB" if offset >= max
11943 // Fall through to "offsetMBB" otherwise
11944 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11945 .addMBB(overflowMBB);
11946 }
11947
11948 // In offsetMBB, emit code to use the reg_save_area.
11949 if (offsetMBB) {
11950 assert(OffsetReg != 0);
11951
11952 // Read the reg_save_area address.
11953 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11954 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11955 .addOperand(Base)
11956 .addOperand(Scale)
11957 .addOperand(Index)
11958 .addDisp(Disp, 16)
11959 .addOperand(Segment)
11960 .setMemRefs(MMOBegin, MMOEnd);
11961
11962 // Zero-extend the offset
11963 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11964 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11965 .addImm(0)
11966 .addReg(OffsetReg)
11967 .addImm(X86::sub_32bit);
11968
11969 // Add the offset to the reg_save_area to get the final address.
11970 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11971 .addReg(OffsetReg64)
11972 .addReg(RegSaveReg);
11973
11974 // Compute the offset for the next argument
11975 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11976 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11977 .addReg(OffsetReg)
11978 .addImm(UseFPOffset ? 16 : 8);
11979
11980 // Store it back into the va_list.
11981 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11982 .addOperand(Base)
11983 .addOperand(Scale)
11984 .addOperand(Index)
11985 .addDisp(Disp, UseFPOffset ? 4 : 0)
11986 .addOperand(Segment)
11987 .addReg(NextOffsetReg)
11988 .setMemRefs(MMOBegin, MMOEnd);
11989
11990 // Jump to endMBB
11991 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11992 .addMBB(endMBB);
11993 }
11994
11995 //
11996 // Emit code to use overflow area
11997 //
11998
11999 // Load the overflow_area address into a register.
12000 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12001 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12002 .addOperand(Base)
12003 .addOperand(Scale)
12004 .addOperand(Index)
12005 .addDisp(Disp, 8)
12006 .addOperand(Segment)
12007 .setMemRefs(MMOBegin, MMOEnd);
12008
12009 // If we need to align it, do so. Otherwise, just copy the address
12010 // to OverflowDestReg.
12011 if (NeedsAlign) {
12012 // Align the overflow address
12013 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12014 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12015
12016 // aligned_addr = (addr + (align-1)) & ~(align-1)
12017 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12018 .addReg(OverflowAddrReg)
12019 .addImm(Align-1);
12020
12021 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12022 .addReg(TmpReg)
12023 .addImm(~(uint64_t)(Align-1));
12024 } else {
12025 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12026 .addReg(OverflowAddrReg);
12027 }
12028
12029 // Compute the next overflow address after this argument.
12030 // (the overflow address should be kept 8-byte aligned)
12031 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12032 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12033 .addReg(OverflowDestReg)
12034 .addImm(ArgSizeA8);
12035
12036 // Store the new overflow address.
12037 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12038 .addOperand(Base)
12039 .addOperand(Scale)
12040 .addOperand(Index)
12041 .addDisp(Disp, 8)
12042 .addOperand(Segment)
12043 .addReg(NextAddrReg)
12044 .setMemRefs(MMOBegin, MMOEnd);
12045
12046 // If we branched, emit the PHI to the front of endMBB.
12047 if (offsetMBB) {
12048 BuildMI(*endMBB, endMBB->begin(), DL,
12049 TII->get(X86::PHI), DestReg)
12050 .addReg(OffsetDestReg).addMBB(offsetMBB)
12051 .addReg(OverflowDestReg).addMBB(overflowMBB);
12052 }
12053
12054 // Erase the pseudo instruction
12055 MI->eraseFromParent();
12056
12057 return endMBB;
12058}
12059
12060MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012061X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12062 MachineInstr *MI,
12063 MachineBasicBlock *MBB) const {
12064 // Emit code to save XMM registers to the stack. The ABI says that the
12065 // number of registers to save is given in %al, so it's theoretically
12066 // possible to do an indirect jump trick to avoid saving all of them,
12067 // however this code takes a simpler approach and just executes all
12068 // of the stores if %al is non-zero. It's less code, and it's probably
12069 // easier on the hardware branch predictor, and stores aren't all that
12070 // expensive anyway.
12071
12072 // Create the new basic blocks. One block contains all the XMM stores,
12073 // and one block is the final destination regardless of whether any
12074 // stores were performed.
12075 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12076 MachineFunction *F = MBB->getParent();
12077 MachineFunction::iterator MBBIter = MBB;
12078 ++MBBIter;
12079 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12080 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12081 F->insert(MBBIter, XMMSaveMBB);
12082 F->insert(MBBIter, EndMBB);
12083
Dan Gohman14152b42010-07-06 20:24:04 +000012084 // Transfer the remainder of MBB and its successor edges to EndMBB.
12085 EndMBB->splice(EndMBB->begin(), MBB,
12086 llvm::next(MachineBasicBlock::iterator(MI)),
12087 MBB->end());
12088 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12089
Dan Gohmand6708ea2009-08-15 01:38:56 +000012090 // The original block will now fall through to the XMM save block.
12091 MBB->addSuccessor(XMMSaveMBB);
12092 // The XMMSaveMBB will fall through to the end block.
12093 XMMSaveMBB->addSuccessor(EndMBB);
12094
12095 // Now add the instructions.
12096 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12097 DebugLoc DL = MI->getDebugLoc();
12098
12099 unsigned CountReg = MI->getOperand(0).getReg();
12100 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12101 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12102
12103 if (!Subtarget->isTargetWin64()) {
12104 // If %al is 0, branch around the XMM save block.
12105 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012106 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012107 MBB->addSuccessor(EndMBB);
12108 }
12109
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012110 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012111 // In the XMM save block, save all the XMM argument registers.
12112 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12113 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012114 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012115 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012116 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012117 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012118 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012119 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012120 .addFrameIndex(RegSaveFrameIndex)
12121 .addImm(/*Scale=*/1)
12122 .addReg(/*IndexReg=*/0)
12123 .addImm(/*Disp=*/Offset)
12124 .addReg(/*Segment=*/0)
12125 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012126 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012127 }
12128
Dan Gohman14152b42010-07-06 20:24:04 +000012129 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012130
12131 return EndMBB;
12132}
Mon P Wang63307c32008-05-05 19:05:59 +000012133
Lang Hames6e3f7e42012-02-03 01:13:49 +000012134// The EFLAGS operand of SelectItr might be missing a kill marker
12135// because there were multiple uses of EFLAGS, and ISel didn't know
12136// which to mark. Figure out whether SelectItr should have had a
12137// kill marker, and set it if it should. Returns the correct kill
12138// marker value.
12139static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12140 MachineBasicBlock* BB,
12141 const TargetRegisterInfo* TRI) {
12142 // Scan forward through BB for a use/def of EFLAGS.
12143 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12144 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012145 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012146 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012147 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012148 if (mi.definesRegister(X86::EFLAGS))
12149 break; // Should have kill-flag - update below.
12150 }
12151
12152 // If we hit the end of the block, check whether EFLAGS is live into a
12153 // successor.
12154 if (miI == BB->end()) {
12155 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12156 sEnd = BB->succ_end();
12157 sItr != sEnd; ++sItr) {
12158 MachineBasicBlock* succ = *sItr;
12159 if (succ->isLiveIn(X86::EFLAGS))
12160 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012161 }
12162 }
12163
Lang Hames6e3f7e42012-02-03 01:13:49 +000012164 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12165 // out. SelectMI should have a kill flag on EFLAGS.
12166 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012167 return true;
12168}
12169
Evan Cheng60c07e12006-07-05 22:17:51 +000012170MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012171X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012172 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012173 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12174 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012175
Chris Lattner52600972009-09-02 05:57:00 +000012176 // To "insert" a SELECT_CC instruction, we actually have to insert the
12177 // diamond control-flow pattern. The incoming instruction knows the
12178 // destination vreg to set, the condition code register to branch on, the
12179 // true/false values to select between, and a branch opcode to use.
12180 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12181 MachineFunction::iterator It = BB;
12182 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012183
Chris Lattner52600972009-09-02 05:57:00 +000012184 // thisMBB:
12185 // ...
12186 // TrueVal = ...
12187 // cmpTY ccX, r1, r2
12188 // bCC copy1MBB
12189 // fallthrough --> copy0MBB
12190 MachineBasicBlock *thisMBB = BB;
12191 MachineFunction *F = BB->getParent();
12192 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12193 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012194 F->insert(It, copy0MBB);
12195 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012196
Bill Wendling730c07e2010-06-25 20:48:10 +000012197 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12198 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012199 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12200 if (!MI->killsRegister(X86::EFLAGS) &&
12201 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12202 copy0MBB->addLiveIn(X86::EFLAGS);
12203 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012204 }
12205
Dan Gohman14152b42010-07-06 20:24:04 +000012206 // Transfer the remainder of BB and its successor edges to sinkMBB.
12207 sinkMBB->splice(sinkMBB->begin(), BB,
12208 llvm::next(MachineBasicBlock::iterator(MI)),
12209 BB->end());
12210 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12211
12212 // Add the true and fallthrough blocks as its successors.
12213 BB->addSuccessor(copy0MBB);
12214 BB->addSuccessor(sinkMBB);
12215
12216 // Create the conditional branch instruction.
12217 unsigned Opc =
12218 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12219 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12220
Chris Lattner52600972009-09-02 05:57:00 +000012221 // copy0MBB:
12222 // %FalseValue = ...
12223 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012224 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012225
Chris Lattner52600972009-09-02 05:57:00 +000012226 // sinkMBB:
12227 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12228 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012229 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12230 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012231 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12232 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12233
Dan Gohman14152b42010-07-06 20:24:04 +000012234 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012235 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012236}
12237
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012238MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012239X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12240 bool Is64Bit) const {
12241 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12242 DebugLoc DL = MI->getDebugLoc();
12243 MachineFunction *MF = BB->getParent();
12244 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12245
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012246 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012247
12248 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12249 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12250
12251 // BB:
12252 // ... [Till the alloca]
12253 // If stacklet is not large enough, jump to mallocMBB
12254 //
12255 // bumpMBB:
12256 // Allocate by subtracting from RSP
12257 // Jump to continueMBB
12258 //
12259 // mallocMBB:
12260 // Allocate by call to runtime
12261 //
12262 // continueMBB:
12263 // ...
12264 // [rest of original BB]
12265 //
12266
12267 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12268 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12269 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12270
12271 MachineRegisterInfo &MRI = MF->getRegInfo();
12272 const TargetRegisterClass *AddrRegClass =
12273 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12274
12275 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12276 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12277 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012278 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012279 sizeVReg = MI->getOperand(1).getReg(),
12280 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12281
12282 MachineFunction::iterator MBBIter = BB;
12283 ++MBBIter;
12284
12285 MF->insert(MBBIter, bumpMBB);
12286 MF->insert(MBBIter, mallocMBB);
12287 MF->insert(MBBIter, continueMBB);
12288
12289 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12290 (MachineBasicBlock::iterator(MI)), BB->end());
12291 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12292
12293 // Add code to the main basic block to check if the stack limit has been hit,
12294 // and if so, jump to mallocMBB otherwise to bumpMBB.
12295 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012296 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012297 .addReg(tmpSPVReg).addReg(sizeVReg);
12298 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012299 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012300 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012301 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12302
12303 // bumpMBB simply decreases the stack pointer, since we know the current
12304 // stacklet has enough space.
12305 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012306 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012307 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012308 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012309 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12310
12311 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012312 const uint32_t *RegMask =
12313 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012314 if (Is64Bit) {
12315 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12316 .addReg(sizeVReg);
12317 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012318 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12319 .addRegMask(RegMask)
12320 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012321 } else {
12322 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12323 .addImm(12);
12324 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12325 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012326 .addExternalSymbol("__morestack_allocate_stack_space")
12327 .addRegMask(RegMask)
12328 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012329 }
12330
12331 if (!Is64Bit)
12332 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12333 .addImm(16);
12334
12335 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12336 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12337 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12338
12339 // Set up the CFG correctly.
12340 BB->addSuccessor(bumpMBB);
12341 BB->addSuccessor(mallocMBB);
12342 mallocMBB->addSuccessor(continueMBB);
12343 bumpMBB->addSuccessor(continueMBB);
12344
12345 // Take care of the PHI nodes.
12346 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12347 MI->getOperand(0).getReg())
12348 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12349 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12350
12351 // Delete the original pseudo instruction.
12352 MI->eraseFromParent();
12353
12354 // And we're done.
12355 return continueMBB;
12356}
12357
12358MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012359X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012360 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012361 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12362 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012363
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012364 assert(!Subtarget->isTargetEnvMacho());
12365
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012366 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12367 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012368
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012369 if (Subtarget->isTargetWin64()) {
12370 if (Subtarget->isTargetCygMing()) {
12371 // ___chkstk(Mingw64):
12372 // Clobbers R10, R11, RAX and EFLAGS.
12373 // Updates RSP.
12374 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12375 .addExternalSymbol("___chkstk")
12376 .addReg(X86::RAX, RegState::Implicit)
12377 .addReg(X86::RSP, RegState::Implicit)
12378 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12379 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12380 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12381 } else {
12382 // __chkstk(MSVCRT): does not update stack pointer.
12383 // Clobbers R10, R11 and EFLAGS.
12384 // FIXME: RAX(allocated size) might be reused and not killed.
12385 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12386 .addExternalSymbol("__chkstk")
12387 .addReg(X86::RAX, RegState::Implicit)
12388 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12389 // RAX has the offset to subtracted from RSP.
12390 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12391 .addReg(X86::RSP)
12392 .addReg(X86::RAX);
12393 }
12394 } else {
12395 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012396 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12397
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012398 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12399 .addExternalSymbol(StackProbeSymbol)
12400 .addReg(X86::EAX, RegState::Implicit)
12401 .addReg(X86::ESP, RegState::Implicit)
12402 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12403 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12404 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12405 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012406
Dan Gohman14152b42010-07-06 20:24:04 +000012407 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012408 return BB;
12409}
Chris Lattner52600972009-09-02 05:57:00 +000012410
12411MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012412X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12413 MachineBasicBlock *BB) const {
12414 // This is pretty easy. We're taking the value that we received from
12415 // our load from the relocation, sticking it in either RDI (x86-64)
12416 // or EAX and doing an indirect call. The return value will then
12417 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012418 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012419 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012420 DebugLoc DL = MI->getDebugLoc();
12421 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012422
12423 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012424 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012425
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012426 // Get a register mask for the lowered call.
12427 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12428 // proper register mask.
12429 const uint32_t *RegMask =
12430 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012431 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012432 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12433 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012434 .addReg(X86::RIP)
12435 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012436 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012437 MI->getOperand(3).getTargetFlags())
12438 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012439 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012440 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012441 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012442 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012443 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12444 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012445 .addReg(0)
12446 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012447 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012448 MI->getOperand(3).getTargetFlags())
12449 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012450 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012451 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012452 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012453 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012454 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12455 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012456 .addReg(TII->getGlobalBaseReg(F))
12457 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012458 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012459 MI->getOperand(3).getTargetFlags())
12460 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012461 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012462 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012463 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012464 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012465
Dan Gohman14152b42010-07-06 20:24:04 +000012466 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012467 return BB;
12468}
12469
12470MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012471X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012472 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012473 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012474 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012475 case X86::TAILJMPd64:
12476 case X86::TAILJMPr64:
12477 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012478 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012479 case X86::TCRETURNdi64:
12480 case X86::TCRETURNri64:
12481 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012482 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012483 case X86::WIN_ALLOCA:
12484 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012485 case X86::SEG_ALLOCA_32:
12486 return EmitLoweredSegAlloca(MI, BB, false);
12487 case X86::SEG_ALLOCA_64:
12488 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012489 case X86::TLSCall_32:
12490 case X86::TLSCall_64:
12491 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012492 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012493 case X86::CMOV_FR32:
12494 case X86::CMOV_FR64:
12495 case X86::CMOV_V4F32:
12496 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012497 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012498 case X86::CMOV_V8F32:
12499 case X86::CMOV_V4F64:
12500 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012501 case X86::CMOV_GR16:
12502 case X86::CMOV_GR32:
12503 case X86::CMOV_RFP32:
12504 case X86::CMOV_RFP64:
12505 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012506 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012507
Dale Johannesen849f2142007-07-03 00:53:03 +000012508 case X86::FP32_TO_INT16_IN_MEM:
12509 case X86::FP32_TO_INT32_IN_MEM:
12510 case X86::FP32_TO_INT64_IN_MEM:
12511 case X86::FP64_TO_INT16_IN_MEM:
12512 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012513 case X86::FP64_TO_INT64_IN_MEM:
12514 case X86::FP80_TO_INT16_IN_MEM:
12515 case X86::FP80_TO_INT32_IN_MEM:
12516 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012517 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12518 DebugLoc DL = MI->getDebugLoc();
12519
Evan Cheng60c07e12006-07-05 22:17:51 +000012520 // Change the floating point control register to use "round towards zero"
12521 // mode when truncating to an integer value.
12522 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012523 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012524 addFrameReference(BuildMI(*BB, MI, DL,
12525 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012526
12527 // Load the old value of the high byte of the control word...
12528 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012529 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012530 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012531 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012532
12533 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012534 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012535 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012536
12537 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012538 addFrameReference(BuildMI(*BB, MI, DL,
12539 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012540
12541 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012542 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012543 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012544
12545 // Get the X86 opcode to use.
12546 unsigned Opc;
12547 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012548 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012549 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12550 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12551 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12552 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12553 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12554 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012555 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12556 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12557 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 }
12559
12560 X86AddressMode AM;
12561 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012562 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012563 AM.BaseType = X86AddressMode::RegBase;
12564 AM.Base.Reg = Op.getReg();
12565 } else {
12566 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012567 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 }
12569 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012570 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012571 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012572 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012573 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012574 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012575 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012576 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012577 AM.GV = Op.getGlobal();
12578 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012579 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012580 }
Dan Gohman14152b42010-07-06 20:24:04 +000012581 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012582 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012583
12584 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012585 addFrameReference(BuildMI(*BB, MI, DL,
12586 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012587
Dan Gohman14152b42010-07-06 20:24:04 +000012588 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012589 return BB;
12590 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012591 // String/text processing lowering.
12592 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012593 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012594 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12595 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012596 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012597 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12598 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012599 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012600 return EmitPCMP(MI, BB, 5, false /* in mem */);
12601 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012602 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012603 return EmitPCMP(MI, BB, 5, true /* in mem */);
12604
Eric Christopher228232b2010-11-30 07:20:12 +000012605 // Thread synchronization.
12606 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012607 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012608 case X86::MWAIT:
12609 return EmitMwait(MI, BB);
12610
Eric Christopherb120ab42009-08-18 22:50:32 +000012611 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012612 case X86::ATOMAND32:
12613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012614 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012615 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012616 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012617 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012618 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12620 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012621 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012622 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012623 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012624 case X86::ATOMXOR32:
12625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012626 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012627 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012628 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012629 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012630 case X86::ATOMNAND32:
12631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012632 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012633 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012634 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012635 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012636 case X86::ATOMMIN32:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12638 case X86::ATOMMAX32:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12640 case X86::ATOMUMIN32:
12641 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12642 case X86::ATOMUMAX32:
12643 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012644
12645 case X86::ATOMAND16:
12646 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12647 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012648 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012650 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012651 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012653 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012654 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012655 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012656 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012657 case X86::ATOMXOR16:
12658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12659 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012660 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012661 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012662 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 case X86::ATOMNAND16:
12664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12665 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012666 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012667 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012668 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012669 case X86::ATOMMIN16:
12670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12671 case X86::ATOMMAX16:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12673 case X86::ATOMUMIN16:
12674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12675 case X86::ATOMUMAX16:
12676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12677
12678 case X86::ATOMAND8:
12679 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12680 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012681 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012683 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012685 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012686 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012687 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012688 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012689 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 case X86::ATOMXOR8:
12691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12692 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012693 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012694 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012695 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 case X86::ATOMNAND8:
12697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12698 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012699 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012700 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012701 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012702 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012703 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012704 case X86::ATOMAND64:
12705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012706 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012707 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012708 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012709 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012710 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12712 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012713 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012714 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012715 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012716 case X86::ATOMXOR64:
12717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012718 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012719 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012720 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012721 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012722 case X86::ATOMNAND64:
12723 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12724 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012725 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012726 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012727 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012728 case X86::ATOMMIN64:
12729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12730 case X86::ATOMMAX64:
12731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12732 case X86::ATOMUMIN64:
12733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12734 case X86::ATOMUMAX64:
12735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736
12737 // This group does 64-bit operations on a 32-bit host.
12738 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012739 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012740 X86::AND32rr, X86::AND32rr,
12741 X86::AND32ri, X86::AND32ri,
12742 false);
12743 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012744 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012745 X86::OR32rr, X86::OR32rr,
12746 X86::OR32ri, X86::OR32ri,
12747 false);
12748 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012749 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012750 X86::XOR32rr, X86::XOR32rr,
12751 X86::XOR32ri, X86::XOR32ri,
12752 false);
12753 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012754 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012755 X86::AND32rr, X86::AND32rr,
12756 X86::AND32ri, X86::AND32ri,
12757 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012758 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012759 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012760 X86::ADD32rr, X86::ADC32rr,
12761 X86::ADD32ri, X86::ADC32ri,
12762 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012763 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012764 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012765 X86::SUB32rr, X86::SBB32rr,
12766 X86::SUB32ri, X86::SBB32ri,
12767 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012768 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012769 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012770 X86::MOV32rr, X86::MOV32rr,
12771 X86::MOV32ri, X86::MOV32ri,
12772 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012773 case X86::VASTART_SAVE_XMM_REGS:
12774 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012775
12776 case X86::VAARG_64:
12777 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012778 }
12779}
12780
12781//===----------------------------------------------------------------------===//
12782// X86 Optimization Hooks
12783//===----------------------------------------------------------------------===//
12784
Dan Gohman475871a2008-07-27 21:46:04 +000012785void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012786 APInt &KnownZero,
12787 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012788 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012789 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012790 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012791 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012792 assert((Opc >= ISD::BUILTIN_OP_END ||
12793 Opc == ISD::INTRINSIC_WO_CHAIN ||
12794 Opc == ISD::INTRINSIC_W_CHAIN ||
12795 Opc == ISD::INTRINSIC_VOID) &&
12796 "Should use MaskedValueIsZero if you don't know whether Op"
12797 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012798
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012799 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012800 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012801 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012802 case X86ISD::ADD:
12803 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012804 case X86ISD::ADC:
12805 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012806 case X86ISD::SMUL:
12807 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012808 case X86ISD::INC:
12809 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012810 case X86ISD::OR:
12811 case X86ISD::XOR:
12812 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012813 // These nodes' second result is a boolean.
12814 if (Op.getResNo() == 0)
12815 break;
12816 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012817 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012818 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012819 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012820 case ISD::INTRINSIC_WO_CHAIN: {
12821 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12822 unsigned NumLoBits = 0;
12823 switch (IntId) {
12824 default: break;
12825 case Intrinsic::x86_sse_movmsk_ps:
12826 case Intrinsic::x86_avx_movmsk_ps_256:
12827 case Intrinsic::x86_sse2_movmsk_pd:
12828 case Intrinsic::x86_avx_movmsk_pd_256:
12829 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012830 case Intrinsic::x86_sse2_pmovmskb_128:
12831 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012832 // High bits of movmskp{s|d}, pmovmskb are known zero.
12833 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012834 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012835 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12836 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12837 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12838 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12839 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12840 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012841 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012842 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012843 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012844 break;
12845 }
12846 }
12847 break;
12848 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012849 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012850}
Chris Lattner259e97c2006-01-31 19:43:35 +000012851
Owen Andersonbc146b02010-09-21 20:42:50 +000012852unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12853 unsigned Depth) const {
12854 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12855 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12856 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012857
Owen Andersonbc146b02010-09-21 20:42:50 +000012858 // Fallback case.
12859 return 1;
12860}
12861
Evan Cheng206ee9d2006-07-07 08:33:52 +000012862/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012863/// node is a GlobalAddress + offset.
12864bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012865 const GlobalValue* &GA,
12866 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012867 if (N->getOpcode() == X86ISD::Wrapper) {
12868 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012869 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012870 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012871 return true;
12872 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012873 }
Evan Chengad4196b2008-05-12 19:56:52 +000012874 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012875}
12876
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012877/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12878/// same as extracting the high 128-bit part of 256-bit vector and then
12879/// inserting the result into the low part of a new 256-bit vector
12880static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12881 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012882 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012883
12884 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012885 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012886 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12887 SVOp->getMaskElt(j) >= 0)
12888 return false;
12889
12890 return true;
12891}
12892
12893/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12894/// same as extracting the low 128-bit part of 256-bit vector and then
12895/// inserting the result into the high part of a new 256-bit vector
12896static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12897 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012898 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012899
12900 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000012901 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012902 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12903 SVOp->getMaskElt(j) >= 0)
12904 return false;
12905
12906 return true;
12907}
12908
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012909/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12910static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012911 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012912 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012913 DebugLoc dl = N->getDebugLoc();
12914 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12915 SDValue V1 = SVOp->getOperand(0);
12916 SDValue V2 = SVOp->getOperand(1);
12917 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012918 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012919
12920 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12921 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12922 //
12923 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012924 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012925 // V UNDEF BUILD_VECTOR UNDEF
12926 // \ / \ /
12927 // CONCAT_VECTOR CONCAT_VECTOR
12928 // \ /
12929 // \ /
12930 // RESULT: V + zero extended
12931 //
12932 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12933 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12934 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12935 return SDValue();
12936
12937 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12938 return SDValue();
12939
12940 // To match the shuffle mask, the first half of the mask should
12941 // be exactly the first vector, and all the rest a splat with the
12942 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000012943 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012944 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12945 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12946 return SDValue();
12947
Chad Rosier3d1161e2012-01-03 21:05:52 +000012948 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12949 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000012950 if (Ld->hasNUsesOfValue(1, 0)) {
12951 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12952 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12953 SDValue ResNode =
12954 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12955 Ld->getMemoryVT(),
12956 Ld->getPointerInfo(),
12957 Ld->getAlignment(),
12958 false/*isVolatile*/, true/*ReadMem*/,
12959 false/*WriteMem*/);
12960 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12961 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000012962 }
12963
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012964 // Emit a zeroed vector and insert the desired subvector on its
12965 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012966 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012967 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012968 return DCI.CombineTo(N, InsV);
12969 }
12970
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012971 //===--------------------------------------------------------------------===//
12972 // Combine some shuffles into subvector extracts and inserts:
12973 //
12974
12975 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12976 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012977 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12978 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012979 return DCI.CombineTo(N, InsV);
12980 }
12981
12982 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12983 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012984 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12985 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012986 return DCI.CombineTo(N, InsV);
12987 }
12988
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012989 return SDValue();
12990}
12991
12992/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012993static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012994 TargetLowering::DAGCombinerInfo &DCI,
12995 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012996 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012997 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012998
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012999 // Don't create instructions with illegal types after legalize types has run.
13000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13001 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13002 return SDValue();
13003
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013004 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13005 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13006 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013007 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013008
13009 // Only handle 128 wide vector from here on.
13010 if (VT.getSizeInBits() != 128)
13011 return SDValue();
13012
13013 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13014 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13015 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013016 SmallVector<SDValue, 16> Elts;
13017 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013018 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013019
Nate Begemanfdea31a2010-03-24 20:49:50 +000013020 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013021}
Evan Chengd880b972008-05-09 21:53:03 +000013022
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013023
Craig Topperc16f8512012-04-25 06:39:39 +000013024/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013025/// a sequence of vector shuffle operations.
13026/// It is possible when we truncate 256-bit vector to 128-bit vector
13027
13028SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13029 DAGCombinerInfo &DCI) const {
13030 if (!DCI.isBeforeLegalizeOps())
13031 return SDValue();
13032
Craig Topper3ef43cf2012-04-24 06:36:35 +000013033 if (!Subtarget->hasAVX())
13034 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013035
13036 EVT VT = N->getValueType(0);
13037 SDValue Op = N->getOperand(0);
13038 EVT OpVT = Op.getValueType();
13039 DebugLoc dl = N->getDebugLoc();
13040
13041 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13042
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013043 if (Subtarget->hasAVX2()) {
13044 // AVX2: v4i64 -> v4i32
13045
13046 // VPERMD
13047 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13048
13049 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13050 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13051 ShufMask);
13052
Craig Topperd63fa652012-04-22 18:51:37 +000013053 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13054 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013055 }
13056
13057 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013058 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013059 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013060
13061 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013062 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013063
13064 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13065 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13066
13067 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013068 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013069
Craig Topperd63fa652012-04-22 18:51:37 +000013070 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13071 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013072
13073 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013074 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013075
Elena Demikhovsky73252572012-02-01 10:33:05 +000013076 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013077 }
Craig Topperd63fa652012-04-22 18:51:37 +000013078
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013079 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13080
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013081 if (Subtarget->hasAVX2()) {
13082 // AVX2: v8i32 -> v8i16
13083
13084 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013085
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013086 // PSHUFB
13087 SmallVector<SDValue,32> pshufbMask;
13088 for (unsigned i = 0; i < 2; ++i) {
13089 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13090 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13091 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13092 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13093 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13094 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13095 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13096 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13097 for (unsigned j = 0; j < 8; ++j)
13098 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13099 }
Craig Topperd63fa652012-04-22 18:51:37 +000013100 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13101 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013102 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13103
13104 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13105
13106 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013107 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013108 &ShufMask[0]);
13109
Craig Topperd63fa652012-04-22 18:51:37 +000013110 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13111 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013112
13113 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13114 }
13115
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013116 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013117 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013118
13119 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013120 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013121
13122 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13123 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13124
13125 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013126 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13127 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013128
Craig Topperd63fa652012-04-22 18:51:37 +000013129 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013130 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013131 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013132 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013133
13134 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13135 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13136
13137 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013138 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013139
Elena Demikhovsky73252572012-02-01 10:33:05 +000013140 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013141 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013142 }
13143
13144 return SDValue();
13145}
13146
Craig Topper89f4e662012-03-20 07:17:59 +000013147/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13148/// specific shuffle of a load can be folded into a single element load.
13149/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13150/// shuffles have been customed lowered so we need to handle those here.
13151static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13152 TargetLowering::DAGCombinerInfo &DCI) {
13153 if (DCI.isBeforeLegalizeOps())
13154 return SDValue();
13155
13156 SDValue InVec = N->getOperand(0);
13157 SDValue EltNo = N->getOperand(1);
13158
13159 if (!isa<ConstantSDNode>(EltNo))
13160 return SDValue();
13161
13162 EVT VT = InVec.getValueType();
13163
13164 bool HasShuffleIntoBitcast = false;
13165 if (InVec.getOpcode() == ISD::BITCAST) {
13166 // Don't duplicate a load with other uses.
13167 if (!InVec.hasOneUse())
13168 return SDValue();
13169 EVT BCVT = InVec.getOperand(0).getValueType();
13170 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13171 return SDValue();
13172 InVec = InVec.getOperand(0);
13173 HasShuffleIntoBitcast = true;
13174 }
13175
13176 if (!isTargetShuffle(InVec.getOpcode()))
13177 return SDValue();
13178
13179 // Don't duplicate a load with other uses.
13180 if (!InVec.hasOneUse())
13181 return SDValue();
13182
13183 SmallVector<int, 16> ShuffleMask;
13184 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013185 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13186 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013187 return SDValue();
13188
13189 // Select the input vector, guarding against out of range extract vector.
13190 unsigned NumElems = VT.getVectorNumElements();
13191 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13192 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13193 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13194 : InVec.getOperand(1);
13195
13196 // If inputs to shuffle are the same for both ops, then allow 2 uses
13197 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13198
13199 if (LdNode.getOpcode() == ISD::BITCAST) {
13200 // Don't duplicate a load with other uses.
13201 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13202 return SDValue();
13203
13204 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13205 LdNode = LdNode.getOperand(0);
13206 }
13207
13208 if (!ISD::isNormalLoad(LdNode.getNode()))
13209 return SDValue();
13210
13211 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13212
13213 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13214 return SDValue();
13215
13216 if (HasShuffleIntoBitcast) {
13217 // If there's a bitcast before the shuffle, check if the load type and
13218 // alignment is valid.
13219 unsigned Align = LN0->getAlignment();
13220 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13221 unsigned NewAlign = TLI.getTargetData()->
13222 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13223
13224 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13225 return SDValue();
13226 }
13227
13228 // All checks match so transform back to vector_shuffle so that DAG combiner
13229 // can finish the job
13230 DebugLoc dl = N->getDebugLoc();
13231
13232 // Create shuffle node taking into account the case that its a unary shuffle
13233 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13234 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13235 InVec.getOperand(0), Shuffle,
13236 &ShuffleMask[0]);
13237 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13238 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13239 EltNo);
13240}
13241
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013242/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13243/// generation and convert it from being a bunch of shuffles and extracts
13244/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013245static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013246 TargetLowering::DAGCombinerInfo &DCI) {
13247 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13248 if (NewOp.getNode())
13249 return NewOp;
13250
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013251 SDValue InputVector = N->getOperand(0);
13252
13253 // Only operate on vectors of 4 elements, where the alternative shuffling
13254 // gets to be more expensive.
13255 if (InputVector.getValueType() != MVT::v4i32)
13256 return SDValue();
13257
13258 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13259 // single use which is a sign-extend or zero-extend, and all elements are
13260 // used.
13261 SmallVector<SDNode *, 4> Uses;
13262 unsigned ExtractedElements = 0;
13263 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13264 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13265 if (UI.getUse().getResNo() != InputVector.getResNo())
13266 return SDValue();
13267
13268 SDNode *Extract = *UI;
13269 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13270 return SDValue();
13271
13272 if (Extract->getValueType(0) != MVT::i32)
13273 return SDValue();
13274 if (!Extract->hasOneUse())
13275 return SDValue();
13276 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13277 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13278 return SDValue();
13279 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13280 return SDValue();
13281
13282 // Record which element was extracted.
13283 ExtractedElements |=
13284 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13285
13286 Uses.push_back(Extract);
13287 }
13288
13289 // If not all the elements were used, this may not be worthwhile.
13290 if (ExtractedElements != 15)
13291 return SDValue();
13292
13293 // Ok, we've now decided to do the transformation.
13294 DebugLoc dl = InputVector.getDebugLoc();
13295
13296 // Store the value to a temporary stack slot.
13297 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013298 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13299 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013300
13301 // Replace each use (extract) with a load of the appropriate element.
13302 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13303 UE = Uses.end(); UI != UE; ++UI) {
13304 SDNode *Extract = *UI;
13305
Nadav Rotem86694292011-05-17 08:31:57 +000013306 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013307 SDValue Idx = Extract->getOperand(1);
13308 unsigned EltSize =
13309 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13310 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013311 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013312 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13313
Nadav Rotem86694292011-05-17 08:31:57 +000013314 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013315 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013316
13317 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013318 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013319 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013320 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013321
13322 // Replace the exact with the load.
13323 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13324 }
13325
13326 // The replacement was made in place; don't return anything.
13327 return SDValue();
13328}
13329
Duncan Sands6bcd2192011-09-17 16:49:39 +000013330/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13331/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013332static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013333 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013334 const X86Subtarget *Subtarget) {
13335 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013336 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013337 // Get the LHS/RHS of the select.
13338 SDValue LHS = N->getOperand(1);
13339 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013340 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013341
Dan Gohman670e5392009-09-21 18:03:22 +000013342 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013343 // instructions match the semantics of the common C idiom x<y?x:y but not
13344 // x<=y?x:y, because of how they handle negative zero (which can be
13345 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013346 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13347 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013348 (Subtarget->hasSSE2() ||
13349 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013350 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013351
Chris Lattner47b4ce82009-03-11 05:48:52 +000013352 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013353 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013354 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13355 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013356 switch (CC) {
13357 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013358 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013359 // Converting this to a min would handle NaNs incorrectly, and swapping
13360 // the operands would cause it to handle comparisons between positive
13361 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013362 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013363 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013364 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13365 break;
13366 std::swap(LHS, RHS);
13367 }
Dan Gohman670e5392009-09-21 18:03:22 +000013368 Opcode = X86ISD::FMIN;
13369 break;
13370 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013371 // Converting this to a min would handle comparisons between positive
13372 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013373 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013374 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13375 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013376 Opcode = X86ISD::FMIN;
13377 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013378 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013379 // Converting this to a min would handle both negative zeros and NaNs
13380 // incorrectly, but we can swap the operands to fix both.
13381 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013382 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013383 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013384 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013385 Opcode = X86ISD::FMIN;
13386 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013387
Dan Gohman670e5392009-09-21 18:03:22 +000013388 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013389 // Converting this to a max would handle comparisons between positive
13390 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013391 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013392 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013393 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013394 Opcode = X86ISD::FMAX;
13395 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013396 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013397 // Converting this to a max would handle NaNs incorrectly, and swapping
13398 // the operands would cause it to handle comparisons between positive
13399 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013400 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013401 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013402 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13403 break;
13404 std::swap(LHS, RHS);
13405 }
Dan Gohman670e5392009-09-21 18:03:22 +000013406 Opcode = X86ISD::FMAX;
13407 break;
13408 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013409 // Converting this to a max would handle both negative zeros and NaNs
13410 // incorrectly, but we can swap the operands to fix both.
13411 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013412 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013413 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013414 case ISD::SETGE:
13415 Opcode = X86ISD::FMAX;
13416 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013417 }
Dan Gohman670e5392009-09-21 18:03:22 +000013418 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013419 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13420 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013421 switch (CC) {
13422 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013423 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013424 // Converting this to a min would handle comparisons between positive
13425 // and negative zero incorrectly, and swapping the operands would
13426 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013427 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013428 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013429 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013430 break;
13431 std::swap(LHS, RHS);
13432 }
Dan Gohman670e5392009-09-21 18:03:22 +000013433 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013434 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013435 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013436 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013437 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013438 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13439 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013440 Opcode = X86ISD::FMIN;
13441 break;
13442 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013443 // Converting this to a min would handle both negative zeros and NaNs
13444 // incorrectly, but we can swap the operands to fix both.
13445 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013446 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013447 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013448 case ISD::SETGE:
13449 Opcode = X86ISD::FMIN;
13450 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013451
Dan Gohman670e5392009-09-21 18:03:22 +000013452 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013453 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013454 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013455 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013456 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013457 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013458 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013459 // Converting this to a max would handle comparisons between positive
13460 // and negative zero incorrectly, and swapping the operands would
13461 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013462 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013463 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013464 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013465 break;
13466 std::swap(LHS, RHS);
13467 }
Dan Gohman670e5392009-09-21 18:03:22 +000013468 Opcode = X86ISD::FMAX;
13469 break;
13470 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013471 // Converting this to a max would handle both negative zeros and NaNs
13472 // incorrectly, but we can swap the operands to fix both.
13473 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013474 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013475 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013476 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013477 Opcode = X86ISD::FMAX;
13478 break;
13479 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013480 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013481
Chris Lattner47b4ce82009-03-11 05:48:52 +000013482 if (Opcode)
13483 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013484 }
Eric Christopherfd179292009-08-27 18:07:15 +000013485
Chris Lattnerd1980a52009-03-12 06:52:53 +000013486 // If this is a select between two integer constants, try to do some
13487 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013488 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13489 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013490 // Don't do this for crazy integer types.
13491 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13492 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013493 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013494 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013495
Chris Lattnercee56e72009-03-13 05:53:31 +000013496 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013497 // Efficiently invertible.
13498 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13499 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13500 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13501 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013502 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013503 }
Eric Christopherfd179292009-08-27 18:07:15 +000013504
Chris Lattnerd1980a52009-03-12 06:52:53 +000013505 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013506 if (FalseC->getAPIntValue() == 0 &&
13507 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013508 if (NeedsCondInvert) // Invert the condition if needed.
13509 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13510 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013511
Chris Lattnerd1980a52009-03-12 06:52:53 +000013512 // Zero extend the condition if needed.
13513 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013514
Chris Lattnercee56e72009-03-13 05:53:31 +000013515 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013516 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013517 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013518 }
Eric Christopherfd179292009-08-27 18:07:15 +000013519
Chris Lattner97a29a52009-03-13 05:22:11 +000013520 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013521 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013522 if (NeedsCondInvert) // Invert the condition if needed.
13523 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13524 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013525
Chris Lattner97a29a52009-03-13 05:22:11 +000013526 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013527 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13528 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013529 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013530 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013531 }
Eric Christopherfd179292009-08-27 18:07:15 +000013532
Chris Lattnercee56e72009-03-13 05:53:31 +000013533 // Optimize cases that will turn into an LEA instruction. This requires
13534 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013535 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013536 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013537 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013538
Chris Lattnercee56e72009-03-13 05:53:31 +000013539 bool isFastMultiplier = false;
13540 if (Diff < 10) {
13541 switch ((unsigned char)Diff) {
13542 default: break;
13543 case 1: // result = add base, cond
13544 case 2: // result = lea base( , cond*2)
13545 case 3: // result = lea base(cond, cond*2)
13546 case 4: // result = lea base( , cond*4)
13547 case 5: // result = lea base(cond, cond*4)
13548 case 8: // result = lea base( , cond*8)
13549 case 9: // result = lea base(cond, cond*8)
13550 isFastMultiplier = true;
13551 break;
13552 }
13553 }
Eric Christopherfd179292009-08-27 18:07:15 +000013554
Chris Lattnercee56e72009-03-13 05:53:31 +000013555 if (isFastMultiplier) {
13556 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13557 if (NeedsCondInvert) // Invert the condition if needed.
13558 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13559 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013560
Chris Lattnercee56e72009-03-13 05:53:31 +000013561 // Zero extend the condition if needed.
13562 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13563 Cond);
13564 // Scale the condition by the difference.
13565 if (Diff != 1)
13566 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13567 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013568
Chris Lattnercee56e72009-03-13 05:53:31 +000013569 // Add the base if non-zero.
13570 if (FalseC->getAPIntValue() != 0)
13571 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13572 SDValue(FalseC, 0));
13573 return Cond;
13574 }
Eric Christopherfd179292009-08-27 18:07:15 +000013575 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013576 }
13577 }
Eric Christopherfd179292009-08-27 18:07:15 +000013578
Evan Cheng56f582d2012-01-04 01:41:39 +000013579 // Canonicalize max and min:
13580 // (x > y) ? x : y -> (x >= y) ? x : y
13581 // (x < y) ? x : y -> (x <= y) ? x : y
13582 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13583 // the need for an extra compare
13584 // against zero. e.g.
13585 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13586 // subl %esi, %edi
13587 // testl %edi, %edi
13588 // movl $0, %eax
13589 // cmovgl %edi, %eax
13590 // =>
13591 // xorl %eax, %eax
13592 // subl %esi, $edi
13593 // cmovsl %eax, %edi
13594 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13595 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13596 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13597 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13598 switch (CC) {
13599 default: break;
13600 case ISD::SETLT:
13601 case ISD::SETGT: {
13602 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13603 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13604 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13605 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13606 }
13607 }
13608 }
13609
Nadav Rotemcc616562012-01-15 19:27:55 +000013610 // If we know that this node is legal then we know that it is going to be
13611 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13612 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13613 // to simplify previous instructions.
13614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13615 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013616 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013617 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013618
13619 // Don't optimize vector selects that map to mask-registers.
13620 if (BitWidth == 1)
13621 return SDValue();
13622
Nadav Rotemcc616562012-01-15 19:27:55 +000013623 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13624 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13625
13626 APInt KnownZero, KnownOne;
13627 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13628 DCI.isBeforeLegalizeOps());
13629 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13630 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13631 DCI.CommitTargetLoweringOpt(TLO);
13632 }
13633
Dan Gohman475871a2008-07-27 21:46:04 +000013634 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013635}
13636
Chris Lattnerd1980a52009-03-12 06:52:53 +000013637/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13638static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13639 TargetLowering::DAGCombinerInfo &DCI) {
13640 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013641
Chris Lattnerd1980a52009-03-12 06:52:53 +000013642 // If the flag operand isn't dead, don't touch this CMOV.
13643 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13644 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013645
Evan Chengb5a55d92011-05-24 01:48:22 +000013646 SDValue FalseOp = N->getOperand(0);
13647 SDValue TrueOp = N->getOperand(1);
13648 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13649 SDValue Cond = N->getOperand(3);
13650 if (CC == X86::COND_E || CC == X86::COND_NE) {
13651 switch (Cond.getOpcode()) {
13652 default: break;
13653 case X86ISD::BSR:
13654 case X86ISD::BSF:
13655 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13656 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13657 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13658 }
13659 }
13660
Chris Lattnerd1980a52009-03-12 06:52:53 +000013661 // If this is a select between two integer constants, try to do some
13662 // optimizations. Note that the operands are ordered the opposite of SELECT
13663 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013664 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13665 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13667 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013668 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13669 CC = X86::GetOppositeBranchCondition(CC);
13670 std::swap(TrueC, FalseC);
13671 }
Eric Christopherfd179292009-08-27 18:07:15 +000013672
Chris Lattnerd1980a52009-03-12 06:52:53 +000013673 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013674 // This is efficient for any integer data type (including i8/i16) and
13675 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013676 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013677 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13678 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013679
Chris Lattnerd1980a52009-03-12 06:52:53 +000013680 // Zero extend the condition if needed.
13681 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013682
Chris Lattnerd1980a52009-03-12 06:52:53 +000013683 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13684 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013685 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013686 if (N->getNumValues() == 2) // Dead flag value?
13687 return DCI.CombineTo(N, Cond, SDValue());
13688 return Cond;
13689 }
Eric Christopherfd179292009-08-27 18:07:15 +000013690
Chris Lattnercee56e72009-03-13 05:53:31 +000013691 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13692 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013693 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013694 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13695 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013696
Chris Lattner97a29a52009-03-13 05:22:11 +000013697 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013698 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13699 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013700 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13701 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013702
Chris Lattner97a29a52009-03-13 05:22:11 +000013703 if (N->getNumValues() == 2) // Dead flag value?
13704 return DCI.CombineTo(N, Cond, SDValue());
13705 return Cond;
13706 }
Eric Christopherfd179292009-08-27 18:07:15 +000013707
Chris Lattnercee56e72009-03-13 05:53:31 +000013708 // Optimize cases that will turn into an LEA instruction. This requires
13709 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013710 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013711 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013712 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013713
Chris Lattnercee56e72009-03-13 05:53:31 +000013714 bool isFastMultiplier = false;
13715 if (Diff < 10) {
13716 switch ((unsigned char)Diff) {
13717 default: break;
13718 case 1: // result = add base, cond
13719 case 2: // result = lea base( , cond*2)
13720 case 3: // result = lea base(cond, cond*2)
13721 case 4: // result = lea base( , cond*4)
13722 case 5: // result = lea base(cond, cond*4)
13723 case 8: // result = lea base( , cond*8)
13724 case 9: // result = lea base(cond, cond*8)
13725 isFastMultiplier = true;
13726 break;
13727 }
13728 }
Eric Christopherfd179292009-08-27 18:07:15 +000013729
Chris Lattnercee56e72009-03-13 05:53:31 +000013730 if (isFastMultiplier) {
13731 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013732 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13733 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013734 // Zero extend the condition if needed.
13735 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13736 Cond);
13737 // Scale the condition by the difference.
13738 if (Diff != 1)
13739 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13740 DAG.getConstant(Diff, Cond.getValueType()));
13741
13742 // Add the base if non-zero.
13743 if (FalseC->getAPIntValue() != 0)
13744 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13745 SDValue(FalseC, 0));
13746 if (N->getNumValues() == 2) // Dead flag value?
13747 return DCI.CombineTo(N, Cond, SDValue());
13748 return Cond;
13749 }
Eric Christopherfd179292009-08-27 18:07:15 +000013750 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013751 }
13752 }
13753 return SDValue();
13754}
13755
13756
Evan Cheng0b0cd912009-03-28 05:57:29 +000013757/// PerformMulCombine - Optimize a single multiply with constant into two
13758/// in order to implement it with two cheaper instructions, e.g.
13759/// LEA + SHL, LEA + LEA.
13760static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13761 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013762 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13763 return SDValue();
13764
Owen Andersone50ed302009-08-10 22:56:29 +000013765 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013766 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013767 return SDValue();
13768
13769 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13770 if (!C)
13771 return SDValue();
13772 uint64_t MulAmt = C->getZExtValue();
13773 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13774 return SDValue();
13775
13776 uint64_t MulAmt1 = 0;
13777 uint64_t MulAmt2 = 0;
13778 if ((MulAmt % 9) == 0) {
13779 MulAmt1 = 9;
13780 MulAmt2 = MulAmt / 9;
13781 } else if ((MulAmt % 5) == 0) {
13782 MulAmt1 = 5;
13783 MulAmt2 = MulAmt / 5;
13784 } else if ((MulAmt % 3) == 0) {
13785 MulAmt1 = 3;
13786 MulAmt2 = MulAmt / 3;
13787 }
13788 if (MulAmt2 &&
13789 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13790 DebugLoc DL = N->getDebugLoc();
13791
13792 if (isPowerOf2_64(MulAmt2) &&
13793 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13794 // If second multiplifer is pow2, issue it first. We want the multiply by
13795 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13796 // is an add.
13797 std::swap(MulAmt1, MulAmt2);
13798
13799 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013800 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013801 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013802 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013803 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013804 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013805 DAG.getConstant(MulAmt1, VT));
13806
Eric Christopherfd179292009-08-27 18:07:15 +000013807 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013808 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013809 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013810 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013811 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013812 DAG.getConstant(MulAmt2, VT));
13813
13814 // Do not add new nodes to DAG combiner worklist.
13815 DCI.CombineTo(N, NewMul, false);
13816 }
13817 return SDValue();
13818}
13819
Evan Chengad9c0a32009-12-15 00:53:42 +000013820static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13821 SDValue N0 = N->getOperand(0);
13822 SDValue N1 = N->getOperand(1);
13823 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13824 EVT VT = N0.getValueType();
13825
13826 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13827 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013828 if (VT.isInteger() && !VT.isVector() &&
13829 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013830 N0.getOperand(1).getOpcode() == ISD::Constant) {
13831 SDValue N00 = N0.getOperand(0);
13832 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13833 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13834 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13835 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13836 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13837 APInt ShAmt = N1C->getAPIntValue();
13838 Mask = Mask.shl(ShAmt);
13839 if (Mask != 0)
13840 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13841 N00, DAG.getConstant(Mask, VT));
13842 }
13843 }
13844
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013845
13846 // Hardware support for vector shifts is sparse which makes us scalarize the
13847 // vector operations in many cases. Also, on sandybridge ADD is faster than
13848 // shl.
13849 // (shl V, 1) -> add V,V
13850 if (isSplatVector(N1.getNode())) {
13851 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13852 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13853 // We shift all of the values by one. In many cases we do not have
13854 // hardware support for this operation. This is better expressed as an ADD
13855 // of two values.
13856 if (N1C && (1 == N1C->getZExtValue())) {
13857 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13858 }
13859 }
13860
Evan Chengad9c0a32009-12-15 00:53:42 +000013861 return SDValue();
13862}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013863
Nate Begeman740ab032009-01-26 00:52:55 +000013864/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13865/// when possible.
13866static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013867 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013868 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013869 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013870 if (N->getOpcode() == ISD::SHL) {
13871 SDValue V = PerformSHLCombine(N, DAG);
13872 if (V.getNode()) return V;
13873 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013874
Nate Begeman740ab032009-01-26 00:52:55 +000013875 // On X86 with SSE2 support, we can transform this to a vector shift if
13876 // all elements are shifted by the same amount. We can't do this in legalize
13877 // because the a constant vector is typically transformed to a constant pool
13878 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013879 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013880 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013881
Craig Topper7be5dfd2011-11-12 09:58:49 +000013882 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13883 (!Subtarget->hasAVX2() ||
13884 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013885 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013886
Mon P Wang3becd092009-01-28 08:12:05 +000013887 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013888 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013889 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013890 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013891 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13892 unsigned NumElts = VT.getVectorNumElements();
13893 unsigned i = 0;
13894 for (; i != NumElts; ++i) {
13895 SDValue Arg = ShAmtOp.getOperand(i);
13896 if (Arg.getOpcode() == ISD::UNDEF) continue;
13897 BaseShAmt = Arg;
13898 break;
13899 }
Craig Topper37c26772012-01-17 04:44:50 +000013900 // Handle the case where the build_vector is all undef
13901 // FIXME: Should DAG allow this?
13902 if (i == NumElts)
13903 return SDValue();
13904
Mon P Wang3becd092009-01-28 08:12:05 +000013905 for (; i != NumElts; ++i) {
13906 SDValue Arg = ShAmtOp.getOperand(i);
13907 if (Arg.getOpcode() == ISD::UNDEF) continue;
13908 if (Arg != BaseShAmt) {
13909 return SDValue();
13910 }
13911 }
13912 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013913 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013914 SDValue InVec = ShAmtOp.getOperand(0);
13915 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13916 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13917 unsigned i = 0;
13918 for (; i != NumElts; ++i) {
13919 SDValue Arg = InVec.getOperand(i);
13920 if (Arg.getOpcode() == ISD::UNDEF) continue;
13921 BaseShAmt = Arg;
13922 break;
13923 }
13924 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013926 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013927 if (C->getZExtValue() == SplatIdx)
13928 BaseShAmt = InVec.getOperand(1);
13929 }
13930 }
Mon P Wang845b1892012-02-01 22:15:20 +000013931 if (BaseShAmt.getNode() == 0) {
13932 // Don't create instructions with illegal types after legalize
13933 // types has run.
13934 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13935 !DCI.isBeforeLegalize())
13936 return SDValue();
13937
Mon P Wangefa42202009-09-03 19:56:25 +000013938 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13939 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013940 }
Mon P Wang3becd092009-01-28 08:12:05 +000013941 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013942 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013943
Mon P Wangefa42202009-09-03 19:56:25 +000013944 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013945 if (EltVT.bitsGT(MVT::i32))
13946 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13947 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013948 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013949
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013950 // The shift amount is identical so we can do a vector shift.
13951 SDValue ValOp = N->getOperand(0);
13952 switch (N->getOpcode()) {
13953 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013954 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013955 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013956 switch (VT.getSimpleVT().SimpleTy) {
13957 default: return SDValue();
13958 case MVT::v2i64:
13959 case MVT::v4i32:
13960 case MVT::v8i16:
13961 case MVT::v4i64:
13962 case MVT::v8i32:
13963 case MVT::v16i16:
13964 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13965 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013966 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013967 switch (VT.getSimpleVT().SimpleTy) {
13968 default: return SDValue();
13969 case MVT::v4i32:
13970 case MVT::v8i16:
13971 case MVT::v8i32:
13972 case MVT::v16i16:
13973 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13974 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013975 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013976 switch (VT.getSimpleVT().SimpleTy) {
13977 default: return SDValue();
13978 case MVT::v2i64:
13979 case MVT::v4i32:
13980 case MVT::v8i16:
13981 case MVT::v4i64:
13982 case MVT::v8i32:
13983 case MVT::v16i16:
13984 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13985 }
Nate Begeman740ab032009-01-26 00:52:55 +000013986 }
Nate Begeman740ab032009-01-26 00:52:55 +000013987}
13988
Nate Begemanb65c1752010-12-17 22:55:37 +000013989
Stuart Hastings865f0932011-06-03 23:53:54 +000013990// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13991// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13992// and friends. Likewise for OR -> CMPNEQSS.
13993static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13994 TargetLowering::DAGCombinerInfo &DCI,
13995 const X86Subtarget *Subtarget) {
13996 unsigned opcode;
13997
13998 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13999 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014000 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014001 SDValue N0 = N->getOperand(0);
14002 SDValue N1 = N->getOperand(1);
14003 SDValue CMP0 = N0->getOperand(1);
14004 SDValue CMP1 = N1->getOperand(1);
14005 DebugLoc DL = N->getDebugLoc();
14006
14007 // The SETCCs should both refer to the same CMP.
14008 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14009 return SDValue();
14010
14011 SDValue CMP00 = CMP0->getOperand(0);
14012 SDValue CMP01 = CMP0->getOperand(1);
14013 EVT VT = CMP00.getValueType();
14014
14015 if (VT == MVT::f32 || VT == MVT::f64) {
14016 bool ExpectingFlags = false;
14017 // Check for any users that want flags:
14018 for (SDNode::use_iterator UI = N->use_begin(),
14019 UE = N->use_end();
14020 !ExpectingFlags && UI != UE; ++UI)
14021 switch (UI->getOpcode()) {
14022 default:
14023 case ISD::BR_CC:
14024 case ISD::BRCOND:
14025 case ISD::SELECT:
14026 ExpectingFlags = true;
14027 break;
14028 case ISD::CopyToReg:
14029 case ISD::SIGN_EXTEND:
14030 case ISD::ZERO_EXTEND:
14031 case ISD::ANY_EXTEND:
14032 break;
14033 }
14034
14035 if (!ExpectingFlags) {
14036 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14037 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14038
14039 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14040 X86::CondCode tmp = cc0;
14041 cc0 = cc1;
14042 cc1 = tmp;
14043 }
14044
14045 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14046 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14047 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14048 X86ISD::NodeType NTOperator = is64BitFP ?
14049 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14050 // FIXME: need symbolic constants for these magic numbers.
14051 // See X86ATTInstPrinter.cpp:printSSECC().
14052 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14053 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14054 DAG.getConstant(x86cc, MVT::i8));
14055 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14056 OnesOrZeroesF);
14057 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14058 DAG.getConstant(1, MVT::i32));
14059 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14060 return OneBitOfTruth;
14061 }
14062 }
14063 }
14064 }
14065 return SDValue();
14066}
14067
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014068/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14069/// so it can be folded inside ANDNP.
14070static bool CanFoldXORWithAllOnes(const SDNode *N) {
14071 EVT VT = N->getValueType(0);
14072
14073 // Match direct AllOnes for 128 and 256-bit vectors
14074 if (ISD::isBuildVectorAllOnes(N))
14075 return true;
14076
14077 // Look through a bit convert.
14078 if (N->getOpcode() == ISD::BITCAST)
14079 N = N->getOperand(0).getNode();
14080
14081 // Sometimes the operand may come from a insert_subvector building a 256-bit
14082 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014083 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014084 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14085 SDValue V1 = N->getOperand(0);
14086 SDValue V2 = N->getOperand(1);
14087
14088 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14089 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14090 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14091 ISD::isBuildVectorAllOnes(V2.getNode()))
14092 return true;
14093 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014094
14095 return false;
14096}
14097
Nate Begemanb65c1752010-12-17 22:55:37 +000014098static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14099 TargetLowering::DAGCombinerInfo &DCI,
14100 const X86Subtarget *Subtarget) {
14101 if (DCI.isBeforeLegalizeOps())
14102 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014103
Stuart Hastings865f0932011-06-03 23:53:54 +000014104 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14105 if (R.getNode())
14106 return R;
14107
Craig Topper54a11172011-10-14 07:06:56 +000014108 EVT VT = N->getValueType(0);
14109
Craig Topperb4c94572011-10-21 06:55:01 +000014110 // Create ANDN, BLSI, and BLSR instructions
14111 // BLSI is X & (-X)
14112 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014113 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14114 SDValue N0 = N->getOperand(0);
14115 SDValue N1 = N->getOperand(1);
14116 DebugLoc DL = N->getDebugLoc();
14117
14118 // Check LHS for not
14119 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14120 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14121 // Check RHS for not
14122 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14123 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14124
Craig Topperb4c94572011-10-21 06:55:01 +000014125 // Check LHS for neg
14126 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14127 isZero(N0.getOperand(0)))
14128 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14129
14130 // Check RHS for neg
14131 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14132 isZero(N1.getOperand(0)))
14133 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14134
14135 // Check LHS for X-1
14136 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14137 isAllOnes(N0.getOperand(1)))
14138 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14139
14140 // Check RHS for X-1
14141 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14142 isAllOnes(N1.getOperand(1)))
14143 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14144
Craig Topper54a11172011-10-14 07:06:56 +000014145 return SDValue();
14146 }
14147
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014148 // Want to form ANDNP nodes:
14149 // 1) In the hopes of then easily combining them with OR and AND nodes
14150 // to form PBLEND/PSIGN.
14151 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014152 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014153 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014154
Nate Begemanb65c1752010-12-17 22:55:37 +000014155 SDValue N0 = N->getOperand(0);
14156 SDValue N1 = N->getOperand(1);
14157 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014158
Nate Begemanb65c1752010-12-17 22:55:37 +000014159 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014160 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014161 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14162 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014163 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014164
14165 // Check RHS for vnot
14166 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014167 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14168 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014169 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014170
Nate Begemanb65c1752010-12-17 22:55:37 +000014171 return SDValue();
14172}
14173
Evan Cheng760d1942010-01-04 21:22:48 +000014174static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014175 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014176 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014177 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014178 return SDValue();
14179
Stuart Hastings865f0932011-06-03 23:53:54 +000014180 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14181 if (R.getNode())
14182 return R;
14183
Evan Cheng760d1942010-01-04 21:22:48 +000014184 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014185
Evan Cheng760d1942010-01-04 21:22:48 +000014186 SDValue N0 = N->getOperand(0);
14187 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014188
Nate Begemanb65c1752010-12-17 22:55:37 +000014189 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014190 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014191 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014192 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14193 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014194
Craig Topper1666cb62011-11-19 07:07:26 +000014195 // Canonicalize pandn to RHS
14196 if (N0.getOpcode() == X86ISD::ANDNP)
14197 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014198 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014199 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14200 SDValue Mask = N1.getOperand(0);
14201 SDValue X = N1.getOperand(1);
14202 SDValue Y;
14203 if (N0.getOperand(0) == Mask)
14204 Y = N0.getOperand(1);
14205 if (N0.getOperand(1) == Mask)
14206 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014207
Craig Topper1666cb62011-11-19 07:07:26 +000014208 // Check to see if the mask appeared in both the AND and ANDNP and
14209 if (!Y.getNode())
14210 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014211
Craig Topper1666cb62011-11-19 07:07:26 +000014212 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014213 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014214 if (Mask.getOpcode() == ISD::BITCAST)
14215 Mask = Mask.getOperand(0);
14216 if (X.getOpcode() == ISD::BITCAST)
14217 X = X.getOperand(0);
14218 if (Y.getOpcode() == ISD::BITCAST)
14219 Y = Y.getOperand(0);
14220
Craig Topper1666cb62011-11-19 07:07:26 +000014221 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014222
Craig Toppered2e13d2012-01-22 19:15:14 +000014223 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014224 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14225 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014226 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014227 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014228
14229 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014230 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014231 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14232 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14233 if ((SraAmt + 1) != EltBits)
14234 return SDValue();
14235
14236 DebugLoc DL = N->getDebugLoc();
14237
14238 // Now we know we at least have a plendvb with the mask val. See if
14239 // we can form a psignb/w/d.
14240 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014241 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14242 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014243 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14244 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14245 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014246 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014247 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014248 }
14249 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014250 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014251 return SDValue();
14252
14253 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14254
14255 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14256 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14257 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014258 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014259 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014260 }
14261 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014262
Craig Topper1666cb62011-11-19 07:07:26 +000014263 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14264 return SDValue();
14265
Nate Begemanb65c1752010-12-17 22:55:37 +000014266 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014267 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14268 std::swap(N0, N1);
14269 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14270 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014271 if (!N0.hasOneUse() || !N1.hasOneUse())
14272 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014273
14274 SDValue ShAmt0 = N0.getOperand(1);
14275 if (ShAmt0.getValueType() != MVT::i8)
14276 return SDValue();
14277 SDValue ShAmt1 = N1.getOperand(1);
14278 if (ShAmt1.getValueType() != MVT::i8)
14279 return SDValue();
14280 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14281 ShAmt0 = ShAmt0.getOperand(0);
14282 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14283 ShAmt1 = ShAmt1.getOperand(0);
14284
14285 DebugLoc DL = N->getDebugLoc();
14286 unsigned Opc = X86ISD::SHLD;
14287 SDValue Op0 = N0.getOperand(0);
14288 SDValue Op1 = N1.getOperand(0);
14289 if (ShAmt0.getOpcode() == ISD::SUB) {
14290 Opc = X86ISD::SHRD;
14291 std::swap(Op0, Op1);
14292 std::swap(ShAmt0, ShAmt1);
14293 }
14294
Evan Cheng8b1190a2010-04-28 01:18:01 +000014295 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014296 if (ShAmt1.getOpcode() == ISD::SUB) {
14297 SDValue Sum = ShAmt1.getOperand(0);
14298 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014299 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14300 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14301 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14302 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014303 return DAG.getNode(Opc, DL, VT,
14304 Op0, Op1,
14305 DAG.getNode(ISD::TRUNCATE, DL,
14306 MVT::i8, ShAmt0));
14307 }
14308 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14309 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14310 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014311 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014312 return DAG.getNode(Opc, DL, VT,
14313 N0.getOperand(0), N1.getOperand(0),
14314 DAG.getNode(ISD::TRUNCATE, DL,
14315 MVT::i8, ShAmt0));
14316 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014317
Evan Cheng760d1942010-01-04 21:22:48 +000014318 return SDValue();
14319}
14320
Manman Ren92363622012-06-07 22:39:10 +000014321// Generate NEG and CMOV for integer abs.
14322static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14323 EVT VT = N->getValueType(0);
14324
14325 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14326 // 8-bit integer abs to NEG and CMOV.
14327 if (VT.isInteger() && VT.getSizeInBits() == 8)
14328 return SDValue();
14329
14330 SDValue N0 = N->getOperand(0);
14331 SDValue N1 = N->getOperand(1);
14332 DebugLoc DL = N->getDebugLoc();
14333
14334 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14335 // and change it to SUB and CMOV.
14336 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14337 N0.getOpcode() == ISD::ADD &&
14338 N0.getOperand(1) == N1 &&
14339 N1.getOpcode() == ISD::SRA &&
14340 N1.getOperand(0) == N0.getOperand(0))
14341 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14342 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14343 // Generate SUB & CMOV.
14344 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14345 DAG.getConstant(0, VT), N0.getOperand(0));
14346
14347 SDValue Ops[] = { N0.getOperand(0), Neg,
14348 DAG.getConstant(X86::COND_GE, MVT::i8),
14349 SDValue(Neg.getNode(), 1) };
14350 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14351 Ops, array_lengthof(Ops));
14352 }
14353 return SDValue();
14354}
14355
Craig Topper3738ccd2011-12-27 06:27:23 +000014356// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014357static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14358 TargetLowering::DAGCombinerInfo &DCI,
14359 const X86Subtarget *Subtarget) {
14360 if (DCI.isBeforeLegalizeOps())
14361 return SDValue();
14362
Manman Ren45d53b82012-06-08 18:58:26 +000014363 if (Subtarget->hasCMov()) {
14364 SDValue RV = performIntegerAbsCombine(N, DAG);
14365 if (RV.getNode())
14366 return RV;
14367 }
Manman Ren92363622012-06-07 22:39:10 +000014368
14369 // Try forming BMI if it is available.
14370 if (!Subtarget->hasBMI())
14371 return SDValue();
14372
Craig Topperb4c94572011-10-21 06:55:01 +000014373 EVT VT = N->getValueType(0);
14374
14375 if (VT != MVT::i32 && VT != MVT::i64)
14376 return SDValue();
14377
Craig Topper3738ccd2011-12-27 06:27:23 +000014378 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14379
Craig Topperb4c94572011-10-21 06:55:01 +000014380 // Create BLSMSK instructions by finding X ^ (X-1)
14381 SDValue N0 = N->getOperand(0);
14382 SDValue N1 = N->getOperand(1);
14383 DebugLoc DL = N->getDebugLoc();
14384
14385 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14386 isAllOnes(N0.getOperand(1)))
14387 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14388
14389 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14390 isAllOnes(N1.getOperand(1)))
14391 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14392
14393 return SDValue();
14394}
14395
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014396/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14397static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14398 const X86Subtarget *Subtarget) {
14399 LoadSDNode *Ld = cast<LoadSDNode>(N);
14400 EVT RegVT = Ld->getValueType(0);
14401 EVT MemVT = Ld->getMemoryVT();
14402 DebugLoc dl = Ld->getDebugLoc();
14403 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14404
14405 ISD::LoadExtType Ext = Ld->getExtensionType();
14406
Nadav Rotemca6f2962011-09-18 19:00:23 +000014407 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014408 // shuffle. We need SSE4 for the shuffles.
14409 // TODO: It is possible to support ZExt by zeroing the undef values
14410 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014411 if (RegVT.isVector() && RegVT.isInteger() &&
14412 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014413 assert(MemVT != RegVT && "Cannot extend to the same type");
14414 assert(MemVT.isVector() && "Must load a vector from memory");
14415
14416 unsigned NumElems = RegVT.getVectorNumElements();
14417 unsigned RegSz = RegVT.getSizeInBits();
14418 unsigned MemSz = MemVT.getSizeInBits();
14419 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014420 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014421 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14422
14423 // Attempt to load the original value using a single load op.
14424 // Find a scalar type which is equal to the loaded word size.
14425 MVT SclrLoadTy = MVT::i8;
14426 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14427 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14428 MVT Tp = (MVT::SimpleValueType)tp;
14429 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14430 SclrLoadTy = Tp;
14431 break;
14432 }
14433 }
14434
14435 // Proceed if a load word is found.
14436 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14437
14438 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14439 RegSz/SclrLoadTy.getSizeInBits());
14440
14441 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14442 RegSz/MemVT.getScalarType().getSizeInBits());
14443 // Can't shuffle using an illegal type.
14444 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14445
14446 // Perform a single load.
14447 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14448 Ld->getBasePtr(),
14449 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014450 Ld->isNonTemporal(), Ld->isInvariant(),
14451 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014452
14453 // Insert the word loaded into a vector.
14454 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14455 LoadUnitVecVT, ScalarLoad);
14456
14457 // Bitcast the loaded value to a vector of the original element type, in
14458 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014459 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14460 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014461 unsigned SizeRatio = RegSz/MemSz;
14462
14463 // Redistribute the loaded elements into the different locations.
14464 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014465 for (unsigned i = 0; i != NumElems; ++i)
14466 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014467
14468 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014469 DAG.getUNDEF(WideVecVT),
14470 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014471
14472 // Bitcast to the requested type.
14473 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14474 // Replace the original load with the new sequence
14475 // and return the new chain.
14476 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14477 return SDValue(ScalarLoad.getNode(), 1);
14478 }
14479
14480 return SDValue();
14481}
14482
Chris Lattner149a4e52008-02-22 02:09:43 +000014483/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014484static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014485 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014486 StoreSDNode *St = cast<StoreSDNode>(N);
14487 EVT VT = St->getValue().getValueType();
14488 EVT StVT = St->getMemoryVT();
14489 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014490 SDValue StoredVal = St->getOperand(1);
14491 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14492
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014493 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014494 // On Sandy Bridge, 256-bit memory operations are executed by two
14495 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14496 // memory operation.
14497 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014498 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14499 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014500 SDValue Value0 = StoredVal.getOperand(0);
14501 SDValue Value1 = StoredVal.getOperand(1);
14502
14503 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14504 SDValue Ptr0 = St->getBasePtr();
14505 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14506
14507 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14508 St->getPointerInfo(), St->isVolatile(),
14509 St->isNonTemporal(), St->getAlignment());
14510 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14511 St->getPointerInfo(), St->isVolatile(),
14512 St->isNonTemporal(), St->getAlignment());
14513 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14514 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014515
14516 // Optimize trunc store (of multiple scalars) to shuffle and store.
14517 // First, pack all of the elements in one place. Next, store to memory
14518 // in fewer chunks.
14519 if (St->isTruncatingStore() && VT.isVector()) {
14520 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14521 unsigned NumElems = VT.getVectorNumElements();
14522 assert(StVT != VT && "Cannot truncate to the same type");
14523 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14524 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14525
14526 // From, To sizes and ElemCount must be pow of two
14527 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014528 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014529 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014530 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014531
Nadav Rotem614061b2011-08-10 19:30:14 +000014532 unsigned SizeRatio = FromSz / ToSz;
14533
14534 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14535
14536 // Create a type on which we perform the shuffle
14537 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14538 StVT.getScalarType(), NumElems*SizeRatio);
14539
14540 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14541
14542 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14543 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014544 for (unsigned i = 0; i != NumElems; ++i)
14545 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014546
14547 // Can't shuffle using an illegal type
14548 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14549
14550 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014551 DAG.getUNDEF(WideVecVT),
14552 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014553 // At this point all of the data is stored at the bottom of the
14554 // register. We now need to save it to mem.
14555
14556 // Find the largest store unit
14557 MVT StoreType = MVT::i8;
14558 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14559 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14560 MVT Tp = (MVT::SimpleValueType)tp;
14561 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14562 StoreType = Tp;
14563 }
14564
14565 // Bitcast the original vector into a vector of store-size units
14566 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14567 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14568 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14569 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14570 SmallVector<SDValue, 8> Chains;
14571 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14572 TLI.getPointerTy());
14573 SDValue Ptr = St->getBasePtr();
14574
14575 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014576 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014577 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14578 StoreType, ShuffWide,
14579 DAG.getIntPtrConstant(i));
14580 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14581 St->getPointerInfo(), St->isVolatile(),
14582 St->isNonTemporal(), St->getAlignment());
14583 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14584 Chains.push_back(Ch);
14585 }
14586
14587 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14588 Chains.size());
14589 }
14590
14591
Chris Lattner149a4e52008-02-22 02:09:43 +000014592 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14593 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014594 // A preferable solution to the general problem is to figure out the right
14595 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014596
14597 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014598 if (VT.getSizeInBits() != 64)
14599 return SDValue();
14600
Devang Patel578efa92009-06-05 21:57:13 +000014601 const Function *F = DAG.getMachineFunction().getFunction();
14602 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014603 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014604 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014605 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014606 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014607 isa<LoadSDNode>(St->getValue()) &&
14608 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14609 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014610 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014611 LoadSDNode *Ld = 0;
14612 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014613 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014614 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014615 // Must be a store of a load. We currently handle two cases: the load
14616 // is a direct child, and it's under an intervening TokenFactor. It is
14617 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014618 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014619 Ld = cast<LoadSDNode>(St->getChain());
14620 else if (St->getValue().hasOneUse() &&
14621 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014622 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014623 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014624 TokenFactorIndex = i;
14625 Ld = cast<LoadSDNode>(St->getValue());
14626 } else
14627 Ops.push_back(ChainVal->getOperand(i));
14628 }
14629 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014630
Evan Cheng536e6672009-03-12 05:59:15 +000014631 if (!Ld || !ISD::isNormalLoad(Ld))
14632 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014633
Evan Cheng536e6672009-03-12 05:59:15 +000014634 // If this is not the MMX case, i.e. we are just turning i64 load/store
14635 // into f64 load/store, avoid the transformation if there are multiple
14636 // uses of the loaded value.
14637 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14638 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014639
Evan Cheng536e6672009-03-12 05:59:15 +000014640 DebugLoc LdDL = Ld->getDebugLoc();
14641 DebugLoc StDL = N->getDebugLoc();
14642 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14643 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14644 // pair instead.
14645 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014646 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014647 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14648 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014649 Ld->isNonTemporal(), Ld->isInvariant(),
14650 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014651 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014652 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014653 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014654 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014655 Ops.size());
14656 }
Evan Cheng536e6672009-03-12 05:59:15 +000014657 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014658 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014659 St->isVolatile(), St->isNonTemporal(),
14660 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014661 }
Evan Cheng536e6672009-03-12 05:59:15 +000014662
14663 // Otherwise, lower to two pairs of 32-bit loads / stores.
14664 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014665 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14666 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014667
Owen Anderson825b72b2009-08-11 20:47:22 +000014668 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014669 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014670 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014671 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014672 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014673 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014674 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014675 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014676 MinAlign(Ld->getAlignment(), 4));
14677
14678 SDValue NewChain = LoLd.getValue(1);
14679 if (TokenFactorIndex != -1) {
14680 Ops.push_back(LoLd);
14681 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014682 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014683 Ops.size());
14684 }
14685
14686 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014687 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14688 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014689
14690 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014691 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014692 St->isVolatile(), St->isNonTemporal(),
14693 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014694 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014695 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014696 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014697 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014698 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014699 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014700 }
Dan Gohman475871a2008-07-27 21:46:04 +000014701 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014702}
14703
Duncan Sands17470be2011-09-22 20:15:48 +000014704/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14705/// and return the operands for the horizontal operation in LHS and RHS. A
14706/// horizontal operation performs the binary operation on successive elements
14707/// of its first operand, then on successive elements of its second operand,
14708/// returning the resulting values in a vector. For example, if
14709/// A = < float a0, float a1, float a2, float a3 >
14710/// and
14711/// B = < float b0, float b1, float b2, float b3 >
14712/// then the result of doing a horizontal operation on A and B is
14713/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14714/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14715/// A horizontal-op B, for some already available A and B, and if so then LHS is
14716/// set to A, RHS to B, and the routine returns 'true'.
14717/// Note that the binary operation should have the property that if one of the
14718/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014719static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014720 // Look for the following pattern: if
14721 // A = < float a0, float a1, float a2, float a3 >
14722 // B = < float b0, float b1, float b2, float b3 >
14723 // and
14724 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14725 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14726 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14727 // which is A horizontal-op B.
14728
14729 // At least one of the operands should be a vector shuffle.
14730 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14731 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14732 return false;
14733
14734 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014735
14736 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14737 "Unsupported vector type for horizontal add/sub");
14738
14739 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14740 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014741 unsigned NumElts = VT.getVectorNumElements();
14742 unsigned NumLanes = VT.getSizeInBits()/128;
14743 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014744 assert((NumLaneElts % 2 == 0) &&
14745 "Vector type should have an even number of elements in each lane");
14746 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014747
14748 // View LHS in the form
14749 // LHS = VECTOR_SHUFFLE A, B, LMask
14750 // If LHS is not a shuffle then pretend it is the shuffle
14751 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14752 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14753 // type VT.
14754 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014755 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014756 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14757 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14758 A = LHS.getOperand(0);
14759 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14760 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014761 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14762 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014763 } else {
14764 if (LHS.getOpcode() != ISD::UNDEF)
14765 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014766 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014767 LMask[i] = i;
14768 }
14769
14770 // Likewise, view RHS in the form
14771 // RHS = VECTOR_SHUFFLE C, D, RMask
14772 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014773 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014774 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14775 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14776 C = RHS.getOperand(0);
14777 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14778 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014779 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14780 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014781 } else {
14782 if (RHS.getOpcode() != ISD::UNDEF)
14783 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014784 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014785 RMask[i] = i;
14786 }
14787
14788 // Check that the shuffles are both shuffling the same vectors.
14789 if (!(A == C && B == D) && !(A == D && B == C))
14790 return false;
14791
14792 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14793 if (!A.getNode() && !B.getNode())
14794 return false;
14795
14796 // If A and B occur in reverse order in RHS, then "swap" them (which means
14797 // rewriting the mask).
14798 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014799 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014800
14801 // At this point LHS and RHS are equivalent to
14802 // LHS = VECTOR_SHUFFLE A, B, LMask
14803 // RHS = VECTOR_SHUFFLE A, B, RMask
14804 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014805 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014806 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014807
Craig Topperf8363302011-12-02 08:18:41 +000014808 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014809 if (LIdx < 0 || RIdx < 0 ||
14810 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14811 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014812 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014813
Craig Topperf8363302011-12-02 08:18:41 +000014814 // Check that successive elements are being operated on. If not, this is
14815 // not a horizontal operation.
14816 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14817 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014818 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014819 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014820 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014821 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014822 }
14823
14824 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14825 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14826 return true;
14827}
14828
14829/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14830static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14831 const X86Subtarget *Subtarget) {
14832 EVT VT = N->getValueType(0);
14833 SDValue LHS = N->getOperand(0);
14834 SDValue RHS = N->getOperand(1);
14835
14836 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014837 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014838 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014839 isHorizontalBinOp(LHS, RHS, true))
14840 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14841 return SDValue();
14842}
14843
14844/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14845static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14846 const X86Subtarget *Subtarget) {
14847 EVT VT = N->getValueType(0);
14848 SDValue LHS = N->getOperand(0);
14849 SDValue RHS = N->getOperand(1);
14850
14851 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014852 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014853 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014854 isHorizontalBinOp(LHS, RHS, false))
14855 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14856 return SDValue();
14857}
14858
Chris Lattner6cf73262008-01-25 06:14:17 +000014859/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14860/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014861static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014862 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14863 // F[X]OR(0.0, x) -> x
14864 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014865 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14866 if (C->getValueAPF().isPosZero())
14867 return N->getOperand(1);
14868 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14869 if (C->getValueAPF().isPosZero())
14870 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014871 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014872}
14873
14874/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014875static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014876 // FAND(0.0, x) -> 0.0
14877 // FAND(x, 0.0) -> 0.0
14878 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14879 if (C->getValueAPF().isPosZero())
14880 return N->getOperand(0);
14881 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14882 if (C->getValueAPF().isPosZero())
14883 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014884 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014885}
14886
Dan Gohmane5af2d32009-01-29 01:59:02 +000014887static SDValue PerformBTCombine(SDNode *N,
14888 SelectionDAG &DAG,
14889 TargetLowering::DAGCombinerInfo &DCI) {
14890 // BT ignores high bits in the bit index operand.
14891 SDValue Op1 = N->getOperand(1);
14892 if (Op1.hasOneUse()) {
14893 unsigned BitWidth = Op1.getValueSizeInBits();
14894 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14895 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014896 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14897 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014898 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014899 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14900 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14901 DCI.CommitTargetLoweringOpt(TLO);
14902 }
14903 return SDValue();
14904}
Chris Lattner83e6c992006-10-04 06:57:07 +000014905
Eli Friedman7a5e5552009-06-07 06:52:44 +000014906static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14907 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014908 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014909 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014910 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014911 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014912 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014913 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014914 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014915 }
14916 return SDValue();
14917}
14918
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014919static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14920 TargetLowering::DAGCombinerInfo &DCI,
14921 const X86Subtarget *Subtarget) {
14922 if (!DCI.isBeforeLegalizeOps())
14923 return SDValue();
14924
Craig Topper3ef43cf2012-04-24 06:36:35 +000014925 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014926 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014927
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014928 EVT VT = N->getValueType(0);
14929 SDValue Op = N->getOperand(0);
14930 EVT OpVT = Op.getValueType();
14931 DebugLoc dl = N->getDebugLoc();
14932
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014933 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14934 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014935
Craig Topper3ef43cf2012-04-24 06:36:35 +000014936 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014937 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014938
14939 // Optimize vectors in AVX mode
14940 // Sign extend v8i16 to v8i32 and
14941 // v4i32 to v4i64
14942 //
14943 // Divide input vector into two parts
14944 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14945 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14946 // concat the vectors to original VT
14947
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014948 unsigned NumElems = OpVT.getVectorNumElements();
14949 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014950 for (unsigned i = 0; i != NumElems/2; ++i)
14951 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014952
14953 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014954 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014955
14956 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000014957 for (unsigned i = 0; i != NumElems/2; ++i)
14958 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014959
14960 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014961 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014962
Craig Topper3ef43cf2012-04-24 06:36:35 +000014963 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014964 VT.getVectorNumElements()/2);
14965
Craig Topper3ef43cf2012-04-24 06:36:35 +000014966 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014967 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14968
14969 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14970 }
14971 return SDValue();
14972}
14973
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014974static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000014975 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014976 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014977 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14978 // (and (i32 x86isd::setcc_carry), 1)
14979 // This eliminates the zext. This transformation is necessary because
14980 // ISD::SETCC is always legalized to i8.
14981 DebugLoc dl = N->getDebugLoc();
14982 SDValue N0 = N->getOperand(0);
14983 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014984 EVT OpVT = N0.getValueType();
14985
Evan Cheng2e489c42009-12-16 00:53:11 +000014986 if (N0.getOpcode() == ISD::AND &&
14987 N0.hasOneUse() &&
14988 N0.getOperand(0).hasOneUse()) {
14989 SDValue N00 = N0.getOperand(0);
14990 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14991 return SDValue();
14992 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14993 if (!C || C->getZExtValue() != 1)
14994 return SDValue();
14995 return DAG.getNode(ISD::AND, dl, VT,
14996 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14997 N00.getOperand(0), N00.getOperand(1)),
14998 DAG.getConstant(1, VT));
14999 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015000
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015001 // Optimize vectors in AVX mode:
15002 //
15003 // v8i16 -> v8i32
15004 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15005 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15006 // Concat upper and lower parts.
15007 //
15008 // v4i32 -> v4i64
15009 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15010 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15011 // Concat upper and lower parts.
15012 //
Craig Topperc16f8512012-04-25 06:39:39 +000015013 if (!DCI.isBeforeLegalizeOps())
15014 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015015
Craig Topperc16f8512012-04-25 06:39:39 +000015016 if (!Subtarget->hasAVX())
15017 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015018
Craig Topperc16f8512012-04-25 06:39:39 +000015019 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15020 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015021
Craig Topperc16f8512012-04-25 06:39:39 +000015022 if (Subtarget->hasAVX2())
15023 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015024
Craig Topperc16f8512012-04-25 06:39:39 +000015025 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15026 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15027 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015028
Craig Topperc16f8512012-04-25 06:39:39 +000015029 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15030 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015031
Craig Topperc16f8512012-04-25 06:39:39 +000015032 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15033 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15034
15035 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015036 }
15037
Evan Cheng2e489c42009-12-16 00:53:11 +000015038 return SDValue();
15039}
15040
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015041// Optimize x == -y --> x+y == 0
15042// x != -y --> x+y != 0
15043static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15044 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15045 SDValue LHS = N->getOperand(0);
15046 SDValue RHS = N->getOperand(1);
15047
15048 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15050 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15051 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15052 LHS.getValueType(), RHS, LHS.getOperand(1));
15053 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15054 addV, DAG.getConstant(0, addV.getValueType()), CC);
15055 }
15056 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15057 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15058 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15059 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15060 RHS.getValueType(), LHS, RHS.getOperand(1));
15061 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15062 addV, DAG.getConstant(0, addV.getValueType()), CC);
15063 }
15064 return SDValue();
15065}
15066
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015067// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15068static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15069 unsigned X86CC = N->getConstantOperandVal(0);
15070 SDValue EFLAG = N->getOperand(1);
15071 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015072
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015073 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15074 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15075 // cases.
15076 if (X86CC == X86::COND_B)
15077 return DAG.getNode(ISD::AND, DL, MVT::i8,
15078 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15079 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15080 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015081
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015082 return SDValue();
15083}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015084
Craig Topper7fd5e162012-04-24 06:02:29 +000015085static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015086 SDValue Op0 = N->getOperand(0);
15087 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015088
15089 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015090 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015091 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015092 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015093 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15094 // Notice that we use SINT_TO_FP because we know that the high bits
15095 // are zero and SINT_TO_FP is better supported by the hardware.
15096 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15097 }
15098
15099 return SDValue();
15100}
15101
Benjamin Kramer1396c402011-06-18 11:09:41 +000015102static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15103 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015104 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015105 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015106
15107 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015108 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015109 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015110 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015111 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15112 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15113 }
15114
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015115 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15116 // a 32-bit target where SSE doesn't support i64->FP operations.
15117 if (Op0.getOpcode() == ISD::LOAD) {
15118 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15119 EVT VT = Ld->getValueType(0);
15120 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15121 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15122 !XTLI->getSubtarget()->is64Bit() &&
15123 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015124 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15125 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015126 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15127 return FILDChain;
15128 }
15129 }
15130 return SDValue();
15131}
15132
Craig Topper7fd5e162012-04-24 06:02:29 +000015133static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15134 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015135
15136 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015137 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15138 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015139 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015140 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15141 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15142 }
15143
15144 return SDValue();
15145}
15146
Chris Lattner23a01992010-12-20 01:37:09 +000015147// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15148static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15149 X86TargetLowering::DAGCombinerInfo &DCI) {
15150 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15151 // the result is either zero or one (depending on the input carry bit).
15152 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15153 if (X86::isZeroNode(N->getOperand(0)) &&
15154 X86::isZeroNode(N->getOperand(1)) &&
15155 // We don't have a good way to replace an EFLAGS use, so only do this when
15156 // dead right now.
15157 SDValue(N, 1).use_empty()) {
15158 DebugLoc DL = N->getDebugLoc();
15159 EVT VT = N->getValueType(0);
15160 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15161 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15162 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15163 DAG.getConstant(X86::COND_B,MVT::i8),
15164 N->getOperand(2)),
15165 DAG.getConstant(1, VT));
15166 return DCI.CombineTo(N, Res1, CarryOut);
15167 }
15168
15169 return SDValue();
15170}
15171
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015172// fold (add Y, (sete X, 0)) -> adc 0, Y
15173// (add Y, (setne X, 0)) -> sbb -1, Y
15174// (sub (sete X, 0), Y) -> sbb 0, Y
15175// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015176static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015177 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015178
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015179 // Look through ZExts.
15180 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15181 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15182 return SDValue();
15183
15184 SDValue SetCC = Ext.getOperand(0);
15185 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15186 return SDValue();
15187
15188 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15189 if (CC != X86::COND_E && CC != X86::COND_NE)
15190 return SDValue();
15191
15192 SDValue Cmp = SetCC.getOperand(1);
15193 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015194 !X86::isZeroNode(Cmp.getOperand(1)) ||
15195 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015196 return SDValue();
15197
15198 SDValue CmpOp0 = Cmp.getOperand(0);
15199 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15200 DAG.getConstant(1, CmpOp0.getValueType()));
15201
15202 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15203 if (CC == X86::COND_NE)
15204 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15205 DL, OtherVal.getValueType(), OtherVal,
15206 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15207 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15208 DL, OtherVal.getValueType(), OtherVal,
15209 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15210}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015211
Craig Topper54f952a2011-11-19 09:02:40 +000015212/// PerformADDCombine - Do target-specific dag combines on integer adds.
15213static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15214 const X86Subtarget *Subtarget) {
15215 EVT VT = N->getValueType(0);
15216 SDValue Op0 = N->getOperand(0);
15217 SDValue Op1 = N->getOperand(1);
15218
15219 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015220 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015221 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015222 isHorizontalBinOp(Op0, Op1, true))
15223 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15224
15225 return OptimizeConditionalInDecrement(N, DAG);
15226}
15227
15228static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15229 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015230 SDValue Op0 = N->getOperand(0);
15231 SDValue Op1 = N->getOperand(1);
15232
15233 // X86 can't encode an immediate LHS of a sub. See if we can push the
15234 // negation into a preceding instruction.
15235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015236 // If the RHS of the sub is a XOR with one use and a constant, invert the
15237 // immediate. Then add one to the LHS of the sub so we can turn
15238 // X-Y -> X+~Y+1, saving one register.
15239 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15240 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015241 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015242 EVT VT = Op0.getValueType();
15243 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15244 Op1.getOperand(0),
15245 DAG.getConstant(~XorC, VT));
15246 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015247 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015248 }
15249 }
15250
Craig Topper54f952a2011-11-19 09:02:40 +000015251 // Try to synthesize horizontal adds from adds of shuffles.
15252 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015253 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015254 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15255 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015256 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15257
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015258 return OptimizeConditionalInDecrement(N, DAG);
15259}
15260
Dan Gohman475871a2008-07-27 21:46:04 +000015261SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015262 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015263 SelectionDAG &DAG = DCI.DAG;
15264 switch (N->getOpcode()) {
15265 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015266 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015267 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015268 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015269 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015270 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015271 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15272 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015273 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015274 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015275 case ISD::SHL:
15276 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015277 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015278 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015279 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015280 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015281 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015282 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015283 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015284 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015285 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015286 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15287 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015288 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015289 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15290 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015291 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015292 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015293 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015294 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015295 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015296 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015297 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015298 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015299 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015300 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015301 case X86ISD::UNPCKH:
15302 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015303 case X86ISD::MOVHLPS:
15304 case X86ISD::MOVLHPS:
15305 case X86ISD::PSHUFD:
15306 case X86ISD::PSHUFHW:
15307 case X86ISD::PSHUFLW:
15308 case X86ISD::MOVSS:
15309 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015310 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015311 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015312 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015313 }
15314
Dan Gohman475871a2008-07-27 21:46:04 +000015315 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015316}
15317
Evan Chenge5b51ac2010-04-17 06:13:15 +000015318/// isTypeDesirableForOp - Return true if the target has native support for
15319/// the specified value type and it is 'desirable' to use the type for the
15320/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15321/// instruction encodings are longer and some i16 instructions are slow.
15322bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15323 if (!isTypeLegal(VT))
15324 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015325 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015326 return true;
15327
15328 switch (Opc) {
15329 default:
15330 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015331 case ISD::LOAD:
15332 case ISD::SIGN_EXTEND:
15333 case ISD::ZERO_EXTEND:
15334 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015335 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015336 case ISD::SRL:
15337 case ISD::SUB:
15338 case ISD::ADD:
15339 case ISD::MUL:
15340 case ISD::AND:
15341 case ISD::OR:
15342 case ISD::XOR:
15343 return false;
15344 }
15345}
15346
15347/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015348/// beneficial for dag combiner to promote the specified node. If true, it
15349/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015350bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015351 EVT VT = Op.getValueType();
15352 if (VT != MVT::i16)
15353 return false;
15354
Evan Cheng4c26e932010-04-19 19:29:22 +000015355 bool Promote = false;
15356 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015357 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015358 default: break;
15359 case ISD::LOAD: {
15360 LoadSDNode *LD = cast<LoadSDNode>(Op);
15361 // If the non-extending load has a single use and it's not live out, then it
15362 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015363 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15364 Op.hasOneUse()*/) {
15365 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15366 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15367 // The only case where we'd want to promote LOAD (rather then it being
15368 // promoted as an operand is when it's only use is liveout.
15369 if (UI->getOpcode() != ISD::CopyToReg)
15370 return false;
15371 }
15372 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015373 Promote = true;
15374 break;
15375 }
15376 case ISD::SIGN_EXTEND:
15377 case ISD::ZERO_EXTEND:
15378 case ISD::ANY_EXTEND:
15379 Promote = true;
15380 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015381 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015382 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015383 SDValue N0 = Op.getOperand(0);
15384 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015385 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015386 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015387 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015388 break;
15389 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015390 case ISD::ADD:
15391 case ISD::MUL:
15392 case ISD::AND:
15393 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015394 case ISD::XOR:
15395 Commute = true;
15396 // fallthrough
15397 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015398 SDValue N0 = Op.getOperand(0);
15399 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015400 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015401 return false;
15402 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015403 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015404 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015405 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015406 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015407 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015408 }
15409 }
15410
15411 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015412 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015413}
15414
Evan Cheng60c07e12006-07-05 22:17:51 +000015415//===----------------------------------------------------------------------===//
15416// X86 Inline Assembly Support
15417//===----------------------------------------------------------------------===//
15418
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015419namespace {
15420 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015421 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015422 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015423
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015424 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015425 StringRef piece(*args[i]);
15426 if (!s.startswith(piece)) // Check if the piece matches.
15427 return false;
15428
15429 s = s.substr(piece.size());
15430 StringRef::size_type pos = s.find_first_not_of(" \t");
15431 if (pos == 0) // We matched a prefix.
15432 return false;
15433
15434 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015435 }
15436
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015437 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015438 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015439 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015440}
15441
Chris Lattnerb8105652009-07-20 17:51:36 +000015442bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15443 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015444
15445 std::string AsmStr = IA->getAsmString();
15446
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015447 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15448 if (!Ty || Ty->getBitWidth() % 16 != 0)
15449 return false;
15450
Chris Lattnerb8105652009-07-20 17:51:36 +000015451 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015452 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015453 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015454
15455 switch (AsmPieces.size()) {
15456 default: return false;
15457 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015458 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015459 // we will turn this bswap into something that will be lowered to logical
15460 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15461 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015462 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015463 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15464 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15465 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15466 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15467 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15468 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015469 // No need to check constraints, nothing other than the equivalent of
15470 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015471 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015472 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015473
Chris Lattnerb8105652009-07-20 17:51:36 +000015474 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015475 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015476 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015477 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15478 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015479 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015480 const std::string &ConstraintsStr = IA->getConstraintString();
15481 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015482 std::sort(AsmPieces.begin(), AsmPieces.end());
15483 if (AsmPieces.size() == 4 &&
15484 AsmPieces[0] == "~{cc}" &&
15485 AsmPieces[1] == "~{dirflag}" &&
15486 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015487 AsmPieces[3] == "~{fpsr}")
15488 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015489 }
15490 break;
15491 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015492 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015493 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015494 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15495 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15496 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015497 AsmPieces.clear();
15498 const std::string &ConstraintsStr = IA->getConstraintString();
15499 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15500 std::sort(AsmPieces.begin(), AsmPieces.end());
15501 if (AsmPieces.size() == 4 &&
15502 AsmPieces[0] == "~{cc}" &&
15503 AsmPieces[1] == "~{dirflag}" &&
15504 AsmPieces[2] == "~{flags}" &&
15505 AsmPieces[3] == "~{fpsr}")
15506 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015507 }
Evan Cheng55d42002011-01-08 01:24:27 +000015508
15509 if (CI->getType()->isIntegerTy(64)) {
15510 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15511 if (Constraints.size() >= 2 &&
15512 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15513 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15514 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015515 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15516 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15517 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015518 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015519 }
15520 }
15521 break;
15522 }
15523 return false;
15524}
15525
15526
15527
Chris Lattnerf4dff842006-07-11 02:54:03 +000015528/// getConstraintType - Given a constraint letter, return the type of
15529/// constraint it is for this target.
15530X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015531X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15532 if (Constraint.size() == 1) {
15533 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015534 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015535 case 'q':
15536 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015537 case 'f':
15538 case 't':
15539 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015540 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015541 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015542 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015543 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015544 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015545 case 'a':
15546 case 'b':
15547 case 'c':
15548 case 'd':
15549 case 'S':
15550 case 'D':
15551 case 'A':
15552 return C_Register;
15553 case 'I':
15554 case 'J':
15555 case 'K':
15556 case 'L':
15557 case 'M':
15558 case 'N':
15559 case 'G':
15560 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015561 case 'e':
15562 case 'Z':
15563 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015564 default:
15565 break;
15566 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015567 }
Chris Lattner4234f572007-03-25 02:14:49 +000015568 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015569}
15570
John Thompson44ab89e2010-10-29 17:29:13 +000015571/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015572/// This object must already have been set up with the operand type
15573/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015574TargetLowering::ConstraintWeight
15575 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015576 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015577 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015578 Value *CallOperandVal = info.CallOperandVal;
15579 // If we don't have a value, we can't do a match,
15580 // but allow it at the lowest weight.
15581 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015582 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015583 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015584 // Look at the constraint type.
15585 switch (*constraint) {
15586 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015587 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15588 case 'R':
15589 case 'q':
15590 case 'Q':
15591 case 'a':
15592 case 'b':
15593 case 'c':
15594 case 'd':
15595 case 'S':
15596 case 'D':
15597 case 'A':
15598 if (CallOperandVal->getType()->isIntegerTy())
15599 weight = CW_SpecificReg;
15600 break;
15601 case 'f':
15602 case 't':
15603 case 'u':
15604 if (type->isFloatingPointTy())
15605 weight = CW_SpecificReg;
15606 break;
15607 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015608 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015609 weight = CW_SpecificReg;
15610 break;
15611 case 'x':
15612 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015613 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015614 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015615 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015616 break;
15617 case 'I':
15618 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15619 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015620 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015621 }
15622 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015623 case 'J':
15624 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15625 if (C->getZExtValue() <= 63)
15626 weight = CW_Constant;
15627 }
15628 break;
15629 case 'K':
15630 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15631 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15632 weight = CW_Constant;
15633 }
15634 break;
15635 case 'L':
15636 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15637 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15638 weight = CW_Constant;
15639 }
15640 break;
15641 case 'M':
15642 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15643 if (C->getZExtValue() <= 3)
15644 weight = CW_Constant;
15645 }
15646 break;
15647 case 'N':
15648 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15649 if (C->getZExtValue() <= 0xff)
15650 weight = CW_Constant;
15651 }
15652 break;
15653 case 'G':
15654 case 'C':
15655 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15656 weight = CW_Constant;
15657 }
15658 break;
15659 case 'e':
15660 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15661 if ((C->getSExtValue() >= -0x80000000LL) &&
15662 (C->getSExtValue() <= 0x7fffffffLL))
15663 weight = CW_Constant;
15664 }
15665 break;
15666 case 'Z':
15667 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15668 if (C->getZExtValue() <= 0xffffffff)
15669 weight = CW_Constant;
15670 }
15671 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015672 }
15673 return weight;
15674}
15675
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015676/// LowerXConstraint - try to replace an X constraint, which matches anything,
15677/// with another that has more specific requirements based on the type of the
15678/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015679const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015680LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015681 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15682 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015683 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015684 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015685 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015686 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015687 return "x";
15688 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015689
Chris Lattner5e764232008-04-26 23:02:14 +000015690 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015691}
15692
Chris Lattner48884cd2007-08-25 00:47:38 +000015693/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15694/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015695void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015696 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015697 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015698 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015699 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015700
Eric Christopher100c8332011-06-02 23:16:42 +000015701 // Only support length 1 constraints for now.
15702 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015703
Eric Christopher100c8332011-06-02 23:16:42 +000015704 char ConstraintLetter = Constraint[0];
15705 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015706 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015707 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015708 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015709 if (C->getZExtValue() <= 31) {
15710 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015711 break;
15712 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015713 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015714 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015715 case 'J':
15716 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015717 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015718 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15719 break;
15720 }
15721 }
15722 return;
15723 case 'K':
15724 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015725 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015726 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15727 break;
15728 }
15729 }
15730 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015731 case 'N':
15732 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015733 if (C->getZExtValue() <= 255) {
15734 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015735 break;
15736 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015737 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015738 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015739 case 'e': {
15740 // 32-bit signed value
15741 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015742 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15743 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015744 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015745 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015746 break;
15747 }
15748 // FIXME gcc accepts some relocatable values here too, but only in certain
15749 // memory models; it's complicated.
15750 }
15751 return;
15752 }
15753 case 'Z': {
15754 // 32-bit unsigned value
15755 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015756 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15757 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015758 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15759 break;
15760 }
15761 }
15762 // FIXME gcc accepts some relocatable values here too, but only in certain
15763 // memory models; it's complicated.
15764 return;
15765 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015766 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015767 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015768 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015769 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015770 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015771 break;
15772 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015773
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015774 // In any sort of PIC mode addresses need to be computed at runtime by
15775 // adding in a register or some sort of table lookup. These can't
15776 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015777 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015778 return;
15779
Chris Lattnerdc43a882007-05-03 16:52:29 +000015780 // If we are in non-pic codegen mode, we allow the address of a global (with
15781 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015782 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015783 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015784
Chris Lattner49921962009-05-08 18:23:14 +000015785 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15786 while (1) {
15787 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15788 Offset += GA->getOffset();
15789 break;
15790 } else if (Op.getOpcode() == ISD::ADD) {
15791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15792 Offset += C->getZExtValue();
15793 Op = Op.getOperand(0);
15794 continue;
15795 }
15796 } else if (Op.getOpcode() == ISD::SUB) {
15797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15798 Offset += -C->getZExtValue();
15799 Op = Op.getOperand(0);
15800 continue;
15801 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015802 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015803
Chris Lattner49921962009-05-08 18:23:14 +000015804 // Otherwise, this isn't something we can handle, reject it.
15805 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015806 }
Eric Christopherfd179292009-08-27 18:07:15 +000015807
Dan Gohman46510a72010-04-15 01:51:59 +000015808 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015809 // If we require an extra load to get this address, as in PIC mode, we
15810 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015811 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15812 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015813 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015814
Devang Patel0d881da2010-07-06 22:08:15 +000015815 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15816 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015817 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015818 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015819 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015820
Gabor Greifba36cb52008-08-28 21:40:38 +000015821 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015822 Ops.push_back(Result);
15823 return;
15824 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015825 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015826}
15827
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015828std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015829X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015830 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015831 // First, see if this is a constraint that directly corresponds to an LLVM
15832 // register class.
15833 if (Constraint.size() == 1) {
15834 // GCC Constraint Letters
15835 switch (Constraint[0]) {
15836 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015837 // TODO: Slight differences here in allocation order and leaving
15838 // RIP in the class. Do they matter any more here than they do
15839 // in the normal allocation?
15840 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15841 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015842 if (VT == MVT::i32 || VT == MVT::f32)
15843 return std::make_pair(0U, &X86::GR32RegClass);
15844 if (VT == MVT::i16)
15845 return std::make_pair(0U, &X86::GR16RegClass);
15846 if (VT == MVT::i8 || VT == MVT::i1)
15847 return std::make_pair(0U, &X86::GR8RegClass);
15848 if (VT == MVT::i64 || VT == MVT::f64)
15849 return std::make_pair(0U, &X86::GR64RegClass);
15850 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015851 }
15852 // 32-bit fallthrough
15853 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015854 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015855 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15856 if (VT == MVT::i16)
15857 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15858 if (VT == MVT::i8 || VT == MVT::i1)
15859 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15860 if (VT == MVT::i64)
15861 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015862 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015863 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015864 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015865 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015866 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015867 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015868 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015869 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015870 return std::make_pair(0U, &X86::GR32RegClass);
15871 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015872 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015873 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015874 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015875 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015876 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015877 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015878 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15879 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015880 case 'f': // FP Stack registers.
15881 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15882 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015883 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015884 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015885 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015886 return std::make_pair(0U, &X86::RFP64RegClass);
15887 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015888 case 'y': // MMX_REGS if MMX allowed.
15889 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015890 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015891 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015892 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015893 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015894 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015895 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015896
Owen Anderson825b72b2009-08-11 20:47:22 +000015897 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015898 default: break;
15899 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015900 case MVT::f32:
15901 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015902 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015903 case MVT::f64:
15904 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015905 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015906 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015907 case MVT::v16i8:
15908 case MVT::v8i16:
15909 case MVT::v4i32:
15910 case MVT::v2i64:
15911 case MVT::v4f32:
15912 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015913 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015914 // AVX types.
15915 case MVT::v32i8:
15916 case MVT::v16i16:
15917 case MVT::v8i32:
15918 case MVT::v4i64:
15919 case MVT::v8f32:
15920 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015921 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015922 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015923 break;
15924 }
15925 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015926
Chris Lattnerf76d1802006-07-31 23:26:50 +000015927 // Use the default implementation in TargetLowering to convert the register
15928 // constraint into a member of a register class.
15929 std::pair<unsigned, const TargetRegisterClass*> Res;
15930 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015931
15932 // Not found as a standard register?
15933 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015934 // Map st(0) -> st(7) -> ST0
15935 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15936 tolower(Constraint[1]) == 's' &&
15937 tolower(Constraint[2]) == 't' &&
15938 Constraint[3] == '(' &&
15939 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15940 Constraint[5] == ')' &&
15941 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015942
Chris Lattner56d77c72009-09-13 22:41:48 +000015943 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015944 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015945 return Res;
15946 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015947
Chris Lattner56d77c72009-09-13 22:41:48 +000015948 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015949 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015950 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015951 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015952 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015953 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015954
15955 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015956 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015957 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015958 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015959 return Res;
15960 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015961
Dale Johannesen330169f2008-11-13 21:52:36 +000015962 // 'A' means EAX + EDX.
15963 if (Constraint == "A") {
15964 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015965 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015966 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015967 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015968 return Res;
15969 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015970
Chris Lattnerf76d1802006-07-31 23:26:50 +000015971 // Otherwise, check to see if this is a register class of the wrong value
15972 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15973 // turn into {ax},{dx}.
15974 if (Res.second->hasType(VT))
15975 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015976
Chris Lattnerf76d1802006-07-31 23:26:50 +000015977 // All of the single-register GCC register classes map their values onto
15978 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15979 // really want an 8-bit or 32-bit register, map to the appropriate register
15980 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015981 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015982 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015983 unsigned DestReg = 0;
15984 switch (Res.first) {
15985 default: break;
15986 case X86::AX: DestReg = X86::AL; break;
15987 case X86::DX: DestReg = X86::DL; break;
15988 case X86::CX: DestReg = X86::CL; break;
15989 case X86::BX: DestReg = X86::BL; break;
15990 }
15991 if (DestReg) {
15992 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015993 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015994 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015995 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015996 unsigned DestReg = 0;
15997 switch (Res.first) {
15998 default: break;
15999 case X86::AX: DestReg = X86::EAX; break;
16000 case X86::DX: DestReg = X86::EDX; break;
16001 case X86::CX: DestReg = X86::ECX; break;
16002 case X86::BX: DestReg = X86::EBX; break;
16003 case X86::SI: DestReg = X86::ESI; break;
16004 case X86::DI: DestReg = X86::EDI; break;
16005 case X86::BP: DestReg = X86::EBP; break;
16006 case X86::SP: DestReg = X86::ESP; break;
16007 }
16008 if (DestReg) {
16009 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016010 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016011 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016012 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016013 unsigned DestReg = 0;
16014 switch (Res.first) {
16015 default: break;
16016 case X86::AX: DestReg = X86::RAX; break;
16017 case X86::DX: DestReg = X86::RDX; break;
16018 case X86::CX: DestReg = X86::RCX; break;
16019 case X86::BX: DestReg = X86::RBX; break;
16020 case X86::SI: DestReg = X86::RSI; break;
16021 case X86::DI: DestReg = X86::RDI; break;
16022 case X86::BP: DestReg = X86::RBP; break;
16023 case X86::SP: DestReg = X86::RSP; break;
16024 }
16025 if (DestReg) {
16026 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016027 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016028 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016029 }
Craig Topperc9099502012-04-20 06:31:50 +000016030 } else if (Res.second == &X86::FR32RegClass ||
16031 Res.second == &X86::FR64RegClass ||
16032 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016033 // Handle references to XMM physical registers that got mapped into the
16034 // wrong class. This can happen with constraints like {xmm0} where the
16035 // target independent register mapper will just pick the first match it can
16036 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000016037 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016038 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000016039 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000016040 Res.second = &X86::FR64RegClass;
16041 else if (X86::VR128RegClass.hasType(VT))
16042 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016043 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016044
Chris Lattnerf76d1802006-07-31 23:26:50 +000016045 return Res;
16046}